blob: 3275315a6a46dd3810ff9d531b0f3b20e7ac4344 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000020#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000026#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000027#include "llvm/IR/CallingConv.h"
28#include "llvm/IR/Constants.h"
29#include "llvm/IR/DerivedTypes.h"
30#include "llvm/IR/Function.h"
31#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Bill Schmidt212af6a2013-02-06 17:33:58 +000039static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
40 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
43static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Bill Schmidt212af6a2013-02-06 17:33:58 +000048static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
49 MVT &LocVT,
50 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Tilmann Schellerffd02002009-07-03 06:45:56 +000053
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Hal Finkel2d37f7b2013-03-15 15:27:13 +000060static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
61cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
62
Chris Lattnerf0144122009-07-28 03:13:23 +000063static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
64 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000065 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000066
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000067 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000068}
69
Chris Lattner331d1bc2006-11-02 01:44:04 +000070PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000071 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000072 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Hal Finkel7ee74a62013-03-21 21:37:52 +000073 PPCRegInfo = TM.getRegisterInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +000074
Nate Begeman405e3ec2005-10-21 00:02:42 +000075 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000076
Chris Lattnerd145a612005-09-27 22:18:25 +000077 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000078 setUseUnderscoreSetJmp(true);
79 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000080
Chris Lattner749dc722010-10-10 18:34:00 +000081 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
82 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000083 bool isPPC64 = Subtarget->isPPC64();
84 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000085
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000087 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
88 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
89 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Evan Chengc5484282006-10-04 00:56:09 +000091 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
93 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000094
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000096
Chris Lattner94e509c2006-11-10 23:58:45 +000097 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000098 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
99 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
100 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
101 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
102 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
104 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
105 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
106 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
107 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000108
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000109 // This is used in the ppcf128->int sequence. Note it has different semantics
110 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000112
Roman Divacky0016f732012-08-16 18:19:29 +0000113 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000114 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
115 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
116 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
117 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
118 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
119
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000120 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setOperationAction(ISD::SREM, MVT::i32, Expand);
122 setOperationAction(ISD::UREM, MVT::i32, Expand);
123 setOperationAction(ISD::SREM, MVT::i64, Expand);
124 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000125
126 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
128 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
129 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
130 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
131 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
132 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
133 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
134 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000135
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000136 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FSIN , MVT::f64, Expand);
138 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000139 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FREM , MVT::f64, Expand);
141 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FSIN , MVT::f32, Expand);
144 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000145 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::FREM , MVT::f32, Expand);
147 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000148 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000149
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000152 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000153 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
155 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000156 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
159 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000160
Nate Begemand88fc032006-01-14 03:14:10 +0000161 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000168 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
169 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000171 if (Subtarget->hasPOPCNTD()) {
172 setOperationAction(ISD::CTPOP, MVT::i32 , Promote);
173 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
174 } else {
175 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
176 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
177 }
178
Nate Begeman35ef9132006-01-11 21:21:00 +0000179 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
181 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000182
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000183 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::SELECT, MVT::i32, Expand);
185 setOperationAction(ISD::SELECT, MVT::i64, Expand);
186 setOperationAction(ISD::SELECT, MVT::f32, Expand);
187 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000189 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
191 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000192
Nate Begeman750ac1b2006-02-01 07:19:44 +0000193 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000195
Nate Begeman81e80972006-03-17 01:40:33 +0000196 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000198
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000200
Chris Lattnerf7605322005-08-31 21:09:52 +0000201 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000203
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000204 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
206 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000207
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000208 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
209 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
210 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
211 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000212
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000213 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000215
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
217 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
218 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
219 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000220
Hal Finkele9150472013-03-27 19:10:42 +0000221 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel7ee74a62013-03-21 21:37:52 +0000222 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
223 // support continuation, user-level threading, and etc.. As a result, no
224 // other SjLj exception interfaces are implemented and please don't build
225 // your own exception handling based on them.
226 // LLVM/Clang supports zero-cost DWARF exception handling.
227 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
228 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000229
230 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000231 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
233 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000234 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
236 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
237 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
238 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000239 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
241 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000242
Nate Begeman1db3c922008-08-11 17:36:31 +0000243 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000245
246 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000247 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
248 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000249
Nate Begemanacc398c2006-01-25 18:21:52 +0000250 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Evan Cheng769951f2012-07-02 22:39:56 +0000253 if (Subtarget->isSVR4ABI()) {
254 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000255 // VAARG always uses double-word chunks, so promote anything smaller.
256 setOperationAction(ISD::VAARG, MVT::i1, Promote);
257 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
258 setOperationAction(ISD::VAARG, MVT::i8, Promote);
259 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
260 setOperationAction(ISD::VAARG, MVT::i16, Promote);
261 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
262 setOperationAction(ISD::VAARG, MVT::i32, Promote);
263 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
264 setOperationAction(ISD::VAARG, MVT::Other, Expand);
265 } else {
266 // VAARG is custom lowered with the 32-bit SVR4 ABI.
267 setOperationAction(ISD::VAARG, MVT::Other, Custom);
268 setOperationAction(ISD::VAARG, MVT::i64, Custom);
269 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000270 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000273 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
275 setOperationAction(ISD::VAEND , MVT::Other, Expand);
276 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
277 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
278 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
279 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000280
Chris Lattner6d92cad2006-03-26 10:06:40 +0000281 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000283
Dale Johannesen53e4e442008-11-07 22:54:33 +0000284 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
286 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
287 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
288 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
289 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
290 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
291 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
292 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
293 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
294 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
295 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
296 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000297
Evan Cheng769951f2012-07-02 22:39:56 +0000298 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000299 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
301 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
302 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
303 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000304 // This is just the low 32 bits of a (signed) fp->i64 conversion.
305 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000307
Chris Lattner7fbcef72006-03-24 07:53:47 +0000308 // FIXME: disable this lowered code. This generates 64-bit register values,
309 // and we don't model the fact that the top part is clobbered by calls. We
310 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000312 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000313 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000315 }
316
Evan Cheng769951f2012-07-02 22:39:56 +0000317 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000318 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000319 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000320 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000322 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
324 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
325 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000326 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000327 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
329 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
330 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000331 }
Evan Chengd30bf012006-03-01 01:11:20 +0000332
Evan Cheng769951f2012-07-02 22:39:56 +0000333 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000334 // First set operation action for all vector types to expand. Then we
335 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
337 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
338 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000340 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000341 setOperationAction(ISD::ADD , VT, Legal);
342 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000343
Chris Lattner7ff7e672006-04-04 17:25:31 +0000344 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000345 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000347
348 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000349 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000351 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000353 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000355 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000357 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000359 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000361
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000362 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000363 setOperationAction(ISD::MUL , VT, Expand);
364 setOperationAction(ISD::SDIV, VT, Expand);
365 setOperationAction(ISD::SREM, VT, Expand);
366 setOperationAction(ISD::UDIV, VT, Expand);
367 setOperationAction(ISD::UREM, VT, Expand);
368 setOperationAction(ISD::FDIV, VT, Expand);
369 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000370 setOperationAction(ISD::FSQRT, VT, Expand);
371 setOperationAction(ISD::FLOG, VT, Expand);
372 setOperationAction(ISD::FLOG10, VT, Expand);
373 setOperationAction(ISD::FLOG2, VT, Expand);
374 setOperationAction(ISD::FEXP, VT, Expand);
375 setOperationAction(ISD::FEXP2, VT, Expand);
376 setOperationAction(ISD::FSIN, VT, Expand);
377 setOperationAction(ISD::FCOS, VT, Expand);
378 setOperationAction(ISD::FABS, VT, Expand);
379 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000380 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000381 setOperationAction(ISD::FCEIL, VT, Expand);
382 setOperationAction(ISD::FTRUNC, VT, Expand);
383 setOperationAction(ISD::FRINT, VT, Expand);
384 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000385 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
386 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
387 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
388 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
389 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
390 setOperationAction(ISD::UDIVREM, VT, Expand);
391 setOperationAction(ISD::SDIVREM, VT, Expand);
392 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
393 setOperationAction(ISD::FPOW, VT, Expand);
394 setOperationAction(ISD::CTPOP, VT, Expand);
395 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000396 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000397 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000398 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000399 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000400 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
401
402 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
403 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
404 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
405 setTruncStoreAction(VT, InnerVT, Expand);
406 }
407 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
408 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
409 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000410 }
411
Chris Lattner7ff7e672006-04-04 17:25:31 +0000412 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
413 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000415
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::AND , MVT::v4i32, Legal);
417 setOperationAction(ISD::OR , MVT::v4i32, Legal);
418 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
419 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
420 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
421 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000422 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
423 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
424 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
425 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000426 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
427 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
428 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
429 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000430
Craig Topperc9099502012-04-20 06:31:50 +0000431 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
432 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
433 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
434 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000435
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000437 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
439 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
440 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000441
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
443 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000444
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
446 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
447 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
448 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000449
450 // Altivec does not contain unordered floating-point compare instructions
451 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
452 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
453 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
454 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
455 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
456 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000457 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000458
Hal Finkel8cc34742012-08-04 14:10:46 +0000459 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000460 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000461 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
462 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000463
Eli Friedman4db5aca2011-08-29 18:23:02 +0000464 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
465 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000466 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
467 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000468
Duncan Sands03228082008-11-23 15:47:28 +0000469 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000470 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000471
Evan Cheng769951f2012-07-02 22:39:56 +0000472 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000473 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000474 setExceptionPointerRegister(PPC::X3);
475 setExceptionSelectorRegister(PPC::X4);
476 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000477 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000478 setExceptionPointerRegister(PPC::R3);
479 setExceptionSelectorRegister(PPC::R4);
480 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000481
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000482 // We have target-specific dag combine patterns for the following nodes:
483 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000484 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000485 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000486 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000487
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000488 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000489 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000490 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000491 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
492 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000493 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
494 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000495 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
496 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
497 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
498 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
499 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000500 }
501
Hal Finkelc6129162011-10-17 18:53:03 +0000502 setMinFunctionAlignment(2);
503 if (PPCSubTarget.isDarwin())
504 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000505
Evan Cheng769951f2012-07-02 22:39:56 +0000506 if (isPPC64 && Subtarget->isJITCodeModel())
507 // Temporary workaround for the inability of PPC64 JIT to handle jump
508 // tables.
509 setSupportJumpTables(false);
510
Eli Friedman26689ac2011-08-03 21:06:02 +0000511 setInsertFencesForAtomic(true);
512
Hal Finkel768c65f2011-11-22 16:21:04 +0000513 setSchedulingPreference(Sched::Hybrid);
514
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000515 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000516
517 // The Freescale cores does better with aggressive inlining of memcpy and
518 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
519 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
520 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000521 MaxStoresPerMemset = 32;
522 MaxStoresPerMemsetOptSize = 16;
523 MaxStoresPerMemcpy = 32;
524 MaxStoresPerMemcpyOptSize = 8;
525 MaxStoresPerMemmove = 32;
526 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000527
528 setPrefFunctionAlignment(4);
Jim Grosbach3450f802013-02-20 21:13:59 +0000529 BenefitFromCodePlacementOpt = true;
Hal Finkel621b77a2012-08-28 16:12:39 +0000530 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000531}
532
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000533/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
534/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000535unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000536 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000537 // Darwin passes everything on 4 byte boundary.
538 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
539 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000540
541 // 16byte and wider vectors are passed on 16byte boundary.
542 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
543 if (VTy->getBitWidth() >= 128)
544 return 16;
545
546 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
547 if (PPCSubTarget.isPPC64())
548 return 8;
549
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000550 return 4;
551}
552
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000553const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
554 switch (Opcode) {
555 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000556 case PPCISD::FSEL: return "PPCISD::FSEL";
557 case PPCISD::FCFID: return "PPCISD::FCFID";
558 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
559 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
560 case PPCISD::STFIWX: return "PPCISD::STFIWX";
561 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
562 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
563 case PPCISD::VPERM: return "PPCISD::VPERM";
564 case PPCISD::Hi: return "PPCISD::Hi";
565 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000566 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000567 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
568 case PPCISD::LOAD: return "PPCISD::LOAD";
569 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000570 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
571 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
572 case PPCISD::SRL: return "PPCISD::SRL";
573 case PPCISD::SRA: return "PPCISD::SRA";
574 case PPCISD::SHL: return "PPCISD::SHL";
575 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
576 case PPCISD::STD_32: return "PPCISD::STD_32";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000577 case PPCISD::CALL: return "PPCISD::CALL";
578 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000579 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000580 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng53301922008-07-12 02:23:19 +0000581 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000582 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
583 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Evan Cheng53301922008-07-12 02:23:19 +0000584 case PPCISD::MFCR: return "PPCISD::MFCR";
585 case PPCISD::VCMP: return "PPCISD::VCMP";
586 case PPCISD::VCMPo: return "PPCISD::VCMPo";
587 case PPCISD::LBRX: return "PPCISD::LBRX";
588 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000589 case PPCISD::LARX: return "PPCISD::LARX";
590 case PPCISD::STCX: return "PPCISD::STCX";
591 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
592 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng53301922008-07-12 02:23:19 +0000593 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng53301922008-07-12 02:23:19 +0000594 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000595 case PPCISD::CR6SET: return "PPCISD::CR6SET";
596 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000597 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
598 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
599 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000600 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
601 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000602 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000603 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
604 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
605 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000606 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
607 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
608 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
609 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
610 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000611 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000612 }
613}
614
Duncan Sands28b77e92011-09-06 19:07:46 +0000615EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000616 if (!VT.isVector())
617 return MVT::i32;
618 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000619}
620
Chris Lattner1a635d62006-04-14 06:01:58 +0000621//===----------------------------------------------------------------------===//
622// Node matching predicates, for use by the tblgen matching code.
623//===----------------------------------------------------------------------===//
624
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000625/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000626static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000627 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000628 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000629 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000630 // Maybe this has already been legalized into the constant pool?
631 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000632 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000633 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000634 }
635 return false;
636}
637
Chris Lattnerddb739e2006-04-06 17:23:16 +0000638/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
639/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000640static bool isConstantOrUndef(int Op, int Val) {
641 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000642}
643
644/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
645/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000646bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000647 if (!isUnary) {
648 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000649 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000650 return false;
651 } else {
652 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000653 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
654 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000655 return false;
656 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000657 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000658}
659
660/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
661/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000662bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000663 if (!isUnary) {
664 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000665 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
666 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000667 return false;
668 } else {
669 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000670 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
671 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
672 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
673 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000674 return false;
675 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000676 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000677}
678
Chris Lattnercaad1632006-04-06 22:02:42 +0000679/// isVMerge - Common function, used to match vmrg* shuffles.
680///
Nate Begeman9008ca62009-04-27 18:41:29 +0000681static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000682 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000684 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000685 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
686 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000687
Chris Lattner116cc482006-04-06 21:11:54 +0000688 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
689 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000690 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000691 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000692 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000693 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000694 return false;
695 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000696 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000697}
698
699/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
700/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000701bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000702 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000703 if (!isUnary)
704 return isVMerge(N, UnitSize, 8, 24);
705 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000706}
707
708/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
709/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000710bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000711 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000712 if (!isUnary)
713 return isVMerge(N, UnitSize, 0, 16);
714 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000715}
716
717
Chris Lattnerd0608e12006-04-06 18:26:28 +0000718/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
719/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000720int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000722 "PPC only supports shuffles by bytes!");
723
724 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000725
Chris Lattnerd0608e12006-04-06 18:26:28 +0000726 // Find the first non-undef value in the shuffle mask.
727 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000728 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000729 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000730
Chris Lattnerd0608e12006-04-06 18:26:28 +0000731 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000732
Nate Begeman9008ca62009-04-27 18:41:29 +0000733 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000734 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000735 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000736 if (ShiftAmt < i) return -1;
737 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000738
Chris Lattnerf24380e2006-04-06 22:28:36 +0000739 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000740 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000741 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000742 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000743 return -1;
744 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000745 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000746 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000747 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000748 return -1;
749 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000750 return ShiftAmt;
751}
Chris Lattneref819f82006-03-20 06:33:01 +0000752
753/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
754/// specifies a splat of a single element that is suitable for input to
755/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000756bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000757 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000758 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000759
Chris Lattner88a99ef2006-03-20 06:37:44 +0000760 // This is a splat operation if each element of the permute is the same, and
761 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000762 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000763
Nate Begeman9008ca62009-04-27 18:41:29 +0000764 // FIXME: Handle UNDEF elements too!
765 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000766 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000767
Nate Begeman9008ca62009-04-27 18:41:29 +0000768 // Check that the indices are consecutive, in the case of a multi-byte element
769 // splatted with a v16i8 mask.
770 for (unsigned i = 1; i != EltSize; ++i)
771 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000772 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000773
Chris Lattner7ff7e672006-04-04 17:25:31 +0000774 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000775 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000776 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000777 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000778 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000779 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000780 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000781}
782
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000783/// isAllNegativeZeroVector - Returns true if all elements of build_vector
784/// are -0.0.
785bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000786 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
787
788 APInt APVal, APUndef;
789 unsigned BitSize;
790 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000791
Dale Johannesen1e608812009-11-13 01:45:18 +0000792 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000793 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000794 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000795
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000796 return false;
797}
798
Chris Lattneref819f82006-03-20 06:33:01 +0000799/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
800/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000801unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000802 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
803 assert(isSplatShuffleMask(SVOp, EltSize));
804 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000805}
806
Chris Lattnere87192a2006-04-12 17:37:20 +0000807/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000808/// by using a vspltis[bhw] instruction of the specified element size, return
809/// the constant being splatted. The ByteSize field indicates the number of
810/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000811SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
812 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000813
814 // If ByteSize of the splat is bigger than the element size of the
815 // build_vector, then we have a case where we are checking for a splat where
816 // multiple elements of the buildvector are folded together into a single
817 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
818 unsigned EltSize = 16/N->getNumOperands();
819 if (EltSize < ByteSize) {
820 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000821 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000822 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000823
Chris Lattner79d9a882006-04-08 07:14:26 +0000824 // See if all of the elements in the buildvector agree across.
825 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
826 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
827 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000828 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000829
Scott Michelfdc40a02009-02-17 22:15:04 +0000830
Gabor Greifba36cb52008-08-28 21:40:38 +0000831 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000832 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
833 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000834 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000835 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000836
Chris Lattner79d9a882006-04-08 07:14:26 +0000837 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
838 // either constant or undef values that are identical for each chunk. See
839 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000840
Chris Lattner79d9a882006-04-08 07:14:26 +0000841 // Check to see if all of the leading entries are either 0 or -1. If
842 // neither, then this won't fit into the immediate field.
843 bool LeadingZero = true;
844 bool LeadingOnes = true;
845 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000846 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000847
Chris Lattner79d9a882006-04-08 07:14:26 +0000848 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
849 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
850 }
851 // Finally, check the least significant entry.
852 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000853 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000855 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000856 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000857 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000858 }
859 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000860 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000862 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000863 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000865 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000866
Dan Gohman475871a2008-07-27 21:46:04 +0000867 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000868 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000869
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000870 // Check to see if this buildvec has a single non-undef value in its elements.
871 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
872 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000873 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000874 OpVal = N->getOperand(i);
875 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000876 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000877 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000878
Gabor Greifba36cb52008-08-28 21:40:38 +0000879 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000880
Eli Friedman1a8229b2009-05-24 02:03:36 +0000881 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000882 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000883 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000884 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000885 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000887 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000888 }
889
890 // If the splat value is larger than the element value, then we can never do
891 // this splat. The only case that we could fit the replicated bits into our
892 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000893 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000894
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000895 // If the element value is larger than the splat value, cut it in half and
896 // check to see if the two halves are equal. Continue doing this until we
897 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
898 while (ValSizeInBytes > ByteSize) {
899 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000900
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000901 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000902 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
903 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000904 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000905 }
906
907 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000908 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000909
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000910 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000911 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000912
Chris Lattner140a58f2006-04-08 06:46:53 +0000913 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000914 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000916 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000917}
918
Chris Lattner1a635d62006-04-14 06:01:58 +0000919//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000920// Addressing Mode Selection
921//===----------------------------------------------------------------------===//
922
923/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
924/// or 64-bit immediate, and if the value can be accurately represented as a
925/// sign extension from a 16-bit value. If so, this returns true and the
926/// immediate.
927static bool isIntS16Immediate(SDNode *N, short &Imm) {
928 if (N->getOpcode() != ISD::Constant)
929 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000930
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000931 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000933 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000934 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000935 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000936}
Dan Gohman475871a2008-07-27 21:46:04 +0000937static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000938 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000939}
940
941
942/// SelectAddressRegReg - Given the specified addressed, check to see if it
943/// can be represented as an indexed [r+r] operation. Returns false if it
944/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000945bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
946 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000947 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000948 short imm = 0;
949 if (N.getOpcode() == ISD::ADD) {
950 if (isIntS16Immediate(N.getOperand(1), imm))
951 return false; // r+i
952 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
953 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000954
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000955 Base = N.getOperand(0);
956 Index = N.getOperand(1);
957 return true;
958 } else if (N.getOpcode() == ISD::OR) {
959 if (isIntS16Immediate(N.getOperand(1), imm))
960 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000961
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000962 // If this is an or of disjoint bitfields, we can codegen this as an add
963 // (for better address arithmetic) if the LHS and RHS of the OR are provably
964 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000965 APInt LHSKnownZero, LHSKnownOne;
966 APInt RHSKnownZero, RHSKnownOne;
967 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000968 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000969
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000970 if (LHSKnownZero.getBoolValue()) {
971 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000972 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973 // If all of the bits are known zero on the LHS or RHS, the add won't
974 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000975 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000976 Base = N.getOperand(0);
977 Index = N.getOperand(1);
978 return true;
979 }
980 }
981 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000982
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000983 return false;
984}
985
986/// Returns true if the address N can be represented by a base register plus
987/// a signed 16-bit displacement [r+imm], and if it is not better
988/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000989bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000990 SDValue &Base,
991 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000992 // FIXME dl should come from parent load or store, not from address
993 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000994 // If this can be more profitably realized as r+r, fail.
995 if (SelectAddressRegReg(N, Disp, Base, DAG))
996 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000997
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998 if (N.getOpcode() == ISD::ADD) {
999 short imm = 0;
1000 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001001 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001002 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1003 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1004 } else {
1005 Base = N.getOperand(0);
1006 }
1007 return true; // [r+i]
1008 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1009 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001010 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001011 && "Cannot handle constant offsets yet!");
1012 Disp = N.getOperand(1).getOperand(0); // The global address.
1013 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001014 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001015 Disp.getOpcode() == ISD::TargetConstantPool ||
1016 Disp.getOpcode() == ISD::TargetJumpTable);
1017 Base = N.getOperand(0);
1018 return true; // [&g+r]
1019 }
1020 } else if (N.getOpcode() == ISD::OR) {
1021 short imm = 0;
1022 if (isIntS16Immediate(N.getOperand(1), imm)) {
1023 // If this is an or of disjoint bitfields, we can codegen this as an add
1024 // (for better address arithmetic) if the LHS and RHS of the OR are
1025 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001026 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001027 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001028
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001029 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001030 // If all of the bits are known zero on the LHS or RHS, the add won't
1031 // carry.
1032 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001033 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001034 return true;
1035 }
1036 }
1037 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1038 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001039
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001040 // If this address fits entirely in a 16-bit sext immediate field, codegen
1041 // this as "d, 0"
1042 short Imm;
1043 if (isIntS16Immediate(CN, Imm)) {
1044 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001045 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1046 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001047 return true;
1048 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001049
1050 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001051 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001052 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1053 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001054
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001055 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001057
Owen Anderson825b72b2009-08-11 20:47:22 +00001058 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1059 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001060 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001061 return true;
1062 }
1063 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001064
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001065 Disp = DAG.getTargetConstant(0, getPointerTy());
1066 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1067 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1068 else
1069 Base = N;
1070 return true; // [r+0]
1071}
1072
1073/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1074/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001075bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1076 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001077 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001078 // Check to see if we can easily represent this as an [r+r] address. This
1079 // will fail if it thinks that the address is more profitably represented as
1080 // reg+imm, e.g. where imm = 0.
1081 if (SelectAddressRegReg(N, Base, Index, DAG))
1082 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001083
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001084 // If the operand is an addition, always emit this as [r+r], since this is
1085 // better (for code size, and execution, as the memop does the add for free)
1086 // than emitting an explicit add.
1087 if (N.getOpcode() == ISD::ADD) {
1088 Base = N.getOperand(0);
1089 Index = N.getOperand(1);
1090 return true;
1091 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001092
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001093 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001094 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1095 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001096 Index = N;
1097 return true;
1098}
1099
1100/// SelectAddressRegImmShift - Returns true if the address N can be
1101/// represented by a base register plus a signed 14-bit displacement
1102/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001103bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1104 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001105 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001106 // FIXME dl should come from the parent load or store, not the address
1107 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001108 // If this can be more profitably realized as r+r, fail.
1109 if (SelectAddressRegReg(N, Disp, Base, DAG))
1110 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001111
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001112 if (N.getOpcode() == ISD::ADD) {
1113 short imm = 0;
1114 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001115 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001116 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1117 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1118 } else {
1119 Base = N.getOperand(0);
1120 }
1121 return true; // [r+i]
1122 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1123 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001124 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001125 && "Cannot handle constant offsets yet!");
1126 Disp = N.getOperand(1).getOperand(0); // The global address.
1127 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1128 Disp.getOpcode() == ISD::TargetConstantPool ||
1129 Disp.getOpcode() == ISD::TargetJumpTable);
1130 Base = N.getOperand(0);
1131 return true; // [&g+r]
1132 }
1133 } else if (N.getOpcode() == ISD::OR) {
1134 short imm = 0;
1135 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1136 // If this is an or of disjoint bitfields, we can codegen this as an add
1137 // (for better address arithmetic) if the LHS and RHS of the OR are
1138 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001139 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001140 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001141 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001142 // If all of the bits are known zero on the LHS or RHS, the add won't
1143 // carry.
1144 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001145 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001146 return true;
1147 }
1148 }
1149 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001150 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001151 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001152 // If this address fits entirely in a 14-bit sext immediate field, codegen
1153 // this as "d, 0"
1154 short Imm;
1155 if (isIntS16Immediate(CN, Imm)) {
1156 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Hal Finkel76973702013-03-21 23:45:03 +00001157 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1158 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001159 return true;
1160 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001161
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001162 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001163 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001164 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1165 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001166
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001167 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001168 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1169 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1170 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001171 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001172 return true;
1173 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001174 }
1175 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001176
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001177 Disp = DAG.getTargetConstant(0, getPointerTy());
1178 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1179 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1180 else
1181 Base = N;
1182 return true; // [r+0]
1183}
1184
1185
1186/// getPreIndexedAddressParts - returns true by value, base pointer and
1187/// offset pointer and addressing mode by reference if the node's address
1188/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001189bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1190 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001191 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001192 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001193 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001194
Ulrich Weigand881a7152013-03-22 14:58:48 +00001195 bool isLoad = true;
Dan Gohman475871a2008-07-27 21:46:04 +00001196 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001197 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001198 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001199 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1200 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001201 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001202 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001203 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001204 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001205 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001206 Alignment = ST->getAlignment();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001207 isLoad = false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001208 } else
1209 return false;
1210
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001211 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001212 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001213 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001214
Ulrich Weigand881a7152013-03-22 14:58:48 +00001215 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1216
1217 // Common code will reject creating a pre-inc form if the base pointer
1218 // is a frame index, or if N is a store and the base pointer is either
1219 // the same as or a predecessor of the value being stored. Check for
1220 // those situations here, and try with swapped Base/Offset instead.
1221 bool Swap = false;
1222
1223 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1224 Swap = true;
1225 else if (!isLoad) {
1226 SDValue Val = cast<StoreSDNode>(N)->getValue();
1227 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1228 Swap = true;
1229 }
1230
1231 if (Swap)
1232 std::swap(Base, Offset);
1233
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001234 AM = ISD::PRE_INC;
1235 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001236 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001237
Chris Lattner0851b4f2006-11-15 19:55:13 +00001238 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001239 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001240 // reg + imm
1241 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1242 return false;
1243 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001244 // LDU/STU need an address with at least 4-byte alignment.
1245 if (Alignment < 4)
1246 return false;
1247
Chris Lattner0851b4f2006-11-15 19:55:13 +00001248 // reg + imm * 4.
1249 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1250 return false;
1251 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001252
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001253 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001254 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1255 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001256 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001257 LD->getExtensionType() == ISD::SEXTLOAD &&
1258 isa<ConstantSDNode>(Offset))
1259 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001260 }
1261
Chris Lattner4eab7142006-11-10 02:08:47 +00001262 AM = ISD::PRE_INC;
1263 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001264}
1265
1266//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001267// LowerOperation implementation
1268//===----------------------------------------------------------------------===//
1269
Chris Lattner1e61e692010-11-15 02:46:57 +00001270/// GetLabelAccessInfo - Return true if we should reference labels using a
1271/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1272static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001273 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1274 HiOpFlags = PPCII::MO_HA16;
1275 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001276
Chris Lattner1e61e692010-11-15 02:46:57 +00001277 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1278 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001279 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001280 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001281 if (isPIC) {
1282 HiOpFlags |= PPCII::MO_PIC_FLAG;
1283 LoOpFlags |= PPCII::MO_PIC_FLAG;
1284 }
1285
1286 // If this is a reference to a global value that requires a non-lazy-ptr, make
1287 // sure that instruction lowering adds it.
1288 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1289 HiOpFlags |= PPCII::MO_NLP_FLAG;
1290 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001291
Chris Lattner6d2ff122010-11-15 03:13:19 +00001292 if (GV->hasHiddenVisibility()) {
1293 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1294 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1295 }
1296 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001297
Chris Lattner1e61e692010-11-15 02:46:57 +00001298 return isPIC;
1299}
1300
1301static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1302 SelectionDAG &DAG) {
1303 EVT PtrVT = HiPart.getValueType();
1304 SDValue Zero = DAG.getConstant(0, PtrVT);
1305 DebugLoc DL = HiPart.getDebugLoc();
1306
1307 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1308 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001309
Chris Lattner1e61e692010-11-15 02:46:57 +00001310 // With PIC, the first instruction is actually "GR+hi(&G)".
1311 if (isPIC)
1312 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1313 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001314
Chris Lattner1e61e692010-11-15 02:46:57 +00001315 // Generate non-pic code that has direct accesses to the constant pool.
1316 // The address of the global is just (hi(&g)+lo(&g)).
1317 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1318}
1319
Scott Michelfdc40a02009-02-17 22:15:04 +00001320SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001321 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001322 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001323 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001324 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001325
Roman Divacky9fb8b492012-08-24 16:26:02 +00001326 // 64-bit SVR4 ABI code is always position-independent.
1327 // The actual address of the GlobalValue is stored in the TOC.
1328 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1329 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1330 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1331 DAG.getRegister(PPC::X2, MVT::i64));
1332 }
1333
Chris Lattner1e61e692010-11-15 02:46:57 +00001334 unsigned MOHiFlag, MOLoFlag;
1335 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1336 SDValue CPIHi =
1337 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1338 SDValue CPILo =
1339 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1340 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001341}
1342
Dan Gohmand858e902010-04-17 15:26:15 +00001343SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001344 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001345 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001346
Roman Divacky9fb8b492012-08-24 16:26:02 +00001347 // 64-bit SVR4 ABI code is always position-independent.
1348 // The actual address of the GlobalValue is stored in the TOC.
1349 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1350 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1351 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1352 DAG.getRegister(PPC::X2, MVT::i64));
1353 }
1354
Chris Lattner1e61e692010-11-15 02:46:57 +00001355 unsigned MOHiFlag, MOLoFlag;
1356 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1357 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1358 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1359 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001360}
1361
Dan Gohmand858e902010-04-17 15:26:15 +00001362SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1363 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001364 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001365
Dan Gohman46510a72010-04-15 01:51:59 +00001366 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001367
Chris Lattner1e61e692010-11-15 02:46:57 +00001368 unsigned MOHiFlag, MOLoFlag;
1369 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001370 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1371 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001372 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1373}
1374
Roman Divackyfd42ed62012-06-04 17:36:38 +00001375SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1376 SelectionDAG &DAG) const {
1377
1378 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1379 DebugLoc dl = GA->getDebugLoc();
1380 const GlobalValue *GV = GA->getGlobal();
1381 EVT PtrVT = getPointerTy();
1382 bool is64bit = PPCSubTarget.isPPC64();
1383
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001384 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001385
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001386 if (Model == TLSModel::LocalExec) {
1387 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1388 PPCII::MO_TPREL16_HA);
1389 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1390 PPCII::MO_TPREL16_LO);
1391 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1392 is64bit ? MVT::i64 : MVT::i32);
1393 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1394 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1395 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001396
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001397 if (!is64bit)
1398 llvm_unreachable("only local-exec is currently supported for ppc32");
1399
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001400 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001401 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1402 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001403 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1404 PtrVT, GOTReg, TGA);
1405 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1406 PtrVT, TGA, TPOffsetHi);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001407 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001408 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001409
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001410 if (Model == TLSModel::GeneralDynamic) {
1411 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1412 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1413 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1414 GOTReg, TGA);
1415 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1416 GOTEntryHi, TGA);
1417
1418 // We need a chain node, and don't have one handy. The underlying
1419 // call has no side effects, so using the function entry node
1420 // suffices.
1421 SDValue Chain = DAG.getEntryNode();
1422 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1423 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1424 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1425 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001426 // The return value from GET_TLS_ADDR really is in X3 already, but
1427 // some hacks are needed here to tie everything together. The extra
1428 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001429 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1430 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1431 }
1432
Bill Schmidt349c2782012-12-12 19:29:35 +00001433 if (Model == TLSModel::LocalDynamic) {
1434 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1435 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1436 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1437 GOTReg, TGA);
1438 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1439 GOTEntryHi, TGA);
1440
1441 // We need a chain node, and don't have one handy. The underlying
1442 // call has no side effects, so using the function entry node
1443 // suffices.
1444 SDValue Chain = DAG.getEntryNode();
1445 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1446 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1447 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1448 PtrVT, ParmReg, TGA);
1449 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1450 // some hacks are needed here to tie everything together. The extra
1451 // copies dissolve during subsequent transforms.
1452 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1453 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001454 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001455 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1456 }
1457
1458 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001459}
1460
Chris Lattner1e61e692010-11-15 02:46:57 +00001461SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1462 SelectionDAG &DAG) const {
1463 EVT PtrVT = Op.getValueType();
1464 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1465 DebugLoc DL = GSDN->getDebugLoc();
1466 const GlobalValue *GV = GSDN->getGlobal();
1467
Chris Lattner1e61e692010-11-15 02:46:57 +00001468 // 64-bit SVR4 ABI code is always position-independent.
1469 // The actual address of the GlobalValue is stored in the TOC.
1470 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1471 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1472 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1473 DAG.getRegister(PPC::X2, MVT::i64));
1474 }
1475
Chris Lattner6d2ff122010-11-15 03:13:19 +00001476 unsigned MOHiFlag, MOLoFlag;
1477 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001478
Chris Lattner6d2ff122010-11-15 03:13:19 +00001479 SDValue GAHi =
1480 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1481 SDValue GALo =
1482 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001483
Chris Lattner6d2ff122010-11-15 03:13:19 +00001484 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001485
Chris Lattner6d2ff122010-11-15 03:13:19 +00001486 // If the global reference is actually to a non-lazy-pointer, we have to do an
1487 // extra load to get the address of the global.
1488 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1489 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001490 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001491 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001492}
1493
Dan Gohmand858e902010-04-17 15:26:15 +00001494SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001495 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001496 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001497
Chris Lattner1a635d62006-04-14 06:01:58 +00001498 // If we're comparing for equality to zero, expose the fact that this is
1499 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1500 // fold the new nodes.
1501 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1502 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001503 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001504 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001505 if (VT.bitsLT(MVT::i32)) {
1506 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001507 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001508 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001509 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001510 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1511 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001512 DAG.getConstant(Log2b, MVT::i32));
1513 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001514 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001515 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001516 // optimized. FIXME: revisit this when we can custom lower all setcc
1517 // optimizations.
1518 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001519 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001520 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001521
Chris Lattner1a635d62006-04-14 06:01:58 +00001522 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001523 // by xor'ing the rhs with the lhs, which is faster than setting a
1524 // condition register, reading it back out, and masking the correct bit. The
1525 // normal approach here uses sub to do this instead of xor. Using xor exposes
1526 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001527 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001528 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001529 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001530 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001531 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001532 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001533 }
Dan Gohman475871a2008-07-27 21:46:04 +00001534 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001535}
1536
Dan Gohman475871a2008-07-27 21:46:04 +00001537SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001538 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001539 SDNode *Node = Op.getNode();
1540 EVT VT = Node->getValueType(0);
1541 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1542 SDValue InChain = Node->getOperand(0);
1543 SDValue VAListPtr = Node->getOperand(1);
1544 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1545 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001546
Roman Divackybdb226e2011-06-28 15:30:42 +00001547 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1548
1549 // gpr_index
1550 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1551 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1552 false, false, 0);
1553 InChain = GprIndex.getValue(1);
1554
1555 if (VT == MVT::i64) {
1556 // Check if GprIndex is even
1557 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1558 DAG.getConstant(1, MVT::i32));
1559 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1560 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1561 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1562 DAG.getConstant(1, MVT::i32));
1563 // Align GprIndex to be even if it isn't
1564 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1565 GprIndex);
1566 }
1567
1568 // fpr index is 1 byte after gpr
1569 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1570 DAG.getConstant(1, MVT::i32));
1571
1572 // fpr
1573 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1574 FprPtr, MachinePointerInfo(SV), MVT::i8,
1575 false, false, 0);
1576 InChain = FprIndex.getValue(1);
1577
1578 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1579 DAG.getConstant(8, MVT::i32));
1580
1581 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1582 DAG.getConstant(4, MVT::i32));
1583
1584 // areas
1585 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001586 MachinePointerInfo(), false, false,
1587 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001588 InChain = OverflowArea.getValue(1);
1589
1590 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001591 MachinePointerInfo(), false, false,
1592 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001593 InChain = RegSaveArea.getValue(1);
1594
1595 // select overflow_area if index > 8
1596 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1597 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1598
Roman Divackybdb226e2011-06-28 15:30:42 +00001599 // adjustment constant gpr_index * 4/8
1600 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1601 VT.isInteger() ? GprIndex : FprIndex,
1602 DAG.getConstant(VT.isInteger() ? 4 : 8,
1603 MVT::i32));
1604
1605 // OurReg = RegSaveArea + RegConstant
1606 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1607 RegConstant);
1608
1609 // Floating types are 32 bytes into RegSaveArea
1610 if (VT.isFloatingPoint())
1611 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1612 DAG.getConstant(32, MVT::i32));
1613
1614 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1615 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1616 VT.isInteger() ? GprIndex : FprIndex,
1617 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1618 MVT::i32));
1619
1620 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1621 VT.isInteger() ? VAListPtr : FprPtr,
1622 MachinePointerInfo(SV),
1623 MVT::i8, false, false, 0);
1624
1625 // determine if we should load from reg_save_area or overflow_area
1626 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1627
1628 // increase overflow_area by 4/8 if gpr/fpr > 8
1629 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1630 DAG.getConstant(VT.isInteger() ? 4 : 8,
1631 MVT::i32));
1632
1633 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1634 OverflowAreaPlusN);
1635
1636 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1637 OverflowAreaPtr,
1638 MachinePointerInfo(),
1639 MVT::i32, false, false, 0);
1640
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001641 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001642 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001643}
1644
Duncan Sands4a544a72011-09-06 13:37:06 +00001645SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1646 SelectionDAG &DAG) const {
1647 return Op.getOperand(0);
1648}
1649
1650SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1651 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001652 SDValue Chain = Op.getOperand(0);
1653 SDValue Trmp = Op.getOperand(1); // trampoline
1654 SDValue FPtr = Op.getOperand(2); // nested function
1655 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001656 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001657
Owen Andersone50ed302009-08-10 22:56:29 +00001658 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001659 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001660 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001661 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001662 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001663
Scott Michelfdc40a02009-02-17 22:15:04 +00001664 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001665 TargetLowering::ArgListEntry Entry;
1666
1667 Entry.Ty = IntPtrTy;
1668 Entry.Node = Trmp; Args.push_back(Entry);
1669
1670 // TrampSize == (isPPC64 ? 48 : 40);
1671 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001672 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001673 Args.push_back(Entry);
1674
1675 Entry.Node = FPtr; Args.push_back(Entry);
1676 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001677
Bill Wendling77959322008-09-17 00:30:57 +00001678 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001679 TargetLowering::CallLoweringInfo CLI(Chain,
1680 Type::getVoidTy(*DAG.getContext()),
1681 false, false, false, false, 0,
1682 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001683 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001684 /*doesNotRet=*/false,
1685 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001686 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001687 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001688 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001689
Duncan Sands4a544a72011-09-06 13:37:06 +00001690 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001691}
1692
Dan Gohman475871a2008-07-27 21:46:04 +00001693SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001694 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001695 MachineFunction &MF = DAG.getMachineFunction();
1696 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1697
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001698 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001699
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001700 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001701 // vastart just stores the address of the VarArgsFrameIndex slot into the
1702 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001703 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001704 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001705 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001706 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1707 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001708 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001709 }
1710
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001711 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001712 // We suppose the given va_list is already allocated.
1713 //
1714 // typedef struct {
1715 // char gpr; /* index into the array of 8 GPRs
1716 // * stored in the register save area
1717 // * gpr=0 corresponds to r3,
1718 // * gpr=1 to r4, etc.
1719 // */
1720 // char fpr; /* index into the array of 8 FPRs
1721 // * stored in the register save area
1722 // * fpr=0 corresponds to f1,
1723 // * fpr=1 to f2, etc.
1724 // */
1725 // char *overflow_arg_area;
1726 // /* location on stack that holds
1727 // * the next overflow argument
1728 // */
1729 // char *reg_save_area;
1730 // /* where r3:r10 and f1:f8 (if saved)
1731 // * are stored
1732 // */
1733 // } va_list[1];
1734
1735
Dan Gohman1e93df62010-04-17 14:41:14 +00001736 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1737 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001738
Nicolas Geoffray01119992007-04-03 13:59:52 +00001739
Owen Andersone50ed302009-08-10 22:56:29 +00001740 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001741
Dan Gohman1e93df62010-04-17 14:41:14 +00001742 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1743 PtrVT);
1744 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1745 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001746
Duncan Sands83ec4b62008-06-06 12:08:01 +00001747 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001748 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001749
Duncan Sands83ec4b62008-06-06 12:08:01 +00001750 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001751 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001752
1753 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001754 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001755
Dan Gohman69de1932008-02-06 22:27:42 +00001756 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001757
Nicolas Geoffray01119992007-04-03 13:59:52 +00001758 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001759 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001760 Op.getOperand(1),
1761 MachinePointerInfo(SV),
1762 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001763 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001764 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001765 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001766
Nicolas Geoffray01119992007-04-03 13:59:52 +00001767 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001768 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001769 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1770 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001771 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001772 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001773 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001774
Nicolas Geoffray01119992007-04-03 13:59:52 +00001775 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001776 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001777 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1778 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001779 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001780 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001781 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001782
1783 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001784 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1785 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001786 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001787
Chris Lattner1a635d62006-04-14 06:01:58 +00001788}
1789
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001790#include "PPCGenCallingConv.inc"
1791
Bill Schmidt212af6a2013-02-06 17:33:58 +00001792static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1793 CCValAssign::LocInfo &LocInfo,
1794 ISD::ArgFlagsTy &ArgFlags,
1795 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001796 return true;
1797}
1798
Bill Schmidt212af6a2013-02-06 17:33:58 +00001799static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1800 MVT &LocVT,
1801 CCValAssign::LocInfo &LocInfo,
1802 ISD::ArgFlagsTy &ArgFlags,
1803 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001804 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001805 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1806 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1807 };
1808 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001809
Tilmann Schellerffd02002009-07-03 06:45:56 +00001810 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1811
1812 // Skip one register if the first unallocated register has an even register
1813 // number and there are still argument registers available which have not been
1814 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1815 // need to skip a register if RegNum is odd.
1816 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1817 State.AllocateReg(ArgRegs[RegNum]);
1818 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001819
Tilmann Schellerffd02002009-07-03 06:45:56 +00001820 // Always return false here, as this function only makes sure that the first
1821 // unallocated register has an odd register number and does not actually
1822 // allocate a register for the current argument.
1823 return false;
1824}
1825
Bill Schmidt212af6a2013-02-06 17:33:58 +00001826static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1827 MVT &LocVT,
1828 CCValAssign::LocInfo &LocInfo,
1829 ISD::ArgFlagsTy &ArgFlags,
1830 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001831 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001832 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1833 PPC::F8
1834 };
1835
1836 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001837
Tilmann Schellerffd02002009-07-03 06:45:56 +00001838 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1839
1840 // If there is only one Floating-point register left we need to put both f64
1841 // values of a split ppc_fp128 value on the stack.
1842 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1843 State.AllocateReg(ArgRegs[RegNum]);
1844 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001845
Tilmann Schellerffd02002009-07-03 06:45:56 +00001846 // Always return false here, as this function only makes sure that the two f64
1847 // values a ppc_fp128 value is split into are both passed in registers or both
1848 // passed on the stack and does not actually allocate a register for the
1849 // current argument.
1850 return false;
1851}
1852
Chris Lattner9f0bc652007-02-25 05:34:32 +00001853/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001854/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001855static const uint16_t *GetFPR() {
1856 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001857 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001858 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001859 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001860
Chris Lattner9f0bc652007-02-25 05:34:32 +00001861 return FPR;
1862}
1863
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001864/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1865/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001866static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001867 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001868 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001869 if (Flags.isByVal())
1870 ArgSize = Flags.getByValSize();
1871 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1872
1873 return ArgSize;
1874}
1875
Dan Gohman475871a2008-07-27 21:46:04 +00001876SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001877PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001878 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001879 const SmallVectorImpl<ISD::InputArg>
1880 &Ins,
1881 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001882 SmallVectorImpl<SDValue> &InVals)
1883 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001884 if (PPCSubTarget.isSVR4ABI()) {
1885 if (PPCSubTarget.isPPC64())
1886 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1887 dl, DAG, InVals);
1888 else
1889 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1890 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001891 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001892 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1893 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001894 }
1895}
1896
1897SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001898PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001900 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001901 const SmallVectorImpl<ISD::InputArg>
1902 &Ins,
1903 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001904 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001905
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001906 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001907 // +-----------------------------------+
1908 // +--> | Back chain |
1909 // | +-----------------------------------+
1910 // | | Floating-point register save area |
1911 // | +-----------------------------------+
1912 // | | General register save area |
1913 // | +-----------------------------------+
1914 // | | CR save word |
1915 // | +-----------------------------------+
1916 // | | VRSAVE save word |
1917 // | +-----------------------------------+
1918 // | | Alignment padding |
1919 // | +-----------------------------------+
1920 // | | Vector register save area |
1921 // | +-----------------------------------+
1922 // | | Local variable space |
1923 // | +-----------------------------------+
1924 // | | Parameter list area |
1925 // | +-----------------------------------+
1926 // | | LR save word |
1927 // | +-----------------------------------+
1928 // SP--> +--- | Back chain |
1929 // +-----------------------------------+
1930 //
1931 // Specifications:
1932 // System V Application Binary Interface PowerPC Processor Supplement
1933 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001934
Tilmann Schellerffd02002009-07-03 06:45:56 +00001935 MachineFunction &MF = DAG.getMachineFunction();
1936 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001937 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001938
Owen Andersone50ed302009-08-10 22:56:29 +00001939 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001940 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001941 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1942 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001943 unsigned PtrByteSize = 4;
1944
1945 // Assign locations to all of the incoming arguments.
1946 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001947 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001948 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001949
1950 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001951 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001952
Bill Schmidt212af6a2013-02-06 17:33:58 +00001953 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001954
Tilmann Schellerffd02002009-07-03 06:45:56 +00001955 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1956 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001957
Tilmann Schellerffd02002009-07-03 06:45:56 +00001958 // Arguments stored in registers.
1959 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001960 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001961 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001962
Owen Anderson825b72b2009-08-11 20:47:22 +00001963 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001964 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001965 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001966 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001967 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001968 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001969 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001970 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001971 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001972 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001973 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001974 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001975 case MVT::v16i8:
1976 case MVT::v8i16:
1977 case MVT::v4i32:
1978 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001979 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001980 break;
1981 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001982
Tilmann Schellerffd02002009-07-03 06:45:56 +00001983 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001984 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001985 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001986
Dan Gohman98ca4f22009-08-05 01:29:28 +00001987 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001988 } else {
1989 // Argument stored in memory.
1990 assert(VA.isMemLoc());
1991
1992 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1993 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001994 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001995
1996 // Create load nodes to retrieve arguments from the stack.
1997 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001998 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1999 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002000 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002001 }
2002 }
2003
2004 // Assign locations to all of the incoming aggregate by value arguments.
2005 // Aggregates passed by value are stored in the local variable space of the
2006 // caller's stack frame, right above the parameter list area.
2007 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002008 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002009 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002010
2011 // Reserve stack space for the allocations in CCInfo.
2012 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2013
Bill Schmidt212af6a2013-02-06 17:33:58 +00002014 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002015
2016 // Area that is at least reserved in the caller of this function.
2017 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002018
Tilmann Schellerffd02002009-07-03 06:45:56 +00002019 // Set the size that is at least reserved in caller of this function. Tail
2020 // call optimized function's reserved stack space needs to be aligned so that
2021 // taking the difference between two stack areas will result in an aligned
2022 // stack.
2023 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2024
2025 MinReservedArea =
2026 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002027 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002028
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002029 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002030 getStackAlignment();
2031 unsigned AlignMask = TargetAlign-1;
2032 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002033
Tilmann Schellerffd02002009-07-03 06:45:56 +00002034 FI->setMinReservedArea(MinReservedArea);
2035
2036 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002037
Tilmann Schellerffd02002009-07-03 06:45:56 +00002038 // If the function takes variable number of arguments, make a frame index for
2039 // the start of the first vararg value... for expansion of llvm.va_start.
2040 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002041 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002042 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2043 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2044 };
2045 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2046
Craig Topperc5eaae42012-03-11 07:57:25 +00002047 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002048 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2049 PPC::F8
2050 };
2051 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2052
Dan Gohman1e93df62010-04-17 14:41:14 +00002053 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2054 NumGPArgRegs));
2055 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2056 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002057
2058 // Make room for NumGPArgRegs and NumFPArgRegs.
2059 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002060 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002061
Dan Gohman1e93df62010-04-17 14:41:14 +00002062 FuncInfo->setVarArgsStackOffset(
2063 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002064 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002065
Dan Gohman1e93df62010-04-17 14:41:14 +00002066 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2067 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002068
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002069 // The fixed integer arguments of a variadic function are stored to the
2070 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2071 // the result of va_next.
2072 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2073 // Get an existing live-in vreg, or add a new one.
2074 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2075 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002076 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002077
Dan Gohman98ca4f22009-08-05 01:29:28 +00002078 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002079 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2080 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002081 MemOps.push_back(Store);
2082 // Increment the address by four for the next argument to store
2083 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2084 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2085 }
2086
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002087 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2088 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002089 // The double arguments are stored to the VarArgsFrameIndex
2090 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002091 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2092 // Get an existing live-in vreg, or add a new one.
2093 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2094 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002095 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002096
Owen Anderson825b72b2009-08-11 20:47:22 +00002097 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002098 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2099 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002100 MemOps.push_back(Store);
2101 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002102 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002103 PtrVT);
2104 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2105 }
2106 }
2107
2108 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002109 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002110 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002111
Dan Gohman98ca4f22009-08-05 01:29:28 +00002112 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002113}
2114
Bill Schmidt726c2372012-10-23 15:51:16 +00002115// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2116// value to MVT::i64 and then truncate to the correct register size.
2117SDValue
2118PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2119 SelectionDAG &DAG, SDValue ArgVal,
2120 DebugLoc dl) const {
2121 if (Flags.isSExt())
2122 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2123 DAG.getValueType(ObjectVT));
2124 else if (Flags.isZExt())
2125 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2126 DAG.getValueType(ObjectVT));
2127
2128 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2129}
2130
2131// Set the size that is at least reserved in caller of this function. Tail
2132// call optimized functions' reserved stack space needs to be aligned so that
2133// taking the difference between two stack areas will result in an aligned
2134// stack.
2135void
2136PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2137 unsigned nAltivecParamsAtEnd,
2138 unsigned MinReservedArea,
2139 bool isPPC64) const {
2140 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2141 // Add the Altivec parameters at the end, if needed.
2142 if (nAltivecParamsAtEnd) {
2143 MinReservedArea = ((MinReservedArea+15)/16)*16;
2144 MinReservedArea += 16*nAltivecParamsAtEnd;
2145 }
2146 MinReservedArea =
2147 std::max(MinReservedArea,
2148 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2149 unsigned TargetAlign
2150 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2151 getStackAlignment();
2152 unsigned AlignMask = TargetAlign-1;
2153 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2154 FI->setMinReservedArea(MinReservedArea);
2155}
2156
Tilmann Schellerffd02002009-07-03 06:45:56 +00002157SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002158PPCTargetLowering::LowerFormalArguments_64SVR4(
2159 SDValue Chain,
2160 CallingConv::ID CallConv, bool isVarArg,
2161 const SmallVectorImpl<ISD::InputArg>
2162 &Ins,
2163 DebugLoc dl, SelectionDAG &DAG,
2164 SmallVectorImpl<SDValue> &InVals) const {
2165 // TODO: add description of PPC stack frame format, or at least some docs.
2166 //
2167 MachineFunction &MF = DAG.getMachineFunction();
2168 MachineFrameInfo *MFI = MF.getFrameInfo();
2169 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2170
2171 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2172 // Potential tail calls could cause overwriting of argument stack slots.
2173 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2174 (CallConv == CallingConv::Fast));
2175 unsigned PtrByteSize = 8;
2176
2177 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2178 // Area that is at least reserved in caller of this function.
2179 unsigned MinReservedArea = ArgOffset;
2180
2181 static const uint16_t GPR[] = {
2182 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2183 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2184 };
2185
2186 static const uint16_t *FPR = GetFPR();
2187
2188 static const uint16_t VR[] = {
2189 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2190 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2191 };
2192
2193 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2194 const unsigned Num_FPR_Regs = 13;
2195 const unsigned Num_VR_Regs = array_lengthof(VR);
2196
2197 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2198
2199 // Add DAG nodes to load the arguments or copy them out of registers. On
2200 // entry to a function on PPC, the arguments start after the linkage area,
2201 // although the first ones are often in registers.
2202
2203 SmallVector<SDValue, 8> MemOps;
2204 unsigned nAltivecParamsAtEnd = 0;
2205 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002206 unsigned CurArgIdx = 0;
2207 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002208 SDValue ArgVal;
2209 bool needsLoad = false;
2210 EVT ObjectVT = Ins[ArgNo].VT;
2211 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2212 unsigned ArgSize = ObjSize;
2213 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002214 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2215 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002216
2217 unsigned CurArgOffset = ArgOffset;
2218
2219 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2220 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2221 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2222 if (isVarArg) {
2223 MinReservedArea = ((MinReservedArea+15)/16)*16;
2224 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2225 Flags,
2226 PtrByteSize);
2227 } else
2228 nAltivecParamsAtEnd++;
2229 } else
2230 // Calculate min reserved area.
2231 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2232 Flags,
2233 PtrByteSize);
2234
2235 // FIXME the codegen can be much improved in some cases.
2236 // We do not have to keep everything in memory.
2237 if (Flags.isByVal()) {
2238 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2239 ObjSize = Flags.getByValSize();
2240 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002241 // Empty aggregate parameters do not take up registers. Examples:
2242 // struct { } a;
2243 // union { } b;
2244 // int c[0];
2245 // etc. However, we have to provide a place-holder in InVals, so
2246 // pretend we have an 8-byte item at the current address for that
2247 // purpose.
2248 if (!ObjSize) {
2249 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2250 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2251 InVals.push_back(FIN);
2252 continue;
2253 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002254 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002255 if (ObjSize < PtrByteSize)
2256 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002257 // The value of the object is its address.
2258 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2259 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2260 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002261
2262 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002263 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002264 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002265 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002266 SDValue Store;
2267
2268 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2269 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2270 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2271 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2272 MachinePointerInfo(FuncArg, CurArgOffset),
2273 ObjType, false, false, 0);
2274 } else {
2275 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2276 // store the whole register as-is to the parameter save area
2277 // slot. The address of the parameter was already calculated
2278 // above (InVals.push_back(FIN)) to be the right-justified
2279 // offset within the slot. For this store, we need a new
2280 // frame index that points at the beginning of the slot.
2281 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2282 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2283 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2284 MachinePointerInfo(FuncArg, ArgOffset),
2285 false, false, 0);
2286 }
2287
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002288 MemOps.push_back(Store);
2289 ++GPR_idx;
2290 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002291 // Whether we copied from a register or not, advance the offset
2292 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002293 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002294 continue;
2295 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002296
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002297 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2298 // Store whatever pieces of the object are in registers
2299 // to memory. ArgOffset will be the address of the beginning
2300 // of the object.
2301 if (GPR_idx != Num_GPR_Regs) {
2302 unsigned VReg;
2303 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2304 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2305 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2306 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002307 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002308 MachinePointerInfo(FuncArg, ArgOffset),
2309 false, false, 0);
2310 MemOps.push_back(Store);
2311 ++GPR_idx;
2312 ArgOffset += PtrByteSize;
2313 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002314 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002315 break;
2316 }
2317 }
2318 continue;
2319 }
2320
2321 switch (ObjectVT.getSimpleVT().SimpleTy) {
2322 default: llvm_unreachable("Unhandled argument type!");
2323 case MVT::i32:
2324 case MVT::i64:
2325 if (GPR_idx != Num_GPR_Regs) {
2326 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2327 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2328
Bill Schmidt726c2372012-10-23 15:51:16 +00002329 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002330 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2331 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002332 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002333
2334 ++GPR_idx;
2335 } else {
2336 needsLoad = true;
2337 ArgSize = PtrByteSize;
2338 }
2339 ArgOffset += 8;
2340 break;
2341
2342 case MVT::f32:
2343 case MVT::f64:
2344 // Every 8 bytes of argument space consumes one of the GPRs available for
2345 // argument passing.
2346 if (GPR_idx != Num_GPR_Regs) {
2347 ++GPR_idx;
2348 }
2349 if (FPR_idx != Num_FPR_Regs) {
2350 unsigned VReg;
2351
2352 if (ObjectVT == MVT::f32)
2353 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2354 else
2355 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2356
2357 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2358 ++FPR_idx;
2359 } else {
2360 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002361 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002362 }
2363
2364 ArgOffset += 8;
2365 break;
2366 case MVT::v4f32:
2367 case MVT::v4i32:
2368 case MVT::v8i16:
2369 case MVT::v16i8:
2370 // Note that vector arguments in registers don't reserve stack space,
2371 // except in varargs functions.
2372 if (VR_idx != Num_VR_Regs) {
2373 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2374 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2375 if (isVarArg) {
2376 while ((ArgOffset % 16) != 0) {
2377 ArgOffset += PtrByteSize;
2378 if (GPR_idx != Num_GPR_Regs)
2379 GPR_idx++;
2380 }
2381 ArgOffset += 16;
2382 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2383 }
2384 ++VR_idx;
2385 } else {
2386 // Vectors are aligned.
2387 ArgOffset = ((ArgOffset+15)/16)*16;
2388 CurArgOffset = ArgOffset;
2389 ArgOffset += 16;
2390 needsLoad = true;
2391 }
2392 break;
2393 }
2394
2395 // We need to load the argument to a virtual register if we determined
2396 // above that we ran out of physical registers of the appropriate type.
2397 if (needsLoad) {
2398 int FI = MFI->CreateFixedObject(ObjSize,
2399 CurArgOffset + (ArgSize - ObjSize),
2400 isImmutable);
2401 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2402 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2403 false, false, false, 0);
2404 }
2405
2406 InVals.push_back(ArgVal);
2407 }
2408
2409 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002410 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002411 // taking the difference between two stack areas will result in an aligned
2412 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002413 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002414
2415 // If the function takes variable number of arguments, make a frame index for
2416 // the start of the first vararg value... for expansion of llvm.va_start.
2417 if (isVarArg) {
2418 int Depth = ArgOffset;
2419
2420 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002421 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002422 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2423
2424 // If this function is vararg, store any remaining integer argument regs
2425 // to their spots on the stack so that they may be loaded by deferencing the
2426 // result of va_next.
2427 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2428 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2429 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2430 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2431 MachinePointerInfo(), false, false, 0);
2432 MemOps.push_back(Store);
2433 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002434 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002435 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2436 }
2437 }
2438
2439 if (!MemOps.empty())
2440 Chain = DAG.getNode(ISD::TokenFactor, dl,
2441 MVT::Other, &MemOps[0], MemOps.size());
2442
2443 return Chain;
2444}
2445
2446SDValue
2447PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002448 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002449 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002450 const SmallVectorImpl<ISD::InputArg>
2451 &Ins,
2452 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002453 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002454 // TODO: add description of PPC stack frame format, or at least some docs.
2455 //
2456 MachineFunction &MF = DAG.getMachineFunction();
2457 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002458 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002459
Owen Andersone50ed302009-08-10 22:56:29 +00002460 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002461 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002462 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002463 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2464 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002465 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002466
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002467 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002468 // Area that is at least reserved in caller of this function.
2469 unsigned MinReservedArea = ArgOffset;
2470
Craig Topperb78ca422012-03-11 07:16:55 +00002471 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002472 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2473 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2474 };
Craig Topperb78ca422012-03-11 07:16:55 +00002475 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002476 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2477 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2478 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002479
Craig Topperb78ca422012-03-11 07:16:55 +00002480 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002481
Craig Topperb78ca422012-03-11 07:16:55 +00002482 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002483 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2484 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2485 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002486
Owen Anderson718cb662007-09-07 04:06:50 +00002487 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002488 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002489 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002490
2491 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002492
Craig Topperb78ca422012-03-11 07:16:55 +00002493 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002494
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002495 // In 32-bit non-varargs functions, the stack space for vectors is after the
2496 // stack space for non-vectors. We do not use this space unless we have
2497 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002498 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002499 // that out...for the pathological case, compute VecArgOffset as the
2500 // start of the vector parameter area. Computing VecArgOffset is the
2501 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002502 unsigned VecArgOffset = ArgOffset;
2503 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002504 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002505 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002506 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002507 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002508
Duncan Sands276dcbd2008-03-21 09:14:45 +00002509 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002510 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002511 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002512 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002513 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2514 VecArgOffset += ArgSize;
2515 continue;
2516 }
2517
Owen Anderson825b72b2009-08-11 20:47:22 +00002518 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002519 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002520 case MVT::i32:
2521 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002522 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002523 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002524 case MVT::i64: // PPC64
2525 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002526 // FIXME: We are guaranteed to be !isPPC64 at this point.
2527 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002528 VecArgOffset += 8;
2529 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002530 case MVT::v4f32:
2531 case MVT::v4i32:
2532 case MVT::v8i16:
2533 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002534 // Nothing to do, we're only looking at Nonvector args here.
2535 break;
2536 }
2537 }
2538 }
2539 // We've found where the vector parameter area in memory is. Skip the
2540 // first 12 parameters; these don't use that memory.
2541 VecArgOffset = ((VecArgOffset+15)/16)*16;
2542 VecArgOffset += 12*16;
2543
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002544 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002545 // entry to a function on PPC, the arguments start after the linkage area,
2546 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002547
Dan Gohman475871a2008-07-27 21:46:04 +00002548 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002549 unsigned nAltivecParamsAtEnd = 0;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002550 // FIXME: FuncArg and Ins[ArgNo] must reference the same argument.
2551 // When passing anonymous aggregates, this is currently not true.
2552 // See LowerFormalArguments_64SVR4 for a fix.
Roman Divacky5236ab32012-09-24 20:47:19 +00002553 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2554 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002555 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002556 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002557 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002558 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002559 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002560 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002561
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002562 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002563
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002564 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002565 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2566 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002567 if (isVarArg || isPPC64) {
2568 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002569 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002570 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002571 PtrByteSize);
2572 } else nAltivecParamsAtEnd++;
2573 } else
2574 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002575 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002576 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002577 PtrByteSize);
2578
Dale Johannesen8419dd62008-03-07 20:27:40 +00002579 // FIXME the codegen can be much improved in some cases.
2580 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002581 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002582 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002583 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002584 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002585 // Objects of size 1 and 2 are right justified, everything else is
2586 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002587 if (ObjSize==1 || ObjSize==2) {
2588 CurArgOffset = CurArgOffset + (4 - ObjSize);
2589 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002590 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002591 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002592 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002593 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002594 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002595 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002596 unsigned VReg;
2597 if (isPPC64)
2598 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2599 else
2600 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002601 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002602 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002603 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002604 MachinePointerInfo(FuncArg,
2605 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002606 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002607 MemOps.push_back(Store);
2608 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002609 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002610
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002611 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002612
Dale Johannesen7f96f392008-03-08 01:41:42 +00002613 continue;
2614 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002615 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2616 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002617 // to memory. ArgOffset will be the address of the beginning
2618 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002619 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002620 unsigned VReg;
2621 if (isPPC64)
2622 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2623 else
2624 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002625 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002626 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002627 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002628 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002629 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002630 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002631 MemOps.push_back(Store);
2632 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002633 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002634 } else {
2635 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2636 break;
2637 }
2638 }
2639 continue;
2640 }
2641
Owen Anderson825b72b2009-08-11 20:47:22 +00002642 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002643 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002644 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002645 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002646 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002647 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002648 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002649 ++GPR_idx;
2650 } else {
2651 needsLoad = true;
2652 ArgSize = PtrByteSize;
2653 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002654 // All int arguments reserve stack space in the Darwin ABI.
2655 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002656 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002657 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002658 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002659 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002660 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002661 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002662 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002663
Bill Schmidt726c2372012-10-23 15:51:16 +00002664 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002665 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002666 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002667 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002668
Chris Lattnerc91a4752006-06-26 22:48:35 +00002669 ++GPR_idx;
2670 } else {
2671 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002672 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002673 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002674 // All int arguments reserve stack space in the Darwin ABI.
2675 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002676 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002677
Owen Anderson825b72b2009-08-11 20:47:22 +00002678 case MVT::f32:
2679 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002680 // Every 4 bytes of argument space consumes one of the GPRs available for
2681 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002682 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002683 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002684 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002685 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002686 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002687 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002688 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002689
Owen Anderson825b72b2009-08-11 20:47:22 +00002690 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002691 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002692 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002693 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002694
Dan Gohman98ca4f22009-08-05 01:29:28 +00002695 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002696 ++FPR_idx;
2697 } else {
2698 needsLoad = true;
2699 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002700
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002701 // All FP arguments reserve stack space in the Darwin ABI.
2702 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002703 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002704 case MVT::v4f32:
2705 case MVT::v4i32:
2706 case MVT::v8i16:
2707 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002708 // Note that vector arguments in registers don't reserve stack space,
2709 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002710 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002711 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002712 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002713 if (isVarArg) {
2714 while ((ArgOffset % 16) != 0) {
2715 ArgOffset += PtrByteSize;
2716 if (GPR_idx != Num_GPR_Regs)
2717 GPR_idx++;
2718 }
2719 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002720 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002721 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002722 ++VR_idx;
2723 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002724 if (!isVarArg && !isPPC64) {
2725 // Vectors go after all the nonvectors.
2726 CurArgOffset = VecArgOffset;
2727 VecArgOffset += 16;
2728 } else {
2729 // Vectors are aligned.
2730 ArgOffset = ((ArgOffset+15)/16)*16;
2731 CurArgOffset = ArgOffset;
2732 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002733 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002734 needsLoad = true;
2735 }
2736 break;
2737 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002738
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002739 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002740 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002741 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002742 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002743 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002744 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002745 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002746 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002747 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002748 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002749
Dan Gohman98ca4f22009-08-05 01:29:28 +00002750 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002751 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002752
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002753 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002754 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002755 // taking the difference between two stack areas will result in an aligned
2756 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002757 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002758
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002759 // If the function takes variable number of arguments, make a frame index for
2760 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002761 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002762 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002763
Dan Gohman1e93df62010-04-17 14:41:14 +00002764 FuncInfo->setVarArgsFrameIndex(
2765 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002766 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002767 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002768
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002769 // If this function is vararg, store any remaining integer argument regs
2770 // to their spots on the stack so that they may be loaded by deferencing the
2771 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002772 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002773 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002774
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002775 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002776 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002777 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002778 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002779
Dan Gohman98ca4f22009-08-05 01:29:28 +00002780 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002781 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2782 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002783 MemOps.push_back(Store);
2784 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002785 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002786 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002787 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002788 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002789
Dale Johannesen8419dd62008-03-07 20:27:40 +00002790 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002791 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002792 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002793
Dan Gohman98ca4f22009-08-05 01:29:28 +00002794 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002795}
2796
Bill Schmidt419f3762012-09-19 15:42:13 +00002797/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2798/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002799static unsigned
2800CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2801 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002802 bool isVarArg,
2803 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002804 const SmallVectorImpl<ISD::OutputArg>
2805 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002806 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002807 unsigned &nAltivecParamsAtEnd) {
2808 // Count how many bytes are to be pushed on the stack, including the linkage
2809 // area, and parameter passing area. We start with 24/48 bytes, which is
2810 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002811 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002812 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002813 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2814
2815 // Add up all the space actually used.
2816 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2817 // they all go in registers, but we must reserve stack space for them for
2818 // possible use by the caller. In varargs or 64-bit calls, parameters are
2819 // assigned stack space in order, with padding so Altivec parameters are
2820 // 16-byte aligned.
2821 nAltivecParamsAtEnd = 0;
2822 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002823 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002824 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002825 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002826 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2827 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002828 if (!isVarArg && !isPPC64) {
2829 // Non-varargs Altivec parameters go after all the non-Altivec
2830 // parameters; handle those later so we know how much padding we need.
2831 nAltivecParamsAtEnd++;
2832 continue;
2833 }
2834 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2835 NumBytes = ((NumBytes+15)/16)*16;
2836 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002837 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002838 }
2839
2840 // Allow for Altivec parameters at the end, if needed.
2841 if (nAltivecParamsAtEnd) {
2842 NumBytes = ((NumBytes+15)/16)*16;
2843 NumBytes += 16*nAltivecParamsAtEnd;
2844 }
2845
2846 // The prolog code of the callee may store up to 8 GPR argument registers to
2847 // the stack, allowing va_start to index over them in memory if its varargs.
2848 // Because we cannot tell if this is needed on the caller side, we have to
2849 // conservatively assume that it is needed. As such, make sure we have at
2850 // least enough stack space for the caller to store the 8 GPRs.
2851 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002852 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002853
2854 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002855 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2856 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2857 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002858 unsigned AlignMask = TargetAlign-1;
2859 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2860 }
2861
2862 return NumBytes;
2863}
2864
2865/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002866/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002867static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002868 unsigned ParamSize) {
2869
Dale Johannesenb60d5192009-11-24 01:09:07 +00002870 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002871
2872 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2873 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2874 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2875 // Remember only if the new adjustement is bigger.
2876 if (SPDiff < FI->getTailCallSPDelta())
2877 FI->setTailCallSPDelta(SPDiff);
2878
2879 return SPDiff;
2880}
2881
Dan Gohman98ca4f22009-08-05 01:29:28 +00002882/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2883/// for tail call optimization. Targets which want to do tail call
2884/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002885bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002886PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002887 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002888 bool isVarArg,
2889 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002890 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002891 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002892 return false;
2893
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002894 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002895 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002896 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002897
Dan Gohman98ca4f22009-08-05 01:29:28 +00002898 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002899 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002900 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2901 // Functions containing by val parameters are not supported.
2902 for (unsigned i = 0; i != Ins.size(); i++) {
2903 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2904 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002905 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002906
2907 // Non PIC/GOT tail calls are supported.
2908 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2909 return true;
2910
2911 // At the moment we can only do local tail calls (in same module, hidden
2912 // or protected) if we are generating PIC.
2913 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2914 return G->getGlobal()->hasHiddenVisibility()
2915 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002916 }
2917
2918 return false;
2919}
2920
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002921/// isCallCompatibleAddress - Return the immediate to use if the specified
2922/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002923static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002924 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2925 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002926
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002927 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002928 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002929 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002930 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002931
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002932 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002933 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002934}
2935
Dan Gohman844731a2008-05-13 00:00:25 +00002936namespace {
2937
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002938struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002939 SDValue Arg;
2940 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002941 int FrameIdx;
2942
2943 TailCallArgumentInfo() : FrameIdx(0) {}
2944};
2945
Dan Gohman844731a2008-05-13 00:00:25 +00002946}
2947
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002948/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2949static void
2950StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002951 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002952 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002953 SmallVector<SDValue, 8> &MemOpChains,
2954 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002955 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002956 SDValue Arg = TailCallArgs[i].Arg;
2957 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002958 int FI = TailCallArgs[i].FrameIdx;
2959 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002960 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002961 MachinePointerInfo::getFixedStack(FI),
2962 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002963 }
2964}
2965
2966/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2967/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002968static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002969 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002970 SDValue Chain,
2971 SDValue OldRetAddr,
2972 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002973 int SPDiff,
2974 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002975 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002976 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002977 if (SPDiff) {
2978 // Calculate the new stack slot for the return address.
2979 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002980 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002981 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002982 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002983 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002984 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002985 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002986 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002987 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002988 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002989
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002990 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2991 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002992 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002993 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002994 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002995 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002996 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002997 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2998 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002999 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00003000 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003001 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003002 }
3003 return Chain;
3004}
3005
3006/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3007/// the position of the argument.
3008static void
3009CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00003010 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003011 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
3012 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003013 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00003014 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003015 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003016 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003017 TailCallArgumentInfo Info;
3018 Info.Arg = Arg;
3019 Info.FrameIdxOp = FIN;
3020 Info.FrameIdx = FI;
3021 TailCallArguments.push_back(Info);
3022}
3023
3024/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3025/// stack slot. Returns the chain as result and the loaded frame pointers in
3026/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003027SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003028 int SPDiff,
3029 SDValue Chain,
3030 SDValue &LROpOut,
3031 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003032 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00003033 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003034 if (SPDiff) {
3035 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003036 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003037 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003038 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003039 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003040 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003041
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003042 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3043 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003044 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003045 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003046 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003047 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003048 Chain = SDValue(FPOpOut.getNode(), 1);
3049 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003050 }
3051 return Chain;
3052}
3053
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003054/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003055/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003056/// specified by the specific parameter attribute. The copy will be passed as
3057/// a byval function parameter.
3058/// Sometimes what we are copying is the end of a larger object, the part that
3059/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003060static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003061CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003062 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003063 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003064 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003065 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003066 false, false, MachinePointerInfo(0),
3067 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003068}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003069
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003070/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3071/// tail calls.
3072static void
Dan Gohman475871a2008-07-27 21:46:04 +00003073LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3074 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003075 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003076 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003077 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003078 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003079 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003080 if (!isTailCall) {
3081 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003082 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003083 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003084 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003085 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003086 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003087 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003088 DAG.getConstant(ArgOffset, PtrVT));
3089 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003090 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3091 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003092 // Calculate and remember argument location.
3093 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3094 TailCallArguments);
3095}
3096
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003097static
3098void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
3099 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
3100 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3101 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3102 MachineFunction &MF = DAG.getMachineFunction();
3103
3104 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3105 // might overwrite each other in case of tail call optimization.
3106 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003107 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003108 InFlag = SDValue();
3109 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3110 MemOpChains2, dl);
3111 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003112 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003113 &MemOpChains2[0], MemOpChains2.size());
3114
3115 // Store the return address to the appropriate stack slot.
3116 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3117 isPPC64, isDarwinABI, dl);
3118
3119 // Emit callseq_end just before tailcall node.
3120 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3121 DAG.getIntPtrConstant(0, true), InFlag);
3122 InFlag = Chain.getValue(1);
3123}
3124
3125static
3126unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3127 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3128 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003129 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003130 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003131
Chris Lattnerb9082582010-11-14 23:42:06 +00003132 bool isPPC64 = PPCSubTarget.isPPC64();
3133 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3134
Owen Andersone50ed302009-08-10 22:56:29 +00003135 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003136 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003137 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003138
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003139 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003140
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003141 bool needIndirectCall = true;
3142 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003143 // If this is an absolute destination address, use the munged value.
3144 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003145 needIndirectCall = false;
3146 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003147
Chris Lattnerb9082582010-11-14 23:42:06 +00003148 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3149 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3150 // Use indirect calls for ALL functions calls in JIT mode, since the
3151 // far-call stubs may be outside relocation limits for a BL instruction.
3152 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3153 unsigned OpFlags = 0;
3154 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003155 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003156 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003157 (G->getGlobal()->isDeclaration() ||
3158 G->getGlobal()->isWeakForLinker())) {
3159 // PC-relative references to external symbols should go through $stub,
3160 // unless we're building with the leopard linker or later, which
3161 // automatically synthesizes these stubs.
3162 OpFlags = PPCII::MO_DARWIN_STUB;
3163 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003164
Chris Lattnerb9082582010-11-14 23:42:06 +00003165 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3166 // every direct call is) turn it into a TargetGlobalAddress /
3167 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003168 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003169 Callee.getValueType(),
3170 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003171 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003172 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003173 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003174
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003175 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003176 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003177
Chris Lattnerb9082582010-11-14 23:42:06 +00003178 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003179 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003180 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003181 // PC-relative references to external symbols should go through $stub,
3182 // unless we're building with the leopard linker or later, which
3183 // automatically synthesizes these stubs.
3184 OpFlags = PPCII::MO_DARWIN_STUB;
3185 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003186
Chris Lattnerb9082582010-11-14 23:42:06 +00003187 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3188 OpFlags);
3189 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003190 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003191
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003192 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003193 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3194 // to do the call, we can't use PPCISD::CALL.
3195 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003196
3197 if (isSVR4ABI && isPPC64) {
3198 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3199 // entry point, but to the function descriptor (the function entry point
3200 // address is part of the function descriptor though).
3201 // The function descriptor is a three doubleword structure with the
3202 // following fields: function entry point, TOC base address and
3203 // environment pointer.
3204 // Thus for a call through a function pointer, the following actions need
3205 // to be performed:
3206 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003207 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003208 // 2. Load the address of the function entry point from the function
3209 // descriptor.
3210 // 3. Load the TOC of the callee from the function descriptor into r2.
3211 // 4. Load the environment pointer from the function descriptor into
3212 // r11.
3213 // 5. Branch to the function entry point address.
3214 // 6. On return of the callee, the TOC of the caller needs to be
3215 // restored (this is done in FinishCall()).
3216 //
3217 // All those operations are flagged together to ensure that no other
3218 // operations can be scheduled in between. E.g. without flagging the
3219 // operations together, a TOC access in the caller could be scheduled
3220 // between the load of the callee TOC and the branch to the callee, which
3221 // results in the TOC access going through the TOC of the callee instead
3222 // of going through the TOC of the caller, which leads to incorrect code.
3223
3224 // Load the address of the function entry point from the function
3225 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003226 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003227 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3228 InFlag.getNode() ? 3 : 2);
3229 Chain = LoadFuncPtr.getValue(1);
3230 InFlag = LoadFuncPtr.getValue(2);
3231
3232 // Load environment pointer into r11.
3233 // Offset of the environment pointer within the function descriptor.
3234 SDValue PtrOff = DAG.getIntPtrConstant(16);
3235
3236 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3237 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3238 InFlag);
3239 Chain = LoadEnvPtr.getValue(1);
3240 InFlag = LoadEnvPtr.getValue(2);
3241
3242 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3243 InFlag);
3244 Chain = EnvVal.getValue(0);
3245 InFlag = EnvVal.getValue(1);
3246
3247 // Load TOC of the callee into r2. We are using a target-specific load
3248 // with r2 hard coded, because the result of a target-independent load
3249 // would never go directly into r2, since r2 is a reserved register (which
3250 // prevents the register allocator from allocating it), resulting in an
3251 // additional register being allocated and an unnecessary move instruction
3252 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003253 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003254 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3255 Callee, InFlag);
3256 Chain = LoadTOCPtr.getValue(0);
3257 InFlag = LoadTOCPtr.getValue(1);
3258
3259 MTCTROps[0] = Chain;
3260 MTCTROps[1] = LoadFuncPtr;
3261 MTCTROps[2] = InFlag;
3262 }
3263
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003264 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3265 2 + (InFlag.getNode() != 0));
3266 InFlag = Chain.getValue(1);
3267
3268 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003270 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003271 Ops.push_back(Chain);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003272 CallOpc = PPCISD::BCTRL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003273 Callee.setNode(0);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003274 // Add use of X11 (holding environment pointer)
3275 if (isSVR4ABI && isPPC64)
3276 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003277 // Add CTR register as callee so a bctr can be emitted later.
3278 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003279 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003280 }
3281
3282 // If this is a direct call, pass the chain and the callee.
3283 if (Callee.getNode()) {
3284 Ops.push_back(Chain);
3285 Ops.push_back(Callee);
3286 }
3287 // If this is a tail call add stack pointer delta.
3288 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003289 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003290
3291 // Add argument registers to the end of the list so that they are known live
3292 // into the call.
3293 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3294 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3295 RegsToPass[i].second.getValueType()));
3296
3297 return CallOpc;
3298}
3299
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003300static
3301bool isLocalCall(const SDValue &Callee)
3302{
3303 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003304 return !G->getGlobal()->isDeclaration() &&
3305 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003306 return false;
3307}
3308
Dan Gohman98ca4f22009-08-05 01:29:28 +00003309SDValue
3310PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003311 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003312 const SmallVectorImpl<ISD::InputArg> &Ins,
3313 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003314 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003315
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003316 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003317 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003318 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003319 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003320
3321 // Copy all of the result registers out of their specified physreg.
3322 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3323 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003324 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003325
3326 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3327 VA.getLocReg(), VA.getLocVT(), InFlag);
3328 Chain = Val.getValue(1);
3329 InFlag = Val.getValue(2);
3330
3331 switch (VA.getLocInfo()) {
3332 default: llvm_unreachable("Unknown loc info!");
3333 case CCValAssign::Full: break;
3334 case CCValAssign::AExt:
3335 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3336 break;
3337 case CCValAssign::ZExt:
3338 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3339 DAG.getValueType(VA.getValVT()));
3340 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3341 break;
3342 case CCValAssign::SExt:
3343 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3344 DAG.getValueType(VA.getValVT()));
3345 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3346 break;
3347 }
3348
3349 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003350 }
3351
Dan Gohman98ca4f22009-08-05 01:29:28 +00003352 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003353}
3354
Dan Gohman98ca4f22009-08-05 01:29:28 +00003355SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003356PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3357 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003358 SelectionDAG &DAG,
3359 SmallVector<std::pair<unsigned, SDValue>, 8>
3360 &RegsToPass,
3361 SDValue InFlag, SDValue Chain,
3362 SDValue &Callee,
3363 int SPDiff, unsigned NumBytes,
3364 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003365 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003366 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003367 SmallVector<SDValue, 8> Ops;
3368 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3369 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003370 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003371
Hal Finkel82b38212012-08-28 02:10:27 +00003372 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3373 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3374 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3375
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003376 // When performing tail call optimization the callee pops its arguments off
3377 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003378 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003379 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003380 (CallConv == CallingConv::Fast &&
3381 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003382
Roman Divackye46137f2012-03-06 16:41:49 +00003383 // Add a register mask operand representing the call-preserved registers.
3384 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3385 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3386 assert(Mask && "Missing call preserved mask for calling convention");
3387 Ops.push_back(DAG.getRegisterMask(Mask));
3388
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003389 if (InFlag.getNode())
3390 Ops.push_back(InFlag);
3391
3392 // Emit tail call.
3393 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003394 assert(((Callee.getOpcode() == ISD::Register &&
3395 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3396 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3397 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3398 isa<ConstantSDNode>(Callee)) &&
3399 "Expecting an global address, external symbol, absolute value or register");
3400
Owen Anderson825b72b2009-08-11 20:47:22 +00003401 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003402 }
3403
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003404 // Add a NOP immediately after the branch instruction when using the 64-bit
3405 // SVR4 ABI. At link time, if caller and callee are in a different module and
3406 // thus have a different TOC, the call will be replaced with a call to a stub
3407 // function which saves the current TOC, loads the TOC of the callee and
3408 // branches to the callee. The NOP will be replaced with a load instruction
3409 // which restores the TOC of the caller from the TOC save slot of the current
3410 // stack frame. If caller and callee belong to the same module (and have the
3411 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003412
3413 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003414 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003415 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003416 // This is a call through a function pointer.
3417 // Restore the caller TOC from the save area into R2.
3418 // See PrepareCall() for more information about calls through function
3419 // pointers in the 64-bit SVR4 ABI.
3420 // We are using a target-specific load with r2 hard coded, because the
3421 // result of a target-independent load would never go directly into r2,
3422 // since r2 is a reserved register (which prevents the register allocator
3423 // from allocating it), resulting in an additional register being
3424 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003425 needsTOCRestore = true;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003426 } else if ((CallOpc == PPCISD::CALL) && !isLocalCall(Callee)) {
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003427 // Otherwise insert NOP for non-local calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003428 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003429 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003430 }
3431
Hal Finkel5b00cea2012-03-31 14:45:15 +00003432 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3433 InFlag = Chain.getValue(1);
3434
3435 if (needsTOCRestore) {
3436 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3437 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3438 InFlag = Chain.getValue(1);
3439 }
3440
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003441 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3442 DAG.getIntPtrConstant(BytesCalleePops, true),
3443 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003444 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003445 InFlag = Chain.getValue(1);
3446
Dan Gohman98ca4f22009-08-05 01:29:28 +00003447 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3448 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003449}
3450
Dan Gohman98ca4f22009-08-05 01:29:28 +00003451SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003452PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003453 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003454 SelectionDAG &DAG = CLI.DAG;
3455 DebugLoc &dl = CLI.DL;
3456 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3457 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3458 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3459 SDValue Chain = CLI.Chain;
3460 SDValue Callee = CLI.Callee;
3461 bool &isTailCall = CLI.IsTailCall;
3462 CallingConv::ID CallConv = CLI.CallConv;
3463 bool isVarArg = CLI.IsVarArg;
3464
Evan Cheng0c439eb2010-01-27 00:07:07 +00003465 if (isTailCall)
3466 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3467 Ins, DAG);
3468
Bill Schmidt726c2372012-10-23 15:51:16 +00003469 if (PPCSubTarget.isSVR4ABI()) {
3470 if (PPCSubTarget.isPPC64())
3471 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3472 isTailCall, Outs, OutVals, Ins,
3473 dl, DAG, InVals);
3474 else
3475 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3476 isTailCall, Outs, OutVals, Ins,
3477 dl, DAG, InVals);
3478 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003479
Bill Schmidt726c2372012-10-23 15:51:16 +00003480 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3481 isTailCall, Outs, OutVals, Ins,
3482 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003483}
3484
3485SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003486PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3487 CallingConv::ID CallConv, bool isVarArg,
3488 bool isTailCall,
3489 const SmallVectorImpl<ISD::OutputArg> &Outs,
3490 const SmallVectorImpl<SDValue> &OutVals,
3491 const SmallVectorImpl<ISD::InputArg> &Ins,
3492 DebugLoc dl, SelectionDAG &DAG,
3493 SmallVectorImpl<SDValue> &InVals) const {
3494 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003495 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003496
Dan Gohman98ca4f22009-08-05 01:29:28 +00003497 assert((CallConv == CallingConv::C ||
3498 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003499
Tilmann Schellerffd02002009-07-03 06:45:56 +00003500 unsigned PtrByteSize = 4;
3501
3502 MachineFunction &MF = DAG.getMachineFunction();
3503
3504 // Mark this function as potentially containing a function that contains a
3505 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3506 // and restoring the callers stack pointer in this functions epilog. This is
3507 // done because by tail calling the called function might overwrite the value
3508 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003509 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3510 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003511 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003512
Tilmann Schellerffd02002009-07-03 06:45:56 +00003513 // Count how many bytes are to be pushed on the stack, including the linkage
3514 // area, parameter list area and the part of the local variable space which
3515 // contains copies of aggregates which are passed by value.
3516
3517 // Assign locations to all of the outgoing arguments.
3518 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003519 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003520 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003521
3522 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003523 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003524
3525 if (isVarArg) {
3526 // Handle fixed and variable vector arguments differently.
3527 // Fixed vector arguments go into registers as long as registers are
3528 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003529 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003530
Tilmann Schellerffd02002009-07-03 06:45:56 +00003531 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003532 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003533 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003534 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003535
Dan Gohman98ca4f22009-08-05 01:29:28 +00003536 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003537 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3538 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003539 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003540 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3541 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003542 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003543
Tilmann Schellerffd02002009-07-03 06:45:56 +00003544 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003545#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003546 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003547 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003548#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003549 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003550 }
3551 }
3552 } else {
3553 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003554 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003555 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003556
Tilmann Schellerffd02002009-07-03 06:45:56 +00003557 // Assign locations to all of the outgoing aggregate by value arguments.
3558 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003559 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003560 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003561
3562 // Reserve stack space for the allocations in CCInfo.
3563 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3564
Bill Schmidt212af6a2013-02-06 17:33:58 +00003565 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003566
3567 // Size of the linkage area, parameter list area and the part of the local
3568 // space variable where copies of aggregates which are passed by value are
3569 // stored.
3570 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003571
Tilmann Schellerffd02002009-07-03 06:45:56 +00003572 // Calculate by how many bytes the stack has to be adjusted in case of tail
3573 // call optimization.
3574 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3575
3576 // Adjust the stack pointer for the new arguments...
3577 // These operations are automatically eliminated by the prolog/epilog pass
3578 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3579 SDValue CallSeqStart = Chain;
3580
3581 // Load the return address and frame pointer so it can be moved somewhere else
3582 // later.
3583 SDValue LROp, FPOp;
3584 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3585 dl);
3586
3587 // Set up a copy of the stack pointer for use loading and storing any
3588 // arguments that may not fit in the registers available for argument
3589 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003590 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003591
Tilmann Schellerffd02002009-07-03 06:45:56 +00003592 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3593 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3594 SmallVector<SDValue, 8> MemOpChains;
3595
Roman Divacky0aaa9192011-08-30 17:04:16 +00003596 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003597 // Walk the register/memloc assignments, inserting copies/loads.
3598 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3599 i != e;
3600 ++i) {
3601 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003602 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003603 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003604
Tilmann Schellerffd02002009-07-03 06:45:56 +00003605 if (Flags.isByVal()) {
3606 // Argument is an aggregate which is passed by value, thus we need to
3607 // create a copy of it in the local variable space of the current stack
3608 // frame (which is the stack frame of the caller) and pass the address of
3609 // this copy to the callee.
3610 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3611 CCValAssign &ByValVA = ByValArgLocs[j++];
3612 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003613
Tilmann Schellerffd02002009-07-03 06:45:56 +00003614 // Memory reserved in the local variable space of the callers stack frame.
3615 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003616
Tilmann Schellerffd02002009-07-03 06:45:56 +00003617 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3618 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003619
Tilmann Schellerffd02002009-07-03 06:45:56 +00003620 // Create a copy of the argument in the local area of the current
3621 // stack frame.
3622 SDValue MemcpyCall =
3623 CreateCopyOfByValArgument(Arg, PtrOff,
3624 CallSeqStart.getNode()->getOperand(0),
3625 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003626
Tilmann Schellerffd02002009-07-03 06:45:56 +00003627 // This must go outside the CALLSEQ_START..END.
3628 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3629 CallSeqStart.getNode()->getOperand(1));
3630 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3631 NewCallSeqStart.getNode());
3632 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003633
Tilmann Schellerffd02002009-07-03 06:45:56 +00003634 // Pass the address of the aggregate copy on the stack either in a
3635 // physical register or in the parameter list area of the current stack
3636 // frame to the callee.
3637 Arg = PtrOff;
3638 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003639
Tilmann Schellerffd02002009-07-03 06:45:56 +00003640 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003641 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003642 // Put argument in a physical register.
3643 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3644 } else {
3645 // Put argument in the parameter list area of the current stack frame.
3646 assert(VA.isMemLoc());
3647 unsigned LocMemOffset = VA.getLocMemOffset();
3648
3649 if (!isTailCall) {
3650 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3651 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3652
3653 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003654 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003655 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003656 } else {
3657 // Calculate and remember argument location.
3658 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3659 TailCallArguments);
3660 }
3661 }
3662 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003663
Tilmann Schellerffd02002009-07-03 06:45:56 +00003664 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003666 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003667
Tilmann Schellerffd02002009-07-03 06:45:56 +00003668 // Build a sequence of copy-to-reg nodes chained together with token chain
3669 // and flag operands which copy the outgoing args into the appropriate regs.
3670 SDValue InFlag;
3671 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3672 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3673 RegsToPass[i].second, InFlag);
3674 InFlag = Chain.getValue(1);
3675 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003676
Hal Finkel82b38212012-08-28 02:10:27 +00003677 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3678 // registers.
3679 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003680 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3681 SDValue Ops[] = { Chain, InFlag };
3682
Hal Finkel82b38212012-08-28 02:10:27 +00003683 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003684 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3685
Hal Finkel82b38212012-08-28 02:10:27 +00003686 InFlag = Chain.getValue(1);
3687 }
3688
Chris Lattnerb9082582010-11-14 23:42:06 +00003689 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003690 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3691 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003692
Dan Gohman98ca4f22009-08-05 01:29:28 +00003693 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3694 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3695 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003696}
3697
Bill Schmidt726c2372012-10-23 15:51:16 +00003698// Copy an argument into memory, being careful to do this outside the
3699// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003700SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003701PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3702 SDValue CallSeqStart,
3703 ISD::ArgFlagsTy Flags,
3704 SelectionDAG &DAG,
3705 DebugLoc dl) const {
3706 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3707 CallSeqStart.getNode()->getOperand(0),
3708 Flags, DAG, dl);
3709 // The MEMCPY must go outside the CALLSEQ_START..END.
3710 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3711 CallSeqStart.getNode()->getOperand(1));
3712 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3713 NewCallSeqStart.getNode());
3714 return NewCallSeqStart;
3715}
3716
3717SDValue
3718PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003719 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003720 bool isTailCall,
3721 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003722 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003723 const SmallVectorImpl<ISD::InputArg> &Ins,
3724 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003725 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003726
Bill Schmidt726c2372012-10-23 15:51:16 +00003727 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003728
Bill Schmidt726c2372012-10-23 15:51:16 +00003729 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3730 unsigned PtrByteSize = 8;
3731
3732 MachineFunction &MF = DAG.getMachineFunction();
3733
3734 // Mark this function as potentially containing a function that contains a
3735 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3736 // and restoring the callers stack pointer in this functions epilog. This is
3737 // done because by tail calling the called function might overwrite the value
3738 // in this function's (MF) stack pointer stack slot 0(SP).
3739 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3740 CallConv == CallingConv::Fast)
3741 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3742
3743 unsigned nAltivecParamsAtEnd = 0;
3744
3745 // Count how many bytes are to be pushed on the stack, including the linkage
3746 // area, and parameter passing area. We start with at least 48 bytes, which
3747 // is reserved space for [SP][CR][LR][3 x unused].
3748 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3749 // of this call.
3750 unsigned NumBytes =
3751 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3752 Outs, OutVals, nAltivecParamsAtEnd);
3753
3754 // Calculate by how many bytes the stack has to be adjusted in case of tail
3755 // call optimization.
3756 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3757
3758 // To protect arguments on the stack from being clobbered in a tail call,
3759 // force all the loads to happen before doing any other lowering.
3760 if (isTailCall)
3761 Chain = DAG.getStackArgumentTokenFactor(Chain);
3762
3763 // Adjust the stack pointer for the new arguments...
3764 // These operations are automatically eliminated by the prolog/epilog pass
3765 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3766 SDValue CallSeqStart = Chain;
3767
3768 // Load the return address and frame pointer so it can be move somewhere else
3769 // later.
3770 SDValue LROp, FPOp;
3771 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3772 dl);
3773
3774 // Set up a copy of the stack pointer for use loading and storing any
3775 // arguments that may not fit in the registers available for argument
3776 // passing.
3777 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3778
3779 // Figure out which arguments are going to go in registers, and which in
3780 // memory. Also, if this is a vararg function, floating point operations
3781 // must be stored to our stack, and loaded into integer regs as well, if
3782 // any integer regs are available for argument passing.
3783 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3784 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3785
3786 static const uint16_t GPR[] = {
3787 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3788 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3789 };
3790 static const uint16_t *FPR = GetFPR();
3791
3792 static const uint16_t VR[] = {
3793 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3794 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3795 };
3796 const unsigned NumGPRs = array_lengthof(GPR);
3797 const unsigned NumFPRs = 13;
3798 const unsigned NumVRs = array_lengthof(VR);
3799
3800 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3801 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3802
3803 SmallVector<SDValue, 8> MemOpChains;
3804 for (unsigned i = 0; i != NumOps; ++i) {
3805 SDValue Arg = OutVals[i];
3806 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3807
3808 // PtrOff will be used to store the current argument to the stack if a
3809 // register cannot be found for it.
3810 SDValue PtrOff;
3811
3812 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3813
3814 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3815
3816 // Promote integers to 64-bit values.
3817 if (Arg.getValueType() == MVT::i32) {
3818 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3819 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3820 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3821 }
3822
3823 // FIXME memcpy is used way more than necessary. Correctness first.
3824 // Note: "by value" is code for passing a structure by value, not
3825 // basic types.
3826 if (Flags.isByVal()) {
3827 // Note: Size includes alignment padding, so
3828 // struct x { short a; char b; }
3829 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3830 // These are the proper values we need for right-justifying the
3831 // aggregate in a parameter register.
3832 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003833
3834 // An empty aggregate parameter takes up no storage and no
3835 // registers.
3836 if (Size == 0)
3837 continue;
3838
Bill Schmidt726c2372012-10-23 15:51:16 +00003839 // All aggregates smaller than 8 bytes must be passed right-justified.
3840 if (Size==1 || Size==2 || Size==4) {
3841 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3842 if (GPR_idx != NumGPRs) {
3843 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3844 MachinePointerInfo(), VT,
3845 false, false, 0);
3846 MemOpChains.push_back(Load.getValue(1));
3847 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3848
3849 ArgOffset += PtrByteSize;
3850 continue;
3851 }
3852 }
3853
3854 if (GPR_idx == NumGPRs && Size < 8) {
3855 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3856 PtrOff.getValueType());
3857 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3858 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3859 CallSeqStart,
3860 Flags, DAG, dl);
3861 ArgOffset += PtrByteSize;
3862 continue;
3863 }
3864 // Copy entire object into memory. There are cases where gcc-generated
3865 // code assumes it is there, even if it could be put entirely into
3866 // registers. (This is not what the doc says.)
3867
3868 // FIXME: The above statement is likely due to a misunderstanding of the
3869 // documents. All arguments must be copied into the parameter area BY
3870 // THE CALLEE in the event that the callee takes the address of any
3871 // formal argument. That has not yet been implemented. However, it is
3872 // reasonable to use the stack area as a staging area for the register
3873 // load.
3874
3875 // Skip this for small aggregates, as we will use the same slot for a
3876 // right-justified copy, below.
3877 if (Size >= 8)
3878 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3879 CallSeqStart,
3880 Flags, DAG, dl);
3881
3882 // When a register is available, pass a small aggregate right-justified.
3883 if (Size < 8 && GPR_idx != NumGPRs) {
3884 // The easiest way to get this right-justified in a register
3885 // is to copy the structure into the rightmost portion of a
3886 // local variable slot, then load the whole slot into the
3887 // register.
3888 // FIXME: The memcpy seems to produce pretty awful code for
3889 // small aggregates, particularly for packed ones.
3890 // FIXME: It would be preferable to use the slot in the
3891 // parameter save area instead of a new local variable.
3892 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3893 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3894 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3895 CallSeqStart,
3896 Flags, DAG, dl);
3897
3898 // Load the slot into the register.
3899 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3900 MachinePointerInfo(),
3901 false, false, false, 0);
3902 MemOpChains.push_back(Load.getValue(1));
3903 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3904
3905 // Done with this argument.
3906 ArgOffset += PtrByteSize;
3907 continue;
3908 }
3909
3910 // For aggregates larger than PtrByteSize, copy the pieces of the
3911 // object that fit into registers from the parameter save area.
3912 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3913 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3914 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3915 if (GPR_idx != NumGPRs) {
3916 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3917 MachinePointerInfo(),
3918 false, false, false, 0);
3919 MemOpChains.push_back(Load.getValue(1));
3920 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3921 ArgOffset += PtrByteSize;
3922 } else {
3923 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3924 break;
3925 }
3926 }
3927 continue;
3928 }
3929
3930 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3931 default: llvm_unreachable("Unexpected ValueType for argument!");
3932 case MVT::i32:
3933 case MVT::i64:
3934 if (GPR_idx != NumGPRs) {
3935 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3936 } else {
3937 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3938 true, isTailCall, false, MemOpChains,
3939 TailCallArguments, dl);
3940 }
3941 ArgOffset += PtrByteSize;
3942 break;
3943 case MVT::f32:
3944 case MVT::f64:
3945 if (FPR_idx != NumFPRs) {
3946 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3947
3948 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003949 // A single float or an aggregate containing only a single float
3950 // must be passed right-justified in the stack doubleword, and
3951 // in the GPR, if one is available.
3952 SDValue StoreOff;
3953 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3954 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3955 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3956 } else
3957 StoreOff = PtrOff;
3958
3959 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003960 MachinePointerInfo(), false, false, 0);
3961 MemOpChains.push_back(Store);
3962
3963 // Float varargs are always shadowed in available integer registers
3964 if (GPR_idx != NumGPRs) {
3965 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3966 MachinePointerInfo(), false, false,
3967 false, 0);
3968 MemOpChains.push_back(Load.getValue(1));
3969 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3970 }
3971 } else if (GPR_idx != NumGPRs)
3972 // If we have any FPRs remaining, we may also have GPRs remaining.
3973 ++GPR_idx;
3974 } else {
3975 // Single-precision floating-point values are mapped to the
3976 // second (rightmost) word of the stack doubleword.
3977 if (Arg.getValueType() == MVT::f32) {
3978 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3979 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3980 }
3981
3982 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3983 true, isTailCall, false, MemOpChains,
3984 TailCallArguments, dl);
3985 }
3986 ArgOffset += 8;
3987 break;
3988 case MVT::v4f32:
3989 case MVT::v4i32:
3990 case MVT::v8i16:
3991 case MVT::v16i8:
3992 if (isVarArg) {
3993 // These go aligned on the stack, or in the corresponding R registers
3994 // when within range. The Darwin PPC ABI doc claims they also go in
3995 // V registers; in fact gcc does this only for arguments that are
3996 // prototyped, not for those that match the ... We do it for all
3997 // arguments, seems to work.
3998 while (ArgOffset % 16 !=0) {
3999 ArgOffset += PtrByteSize;
4000 if (GPR_idx != NumGPRs)
4001 GPR_idx++;
4002 }
4003 // We could elide this store in the case where the object fits
4004 // entirely in R registers. Maybe later.
4005 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4006 DAG.getConstant(ArgOffset, PtrVT));
4007 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4008 MachinePointerInfo(), false, false, 0);
4009 MemOpChains.push_back(Store);
4010 if (VR_idx != NumVRs) {
4011 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4012 MachinePointerInfo(),
4013 false, false, false, 0);
4014 MemOpChains.push_back(Load.getValue(1));
4015 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4016 }
4017 ArgOffset += 16;
4018 for (unsigned i=0; i<16; i+=PtrByteSize) {
4019 if (GPR_idx == NumGPRs)
4020 break;
4021 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4022 DAG.getConstant(i, PtrVT));
4023 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4024 false, false, false, 0);
4025 MemOpChains.push_back(Load.getValue(1));
4026 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4027 }
4028 break;
4029 }
4030
4031 // Non-varargs Altivec params generally go in registers, but have
4032 // stack space allocated at the end.
4033 if (VR_idx != NumVRs) {
4034 // Doesn't have GPR space allocated.
4035 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4036 } else {
4037 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4038 true, isTailCall, true, MemOpChains,
4039 TailCallArguments, dl);
4040 ArgOffset += 16;
4041 }
4042 break;
4043 }
4044 }
4045
4046 if (!MemOpChains.empty())
4047 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4048 &MemOpChains[0], MemOpChains.size());
4049
4050 // Check if this is an indirect call (MTCTR/BCTRL).
4051 // See PrepareCall() for more information about calls through function
4052 // pointers in the 64-bit SVR4 ABI.
4053 if (!isTailCall &&
4054 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4055 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4056 !isBLACompatibleAddress(Callee, DAG)) {
4057 // Load r2 into a virtual register and store it to the TOC save area.
4058 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4059 // TOC save area offset.
4060 SDValue PtrOff = DAG.getIntPtrConstant(40);
4061 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4062 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4063 false, false, 0);
4064 // R12 must contain the address of an indirect callee. This does not
4065 // mean the MTCTR instruction must use R12; it's easier to model this
4066 // as an extra parameter, so do that.
4067 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4068 }
4069
4070 // Build a sequence of copy-to-reg nodes chained together with token chain
4071 // and flag operands which copy the outgoing args into the appropriate regs.
4072 SDValue InFlag;
4073 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4074 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4075 RegsToPass[i].second, InFlag);
4076 InFlag = Chain.getValue(1);
4077 }
4078
4079 if (isTailCall)
4080 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4081 FPOp, true, TailCallArguments);
4082
4083 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4084 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4085 Ins, InVals);
4086}
4087
4088SDValue
4089PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4090 CallingConv::ID CallConv, bool isVarArg,
4091 bool isTailCall,
4092 const SmallVectorImpl<ISD::OutputArg> &Outs,
4093 const SmallVectorImpl<SDValue> &OutVals,
4094 const SmallVectorImpl<ISD::InputArg> &Ins,
4095 DebugLoc dl, SelectionDAG &DAG,
4096 SmallVectorImpl<SDValue> &InVals) const {
4097
4098 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004099
Owen Andersone50ed302009-08-10 22:56:29 +00004100 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004101 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004102 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004103
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004104 MachineFunction &MF = DAG.getMachineFunction();
4105
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004106 // Mark this function as potentially containing a function that contains a
4107 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4108 // and restoring the callers stack pointer in this functions epilog. This is
4109 // done because by tail calling the called function might overwrite the value
4110 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004111 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4112 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004113 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4114
4115 unsigned nAltivecParamsAtEnd = 0;
4116
Chris Lattnerabde4602006-05-16 22:56:08 +00004117 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004118 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004119 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004120 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004121 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004122 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004123 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004124
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004125 // Calculate by how many bytes the stack has to be adjusted in case of tail
4126 // call optimization.
4127 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004128
Dan Gohman98ca4f22009-08-05 01:29:28 +00004129 // To protect arguments on the stack from being clobbered in a tail call,
4130 // force all the loads to happen before doing any other lowering.
4131 if (isTailCall)
4132 Chain = DAG.getStackArgumentTokenFactor(Chain);
4133
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004134 // Adjust the stack pointer for the new arguments...
4135 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004136 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004137 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004138
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004139 // Load the return address and frame pointer so it can be move somewhere else
4140 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004141 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004142 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4143 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004144
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004145 // Set up a copy of the stack pointer for use loading and storing any
4146 // arguments that may not fit in the registers available for argument
4147 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004148 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004149 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004150 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004151 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004152 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004153
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004154 // Figure out which arguments are going to go in registers, and which in
4155 // memory. Also, if this is a vararg function, floating point operations
4156 // must be stored to our stack, and loaded into integer regs as well, if
4157 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004158 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004159 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004160
Craig Topperb78ca422012-03-11 07:16:55 +00004161 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004162 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4163 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4164 };
Craig Topperb78ca422012-03-11 07:16:55 +00004165 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004166 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4167 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4168 };
Craig Topperb78ca422012-03-11 07:16:55 +00004169 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004170
Craig Topperb78ca422012-03-11 07:16:55 +00004171 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004172 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4173 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4174 };
Owen Anderson718cb662007-09-07 04:06:50 +00004175 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004176 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004177 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004178
Craig Topperb78ca422012-03-11 07:16:55 +00004179 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004180
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004181 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004182 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4183
Dan Gohman475871a2008-07-27 21:46:04 +00004184 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004185 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004186 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004187 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004188
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004189 // PtrOff will be used to store the current argument to the stack if a
4190 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004191 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004192
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004193 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004194
Dale Johannesen39355f92009-02-04 02:34:38 +00004195 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004196
4197 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004198 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004199 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4200 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004202 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004203
Dale Johannesen8419dd62008-03-07 20:27:40 +00004204 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004205 // Note: "by value" is code for passing a structure by value, not
4206 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004207 if (Flags.isByVal()) {
4208 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004209 // Very small objects are passed right-justified. Everything else is
4210 // passed left-justified.
4211 if (Size==1 || Size==2) {
4212 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004213 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004214 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004215 MachinePointerInfo(), VT,
4216 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004217 MemOpChains.push_back(Load.getValue(1));
4218 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004219
4220 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004221 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004222 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4223 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004224 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004225 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4226 CallSeqStart,
4227 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004228 ArgOffset += PtrByteSize;
4229 }
4230 continue;
4231 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004232 // Copy entire object into memory. There are cases where gcc-generated
4233 // code assumes it is there, even if it could be put entirely into
4234 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004235 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4236 CallSeqStart,
4237 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004238
4239 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4240 // copy the pieces of the object that fit into registers from the
4241 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004242 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004243 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004244 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004245 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004246 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4247 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004248 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004249 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004250 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004251 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004252 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004253 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004254 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004255 }
4256 }
4257 continue;
4258 }
4259
Owen Anderson825b72b2009-08-11 20:47:22 +00004260 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004261 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004262 case MVT::i32:
4263 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004264 if (GPR_idx != NumGPRs) {
4265 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004266 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004267 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4268 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004269 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004270 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004271 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004272 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 case MVT::f32:
4274 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004275 if (FPR_idx != NumFPRs) {
4276 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4277
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004278 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004279 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4280 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004281 MemOpChains.push_back(Store);
4282
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004283 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004284 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004285 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004286 MachinePointerInfo(), false, false,
4287 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004288 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004289 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004290 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004292 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004293 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004294 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4295 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004296 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004297 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004298 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004299 }
4300 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004301 // If we have any FPRs remaining, we may also have GPRs remaining.
4302 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4303 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004304 if (GPR_idx != NumGPRs)
4305 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004306 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004307 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4308 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004309 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004310 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004311 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4312 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004313 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004314 if (isPPC64)
4315 ArgOffset += 8;
4316 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004317 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004318 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004319 case MVT::v4f32:
4320 case MVT::v4i32:
4321 case MVT::v8i16:
4322 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004323 if (isVarArg) {
4324 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004325 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004326 // V registers; in fact gcc does this only for arguments that are
4327 // prototyped, not for those that match the ... We do it for all
4328 // arguments, seems to work.
4329 while (ArgOffset % 16 !=0) {
4330 ArgOffset += PtrByteSize;
4331 if (GPR_idx != NumGPRs)
4332 GPR_idx++;
4333 }
4334 // We could elide this store in the case where the object fits
4335 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004336 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004337 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004338 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4339 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004340 MemOpChains.push_back(Store);
4341 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004342 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004343 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004344 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004345 MemOpChains.push_back(Load.getValue(1));
4346 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4347 }
4348 ArgOffset += 16;
4349 for (unsigned i=0; i<16; i+=PtrByteSize) {
4350 if (GPR_idx == NumGPRs)
4351 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004352 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004353 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004354 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004355 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004356 MemOpChains.push_back(Load.getValue(1));
4357 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4358 }
4359 break;
4360 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004361
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004362 // Non-varargs Altivec params generally go in registers, but have
4363 // stack space allocated at the end.
4364 if (VR_idx != NumVRs) {
4365 // Doesn't have GPR space allocated.
4366 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4367 } else if (nAltivecParamsAtEnd==0) {
4368 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004369 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4370 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004371 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004372 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004373 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004374 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004375 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004376 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004377 // If all Altivec parameters fit in registers, as they usually do,
4378 // they get stack space following the non-Altivec parameters. We
4379 // don't track this here because nobody below needs it.
4380 // If there are more Altivec parameters than fit in registers emit
4381 // the stores here.
4382 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4383 unsigned j = 0;
4384 // Offset is aligned; skip 1st 12 params which go in V registers.
4385 ArgOffset = ((ArgOffset+15)/16)*16;
4386 ArgOffset += 12*16;
4387 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004388 SDValue Arg = OutVals[i];
4389 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004390 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4391 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004392 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004393 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004394 // We are emitting Altivec params in order.
4395 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4396 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004397 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004398 ArgOffset += 16;
4399 }
4400 }
4401 }
4402 }
4403
Chris Lattner9a2a4972006-05-17 06:01:33 +00004404 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004405 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004406 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004407
Dale Johannesenf7b73042010-03-09 20:15:42 +00004408 // On Darwin, R12 must contain the address of an indirect callee. This does
4409 // not mean the MTCTR instruction must use R12; it's easier to model this as
4410 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004411 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004412 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4413 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4414 !isBLACompatibleAddress(Callee, DAG))
4415 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4416 PPC::R12), Callee));
4417
Chris Lattner9a2a4972006-05-17 06:01:33 +00004418 // Build a sequence of copy-to-reg nodes chained together with token chain
4419 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004420 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004421 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004422 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004423 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004424 InFlag = Chain.getValue(1);
4425 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004426
Chris Lattnerb9082582010-11-14 23:42:06 +00004427 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004428 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4429 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004430
Dan Gohman98ca4f22009-08-05 01:29:28 +00004431 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4432 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4433 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004434}
4435
Hal Finkeld712f932011-10-14 19:51:36 +00004436bool
4437PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4438 MachineFunction &MF, bool isVarArg,
4439 const SmallVectorImpl<ISD::OutputArg> &Outs,
4440 LLVMContext &Context) const {
4441 SmallVector<CCValAssign, 16> RVLocs;
4442 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4443 RVLocs, Context);
4444 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4445}
4446
Dan Gohman98ca4f22009-08-05 01:29:28 +00004447SDValue
4448PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004449 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004450 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004451 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004452 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004453
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004454 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004455 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004456 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004457 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004458
Dan Gohman475871a2008-07-27 21:46:04 +00004459 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004460 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004461
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004462 // Copy the result values into the output registers.
4463 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4464 CCValAssign &VA = RVLocs[i];
4465 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004466
4467 SDValue Arg = OutVals[i];
4468
4469 switch (VA.getLocInfo()) {
4470 default: llvm_unreachable("Unknown loc info!");
4471 case CCValAssign::Full: break;
4472 case CCValAssign::AExt:
4473 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4474 break;
4475 case CCValAssign::ZExt:
4476 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4477 break;
4478 case CCValAssign::SExt:
4479 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4480 break;
4481 }
4482
4483 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004484 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004485 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004486 }
4487
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004488 RetOps[0] = Chain; // Update chain.
4489
4490 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004491 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004492 RetOps.push_back(Flag);
4493
4494 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4495 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004496}
4497
Dan Gohman475871a2008-07-27 21:46:04 +00004498SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004499 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004500 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004501 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004502
Jim Laskeyefc7e522006-12-04 22:04:42 +00004503 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004504 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004505
4506 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004507 bool isPPC64 = Subtarget.isPPC64();
4508 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004509 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004510
4511 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004512 SDValue Chain = Op.getOperand(0);
4513 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004514
Jim Laskeyefc7e522006-12-04 22:04:42 +00004515 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004516 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4517 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004518 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004519
Jim Laskeyefc7e522006-12-04 22:04:42 +00004520 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004521 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004522
Jim Laskeyefc7e522006-12-04 22:04:42 +00004523 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004524 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004525 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004526}
4527
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004528
4529
Dan Gohman475871a2008-07-27 21:46:04 +00004530SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004531PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004532 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004533 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004534 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004535 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004536
4537 // Get current frame pointer save index. The users of this index will be
4538 // primarily DYNALLOC instructions.
4539 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4540 int RASI = FI->getReturnAddrSaveIndex();
4541
4542 // If the frame pointer save index hasn't been defined yet.
4543 if (!RASI) {
4544 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004545 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004546 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004547 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004548 // Save the result.
4549 FI->setReturnAddrSaveIndex(RASI);
4550 }
4551 return DAG.getFrameIndex(RASI, PtrVT);
4552}
4553
Dan Gohman475871a2008-07-27 21:46:04 +00004554SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004555PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4556 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004557 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004558 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004559 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004560
4561 // Get current frame pointer save index. The users of this index will be
4562 // primarily DYNALLOC instructions.
4563 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4564 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004565
Jim Laskey2f616bf2006-11-16 22:43:37 +00004566 // If the frame pointer save index hasn't been defined yet.
4567 if (!FPSI) {
4568 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004569 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004570 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004571
Jim Laskey2f616bf2006-11-16 22:43:37 +00004572 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004573 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004574 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004575 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004576 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004577 return DAG.getFrameIndex(FPSI, PtrVT);
4578}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004579
Dan Gohman475871a2008-07-27 21:46:04 +00004580SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004581 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004582 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004583 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004584 SDValue Chain = Op.getOperand(0);
4585 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004586 DebugLoc dl = Op.getDebugLoc();
4587
Jim Laskey2f616bf2006-11-16 22:43:37 +00004588 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004589 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004590 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004591 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004592 DAG.getConstant(0, PtrVT), Size);
4593 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004594 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004595 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004596 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004597 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004598 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004599}
4600
Hal Finkel7ee74a62013-03-21 21:37:52 +00004601SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4602 SelectionDAG &DAG) const {
4603 DebugLoc DL = Op.getDebugLoc();
4604 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4605 DAG.getVTList(MVT::i32, MVT::Other),
4606 Op.getOperand(0), Op.getOperand(1));
4607}
4608
4609SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4610 SelectionDAG &DAG) const {
4611 DebugLoc DL = Op.getDebugLoc();
4612 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4613 Op.getOperand(0), Op.getOperand(1));
4614}
4615
Chris Lattner1a635d62006-04-14 06:01:58 +00004616/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4617/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004618SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004619 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004620 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4621 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004622 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004623
Chris Lattner1a635d62006-04-14 06:01:58 +00004624 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004625
Chris Lattner1a635d62006-04-14 06:01:58 +00004626 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004627 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004628
Owen Andersone50ed302009-08-10 22:56:29 +00004629 EVT ResVT = Op.getValueType();
4630 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004631 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4632 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004633 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004634
Chris Lattner1a635d62006-04-14 06:01:58 +00004635 // If the RHS of the comparison is a 0.0, we don't need to do the
4636 // subtraction at all.
4637 if (isFloatingPointZero(RHS))
4638 switch (CC) {
4639 default: break; // SETUO etc aren't handled by fsel.
4640 case ISD::SETULT:
4641 case ISD::SETLT:
4642 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004643 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004644 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004645 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4646 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004647 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004648 case ISD::SETUGT:
4649 case ISD::SETGT:
4650 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004651 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004652 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004653 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4654 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004655 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004656 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004657 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004658
Dan Gohman475871a2008-07-27 21:46:04 +00004659 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004660 switch (CC) {
4661 default: break; // SETUO etc aren't handled by fsel.
4662 case ISD::SETULT:
4663 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004664 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004665 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4666 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004667 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004668 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004669 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004670 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004671 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4672 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004673 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004674 case ISD::SETUGT:
4675 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004676 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004677 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4678 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004679 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004680 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004681 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004682 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004683 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4684 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004685 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004686 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004687 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004688}
4689
Chris Lattner1f873002007-11-28 18:44:47 +00004690// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004691SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004692 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004693 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004694 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004695 if (Src.getValueType() == MVT::f32)
4696 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004697
Dan Gohman475871a2008-07-27 21:46:04 +00004698 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004699 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004700 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004701 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004702 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004703 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004704 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004705 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004706 case MVT::i64:
4707 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004708 break;
4709 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004710
Chris Lattner1a635d62006-04-14 06:01:58 +00004711 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004712 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004713
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004714 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004715 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4716 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004717
4718 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4719 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004720 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004721 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004722 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004723 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004724 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004725}
4726
Dan Gohmand858e902010-04-17 15:26:15 +00004727SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4728 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004729 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004730 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004731 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004732 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004733
Owen Anderson825b72b2009-08-11 20:47:22 +00004734 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004735 SDValue SINT = Op.getOperand(0);
4736 // When converting to single-precision, we actually need to convert
4737 // to double-precision first and then round to single-precision.
4738 // To avoid double-rounding effects during that operation, we have
4739 // to prepare the input operand. Bits that might be truncated when
4740 // converting to double-precision are replaced by a bit that won't
4741 // be lost at this stage, but is below the single-precision rounding
4742 // position.
4743 //
4744 // However, if -enable-unsafe-fp-math is in effect, accept double
4745 // rounding to avoid the extra overhead.
4746 if (Op.getValueType() == MVT::f32 &&
4747 !DAG.getTarget().Options.UnsafeFPMath) {
4748
4749 // Twiddle input to make sure the low 11 bits are zero. (If this
4750 // is the case, we are guaranteed the value will fit into the 53 bit
4751 // mantissa of an IEEE double-precision value without rounding.)
4752 // If any of those low 11 bits were not zero originally, make sure
4753 // bit 12 (value 2048) is set instead, so that the final rounding
4754 // to single-precision gets the correct result.
4755 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4756 SINT, DAG.getConstant(2047, MVT::i64));
4757 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4758 Round, DAG.getConstant(2047, MVT::i64));
4759 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4760 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4761 Round, DAG.getConstant(-2048, MVT::i64));
4762
4763 // However, we cannot use that value unconditionally: if the magnitude
4764 // of the input value is small, the bit-twiddling we did above might
4765 // end up visibly changing the output. Fortunately, in that case, we
4766 // don't need to twiddle bits since the original input will convert
4767 // exactly to double-precision floating-point already. Therefore,
4768 // construct a conditional to use the original value if the top 11
4769 // bits are all sign-bit copies, and use the rounded value computed
4770 // above otherwise.
4771 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4772 SINT, DAG.getConstant(53, MVT::i32));
4773 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4774 Cond, DAG.getConstant(1, MVT::i64));
4775 Cond = DAG.getSetCC(dl, MVT::i32,
4776 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4777
4778 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4779 }
4780 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004781 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4782 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004783 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004784 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004785 return FP;
4786 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004787
Owen Anderson825b72b2009-08-11 20:47:22 +00004788 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004789 "Unhandled SINT_TO_FP type in custom expander!");
4790 // Since we only generate this in 64-bit mode, we can take advantage of
4791 // 64-bit registers. In particular, sign extend the input value into the
4792 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4793 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004794 MachineFunction &MF = DAG.getMachineFunction();
4795 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004796 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004797 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004798 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004799
Owen Anderson825b72b2009-08-11 20:47:22 +00004800 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004801 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004802
Chris Lattner1a635d62006-04-14 06:01:58 +00004803 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004804 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004805 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004806 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004807 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4808 SDValue Store =
4809 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4810 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004811 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004812 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004813 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004814
Chris Lattner1a635d62006-04-14 06:01:58 +00004815 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004816 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4817 if (Op.getValueType() == MVT::f32)
4818 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004819 return FP;
4820}
4821
Dan Gohmand858e902010-04-17 15:26:15 +00004822SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4823 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004824 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004825 /*
4826 The rounding mode is in bits 30:31 of FPSR, and has the following
4827 settings:
4828 00 Round to nearest
4829 01 Round to 0
4830 10 Round to +inf
4831 11 Round to -inf
4832
4833 FLT_ROUNDS, on the other hand, expects the following:
4834 -1 Undefined
4835 0 Round to 0
4836 1 Round to nearest
4837 2 Round to +inf
4838 3 Round to -inf
4839
4840 To perform the conversion, we do:
4841 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4842 */
4843
4844 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004845 EVT VT = Op.getValueType();
4846 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004847 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004848
4849 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004850 EVT NodeTys[] = {
4851 MVT::f64, // return register
4852 MVT::Glue // unused in this context
4853 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004854 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004855
4856 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004857 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004858 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004859 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004860 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004861
4862 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004863 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004864 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004865 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004866 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004867
4868 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004869 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004870 DAG.getNode(ISD::AND, dl, MVT::i32,
4871 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004872 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004873 DAG.getNode(ISD::SRL, dl, MVT::i32,
4874 DAG.getNode(ISD::AND, dl, MVT::i32,
4875 DAG.getNode(ISD::XOR, dl, MVT::i32,
4876 CWD, DAG.getConstant(3, MVT::i32)),
4877 DAG.getConstant(3, MVT::i32)),
4878 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004879
Dan Gohman475871a2008-07-27 21:46:04 +00004880 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004881 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004882
Duncan Sands83ec4b62008-06-06 12:08:01 +00004883 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004884 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004885}
4886
Dan Gohmand858e902010-04-17 15:26:15 +00004887SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004888 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004889 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004890 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004891 assert(Op.getNumOperands() == 3 &&
4892 VT == Op.getOperand(1).getValueType() &&
4893 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004894
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004895 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004896 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004897 SDValue Lo = Op.getOperand(0);
4898 SDValue Hi = Op.getOperand(1);
4899 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004900 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004901
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004902 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004903 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004904 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4905 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4906 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4907 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004908 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004909 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4910 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4911 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004912 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004913 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004914}
4915
Dan Gohmand858e902010-04-17 15:26:15 +00004916SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004917 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004918 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004919 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004920 assert(Op.getNumOperands() == 3 &&
4921 VT == Op.getOperand(1).getValueType() &&
4922 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004923
Dan Gohman9ed06db2008-03-07 20:36:53 +00004924 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004925 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004926 SDValue Lo = Op.getOperand(0);
4927 SDValue Hi = Op.getOperand(1);
4928 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004929 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004930
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004931 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004932 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004933 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4934 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4935 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4936 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004937 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004938 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4939 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4940 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004941 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004942 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004943}
4944
Dan Gohmand858e902010-04-17 15:26:15 +00004945SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004946 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004947 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004948 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004949 assert(Op.getNumOperands() == 3 &&
4950 VT == Op.getOperand(1).getValueType() &&
4951 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004952
Dan Gohman9ed06db2008-03-07 20:36:53 +00004953 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004954 SDValue Lo = Op.getOperand(0);
4955 SDValue Hi = Op.getOperand(1);
4956 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004957 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004958
Dale Johannesenf5d97892009-02-04 01:48:28 +00004959 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004960 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004961 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4962 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4963 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4964 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004965 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004966 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4967 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4968 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004969 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004970 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004971 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004972}
4973
4974//===----------------------------------------------------------------------===//
4975// Vector related lowering.
4976//
4977
Chris Lattner4a998b92006-04-17 06:00:21 +00004978/// BuildSplatI - Build a canonical splati of Val with an element size of
4979/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004980static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004981 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004982 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004983
Owen Andersone50ed302009-08-10 22:56:29 +00004984 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004985 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004986 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004987
Owen Anderson825b72b2009-08-11 20:47:22 +00004988 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004989
Chris Lattner70fa4932006-12-01 01:45:39 +00004990 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4991 if (Val == -1)
4992 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004993
Owen Andersone50ed302009-08-10 22:56:29 +00004994 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004995
Chris Lattner4a998b92006-04-17 06:00:21 +00004996 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004997 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004998 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004999 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00005000 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5001 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005002 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005003}
5004
Chris Lattnere7c768e2006-04-18 03:24:30 +00005005/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00005006/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005007static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00005008 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005009 EVT DestVT = MVT::Other) {
5010 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005011 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005012 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00005013}
5014
Chris Lattnere7c768e2006-04-18 03:24:30 +00005015/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5016/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005017static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00005018 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00005019 DebugLoc dl, EVT DestVT = MVT::Other) {
5020 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005021 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005022 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005023}
5024
5025
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005026/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5027/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005028static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00005029 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005030 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005031 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5032 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005033
Nate Begeman9008ca62009-04-27 18:41:29 +00005034 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005035 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005036 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005037 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005038 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005039}
5040
Chris Lattnerf1b47082006-04-14 05:19:18 +00005041// If this is a case we can't handle, return null and let the default
5042// expansion code take care of it. If we CAN select this case, and if it
5043// selects to a single instruction, return Op. Otherwise, if we can codegen
5044// this case more efficiently than a constant pool load, lower it to the
5045// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005046SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5047 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005048 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005049 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5050 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005051
Bob Wilson24e338e2009-03-02 23:24:16 +00005052 // Check if this is a splat of a constant value.
5053 APInt APSplatBits, APSplatUndef;
5054 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005055 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005056 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005057 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005058 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005059
Bob Wilsonf2950b02009-03-03 19:26:27 +00005060 unsigned SplatBits = APSplatBits.getZExtValue();
5061 unsigned SplatUndef = APSplatUndef.getZExtValue();
5062 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005063
Bob Wilsonf2950b02009-03-03 19:26:27 +00005064 // First, handle single instruction cases.
5065
5066 // All zeros?
5067 if (SplatBits == 0) {
5068 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005069 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5070 SDValue Z = DAG.getConstant(0, MVT::i32);
5071 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005072 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005073 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005074 return Op;
5075 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005076
Bob Wilsonf2950b02009-03-03 19:26:27 +00005077 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5078 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5079 (32-SplatBitSize));
5080 if (SextVal >= -16 && SextVal <= 15)
5081 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005082
5083
Bob Wilsonf2950b02009-03-03 19:26:27 +00005084 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005085
Bob Wilsonf2950b02009-03-03 19:26:27 +00005086 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005087 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5088 // If this value is in the range [17,31] and is odd, use:
5089 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5090 // If this value is in the range [-31,-17] and is odd, use:
5091 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5092 // Note the last two are three-instruction sequences.
5093 if (SextVal >= -32 && SextVal <= 31) {
5094 // To avoid having these optimizations undone by constant folding,
5095 // we convert to a pseudo that will be expanded later into one of
5096 // the above forms.
5097 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005098 EVT VT = Op.getValueType();
5099 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5100 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5101 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005102 }
5103
5104 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5105 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5106 // for fneg/fabs.
5107 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5108 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005109 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005110
5111 // Make the VSLW intrinsic, computing 0x8000_0000.
5112 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5113 OnesV, DAG, dl);
5114
5115 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005116 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005117 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005118 }
5119
5120 // Check to see if this is a wide variety of vsplti*, binop self cases.
5121 static const signed char SplatCsts[] = {
5122 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5123 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5124 };
5125
5126 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5127 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5128 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5129 int i = SplatCsts[idx];
5130
5131 // Figure out what shift amount will be used by altivec if shifted by i in
5132 // this splat size.
5133 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5134
5135 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005136 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005137 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005138 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5139 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5140 Intrinsic::ppc_altivec_vslw
5141 };
5142 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005143 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005144 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005145
Bob Wilsonf2950b02009-03-03 19:26:27 +00005146 // vsplti + srl self.
5147 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005148 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005149 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5150 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5151 Intrinsic::ppc_altivec_vsrw
5152 };
5153 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005154 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005155 }
5156
Bob Wilsonf2950b02009-03-03 19:26:27 +00005157 // vsplti + sra self.
5158 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005159 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005160 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5161 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5162 Intrinsic::ppc_altivec_vsraw
5163 };
5164 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005165 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005166 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005167
Bob Wilsonf2950b02009-03-03 19:26:27 +00005168 // vsplti + rol self.
5169 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5170 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005171 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005172 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5173 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5174 Intrinsic::ppc_altivec_vrlw
5175 };
5176 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005177 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005178 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005179
Bob Wilsonf2950b02009-03-03 19:26:27 +00005180 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005181 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005182 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005183 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005184 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005185 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005186 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005187 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005188 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005189 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005190 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005191 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005192 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005193 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5194 }
5195 }
5196
Dan Gohman475871a2008-07-27 21:46:04 +00005197 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005198}
5199
Chris Lattner59138102006-04-17 05:28:54 +00005200/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5201/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005202static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005203 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005204 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005205 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005206 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005207 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005208
Chris Lattner59138102006-04-17 05:28:54 +00005209 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005210 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005211 OP_VMRGHW,
5212 OP_VMRGLW,
5213 OP_VSPLTISW0,
5214 OP_VSPLTISW1,
5215 OP_VSPLTISW2,
5216 OP_VSPLTISW3,
5217 OP_VSLDOI4,
5218 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005219 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005220 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005221
Chris Lattner59138102006-04-17 05:28:54 +00005222 if (OpNum == OP_COPY) {
5223 if (LHSID == (1*9+2)*9+3) return LHS;
5224 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5225 return RHS;
5226 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005227
Dan Gohman475871a2008-07-27 21:46:04 +00005228 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005229 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5230 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005231
Nate Begeman9008ca62009-04-27 18:41:29 +00005232 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005233 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005234 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005235 case OP_VMRGHW:
5236 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5237 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5238 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5239 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5240 break;
5241 case OP_VMRGLW:
5242 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5243 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5244 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5245 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5246 break;
5247 case OP_VSPLTISW0:
5248 for (unsigned i = 0; i != 16; ++i)
5249 ShufIdxs[i] = (i&3)+0;
5250 break;
5251 case OP_VSPLTISW1:
5252 for (unsigned i = 0; i != 16; ++i)
5253 ShufIdxs[i] = (i&3)+4;
5254 break;
5255 case OP_VSPLTISW2:
5256 for (unsigned i = 0; i != 16; ++i)
5257 ShufIdxs[i] = (i&3)+8;
5258 break;
5259 case OP_VSPLTISW3:
5260 for (unsigned i = 0; i != 16; ++i)
5261 ShufIdxs[i] = (i&3)+12;
5262 break;
5263 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005264 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005265 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005266 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005267 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005268 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005269 }
Owen Andersone50ed302009-08-10 22:56:29 +00005270 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005271 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5272 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005273 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005274 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005275}
5276
Chris Lattnerf1b47082006-04-14 05:19:18 +00005277/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5278/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5279/// return the code it can be lowered into. Worst case, it can always be
5280/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005281SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005282 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005283 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005284 SDValue V1 = Op.getOperand(0);
5285 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005286 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005287 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005288
Chris Lattnerf1b47082006-04-14 05:19:18 +00005289 // Cases that are handled by instructions that take permute immediates
5290 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5291 // selected by the instruction selector.
5292 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005293 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5294 PPC::isSplatShuffleMask(SVOp, 2) ||
5295 PPC::isSplatShuffleMask(SVOp, 4) ||
5296 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5297 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5298 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5299 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5300 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5301 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5302 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5303 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5304 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005305 return Op;
5306 }
5307 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005308
Chris Lattnerf1b47082006-04-14 05:19:18 +00005309 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5310 // and produce a fixed permutation. If any of these match, do not lower to
5311 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005312 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5313 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5314 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5315 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5316 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5317 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5318 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5319 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5320 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005321 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005322
Chris Lattner59138102006-04-17 05:28:54 +00005323 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5324 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005325 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005326
Chris Lattner59138102006-04-17 05:28:54 +00005327 unsigned PFIndexes[4];
5328 bool isFourElementShuffle = true;
5329 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5330 unsigned EltNo = 8; // Start out undef.
5331 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005332 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005333 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005334
Nate Begeman9008ca62009-04-27 18:41:29 +00005335 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005336 if ((ByteSource & 3) != j) {
5337 isFourElementShuffle = false;
5338 break;
5339 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005340
Chris Lattner59138102006-04-17 05:28:54 +00005341 if (EltNo == 8) {
5342 EltNo = ByteSource/4;
5343 } else if (EltNo != ByteSource/4) {
5344 isFourElementShuffle = false;
5345 break;
5346 }
5347 }
5348 PFIndexes[i] = EltNo;
5349 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005350
5351 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005352 // perfect shuffle vector to determine if it is cost effective to do this as
5353 // discrete instructions, or whether we should use a vperm.
5354 if (isFourElementShuffle) {
5355 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005356 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005357 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005358
Chris Lattner59138102006-04-17 05:28:54 +00005359 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5360 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005361
Chris Lattner59138102006-04-17 05:28:54 +00005362 // Determining when to avoid vperm is tricky. Many things affect the cost
5363 // of vperm, particularly how many times the perm mask needs to be computed.
5364 // For example, if the perm mask can be hoisted out of a loop or is already
5365 // used (perhaps because there are multiple permutes with the same shuffle
5366 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5367 // the loop requires an extra register.
5368 //
5369 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005370 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005371 // available, if this block is within a loop, we should avoid using vperm
5372 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005373 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005374 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005375 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005376
Chris Lattnerf1b47082006-04-14 05:19:18 +00005377 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5378 // vector that will get spilled to the constant pool.
5379 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005380
Chris Lattnerf1b47082006-04-14 05:19:18 +00005381 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5382 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005383 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005384 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005385
Dan Gohman475871a2008-07-27 21:46:04 +00005386 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005387 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5388 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005389
Chris Lattnerf1b47082006-04-14 05:19:18 +00005390 for (unsigned j = 0; j != BytesPerElement; ++j)
5391 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005392 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005393 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005394
Owen Anderson825b72b2009-08-11 20:47:22 +00005395 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005396 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005397 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005398}
5399
Chris Lattner90564f22006-04-18 17:59:36 +00005400/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5401/// altivec comparison. If it is, return true and fill in Opc/isDot with
5402/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005403static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005404 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005405 unsigned IntrinsicID =
5406 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005407 CompareOpc = -1;
5408 isDot = false;
5409 switch (IntrinsicID) {
5410 default: return false;
5411 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005412 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5413 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5414 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5415 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5416 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5417 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5418 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5419 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5420 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5421 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5422 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5423 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5424 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005425
Chris Lattner1a635d62006-04-14 06:01:58 +00005426 // Normal Comparisons.
5427 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5428 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5429 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5430 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5431 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5432 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5433 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5434 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5435 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5436 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5437 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5438 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5439 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5440 }
Chris Lattner90564f22006-04-18 17:59:36 +00005441 return true;
5442}
5443
5444/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5445/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005446SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005447 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005448 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5449 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005450 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005451 int CompareOpc;
5452 bool isDot;
5453 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005454 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005455
Chris Lattner90564f22006-04-18 17:59:36 +00005456 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005457 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005458 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005459 Op.getOperand(1), Op.getOperand(2),
5460 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005461 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005462 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005463
Chris Lattner1a635d62006-04-14 06:01:58 +00005464 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005465 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005466 Op.getOperand(2), // LHS
5467 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005468 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005469 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005470 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005471 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005472
Chris Lattner1a635d62006-04-14 06:01:58 +00005473 // Now that we have the comparison, emit a copy from the CR to a GPR.
5474 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005475 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5476 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005477 CompNode.getValue(1));
5478
Chris Lattner1a635d62006-04-14 06:01:58 +00005479 // Unpack the result based on how the target uses it.
5480 unsigned BitNo; // Bit # of CR6.
5481 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005482 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005483 default: // Can't happen, don't crash on invalid number though.
5484 case 0: // Return the value of the EQ bit of CR6.
5485 BitNo = 0; InvertBit = false;
5486 break;
5487 case 1: // Return the inverted value of the EQ bit of CR6.
5488 BitNo = 0; InvertBit = true;
5489 break;
5490 case 2: // Return the value of the LT bit of CR6.
5491 BitNo = 2; InvertBit = false;
5492 break;
5493 case 3: // Return the inverted value of the LT bit of CR6.
5494 BitNo = 2; InvertBit = true;
5495 break;
5496 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005497
Chris Lattner1a635d62006-04-14 06:01:58 +00005498 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005499 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5500 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005501 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005502 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5503 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005504
Chris Lattner1a635d62006-04-14 06:01:58 +00005505 // If we are supposed to, toggle the bit.
5506 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005507 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5508 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005509 return Flags;
5510}
5511
Scott Michelfdc40a02009-02-17 22:15:04 +00005512SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005513 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005514 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005515 // Create a stack slot that is 16-byte aligned.
5516 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005517 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005518 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005519 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005520
Chris Lattner1a635d62006-04-14 06:01:58 +00005521 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005522 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005523 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005524 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005525 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005526 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005527 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005528}
5529
Dan Gohmand858e902010-04-17 15:26:15 +00005530SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005531 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005532 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005533 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005534
Owen Anderson825b72b2009-08-11 20:47:22 +00005535 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5536 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005537
Dan Gohman475871a2008-07-27 21:46:04 +00005538 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005539 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005540
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005541 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005542 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5543 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5544 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005545
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005546 // Low parts multiplied together, generating 32-bit results (we ignore the
5547 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005548 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005549 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005550
Dan Gohman475871a2008-07-27 21:46:04 +00005551 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005552 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005553 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005554 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005555 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005556 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5557 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005558 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005559
Owen Anderson825b72b2009-08-11 20:47:22 +00005560 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005561
Chris Lattnercea2aa72006-04-18 04:28:57 +00005562 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005563 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005564 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005565 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005566
Chris Lattner19a81522006-04-18 03:57:35 +00005567 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005568 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005569 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005570 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005571
Chris Lattner19a81522006-04-18 03:57:35 +00005572 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005573 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005574 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005575 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005576
Chris Lattner19a81522006-04-18 03:57:35 +00005577 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005578 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005579 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005580 Ops[i*2 ] = 2*i+1;
5581 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005582 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005583 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005584 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005585 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005586 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005587}
5588
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005589/// LowerOperation - Provide custom lowering hooks for some operations.
5590///
Dan Gohmand858e902010-04-17 15:26:15 +00005591SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005592 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005593 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005594 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005595 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005596 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005597 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005598 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005599 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005600 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5601 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005602 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005603 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005604
5605 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005606 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005607
Jim Laskeyefc7e522006-12-04 22:04:42 +00005608 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005609 case ISD::DYNAMIC_STACKALLOC:
5610 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005611
Hal Finkel7ee74a62013-03-21 21:37:52 +00005612 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5613 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5614
Chris Lattner1a635d62006-04-14 06:01:58 +00005615 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005616 case ISD::FP_TO_UINT:
5617 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005618 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005619 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005620 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005621
Chris Lattner1a635d62006-04-14 06:01:58 +00005622 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005623 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5624 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5625 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005626
Chris Lattner1a635d62006-04-14 06:01:58 +00005627 // Vector-related lowering.
5628 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5629 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5630 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5631 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005632 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005633
Chris Lattner3fc027d2007-12-08 06:59:59 +00005634 // Frame & Return address.
5635 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005636 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005637 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005638}
5639
Duncan Sands1607f052008-12-01 11:39:25 +00005640void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5641 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005642 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005643 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005644 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005645 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005646 default:
Craig Topperbc219812012-02-07 02:50:20 +00005647 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005648 case ISD::VAARG: {
5649 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5650 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5651 return;
5652
5653 EVT VT = N->getValueType(0);
5654
5655 if (VT == MVT::i64) {
5656 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5657
5658 Results.push_back(NewNode);
5659 Results.push_back(NewNode.getValue(1));
5660 }
5661 return;
5662 }
Duncan Sands1607f052008-12-01 11:39:25 +00005663 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005664 assert(N->getValueType(0) == MVT::ppcf128);
5665 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005666 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005668 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005669 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005670 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005671 DAG.getIntPtrConstant(1));
5672
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00005673 // Add the two halves of the long double in round-to-zero mode.
5674 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands1607f052008-12-01 11:39:25 +00005675
5676 // We know the low half is about to be thrown away, so just use something
5677 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005678 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005679 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005680 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005681 }
Duncan Sands1607f052008-12-01 11:39:25 +00005682 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005683 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005684 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005685 }
5686}
5687
5688
Chris Lattner1a635d62006-04-14 06:01:58 +00005689//===----------------------------------------------------------------------===//
5690// Other Lowering Code
5691//===----------------------------------------------------------------------===//
5692
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005693MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005694PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005695 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005696 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005697 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5698
5699 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5700 MachineFunction *F = BB->getParent();
5701 MachineFunction::iterator It = BB;
5702 ++It;
5703
5704 unsigned dest = MI->getOperand(0).getReg();
5705 unsigned ptrA = MI->getOperand(1).getReg();
5706 unsigned ptrB = MI->getOperand(2).getReg();
5707 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005708 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005709
5710 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5711 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5712 F->insert(It, loopMBB);
5713 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005714 exitMBB->splice(exitMBB->begin(), BB,
5715 llvm::next(MachineBasicBlock::iterator(MI)),
5716 BB->end());
5717 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005718
5719 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005720 unsigned TmpReg = (!BinOpcode) ? incr :
5721 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005722 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5723 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005724
5725 // thisMBB:
5726 // ...
5727 // fallthrough --> loopMBB
5728 BB->addSuccessor(loopMBB);
5729
5730 // loopMBB:
5731 // l[wd]arx dest, ptr
5732 // add r0, dest, incr
5733 // st[wd]cx. r0, ptr
5734 // bne- loopMBB
5735 // fallthrough --> exitMBB
5736 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005737 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005738 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005739 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005740 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5741 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005742 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005743 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005744 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005745 BB->addSuccessor(loopMBB);
5746 BB->addSuccessor(exitMBB);
5747
5748 // exitMBB:
5749 // ...
5750 BB = exitMBB;
5751 return BB;
5752}
5753
5754MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005755PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005756 MachineBasicBlock *BB,
5757 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005758 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005759 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005760 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5761 // In 64 bit mode we have to use 64 bits for addresses, even though the
5762 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5763 // registers without caring whether they're 32 or 64, but here we're
5764 // doing actual arithmetic on the addresses.
5765 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005766 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005767
5768 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5769 MachineFunction *F = BB->getParent();
5770 MachineFunction::iterator It = BB;
5771 ++It;
5772
5773 unsigned dest = MI->getOperand(0).getReg();
5774 unsigned ptrA = MI->getOperand(1).getReg();
5775 unsigned ptrB = MI->getOperand(2).getReg();
5776 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005777 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005778
5779 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5780 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5781 F->insert(It, loopMBB);
5782 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005783 exitMBB->splice(exitMBB->begin(), BB,
5784 llvm::next(MachineBasicBlock::iterator(MI)),
5785 BB->end());
5786 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005787
5788 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005789 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005790 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5791 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005792 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5793 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5794 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5795 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5796 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5797 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5798 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5799 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5800 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5801 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005802 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005803 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005804 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005805
5806 // thisMBB:
5807 // ...
5808 // fallthrough --> loopMBB
5809 BB->addSuccessor(loopMBB);
5810
5811 // The 4-byte load must be aligned, while a char or short may be
5812 // anywhere in the word. Hence all this nasty bookkeeping code.
5813 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5814 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005815 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005816 // rlwinm ptr, ptr1, 0, 0, 29
5817 // slw incr2, incr, shift
5818 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5819 // slw mask, mask2, shift
5820 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005821 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005822 // add tmp, tmpDest, incr2
5823 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005824 // and tmp3, tmp, mask
5825 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005826 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005827 // bne- loopMBB
5828 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005829 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005830 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005831 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005832 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005833 .addReg(ptrA).addReg(ptrB);
5834 } else {
5835 Ptr1Reg = ptrB;
5836 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005837 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005838 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005839 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005840 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5841 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005842 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005843 .addReg(Ptr1Reg).addImm(0).addImm(61);
5844 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005845 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005846 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005847 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005848 .addReg(incr).addReg(ShiftReg);
5849 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005850 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005851 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005852 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5853 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005854 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005855 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005856 .addReg(Mask2Reg).addReg(ShiftReg);
5857
5858 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005859 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005860 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005861 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005862 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005863 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005864 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005865 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005866 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005867 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005868 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005869 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005870 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005871 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005872 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005873 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005874 BB->addSuccessor(loopMBB);
5875 BB->addSuccessor(exitMBB);
5876
5877 // exitMBB:
5878 // ...
5879 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005880 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5881 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005882 return BB;
5883}
5884
Hal Finkel7ee74a62013-03-21 21:37:52 +00005885llvm::MachineBasicBlock*
5886PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
5887 MachineBasicBlock *MBB) const {
5888 DebugLoc DL = MI->getDebugLoc();
5889 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5890
5891 MachineFunction *MF = MBB->getParent();
5892 MachineRegisterInfo &MRI = MF->getRegInfo();
5893
5894 const BasicBlock *BB = MBB->getBasicBlock();
5895 MachineFunction::iterator I = MBB;
5896 ++I;
5897
5898 // Memory Reference
5899 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
5900 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
5901
5902 unsigned DstReg = MI->getOperand(0).getReg();
5903 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
5904 assert(RC->hasType(MVT::i32) && "Invalid destination!");
5905 unsigned mainDstReg = MRI.createVirtualRegister(RC);
5906 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
5907
5908 MVT PVT = getPointerTy();
5909 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
5910 "Invalid Pointer Size!");
5911 // For v = setjmp(buf), we generate
5912 //
5913 // thisMBB:
5914 // SjLjSetup mainMBB
5915 // bl mainMBB
5916 // v_restore = 1
5917 // b sinkMBB
5918 //
5919 // mainMBB:
5920 // buf[LabelOffset] = LR
5921 // v_main = 0
5922 //
5923 // sinkMBB:
5924 // v = phi(main, restore)
5925 //
5926
5927 MachineBasicBlock *thisMBB = MBB;
5928 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
5929 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
5930 MF->insert(I, mainMBB);
5931 MF->insert(I, sinkMBB);
5932
5933 MachineInstrBuilder MIB;
5934
5935 // Transfer the remainder of BB and its successor edges to sinkMBB.
5936 sinkMBB->splice(sinkMBB->begin(), MBB,
5937 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
5938 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
5939
5940 // Note that the structure of the jmp_buf used here is not compatible
5941 // with that used by libc, and is not designed to be. Specifically, it
5942 // stores only those 'reserved' registers that LLVM does not otherwise
5943 // understand how to spill. Also, by convention, by the time this
5944 // intrinsic is called, Clang has already stored the frame address in the
5945 // first slot of the buffer and stack address in the third. Following the
5946 // X86 target code, we'll store the jump address in the second slot. We also
5947 // need to save the TOC pointer (R2) to handle jumps between shared
5948 // libraries, and that will be stored in the fourth slot. The thread
5949 // identifier (R13) is not affected.
5950
5951 // thisMBB:
5952 const int64_t LabelOffset = 1 * PVT.getStoreSize();
5953 const int64_t TOCOffset = 3 * PVT.getStoreSize();
5954
5955 // Prepare IP either in reg.
5956 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
5957 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
5958 unsigned BufReg = MI->getOperand(1).getReg();
5959
5960 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
5961 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
5962 .addReg(PPC::X2)
5963 .addImm(TOCOffset / 4)
5964 .addReg(BufReg);
5965
5966 MIB.setMemRefs(MMOBegin, MMOEnd);
5967 }
5968
5969 // Setup
5970 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCL)).addMBB(mainMBB);
5971 MIB.addRegMask(PPCRegInfo->getNoPreservedMask());
5972
5973 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
5974
5975 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
5976 .addMBB(mainMBB);
5977 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
5978
5979 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
5980 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
5981
5982 // mainMBB:
5983 // mainDstReg = 0
5984 MIB = BuildMI(mainMBB, DL,
5985 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
5986
5987 // Store IP
5988 if (PPCSubTarget.isPPC64()) {
5989 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
5990 .addReg(LabelReg)
5991 .addImm(LabelOffset / 4)
5992 .addReg(BufReg);
5993 } else {
5994 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
5995 .addReg(LabelReg)
5996 .addImm(LabelOffset)
5997 .addReg(BufReg);
5998 }
5999
6000 MIB.setMemRefs(MMOBegin, MMOEnd);
6001
6002 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6003 mainMBB->addSuccessor(sinkMBB);
6004
6005 // sinkMBB:
6006 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6007 TII->get(PPC::PHI), DstReg)
6008 .addReg(mainDstReg).addMBB(mainMBB)
6009 .addReg(restoreDstReg).addMBB(thisMBB);
6010
6011 MI->eraseFromParent();
6012 return sinkMBB;
6013}
6014
6015MachineBasicBlock *
6016PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6017 MachineBasicBlock *MBB) const {
6018 DebugLoc DL = MI->getDebugLoc();
6019 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6020
6021 MachineFunction *MF = MBB->getParent();
6022 MachineRegisterInfo &MRI = MF->getRegInfo();
6023
6024 // Memory Reference
6025 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6026 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6027
6028 MVT PVT = getPointerTy();
6029 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6030 "Invalid Pointer Size!");
6031
6032 const TargetRegisterClass *RC =
6033 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6034 unsigned Tmp = MRI.createVirtualRegister(RC);
6035 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6036 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6037 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
6038
6039 MachineInstrBuilder MIB;
6040
6041 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6042 const int64_t SPOffset = 2 * PVT.getStoreSize();
6043 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6044
6045 unsigned BufReg = MI->getOperand(0).getReg();
6046
6047 // Reload FP (the jumped-to function may not have had a
6048 // frame pointer, and if so, then its r31 will be restored
6049 // as necessary).
6050 if (PVT == MVT::i64) {
6051 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6052 .addImm(0)
6053 .addReg(BufReg);
6054 } else {
6055 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6056 .addImm(0)
6057 .addReg(BufReg);
6058 }
6059 MIB.setMemRefs(MMOBegin, MMOEnd);
6060
6061 // Reload IP
6062 if (PVT == MVT::i64) {
6063 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
6064 .addImm(LabelOffset / 4)
6065 .addReg(BufReg);
6066 } else {
6067 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6068 .addImm(LabelOffset)
6069 .addReg(BufReg);
6070 }
6071 MIB.setMemRefs(MMOBegin, MMOEnd);
6072
6073 // Reload SP
6074 if (PVT == MVT::i64) {
6075 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
6076 .addImm(SPOffset / 4)
6077 .addReg(BufReg);
6078 } else {
6079 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6080 .addImm(SPOffset)
6081 .addReg(BufReg);
6082 }
6083 MIB.setMemRefs(MMOBegin, MMOEnd);
6084
6085 // FIXME: When we also support base pointers, that register must also be
6086 // restored here.
6087
6088 // Reload TOC
6089 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6090 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
6091 .addImm(TOCOffset / 4)
6092 .addReg(BufReg);
6093
6094 MIB.setMemRefs(MMOBegin, MMOEnd);
6095 }
6096
6097 // Jump
6098 BuildMI(*MBB, MI, DL,
6099 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6100 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6101
6102 MI->eraseFromParent();
6103 return MBB;
6104}
6105
Dale Johannesen97efa362008-08-28 17:53:09 +00006106MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006107PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006108 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006109 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6110 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6111 return emitEHSjLjSetJmp(MI, BB);
6112 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6113 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6114 return emitEHSjLjLongJmp(MI, BB);
6115 }
6116
Evan Chengc0f64ff2006-11-27 23:37:22 +00006117 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006118
6119 // To "insert" these instructions we actually have to insert their
6120 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006121 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006122 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006123 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006124
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006125 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006126
Hal Finkel009f7af2012-06-22 23:10:08 +00006127 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6128 MI->getOpcode() == PPC::SELECT_CC_I8)) {
6129 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
6130 PPC::ISEL8 : PPC::ISEL;
6131 unsigned SelectPred = MI->getOperand(4).getImm();
6132 DebugLoc dl = MI->getDebugLoc();
6133
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00006134 unsigned SubIdx;
6135 bool SwapOps;
6136 switch (SelectPred) {
6137 default: llvm_unreachable("invalid predicate for isel");
6138 case PPC::PRED_EQ: SubIdx = PPC::sub_eq; SwapOps = false; break;
6139 case PPC::PRED_NE: SubIdx = PPC::sub_eq; SwapOps = true; break;
6140 case PPC::PRED_LT: SubIdx = PPC::sub_lt; SwapOps = false; break;
6141 case PPC::PRED_GE: SubIdx = PPC::sub_lt; SwapOps = true; break;
6142 case PPC::PRED_GT: SubIdx = PPC::sub_gt; SwapOps = false; break;
6143 case PPC::PRED_LE: SubIdx = PPC::sub_gt; SwapOps = true; break;
6144 case PPC::PRED_UN: SubIdx = PPC::sub_un; SwapOps = false; break;
6145 case PPC::PRED_NU: SubIdx = PPC::sub_un; SwapOps = true; break;
Hal Finkel009f7af2012-06-22 23:10:08 +00006146 }
6147
6148 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00006149 .addReg(MI->getOperand(SwapOps? 3 : 2).getReg())
6150 .addReg(MI->getOperand(SwapOps? 2 : 3).getReg())
6151 .addReg(MI->getOperand(1).getReg(), 0, SubIdx);
Hal Finkel009f7af2012-06-22 23:10:08 +00006152 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6153 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6154 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6155 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6156 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6157
Evan Cheng53301922008-07-12 02:23:19 +00006158
6159 // The incoming instruction knows the destination vreg to set, the
6160 // condition code register to branch on, the true/false values to
6161 // select between, and a branch opcode to use.
6162
6163 // thisMBB:
6164 // ...
6165 // TrueVal = ...
6166 // cmpTY ccX, r1, r2
6167 // bCC copy1MBB
6168 // fallthrough --> copy0MBB
6169 MachineBasicBlock *thisMBB = BB;
6170 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6171 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6172 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006173 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006174 F->insert(It, copy0MBB);
6175 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006176
6177 // Transfer the remainder of BB and its successor edges to sinkMBB.
6178 sinkMBB->splice(sinkMBB->begin(), BB,
6179 llvm::next(MachineBasicBlock::iterator(MI)),
6180 BB->end());
6181 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6182
Evan Cheng53301922008-07-12 02:23:19 +00006183 // Next, add the true and fallthrough blocks as its successors.
6184 BB->addSuccessor(copy0MBB);
6185 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006186
Dan Gohman14152b42010-07-06 20:24:04 +00006187 BuildMI(BB, dl, TII->get(PPC::BCC))
6188 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6189
Evan Cheng53301922008-07-12 02:23:19 +00006190 // copy0MBB:
6191 // %FalseValue = ...
6192 // # fallthrough to sinkMBB
6193 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006194
Evan Cheng53301922008-07-12 02:23:19 +00006195 // Update machine-CFG edges
6196 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006197
Evan Cheng53301922008-07-12 02:23:19 +00006198 // sinkMBB:
6199 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6200 // ...
6201 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006202 BuildMI(*BB, BB->begin(), dl,
6203 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006204 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6205 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6206 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006207 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6208 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6209 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6210 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006211 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6212 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6213 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6214 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006215
6216 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6217 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6218 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6219 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006220 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6221 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6222 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6223 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006224
6225 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6226 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6227 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6228 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006229 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6230 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6231 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6232 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006233
6234 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6235 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6236 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6237 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006238 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6239 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6240 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6241 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006242
6243 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006244 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006245 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006246 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006247 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006248 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006249 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006250 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006251
6252 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6253 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6254 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6255 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006256 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6257 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6258 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6259 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006260
Dale Johannesen0e55f062008-08-29 18:29:46 +00006261 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6262 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6263 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6264 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6265 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6266 BB = EmitAtomicBinary(MI, BB, false, 0);
6267 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6268 BB = EmitAtomicBinary(MI, BB, true, 0);
6269
Evan Cheng53301922008-07-12 02:23:19 +00006270 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6271 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6272 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6273
6274 unsigned dest = MI->getOperand(0).getReg();
6275 unsigned ptrA = MI->getOperand(1).getReg();
6276 unsigned ptrB = MI->getOperand(2).getReg();
6277 unsigned oldval = MI->getOperand(3).getReg();
6278 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006279 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006280
Dale Johannesen65e39732008-08-25 18:53:26 +00006281 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6282 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6283 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006284 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006285 F->insert(It, loop1MBB);
6286 F->insert(It, loop2MBB);
6287 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006288 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006289 exitMBB->splice(exitMBB->begin(), BB,
6290 llvm::next(MachineBasicBlock::iterator(MI)),
6291 BB->end());
6292 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006293
6294 // thisMBB:
6295 // ...
6296 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006297 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006298
Dale Johannesen65e39732008-08-25 18:53:26 +00006299 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006300 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006301 // cmp[wd] dest, oldval
6302 // bne- midMBB
6303 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006304 // st[wd]cx. newval, ptr
6305 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006306 // b exitBB
6307 // midMBB:
6308 // st[wd]cx. dest, ptr
6309 // exitBB:
6310 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006311 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006312 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006313 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006314 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006315 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006316 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6317 BB->addSuccessor(loop2MBB);
6318 BB->addSuccessor(midMBB);
6319
6320 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006321 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006322 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006323 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006324 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006325 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006326 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006327 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006328
Dale Johannesen65e39732008-08-25 18:53:26 +00006329 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006330 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006331 .addReg(dest).addReg(ptrA).addReg(ptrB);
6332 BB->addSuccessor(exitMBB);
6333
Evan Cheng53301922008-07-12 02:23:19 +00006334 // exitMBB:
6335 // ...
6336 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006337 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6338 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6339 // We must use 64-bit registers for addresses when targeting 64-bit,
6340 // since we're actually doing arithmetic on them. Other registers
6341 // can be 32-bit.
6342 bool is64bit = PPCSubTarget.isPPC64();
6343 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6344
6345 unsigned dest = MI->getOperand(0).getReg();
6346 unsigned ptrA = MI->getOperand(1).getReg();
6347 unsigned ptrB = MI->getOperand(2).getReg();
6348 unsigned oldval = MI->getOperand(3).getReg();
6349 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006350 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006351
6352 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6353 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6354 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6355 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6356 F->insert(It, loop1MBB);
6357 F->insert(It, loop2MBB);
6358 F->insert(It, midMBB);
6359 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006360 exitMBB->splice(exitMBB->begin(), BB,
6361 llvm::next(MachineBasicBlock::iterator(MI)),
6362 BB->end());
6363 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006364
6365 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006366 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006367 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6368 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006369 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6370 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6371 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6372 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6373 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6374 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6375 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6376 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6377 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6378 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6379 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6380 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6381 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6382 unsigned Ptr1Reg;
6383 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006384 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006385 // thisMBB:
6386 // ...
6387 // fallthrough --> loopMBB
6388 BB->addSuccessor(loop1MBB);
6389
6390 // The 4-byte load must be aligned, while a char or short may be
6391 // anywhere in the word. Hence all this nasty bookkeeping code.
6392 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6393 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006394 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006395 // rlwinm ptr, ptr1, 0, 0, 29
6396 // slw newval2, newval, shift
6397 // slw oldval2, oldval,shift
6398 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6399 // slw mask, mask2, shift
6400 // and newval3, newval2, mask
6401 // and oldval3, oldval2, mask
6402 // loop1MBB:
6403 // lwarx tmpDest, ptr
6404 // and tmp, tmpDest, mask
6405 // cmpw tmp, oldval3
6406 // bne- midMBB
6407 // loop2MBB:
6408 // andc tmp2, tmpDest, mask
6409 // or tmp4, tmp2, newval3
6410 // stwcx. tmp4, ptr
6411 // bne- loop1MBB
6412 // b exitBB
6413 // midMBB:
6414 // stwcx. tmpDest, ptr
6415 // exitBB:
6416 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006417 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006418 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006419 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006420 .addReg(ptrA).addReg(ptrB);
6421 } else {
6422 Ptr1Reg = ptrB;
6423 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006424 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006425 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006426 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006427 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6428 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006429 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006430 .addReg(Ptr1Reg).addImm(0).addImm(61);
6431 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006432 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006433 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006434 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006435 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006436 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006437 .addReg(oldval).addReg(ShiftReg);
6438 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006439 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006440 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006441 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6442 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6443 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006444 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006445 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006446 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006447 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006448 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006449 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006450 .addReg(OldVal2Reg).addReg(MaskReg);
6451
6452 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006453 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006454 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006455 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6456 .addReg(TmpDestReg).addReg(MaskReg);
6457 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006458 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006459 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006460 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6461 BB->addSuccessor(loop2MBB);
6462 BB->addSuccessor(midMBB);
6463
6464 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006465 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6466 .addReg(TmpDestReg).addReg(MaskReg);
6467 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6468 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6469 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006470 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006471 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006472 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006473 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006474 BB->addSuccessor(loop1MBB);
6475 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006476
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006477 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006478 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006479 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006480 BB->addSuccessor(exitMBB);
6481
6482 // exitMBB:
6483 // ...
6484 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006485 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6486 .addReg(ShiftReg);
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00006487 } else if (MI->getOpcode() == PPC::FADDrtz) {
6488 // This pseudo performs an FADD with rounding mode temporarily forced
6489 // to round-to-zero. We emit this via custom inserter since the FPSCR
6490 // is not modeled at the SelectionDAG level.
6491 unsigned Dest = MI->getOperand(0).getReg();
6492 unsigned Src1 = MI->getOperand(1).getReg();
6493 unsigned Src2 = MI->getOperand(2).getReg();
6494 DebugLoc dl = MI->getDebugLoc();
6495
6496 MachineRegisterInfo &RegInfo = F->getRegInfo();
6497 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6498
6499 // Save FPSCR value.
6500 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6501
6502 // Set rounding mode to round-to-zero.
6503 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6504 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
6505
6506 // Perform addition.
6507 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
6508
6509 // Restore FPSCR value.
6510 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006511 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006512 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006513 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006514
Dan Gohman14152b42010-07-06 20:24:04 +00006515 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006516 return BB;
6517}
6518
Chris Lattner1a635d62006-04-14 06:01:58 +00006519//===----------------------------------------------------------------------===//
6520// Target Optimization Hooks
6521//===----------------------------------------------------------------------===//
6522
Duncan Sands25cf2272008-11-24 14:53:14 +00006523SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6524 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006525 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006526 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006527 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006528 switch (N->getOpcode()) {
6529 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006530 case PPCISD::SHL:
6531 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006532 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006533 return N->getOperand(0);
6534 }
6535 break;
6536 case PPCISD::SRL:
6537 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006538 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006539 return N->getOperand(0);
6540 }
6541 break;
6542 case PPCISD::SRA:
6543 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006544 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006545 C->isAllOnesValue()) // -1 >>s V -> -1.
6546 return N->getOperand(0);
6547 }
6548 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006549
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006550 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006551 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006552 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6553 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6554 // We allow the src/dst to be either f32/f64, but the intermediate
6555 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006556 if (N->getOperand(0).getValueType() == MVT::i64 &&
6557 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006558 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006559 if (Val.getValueType() == MVT::f32) {
6560 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006561 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006562 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006563
Owen Anderson825b72b2009-08-11 20:47:22 +00006564 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006565 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006566 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006567 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006568 if (N->getValueType(0) == MVT::f32) {
6569 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006570 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006571 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006572 }
6573 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006574 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006575 // If the intermediate type is i32, we can avoid the load/store here
6576 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006577 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006578 }
6579 }
6580 break;
Chris Lattner51269842006-03-01 05:50:56 +00006581 case ISD::STORE:
6582 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6583 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006584 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006585 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006586 N->getOperand(1).getValueType() == MVT::i32 &&
6587 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006588 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006589 if (Val.getValueType() == MVT::f32) {
6590 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006591 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006592 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006593 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006594 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006595
Owen Anderson825b72b2009-08-11 20:47:22 +00006596 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006597 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006598 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006599 return Val;
6600 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006601
Chris Lattnerd9989382006-07-10 20:56:58 +00006602 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006603 if (cast<StoreSDNode>(N)->isUnindexed() &&
6604 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006605 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006606 (N->getOperand(1).getValueType() == MVT::i32 ||
6607 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006608 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006609 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006610 if (BSwapOp.getValueType() == MVT::i16)
6611 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006612
Dan Gohmanc76909a2009-09-25 20:36:54 +00006613 SDValue Ops[] = {
6614 N->getOperand(0), BSwapOp, N->getOperand(2),
6615 DAG.getValueType(N->getOperand(1).getValueType())
6616 };
6617 return
6618 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6619 Ops, array_lengthof(Ops),
6620 cast<StoreSDNode>(N)->getMemoryVT(),
6621 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006622 }
6623 break;
6624 case ISD::BSWAP:
6625 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006626 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006627 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006628 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006629 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006630 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006631 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006632 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006633 LD->getChain(), // Chain
6634 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006635 DAG.getValueType(N->getValueType(0)) // VT
6636 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006637 SDValue BSLoad =
6638 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6639 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6640 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006641
Scott Michelfdc40a02009-02-17 22:15:04 +00006642 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006643 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006644 if (N->getValueType(0) == MVT::i16)
6645 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006646
Chris Lattnerd9989382006-07-10 20:56:58 +00006647 // First, combine the bswap away. This makes the value produced by the
6648 // load dead.
6649 DCI.CombineTo(N, ResVal);
6650
6651 // Next, combine the load away, we give it a bogus result value but a real
6652 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006653 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006654
Chris Lattnerd9989382006-07-10 20:56:58 +00006655 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006656 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006657 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006658
Chris Lattner51269842006-03-01 05:50:56 +00006659 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006660 case PPCISD::VCMP: {
6661 // If a VCMPo node already exists with exactly the same operands as this
6662 // node, use its result instead of this node (VCMPo computes both a CR6 and
6663 // a normal output).
6664 //
6665 if (!N->getOperand(0).hasOneUse() &&
6666 !N->getOperand(1).hasOneUse() &&
6667 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006668
Chris Lattner4468c222006-03-31 06:02:07 +00006669 // Scan all of the users of the LHS, looking for VCMPo's that match.
6670 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006671
Gabor Greifba36cb52008-08-28 21:40:38 +00006672 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006673 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6674 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006675 if (UI->getOpcode() == PPCISD::VCMPo &&
6676 UI->getOperand(1) == N->getOperand(1) &&
6677 UI->getOperand(2) == N->getOperand(2) &&
6678 UI->getOperand(0) == N->getOperand(0)) {
6679 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006680 break;
6681 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006682
Chris Lattner00901202006-04-18 18:28:22 +00006683 // If there is no VCMPo node, or if the flag value has a single use, don't
6684 // transform this.
6685 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6686 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006687
6688 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006689 // chain, this transformation is more complex. Note that multiple things
6690 // could use the value result, which we should ignore.
6691 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006692 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006693 FlagUser == 0; ++UI) {
6694 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006695 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006696 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006697 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006698 FlagUser = User;
6699 break;
6700 }
6701 }
6702 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006703
Chris Lattner00901202006-04-18 18:28:22 +00006704 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6705 // give up for right now.
6706 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006707 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006708 }
6709 break;
6710 }
Chris Lattner90564f22006-04-18 17:59:36 +00006711 case ISD::BR_CC: {
6712 // If this is a branch on an altivec predicate comparison, lower this so
6713 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6714 // lowering is done pre-legalize, because the legalizer lowers the predicate
6715 // compare down to code that is difficult to reassemble.
6716 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006717 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006718 int CompareOpc;
6719 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006720
Chris Lattner90564f22006-04-18 17:59:36 +00006721 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6722 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6723 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6724 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006725
Chris Lattner90564f22006-04-18 17:59:36 +00006726 // If this is a comparison against something other than 0/1, then we know
6727 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006728 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006729 if (Val != 0 && Val != 1) {
6730 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6731 return N->getOperand(0);
6732 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006733 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006734 N->getOperand(0), N->getOperand(4));
6735 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006736
Chris Lattner90564f22006-04-18 17:59:36 +00006737 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006738
Chris Lattner90564f22006-04-18 17:59:36 +00006739 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00006740 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006741 LHS.getOperand(2), // LHS of compare
6742 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006743 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006744 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00006745 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00006746 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006747
Chris Lattner90564f22006-04-18 17:59:36 +00006748 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006749 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006750 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006751 default: // Can't happen, don't crash on invalid number though.
6752 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006753 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006754 break;
6755 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006756 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006757 break;
6758 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006759 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006760 break;
6761 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006762 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006763 break;
6764 }
6765
Owen Anderson825b72b2009-08-11 20:47:22 +00006766 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6767 DAG.getConstant(CompOpc, MVT::i32),
6768 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006769 N->getOperand(4), CompNode.getValue(1));
6770 }
6771 break;
6772 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006773 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006774
Dan Gohman475871a2008-07-27 21:46:04 +00006775 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006776}
6777
Chris Lattner1a635d62006-04-14 06:01:58 +00006778//===----------------------------------------------------------------------===//
6779// Inline Assembly Support
6780//===----------------------------------------------------------------------===//
6781
Dan Gohman475871a2008-07-27 21:46:04 +00006782void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006783 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006784 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006785 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006786 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006787 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006788 switch (Op.getOpcode()) {
6789 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006790 case PPCISD::LBRX: {
6791 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006792 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006793 KnownZero = 0xFFFF0000;
6794 break;
6795 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006796 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006797 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006798 default: break;
6799 case Intrinsic::ppc_altivec_vcmpbfp_p:
6800 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6801 case Intrinsic::ppc_altivec_vcmpequb_p:
6802 case Intrinsic::ppc_altivec_vcmpequh_p:
6803 case Intrinsic::ppc_altivec_vcmpequw_p:
6804 case Intrinsic::ppc_altivec_vcmpgefp_p:
6805 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6806 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6807 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6808 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6809 case Intrinsic::ppc_altivec_vcmpgtub_p:
6810 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6811 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6812 KnownZero = ~1U; // All bits but the low one are known to be zero.
6813 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006814 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006815 }
6816 }
6817}
6818
6819
Chris Lattner4234f572007-03-25 02:14:49 +00006820/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006821/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006822PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006823PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6824 if (Constraint.size() == 1) {
6825 switch (Constraint[0]) {
6826 default: break;
6827 case 'b':
6828 case 'r':
6829 case 'f':
6830 case 'v':
6831 case 'y':
6832 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00006833 case 'Z':
6834 // FIXME: While Z does indicate a memory constraint, it specifically
6835 // indicates an r+r address (used in conjunction with the 'y' modifier
6836 // in the replacement string). Currently, we're forcing the base
6837 // register to be r0 in the asm printer (which is interpreted as zero)
6838 // and forming the complete address in the second register. This is
6839 // suboptimal.
6840 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00006841 }
6842 }
6843 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006844}
6845
John Thompson44ab89e2010-10-29 17:29:13 +00006846/// Examine constraint type and operand type and determine a weight value.
6847/// This object must already have been set up with the operand type
6848/// and the current alternative constraint selected.
6849TargetLowering::ConstraintWeight
6850PPCTargetLowering::getSingleConstraintMatchWeight(
6851 AsmOperandInfo &info, const char *constraint) const {
6852 ConstraintWeight weight = CW_Invalid;
6853 Value *CallOperandVal = info.CallOperandVal;
6854 // If we don't have a value, we can't do a match,
6855 // but allow it at the lowest weight.
6856 if (CallOperandVal == NULL)
6857 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006858 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006859 // Look at the constraint type.
6860 switch (*constraint) {
6861 default:
6862 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6863 break;
6864 case 'b':
6865 if (type->isIntegerTy())
6866 weight = CW_Register;
6867 break;
6868 case 'f':
6869 if (type->isFloatTy())
6870 weight = CW_Register;
6871 break;
6872 case 'd':
6873 if (type->isDoubleTy())
6874 weight = CW_Register;
6875 break;
6876 case 'v':
6877 if (type->isVectorTy())
6878 weight = CW_Register;
6879 break;
6880 case 'y':
6881 weight = CW_Register;
6882 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00006883 case 'Z':
6884 weight = CW_Memory;
6885 break;
John Thompson44ab89e2010-10-29 17:29:13 +00006886 }
6887 return weight;
6888}
6889
Scott Michelfdc40a02009-02-17 22:15:04 +00006890std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006891PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006892 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006893 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006894 // GCC RS6000 Constraint Letters
6895 switch (Constraint[0]) {
6896 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00006897 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
6898 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
6899 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006900 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006901 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006902 return std::make_pair(0U, &PPC::G8RCRegClass);
6903 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006904 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006905 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006906 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006907 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006908 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006909 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006910 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006911 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006912 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006913 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006914 }
6915 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006916
Chris Lattner331d1bc2006-11-02 01:44:04 +00006917 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006918}
Chris Lattner763317d2006-02-07 00:47:13 +00006919
Chris Lattner331d1bc2006-11-02 01:44:04 +00006920
Chris Lattner48884cd2007-08-25 00:47:38 +00006921/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006922/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006923void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006924 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006925 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006926 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006927 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006928
Eric Christopher100c8332011-06-02 23:16:42 +00006929 // Only support length 1 constraints.
6930 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006931
Eric Christopher100c8332011-06-02 23:16:42 +00006932 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006933 switch (Letter) {
6934 default: break;
6935 case 'I':
6936 case 'J':
6937 case 'K':
6938 case 'L':
6939 case 'M':
6940 case 'N':
6941 case 'O':
6942 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006943 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006944 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006945 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006946 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006947 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006948 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006949 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006950 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006951 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006952 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6953 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006954 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006955 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006956 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006957 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006958 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006959 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006960 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006961 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006962 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006963 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006964 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006965 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006966 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006967 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006968 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006969 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006970 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006971 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006972 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006973 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006974 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006975 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006976 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006977 }
6978 break;
6979 }
6980 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006981
Gabor Greifba36cb52008-08-28 21:40:38 +00006982 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006983 Ops.push_back(Result);
6984 return;
6985 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006986
Chris Lattner763317d2006-02-07 00:47:13 +00006987 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006988 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006989}
Evan Chengc4c62572006-03-13 23:20:37 +00006990
Chris Lattnerc9addb72007-03-30 23:15:24 +00006991// isLegalAddressingMode - Return true if the addressing mode represented
6992// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006993bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006994 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006995 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006996
Chris Lattnerc9addb72007-03-30 23:15:24 +00006997 // PPC allows a sign-extended 16-bit immediate field.
6998 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6999 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007000
Chris Lattnerc9addb72007-03-30 23:15:24 +00007001 // No global is ever allowed as a base.
7002 if (AM.BaseGV)
7003 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007004
7005 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007006 switch (AM.Scale) {
7007 case 0: // "r+i" or just "i", depending on HasBaseReg.
7008 break;
7009 case 1:
7010 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7011 return false;
7012 // Otherwise we have r+r or r+i.
7013 break;
7014 case 2:
7015 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7016 return false;
7017 // Allow 2*r as r+r.
7018 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007019 default:
7020 // No other scales are supported.
7021 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007022 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007023
Chris Lattnerc9addb72007-03-30 23:15:24 +00007024 return true;
7025}
7026
Evan Chengc4c62572006-03-13 23:20:37 +00007027/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00007028/// as the offset of the target addressing mode for load / store of the
7029/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007030bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00007031 // PPC allows a sign-extended 16-bit immediate field.
7032 return (V > -(1 << 16) && V < (1 << 16)-1);
7033}
Reid Spencer3a9ec242006-08-28 01:02:49 +00007034
Craig Topperc89c7442012-03-27 07:21:54 +00007035bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00007036 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00007037}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007038
Dan Gohmand858e902010-04-17 15:26:15 +00007039SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7040 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007041 MachineFunction &MF = DAG.getMachineFunction();
7042 MachineFrameInfo *MFI = MF.getFrameInfo();
7043 MFI->setReturnAddressIsTaken(true);
7044
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007045 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007046 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007047
Dale Johannesen08673d22010-05-03 22:59:34 +00007048 // Make sure the function does not optimize away the store of the RA to
7049 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007050 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007051 FuncInfo->setLRStoreRequired();
7052 bool isPPC64 = PPCSubTarget.isPPC64();
7053 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7054
7055 if (Depth > 0) {
7056 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7057 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007058
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007059 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007060 isPPC64? MVT::i64 : MVT::i32);
7061 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7062 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7063 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007064 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007065 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007066
Chris Lattner3fc027d2007-12-08 06:59:59 +00007067 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007068 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007069 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007070 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007071}
7072
Dan Gohmand858e902010-04-17 15:26:15 +00007073SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7074 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00007075 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007076 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007077
Owen Andersone50ed302009-08-10 22:56:29 +00007078 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007079 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007080
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007081 MachineFunction &MF = DAG.getMachineFunction();
7082 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007083 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007084
7085 // Naked functions never have a frame pointer, and so we use r1. For all
7086 // other functions, this decision must be delayed until during PEI.
7087 unsigned FrameReg;
7088 if (MF.getFunction()->getAttributes().hasAttribute(
7089 AttributeSet::FunctionIndex, Attribute::Naked))
7090 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7091 else
7092 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7093
Dale Johannesen08673d22010-05-03 22:59:34 +00007094 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7095 PtrVT);
7096 while (Depth--)
7097 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007098 FrameAddr, MachinePointerInfo(), false, false,
7099 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007100 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007101}
Dan Gohman54aeea32008-10-21 03:41:46 +00007102
7103bool
7104PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7105 // The PowerPC target isn't yet aware of offsets.
7106 return false;
7107}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007108
Evan Cheng42642d02010-04-01 20:10:42 +00007109/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007110/// and store operations as a result of memset, memcpy, and memmove
7111/// lowering. If DstAlign is zero that means it's safe to destination
7112/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7113/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007114/// probably because the source does not need to be loaded. If 'IsMemset' is
7115/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7116/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7117/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007118/// It returns EVT::Other if the type should be determined using generic
7119/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007120EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7121 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007122 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007123 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007124 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007125 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007126 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007127 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007128 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007129 }
7130}
Hal Finkel3f31d492012-04-01 19:23:08 +00007131
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007132bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7133 bool *Fast) const {
7134 if (DisablePPCUnaligned)
7135 return false;
7136
7137 // PowerPC supports unaligned memory access for simple non-vector types.
7138 // Although accessing unaligned addresses is not as efficient as accessing
7139 // aligned addresses, it is generally more efficient than manual expansion,
7140 // and generally only traps for software emulation when crossing page
7141 // boundaries.
7142
7143 if (!VT.isSimple())
7144 return false;
7145
7146 if (VT.getSimpleVT().isVector())
7147 return false;
7148
7149 if (VT == MVT::ppcf128)
7150 return false;
7151
7152 if (Fast)
7153 *Fast = true;
7154
7155 return true;
7156}
7157
Hal Finkel070b8db2012-06-22 00:49:52 +00007158/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
7159/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
7160/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
7161/// is expanded to mul + add.
7162bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
7163 if (!VT.isSimple())
7164 return false;
7165
7166 switch (VT.getSimpleVT().SimpleTy) {
7167 case MVT::f32:
7168 case MVT::f64:
7169 case MVT::v4f32:
7170 return true;
7171 default:
7172 break;
7173 }
7174
7175 return false;
7176}
7177
Hal Finkel3f31d492012-04-01 19:23:08 +00007178Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007179 if (DisableILPPref)
7180 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007181
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007182 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007183}
7184