blob: fb1780a281395280ed24376149bc49429a611644 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020099
100/*
101 * Copy from radeon_drv.h so we don't have to include both and have conflicting
102 * symbol;
103 */
Jerome Glissebb635562012-05-09 15:34:46 +0200104#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
105#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100106/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200107#define RADEON_IB_POOL_SIZE 16
108#define RADEON_DEBUGFS_MAX_COMPONENTS 32
109#define RADEONFB_CONN_LIMIT 4
110#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200111
Alex Deucher1b370782011-11-17 20:13:28 -0500112/* max number of rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200113#define RADEON_NUM_RINGS 6
Jerome Glissebb635562012-05-09 15:34:46 +0200114
115/* fence seq are set to this number when signaled */
116#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500117
118/* internal ring indices */
119/* r1xx+ has gfx CP ring */
Christian Königf2ba57b2013-04-08 12:41:29 +0200120#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500121
122/* cayman has 2 compute CP rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200123#define CAYMAN_RING_TYPE_CP1_INDEX 1
124#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500125
Alex Deucher4d756582012-09-27 15:08:35 -0400126/* R600+ has an async dma ring */
127#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500128/* cayman add a second async dma ring */
129#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400130
Christian Königf2ba57b2013-04-08 12:41:29 +0200131/* R600+ */
132#define R600_RING_TYPE_UVD_INDEX 5
133
Jerome Glisse721604a2012-01-05 22:11:05 -0500134/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200135#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200136#define RADEON_VA_RESERVED_SIZE (8 << 20)
137#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500138
Alex Deucherec46c762013-01-03 12:07:30 -0500139/* reset flags */
140#define RADEON_RESET_GFX (1 << 0)
141#define RADEON_RESET_COMPUTE (1 << 1)
142#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500143#define RADEON_RESET_CP (1 << 3)
144#define RADEON_RESET_GRBM (1 << 4)
145#define RADEON_RESET_DMA1 (1 << 5)
146#define RADEON_RESET_RLC (1 << 6)
147#define RADEON_RESET_SEM (1 << 7)
148#define RADEON_RESET_IH (1 << 8)
149#define RADEON_RESET_VMC (1 << 9)
150#define RADEON_RESET_MC (1 << 10)
151#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500152
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153/*
154 * Errata workarounds.
155 */
156enum radeon_pll_errata {
157 CHIP_ERRATA_R300_CG = 0x00000001,
158 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
159 CHIP_ERRATA_PLL_DELAY = 0x00000004
160};
161
162
163struct radeon_device;
164
165
166/*
167 * BIOS.
168 */
169bool radeon_get_bios(struct radeon_device *rdev);
170
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500171/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000172 * Dummy page
173 */
174struct radeon_dummy_page {
175 struct page *page;
176 dma_addr_t addr;
177};
178int radeon_dummy_page_init(struct radeon_device *rdev);
179void radeon_dummy_page_fini(struct radeon_device *rdev);
180
181
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200182/*
183 * Clocks
184 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185struct radeon_clock {
186 struct radeon_pll p1pll;
187 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500188 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200189 struct radeon_pll spll;
190 struct radeon_pll mpll;
191 /* 10 Khz units */
192 uint32_t default_mclk;
193 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500194 uint32_t default_dispclk;
195 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400196 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197};
198
Rafał Miłecki74338742009-11-03 00:53:02 +0100199/*
200 * Power management
201 */
202int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500203void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100204void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400205void radeon_pm_suspend(struct radeon_device *rdev);
206void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500207void radeon_combios_get_power_modes(struct radeon_device *rdev);
208void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200209int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
210 u8 clock_type,
211 u32 clock,
212 bool strobe_mode,
213 struct atom_clock_dividers *dividers);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400214void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherf8920342010-06-30 12:02:03 -0400215void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500216extern int rv6xx_get_temp(struct radeon_device *rdev);
217extern int rv770_get_temp(struct radeon_device *rdev);
218extern int evergreen_get_temp(struct radeon_device *rdev);
219extern int sumo_get_temp(struct radeon_device *rdev);
Alex Deucher1bd47d22012-03-20 17:18:10 -0400220extern int si_get_temp(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500221extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
222 unsigned *bankh, unsigned *mtaspect,
223 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000224
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200225/*
226 * Fences.
227 */
228struct radeon_fence_driver {
229 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000230 uint64_t gpu_addr;
231 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200232 /* sync_seq is protected by ring emission lock */
233 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200234 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200235 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100236 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237};
238
239struct radeon_fence {
240 struct radeon_device *rdev;
241 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200242 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200243 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400244 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200245 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200246};
247
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000248int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
249int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200250void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500251void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200252int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400253void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200254bool radeon_fence_signaled(struct radeon_fence *fence);
255int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200256int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500257int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200258int radeon_fence_wait_any(struct radeon_device *rdev,
259 struct radeon_fence **fences,
260 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
262void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200263unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200264bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
265void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
266static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
267 struct radeon_fence *b)
268{
269 if (!a) {
270 return b;
271 }
272
273 if (!b) {
274 return a;
275 }
276
277 BUG_ON(a->ring != b->ring);
278
279 if (a->seq > b->seq) {
280 return a;
281 } else {
282 return b;
283 }
284}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285
Christian Königee60e292012-08-09 16:21:08 +0200286static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
287 struct radeon_fence *b)
288{
289 if (!a) {
290 return false;
291 }
292
293 if (!b) {
294 return true;
295 }
296
297 BUG_ON(a->ring != b->ring);
298
299 return a->seq < b->seq;
300}
301
Dave Airliee024e112009-06-24 09:48:08 +1000302/*
303 * Tiling registers
304 */
305struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100306 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000307};
308
309#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200310
311/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100312 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100314struct radeon_mman {
315 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000316 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100317 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100318 bool mem_global_referenced;
319 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100320};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321
Jerome Glisse721604a2012-01-05 22:11:05 -0500322/* bo virtual address in a specific vm */
323struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200324 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500325 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500326 uint64_t soffset;
327 uint64_t eoffset;
328 uint32_t flags;
329 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200330 unsigned ref_count;
331
332 /* protected by vm mutex */
333 struct list_head vm_list;
334
335 /* constant after initialization */
336 struct radeon_vm *vm;
337 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500338};
339
Jerome Glisse4c788672009-11-20 14:29:23 +0100340struct radeon_bo {
341 /* Protected by gem.mutex */
342 struct list_head list;
343 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100344 u32 placements[3];
345 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100346 struct ttm_buffer_object tbo;
347 struct ttm_bo_kmap_obj kmap;
348 unsigned pin_count;
349 void *kptr;
350 u32 tiling_flags;
351 u32 pitch;
352 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500353 /* list of all virtual address to which this bo
354 * is associated to
355 */
356 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100357 /* Constant after initialization */
358 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100359 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100360
361 struct ttm_bo_kmap_obj dma_buf_vmap;
Jerome Glisse4c788672009-11-20 14:29:23 +0100362};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100363#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100364
365struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000366 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100367 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200368 uint64_t gpu_offset;
Christian König4474f3a2013-04-08 12:41:28 +0200369 bool written;
370 unsigned domain;
371 unsigned alt_domain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100372 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200373};
374
Jerome Glisseb15ba512011-11-15 11:48:34 -0500375/* sub-allocation manager, it has to be protected by another lock.
376 * By conception this is an helper for other part of the driver
377 * like the indirect buffer or semaphore, which both have their
378 * locking.
379 *
380 * Principe is simple, we keep a list of sub allocation in offset
381 * order (first entry has offset == 0, last entry has the highest
382 * offset).
383 *
384 * When allocating new object we first check if there is room at
385 * the end total_size - (last_object_offset + last_object_size) >=
386 * alloc_size. If so we allocate new object there.
387 *
388 * When there is not enough room at the end, we start waiting for
389 * each sub object until we reach object_offset+object_size >=
390 * alloc_size, this object then become the sub object we return.
391 *
392 * Alignment can't be bigger than page size.
393 *
394 * Hole are not considered for allocation to keep things simple.
395 * Assumption is that there won't be hole (all object on same
396 * alignment).
397 */
398struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200399 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500400 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200401 struct list_head *hole;
402 struct list_head flist[RADEON_NUM_RINGS];
403 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500404 unsigned size;
405 uint64_t gpu_addr;
406 void *cpu_ptr;
407 uint32_t domain;
408};
409
410struct radeon_sa_bo;
411
412/* sub-allocation buffer */
413struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200414 struct list_head olist;
415 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500416 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200417 unsigned soffset;
418 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200419 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500420};
421
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200422/*
423 * GEM objects.
424 */
425struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100426 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200427 struct list_head objects;
428};
429
430int radeon_gem_init(struct radeon_device *rdev);
431void radeon_gem_fini(struct radeon_device *rdev);
432int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100433 int alignment, int initial_domain,
434 bool discardable, bool kernel,
435 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200436
Dave Airlieff72145b2011-02-07 12:16:14 +1000437int radeon_mode_dumb_create(struct drm_file *file_priv,
438 struct drm_device *dev,
439 struct drm_mode_create_dumb *args);
440int radeon_mode_dumb_mmap(struct drm_file *filp,
441 struct drm_device *dev,
442 uint32_t handle, uint64_t *offset_p);
443int radeon_mode_dumb_destroy(struct drm_file *file_priv,
444 struct drm_device *dev,
445 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200446
447/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500448 * Semaphores.
449 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500450/* everything here is constant */
451struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200452 struct radeon_sa_bo *sa_bo;
453 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500454 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500455};
456
Jerome Glissec1341e52011-12-21 12:13:47 -0500457int radeon_semaphore_create(struct radeon_device *rdev,
458 struct radeon_semaphore **semaphore);
459void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
460 struct radeon_semaphore *semaphore);
461void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
462 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200463int radeon_semaphore_sync_rings(struct radeon_device *rdev,
464 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200465 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500466void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200467 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200468 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500469
470/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200471 * GART structures, functions & helpers
472 */
473struct radeon_mc;
474
Matt Turnera77f1712009-10-14 00:34:41 -0400475#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000476#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400477#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500478#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400479
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200480struct radeon_gart {
481 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400482 struct radeon_bo *robj;
483 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200484 unsigned num_gpu_pages;
485 unsigned num_cpu_pages;
486 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200487 struct page **pages;
488 dma_addr_t *pages_addr;
489 bool ready;
490};
491
492int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
493void radeon_gart_table_ram_free(struct radeon_device *rdev);
494int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
495void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400496int radeon_gart_table_vram_pin(struct radeon_device *rdev);
497void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200498int radeon_gart_init(struct radeon_device *rdev);
499void radeon_gart_fini(struct radeon_device *rdev);
500void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
501 int pages);
502int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500503 int pages, struct page **pagelist,
504 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400505void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200506
507
508/*
509 * GPU MC structures, functions & helpers
510 */
511struct radeon_mc {
512 resource_size_t aper_size;
513 resource_size_t aper_base;
514 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000515 /* for some chips with <= 32MB we need to lie
516 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000517 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000518 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000519 u64 gtt_size;
520 u64 gtt_start;
521 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000522 u64 vram_start;
523 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200524 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000525 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200526 int vram_mtrr;
527 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000528 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400529 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400530 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200531};
532
Alex Deucher06b64762010-01-05 11:27:29 -0500533bool radeon_combios_sideport_present(struct radeon_device *rdev);
534bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200535
536/*
537 * GPU scratch registers structures, functions & helpers
538 */
539struct radeon_scratch {
540 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400541 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200542 bool free[32];
543 uint32_t reg[32];
544};
545
546int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
547void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
548
549
550/*
551 * IRQS.
552 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500553
554struct radeon_unpin_work {
555 struct work_struct work;
556 struct radeon_device *rdev;
557 int crtc_id;
558 struct radeon_fence *fence;
559 struct drm_pending_vblank_event *event;
560 struct radeon_bo *old_rbo;
561 u64 new_crtc_base;
562};
563
564struct r500_irq_stat_regs {
565 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400566 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500567};
568
569struct r600_irq_stat_regs {
570 u32 disp_int;
571 u32 disp_int_cont;
572 u32 disp_int_cont2;
573 u32 d1grph_int;
574 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400575 u32 hdmi0_status;
576 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500577};
578
579struct evergreen_irq_stat_regs {
580 u32 disp_int;
581 u32 disp_int_cont;
582 u32 disp_int_cont2;
583 u32 disp_int_cont3;
584 u32 disp_int_cont4;
585 u32 disp_int_cont5;
586 u32 d1grph_int;
587 u32 d2grph_int;
588 u32 d3grph_int;
589 u32 d4grph_int;
590 u32 d5grph_int;
591 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400592 u32 afmt_status1;
593 u32 afmt_status2;
594 u32 afmt_status3;
595 u32 afmt_status4;
596 u32 afmt_status5;
597 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500598};
599
600union radeon_irq_stat_regs {
601 struct r500_irq_stat_regs r500;
602 struct r600_irq_stat_regs r600;
603 struct evergreen_irq_stat_regs evergreen;
604};
605
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400606#define RADEON_MAX_HPD_PINS 6
607#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400608#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400609
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200610struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200611 bool installed;
612 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200613 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200614 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200615 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200616 wait_queue_head_t vblank_queue;
617 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200618 bool afmt[RADEON_MAX_AFMT_BLOCKS];
619 union radeon_irq_stat_regs stat_regs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200620};
621
622int radeon_irq_kms_init(struct radeon_device *rdev);
623void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500624void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
625void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500626void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
627void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200628void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
629void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
630void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
631void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200632
633/*
Christian Könige32eb502011-10-23 12:56:27 +0200634 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200635 */
Alex Deucher74652802011-08-25 13:39:48 -0400636
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200637struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200638 struct radeon_sa_bo *sa_bo;
639 uint32_t length_dw;
640 uint64_t gpu_addr;
641 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200642 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200643 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200644 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200645 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200646 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200647 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200648};
649
Christian Könige32eb502011-10-23 12:56:27 +0200650struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100651 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200652 volatile uint32_t *ring;
653 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200654 unsigned rptr_offs;
655 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200656 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400657 u64 next_rptr_gpu_addr;
658 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200659 unsigned wptr;
660 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200661 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200662 unsigned ring_size;
663 unsigned ring_free_dw;
664 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200665 unsigned long last_activity;
666 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200667 uint64_t gpu_addr;
668 uint32_t align_mask;
669 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200670 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500671 u32 ptr_reg_shift;
672 u32 ptr_reg_mask;
673 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400674 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500675 u64 last_semaphore_signal_addr;
676 u64 last_semaphore_wait_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200677};
678
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500679/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500680 * VM
681 */
Christian Königee60e292012-08-09 16:21:08 +0200682
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200683/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200684#define RADEON_NUM_VM 16
685
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200686/* defines number of bits in page table versus page directory,
687 * a page is 4KB so we have 12 bits offset, 9 bits in the page
688 * table and the remaining 19 bits are in the page directory */
689#define RADEON_VM_BLOCK_SIZE 9
690
691/* number of entries in page table */
692#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
693
Jerome Glisse721604a2012-01-05 22:11:05 -0500694struct radeon_vm {
695 struct list_head list;
696 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200697 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200698
699 /* contains the page directory */
700 struct radeon_sa_bo *page_directory;
701 uint64_t pd_gpu_addr;
702
703 /* array of page tables, one for each page directory entry */
704 struct radeon_sa_bo **page_tables;
705
Jerome Glisse721604a2012-01-05 22:11:05 -0500706 struct mutex mutex;
707 /* last fence for cs using this vm */
708 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200709 /* last flush or NULL if we still need to flush */
710 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500711};
712
Jerome Glisse721604a2012-01-05 22:11:05 -0500713struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200714 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500715 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200716 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500717 struct radeon_sa_manager sa_manager;
718 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500719 /* number of VMIDs */
720 unsigned nvm;
721 /* vram base address for page table entry */
722 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500723 /* is vm enabled? */
724 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500725};
726
727/*
728 * file private structure
729 */
730struct radeon_fpriv {
731 struct radeon_vm vm;
732};
733
734/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500735 * R6xx+ IH ring
736 */
737struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100738 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500739 volatile uint32_t *ring;
740 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500741 unsigned ring_size;
742 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500743 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200744 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500745 bool enabled;
746};
747
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400748struct r600_blit_cp_primitives {
749 void (*set_render_target)(struct radeon_device *rdev, int format,
750 int w, int h, u64 gpu_addr);
751 void (*cp_set_surface_sync)(struct radeon_device *rdev,
752 u32 sync_type, u32 size,
753 u64 mc_addr);
754 void (*set_shaders)(struct radeon_device *rdev);
755 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
756 void (*set_tex_resource)(struct radeon_device *rdev,
757 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400758 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400759 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
760 int x2, int y2);
761 void (*draw_auto)(struct radeon_device *rdev);
762 void (*set_default_state)(struct radeon_device *rdev);
763};
764
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000765struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100766 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400767 struct r600_blit_cp_primitives primitives;
768 int max_dim;
769 int ring_size_common;
770 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000771 u64 shader_gpu_addr;
772 u32 vs_offset, ps_offset;
773 u32 state_offset;
774 u32 state_len;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000775};
776
Alex Deucher347e7592012-03-20 17:18:21 -0400777/*
778 * SI RLC stuff
779 */
780struct si_rlc {
781 /* for power gating */
782 struct radeon_bo *save_restore_obj;
783 uint64_t save_restore_gpu_addr;
784 /* for clear state */
785 struct radeon_bo *clear_state_obj;
786 uint64_t clear_state_gpu_addr;
787};
788
Jerome Glisse69e130a2011-12-21 12:13:46 -0500789int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200790 struct radeon_ib *ib, struct radeon_vm *vm,
791 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200792void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucher43f12142013-02-01 17:32:42 +0100793void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
Christian König4ef72562012-07-13 13:06:00 +0200794int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
795 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200796int radeon_ib_pool_init(struct radeon_device *rdev);
797void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200798int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200799/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400800bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
801 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200802void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
803int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
804int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
805void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
806void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200807void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200808void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
809int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200810void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200811void radeon_ring_lockup_update(struct radeon_ring *ring);
812bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200813unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
814 uint32_t **data);
815int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
816 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200817int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500818 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
819 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200820void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200821
822
Alex Deucher4d756582012-09-27 15:08:35 -0400823/* r600 async dma */
824void r600_dma_stop(struct radeon_device *rdev);
825int r600_dma_resume(struct radeon_device *rdev);
826void r600_dma_fini(struct radeon_device *rdev);
827
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500828void cayman_dma_stop(struct radeon_device *rdev);
829int cayman_dma_resume(struct radeon_device *rdev);
830void cayman_dma_fini(struct radeon_device *rdev);
831
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200832/*
833 * CS.
834 */
835struct radeon_cs_reloc {
836 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100837 struct radeon_bo *robj;
838 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200839 uint32_t handle;
840 uint32_t flags;
841};
842
843struct radeon_cs_chunk {
844 uint32_t chunk_id;
845 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500846 int kpage_idx[2];
847 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200848 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500849 void __user *user_ptr;
850 int last_copied_page;
851 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200852};
853
854struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100855 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200856 struct radeon_device *rdev;
857 struct drm_file *filp;
858 /* chunks */
859 unsigned nchunks;
860 struct radeon_cs_chunk *chunks;
861 uint64_t *chunks_array;
862 /* IB */
863 unsigned idx;
864 /* relocations */
865 unsigned nrelocs;
866 struct radeon_cs_reloc *relocs;
867 struct radeon_cs_reloc **relocs_ptr;
868 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500869 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200870 /* indices of various chunks */
871 int chunk_ib_idx;
872 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500873 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400874 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200875 struct radeon_ib ib;
876 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200877 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000878 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200879 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500880 u32 cs_flags;
881 u32 ring;
882 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200883};
884
Dave Airlie513bcb42009-09-23 16:56:27 +1000885extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700886extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000887
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200888struct radeon_cs_packet {
889 unsigned idx;
890 unsigned type;
891 unsigned reg;
892 unsigned opcode;
893 int count;
894 unsigned one_reg_wr;
895};
896
897typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
898 struct radeon_cs_packet *pkt,
899 unsigned idx, unsigned reg);
900typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
901 struct radeon_cs_packet *pkt);
902
903
904/*
905 * AGP
906 */
907int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000908void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200909void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200910void radeon_agp_fini(struct radeon_device *rdev);
911
912
913/*
914 * Writeback
915 */
916struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100917 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200918 volatile uint32_t *wb;
919 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400920 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400921 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200922};
923
Alex Deucher724c80e2010-08-27 18:25:25 -0400924#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -0400925#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -0400926#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500927#define RADEON_WB_CP1_RPTR_OFFSET 1280
928#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -0400929#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -0400930#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -0500931#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Christian Königf2ba57b2013-04-08 12:41:29 +0200932#define R600_WB_UVD_RPTR_OFFSET 2560
Alex Deucherd0f8a852010-09-04 05:04:34 -0400933#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400934
Jerome Glissec93bb852009-07-13 21:04:08 +0200935/**
936 * struct radeon_pm - power management datas
937 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
938 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
939 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
940 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
941 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
942 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
943 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
944 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
945 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300946 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200947 * @needed_bandwidth: current bandwidth needs
948 *
949 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300950 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200951 * Equation between gpu/memory clock and available bandwidth is hw dependent
952 * (type of memory, bus size, efficiency, ...)
953 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400954
955enum radeon_pm_method {
956 PM_METHOD_PROFILE,
957 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100958};
Alex Deucherce8f5372010-05-07 15:10:16 -0400959
960enum radeon_dynpm_state {
961 DYNPM_STATE_DISABLED,
962 DYNPM_STATE_MINIMUM,
963 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000964 DYNPM_STATE_ACTIVE,
965 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400966};
967enum radeon_dynpm_action {
968 DYNPM_ACTION_NONE,
969 DYNPM_ACTION_MINIMUM,
970 DYNPM_ACTION_DOWNCLOCK,
971 DYNPM_ACTION_UPCLOCK,
972 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100973};
Alex Deucher56278a82009-12-28 13:58:44 -0500974
975enum radeon_voltage_type {
976 VOLTAGE_NONE = 0,
977 VOLTAGE_GPIO,
978 VOLTAGE_VDDC,
979 VOLTAGE_SW
980};
981
Alex Deucher0ec0e742009-12-23 13:21:58 -0500982enum radeon_pm_state_type {
983 POWER_STATE_TYPE_DEFAULT,
984 POWER_STATE_TYPE_POWERSAVE,
985 POWER_STATE_TYPE_BATTERY,
986 POWER_STATE_TYPE_BALANCED,
987 POWER_STATE_TYPE_PERFORMANCE,
988};
989
Alex Deucherce8f5372010-05-07 15:10:16 -0400990enum radeon_pm_profile_type {
991 PM_PROFILE_DEFAULT,
992 PM_PROFILE_AUTO,
993 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400994 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400995 PM_PROFILE_HIGH,
996};
997
998#define PM_PROFILE_DEFAULT_IDX 0
999#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001000#define PM_PROFILE_MID_SH_IDX 2
1001#define PM_PROFILE_HIGH_SH_IDX 3
1002#define PM_PROFILE_LOW_MH_IDX 4
1003#define PM_PROFILE_MID_MH_IDX 5
1004#define PM_PROFILE_HIGH_MH_IDX 6
1005#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001006
1007struct radeon_pm_profile {
1008 int dpms_off_ps_idx;
1009 int dpms_on_ps_idx;
1010 int dpms_off_cm_idx;
1011 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001012};
1013
Alex Deucher21a81222010-07-02 12:58:16 -04001014enum radeon_int_thermal_type {
1015 THERMAL_TYPE_NONE,
1016 THERMAL_TYPE_RV6XX,
1017 THERMAL_TYPE_RV770,
1018 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001019 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001020 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001021 THERMAL_TYPE_SI,
Alex Deucher21a81222010-07-02 12:58:16 -04001022};
1023
Alex Deucher56278a82009-12-28 13:58:44 -05001024struct radeon_voltage {
1025 enum radeon_voltage_type type;
1026 /* gpio voltage */
1027 struct radeon_gpio_rec gpio;
1028 u32 delay; /* delay in usec from voltage drop to sclk change */
1029 bool active_high; /* voltage drop is active when bit is high */
1030 /* VDDC voltage */
1031 u8 vddc_id; /* index into vddc voltage table */
1032 u8 vddci_id; /* index into vddci voltage table */
1033 bool vddci_enabled;
1034 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001035 u16 voltage;
1036 /* evergreen+ vddci */
1037 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001038};
1039
Alex Deucherd7311172010-05-03 01:13:14 -04001040/* clock mode flags */
1041#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1042
Alex Deucher56278a82009-12-28 13:58:44 -05001043struct radeon_pm_clock_info {
1044 /* memory clock */
1045 u32 mclk;
1046 /* engine clock */
1047 u32 sclk;
1048 /* voltage info */
1049 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001050 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001051 u32 flags;
1052};
1053
Alex Deuchera48b9b42010-04-22 14:03:55 -04001054/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001055#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001056
Alex Deucher56278a82009-12-28 13:58:44 -05001057struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001058 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001059 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001060 /* number of valid clock modes in this power state */
1061 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001062 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001063 /* standardized state flags */
1064 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001065 u32 misc; /* vbios specific flags */
1066 u32 misc2; /* vbios specific flags */
1067 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001068};
1069
Rafał Miłecki27459322010-02-11 22:16:36 +00001070/*
1071 * Some modes are overclocked by very low value, accept them
1072 */
1073#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1074
Jerome Glissec93bb852009-07-13 21:04:08 +02001075struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001076 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001077 /* write locked while reprogramming mclk */
1078 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001079 u32 active_crtcs;
1080 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001081 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001082 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001083 fixed20_12 max_bandwidth;
1084 fixed20_12 igp_sideport_mclk;
1085 fixed20_12 igp_system_mclk;
1086 fixed20_12 igp_ht_link_clk;
1087 fixed20_12 igp_ht_link_width;
1088 fixed20_12 k8_bandwidth;
1089 fixed20_12 sideport_bandwidth;
1090 fixed20_12 ht_bandwidth;
1091 fixed20_12 core_bandwidth;
1092 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001093 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001094 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001095 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001096 /* number of valid power states */
1097 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001098 int current_power_state_index;
1099 int current_clock_mode_index;
1100 int requested_power_state_index;
1101 int requested_clock_mode_index;
1102 int default_power_state_index;
1103 u32 current_sclk;
1104 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001105 u16 current_vddc;
1106 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001107 u32 default_sclk;
1108 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001109 u16 default_vddc;
1110 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001111 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001112 /* selected pm method */
1113 enum radeon_pm_method pm_method;
1114 /* dynpm power management */
1115 struct delayed_work dynpm_idle_work;
1116 enum radeon_dynpm_state dynpm_state;
1117 enum radeon_dynpm_action dynpm_planned_action;
1118 unsigned long dynpm_action_timeout;
1119 bool dynpm_can_upclock;
1120 bool dynpm_can_downclock;
1121 /* profile-based power management */
1122 enum radeon_pm_profile_type profile;
1123 int profile_index;
1124 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001125 /* internal thermal controller on rv6xx+ */
1126 enum radeon_int_thermal_type int_thermal_type;
1127 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +02001128};
1129
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001130int radeon_pm_get_type_index(struct radeon_device *rdev,
1131 enum radeon_pm_state_type ps_type,
1132 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001133/*
1134 * UVD
1135 */
1136#define RADEON_MAX_UVD_HANDLES 10
1137#define RADEON_UVD_STACK_SIZE (1024*1024)
1138#define RADEON_UVD_HEAP_SIZE (1024*1024)
1139
1140struct radeon_uvd {
1141 struct radeon_bo *vcpu_bo;
1142 void *cpu_addr;
1143 uint64_t gpu_addr;
1144 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1145 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
1146};
1147
1148int radeon_uvd_init(struct radeon_device *rdev);
1149void radeon_uvd_fini(struct radeon_device *rdev);
1150int radeon_uvd_suspend(struct radeon_device *rdev);
1151int radeon_uvd_resume(struct radeon_device *rdev);
1152int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1153 uint32_t handle, struct radeon_fence **fence);
1154int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1155 uint32_t handle, struct radeon_fence **fence);
1156void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1157void radeon_uvd_free_handles(struct radeon_device *rdev,
1158 struct drm_file *filp);
1159int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001160
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001161struct r600_audio {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001162 int channels;
1163 int rate;
1164 int bits_per_sample;
1165 u8 status_bits;
1166 u8 category_code;
1167};
1168
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001169/*
1170 * Benchmarking
1171 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001172void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001173
1174
1175/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001176 * Testing
1177 */
1178void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001179void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001180 struct radeon_ring *cpA,
1181 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001182void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001183
1184
1185/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001186 * Debugfs
1187 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001188struct radeon_debugfs {
1189 struct drm_info_list *files;
1190 unsigned num_files;
1191};
1192
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001193int radeon_debugfs_add_files(struct radeon_device *rdev,
1194 struct drm_info_list *files,
1195 unsigned nfiles);
1196int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001197
1198
1199/*
1200 * ASIC specific functions.
1201 */
1202struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001203 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001204 void (*fini)(struct radeon_device *rdev);
1205 int (*resume)(struct radeon_device *rdev);
1206 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001207 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001208 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001209 /* ioctl hw specific callback. Some hw might want to perform special
1210 * operation on specific ioctl. For instance on wait idle some hw
1211 * might want to perform and HDP flush through MMIO as it seems that
1212 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1213 * through ring.
1214 */
1215 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1216 /* check if 3D engine is idle */
1217 bool (*gui_idle)(struct radeon_device *rdev);
1218 /* wait for mc_idle */
1219 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001220 /* get the reference clock */
1221 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001222 /* get the gpu clock counter */
1223 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001224 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001225 struct {
1226 void (*tlb_flush)(struct radeon_device *rdev);
1227 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1228 } gart;
Christian König05b07142012-08-06 20:21:10 +02001229 struct {
1230 int (*init)(struct radeon_device *rdev);
1231 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001232
1233 u32 pt_ring_index;
Alex Deucher43f12142013-02-01 17:32:42 +01001234 void (*set_page)(struct radeon_device *rdev,
1235 struct radeon_ib *ib,
1236 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001237 uint64_t addr, unsigned count,
1238 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001239 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001240 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001241 struct {
1242 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001243 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001244 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001245 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001246 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001247 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001248 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1249 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1250 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001251 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Alex Deucher498522b2012-10-02 14:43:38 -04001252 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Christian König4c87bc22011-10-19 19:02:21 +02001253 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001254 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001255 struct {
1256 int (*set)(struct radeon_device *rdev);
1257 int (*process)(struct radeon_device *rdev);
1258 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001259 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001260 struct {
1261 /* display watermarks */
1262 void (*bandwidth_update)(struct radeon_device *rdev);
1263 /* get frame count */
1264 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1265 /* wait for vblank */
1266 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001267 /* set backlight level */
1268 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001269 /* get backlight level */
1270 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001271 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001272 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001273 struct {
1274 int (*blit)(struct radeon_device *rdev,
1275 uint64_t src_offset,
1276 uint64_t dst_offset,
1277 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001278 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001279 u32 blit_ring_index;
1280 int (*dma)(struct radeon_device *rdev,
1281 uint64_t src_offset,
1282 uint64_t dst_offset,
1283 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001284 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001285 u32 dma_ring_index;
1286 /* method used for bo copy */
1287 int (*copy)(struct radeon_device *rdev,
1288 uint64_t src_offset,
1289 uint64_t dst_offset,
1290 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001291 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001292 /* ring used for bo copies */
1293 u32 copy_ring_index;
1294 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001295 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001296 struct {
1297 int (*set_reg)(struct radeon_device *rdev, int reg,
1298 uint32_t tiling_flags, uint32_t pitch,
1299 uint32_t offset, uint32_t obj_size);
1300 void (*clear_reg)(struct radeon_device *rdev, int reg);
1301 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001302 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001303 struct {
1304 void (*init)(struct radeon_device *rdev);
1305 void (*fini)(struct radeon_device *rdev);
1306 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1307 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1308 } hpd;
Alex Deucherce8f5372010-05-07 15:10:16 -04001309 /* power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001310 struct {
1311 void (*misc)(struct radeon_device *rdev);
1312 void (*prepare)(struct radeon_device *rdev);
1313 void (*finish)(struct radeon_device *rdev);
1314 void (*init_profile)(struct radeon_device *rdev);
1315 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001316 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1317 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1318 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1319 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1320 int (*get_pcie_lanes)(struct radeon_device *rdev);
1321 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1322 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001323 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deuchera02fa392012-02-23 17:53:41 -05001324 } pm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001325 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001326 struct {
1327 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1328 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1329 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1330 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001331};
1332
Jerome Glisse21f9a432009-09-11 15:55:33 +02001333/*
1334 * Asic structures
1335 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001336struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001337 const unsigned *reg_safe_bm;
1338 unsigned reg_safe_bm_size;
1339 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001340};
1341
Jerome Glisse21f9a432009-09-11 15:55:33 +02001342struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001343 const unsigned *reg_safe_bm;
1344 unsigned reg_safe_bm_size;
1345 u32 resync_scratch;
1346 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001347};
1348
1349struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001350 unsigned max_pipes;
1351 unsigned max_tile_pipes;
1352 unsigned max_simds;
1353 unsigned max_backends;
1354 unsigned max_gprs;
1355 unsigned max_threads;
1356 unsigned max_stack_entries;
1357 unsigned max_hw_contexts;
1358 unsigned max_gs_threads;
1359 unsigned sx_max_export_size;
1360 unsigned sx_max_export_pos_size;
1361 unsigned sx_max_export_smx_size;
1362 unsigned sq_num_cf_insts;
1363 unsigned tiling_nbanks;
1364 unsigned tiling_npipes;
1365 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001366 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001367 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001368};
1369
1370struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001371 unsigned max_pipes;
1372 unsigned max_tile_pipes;
1373 unsigned max_simds;
1374 unsigned max_backends;
1375 unsigned max_gprs;
1376 unsigned max_threads;
1377 unsigned max_stack_entries;
1378 unsigned max_hw_contexts;
1379 unsigned max_gs_threads;
1380 unsigned sx_max_export_size;
1381 unsigned sx_max_export_pos_size;
1382 unsigned sx_max_export_smx_size;
1383 unsigned sq_num_cf_insts;
1384 unsigned sx_num_of_sets;
1385 unsigned sc_prim_fifo_size;
1386 unsigned sc_hiz_tile_fifo_size;
1387 unsigned sc_earlyz_tile_fifo_fize;
1388 unsigned tiling_nbanks;
1389 unsigned tiling_npipes;
1390 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001391 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001392 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001393};
1394
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001395struct evergreen_asic {
1396 unsigned num_ses;
1397 unsigned max_pipes;
1398 unsigned max_tile_pipes;
1399 unsigned max_simds;
1400 unsigned max_backends;
1401 unsigned max_gprs;
1402 unsigned max_threads;
1403 unsigned max_stack_entries;
1404 unsigned max_hw_contexts;
1405 unsigned max_gs_threads;
1406 unsigned sx_max_export_size;
1407 unsigned sx_max_export_pos_size;
1408 unsigned sx_max_export_smx_size;
1409 unsigned sq_num_cf_insts;
1410 unsigned sx_num_of_sets;
1411 unsigned sc_prim_fifo_size;
1412 unsigned sc_hiz_tile_fifo_size;
1413 unsigned sc_earlyz_tile_fifo_size;
1414 unsigned tiling_nbanks;
1415 unsigned tiling_npipes;
1416 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001417 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001418 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001419};
1420
Alex Deucherfecf1d02011-03-02 20:07:29 -05001421struct cayman_asic {
1422 unsigned max_shader_engines;
1423 unsigned max_pipes_per_simd;
1424 unsigned max_tile_pipes;
1425 unsigned max_simds_per_se;
1426 unsigned max_backends_per_se;
1427 unsigned max_texture_channel_caches;
1428 unsigned max_gprs;
1429 unsigned max_threads;
1430 unsigned max_gs_threads;
1431 unsigned max_stack_entries;
1432 unsigned sx_num_of_sets;
1433 unsigned sx_max_export_size;
1434 unsigned sx_max_export_pos_size;
1435 unsigned sx_max_export_smx_size;
1436 unsigned max_hw_contexts;
1437 unsigned sq_num_cf_insts;
1438 unsigned sc_prim_fifo_size;
1439 unsigned sc_hiz_tile_fifo_size;
1440 unsigned sc_earlyz_tile_fifo_size;
1441
1442 unsigned num_shader_engines;
1443 unsigned num_shader_pipes_per_simd;
1444 unsigned num_tile_pipes;
1445 unsigned num_simds_per_se;
1446 unsigned num_backends_per_se;
1447 unsigned backend_disable_mask_per_asic;
1448 unsigned backend_map;
1449 unsigned num_texture_channel_caches;
1450 unsigned mem_max_burst_length_bytes;
1451 unsigned mem_row_size_in_kb;
1452 unsigned shader_engine_tile_size;
1453 unsigned num_gpus;
1454 unsigned multi_gpu_tile_size;
1455
1456 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001457};
1458
Alex Deucher0a96d722012-03-20 17:18:11 -04001459struct si_asic {
1460 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001461 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001462 unsigned max_cu_per_sh;
1463 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001464 unsigned max_backends_per_se;
1465 unsigned max_texture_channel_caches;
1466 unsigned max_gprs;
1467 unsigned max_gs_threads;
1468 unsigned max_hw_contexts;
1469 unsigned sc_prim_fifo_size_frontend;
1470 unsigned sc_prim_fifo_size_backend;
1471 unsigned sc_hiz_tile_fifo_size;
1472 unsigned sc_earlyz_tile_fifo_size;
1473
Alex Deucher0a96d722012-03-20 17:18:11 -04001474 unsigned num_tile_pipes;
1475 unsigned num_backends_per_se;
1476 unsigned backend_disable_mask_per_asic;
1477 unsigned backend_map;
1478 unsigned num_texture_channel_caches;
1479 unsigned mem_max_burst_length_bytes;
1480 unsigned mem_row_size_in_kb;
1481 unsigned shader_engine_tile_size;
1482 unsigned num_gpus;
1483 unsigned multi_gpu_tile_size;
1484
1485 unsigned tile_config;
Alex Deucher0a96d722012-03-20 17:18:11 -04001486};
1487
Jerome Glisse068a1172009-06-17 13:28:30 +02001488union radeon_asic_config {
1489 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001490 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001491 struct r600_asic r600;
1492 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001493 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001494 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001495 struct si_asic si;
Jerome Glisse068a1172009-06-17 13:28:30 +02001496};
1497
Daniel Vetter0a10c852010-03-11 21:19:14 +00001498/*
1499 * asic initizalization from radeon_asic.c
1500 */
1501void radeon_agp_disable(struct radeon_device *rdev);
1502int radeon_asic_init(struct radeon_device *rdev);
1503
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001504
1505/*
1506 * IOCTL.
1507 */
1508int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1509 struct drm_file *filp);
1510int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1511 struct drm_file *filp);
1512int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1513 struct drm_file *file_priv);
1514int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1515 struct drm_file *file_priv);
1516int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1517 struct drm_file *file_priv);
1518int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1519 struct drm_file *file_priv);
1520int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1521 struct drm_file *filp);
1522int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1523 struct drm_file *filp);
1524int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1525 struct drm_file *filp);
1526int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1527 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001528int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1529 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001530int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001531int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1532 struct drm_file *filp);
1533int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1534 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001535
Alex Deucher16cdf042011-10-28 10:30:02 -04001536/* VRAM scratch page for HDP bug, default vram page */
1537struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001538 struct radeon_bo *robj;
1539 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001540 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001541};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001542
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001543/*
1544 * ACPI
1545 */
1546struct radeon_atif_notification_cfg {
1547 bool enabled;
1548 int command_code;
1549};
1550
1551struct radeon_atif_notifications {
1552 bool display_switch;
1553 bool expansion_mode_change;
1554 bool thermal_state;
1555 bool forced_power_state;
1556 bool system_power_state;
1557 bool display_conf_change;
1558 bool px_gfx_switch;
1559 bool brightness_change;
1560 bool dgpu_display_event;
1561};
1562
1563struct radeon_atif_functions {
1564 bool system_params;
1565 bool sbios_requests;
1566 bool select_active_disp;
1567 bool lid_state;
1568 bool get_tv_standard;
1569 bool set_tv_standard;
1570 bool get_panel_expansion_mode;
1571 bool set_panel_expansion_mode;
1572 bool temperature_change;
1573 bool graphics_device_types;
1574};
1575
1576struct radeon_atif {
1577 struct radeon_atif_notifications notifications;
1578 struct radeon_atif_functions functions;
1579 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001580 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001581};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001582
Alex Deuchere3a15922012-08-16 11:13:43 -04001583struct radeon_atcs_functions {
1584 bool get_ext_state;
1585 bool pcie_perf_req;
1586 bool pcie_dev_rdy;
1587 bool pcie_bus_width;
1588};
1589
1590struct radeon_atcs {
1591 struct radeon_atcs_functions functions;
1592};
1593
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001594/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001595 * Core structure, functions and helpers.
1596 */
1597typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1598typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1599
1600struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001601 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001602 struct drm_device *ddev;
1603 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04001604 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001605 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001606 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001607 enum radeon_family family;
1608 unsigned long flags;
1609 int usec_timeout;
1610 enum radeon_pll_errata pll_errata;
1611 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001612 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001613 int disp_priority;
1614 /* BIOS */
1615 uint8_t *bios;
1616 bool is_atom_bios;
1617 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001618 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001619 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001620 resource_size_t rmmio_base;
1621 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01001622 /* protects concurrent MM_INDEX/DATA based register access */
1623 spinlock_t mmio_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001624 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001625 radeon_rreg_t mc_rreg;
1626 radeon_wreg_t mc_wreg;
1627 radeon_rreg_t pll_rreg;
1628 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001629 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001630 radeon_rreg_t pciep_rreg;
1631 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001632 /* io port */
1633 void __iomem *rio_mem;
1634 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001635 struct radeon_clock clock;
1636 struct radeon_mc mc;
1637 struct radeon_gart gart;
1638 struct radeon_mode_info mode_info;
1639 struct radeon_scratch scratch;
1640 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001641 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02001642 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02001643 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02001644 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02001645 bool ib_pool_ready;
1646 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001647 struct radeon_irq irq;
1648 struct radeon_asic *asic;
1649 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001650 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02001651 struct radeon_uvd uvd;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001652 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001653 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001654 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001655 bool shutdown;
1656 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001657 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001658 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04001659 bool fastfb_working; /* IGP feature*/
Dave Airliee024e112009-06-24 09:48:08 +10001660 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001661 const struct firmware *me_fw; /* all family ME firmware */
1662 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001663 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001664 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04001665 const struct firmware *ce_fw; /* SI CE firmware */
Christian Königf2ba57b2013-04-08 12:41:29 +02001666 const struct firmware *uvd_fw; /* UVD firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001667 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001668 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001669 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001670 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher347e7592012-03-20 17:18:21 -04001671 struct si_rlc rlc;
Alex Deucherd4877cf2009-12-04 16:56:37 -05001672 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04001673 struct work_struct audio_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001674 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001675 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Rafał Miłecki3299de92012-05-14 21:25:57 +02001676 bool audio_enabled;
1677 struct r600_audio audio_status; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04001678 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001679 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001680 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001681 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001682 /* i2c buses */
1683 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001684 /* debugfs */
1685 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1686 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001687 /* virtual memory */
1688 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02001689 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001690 /* ACPI interface */
1691 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04001692 struct radeon_atcs atcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001693};
1694
1695int radeon_device_init(struct radeon_device *rdev,
1696 struct drm_device *ddev,
1697 struct pci_dev *pdev,
1698 uint32_t flags);
1699void radeon_device_fini(struct radeon_device *rdev);
1700int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1701
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001702uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
1703 bool always_indirect);
1704void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
1705 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07001706u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1707void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001708
Jerome Glisse4c788672009-11-20 14:29:23 +01001709/*
1710 * Cast helper
1711 */
1712#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001713
1714/*
1715 * Registers read & write functions.
1716 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001717#define RREG8(reg) readb((rdev->rmmio) + (reg))
1718#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1719#define RREG16(reg) readw((rdev->rmmio) + (reg))
1720#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001721#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
1722#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
1723#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
1724#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
1725#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001726#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1727#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1728#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1729#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1730#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1731#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001732#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1733#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001734#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1735#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001736#define WREG32_P(reg, val, mask) \
1737 do { \
1738 uint32_t tmp_ = RREG32(reg); \
1739 tmp_ &= (mask); \
1740 tmp_ |= ((val) & ~(mask)); \
1741 WREG32(reg, tmp_); \
1742 } while (0)
1743#define WREG32_PLL_P(reg, val, mask) \
1744 do { \
1745 uint32_t tmp_ = RREG32_PLL(reg); \
1746 tmp_ &= (mask); \
1747 tmp_ |= ((val) & ~(mask)); \
1748 WREG32_PLL(reg, tmp_); \
1749 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001750#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04001751#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1752#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001753
Dave Airliede1b2892009-08-12 18:43:14 +10001754/*
1755 * Indirect registers accessor
1756 */
1757static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1758{
1759 uint32_t r;
1760
1761 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1762 r = RREG32(RADEON_PCIE_DATA);
1763 return r;
1764}
1765
1766static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1767{
1768 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1769 WREG32(RADEON_PCIE_DATA, (v));
1770}
1771
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001772void r100_pll_errata_after_index(struct radeon_device *rdev);
1773
1774
1775/*
1776 * ASICs helpers.
1777 */
Dave Airlieb995e432009-07-14 02:02:32 +10001778#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1779 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001780#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1781 (rdev->family == CHIP_RV200) || \
1782 (rdev->family == CHIP_RS100) || \
1783 (rdev->family == CHIP_RS200) || \
1784 (rdev->family == CHIP_RV250) || \
1785 (rdev->family == CHIP_RV280) || \
1786 (rdev->family == CHIP_RS300))
1787#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1788 (rdev->family == CHIP_RV350) || \
1789 (rdev->family == CHIP_R350) || \
1790 (rdev->family == CHIP_RV380) || \
1791 (rdev->family == CHIP_R420) || \
1792 (rdev->family == CHIP_R423) || \
1793 (rdev->family == CHIP_RV410) || \
1794 (rdev->family == CHIP_RS400) || \
1795 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001796#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1797 (rdev->ddev->pdev->device == 0x9443) || \
1798 (rdev->ddev->pdev->device == 0x944B) || \
1799 (rdev->ddev->pdev->device == 0x9506) || \
1800 (rdev->ddev->pdev->device == 0x9509) || \
1801 (rdev->ddev->pdev->device == 0x950F) || \
1802 (rdev->ddev->pdev->device == 0x689C) || \
1803 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001804#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001805#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1806 (rdev->family == CHIP_RS690) || \
1807 (rdev->family == CHIP_RS740) || \
1808 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001809#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1810#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001811#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001812#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1813 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001814#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04001815#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1816#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1817 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05001818#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001819
1820/*
1821 * BIOS helpers.
1822 */
1823#define RBIOS8(i) (rdev->bios[i])
1824#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1825#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1826
1827int radeon_combios_init(struct radeon_device *rdev);
1828void radeon_combios_fini(struct radeon_device *rdev);
1829int radeon_atombios_init(struct radeon_device *rdev);
1830void radeon_atombios_fini(struct radeon_device *rdev);
1831
1832
1833/*
1834 * RING helpers.
1835 */
Andi Kleence580fa2011-10-13 16:08:47 -07001836#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02001837static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001838{
Christian Könige32eb502011-10-23 12:56:27 +02001839 ring->ring[ring->wptr++] = v;
1840 ring->wptr &= ring->ptr_mask;
1841 ring->count_dw--;
1842 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001843}
Andi Kleence580fa2011-10-13 16:08:47 -07001844#else
1845/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02001846void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001847#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001848
1849/*
1850 * ASICs macro.
1851 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001852#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001853#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1854#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1855#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01001856#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001857#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001858#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05001859#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1860#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02001861#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
1862#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01001863#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucherf7128122012-02-23 17:53:45 -05001864#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1865#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1866#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02001867#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05001868#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02001869#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Alex Deucher498522b2012-10-02 14:43:38 -04001870#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001871#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1872#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001873#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001874#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04001875#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Christian König4c87bc22011-10-19 19:02:21 +02001876#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1877#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05001878#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1879#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1880#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1881#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1882#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1883#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05001884#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1885#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1886#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1887#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1888#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1889#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1890#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02001891#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001892#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1893#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001894#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05001895#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1896#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1897#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1898#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001899#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05001900#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1901#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1902#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1903#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1904#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04001905#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
1906#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
1907#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
1908#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
1909#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05001910#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05001911#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001912
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001913/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001914/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001915extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05001916extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001917extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001918extern int radeon_modeset_init(struct radeon_device *rdev);
1919extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001920extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001921extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001922extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001923extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001924extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001925extern void radeon_wb_fini(struct radeon_device *rdev);
1926extern int radeon_wb_init(struct radeon_device *rdev);
1927extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001928extern void radeon_surface_init(struct radeon_device *rdev);
1929extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001930extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001931extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001932extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001933extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001934extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1935extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001936extern int radeon_resume_kms(struct drm_device *dev);
1937extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001938extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001939
Daniel Vetter3574dda2011-02-18 17:59:19 +01001940/*
Jerome Glisse721604a2012-01-05 22:11:05 -05001941 * vm
1942 */
1943int radeon_vm_manager_init(struct radeon_device *rdev);
1944void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02001945void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05001946void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02001947int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02001948void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02001949struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
1950 struct radeon_vm *vm, int ring);
1951void radeon_vm_fence(struct radeon_device *rdev,
1952 struct radeon_vm *vm,
1953 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02001954uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05001955int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1956 struct radeon_vm *vm,
1957 struct radeon_bo *bo,
1958 struct ttm_mem_reg *mem);
1959void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1960 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02001961struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
1962 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02001963struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
1964 struct radeon_vm *vm,
1965 struct radeon_bo *bo);
1966int radeon_vm_bo_set_addr(struct radeon_device *rdev,
1967 struct radeon_bo_va *bo_va,
1968 uint64_t offset,
1969 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05001970int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02001971 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05001972
Alex Deucherf122c612012-03-30 08:59:57 -04001973/* audio */
1974void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05001975
1976/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001977 * R600 vram scratch functions
1978 */
1979int r600_vram_scratch_init(struct radeon_device *rdev);
1980void r600_vram_scratch_fini(struct radeon_device *rdev);
1981
1982/*
Jerome Glisse285484e2011-12-16 17:03:42 -05001983 * r600 cs checking helper
1984 */
1985unsigned r600_mip_minify(unsigned size, unsigned level);
1986bool r600_fmt_is_valid_color(u32 format);
1987bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1988int r600_fmt_get_blocksize(u32 format);
1989int r600_fmt_get_nblocksx(u32 format, u32 w);
1990int r600_fmt_get_nblocksy(u32 format, u32 h);
1991
1992/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01001993 * r600 functions used by radeon_encoder.c
1994 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02001995struct radeon_hdmi_acr {
1996 u32 clock;
1997
1998 int n_32khz;
1999 int cts_32khz;
2000
2001 int n_44_1khz;
2002 int cts_44_1khz;
2003
2004 int n_48khz;
2005 int cts_48khz;
2006
2007};
2008
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002009extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2010
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00002011extern void r600_hdmi_enable(struct drm_encoder *encoder);
2012extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002013extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucher416a2bd2012-05-31 19:00:25 -04002014extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2015 u32 tiling_pipe_num,
2016 u32 max_rb_num,
2017 u32 total_max_rb_num,
2018 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002019
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002020/*
2021 * evergreen functions used by radeon_encoder.c
2022 */
2023
2024extern void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
2025
Alex Deucher0af62b02011-01-06 21:19:31 -05002026extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002027extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002028
Alex Deucherc4917072012-07-31 17:14:35 -04002029/* radeon_acpi.c */
2030#if defined(CONFIG_ACPI)
2031extern int radeon_acpi_init(struct radeon_device *rdev);
2032extern void radeon_acpi_fini(struct radeon_device *rdev);
2033#else
2034static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2035static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2036#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002037
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002038int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2039 struct radeon_cs_packet *pkt,
2040 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002041bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002042void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2043 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002044int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2045 struct radeon_cs_reloc **cs_reloc,
2046 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002047int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2048 uint32_t *vline_start_end,
2049 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002050
Jerome Glisse4c788672009-11-20 14:29:23 +01002051#include "radeon_object.h"
2052
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002053#endif