blob: 29037e0e38b0a63e7c13d444f34bc7bca29a4114 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Zhenyu Wang036a4a72009-06-08 14:40:19 +080039/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010040static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050041ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080042{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000043 if ((dev_priv->irq_mask & mask) != 0) {
44 dev_priv->irq_mask &= ~mask;
45 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000046 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080047 }
48}
49
50static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050051ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080052{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000053 if ((dev_priv->irq_mask & mask) != mask) {
54 dev_priv->irq_mask |= mask;
55 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000056 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080057 }
58}
59
Keith Packard7c463582008-11-04 02:03:27 -080060void
61i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
62{
63 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080065
66 dev_priv->pipestat[pipe] |= mask;
67 /* Enable the interrupt, clear any pending status */
68 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000069 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080070 }
71}
72
73void
74i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
75{
76 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080078
79 dev_priv->pipestat[pipe] &= ~mask;
80 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000081 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080082 }
83}
84
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100085/**
Zhao Yakui01c66882009-10-28 05:10:00 +000086 * intel_enable_asle - enable ASLE interrupt for OpRegion
87 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000088void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000089{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000090 drm_i915_private_t *dev_priv = dev->dev_private;
91 unsigned long irqflags;
92
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070093 /* FIXME: opregion/asle for VLV */
94 if (IS_VALLEYVIEW(dev))
95 return;
96
Chris Wilson1ec14ad2010-12-04 11:30:53 +000097 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000098
Eric Anholtc619eed2010-01-28 16:45:52 -080099 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500100 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800101 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000102 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700103 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100104 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800105 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700106 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800107 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000108
109 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000110}
111
112/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700113 * i915_pipe_enabled - check if a pipe is enabled
114 * @dev: DRM device
115 * @pipe: pipe to check
116 *
117 * Reading certain registers when the pipe is disabled can hang the chip.
118 * Use this routine to make sure the PLL is running and the pipe is active
119 * before reading such registers if unsure.
120 */
121static int
122i915_pipe_enabled(struct drm_device *dev, int pipe)
123{
124 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200125 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
126 pipe);
127
128 return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700129}
130
Keith Packard42f52ef2008-10-18 19:39:29 -0700131/* Called from drm generic code, passed a 'crtc', which
132 * we use as a pipe index
133 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700134static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700135{
136 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
137 unsigned long high_frame;
138 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100139 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700140
141 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800142 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800143 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700144 return 0;
145 }
146
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800147 high_frame = PIPEFRAME(pipe);
148 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100149
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150 /*
151 * High & low register fields aren't synchronized, so make sure
152 * we get a low value that's stable across two reads of the high
153 * register.
154 */
155 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100156 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
157 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
158 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700159 } while (high1 != high2);
160
Chris Wilson5eddb702010-09-11 13:48:45 +0100161 high1 >>= PIPE_FRAME_HIGH_SHIFT;
162 low >>= PIPE_FRAME_LOW_SHIFT;
163 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700164}
165
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700166static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800169 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800170
171 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800172 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800173 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800174 return 0;
175 }
176
177 return I915_READ(reg);
178}
179
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700180static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100181 int *vpos, int *hpos)
182{
183 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
184 u32 vbl = 0, position = 0;
185 int vbl_start, vbl_end, htotal, vtotal;
186 bool in_vbl = true;
187 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200188 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
189 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100190
191 if (!i915_pipe_enabled(dev, pipe)) {
192 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800193 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100194 return 0;
195 }
196
197 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200198 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100199
200 if (INTEL_INFO(dev)->gen >= 4) {
201 /* No obvious pixelcount register. Only query vertical
202 * scanout position from Display scan line register.
203 */
204 position = I915_READ(PIPEDSL(pipe));
205
206 /* Decode into vertical scanout position. Don't have
207 * horizontal scanout position.
208 */
209 *vpos = position & 0x1fff;
210 *hpos = 0;
211 } else {
212 /* Have access to pixelcount since start of frame.
213 * We can split this into vertical and horizontal
214 * scanout position.
215 */
216 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
217
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200218 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100219 *vpos = position / htotal;
220 *hpos = position - (*vpos * htotal);
221 }
222
223 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200224 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100225
226 /* Test position against vblank region. */
227 vbl_start = vbl & 0x1fff;
228 vbl_end = (vbl >> 16) & 0x1fff;
229
230 if ((*vpos < vbl_start) || (*vpos > vbl_end))
231 in_vbl = false;
232
233 /* Inside "upper part" of vblank area? Apply corrective offset: */
234 if (in_vbl && (*vpos >= vbl_start))
235 *vpos = *vpos - vtotal;
236
237 /* Readouts valid? */
238 if (vbl > 0)
239 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
240
241 /* In vblank? */
242 if (in_vbl)
243 ret |= DRM_SCANOUTPOS_INVBL;
244
245 return ret;
246}
247
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700248static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100249 int *max_error,
250 struct timeval *vblank_time,
251 unsigned flags)
252{
Chris Wilson4041b852011-01-22 10:07:56 +0000253 struct drm_i915_private *dev_priv = dev->dev_private;
254 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100255
Chris Wilson4041b852011-01-22 10:07:56 +0000256 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
257 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100258 return -EINVAL;
259 }
260
261 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000262 crtc = intel_get_crtc_for_pipe(dev, pipe);
263 if (crtc == NULL) {
264 DRM_ERROR("Invalid crtc %d\n", pipe);
265 return -EINVAL;
266 }
267
268 if (!crtc->enabled) {
269 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
270 return -EBUSY;
271 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100272
273 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000274 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
275 vblank_time, flags,
276 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277}
278
Jesse Barnes5ca58282009-03-31 14:11:15 -0700279/*
280 * Handle hotplug events outside the interrupt handler proper.
281 */
282static void i915_hotplug_work_func(struct work_struct *work)
283{
284 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
285 hotplug_work);
286 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700287 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100288 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700289
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100290 /* HPD irq before everything is fully set up. */
291 if (!dev_priv->enable_hotplug_processing)
292 return;
293
Keith Packarda65e34c2011-07-25 10:04:56 -0700294 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800295 DRM_DEBUG_KMS("running encoder hotplug functions\n");
296
Chris Wilson4ef69c72010-09-09 15:14:28 +0100297 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
298 if (encoder->hot_plug)
299 encoder->hot_plug(encoder);
300
Keith Packard40ee3382011-07-28 15:31:19 -0700301 mutex_unlock(&mode_config->mutex);
302
Jesse Barnes5ca58282009-03-31 14:11:15 -0700303 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000304 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700305}
306
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200307static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800308{
309 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000310 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200311 u8 new_delay;
312 unsigned long flags;
313
314 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800315
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200316 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
317
Daniel Vetter20e4d402012-08-08 23:35:39 +0200318 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200319
Jesse Barnes7648fa92010-05-20 14:28:11 -0700320 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000321 busy_up = I915_READ(RCPREVBSYTUPAVG);
322 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800323 max_avg = I915_READ(RCBMAXAVG);
324 min_avg = I915_READ(RCBMINAVG);
325
326 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000327 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200328 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
329 new_delay = dev_priv->ips.cur_delay - 1;
330 if (new_delay < dev_priv->ips.max_delay)
331 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000332 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200333 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
334 new_delay = dev_priv->ips.cur_delay + 1;
335 if (new_delay > dev_priv->ips.min_delay)
336 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800337 }
338
Jesse Barnes7648fa92010-05-20 14:28:11 -0700339 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200340 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800341
Daniel Vetter92703882012-08-09 16:46:01 +0200342 spin_unlock_irqrestore(&mchdev_lock, flags);
343
Jesse Barnesf97108d2010-01-29 11:27:07 -0800344 return;
345}
346
Chris Wilson549f7362010-10-19 11:19:32 +0100347static void notify_ring(struct drm_device *dev,
348 struct intel_ring_buffer *ring)
349{
350 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000351
Chris Wilson475553d2011-01-20 09:52:56 +0000352 if (ring->obj == NULL)
353 return;
354
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100355 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000356
Chris Wilson549f7362010-10-19 11:19:32 +0100357 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700358 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +0100359 dev_priv->gpu_error.hangcheck_count = 0;
360 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100361 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700362 }
Chris Wilson549f7362010-10-19 11:19:32 +0100363}
364
Ben Widawsky4912d042011-04-25 11:25:20 -0700365static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800366{
Ben Widawsky4912d042011-04-25 11:25:20 -0700367 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200368 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700369 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100370 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800371
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200372 spin_lock_irq(&dev_priv->rps.lock);
373 pm_iir = dev_priv->rps.pm_iir;
374 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700375 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200376 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200377 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700378
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100379 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800380 return;
381
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700382 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100383
384 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200385 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100386 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200387 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800388
Ben Widawsky79249632012-09-07 19:43:42 -0700389 /* sysfs frequency interfaces may have snuck in while servicing the
390 * interrupt
391 */
392 if (!(new_delay > dev_priv->rps.max_delay ||
393 new_delay < dev_priv->rps.min_delay)) {
394 gen6_set_rps(dev_priv->dev, new_delay);
395 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800396
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700397 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800398}
399
Ben Widawskye3689192012-05-25 16:56:22 -0700400
401/**
402 * ivybridge_parity_work - Workqueue called when a parity error interrupt
403 * occurred.
404 * @work: workqueue struct
405 *
406 * Doesn't actually do anything except notify userspace. As a consequence of
407 * this event, userspace should try to remap the bad rows since statistically
408 * it is likely the same row is more likely to go bad again.
409 */
410static void ivybridge_parity_work(struct work_struct *work)
411{
412 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100413 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700414 u32 error_status, row, bank, subbank;
415 char *parity_event[5];
416 uint32_t misccpctl;
417 unsigned long flags;
418
419 /* We must turn off DOP level clock gating to access the L3 registers.
420 * In order to prevent a get/put style interface, acquire struct mutex
421 * any time we access those registers.
422 */
423 mutex_lock(&dev_priv->dev->struct_mutex);
424
425 misccpctl = I915_READ(GEN7_MISCCPCTL);
426 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
427 POSTING_READ(GEN7_MISCCPCTL);
428
429 error_status = I915_READ(GEN7_L3CDERRST1);
430 row = GEN7_PARITY_ERROR_ROW(error_status);
431 bank = GEN7_PARITY_ERROR_BANK(error_status);
432 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
433
434 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
435 GEN7_L3CDERRST1_ENABLE);
436 POSTING_READ(GEN7_L3CDERRST1);
437
438 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
439
440 spin_lock_irqsave(&dev_priv->irq_lock, flags);
441 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
442 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
443 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
444
445 mutex_unlock(&dev_priv->dev->struct_mutex);
446
447 parity_event[0] = "L3_PARITY_ERROR=1";
448 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
449 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
450 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
451 parity_event[4] = NULL;
452
453 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
454 KOBJ_CHANGE, parity_event);
455
456 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
457 row, bank, subbank);
458
459 kfree(parity_event[3]);
460 kfree(parity_event[2]);
461 kfree(parity_event[1]);
462}
463
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200464static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700465{
466 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
467 unsigned long flags;
468
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700469 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700470 return;
471
472 spin_lock_irqsave(&dev_priv->irq_lock, flags);
473 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
474 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
475 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
476
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100477 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700478}
479
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200480static void snb_gt_irq_handler(struct drm_device *dev,
481 struct drm_i915_private *dev_priv,
482 u32 gt_iir)
483{
484
485 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
486 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
487 notify_ring(dev, &dev_priv->ring[RCS]);
488 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
489 notify_ring(dev, &dev_priv->ring[VCS]);
490 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
491 notify_ring(dev, &dev_priv->ring[BCS]);
492
493 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
494 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
495 GT_RENDER_CS_ERROR_INTERRUPT)) {
496 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
497 i915_handle_error(dev, false);
498 }
Ben Widawskye3689192012-05-25 16:56:22 -0700499
500 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
501 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200502}
503
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100504static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
505 u32 pm_iir)
506{
507 unsigned long flags;
508
509 /*
510 * IIR bits should never already be set because IMR should
511 * prevent an interrupt from being shown in IIR. The warning
512 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200513 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100514 * type is not a problem, it displays a problem in the logic.
515 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200516 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100517 */
518
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200519 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200520 dev_priv->rps.pm_iir |= pm_iir;
521 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100522 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200523 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100524
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200525 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100526}
527
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100528static void gmbus_irq_handler(struct drm_device *dev)
529{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100530 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
531
Daniel Vetter28c70f12012-12-01 13:53:45 +0100532 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100533}
534
Daniel Vetterce99c252012-12-01 13:53:47 +0100535static void dp_aux_irq_handler(struct drm_device *dev)
536{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100537 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
538
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100539 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100540}
541
Daniel Vetterff1f5252012-10-02 15:10:55 +0200542static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700543{
544 struct drm_device *dev = (struct drm_device *) arg;
545 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
546 u32 iir, gt_iir, pm_iir;
547 irqreturn_t ret = IRQ_NONE;
548 unsigned long irqflags;
549 int pipe;
550 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700551
552 atomic_inc(&dev_priv->irq_received);
553
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700554 while (true) {
555 iir = I915_READ(VLV_IIR);
556 gt_iir = I915_READ(GTIIR);
557 pm_iir = I915_READ(GEN6_PMIIR);
558
559 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
560 goto out;
561
562 ret = IRQ_HANDLED;
563
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200564 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700565
566 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
567 for_each_pipe(pipe) {
568 int reg = PIPESTAT(pipe);
569 pipe_stats[pipe] = I915_READ(reg);
570
571 /*
572 * Clear the PIPE*STAT regs before the IIR
573 */
574 if (pipe_stats[pipe] & 0x8000ffff) {
575 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
576 DRM_DEBUG_DRIVER("pipe %c underrun\n",
577 pipe_name(pipe));
578 I915_WRITE(reg, pipe_stats[pipe]);
579 }
580 }
581 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
582
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700583 for_each_pipe(pipe) {
584 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
585 drm_handle_vblank(dev, pipe);
586
587 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
588 intel_prepare_page_flip(dev, pipe);
589 intel_finish_page_flip(dev, pipe);
590 }
591 }
592
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700593 /* Consume port. Then clear IIR or we'll miss events */
594 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
595 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
596
597 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
598 hotplug_status);
599 if (hotplug_status & dev_priv->hotplug_supported_mask)
600 queue_work(dev_priv->wq,
601 &dev_priv->hotplug_work);
602
603 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
604 I915_READ(PORT_HOTPLUG_STAT);
605 }
606
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100607 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
608 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700609
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100610 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
611 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700612
613 I915_WRITE(GTIIR, gt_iir);
614 I915_WRITE(GEN6_PMIIR, pm_iir);
615 I915_WRITE(VLV_IIR, iir);
616 }
617
618out:
619 return ret;
620}
621
Adam Jackson23e81d62012-06-06 15:45:44 -0400622static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800623{
624 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800625 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800626
Daniel Vetter76e43832012-10-12 20:14:05 +0200627 if (pch_iir & SDE_HOTPLUG_MASK)
628 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
629
Jesse Barnes776ad802011-01-04 15:09:39 -0800630 if (pch_iir & SDE_AUDIO_POWER_MASK)
631 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
632 (pch_iir & SDE_AUDIO_POWER_MASK) >>
633 SDE_AUDIO_POWER_SHIFT);
634
Daniel Vetterce99c252012-12-01 13:53:47 +0100635 if (pch_iir & SDE_AUX_MASK)
636 dp_aux_irq_handler(dev);
637
Jesse Barnes776ad802011-01-04 15:09:39 -0800638 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100639 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -0800640
641 if (pch_iir & SDE_AUDIO_HDCP_MASK)
642 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
643
644 if (pch_iir & SDE_AUDIO_TRANS_MASK)
645 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
646
647 if (pch_iir & SDE_POISON)
648 DRM_ERROR("PCH poison interrupt\n");
649
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800650 if (pch_iir & SDE_FDI_MASK)
651 for_each_pipe(pipe)
652 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
653 pipe_name(pipe),
654 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800655
656 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
657 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
658
659 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
660 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
661
662 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
663 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
664 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
665 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
666}
667
Adam Jackson23e81d62012-06-06 15:45:44 -0400668static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
669{
670 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
671 int pipe;
672
Daniel Vetter76e43832012-10-12 20:14:05 +0200673 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
674 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
675
Adam Jackson23e81d62012-06-06 15:45:44 -0400676 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
677 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
678 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
679 SDE_AUDIO_POWER_SHIFT_CPT);
680
681 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +0100682 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400683
684 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100685 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400686
687 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
688 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
689
690 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
691 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
692
693 if (pch_iir & SDE_FDI_MASK_CPT)
694 for_each_pipe(pipe)
695 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
696 pipe_name(pipe),
697 I915_READ(FDI_RX_IIR(pipe)));
698}
699
Daniel Vetterff1f5252012-10-02 15:10:55 +0200700static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700701{
702 struct drm_device *dev = (struct drm_device *) arg;
703 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100704 u32 de_iir, gt_iir, de_ier, pm_iir;
705 irqreturn_t ret = IRQ_NONE;
706 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700707
708 atomic_inc(&dev_priv->irq_received);
709
710 /* disable master interrupt before clearing iir */
711 de_ier = I915_READ(DEIER);
712 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100713
714 gt_iir = I915_READ(GTIIR);
715 if (gt_iir) {
716 snb_gt_irq_handler(dev, dev_priv, gt_iir);
717 I915_WRITE(GTIIR, gt_iir);
718 ret = IRQ_HANDLED;
719 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700720
721 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100722 if (de_iir) {
Daniel Vetterce99c252012-12-01 13:53:47 +0100723 if (de_iir & DE_AUX_CHANNEL_A_IVB)
724 dp_aux_irq_handler(dev);
725
Chris Wilson0e434062012-05-09 21:45:44 +0100726 if (de_iir & DE_GSE_IVB)
727 intel_opregion_gse_intr(dev);
728
729 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +0200730 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
731 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +0100732 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
733 intel_prepare_page_flip(dev, i);
734 intel_finish_page_flip_plane(dev, i);
735 }
Chris Wilson0e434062012-05-09 21:45:44 +0100736 }
737
738 /* check event from PCH */
739 if (de_iir & DE_PCH_EVENT_IVB) {
740 u32 pch_iir = I915_READ(SDEIIR);
741
Adam Jackson23e81d62012-06-06 15:45:44 -0400742 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100743
744 /* clear PCH hotplug event before clear CPU irq */
745 I915_WRITE(SDEIIR, pch_iir);
746 }
747
748 I915_WRITE(DEIIR, de_iir);
749 ret = IRQ_HANDLED;
750 }
751
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700752 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100753 if (pm_iir) {
754 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
755 gen6_queue_rps_work(dev_priv, pm_iir);
756 I915_WRITE(GEN6_PMIIR, pm_iir);
757 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700758 }
759
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700760 I915_WRITE(DEIER, de_ier);
761 POSTING_READ(DEIER);
762
763 return ret;
764}
765
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200766static void ilk_gt_irq_handler(struct drm_device *dev,
767 struct drm_i915_private *dev_priv,
768 u32 gt_iir)
769{
770 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
771 notify_ring(dev, &dev_priv->ring[RCS]);
772 if (gt_iir & GT_BSD_USER_INTERRUPT)
773 notify_ring(dev, &dev_priv->ring[VCS]);
774}
775
Daniel Vetterff1f5252012-10-02 15:10:55 +0200776static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800777{
Jesse Barnes46979952011-04-07 13:53:55 -0700778 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800779 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
780 int ret = IRQ_NONE;
Daniel Vetteracd15b62012-11-30 11:24:50 +0100781 u32 de_iir, gt_iir, de_ier, pm_iir;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100782
Jesse Barnes46979952011-04-07 13:53:55 -0700783 atomic_inc(&dev_priv->irq_received);
784
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000785 /* disable master interrupt before clearing iir */
786 de_ier = I915_READ(DEIER);
787 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000788 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000789
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800790 de_iir = I915_READ(DEIIR);
791 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800792 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800793
Daniel Vetteracd15b62012-11-30 11:24:50 +0100794 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800795 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800796
Zou Nan haic7c85102010-01-15 10:29:06 +0800797 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800798
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200799 if (IS_GEN5(dev))
800 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
801 else
802 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800803
Daniel Vetterce99c252012-12-01 13:53:47 +0100804 if (de_iir & DE_AUX_CHANNEL_A)
805 dp_aux_irq_handler(dev);
806
Zou Nan haic7c85102010-01-15 10:29:06 +0800807 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100808 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800809
Daniel Vetter74d44442012-10-02 17:54:35 +0200810 if (de_iir & DE_PIPEA_VBLANK)
811 drm_handle_vblank(dev, 0);
812
813 if (de_iir & DE_PIPEB_VBLANK)
814 drm_handle_vblank(dev, 1);
815
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800816 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800817 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100818 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800819 }
820
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800821 if (de_iir & DE_PLANEB_FLIP_DONE) {
822 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100823 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800824 }
Li Pengc062df62010-01-23 00:12:58 +0800825
Zou Nan haic7c85102010-01-15 10:29:06 +0800826 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800827 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +0100828 u32 pch_iir = I915_READ(SDEIIR);
829
Adam Jackson23e81d62012-06-06 15:45:44 -0400830 if (HAS_PCH_CPT(dev))
831 cpt_irq_handler(dev, pch_iir);
832 else
833 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +0100834
835 /* should clear PCH hotplug event before clear CPU irq */
836 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800837 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800838
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200839 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
840 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800841
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100842 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
843 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800844
Zou Nan haic7c85102010-01-15 10:29:06 +0800845 I915_WRITE(GTIIR, gt_iir);
846 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700847 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800848
849done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000850 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000851 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000852
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800853 return ret;
854}
855
Jesse Barnes8a905232009-07-11 16:48:03 -0400856/**
857 * i915_error_work_func - do process context error handling work
858 * @work: work struct
859 *
860 * Fire an error uevent so userspace can see that a hang or error
861 * was detected.
862 */
863static void i915_error_work_func(struct work_struct *work)
864{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100865 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
866 work);
867 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
868 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -0400869 struct drm_device *dev = dev_priv->dev;
Daniel Vetterf69061b2012-12-06 09:01:42 +0100870 struct intel_ring_buffer *ring;
Ben Gamarif316a422009-09-14 17:48:46 -0400871 char *error_event[] = { "ERROR=1", NULL };
872 char *reset_event[] = { "RESET=1", NULL };
873 char *reset_done_event[] = { "ERROR=0", NULL };
Daniel Vetterf69061b2012-12-06 09:01:42 +0100874 int i, ret;
Jesse Barnes8a905232009-07-11 16:48:03 -0400875
Ben Gamarif316a422009-09-14 17:48:46 -0400876 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400877
Daniel Vetter7db0ba22012-12-06 16:23:37 +0100878 /*
879 * Note that there's only one work item which does gpu resets, so we
880 * need not worry about concurrent gpu resets potentially incrementing
881 * error->reset_counter twice. We only need to take care of another
882 * racing irq/hangcheck declaring the gpu dead for a second time. A
883 * quick check for that is good enough: schedule_work ensures the
884 * correct ordering between hang detection and this work item, and since
885 * the reset in-progress bit is only ever set by code outside of this
886 * work we don't need to worry about any other races.
887 */
888 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100889 DRM_DEBUG_DRIVER("resetting chip\n");
Daniel Vetter7db0ba22012-12-06 16:23:37 +0100890 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
891 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100892
Daniel Vetterf69061b2012-12-06 09:01:42 +0100893 ret = i915_reset(dev);
894
895 if (ret == 0) {
896 /*
897 * After all the gem state is reset, increment the reset
898 * counter and wake up everyone waiting for the reset to
899 * complete.
900 *
901 * Since unlock operations are a one-sided barrier only,
902 * we need to insert a barrier here to order any seqno
903 * updates before
904 * the counter increment.
905 */
906 smp_mb__before_atomic_inc();
907 atomic_inc(&dev_priv->gpu_error.reset_counter);
908
909 kobject_uevent_env(&dev->primary->kdev.kobj,
910 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100911 } else {
912 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -0400913 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100914
Daniel Vetterf69061b2012-12-06 09:01:42 +0100915 for_each_ring(ring, dev_priv, i)
916 wake_up_all(&ring->irq_queue);
917
Ville Syrjälä96a02912013-02-18 19:08:49 +0200918 intel_display_handle_reset(dev);
919
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100920 wake_up_all(&dev_priv->gpu_error.reset_queue);
Ben Gamarif316a422009-09-14 17:48:46 -0400921 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400922}
923
Daniel Vetter85f9e502012-08-31 21:42:26 +0200924/* NB: please notice the memset */
925static void i915_get_extra_instdone(struct drm_device *dev,
926 uint32_t *instdone)
927{
928 struct drm_i915_private *dev_priv = dev->dev_private;
929 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
930
931 switch(INTEL_INFO(dev)->gen) {
932 case 2:
933 case 3:
934 instdone[0] = I915_READ(INSTDONE);
935 break;
936 case 4:
937 case 5:
938 case 6:
939 instdone[0] = I915_READ(INSTDONE_I965);
940 instdone[1] = I915_READ(INSTDONE1);
941 break;
942 default:
943 WARN_ONCE(1, "Unsupported platform\n");
944 case 7:
945 instdone[0] = I915_READ(GEN7_INSTDONE_1);
946 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
947 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
948 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
949 break;
950 }
951}
952
Chris Wilson3bd3c932010-08-19 08:19:30 +0100953#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000954static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000955i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000956 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000957{
958 struct drm_i915_error_object *dst;
Chris Wilson9da3da62012-06-01 15:20:22 +0100959 int i, count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100960 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000961
Chris Wilson05394f32010-11-08 19:18:58 +0000962 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000963 return NULL;
964
Chris Wilson9da3da62012-06-01 15:20:22 +0100965 count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000966
Chris Wilson9da3da62012-06-01 15:20:22 +0100967 dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000968 if (dst == NULL)
969 return NULL;
970
Chris Wilson05394f32010-11-08 19:18:58 +0000971 reloc_offset = src->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +0100972 for (i = 0; i < count; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700973 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100974 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700975
Chris Wilsone56660d2010-08-07 11:01:26 +0100976 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000977 if (d == NULL)
978 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100979
Andrew Morton788885a2010-05-11 14:07:05 -0700980 local_irq_save(flags);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800981 if (reloc_offset < dev_priv->gtt.mappable_end &&
Daniel Vetter74898d72012-02-15 23:50:22 +0100982 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100983 void __iomem *s;
984
985 /* Simply ignore tiling or any overlapping fence.
986 * It's part of the error state, and this hopefully
987 * captures what the GPU read.
988 */
989
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800990 s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson172975aa2011-12-14 13:57:25 +0100991 reloc_offset);
992 memcpy_fromio(d, s, PAGE_SIZE);
993 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +0000994 } else if (src->stolen) {
995 unsigned long offset;
996
997 offset = dev_priv->mm.stolen_base;
998 offset += src->stolen->start;
999 offset += i << PAGE_SHIFT;
1000
Daniel Vetter1a240d42012-11-29 22:18:51 +01001001 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +01001002 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +01001003 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +01001004 void *s;
1005
Chris Wilson9da3da62012-06-01 15:20:22 +01001006 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +01001007
Chris Wilson9da3da62012-06-01 15:20:22 +01001008 drm_clflush_pages(&page, 1);
1009
1010 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +01001011 memcpy(d, s, PAGE_SIZE);
1012 kunmap_atomic(s);
1013
Chris Wilson9da3da62012-06-01 15:20:22 +01001014 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +01001015 }
Andrew Morton788885a2010-05-11 14:07:05 -07001016 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +01001017
Chris Wilson9da3da62012-06-01 15:20:22 +01001018 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +01001019
1020 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +00001021 }
Chris Wilson9da3da62012-06-01 15:20:22 +01001022 dst->page_count = count;
Chris Wilson05394f32010-11-08 19:18:58 +00001023 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001024
1025 return dst;
1026
1027unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +01001028 while (i--)
1029 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +00001030 kfree(dst);
1031 return NULL;
1032}
1033
1034static void
1035i915_error_object_free(struct drm_i915_error_object *obj)
1036{
1037 int page;
1038
1039 if (obj == NULL)
1040 return;
1041
1042 for (page = 0; page < obj->page_count; page++)
1043 kfree(obj->pages[page]);
1044
1045 kfree(obj);
1046}
1047
Daniel Vetter742cbee2012-04-27 15:17:39 +02001048void
1049i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +00001050{
Daniel Vetter742cbee2012-04-27 15:17:39 +02001051 struct drm_i915_error_state *error = container_of(error_ref,
1052 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +00001053 int i;
1054
Chris Wilson52d39a22012-02-15 11:25:37 +00001055 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
1056 i915_error_object_free(error->ring[i].batchbuffer);
1057 i915_error_object_free(error->ring[i].ringbuffer);
1058 kfree(error->ring[i].requests);
1059 }
Chris Wilsone2f973d2011-01-27 19:15:11 +00001060
Chris Wilson9df30792010-02-18 10:24:56 +00001061 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001062 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +00001063 kfree(error);
1064}
Chris Wilson1b502472012-04-24 15:47:30 +01001065static void capture_bo(struct drm_i915_error_buffer *err,
1066 struct drm_i915_gem_object *obj)
1067{
1068 err->size = obj->base.size;
1069 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001070 err->rseqno = obj->last_read_seqno;
1071 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001072 err->gtt_offset = obj->gtt_offset;
1073 err->read_domains = obj->base.read_domains;
1074 err->write_domain = obj->base.write_domain;
1075 err->fence_reg = obj->fence_reg;
1076 err->pinned = 0;
1077 if (obj->pin_count > 0)
1078 err->pinned = 1;
1079 if (obj->user_pin_count > 0)
1080 err->pinned = -1;
1081 err->tiling = obj->tiling_mode;
1082 err->dirty = obj->dirty;
1083 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1084 err->ring = obj->ring ? obj->ring->id : -1;
1085 err->cache_level = obj->cache_level;
1086}
Chris Wilson9df30792010-02-18 10:24:56 +00001087
Chris Wilson1b502472012-04-24 15:47:30 +01001088static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1089 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001090{
1091 struct drm_i915_gem_object *obj;
1092 int i = 0;
1093
1094 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001095 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001096 if (++i == count)
1097 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001098 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001099
Chris Wilson1b502472012-04-24 15:47:30 +01001100 return i;
1101}
1102
1103static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1104 int count, struct list_head *head)
1105{
1106 struct drm_i915_gem_object *obj;
1107 int i = 0;
1108
1109 list_for_each_entry(obj, head, gtt_list) {
1110 if (obj->pin_count == 0)
1111 continue;
1112
1113 capture_bo(err++, obj);
1114 if (++i == count)
1115 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001116 }
1117
1118 return i;
1119}
1120
Chris Wilson748ebc62010-10-24 10:28:47 +01001121static void i915_gem_record_fences(struct drm_device *dev,
1122 struct drm_i915_error_state *error)
1123{
1124 struct drm_i915_private *dev_priv = dev->dev_private;
1125 int i;
1126
1127 /* Fences */
1128 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001129 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001130 case 6:
1131 for (i = 0; i < 16; i++)
1132 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1133 break;
1134 case 5:
1135 case 4:
1136 for (i = 0; i < 16; i++)
1137 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1138 break;
1139 case 3:
1140 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1141 for (i = 0; i < 8; i++)
1142 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1143 case 2:
1144 for (i = 0; i < 8; i++)
1145 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1146 break;
1147
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08001148 default:
1149 BUG();
Chris Wilson748ebc62010-10-24 10:28:47 +01001150 }
1151}
1152
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001153static struct drm_i915_error_object *
1154i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1155 struct intel_ring_buffer *ring)
1156{
1157 struct drm_i915_gem_object *obj;
1158 u32 seqno;
1159
1160 if (!ring->get_seqno)
1161 return NULL;
1162
Daniel Vetterb45305f2012-12-17 16:21:27 +01001163 if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1164 u32 acthd = I915_READ(ACTHD);
1165
1166 if (WARN_ON(ring->id != RCS))
1167 return NULL;
1168
1169 obj = ring->private;
1170 if (acthd >= obj->gtt_offset &&
1171 acthd < obj->gtt_offset + obj->base.size)
1172 return i915_error_object_create(dev_priv, obj);
1173 }
1174
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001175 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001176 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1177 if (obj->ring != ring)
1178 continue;
1179
Chris Wilson0201f1e2012-07-20 12:41:01 +01001180 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001181 continue;
1182
1183 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1184 continue;
1185
1186 /* We need to copy these to an anonymous buffer as the simplest
1187 * method to avoid being overwritten by userspace.
1188 */
1189 return i915_error_object_create(dev_priv, obj);
1190 }
1191
1192 return NULL;
1193}
1194
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001195static void i915_record_ring_state(struct drm_device *dev,
1196 struct drm_i915_error_state *error,
1197 struct intel_ring_buffer *ring)
1198{
1199 struct drm_i915_private *dev_priv = dev->dev_private;
1200
Daniel Vetter33f3f512011-12-14 13:57:39 +01001201 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001202 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001203 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001204 error->semaphore_mboxes[ring->id][0]
1205 = I915_READ(RING_SYNC_0(ring->mmio_base));
1206 error->semaphore_mboxes[ring->id][1]
1207 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001208 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1209 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001210 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001211
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001212 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001213 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001214 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1215 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1216 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001217 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001218 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001219 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001220 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001221 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001222 error->ipeir[ring->id] = I915_READ(IPEIR);
1223 error->ipehr[ring->id] = I915_READ(IPEHR);
1224 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001225 }
1226
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001227 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001228 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001229 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001230 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001231 error->head[ring->id] = I915_READ_HEAD(ring);
1232 error->tail[ring->id] = I915_READ_TAIL(ring);
Chris Wilson0f3b6842013-01-15 12:05:55 +00001233 error->ctl[ring->id] = I915_READ_CTL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001234
1235 error->cpu_ring_head[ring->id] = ring->head;
1236 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001237}
1238
Chris Wilson52d39a22012-02-15 11:25:37 +00001239static void i915_gem_record_rings(struct drm_device *dev,
1240 struct drm_i915_error_state *error)
1241{
1242 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001243 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001244 struct drm_i915_gem_request *request;
1245 int i, count;
1246
Chris Wilsonb4519512012-05-11 14:29:30 +01001247 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001248 i915_record_ring_state(dev, error, ring);
1249
1250 error->ring[i].batchbuffer =
1251 i915_error_first_batchbuffer(dev_priv, ring);
1252
1253 error->ring[i].ringbuffer =
1254 i915_error_object_create(dev_priv, ring->obj);
1255
1256 count = 0;
1257 list_for_each_entry(request, &ring->request_list, list)
1258 count++;
1259
1260 error->ring[i].num_requests = count;
1261 error->ring[i].requests =
1262 kmalloc(count*sizeof(struct drm_i915_error_request),
1263 GFP_ATOMIC);
1264 if (error->ring[i].requests == NULL) {
1265 error->ring[i].num_requests = 0;
1266 continue;
1267 }
1268
1269 count = 0;
1270 list_for_each_entry(request, &ring->request_list, list) {
1271 struct drm_i915_error_request *erq;
1272
1273 erq = &error->ring[i].requests[count++];
1274 erq->seqno = request->seqno;
1275 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001276 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001277 }
1278 }
1279}
1280
Jesse Barnes8a905232009-07-11 16:48:03 -04001281/**
1282 * i915_capture_error_state - capture an error record for later analysis
1283 * @dev: drm device
1284 *
1285 * Should be called when an error is detected (either a hang or an error
1286 * interrupt) to capture error state from the time of the error. Fills
1287 * out a structure which becomes available in debugfs for user level tools
1288 * to pick up.
1289 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001290static void i915_capture_error_state(struct drm_device *dev)
1291{
1292 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001293 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001294 struct drm_i915_error_state *error;
1295 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001296 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001297
Daniel Vetter99584db2012-11-14 17:14:04 +01001298 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1299 error = dev_priv->gpu_error.first_error;
1300 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001301 if (error)
1302 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001303
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001304 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001305 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001306 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001307 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1308 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001309 }
1310
Ben Widawsky2f86f192013-01-28 15:32:15 -08001311 DRM_INFO("capturing error event; look for more information in"
1312 "/sys/kernel/debug/dri/%d/i915_error_state\n",
Chris Wilsonb6f78332011-02-01 14:15:55 +00001313 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001314
Daniel Vetter742cbee2012-04-27 15:17:39 +02001315 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001316 error->eir = I915_READ(EIR);
1317 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskyb9a39062012-06-04 14:42:52 -07001318 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001319
1320 if (HAS_PCH_SPLIT(dev))
1321 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1322 else if (IS_VALLEYVIEW(dev))
1323 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1324 else if (IS_GEN2(dev))
1325 error->ier = I915_READ16(IER);
1326 else
1327 error->ier = I915_READ(IER);
1328
Chris Wilson0f3b6842013-01-15 12:05:55 +00001329 if (INTEL_INFO(dev)->gen >= 6)
1330 error->derrmr = I915_READ(DERRMR);
1331
1332 if (IS_VALLEYVIEW(dev))
1333 error->forcewake = I915_READ(FORCEWAKE_VLV);
1334 else if (INTEL_INFO(dev)->gen >= 7)
1335 error->forcewake = I915_READ(FORCEWAKE_MT);
1336 else if (INTEL_INFO(dev)->gen == 6)
1337 error->forcewake = I915_READ(FORCEWAKE);
1338
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001339 for_each_pipe(pipe)
1340 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001341
Daniel Vetter33f3f512011-12-14 13:57:39 +01001342 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001343 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001344 error->done_reg = I915_READ(DONE_REG);
1345 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001346
Ben Widawsky71e172e2012-08-20 16:15:13 -07001347 if (INTEL_INFO(dev)->gen == 7)
1348 error->err_int = I915_READ(GEN7_ERR_INT);
1349
Ben Widawsky050ee912012-08-22 11:32:15 -07001350 i915_get_extra_instdone(dev, error->extra_instdone);
1351
Chris Wilson748ebc62010-10-24 10:28:47 +01001352 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001353 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001354
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001355 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001356 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001357 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001358
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001359 i = 0;
1360 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1361 i++;
1362 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001363 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001364 if (obj->pin_count)
1365 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001366 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001367
Chris Wilson8e934db2011-01-24 12:34:00 +00001368 error->active_bo = NULL;
1369 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001370 if (i) {
1371 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001372 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001373 if (error->active_bo)
1374 error->pinned_bo =
1375 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001376 }
1377
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001378 if (error->active_bo)
1379 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001380 capture_active_bo(error->active_bo,
1381 error->active_bo_count,
1382 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001383
1384 if (error->pinned_bo)
1385 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001386 capture_pinned_bo(error->pinned_bo,
1387 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001388 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001389
Jesse Barnes8a905232009-07-11 16:48:03 -04001390 do_gettimeofday(&error->time);
1391
Chris Wilson6ef3d422010-08-04 20:26:07 +01001392 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001393 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001394
Daniel Vetter99584db2012-11-14 17:14:04 +01001395 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1396 if (dev_priv->gpu_error.first_error == NULL) {
1397 dev_priv->gpu_error.first_error = error;
Chris Wilson9df30792010-02-18 10:24:56 +00001398 error = NULL;
1399 }
Daniel Vetter99584db2012-11-14 17:14:04 +01001400 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001401
1402 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001403 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001404}
1405
1406void i915_destroy_error_state(struct drm_device *dev)
1407{
1408 struct drm_i915_private *dev_priv = dev->dev_private;
1409 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001410 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001411
Daniel Vetter99584db2012-11-14 17:14:04 +01001412 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1413 error = dev_priv->gpu_error.first_error;
1414 dev_priv->gpu_error.first_error = NULL;
1415 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001416
1417 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001418 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001419}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001420#else
1421#define i915_capture_error_state(x)
1422#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001423
Chris Wilson35aed2e2010-05-27 13:18:12 +01001424static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001425{
1426 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001427 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001428 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001429 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001430
Chris Wilson35aed2e2010-05-27 13:18:12 +01001431 if (!eir)
1432 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001433
Joe Perchesa70491c2012-03-18 13:00:11 -07001434 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001435
Ben Widawskybd9854f2012-08-23 15:18:09 -07001436 i915_get_extra_instdone(dev, instdone);
1437
Jesse Barnes8a905232009-07-11 16:48:03 -04001438 if (IS_G4X(dev)) {
1439 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1440 u32 ipeir = I915_READ(IPEIR_I965);
1441
Joe Perchesa70491c2012-03-18 13:00:11 -07001442 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1443 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001444 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1445 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001446 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001447 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001448 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001449 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001450 }
1451 if (eir & GM45_ERROR_PAGE_TABLE) {
1452 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001453 pr_err("page table error\n");
1454 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001455 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001456 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001457 }
1458 }
1459
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001460 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001461 if (eir & I915_ERROR_PAGE_TABLE) {
1462 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001463 pr_err("page table error\n");
1464 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001465 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001466 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001467 }
1468 }
1469
1470 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001471 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001472 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001473 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001474 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001475 /* pipestat has already been acked */
1476 }
1477 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001478 pr_err("instruction error\n");
1479 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001480 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1481 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001482 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001483 u32 ipeir = I915_READ(IPEIR);
1484
Joe Perchesa70491c2012-03-18 13:00:11 -07001485 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1486 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001487 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001488 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001489 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001490 } else {
1491 u32 ipeir = I915_READ(IPEIR_I965);
1492
Joe Perchesa70491c2012-03-18 13:00:11 -07001493 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1494 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001495 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001496 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001497 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001498 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001499 }
1500 }
1501
1502 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001503 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001504 eir = I915_READ(EIR);
1505 if (eir) {
1506 /*
1507 * some errors might have become stuck,
1508 * mask them.
1509 */
1510 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1511 I915_WRITE(EMR, I915_READ(EMR) | eir);
1512 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1513 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001514}
1515
1516/**
1517 * i915_handle_error - handle an error interrupt
1518 * @dev: drm device
1519 *
1520 * Do some basic checking of regsiter state at error interrupt time and
1521 * dump it to the syslog. Also call i915_capture_error_state() to make
1522 * sure we get a record and make it available in debugfs. Fire a uevent
1523 * so userspace knows something bad happened (should trigger collection
1524 * of a ring dump etc.).
1525 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001526void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001527{
1528 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001529 struct intel_ring_buffer *ring;
1530 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001531
1532 i915_capture_error_state(dev);
1533 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001534
Ben Gamariba1234d2009-09-14 17:48:47 -04001535 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01001536 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1537 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04001538
Ben Gamari11ed50e2009-09-14 17:48:45 -04001539 /*
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001540 * Wakeup waiting processes so that the reset work item
1541 * doesn't deadlock trying to grab various locks.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001542 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001543 for_each_ring(ring, dev_priv, i)
1544 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001545 }
1546
Daniel Vetter99584db2012-11-14 17:14:04 +01001547 queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001548}
1549
Ville Syrjälä21ad8332013-02-19 15:16:39 +02001550static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001551{
1552 drm_i915_private_t *dev_priv = dev->dev_private;
1553 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1554 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001555 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001556 struct intel_unpin_work *work;
1557 unsigned long flags;
1558 bool stall_detected;
1559
1560 /* Ignore early vblank irqs */
1561 if (intel_crtc == NULL)
1562 return;
1563
1564 spin_lock_irqsave(&dev->event_lock, flags);
1565 work = intel_crtc->unpin_work;
1566
Chris Wilsone7d841c2012-12-03 11:36:30 +00001567 if (work == NULL ||
1568 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1569 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001570 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1571 spin_unlock_irqrestore(&dev->event_lock, flags);
1572 return;
1573 }
1574
1575 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001576 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001577 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001578 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001579 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1580 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001581 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001582 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001583 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001584 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001585 crtc->x * crtc->fb->bits_per_pixel/8);
1586 }
1587
1588 spin_unlock_irqrestore(&dev->event_lock, flags);
1589
1590 if (stall_detected) {
1591 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1592 intel_prepare_page_flip(dev, intel_crtc->plane);
1593 }
1594}
1595
Keith Packard42f52ef2008-10-18 19:39:29 -07001596/* Called from drm generic code, passed 'crtc' which
1597 * we use as a pipe index
1598 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001599static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001600{
1601 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001602 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001603
Chris Wilson5eddb702010-09-11 13:48:45 +01001604 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001605 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001606
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001607 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001608 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001609 i915_enable_pipestat(dev_priv, pipe,
1610 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001611 else
Keith Packard7c463582008-11-04 02:03:27 -08001612 i915_enable_pipestat(dev_priv, pipe,
1613 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001614
1615 /* maintain vblank delivery even in deep C-states */
1616 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001617 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001618 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001619
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001620 return 0;
1621}
1622
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001623static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001624{
1625 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1626 unsigned long irqflags;
1627
1628 if (!i915_pipe_enabled(dev, pipe))
1629 return -EINVAL;
1630
1631 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1632 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001633 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001634 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1635
1636 return 0;
1637}
1638
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001639static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001640{
1641 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1642 unsigned long irqflags;
1643
1644 if (!i915_pipe_enabled(dev, pipe))
1645 return -EINVAL;
1646
1647 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001648 ironlake_enable_display_irq(dev_priv,
1649 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001650 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1651
1652 return 0;
1653}
1654
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001655static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1656{
1657 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1658 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001659 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001660
1661 if (!i915_pipe_enabled(dev, pipe))
1662 return -EINVAL;
1663
1664 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001665 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001666 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001667 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001668 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001669 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001670 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001671 i915_enable_pipestat(dev_priv, pipe,
1672 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001673 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1674
1675 return 0;
1676}
1677
Keith Packard42f52ef2008-10-18 19:39:29 -07001678/* Called from drm generic code, passed 'crtc' which
1679 * we use as a pipe index
1680 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001681static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001682{
1683 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001684 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001685
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001686 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001687 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001688 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001689
Jesse Barnesf796cf82011-04-07 13:58:17 -07001690 i915_disable_pipestat(dev_priv, pipe,
1691 PIPE_VBLANK_INTERRUPT_ENABLE |
1692 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1693 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1694}
1695
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001696static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001697{
1698 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1699 unsigned long irqflags;
1700
1701 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1702 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001703 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001704 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001705}
1706
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001707static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001708{
1709 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1710 unsigned long irqflags;
1711
1712 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001713 ironlake_disable_display_irq(dev_priv,
1714 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001715 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1716}
1717
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001718static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1719{
1720 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1721 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001722 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001723
1724 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001725 i915_disable_pipestat(dev_priv, pipe,
1726 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001727 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001728 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001729 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001730 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001731 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001732 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001733 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1734}
1735
Chris Wilson893eead2010-10-27 14:44:35 +01001736static u32
1737ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001738{
Chris Wilson893eead2010-10-27 14:44:35 +01001739 return list_entry(ring->request_list.prev,
1740 struct drm_i915_gem_request, list)->seqno;
1741}
1742
1743static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1744{
1745 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001746 i915_seqno_passed(ring->get_seqno(ring, false),
1747 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01001748 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001749 if (waitqueue_active(&ring->irq_queue)) {
1750 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1751 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001752 wake_up_all(&ring->irq_queue);
1753 *err = true;
1754 }
1755 return true;
1756 }
1757 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001758}
1759
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001760static bool kick_ring(struct intel_ring_buffer *ring)
1761{
1762 struct drm_device *dev = ring->dev;
1763 struct drm_i915_private *dev_priv = dev->dev_private;
1764 u32 tmp = I915_READ_CTL(ring);
1765 if (tmp & RING_WAIT) {
1766 DRM_ERROR("Kicking stuck wait on %s\n",
1767 ring->name);
1768 I915_WRITE_CTL(ring, tmp);
1769 return true;
1770 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001771 return false;
1772}
1773
Chris Wilsond1e61e72012-04-10 17:00:41 +01001774static bool i915_hangcheck_hung(struct drm_device *dev)
1775{
1776 drm_i915_private_t *dev_priv = dev->dev_private;
1777
Daniel Vetter99584db2012-11-14 17:14:04 +01001778 if (dev_priv->gpu_error.hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001779 bool hung = true;
1780
Chris Wilsond1e61e72012-04-10 17:00:41 +01001781 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1782 i915_handle_error(dev, true);
1783
1784 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001785 struct intel_ring_buffer *ring;
1786 int i;
1787
Chris Wilsond1e61e72012-04-10 17:00:41 +01001788 /* Is the chip hanging on a WAIT_FOR_EVENT?
1789 * If so we can simply poke the RB_WAIT bit
1790 * and break the hang. This should work on
1791 * all but the second generation chipsets.
1792 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001793 for_each_ring(ring, dev_priv, i)
1794 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001795 }
1796
Chris Wilsonb4519512012-05-11 14:29:30 +01001797 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001798 }
1799
1800 return false;
1801}
1802
Ben Gamarif65d9422009-09-14 17:48:44 -04001803/**
1804 * This is called when the chip hasn't reported back with completed
1805 * batchbuffers in a long time. The first time this is called we simply record
1806 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1807 * again, we assume the chip is wedged and try to fix it.
1808 */
1809void i915_hangcheck_elapsed(unsigned long data)
1810{
1811 struct drm_device *dev = (struct drm_device *)data;
1812 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001813 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01001814 struct intel_ring_buffer *ring;
1815 bool err = false, idle;
1816 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001817
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001818 if (!i915_enable_hangcheck)
1819 return;
1820
Chris Wilsonb4519512012-05-11 14:29:30 +01001821 memset(acthd, 0, sizeof(acthd));
1822 idle = true;
1823 for_each_ring(ring, dev_priv, i) {
1824 idle &= i915_hangcheck_ring_idle(ring, &err);
1825 acthd[i] = intel_ring_get_active_head(ring);
1826 }
1827
Chris Wilson893eead2010-10-27 14:44:35 +01001828 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001829 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001830 if (err) {
1831 if (i915_hangcheck_hung(dev))
1832 return;
1833
Chris Wilson893eead2010-10-27 14:44:35 +01001834 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001835 }
1836
Daniel Vetter99584db2012-11-14 17:14:04 +01001837 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001838 return;
1839 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001840
Ben Widawskybd9854f2012-08-23 15:18:09 -07001841 i915_get_extra_instdone(dev, instdone);
Daniel Vetter99584db2012-11-14 17:14:04 +01001842 if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
1843 sizeof(acthd)) == 0 &&
1844 memcmp(dev_priv->gpu_error.prev_instdone, instdone,
1845 sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001846 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001847 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001848 } else {
Daniel Vetter99584db2012-11-14 17:14:04 +01001849 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001850
Daniel Vetter99584db2012-11-14 17:14:04 +01001851 memcpy(dev_priv->gpu_error.last_acthd, acthd,
1852 sizeof(acthd));
1853 memcpy(dev_priv->gpu_error.prev_instdone, instdone,
1854 sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001855 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001856
Chris Wilson893eead2010-10-27 14:44:35 +01001857repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001858 /* Reset timer case chip hangs without another request being added */
Daniel Vetter99584db2012-11-14 17:14:04 +01001859 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01001860 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04001861}
1862
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863/* drm_dma.h hooks
1864*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001865static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001866{
1867 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1868
Jesse Barnes46979952011-04-07 13:53:55 -07001869 atomic_set(&dev_priv->irq_received, 0);
1870
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001871 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001872
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001873 /* XXX hotplug from PCH */
1874
1875 I915_WRITE(DEIMR, 0xffffffff);
1876 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001877 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001878
1879 /* and GT */
1880 I915_WRITE(GTIMR, 0xffffffff);
1881 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001882 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001883
1884 /* south display irq */
1885 I915_WRITE(SDEIMR, 0xffffffff);
1886 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001887 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001888}
1889
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001890static void valleyview_irq_preinstall(struct drm_device *dev)
1891{
1892 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1893 int pipe;
1894
1895 atomic_set(&dev_priv->irq_received, 0);
1896
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001897 /* VLV magic */
1898 I915_WRITE(VLV_IMR, 0);
1899 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1900 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1901 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1902
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001903 /* and GT */
1904 I915_WRITE(GTIIR, I915_READ(GTIIR));
1905 I915_WRITE(GTIIR, I915_READ(GTIIR));
1906 I915_WRITE(GTIMR, 0xffffffff);
1907 I915_WRITE(GTIER, 0x0);
1908 POSTING_READ(GTIER);
1909
1910 I915_WRITE(DPINVGTT, 0xff);
1911
1912 I915_WRITE(PORT_HOTPLUG_EN, 0);
1913 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1914 for_each_pipe(pipe)
1915 I915_WRITE(PIPESTAT(pipe), 0xffff);
1916 I915_WRITE(VLV_IIR, 0xffffffff);
1917 I915_WRITE(VLV_IMR, 0xffffffff);
1918 I915_WRITE(VLV_IER, 0x0);
1919 POSTING_READ(VLV_IER);
1920}
1921
Keith Packard7fe0b972011-09-19 13:31:02 -07001922/*
1923 * Enable digital hotplug on the PCH, and configure the DP short pulse
1924 * duration to 2ms (which is the minimum in the Display Port spec)
1925 *
1926 * This register is the same on all known PCH chips.
1927 */
1928
Paulo Zanonid46da432013-02-08 17:35:15 -02001929static void ibx_enable_hotplug(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07001930{
1931 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1932 u32 hotplug;
1933
1934 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1935 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1936 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1937 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1938 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1939 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1940}
1941
Paulo Zanonid46da432013-02-08 17:35:15 -02001942static void ibx_irq_postinstall(struct drm_device *dev)
1943{
1944 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1945 u32 mask;
1946
1947 if (HAS_PCH_IBX(dev))
1948 mask = SDE_HOTPLUG_MASK |
1949 SDE_GMBUS |
1950 SDE_AUX_MASK;
1951 else
1952 mask = SDE_HOTPLUG_MASK_CPT |
1953 SDE_GMBUS_CPT |
1954 SDE_AUX_MASK_CPT;
1955
1956 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1957 I915_WRITE(SDEIMR, ~mask);
1958 I915_WRITE(SDEIER, mask);
1959 POSTING_READ(SDEIER);
1960
1961 ibx_enable_hotplug(dev);
1962}
1963
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001964static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001965{
1966 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1967 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001968 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Daniel Vetterce99c252012-12-01 13:53:47 +01001969 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
1970 DE_AUX_CHANNEL_A;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001971 u32 render_irqs;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001972
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001973 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001974
1975 /* should always can generate irq */
1976 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001977 I915_WRITE(DEIMR, dev_priv->irq_mask);
1978 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001979 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001980
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001981 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001982
1983 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001984 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001985
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001986 if (IS_GEN6(dev))
1987 render_irqs =
1988 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001989 GEN6_BSD_USER_INTERRUPT |
1990 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001991 else
1992 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001993 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001994 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001995 GT_BSD_USER_INTERRUPT;
1996 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001997 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001998
Paulo Zanonid46da432013-02-08 17:35:15 -02001999 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002000
Jesse Barnesf97108d2010-01-29 11:27:07 -08002001 if (IS_IRONLAKE_M(dev)) {
2002 /* Clear & enable PCU event interrupts */
2003 I915_WRITE(DEIIR, DE_PCU_EVENT);
2004 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
2005 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
2006 }
2007
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002008 return 0;
2009}
2010
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002011static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002012{
2013 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2014 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01002015 u32 display_mask =
2016 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2017 DE_PLANEC_FLIP_DONE_IVB |
2018 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetterce99c252012-12-01 13:53:47 +01002019 DE_PLANEA_FLIP_DONE_IVB |
2020 DE_AUX_CHANNEL_A_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002021 u32 render_irqs;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002022
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002023 dev_priv->irq_mask = ~display_mask;
2024
2025 /* should always can generate irq */
2026 I915_WRITE(DEIIR, I915_READ(DEIIR));
2027 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01002028 I915_WRITE(DEIER,
2029 display_mask |
2030 DE_PIPEC_VBLANK_IVB |
2031 DE_PIPEB_VBLANK_IVB |
2032 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002033 POSTING_READ(DEIER);
2034
Ben Widawsky15b9f802012-05-25 16:56:23 -07002035 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002036
2037 I915_WRITE(GTIIR, I915_READ(GTIIR));
2038 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2039
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002040 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07002041 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002042 I915_WRITE(GTIER, render_irqs);
2043 POSTING_READ(GTIER);
2044
Paulo Zanonid46da432013-02-08 17:35:15 -02002045 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002046
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002047 return 0;
2048}
2049
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002050static int valleyview_irq_postinstall(struct drm_device *dev)
2051{
2052 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002053 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002054 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002055 u32 render_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002056 u16 msid;
2057
2058 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002059 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2060 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2061 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002062 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2063
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002064 /*
2065 *Leave vblank interrupts masked initially. enable/disable will
2066 * toggle them based on usage.
2067 */
2068 dev_priv->irq_mask = (~enable_mask) |
2069 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2070 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002071
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002072 dev_priv->pipestat[0] = 0;
2073 dev_priv->pipestat[1] = 0;
2074
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002075 /* Hack for broken MSIs on VLV */
2076 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
2077 pci_read_config_word(dev->pdev, 0x98, &msid);
2078 msid &= 0xff; /* mask out delivery bits */
2079 msid |= (1<<14);
2080 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
2081
Daniel Vetter20afbda2012-12-11 14:05:07 +01002082 I915_WRITE(PORT_HOTPLUG_EN, 0);
2083 POSTING_READ(PORT_HOTPLUG_EN);
2084
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002085 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2086 I915_WRITE(VLV_IER, enable_mask);
2087 I915_WRITE(VLV_IIR, 0xffffffff);
2088 I915_WRITE(PIPESTAT(0), 0xffff);
2089 I915_WRITE(PIPESTAT(1), 0xffff);
2090 POSTING_READ(VLV_IER);
2091
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002092 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002093 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002094 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2095
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002096 I915_WRITE(VLV_IIR, 0xffffffff);
2097 I915_WRITE(VLV_IIR, 0xffffffff);
2098
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002099 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002100 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002101
2102 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2103 GEN6_BLITTER_USER_INTERRUPT;
2104 I915_WRITE(GTIER, render_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002105 POSTING_READ(GTIER);
2106
2107 /* ack & enable invalid PTE error interrupts */
2108#if 0 /* FIXME: add support to irq handler for checking these bits */
2109 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2110 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2111#endif
2112
2113 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002114
2115 return 0;
2116}
2117
2118static void valleyview_hpd_irq_setup(struct drm_device *dev)
2119{
2120 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2121 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2122
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002123 /* Note HDMI and DP share bits */
Daniel Vetter26739f12013-02-07 12:42:32 +01002124 if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
2125 hotplug_en |= PORTB_HOTPLUG_INT_EN;
2126 if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
2127 hotplug_en |= PORTC_HOTPLUG_INT_EN;
2128 if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
2129 hotplug_en |= PORTD_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302130 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002131 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302132 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002133 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2134 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2135 hotplug_en |= CRT_HOTPLUG_INT_EN;
2136 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2137 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002138
2139 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002140}
2141
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002142static void valleyview_irq_uninstall(struct drm_device *dev)
2143{
2144 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2145 int pipe;
2146
2147 if (!dev_priv)
2148 return;
2149
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002150 for_each_pipe(pipe)
2151 I915_WRITE(PIPESTAT(pipe), 0xffff);
2152
2153 I915_WRITE(HWSTAM, 0xffffffff);
2154 I915_WRITE(PORT_HOTPLUG_EN, 0);
2155 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2156 for_each_pipe(pipe)
2157 I915_WRITE(PIPESTAT(pipe), 0xffff);
2158 I915_WRITE(VLV_IIR, 0xffffffff);
2159 I915_WRITE(VLV_IMR, 0xffffffff);
2160 I915_WRITE(VLV_IER, 0x0);
2161 POSTING_READ(VLV_IER);
2162}
2163
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002164static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002165{
2166 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002167
2168 if (!dev_priv)
2169 return;
2170
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002171 I915_WRITE(HWSTAM, 0xffffffff);
2172
2173 I915_WRITE(DEIMR, 0xffffffff);
2174 I915_WRITE(DEIER, 0x0);
2175 I915_WRITE(DEIIR, I915_READ(DEIIR));
2176
2177 I915_WRITE(GTIMR, 0xffffffff);
2178 I915_WRITE(GTIER, 0x0);
2179 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002180
2181 I915_WRITE(SDEIMR, 0xffffffff);
2182 I915_WRITE(SDEIER, 0x0);
2183 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002184}
2185
Chris Wilsonc2798b12012-04-22 21:13:57 +01002186static void i8xx_irq_preinstall(struct drm_device * dev)
2187{
2188 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2189 int pipe;
2190
2191 atomic_set(&dev_priv->irq_received, 0);
2192
2193 for_each_pipe(pipe)
2194 I915_WRITE(PIPESTAT(pipe), 0);
2195 I915_WRITE16(IMR, 0xffff);
2196 I915_WRITE16(IER, 0x0);
2197 POSTING_READ16(IER);
2198}
2199
2200static int i8xx_irq_postinstall(struct drm_device *dev)
2201{
2202 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2203
Chris Wilsonc2798b12012-04-22 21:13:57 +01002204 dev_priv->pipestat[0] = 0;
2205 dev_priv->pipestat[1] = 0;
2206
2207 I915_WRITE16(EMR,
2208 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2209
2210 /* Unmask the interrupts that we always want on. */
2211 dev_priv->irq_mask =
2212 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2213 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2214 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2215 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2216 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2217 I915_WRITE16(IMR, dev_priv->irq_mask);
2218
2219 I915_WRITE16(IER,
2220 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2221 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2222 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2223 I915_USER_INTERRUPT);
2224 POSTING_READ16(IER);
2225
2226 return 0;
2227}
2228
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002229/*
2230 * Returns true when a page flip has completed.
2231 */
2232static bool i8xx_handle_vblank(struct drm_device *dev,
2233 int pipe, u16 iir)
2234{
2235 drm_i915_private_t *dev_priv = dev->dev_private;
2236 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
2237
2238 if (!drm_handle_vblank(dev, pipe))
2239 return false;
2240
2241 if ((iir & flip_pending) == 0)
2242 return false;
2243
2244 intel_prepare_page_flip(dev, pipe);
2245
2246 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2247 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2248 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2249 * the flip is completed (no longer pending). Since this doesn't raise
2250 * an interrupt per se, we watch for the change at vblank.
2251 */
2252 if (I915_READ16(ISR) & flip_pending)
2253 return false;
2254
2255 intel_finish_page_flip(dev, pipe);
2256
2257 return true;
2258}
2259
Daniel Vetterff1f5252012-10-02 15:10:55 +02002260static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002261{
2262 struct drm_device *dev = (struct drm_device *) arg;
2263 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002264 u16 iir, new_iir;
2265 u32 pipe_stats[2];
2266 unsigned long irqflags;
2267 int irq_received;
2268 int pipe;
2269 u16 flip_mask =
2270 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2271 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2272
2273 atomic_inc(&dev_priv->irq_received);
2274
2275 iir = I915_READ16(IIR);
2276 if (iir == 0)
2277 return IRQ_NONE;
2278
2279 while (iir & ~flip_mask) {
2280 /* Can't rely on pipestat interrupt bit in iir as it might
2281 * have been cleared after the pipestat interrupt was received.
2282 * It doesn't set the bit in iir again, but it still produces
2283 * interrupts (for non-MSI).
2284 */
2285 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2286 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2287 i915_handle_error(dev, false);
2288
2289 for_each_pipe(pipe) {
2290 int reg = PIPESTAT(pipe);
2291 pipe_stats[pipe] = I915_READ(reg);
2292
2293 /*
2294 * Clear the PIPE*STAT regs before the IIR
2295 */
2296 if (pipe_stats[pipe] & 0x8000ffff) {
2297 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2298 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2299 pipe_name(pipe));
2300 I915_WRITE(reg, pipe_stats[pipe]);
2301 irq_received = 1;
2302 }
2303 }
2304 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2305
2306 I915_WRITE16(IIR, iir & ~flip_mask);
2307 new_iir = I915_READ16(IIR); /* Flush posted writes */
2308
Daniel Vetterd05c6172012-04-26 23:28:09 +02002309 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002310
2311 if (iir & I915_USER_INTERRUPT)
2312 notify_ring(dev, &dev_priv->ring[RCS]);
2313
2314 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002315 i8xx_handle_vblank(dev, 0, iir))
2316 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002317
2318 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002319 i8xx_handle_vblank(dev, 1, iir))
2320 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002321
2322 iir = new_iir;
2323 }
2324
2325 return IRQ_HANDLED;
2326}
2327
2328static void i8xx_irq_uninstall(struct drm_device * dev)
2329{
2330 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2331 int pipe;
2332
Chris Wilsonc2798b12012-04-22 21:13:57 +01002333 for_each_pipe(pipe) {
2334 /* Clear enable bits; then clear status bits */
2335 I915_WRITE(PIPESTAT(pipe), 0);
2336 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2337 }
2338 I915_WRITE16(IMR, 0xffff);
2339 I915_WRITE16(IER, 0x0);
2340 I915_WRITE16(IIR, I915_READ16(IIR));
2341}
2342
Chris Wilsona266c7d2012-04-24 22:59:44 +01002343static void i915_irq_preinstall(struct drm_device * dev)
2344{
2345 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2346 int pipe;
2347
2348 atomic_set(&dev_priv->irq_received, 0);
2349
2350 if (I915_HAS_HOTPLUG(dev)) {
2351 I915_WRITE(PORT_HOTPLUG_EN, 0);
2352 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2353 }
2354
Chris Wilson00d98eb2012-04-24 22:59:48 +01002355 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002356 for_each_pipe(pipe)
2357 I915_WRITE(PIPESTAT(pipe), 0);
2358 I915_WRITE(IMR, 0xffffffff);
2359 I915_WRITE(IER, 0x0);
2360 POSTING_READ(IER);
2361}
2362
2363static int i915_irq_postinstall(struct drm_device *dev)
2364{
2365 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002366 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002367
Chris Wilsona266c7d2012-04-24 22:59:44 +01002368 dev_priv->pipestat[0] = 0;
2369 dev_priv->pipestat[1] = 0;
2370
Chris Wilson38bde182012-04-24 22:59:50 +01002371 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2372
2373 /* Unmask the interrupts that we always want on. */
2374 dev_priv->irq_mask =
2375 ~(I915_ASLE_INTERRUPT |
2376 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2377 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2378 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2379 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2380 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2381
2382 enable_mask =
2383 I915_ASLE_INTERRUPT |
2384 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2385 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2386 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2387 I915_USER_INTERRUPT;
2388
Chris Wilsona266c7d2012-04-24 22:59:44 +01002389 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002390 I915_WRITE(PORT_HOTPLUG_EN, 0);
2391 POSTING_READ(PORT_HOTPLUG_EN);
2392
Chris Wilsona266c7d2012-04-24 22:59:44 +01002393 /* Enable in IER... */
2394 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2395 /* and unmask in IMR */
2396 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2397 }
2398
Chris Wilsona266c7d2012-04-24 22:59:44 +01002399 I915_WRITE(IMR, dev_priv->irq_mask);
2400 I915_WRITE(IER, enable_mask);
2401 POSTING_READ(IER);
2402
Daniel Vetter20afbda2012-12-11 14:05:07 +01002403 intel_opregion_enable_asle(dev);
2404
2405 return 0;
2406}
2407
2408static void i915_hpd_irq_setup(struct drm_device *dev)
2409{
2410 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2411 u32 hotplug_en;
2412
Chris Wilsona266c7d2012-04-24 22:59:44 +01002413 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002414 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002415
Daniel Vetter26739f12013-02-07 12:42:32 +01002416 if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
2417 hotplug_en |= PORTB_HOTPLUG_INT_EN;
2418 if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
2419 hotplug_en |= PORTC_HOTPLUG_INT_EN;
2420 if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
2421 hotplug_en |= PORTD_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002422 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002423 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002424 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002425 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2426 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2427 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002428 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2429 }
2430
2431 /* Ignore TV since it's buggy */
2432
2433 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2434 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002435}
2436
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002437/*
2438 * Returns true when a page flip has completed.
2439 */
2440static bool i915_handle_vblank(struct drm_device *dev,
2441 int plane, int pipe, u32 iir)
2442{
2443 drm_i915_private_t *dev_priv = dev->dev_private;
2444 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
2445
2446 if (!drm_handle_vblank(dev, pipe))
2447 return false;
2448
2449 if ((iir & flip_pending) == 0)
2450 return false;
2451
2452 intel_prepare_page_flip(dev, plane);
2453
2454 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2455 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2456 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2457 * the flip is completed (no longer pending). Since this doesn't raise
2458 * an interrupt per se, we watch for the change at vblank.
2459 */
2460 if (I915_READ(ISR) & flip_pending)
2461 return false;
2462
2463 intel_finish_page_flip(dev, pipe);
2464
2465 return true;
2466}
2467
Daniel Vetterff1f5252012-10-02 15:10:55 +02002468static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002469{
2470 struct drm_device *dev = (struct drm_device *) arg;
2471 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002472 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002473 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002474 u32 flip_mask =
2475 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2476 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01002477 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002478
2479 atomic_inc(&dev_priv->irq_received);
2480
2481 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002482 do {
2483 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002484 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002485
2486 /* Can't rely on pipestat interrupt bit in iir as it might
2487 * have been cleared after the pipestat interrupt was received.
2488 * It doesn't set the bit in iir again, but it still produces
2489 * interrupts (for non-MSI).
2490 */
2491 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2492 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2493 i915_handle_error(dev, false);
2494
2495 for_each_pipe(pipe) {
2496 int reg = PIPESTAT(pipe);
2497 pipe_stats[pipe] = I915_READ(reg);
2498
Chris Wilson38bde182012-04-24 22:59:50 +01002499 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002500 if (pipe_stats[pipe] & 0x8000ffff) {
2501 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2502 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2503 pipe_name(pipe));
2504 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002505 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002506 }
2507 }
2508 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2509
2510 if (!irq_received)
2511 break;
2512
Chris Wilsona266c7d2012-04-24 22:59:44 +01002513 /* Consume port. Then clear IIR or we'll miss events */
2514 if ((I915_HAS_HOTPLUG(dev)) &&
2515 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2516 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2517
2518 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2519 hotplug_status);
2520 if (hotplug_status & dev_priv->hotplug_supported_mask)
2521 queue_work(dev_priv->wq,
2522 &dev_priv->hotplug_work);
2523
2524 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002525 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002526 }
2527
Chris Wilson38bde182012-04-24 22:59:50 +01002528 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002529 new_iir = I915_READ(IIR); /* Flush posted writes */
2530
Chris Wilsona266c7d2012-04-24 22:59:44 +01002531 if (iir & I915_USER_INTERRUPT)
2532 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002533
Chris Wilsona266c7d2012-04-24 22:59:44 +01002534 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002535 int plane = pipe;
2536 if (IS_MOBILE(dev))
2537 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02002538
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002539 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
2540 i915_handle_vblank(dev, plane, pipe, iir))
2541 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002542
2543 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2544 blc_event = true;
2545 }
2546
Chris Wilsona266c7d2012-04-24 22:59:44 +01002547 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2548 intel_opregion_asle_intr(dev);
2549
2550 /* With MSI, interrupts are only generated when iir
2551 * transitions from zero to nonzero. If another bit got
2552 * set while we were handling the existing iir bits, then
2553 * we would never get another interrupt.
2554 *
2555 * This is fine on non-MSI as well, as if we hit this path
2556 * we avoid exiting the interrupt handler only to generate
2557 * another one.
2558 *
2559 * Note that for MSI this could cause a stray interrupt report
2560 * if an interrupt landed in the time between writing IIR and
2561 * the posting read. This should be rare enough to never
2562 * trigger the 99% of 100,000 interrupts test for disabling
2563 * stray interrupts.
2564 */
Chris Wilson38bde182012-04-24 22:59:50 +01002565 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002566 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002567 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002568
Daniel Vetterd05c6172012-04-26 23:28:09 +02002569 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002570
Chris Wilsona266c7d2012-04-24 22:59:44 +01002571 return ret;
2572}
2573
2574static void i915_irq_uninstall(struct drm_device * dev)
2575{
2576 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2577 int pipe;
2578
Chris Wilsona266c7d2012-04-24 22:59:44 +01002579 if (I915_HAS_HOTPLUG(dev)) {
2580 I915_WRITE(PORT_HOTPLUG_EN, 0);
2581 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2582 }
2583
Chris Wilson00d98eb2012-04-24 22:59:48 +01002584 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002585 for_each_pipe(pipe) {
2586 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002587 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002588 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2589 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002590 I915_WRITE(IMR, 0xffffffff);
2591 I915_WRITE(IER, 0x0);
2592
Chris Wilsona266c7d2012-04-24 22:59:44 +01002593 I915_WRITE(IIR, I915_READ(IIR));
2594}
2595
2596static void i965_irq_preinstall(struct drm_device * dev)
2597{
2598 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2599 int pipe;
2600
2601 atomic_set(&dev_priv->irq_received, 0);
2602
Chris Wilsonadca4732012-05-11 18:01:31 +01002603 I915_WRITE(PORT_HOTPLUG_EN, 0);
2604 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002605
2606 I915_WRITE(HWSTAM, 0xeffe);
2607 for_each_pipe(pipe)
2608 I915_WRITE(PIPESTAT(pipe), 0);
2609 I915_WRITE(IMR, 0xffffffff);
2610 I915_WRITE(IER, 0x0);
2611 POSTING_READ(IER);
2612}
2613
2614static int i965_irq_postinstall(struct drm_device *dev)
2615{
2616 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002617 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002618 u32 error_mask;
2619
Chris Wilsona266c7d2012-04-24 22:59:44 +01002620 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002621 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002622 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002623 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2624 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2625 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2626 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2627 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2628
2629 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002630 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2631 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002632 enable_mask |= I915_USER_INTERRUPT;
2633
2634 if (IS_G4X(dev))
2635 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002636
2637 dev_priv->pipestat[0] = 0;
2638 dev_priv->pipestat[1] = 0;
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002639 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002640
Chris Wilsona266c7d2012-04-24 22:59:44 +01002641 /*
2642 * Enable some error detection, note the instruction error mask
2643 * bit is reserved, so we leave it masked.
2644 */
2645 if (IS_G4X(dev)) {
2646 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2647 GM45_ERROR_MEM_PRIV |
2648 GM45_ERROR_CP_PRIV |
2649 I915_ERROR_MEMORY_REFRESH);
2650 } else {
2651 error_mask = ~(I915_ERROR_PAGE_TABLE |
2652 I915_ERROR_MEMORY_REFRESH);
2653 }
2654 I915_WRITE(EMR, error_mask);
2655
2656 I915_WRITE(IMR, dev_priv->irq_mask);
2657 I915_WRITE(IER, enable_mask);
2658 POSTING_READ(IER);
2659
Daniel Vetter20afbda2012-12-11 14:05:07 +01002660 I915_WRITE(PORT_HOTPLUG_EN, 0);
2661 POSTING_READ(PORT_HOTPLUG_EN);
2662
2663 intel_opregion_enable_asle(dev);
2664
2665 return 0;
2666}
2667
2668static void i965_hpd_irq_setup(struct drm_device *dev)
2669{
2670 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2671 u32 hotplug_en;
2672
Chris Wilsonadca4732012-05-11 18:01:31 +01002673 /* Note HDMI and DP share hotplug bits */
2674 hotplug_en = 0;
Daniel Vetter26739f12013-02-07 12:42:32 +01002675 if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
2676 hotplug_en |= PORTB_HOTPLUG_INT_EN;
2677 if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
2678 hotplug_en |= PORTC_HOTPLUG_INT_EN;
2679 if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
2680 hotplug_en |= PORTD_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002681 if (IS_G4X(dev)) {
2682 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2683 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2684 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2685 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2686 } else {
2687 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2688 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2689 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2690 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2691 }
Chris Wilsonadca4732012-05-11 18:01:31 +01002692 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2693 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002694
Chris Wilsonadca4732012-05-11 18:01:31 +01002695 /* Programming the CRT detection parameters tends
2696 to generate a spurious hotplug event about three
2697 seconds later. So just do it once.
2698 */
2699 if (IS_G4X(dev))
2700 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2701 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002702 }
2703
Chris Wilsonadca4732012-05-11 18:01:31 +01002704 /* Ignore TV since it's buggy */
2705
2706 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002707}
2708
Daniel Vetterff1f5252012-10-02 15:10:55 +02002709static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002710{
2711 struct drm_device *dev = (struct drm_device *) arg;
2712 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002713 u32 iir, new_iir;
2714 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002715 unsigned long irqflags;
2716 int irq_received;
2717 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002718 u32 flip_mask =
2719 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2720 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002721
2722 atomic_inc(&dev_priv->irq_received);
2723
2724 iir = I915_READ(IIR);
2725
Chris Wilsona266c7d2012-04-24 22:59:44 +01002726 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002727 bool blc_event = false;
2728
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002729 irq_received = (iir & ~flip_mask) != 0;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002730
2731 /* Can't rely on pipestat interrupt bit in iir as it might
2732 * have been cleared after the pipestat interrupt was received.
2733 * It doesn't set the bit in iir again, but it still produces
2734 * interrupts (for non-MSI).
2735 */
2736 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2737 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2738 i915_handle_error(dev, false);
2739
2740 for_each_pipe(pipe) {
2741 int reg = PIPESTAT(pipe);
2742 pipe_stats[pipe] = I915_READ(reg);
2743
2744 /*
2745 * Clear the PIPE*STAT regs before the IIR
2746 */
2747 if (pipe_stats[pipe] & 0x8000ffff) {
2748 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2749 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2750 pipe_name(pipe));
2751 I915_WRITE(reg, pipe_stats[pipe]);
2752 irq_received = 1;
2753 }
2754 }
2755 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2756
2757 if (!irq_received)
2758 break;
2759
2760 ret = IRQ_HANDLED;
2761
2762 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002763 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002764 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2765
2766 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2767 hotplug_status);
2768 if (hotplug_status & dev_priv->hotplug_supported_mask)
2769 queue_work(dev_priv->wq,
2770 &dev_priv->hotplug_work);
2771
2772 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2773 I915_READ(PORT_HOTPLUG_STAT);
2774 }
2775
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002776 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002777 new_iir = I915_READ(IIR); /* Flush posted writes */
2778
Chris Wilsona266c7d2012-04-24 22:59:44 +01002779 if (iir & I915_USER_INTERRUPT)
2780 notify_ring(dev, &dev_priv->ring[RCS]);
2781 if (iir & I915_BSD_USER_INTERRUPT)
2782 notify_ring(dev, &dev_priv->ring[VCS]);
2783
Chris Wilsona266c7d2012-04-24 22:59:44 +01002784 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002785 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002786 i915_handle_vblank(dev, pipe, pipe, iir))
2787 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002788
2789 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2790 blc_event = true;
2791 }
2792
2793
2794 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2795 intel_opregion_asle_intr(dev);
2796
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002797 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2798 gmbus_irq_handler(dev);
2799
Chris Wilsona266c7d2012-04-24 22:59:44 +01002800 /* With MSI, interrupts are only generated when iir
2801 * transitions from zero to nonzero. If another bit got
2802 * set while we were handling the existing iir bits, then
2803 * we would never get another interrupt.
2804 *
2805 * This is fine on non-MSI as well, as if we hit this path
2806 * we avoid exiting the interrupt handler only to generate
2807 * another one.
2808 *
2809 * Note that for MSI this could cause a stray interrupt report
2810 * if an interrupt landed in the time between writing IIR and
2811 * the posting read. This should be rare enough to never
2812 * trigger the 99% of 100,000 interrupts test for disabling
2813 * stray interrupts.
2814 */
2815 iir = new_iir;
2816 }
2817
Daniel Vetterd05c6172012-04-26 23:28:09 +02002818 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002819
Chris Wilsona266c7d2012-04-24 22:59:44 +01002820 return ret;
2821}
2822
2823static void i965_irq_uninstall(struct drm_device * dev)
2824{
2825 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2826 int pipe;
2827
2828 if (!dev_priv)
2829 return;
2830
Chris Wilsonadca4732012-05-11 18:01:31 +01002831 I915_WRITE(PORT_HOTPLUG_EN, 0);
2832 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002833
2834 I915_WRITE(HWSTAM, 0xffffffff);
2835 for_each_pipe(pipe)
2836 I915_WRITE(PIPESTAT(pipe), 0);
2837 I915_WRITE(IMR, 0xffffffff);
2838 I915_WRITE(IER, 0x0);
2839
2840 for_each_pipe(pipe)
2841 I915_WRITE(PIPESTAT(pipe),
2842 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2843 I915_WRITE(IIR, I915_READ(IIR));
2844}
2845
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002846void intel_irq_init(struct drm_device *dev)
2847{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002848 struct drm_i915_private *dev_priv = dev->dev_private;
2849
2850 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01002851 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002852 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002853 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002854
Daniel Vetter99584db2012-11-14 17:14:04 +01002855 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
2856 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01002857 (unsigned long) dev);
2858
Tomas Janousek97a19a22012-12-08 13:48:13 +01002859 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002860
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002861 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2862 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002863 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002864 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2865 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2866 }
2867
Keith Packardc3613de2011-08-12 17:05:54 -07002868 if (drm_core_check_feature(dev, DRIVER_MODESET))
2869 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2870 else
2871 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002872 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2873
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002874 if (IS_VALLEYVIEW(dev)) {
2875 dev->driver->irq_handler = valleyview_irq_handler;
2876 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2877 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2878 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2879 dev->driver->enable_vblank = valleyview_enable_vblank;
2880 dev->driver->disable_vblank = valleyview_disable_vblank;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002881 dev_priv->display.hpd_irq_setup = valleyview_hpd_irq_setup;
Daniel Vetter4a06e202012-12-01 13:53:40 +01002882 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002883 /* Share pre & uninstall handlers with ILK/SNB */
2884 dev->driver->irq_handler = ivybridge_irq_handler;
2885 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2886 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2887 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2888 dev->driver->enable_vblank = ivybridge_enable_vblank;
2889 dev->driver->disable_vblank = ivybridge_disable_vblank;
2890 } else if (HAS_PCH_SPLIT(dev)) {
2891 dev->driver->irq_handler = ironlake_irq_handler;
2892 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2893 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2894 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2895 dev->driver->enable_vblank = ironlake_enable_vblank;
2896 dev->driver->disable_vblank = ironlake_disable_vblank;
2897 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002898 if (INTEL_INFO(dev)->gen == 2) {
2899 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2900 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2901 dev->driver->irq_handler = i8xx_irq_handler;
2902 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002903 } else if (INTEL_INFO(dev)->gen == 3) {
2904 dev->driver->irq_preinstall = i915_irq_preinstall;
2905 dev->driver->irq_postinstall = i915_irq_postinstall;
2906 dev->driver->irq_uninstall = i915_irq_uninstall;
2907 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002908 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002909 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002910 dev->driver->irq_preinstall = i965_irq_preinstall;
2911 dev->driver->irq_postinstall = i965_irq_postinstall;
2912 dev->driver->irq_uninstall = i965_irq_uninstall;
2913 dev->driver->irq_handler = i965_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002914 dev_priv->display.hpd_irq_setup = i965_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002915 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002916 dev->driver->enable_vblank = i915_enable_vblank;
2917 dev->driver->disable_vblank = i915_disable_vblank;
2918 }
2919}
Daniel Vetter20afbda2012-12-11 14:05:07 +01002920
2921void intel_hpd_init(struct drm_device *dev)
2922{
2923 struct drm_i915_private *dev_priv = dev->dev_private;
2924
2925 if (dev_priv->display.hpd_irq_setup)
2926 dev_priv->display.hpd_irq_setup(dev);
2927}