blob: 1da8a5c9b9e1a1e51712bcaedfed9859bde675f0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080049#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050050#include <linux/clocksource.h>
51#include <linux/time.h>
Takashi Iwaif4c482a2012-12-04 15:09:23 +010052#include <linux/completion.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050053
Takashi Iwai27fe48d92011-09-28 17:16:09 +020054#ifdef CONFIG_X86
55/* for snoop control */
56#include <asm/pgtable.h>
57#include <asm/cacheflush.h>
58#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <sound/core.h>
60#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020061#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020062#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020063#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include "hda_codec.h"
65
66
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
68static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103069static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010070static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +020071static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020072static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010073static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010074static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +020075static int jackpoll_ms[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103076static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020077static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020078#ifdef CONFIG_SND_HDA_PATCH_LOADER
79static char *patch[SNDRV_CARDS];
80#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010081#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020082static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010083 CONFIG_SND_HDA_INPUT_BEEP_MODE};
84#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Takashi Iwai5aba4f82008-01-07 15:16:37 +010086module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010088module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(enable, bool, NULL, 0444);
91MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
92module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010094module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020095MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwai1dac6692012-09-13 14:59:47 +020096 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020097module_param_array(bdl_pos_adj, int, NULL, 0644);
98MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010099module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +0100100MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100101module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100102MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200103module_param_array(jackpoll_ms, int, NULL, 0444);
104MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai27346162006-01-12 18:28:44 +0100105module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200106MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
107 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100108module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100109MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200110#ifdef CONFIG_SND_HDA_PATCH_LOADER
111module_param_array(patch, charp, NULL, 0444);
112MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
113#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100114#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200115module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100116MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200117 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100118#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100119
Takashi Iwai83012a72012-08-24 18:38:08 +0200120#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200121static int param_set_xint(const char *val, const struct kernel_param *kp);
122static struct kernel_param_ops param_ops_xint = {
123 .set = param_set_xint,
124 .get = param_get_int,
125};
126#define param_check_xint param_check_int
127
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100128static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200129module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100130MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
131 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Takashi Iwaidee1b662007-08-13 16:10:30 +0200133/* reset the HD-audio controller in power save mode.
134 * this may give more power-saving, but will take longer time to
135 * wake up.
136 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030137static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200138module_param(power_save_controller, bool, 0644);
139MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Takashi Iwai83012a72012-08-24 18:38:08 +0200140#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200141
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100142static int align_buffer_size = -1;
143module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500144MODULE_PARM_DESC(align_buffer_size,
145 "Force buffer and period sizes to be multiple of 128 bytes.");
146
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200147#ifdef CONFIG_X86
148static bool hda_snoop = true;
149module_param_named(snoop, hda_snoop, bool, 0444);
150MODULE_PARM_DESC(snoop, "Enable/disable snooping");
151#define azx_snoop(chip) (chip)->snoop
152#else
153#define hda_snoop true
154#define azx_snoop(chip) true
155#endif
156
157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158MODULE_LICENSE("GPL");
159MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
160 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700161 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200162 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100163 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100164 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100165 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700166 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800167 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700168 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800169 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700170 "{Intel, LPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800171 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700172 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100173 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200174 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200175 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200176 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200177 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200178 "{ATI, RS780},"
179 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100180 "{ATI, RV630},"
181 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100182 "{ATI, RV670},"
183 "{ATI, RV635},"
184 "{ATI, RV620},"
185 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200186 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200187 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200188 "{SiS, SIS966},"
189 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190MODULE_DESCRIPTION("Intel HDA driver");
191
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200192#ifdef CONFIG_SND_VERBOSE_PRINTK
193#define SFX /* nop */
194#else
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800195#define SFX "hda-intel "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200196#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200197
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200198#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
199#ifdef CONFIG_SND_HDA_CODEC_HDMI
200#define SUPPORT_VGA_SWITCHEROO
201#endif
202#endif
203
204
Takashi Iwaicb53c622007-08-10 17:21:45 +0200205/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 * registers
207 */
208#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200209#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
210#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
211#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
212#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
213#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214#define ICH6_REG_VMIN 0x02
215#define ICH6_REG_VMAJ 0x03
216#define ICH6_REG_OUTPAY 0x04
217#define ICH6_REG_INPAY 0x06
218#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200219#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200220#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
221#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222#define ICH6_REG_WAKEEN 0x0c
223#define ICH6_REG_STATESTS 0x0e
224#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200225#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226#define ICH6_REG_INTCTL 0x20
227#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200228#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200229#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
230#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231#define ICH6_REG_CORBLBASE 0x40
232#define ICH6_REG_CORBUBASE 0x44
233#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200234#define ICH6_REG_CORBRP 0x4a
235#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200237#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
238#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200240#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241#define ICH6_REG_CORBSIZE 0x4e
242
243#define ICH6_REG_RIRBLBASE 0x50
244#define ICH6_REG_RIRBUBASE 0x54
245#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200246#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247#define ICH6_REG_RINTCNT 0x5a
248#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200249#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
250#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
251#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200253#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
254#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255#define ICH6_REG_RIRBSIZE 0x5e
256
257#define ICH6_REG_IC 0x60
258#define ICH6_REG_IR 0x64
259#define ICH6_REG_IRS 0x68
260#define ICH6_IRS_VALID (1<<1)
261#define ICH6_IRS_BUSY (1<<0)
262
263#define ICH6_REG_DPLBASE 0x70
264#define ICH6_REG_DPUBASE 0x74
265#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
266
267/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
268enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
269
270/* stream register offsets from stream base */
271#define ICH6_REG_SD_CTL 0x00
272#define ICH6_REG_SD_STS 0x03
273#define ICH6_REG_SD_LPIB 0x04
274#define ICH6_REG_SD_CBL 0x08
275#define ICH6_REG_SD_LVI 0x0c
276#define ICH6_REG_SD_FIFOW 0x0e
277#define ICH6_REG_SD_FIFOSIZE 0x10
278#define ICH6_REG_SD_FORMAT 0x12
279#define ICH6_REG_SD_BDLPL 0x18
280#define ICH6_REG_SD_BDLPU 0x1c
281
282/* PCI space */
283#define ICH6_PCIREG_TCSEL 0x44
284
285/*
286 * other constants
287 */
288
289/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200290/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200291#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200292#define ICH6_NUM_PLAYBACK 4
293
294/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200295#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200296#define ULI_NUM_PLAYBACK 6
297
Felix Kuehling778b6e12006-05-17 11:22:21 +0200298/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200299#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200300#define ATIHDMI_NUM_PLAYBACK 1
301
Kailang Yangf2690022008-05-27 11:44:55 +0200302/* TERA has 4 playback and 3 capture */
303#define TERA_NUM_CAPTURE 3
304#define TERA_NUM_PLAYBACK 4
305
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200306/* this number is statically defined for simplicity */
307#define MAX_AZX_DEV 16
308
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100310#define BDL_SIZE 4096
311#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
312#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313/* max buffer size - no h/w limit, you can increase as you like */
314#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
316/* RIRB int mask: overrun[2], response[0] */
317#define RIRB_INT_RESPONSE 0x01
318#define RIRB_INT_OVERRUN 0x04
319#define RIRB_INT_MASK 0x05
320
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200321/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800322#define AZX_MAX_CODECS 8
323#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800324#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326/* SD_CTL bits */
327#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
328#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100329#define SD_CTL_STRIPE (3 << 16) /* stripe control */
330#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
331#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
333#define SD_CTL_STREAM_TAG_SHIFT 20
334
335/* SD_CTL and SD_STS */
336#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
337#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
338#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200339#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
340 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
342/* SD_STS */
343#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
344
345/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200346#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
347#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
348#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350/* below are so far hardcoded - should read registers in future */
351#define ICH6_MAX_CORB_ENTRIES 256
352#define ICH6_MAX_RIRB_ENTRIES 256
353
Takashi Iwaic74db862005-05-12 14:26:27 +0200354/* position fix mode */
355enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200356 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200357 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200358 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200359 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100360 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200361};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
Frederick Lif5d40b32005-05-12 14:55:20 +0200363/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200364#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
365#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
366
Vinod Gda3fca22005-09-13 18:49:12 +0200367/* Defines for Nvidia HDA support */
368#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
369#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700370#define NVIDIA_HDA_ISTRM_COH 0x4d
371#define NVIDIA_HDA_OSTRM_COH 0x4c
372#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200373
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100374/* Defines for Intel SCH HDA snoop control */
375#define INTEL_SCH_HDA_DEVC 0x78
376#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
377
Joseph Chan0e153472008-08-26 14:38:03 +0200378/* Define IN stream 0 FIFO size offset in VIA controller */
379#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
380/* Define VIA HD Audio Device ID*/
381#define VIA_HDAC_DEVICE_ID 0x3288
382
Yang, Libinc4da29c2008-11-13 11:07:07 +0100383/* HD Audio class code */
384#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100385
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 */
388
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100389struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100390 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200391 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Takashi Iwaid01ce992007-07-27 16:52:19 +0200393 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200394 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200395 unsigned int frags; /* number for period in the play buffer */
396 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200397 unsigned long start_wallclk; /* start + minimum wallclk */
398 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Takashi Iwaid01ce992007-07-27 16:52:19 +0200400 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Takashi Iwaid01ce992007-07-27 16:52:19 +0200402 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
404 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200405 struct snd_pcm_substream *substream; /* assigned substream,
406 * set in PCM open
407 */
408 unsigned int format_val; /* format value to be set in the
409 * controller and the codec
410 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 unsigned char stream_tag; /* assigned stream */
412 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200413 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Pavel Machek927fc862006-08-31 17:03:43 +0200415 unsigned int opened :1;
416 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200417 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200418 /*
419 * For VIA:
420 * A flag to ensure DMA position is 0
421 * when link position is not greater than FIFO size
422 */
423 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200424 unsigned int wc_marked:1;
Takashi Iwai915bf292012-09-11 15:19:10 +0200425 unsigned int no_period_wakeup:1;
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -0500426
427 struct timecounter azx_tc;
428 struct cyclecounter azx_cc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429};
430
431/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100432struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 u32 *buf; /* CORB/RIRB buffer
434 * Each CORB entry is 4byte, RIRB is 8byte
435 */
436 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
437 /* for RIRB */
438 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800439 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
440 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441};
442
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100443struct azx_pcm {
444 struct azx *chip;
445 struct snd_pcm *pcm;
446 struct hda_codec *codec;
447 struct hda_pcm_stream *hinfo[2];
448 struct list_head list;
449};
450
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100451struct azx {
452 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200454 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200456 /* chip type specific */
457 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200458 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200459 int playback_streams;
460 int playback_index_offset;
461 int capture_streams;
462 int capture_index_offset;
463 int num_streams;
464
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 /* pci resources */
466 unsigned long addr;
467 void __iomem *remap_addr;
468 int irq;
469
470 /* locks */
471 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100472 struct mutex open_mutex;
Takashi Iwaif4c482a2012-12-04 15:09:23 +0100473 struct completion probe_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200475 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100476 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
478 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100479 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480
481 /* HD codec */
482 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100483 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100485 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
487 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100488 struct azx_rb corb;
489 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100491 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 struct snd_dma_buffer rb;
493 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200494
Takashi Iwai4918cda2012-08-09 12:33:28 +0200495#ifdef CONFIG_SND_HDA_PATCH_LOADER
496 const struct firmware *fw;
497#endif
498
Takashi Iwaic74db862005-05-12 14:26:27 +0200499 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200500 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200501 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200502 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200503 unsigned int initialized :1;
504 unsigned int single_cmd :1;
505 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200506 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200507 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100508 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200509 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100510 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200511 unsigned int region_requested:1;
512
513 /* VGA-switcheroo setup */
514 unsigned int use_vga_switcheroo:1;
Takashi Iwai128960a2012-10-12 17:28:18 +0200515 unsigned int vga_switcheroo_registered:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200516 unsigned int init_failed:1; /* delayed init failed */
517 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200518
519 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800520 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200521
522 /* for pending irqs */
523 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100524
525 /* reboot notifier (for mysterious hangup problem at power-down) */
526 struct notifier_block reboot_notifier;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200527
528 /* card list (for power_save trigger) */
529 struct list_head list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530};
531
Takashi Iwai1a8506d2012-10-16 15:10:08 +0200532#define CREATE_TRACE_POINTS
533#include "hda_intel_trace.h"
534
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200535/* driver types */
536enum {
537 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800538 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100539 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200540 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200541 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800542 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200543 AZX_DRIVER_VIA,
544 AZX_DRIVER_SIS,
545 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200546 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200547 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200548 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200549 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100550 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200551 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200552};
553
Takashi Iwai9477c582011-05-25 09:11:37 +0200554/* driver quirks (capabilities) */
555/* bits 0-7 are used for indicating driver type */
556#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
557#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
558#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
559#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
560#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
561#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
562#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
563#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
564#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
565#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
566#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
567#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200568#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500569#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100570#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200571#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -0500572#define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100573#define AZX_DCAPS_PM_RUNTIME (1 << 26) /* runtime PM support */
574
575/* quirks for Intel PCH */
576#define AZX_DCAPS_INTEL_PCH \
577 (AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \
578 AZX_DCAPS_COUNT_LPIB_DELAY | AZX_DCAPS_PM_RUNTIME)
Takashi Iwai9477c582011-05-25 09:11:37 +0200579
580/* quirks for ATI SB / AMD Hudson */
581#define AZX_DCAPS_PRESET_ATI_SB \
582 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
583 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
584
585/* quirks for ATI/AMD HDMI */
586#define AZX_DCAPS_PRESET_ATI_HDMI \
587 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
588
589/* quirks for Nvidia */
590#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100591 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
592 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200593
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200594#define AZX_DCAPS_PRESET_CTHDA \
595 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
596
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200597/*
598 * VGA-switcher support
599 */
600#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200601#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
602#else
603#define use_vga_switcheroo(chip) 0
604#endif
605
Takashi Iwai48c8b0e2012-12-07 07:40:35 +0100606static char *driver_short_names[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200607 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800608 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100609 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200610 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200611 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800612 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200613 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
614 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200615 [AZX_DRIVER_ULI] = "HDA ULI M5461",
616 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200617 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200618 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200619 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100620 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200621};
622
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623/*
624 * macros for easy use
625 */
626#define azx_writel(chip,reg,value) \
627 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
628#define azx_readl(chip,reg) \
629 readl((chip)->remap_addr + ICH6_REG_##reg)
630#define azx_writew(chip,reg,value) \
631 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
632#define azx_readw(chip,reg) \
633 readw((chip)->remap_addr + ICH6_REG_##reg)
634#define azx_writeb(chip,reg,value) \
635 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
636#define azx_readb(chip,reg) \
637 readb((chip)->remap_addr + ICH6_REG_##reg)
638
639#define azx_sd_writel(dev,reg,value) \
640 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
641#define azx_sd_readl(dev,reg) \
642 readl((dev)->sd_addr + ICH6_REG_##reg)
643#define azx_sd_writew(dev,reg,value) \
644 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
645#define azx_sd_readw(dev,reg) \
646 readw((dev)->sd_addr + ICH6_REG_##reg)
647#define azx_sd_writeb(dev,reg,value) \
648 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
649#define azx_sd_readb(dev,reg) \
650 readb((dev)->sd_addr + ICH6_REG_##reg)
651
652/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100653#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200655#ifdef CONFIG_X86
656static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
657{
658 if (azx_snoop(chip))
659 return;
660 if (addr && size) {
661 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
662 if (on)
663 set_memory_wc((unsigned long)addr, pages);
664 else
665 set_memory_wb((unsigned long)addr, pages);
666 }
667}
668
669static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
670 bool on)
671{
672 __mark_pages_wc(chip, buf->area, buf->bytes, on);
673}
674static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
675 struct snd_pcm_runtime *runtime, bool on)
676{
677 if (azx_dev->wc_marked != on) {
678 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
679 azx_dev->wc_marked = on;
680 }
681}
682#else
683/* NOP for other archs */
684static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
685 bool on)
686{
687}
688static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
689 struct snd_pcm_runtime *runtime, bool on)
690{
691}
692#endif
693
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200694static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200695static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696/*
697 * Interface for HD codec
698 */
699
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700/*
701 * CORB / RIRB interface
702 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100703static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704{
705 int err;
706
707 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200708 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
709 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 PAGE_SIZE, &chip->rb);
711 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800712 snd_printk(KERN_ERR SFX "%s: cannot allocate CORB/RIRB\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 return err;
714 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200715 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 return 0;
717}
718
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100719static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800721 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 /* CORB set up */
723 chip->corb.addr = chip->rb.addr;
724 chip->corb.buf = (u32 *)chip->rb.area;
725 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200726 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200728 /* set the corb size to 256 entries (ULI requires explicitly) */
729 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 /* set the corb write pointer to 0 */
731 azx_writew(chip, CORBWP, 0);
732 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200733 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200735 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736
737 /* RIRB set up */
738 chip->rirb.addr = chip->rb.addr + 2048;
739 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800740 chip->rirb.wp = chip->rirb.rp = 0;
741 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200743 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200745 /* set the rirb size to 256 entries (ULI requires explicitly) */
746 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200748 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200750 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200751 azx_writew(chip, RINTCNT, 0xc0);
752 else
753 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800756 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757}
758
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100759static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800761 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 /* disable ringbuffer DMAs */
763 azx_writeb(chip, RIRBCTL, 0);
764 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800765 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766}
767
Wu Fengguangdeadff12009-08-01 18:45:16 +0800768static unsigned int azx_command_addr(u32 cmd)
769{
770 unsigned int addr = cmd >> 28;
771
772 if (addr >= AZX_MAX_CODECS) {
773 snd_BUG();
774 addr = 0;
775 }
776
777 return addr;
778}
779
780static unsigned int azx_response_addr(u32 res)
781{
782 unsigned int addr = res & 0xf;
783
784 if (addr >= AZX_MAX_CODECS) {
785 snd_BUG();
786 addr = 0;
787 }
788
789 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790}
791
792/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100793static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100795 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800796 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798
Wu Fengguangc32649f2009-08-01 18:48:12 +0800799 spin_lock_irq(&chip->reg_lock);
800
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 /* add command to corb */
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100802 wp = azx_readw(chip, CORBWP);
803 if (wp == 0xffff) {
804 /* something wrong, controller likely turned to D3 */
805 spin_unlock_irq(&chip->reg_lock);
806 return -1;
807 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 wp++;
809 wp %= ICH6_MAX_CORB_ENTRIES;
810
Wu Fengguangdeadff12009-08-01 18:45:16 +0800811 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 chip->corb.buf[wp] = cpu_to_le32(val);
813 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800814
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 spin_unlock_irq(&chip->reg_lock);
816
817 return 0;
818}
819
820#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
821
822/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100823static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824{
825 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800826 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 u32 res, res_ex;
828
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100829 wp = azx_readw(chip, RIRBWP);
830 if (wp == 0xffff) {
831 /* something wrong, controller likely turned to D3 */
832 return;
833 }
834
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 if (wp == chip->rirb.wp)
836 return;
837 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800838
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 while (chip->rirb.rp != wp) {
840 chip->rirb.rp++;
841 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
842
843 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
844 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
845 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800846 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
848 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800849 else if (chip->rirb.cmds[addr]) {
850 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100851 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800852 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800853 } else
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200854 snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, "
Wu Fengguange310bb02009-08-01 19:18:45 +0800855 "last cmd=%#08x\n",
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200856 pci_name(chip->pci),
Wu Fengguange310bb02009-08-01 19:18:45 +0800857 res, res_ex,
858 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 }
860}
861
862/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800863static unsigned int azx_rirb_get_response(struct hda_bus *bus,
864 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100866 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200867 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200868 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200869 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200871 again:
872 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200873
874 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200875 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200876 spin_lock_irq(&chip->reg_lock);
877 azx_update_rirb(chip);
878 spin_unlock_irq(&chip->reg_lock);
879 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800880 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100881 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100882 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200883
884 if (!do_poll)
885 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800886 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100887 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100888 if (time_after(jiffies, timeout))
889 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200890 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100891 msleep(2); /* temporary workaround */
892 else {
893 udelay(10);
894 cond_resched();
895 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100896 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200897
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200898 if (!chip->polling_mode && chip->poll_count < 2) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800899 snd_printdd(SFX "%s: azx_get_response timeout, "
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200900 "polling the codec once: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800901 pci_name(chip->pci), chip->last_cmd[addr]);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200902 do_poll = 1;
903 chip->poll_count++;
904 goto again;
905 }
906
907
Takashi Iwai23c4a882009-10-30 13:21:49 +0100908 if (!chip->polling_mode) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800909 snd_printk(KERN_WARNING SFX "%s: azx_get_response timeout, "
Takashi Iwai23c4a882009-10-30 13:21:49 +0100910 "switching to polling mode: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800911 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai23c4a882009-10-30 13:21:49 +0100912 chip->polling_mode = 1;
913 goto again;
914 }
915
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200916 if (chip->msi) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800917 snd_printk(KERN_WARNING SFX "%s: No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800918 "disabling MSI: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800919 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200920 free_irq(chip->irq, chip);
921 chip->irq = -1;
922 pci_disable_msi(chip->pci);
923 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100924 if (azx_acquire_irq(chip, 1) < 0) {
925 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200926 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100927 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200928 goto again;
929 }
930
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100931 if (chip->probing) {
932 /* If this critical timeout happens during the codec probing
933 * phase, this is likely an access to a non-existing codec
934 * slot. Better to return an error and reset the system.
935 */
936 return -1;
937 }
938
Takashi Iwai8dd78332009-06-02 01:16:07 +0200939 /* a fatal communication error; need either to reset or to fallback
940 * to the single_cmd mode
941 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100942 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200943 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200944 bus->response_reset = 1;
945 return -1; /* give a chance to retry */
946 }
947
948 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
949 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800950 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200951 chip->single_cmd = 1;
952 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100953 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200954 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100955 /* disable unsolicited responses */
956 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200957 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958}
959
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960/*
961 * Use the single immediate command instead of CORB/RIRB for simplicity
962 *
963 * Note: according to Intel, this is not preferred use. The command was
964 * intended for the BIOS only, and may get confused with unsolicited
965 * responses. So, we shouldn't use it for normal operation from the
966 * driver.
967 * I left the codes, however, for debugging/testing purposes.
968 */
969
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200970/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800971static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200972{
973 int timeout = 50;
974
975 while (timeout--) {
976 /* check IRV busy bit */
977 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
978 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800979 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200980 return 0;
981 }
982 udelay(1);
983 }
984 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800985 snd_printd(SFX "%s: get_response timeout: IRS=0x%x\n",
986 pci_name(chip->pci), azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800987 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200988 return -EIO;
989}
990
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100992static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100994 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800995 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996 int timeout = 50;
997
Takashi Iwai8dd78332009-06-02 01:16:07 +0200998 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 while (timeout--) {
1000 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001001 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001003 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1004 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001006 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1007 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001008 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 }
1010 udelay(1);
1011 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +01001012 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001013 snd_printd(SFX "%s: send_cmd timeout: IRS=0x%x, val=0x%x\n",
1014 pci_name(chip->pci), azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 return -EIO;
1016}
1017
1018/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001019static unsigned int azx_single_get_response(struct hda_bus *bus,
1020 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001022 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001023 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024}
1025
Takashi Iwai111d3af2006-02-16 18:17:58 +01001026/*
1027 * The below are the main callbacks from hda_codec.
1028 *
1029 * They are just the skeleton to call sub-callbacks according to the
1030 * current setting of chip->single_cmd.
1031 */
1032
1033/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001034static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001035{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001036 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +02001037
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001038 if (chip->disabled)
1039 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +08001040 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001041 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001042 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001043 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001044 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001045}
1046
1047/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001048static unsigned int azx_get_response(struct hda_bus *bus,
1049 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001050{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001051 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001052 if (chip->disabled)
1053 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001054 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001055 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001056 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001057 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001058}
1059
Takashi Iwai83012a72012-08-24 18:38:08 +02001060#ifdef CONFIG_PM
Takashi Iwai68467f52012-08-28 09:14:29 -07001061static void azx_power_notify(struct hda_bus *bus, bool power_up);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001062#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001063
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001065static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066{
Mengdong Linfa348da2012-12-12 09:16:15 -05001067 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001069 if (!full_reset)
1070 goto __skip;
1071
Danny Tholene8a7f132007-09-11 21:41:56 +02001072 /* clear STATESTS */
1073 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1074
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 /* reset controller */
1076 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1077
Mengdong Linfa348da2012-12-12 09:16:15 -05001078 timeout = jiffies + msecs_to_jiffies(100);
1079 while (azx_readb(chip, GCTL) &&
1080 time_before(jiffies, timeout))
1081 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082
1083 /* delay for >= 100us for codec PLL to settle per spec
1084 * Rev 0.9 section 5.5.1
1085 */
Mengdong Linfa348da2012-12-12 09:16:15 -05001086 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087
1088 /* Bring controller out of reset */
1089 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1090
Mengdong Linfa348da2012-12-12 09:16:15 -05001091 timeout = jiffies + msecs_to_jiffies(100);
1092 while (!azx_readb(chip, GCTL) &&
1093 time_before(jiffies, timeout))
1094 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095
Pavel Machek927fc862006-08-31 17:03:43 +02001096 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Mengdong Linfa348da2012-12-12 09:16:15 -05001097 usleep_range(1000, 1200);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001099 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001101 if (!azx_readb(chip, GCTL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001102 snd_printd(SFX "%s: azx_reset: controller not ready!\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 return -EBUSY;
1104 }
1105
Matt41e2fce2005-07-04 17:49:55 +02001106 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001107 if (!chip->single_cmd)
1108 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1109 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001110
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001112 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 chip->codec_mask = azx_readw(chip, STATESTS);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001114 snd_printdd(SFX "%s: codec_mask = 0x%x\n", pci_name(chip->pci), chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 }
1116
1117 return 0;
1118}
1119
1120
1121/*
1122 * Lowlevel interface
1123 */
1124
1125/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001126static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127{
1128 /* enable controller CIE and GIE */
1129 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1130 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1131}
1132
1133/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001134static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135{
1136 int i;
1137
1138 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001139 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001140 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 azx_sd_writeb(azx_dev, SD_CTL,
1142 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1143 }
1144
1145 /* disable SIE for all streams */
1146 azx_writeb(chip, INTCTL, 0);
1147
1148 /* disable controller CIE and GIE */
1149 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1150 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1151}
1152
1153/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001154static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155{
1156 int i;
1157
1158 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001159 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001160 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1162 }
1163
1164 /* clear STATESTS */
1165 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1166
1167 /* clear rirb status */
1168 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1169
1170 /* clear int status */
1171 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1172}
1173
1174/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001175static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176{
Joseph Chan0e153472008-08-26 14:38:03 +02001177 /*
1178 * Before stream start, initialize parameter
1179 */
1180 azx_dev->insufficient = 1;
1181
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001183 azx_writel(chip, INTCTL,
1184 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 /* set DMA start and interrupt mask */
1186 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1187 SD_CTL_DMA_START | SD_INT_MASK);
1188}
1189
Takashi Iwai1dddab42009-03-18 15:15:37 +01001190/* stop DMA */
1191static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1194 ~(SD_CTL_DMA_START | SD_INT_MASK));
1195 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001196}
1197
1198/* stop a stream */
1199static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1200{
1201 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001203 azx_writel(chip, INTCTL,
1204 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205}
1206
1207
1208/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001209 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001211static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001213 if (chip->initialized)
1214 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215
1216 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001217 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218
1219 /* initialize interrupts */
1220 azx_int_clear(chip);
1221 azx_int_enable(chip);
1222
1223 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001224 if (!chip->single_cmd)
1225 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001227 /* program the position buffer */
1228 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001229 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001230
Takashi Iwaicb53c622007-08-10 17:21:45 +02001231 chip->initialized = 1;
1232}
1233
1234/*
1235 * initialize the PCI registers
1236 */
1237/* update bits in a PCI register byte */
1238static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1239 unsigned char mask, unsigned char val)
1240{
1241 unsigned char data;
1242
1243 pci_read_config_byte(pci, reg, &data);
1244 data &= ~mask;
1245 data |= (val & mask);
1246 pci_write_config_byte(pci, reg, data);
1247}
1248
1249static void azx_init_pci(struct azx *chip)
1250{
1251 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1252 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1253 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001254 * codecs.
1255 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001256 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001257 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001258 snd_printdd(SFX "%s: Clearing TCSEL\n", pci_name(chip->pci));
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001259 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001260 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001261
Takashi Iwai9477c582011-05-25 09:11:37 +02001262 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1263 * we need to enable snoop.
1264 */
1265 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001266 snd_printdd(SFX "%s: Setting ATI snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001267 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001268 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1269 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001270 }
1271
1272 /* For NVIDIA HDA, enable snoop */
1273 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001274 snd_printdd(SFX "%s: Setting Nvidia snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001275 update_pci_byte(chip->pci,
1276 NVIDIA_HDA_TRANSREG_ADDR,
1277 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001278 update_pci_byte(chip->pci,
1279 NVIDIA_HDA_ISTRM_COH,
1280 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1281 update_pci_byte(chip->pci,
1282 NVIDIA_HDA_OSTRM_COH,
1283 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001284 }
1285
1286 /* Enable SCH/PCH snoop if needed */
1287 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001288 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001289 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001290 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1291 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1292 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1293 if (!azx_snoop(chip))
1294 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1295 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001296 pci_read_config_word(chip->pci,
1297 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001298 }
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001299 snd_printdd(SFX "%s: SCH snoop: %s\n",
1300 pci_name(chip->pci), (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001301 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001302 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303}
1304
1305
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001306static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1307
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308/*
1309 * interrupt handler
1310 */
David Howells7d12e782006-10-05 14:55:46 +01001311static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001313 struct azx *chip = dev_id;
1314 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001316 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001317 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001319#ifdef CONFIG_PM_RUNTIME
1320 if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
1321 return IRQ_NONE;
1322#endif
1323
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324 spin_lock(&chip->reg_lock);
1325
Dan Carpenter60911062012-05-18 10:36:11 +03001326 if (chip->disabled) {
1327 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001328 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001329 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001330
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331 status = azx_readl(chip, INTSTS);
1332 if (status == 0) {
1333 spin_unlock(&chip->reg_lock);
1334 return IRQ_NONE;
1335 }
1336
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001337 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 azx_dev = &chip->azx_dev[i];
1339 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001340 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001342 if (!azx_dev->substream || !azx_dev->running ||
1343 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001344 continue;
1345 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001346 ok = azx_position_ok(chip, azx_dev);
1347 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001348 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 spin_unlock(&chip->reg_lock);
1350 snd_pcm_period_elapsed(azx_dev->substream);
1351 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001352 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001353 /* bogus IRQ, process it later */
1354 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001355 queue_work(chip->bus->workq,
1356 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 }
1358 }
1359 }
1360
1361 /* clear rirb int */
1362 status = azx_readb(chip, RIRBSTS);
1363 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001364 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001365 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001366 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001368 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1370 }
1371
1372#if 0
1373 /* clear state status int */
1374 if (azx_readb(chip, STATESTS) & 0x04)
1375 azx_writeb(chip, STATESTS, 0x04);
1376#endif
1377 spin_unlock(&chip->reg_lock);
1378
1379 return IRQ_HANDLED;
1380}
1381
1382
1383/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001384 * set up a BDL entry
1385 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001386static int setup_bdle(struct azx *chip,
1387 struct snd_pcm_substream *substream,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001388 struct azx_dev *azx_dev, u32 **bdlp,
1389 int ofs, int size, int with_ioc)
1390{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001391 u32 *bdl = *bdlp;
1392
1393 while (size > 0) {
1394 dma_addr_t addr;
1395 int chunk;
1396
1397 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1398 return -EINVAL;
1399
Takashi Iwai77a23f22008-08-21 13:00:13 +02001400 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001401 /* program the address field of the BDL entry */
1402 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001403 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001404 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001405 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001406 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1407 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1408 u32 remain = 0x1000 - (ofs & 0xfff);
1409 if (chunk > remain)
1410 chunk = remain;
1411 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001412 bdl[2] = cpu_to_le32(chunk);
1413 /* program the IOC to enable interrupt
1414 * only when the whole fragment is processed
1415 */
1416 size -= chunk;
1417 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1418 bdl += 4;
1419 azx_dev->frags++;
1420 ofs += chunk;
1421 }
1422 *bdlp = bdl;
1423 return ofs;
1424}
1425
1426/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427 * set up BDL entries
1428 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001429static int azx_setup_periods(struct azx *chip,
1430 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001431 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001433 u32 *bdl;
1434 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001435 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436
1437 /* reset BDL address */
1438 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1439 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1440
Takashi Iwai97b71c92009-03-18 15:09:13 +01001441 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001442 periods = azx_dev->bufsize / period_bytes;
1443
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001445 bdl = (u32 *)azx_dev->bdl.area;
1446 ofs = 0;
1447 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001448 pos_adj = bdl_pos_adj[chip->dev_index];
Takashi Iwai915bf292012-09-11 15:19:10 +02001449 if (!azx_dev->no_period_wakeup && pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001450 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001451 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001452 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001453 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001454 pos_adj = pos_align;
1455 else
1456 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1457 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001458 pos_adj = frames_to_bytes(runtime, pos_adj);
1459 if (pos_adj >= period_bytes) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001460 snd_printk(KERN_WARNING SFX "%s: Too big adjustment %d\n",
1461 pci_name(chip->pci), bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001462 pos_adj = 0;
1463 } else {
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001464 ofs = setup_bdle(chip, substream, azx_dev,
Takashi Iwai915bf292012-09-11 15:19:10 +02001465 &bdl, ofs, pos_adj, true);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001466 if (ofs < 0)
1467 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001468 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001469 } else
1470 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001471 for (i = 0; i < periods; i++) {
1472 if (i == periods - 1 && pos_adj)
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001473 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001474 period_bytes - pos_adj, 0);
1475 else
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001476 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001477 period_bytes,
Takashi Iwai915bf292012-09-11 15:19:10 +02001478 !azx_dev->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001479 if (ofs < 0)
1480 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001482 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001483
1484 error:
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001485 snd_printk(KERN_ERR SFX "%s: Too many BDL entries: buffer=%d, period=%d\n",
1486 pci_name(chip->pci), azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001487 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488}
1489
Takashi Iwai1dddab42009-03-18 15:15:37 +01001490/* reset stream */
1491static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492{
1493 unsigned char val;
1494 int timeout;
1495
Takashi Iwai1dddab42009-03-18 15:15:37 +01001496 azx_stream_clear(chip, azx_dev);
1497
Takashi Iwaid01ce992007-07-27 16:52:19 +02001498 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1499 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500 udelay(3);
1501 timeout = 300;
1502 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1503 --timeout)
1504 ;
1505 val &= ~SD_CTL_STREAM_RESET;
1506 azx_sd_writeb(azx_dev, SD_CTL, val);
1507 udelay(3);
1508
1509 timeout = 300;
1510 /* waiting for hardware to report that the stream is out of reset */
1511 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1512 --timeout)
1513 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001514
1515 /* reset first position - may not be synced with hw at this time */
1516 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001517}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518
Takashi Iwai1dddab42009-03-18 15:15:37 +01001519/*
1520 * set up the SD for streaming
1521 */
1522static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1523{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001524 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001525 /* make sure the run bit is zero for SD */
1526 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001528 val = azx_sd_readl(azx_dev, SD_CTL);
1529 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1530 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1531 if (!azx_snoop(chip))
1532 val |= SD_CTL_TRAFFIC_PRIO;
1533 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534
1535 /* program the length of samples in cyclic buffer */
1536 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1537
1538 /* program the stream format */
1539 /* this value needs to be the same as the one programmed */
1540 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1541
1542 /* program the stream LVI (last valid index) of the BDL */
1543 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1544
1545 /* program the BDL address */
1546 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001547 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001549 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001551 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001552 if (chip->position_fix[0] != POS_FIX_LPIB ||
1553 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001554 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1555 azx_writel(chip, DPLBASE,
1556 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1557 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001558
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001560 azx_sd_writel(azx_dev, SD_CTL,
1561 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562
1563 return 0;
1564}
1565
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001566/*
1567 * Probe the given codec address
1568 */
1569static int probe_codec(struct azx *chip, int addr)
1570{
1571 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1572 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1573 unsigned int res;
1574
Wu Fengguanga678cde2009-08-01 18:46:46 +08001575 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001576 chip->probing = 1;
1577 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001578 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001579 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001580 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001581 if (res == -1)
1582 return -EIO;
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001583 snd_printdd(SFX "%s: codec #%d probed OK\n", pci_name(chip->pci), addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001584 return 0;
1585}
1586
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001587static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1588 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001589static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590
Takashi Iwai8dd78332009-06-02 01:16:07 +02001591static void azx_bus_reset(struct hda_bus *bus)
1592{
1593 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001594
1595 bus->in_reset = 1;
1596 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001597 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001598#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001599 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001600 struct azx_pcm *p;
1601 list_for_each_entry(p, &chip->pcm_list, list)
1602 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001603 snd_hda_suspend(chip->bus);
1604 snd_hda_resume(chip->bus);
1605 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001606#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001607 bus->in_reset = 0;
1608}
1609
David Henningsson26a6cb62012-10-09 15:04:21 +02001610static int get_jackpoll_interval(struct azx *chip)
1611{
1612 int i = jackpoll_ms[chip->dev_index];
1613 unsigned int j;
1614 if (i == 0)
1615 return 0;
1616 if (i < 50 || i > 60000)
1617 j = 0;
1618 else
1619 j = msecs_to_jiffies(i);
1620 if (j == 0)
1621 snd_printk(KERN_WARNING SFX
1622 "jackpoll_ms value out of range: %d\n", i);
1623 return j;
1624}
1625
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626/*
1627 * Codec initialization
1628 */
1629
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001630/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001631static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001632 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001633 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001634};
1635
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001636static int azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637{
1638 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001639 int c, codecs, err;
1640 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641
1642 memset(&bus_temp, 0, sizeof(bus_temp));
1643 bus_temp.private_data = chip;
1644 bus_temp.modelname = model;
1645 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001646 bus_temp.ops.command = azx_send_cmd;
1647 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001648 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001649 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwai83012a72012-08-24 18:38:08 +02001650#ifdef CONFIG_PM
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001651 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001652 bus_temp.ops.pm_notify = azx_power_notify;
1653#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654
Takashi Iwaid01ce992007-07-27 16:52:19 +02001655 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1656 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657 return err;
1658
Takashi Iwai9477c582011-05-25 09:11:37 +02001659 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001660 snd_printd(SFX "%s: Enable delay in RIRB handling\n", pci_name(chip->pci));
Wei Nidc9c8e22008-09-26 13:55:56 +08001661 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001662 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001663
Takashi Iwai34c25352008-10-28 11:38:58 +01001664 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001665 max_slots = azx_max_codecs[chip->driver_type];
1666 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001667 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001668
1669 /* First try to probe all given codec slots */
1670 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001671 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001672 if (probe_codec(chip, c) < 0) {
1673 /* Some BIOSen give you wrong codec addresses
1674 * that don't exist
1675 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001676 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001677 "%s: Codec #%d probe error; "
1678 "disabling it...\n", pci_name(chip->pci), c);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001679 chip->codec_mask &= ~(1 << c);
1680 /* More badly, accessing to a non-existing
1681 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001682 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001683 * Thus if an error occurs during probing,
1684 * better to reset the controller chip to
1685 * get back to the sanity state.
1686 */
1687 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001688 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001689 }
1690 }
1691 }
1692
Takashi Iwaid507cd62011-04-26 15:25:02 +02001693 /* AMD chipsets often cause the communication stalls upon certain
1694 * sequence like the pin-detection. It seems that forcing the synced
1695 * access works around the stall. Grrr...
1696 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001697 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001698 snd_printd(SFX "%s: Enable sync_write for stable communication\n",
1699 pci_name(chip->pci));
Takashi Iwaid507cd62011-04-26 15:25:02 +02001700 chip->bus->sync_write = 1;
1701 chip->bus->allow_bus_reset = 1;
1702 }
1703
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001704 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001705 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001706 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001707 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001708 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709 if (err < 0)
1710 continue;
David Henningsson26a6cb62012-10-09 15:04:21 +02001711 codec->jackpoll_interval = get_jackpoll_interval(chip);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001712 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001714 }
1715 }
1716 if (!codecs) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001717 snd_printk(KERN_ERR SFX "%s: no codecs initialized\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718 return -ENXIO;
1719 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001720 return 0;
1721}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001723/* configure each codec instance */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001724static int azx_codec_configure(struct azx *chip)
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001725{
1726 struct hda_codec *codec;
1727 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1728 snd_hda_codec_configure(codec);
1729 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730 return 0;
1731}
1732
1733
1734/*
1735 * PCM support
1736 */
1737
1738/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001739static inline struct azx_dev *
1740azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001742 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001743 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001744 /* make a non-zero unique key for the substream */
1745 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1746 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001747
1748 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001749 dev = chip->playback_index_offset;
1750 nums = chip->playback_streams;
1751 } else {
1752 dev = chip->capture_index_offset;
1753 nums = chip->capture_streams;
1754 }
1755 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001756 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001757 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001758 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001759 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001761 if (res) {
1762 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001763 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001764 }
1765 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001766}
1767
1768/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001769static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770{
1771 azx_dev->opened = 0;
1772}
1773
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001774static cycle_t azx_cc_read(const struct cyclecounter *cc)
1775{
1776 struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
1777 struct snd_pcm_substream *substream = azx_dev->substream;
1778 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1779 struct azx *chip = apcm->chip;
1780
1781 return azx_readl(chip, WALLCLK);
1782}
1783
1784static void azx_timecounter_init(struct snd_pcm_substream *substream,
1785 bool force, cycle_t last)
1786{
1787 struct azx_dev *azx_dev = get_azx_dev(substream);
1788 struct timecounter *tc = &azx_dev->azx_tc;
1789 struct cyclecounter *cc = &azx_dev->azx_cc;
1790 u64 nsec;
1791
1792 cc->read = azx_cc_read;
1793 cc->mask = CLOCKSOURCE_MASK(32);
1794
1795 /*
1796 * Converting from 24 MHz to ns means applying a 125/3 factor.
1797 * To avoid any saturation issues in intermediate operations,
1798 * the 125 factor is applied first. The division is applied
1799 * last after reading the timecounter value.
1800 * Applying the 1/3 factor as part of the multiplication
1801 * requires at least 20 bits for a decent precision, however
1802 * overflows occur after about 4 hours or less, not a option.
1803 */
1804
1805 cc->mult = 125; /* saturation after 195 years */
1806 cc->shift = 0;
1807
1808 nsec = 0; /* audio time is elapsed time since trigger */
1809 timecounter_init(tc, cc, nsec);
1810 if (force)
1811 /*
1812 * force timecounter to use predefined value,
1813 * used for synchronized starts
1814 */
1815 tc->cycle_last = last;
1816}
1817
1818static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
1819 struct timespec *ts)
1820{
1821 struct azx_dev *azx_dev = get_azx_dev(substream);
1822 u64 nsec;
1823
1824 nsec = timecounter_read(&azx_dev->azx_tc);
1825 nsec = div_u64(nsec, 3); /* can be optimized */
1826
1827 *ts = ns_to_timespec(nsec);
1828
1829 return 0;
1830}
1831
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001832static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001833 .info = (SNDRV_PCM_INFO_MMAP |
1834 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1836 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001837 /* No full-resume yet implemented */
1838 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001839 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001840 SNDRV_PCM_INFO_SYNC_START |
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001841 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001842 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1844 .rates = SNDRV_PCM_RATE_48000,
1845 .rate_min = 48000,
1846 .rate_max = 48000,
1847 .channels_min = 2,
1848 .channels_max = 2,
1849 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1850 .period_bytes_min = 128,
1851 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1852 .periods_min = 2,
1853 .periods_max = AZX_MAX_FRAG,
1854 .fifo_size = 0,
1855};
1856
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001857static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858{
1859 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1860 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001861 struct azx *chip = apcm->chip;
1862 struct azx_dev *azx_dev;
1863 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864 unsigned long flags;
1865 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001866 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867
Ingo Molnar62932df2006-01-16 16:34:20 +01001868 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001869 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001871 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872 return -EBUSY;
1873 }
1874 runtime->hw = azx_pcm_hw;
1875 runtime->hw.channels_min = hinfo->channels_min;
1876 runtime->hw.channels_max = hinfo->channels_max;
1877 runtime->hw.formats = hinfo->formats;
1878 runtime->hw.rates = hinfo->rates;
1879 snd_pcm_limit_hw_rates(runtime);
1880 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001881
1882 /* avoid wrap-around with wall-clock */
1883 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
1884 20,
1885 178000000);
1886
Takashi Iwai52409aa2012-01-23 17:10:24 +01001887 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001888 /* constrain buffer sizes to be multiple of 128
1889 bytes. This is more efficient in terms of memory
1890 access but isn't required by the HDA spec and
1891 prevents users from specifying exact period/buffer
1892 sizes. For example for 44.1kHz, a period size set
1893 to 20ms will be rounded to 19.59ms. */
1894 buff_step = 128;
1895 else
1896 /* Don't enforce steps on buffer sizes, still need to
1897 be multiple of 4 bytes (HDA spec). Tested on Intel
1898 HDA controllers, may not work on all devices where
1899 option needs to be disabled */
1900 buff_step = 4;
1901
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001902 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001903 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001904 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001905 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07001906 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001907 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1908 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001910 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001911 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912 return err;
1913 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001914 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001915 /* sanity check */
1916 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1917 snd_BUG_ON(!runtime->hw.channels_max) ||
1918 snd_BUG_ON(!runtime->hw.formats) ||
1919 snd_BUG_ON(!runtime->hw.rates)) {
1920 azx_release_device(azx_dev);
1921 hinfo->ops.close(hinfo, apcm->codec, substream);
1922 snd_hda_power_down(apcm->codec);
1923 mutex_unlock(&chip->open_mutex);
1924 return -EINVAL;
1925 }
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001926
1927 /* disable WALLCLOCK timestamps for capture streams
1928 until we figure out how to handle digital inputs */
1929 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
1930 runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;
1931
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932 spin_lock_irqsave(&chip->reg_lock, flags);
1933 azx_dev->substream = substream;
1934 azx_dev->running = 0;
1935 spin_unlock_irqrestore(&chip->reg_lock, flags);
1936
1937 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001938 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001939 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940 return 0;
1941}
1942
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001943static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944{
1945 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1946 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001947 struct azx *chip = apcm->chip;
1948 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949 unsigned long flags;
1950
Ingo Molnar62932df2006-01-16 16:34:20 +01001951 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952 spin_lock_irqsave(&chip->reg_lock, flags);
1953 azx_dev->substream = NULL;
1954 azx_dev->running = 0;
1955 spin_unlock_irqrestore(&chip->reg_lock, flags);
1956 azx_release_device(azx_dev);
1957 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001958 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001959 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960 return 0;
1961}
1962
Takashi Iwaid01ce992007-07-27 16:52:19 +02001963static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1964 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001966 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1967 struct azx *chip = apcm->chip;
1968 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001969 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001970 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001971
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001972 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001973 azx_dev->bufsize = 0;
1974 azx_dev->period_bytes = 0;
1975 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001976 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001977 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001978 if (ret < 0)
1979 return ret;
1980 mark_runtime_wc(chip, azx_dev, runtime, true);
1981 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982}
1983
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001984static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985{
1986 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001987 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001988 struct azx *chip = apcm->chip;
1989 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1991
1992 /* reset BDL address */
1993 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1994 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1995 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001996 azx_dev->bufsize = 0;
1997 azx_dev->period_bytes = 0;
1998 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999
Takashi Iwaieb541332010-08-06 13:48:11 +02002000 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002002 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002003 return snd_pcm_lib_free_pages(substream);
2004}
2005
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002006static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002007{
2008 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002009 struct azx *chip = apcm->chip;
2010 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002012 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002013 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002014 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06002015 struct hda_spdif_out *spdif =
2016 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
2017 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002019 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002020 format_val = snd_hda_calc_stream_format(runtime->rate,
2021 runtime->channels,
2022 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03002023 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06002024 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002025 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02002026 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002027 "%s: invalid format_val, rate=%d, ch=%d, format=%d\n",
2028 pci_name(chip->pci), runtime->rate, runtime->channels, runtime->format);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029 return -EINVAL;
2030 }
2031
Takashi Iwai97b71c92009-03-18 15:09:13 +01002032 bufsize = snd_pcm_lib_buffer_bytes(substream);
2033 period_bytes = snd_pcm_lib_period_bytes(substream);
2034
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002035 snd_printdd(SFX "%s: azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
2036 pci_name(chip->pci), bufsize, format_val);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002037
2038 if (bufsize != azx_dev->bufsize ||
2039 period_bytes != azx_dev->period_bytes ||
Takashi Iwai915bf292012-09-11 15:19:10 +02002040 format_val != azx_dev->format_val ||
2041 runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
Takashi Iwai97b71c92009-03-18 15:09:13 +01002042 azx_dev->bufsize = bufsize;
2043 azx_dev->period_bytes = period_bytes;
2044 azx_dev->format_val = format_val;
Takashi Iwai915bf292012-09-11 15:19:10 +02002045 azx_dev->no_period_wakeup = runtime->no_period_wakeup;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002046 err = azx_setup_periods(chip, substream, azx_dev);
2047 if (err < 0)
2048 return err;
2049 }
2050
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002051 /* wallclk has 24Mhz clock source */
2052 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
2053 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054 azx_setup_controller(chip, azx_dev);
2055 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
2056 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
2057 else
2058 azx_dev->fifo_size = 0;
2059
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002060 stream_tag = azx_dev->stream_tag;
2061 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02002062 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002063 stream_tag > chip->capture_streams)
2064 stream_tag -= chip->capture_streams;
2065 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02002066 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067}
2068
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002069static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070{
2071 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002072 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002073 struct azx_dev *azx_dev;
2074 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002075 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002076 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002078 azx_dev = get_azx_dev(substream);
2079 trace_azx_pcm_trigger(chip, azx_dev, cmd);
2080
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002082 case SNDRV_PCM_TRIGGER_START:
2083 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
2085 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002086 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 break;
2088 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02002089 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002091 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092 break;
2093 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002094 return -EINVAL;
2095 }
2096
2097 snd_pcm_group_for_each_entry(s, substream) {
2098 if (s->pcm->card != substream->pcm->card)
2099 continue;
2100 azx_dev = get_azx_dev(s);
2101 sbits |= 1 << azx_dev->index;
2102 nsync++;
2103 snd_pcm_trigger_done(s, substream);
2104 }
2105
2106 spin_lock(&chip->reg_lock);
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002107
2108 /* first, set SYNC bits of corresponding streams */
2109 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2110 azx_writel(chip, OLD_SSYNC,
2111 azx_readl(chip, OLD_SSYNC) | sbits);
2112 else
2113 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
2114
Takashi Iwai850f0e52008-03-18 17:11:05 +01002115 snd_pcm_group_for_each_entry(s, substream) {
2116 if (s->pcm->card != substream->pcm->card)
2117 continue;
2118 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002119 if (start) {
2120 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
2121 if (!rstart)
2122 azx_dev->start_wallclk -=
2123 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002124 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002125 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002126 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002127 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002128 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129 }
2130 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002131 if (start) {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002132 /* wait until all FIFOs get ready */
2133 for (timeout = 5000; timeout; timeout--) {
2134 nwait = 0;
2135 snd_pcm_group_for_each_entry(s, substream) {
2136 if (s->pcm->card != substream->pcm->card)
2137 continue;
2138 azx_dev = get_azx_dev(s);
2139 if (!(azx_sd_readb(azx_dev, SD_STS) &
2140 SD_STS_FIFO_READY))
2141 nwait++;
2142 }
2143 if (!nwait)
2144 break;
2145 cpu_relax();
2146 }
2147 } else {
2148 /* wait until all RUN bits are cleared */
2149 for (timeout = 5000; timeout; timeout--) {
2150 nwait = 0;
2151 snd_pcm_group_for_each_entry(s, substream) {
2152 if (s->pcm->card != substream->pcm->card)
2153 continue;
2154 azx_dev = get_azx_dev(s);
2155 if (azx_sd_readb(azx_dev, SD_CTL) &
2156 SD_CTL_DMA_START)
2157 nwait++;
2158 }
2159 if (!nwait)
2160 break;
2161 cpu_relax();
2162 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002163 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002164 spin_lock(&chip->reg_lock);
2165 /* reset SYNC bits */
2166 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2167 azx_writel(chip, OLD_SSYNC,
2168 azx_readl(chip, OLD_SSYNC) & ~sbits);
2169 else
2170 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002171 if (start) {
2172 azx_timecounter_init(substream, 0, 0);
2173 if (nsync > 1) {
2174 cycle_t cycle_last;
2175
2176 /* same start cycle for master and group */
2177 azx_dev = get_azx_dev(substream);
2178 cycle_last = azx_dev->azx_tc.cycle_last;
2179
2180 snd_pcm_group_for_each_entry(s, substream) {
2181 if (s->pcm->card != substream->pcm->card)
2182 continue;
2183 azx_timecounter_init(s, 1, cycle_last);
2184 }
2185 }
2186 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002187 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002188 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189}
2190
Joseph Chan0e153472008-08-26 14:38:03 +02002191/* get the current DMA position with correction on VIA chips */
2192static unsigned int azx_via_get_position(struct azx *chip,
2193 struct azx_dev *azx_dev)
2194{
2195 unsigned int link_pos, mini_pos, bound_pos;
2196 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2197 unsigned int fifo_size;
2198
2199 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002200 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002201 /* Playback, no problem using link position */
2202 return link_pos;
2203 }
2204
2205 /* Capture */
2206 /* For new chipset,
2207 * use mod to get the DMA position just like old chipset
2208 */
2209 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2210 mod_dma_pos %= azx_dev->period_bytes;
2211
2212 /* azx_dev->fifo_size can't get FIFO size of in stream.
2213 * Get from base address + offset.
2214 */
2215 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2216
2217 if (azx_dev->insufficient) {
2218 /* Link position never gather than FIFO size */
2219 if (link_pos <= fifo_size)
2220 return 0;
2221
2222 azx_dev->insufficient = 0;
2223 }
2224
2225 if (link_pos <= fifo_size)
2226 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2227 else
2228 mini_pos = link_pos - fifo_size;
2229
2230 /* Find nearest previous boudary */
2231 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2232 mod_link_pos = link_pos % azx_dev->period_bytes;
2233 if (mod_link_pos >= fifo_size)
2234 bound_pos = link_pos - mod_link_pos;
2235 else if (mod_dma_pos >= mod_mini_pos)
2236 bound_pos = mini_pos - mod_mini_pos;
2237 else {
2238 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2239 if (bound_pos >= azx_dev->bufsize)
2240 bound_pos = 0;
2241 }
2242
2243 /* Calculate real DMA position we want */
2244 return bound_pos + mod_dma_pos;
2245}
2246
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002247static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002248 struct azx_dev *azx_dev,
2249 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002250{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002252 int stream = azx_dev->substream->stream;
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002253 int delay = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002254
David Henningsson4cb36312010-09-30 10:12:50 +02002255 switch (chip->position_fix[stream]) {
2256 case POS_FIX_LPIB:
2257 /* read LPIB */
2258 pos = azx_sd_readl(azx_dev, SD_LPIB);
2259 break;
2260 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002261 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002262 break;
2263 default:
2264 /* use the position buffer */
2265 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002266 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002267 if (!pos || pos == (u32)-1) {
2268 printk(KERN_WARNING
2269 "hda-intel: Invalid position buffer, "
2270 "using LPIB read method instead.\n");
2271 chip->position_fix[stream] = POS_FIX_LPIB;
2272 pos = azx_sd_readl(azx_dev, SD_LPIB);
2273 } else
2274 chip->position_fix[stream] = POS_FIX_POSBUF;
2275 }
2276 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002277 }
David Henningsson4cb36312010-09-30 10:12:50 +02002278
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279 if (pos >= azx_dev->bufsize)
2280 pos = 0;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002281
2282 /* calculate runtime delay from LPIB */
2283 if (azx_dev->substream->runtime &&
2284 chip->position_fix[stream] == POS_FIX_POSBUF &&
2285 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
2286 unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002287 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
2288 delay = pos - lpib_pos;
2289 else
2290 delay = lpib_pos - pos;
2291 if (delay < 0)
2292 delay += azx_dev->bufsize;
2293 if (delay >= azx_dev->period_bytes) {
Takashi Iwai1f046612012-10-16 16:52:26 +02002294 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002295 "%s: Unstable LPIB (%d >= %d); "
Takashi Iwai1f046612012-10-16 16:52:26 +02002296 "disabling LPIB delay counting\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002297 pci_name(chip->pci), delay, azx_dev->period_bytes);
Takashi Iwai1f046612012-10-16 16:52:26 +02002298 delay = 0;
2299 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002300 }
2301 azx_dev->substream->runtime->delay =
2302 bytes_to_frames(azx_dev->substream->runtime, delay);
2303 }
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002304 trace_azx_get_position(chip, azx_dev, pos, delay);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002305 return pos;
2306}
2307
2308static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2309{
2310 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2311 struct azx *chip = apcm->chip;
2312 struct azx_dev *azx_dev = get_azx_dev(substream);
2313 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002314 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002315}
2316
2317/*
2318 * Check whether the current DMA position is acceptable for updating
2319 * periods. Returns non-zero if it's OK.
2320 *
2321 * Many HD-audio controllers appear pretty inaccurate about
2322 * the update-IRQ timing. The IRQ is issued before actually the
2323 * data is processed. So, we need to process it afterwords in a
2324 * workqueue.
2325 */
2326static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2327{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002328 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002329 unsigned int pos;
2330
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002331 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2332 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002333 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002334
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002335 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002336
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002337 if (WARN_ONCE(!azx_dev->period_bytes,
2338 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002339 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002340 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002341 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2342 /* NG - it's below the first next period boundary */
2343 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002344 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002345 return 1; /* OK, it's fine */
2346}
2347
2348/*
2349 * The work for pending PCM period updates.
2350 */
2351static void azx_irq_pending_work(struct work_struct *work)
2352{
2353 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002354 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002355
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002356 if (!chip->irq_pending_warned) {
2357 printk(KERN_WARNING
2358 "hda-intel: IRQ timing workaround is activated "
2359 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2360 chip->card->number);
2361 chip->irq_pending_warned = 1;
2362 }
2363
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002364 for (;;) {
2365 pending = 0;
2366 spin_lock_irq(&chip->reg_lock);
2367 for (i = 0; i < chip->num_streams; i++) {
2368 struct azx_dev *azx_dev = &chip->azx_dev[i];
2369 if (!azx_dev->irq_pending ||
2370 !azx_dev->substream ||
2371 !azx_dev->running)
2372 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002373 ok = azx_position_ok(chip, azx_dev);
2374 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002375 azx_dev->irq_pending = 0;
2376 spin_unlock(&chip->reg_lock);
2377 snd_pcm_period_elapsed(azx_dev->substream);
2378 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002379 } else if (ok < 0) {
2380 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002381 } else
2382 pending++;
2383 }
2384 spin_unlock_irq(&chip->reg_lock);
2385 if (!pending)
2386 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002387 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002388 }
2389}
2390
2391/* clear irq_pending flags and assure no on-going workq */
2392static void azx_clear_irq_pending(struct azx *chip)
2393{
2394 int i;
2395
2396 spin_lock_irq(&chip->reg_lock);
2397 for (i = 0; i < chip->num_streams; i++)
2398 chip->azx_dev[i].irq_pending = 0;
2399 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400}
2401
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002402#ifdef CONFIG_X86
2403static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2404 struct vm_area_struct *area)
2405{
2406 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2407 struct azx *chip = apcm->chip;
2408 if (!azx_snoop(chip))
2409 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2410 return snd_pcm_lib_default_mmap(substream, area);
2411}
2412#else
2413#define azx_pcm_mmap NULL
2414#endif
2415
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002416static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002417 .open = azx_pcm_open,
2418 .close = azx_pcm_close,
2419 .ioctl = snd_pcm_lib_ioctl,
2420 .hw_params = azx_pcm_hw_params,
2421 .hw_free = azx_pcm_hw_free,
2422 .prepare = azx_pcm_prepare,
2423 .trigger = azx_pcm_trigger,
2424 .pointer = azx_pcm_pointer,
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002425 .wall_clock = azx_get_wallclock_tstamp,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002426 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002427 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002428};
2429
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002430static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002431{
Takashi Iwai176d5332008-07-30 15:01:44 +02002432 struct azx_pcm *apcm = pcm->private_data;
2433 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002434 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002435 kfree(apcm);
2436 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002437}
2438
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002439#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2440
Takashi Iwai176d5332008-07-30 15:01:44 +02002441static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002442azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2443 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002445 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002446 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002448 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002449 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002450 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002452 list_for_each_entry(apcm, &chip->pcm_list, list) {
2453 if (apcm->pcm->device == pcm_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002454 snd_printk(KERN_ERR SFX "%s: PCM %d already exists\n",
2455 pci_name(chip->pci), pcm_dev);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002456 return -EBUSY;
2457 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002458 }
2459 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2460 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2461 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002462 &pcm);
2463 if (err < 0)
2464 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002465 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002466 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002467 if (apcm == NULL)
2468 return -ENOMEM;
2469 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002470 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002471 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002472 pcm->private_data = apcm;
2473 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002474 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2475 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002476 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002477 cpcm->pcm = pcm;
2478 for (s = 0; s < 2; s++) {
2479 apcm->hinfo[s] = &cpcm->stream[s];
2480 if (cpcm->stream[s].substreams)
2481 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2482 }
2483 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002484 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2485 if (size > MAX_PREALLOC_SIZE)
2486 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002487 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002488 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002489 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002490 return 0;
2491}
2492
2493/*
2494 * mixer creation - all stuff is implemented in hda module
2495 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002496static int azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002497{
2498 return snd_hda_build_controls(chip->bus);
2499}
2500
2501
2502/*
2503 * initialize SD streams
2504 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002505static int azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002506{
2507 int i;
2508
2509 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002510 * assign the starting bdl address to each stream (device)
2511 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002512 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002513 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002514 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002515 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002516 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2517 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2518 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2519 azx_dev->sd_int_sta_mask = 1 << i;
2520 /* stream tag: must be non-zero and unique */
2521 azx_dev->index = i;
2522 azx_dev->stream_tag = i + 1;
2523 }
2524
2525 return 0;
2526}
2527
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002528static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2529{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002530 if (request_irq(chip->pci->irq, azx_interrupt,
2531 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002532 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002533 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2534 "disabling device\n", chip->pci->irq);
2535 if (do_disconnect)
2536 snd_card_disconnect(chip->card);
2537 return -1;
2538 }
2539 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002540 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002541 return 0;
2542}
2543
Linus Torvalds1da177e2005-04-16 15:20:36 -07002544
Takashi Iwaicb53c622007-08-10 17:21:45 +02002545static void azx_stop_chip(struct azx *chip)
2546{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002547 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002548 return;
2549
2550 /* disable interrupts */
2551 azx_int_disable(chip);
2552 azx_int_clear(chip);
2553
2554 /* disable CORB/RIRB */
2555 azx_free_cmd_io(chip);
2556
2557 /* disable position buffer */
2558 azx_writel(chip, DPLBASE, 0);
2559 azx_writel(chip, DPUBASE, 0);
2560
2561 chip->initialized = 0;
2562}
2563
Takashi Iwai83012a72012-08-24 18:38:08 +02002564#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02002565/* power-up/down the controller */
Takashi Iwai68467f52012-08-28 09:14:29 -07002566static void azx_power_notify(struct hda_bus *bus, bool power_up)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002567{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002568 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002569
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002570 if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2571 return;
2572
Takashi Iwai68467f52012-08-28 09:14:29 -07002573 if (power_up)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002574 pm_runtime_get_sync(&chip->pci->dev);
2575 else
2576 pm_runtime_put_sync(&chip->pci->dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002577}
Takashi Iwai65fcd412012-08-14 17:13:32 +02002578
2579static DEFINE_MUTEX(card_list_lock);
2580static LIST_HEAD(card_list);
2581
2582static void azx_add_card_list(struct azx *chip)
2583{
2584 mutex_lock(&card_list_lock);
2585 list_add(&chip->list, &card_list);
2586 mutex_unlock(&card_list_lock);
2587}
2588
2589static void azx_del_card_list(struct azx *chip)
2590{
2591 mutex_lock(&card_list_lock);
2592 list_del_init(&chip->list);
2593 mutex_unlock(&card_list_lock);
2594}
2595
2596/* trigger power-save check at writing parameter */
2597static int param_set_xint(const char *val, const struct kernel_param *kp)
2598{
2599 struct azx *chip;
2600 struct hda_codec *c;
2601 int prev = power_save;
2602 int ret = param_set_int(val, kp);
2603
2604 if (ret || prev == power_save)
2605 return ret;
2606
2607 mutex_lock(&card_list_lock);
2608 list_for_each_entry(chip, &card_list, list) {
2609 if (!chip->bus || chip->disabled)
2610 continue;
2611 list_for_each_entry(c, &chip->bus->codec_list, list)
2612 snd_hda_power_sync(c);
2613 }
2614 mutex_unlock(&card_list_lock);
2615 return 0;
2616}
2617#else
2618#define azx_add_card_list(chip) /* NOP */
2619#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +02002620#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002621
Takashi Iwai7ccbde52012-08-14 18:10:09 +02002622#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002623/*
2624 * power management
2625 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002626static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002627{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002628 struct pci_dev *pci = to_pci_dev(dev);
2629 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002630 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002631 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002632
Takashi Iwaic5c21522012-12-04 17:01:25 +01002633 if (chip->disabled)
2634 return 0;
2635
Takashi Iwai421a1252005-11-17 16:11:09 +01002636 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002637 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002638 list_for_each_entry(p, &chip->pcm_list, list)
2639 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002640 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002641 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002642 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002643 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002644 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002645 chip->irq = -1;
2646 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002647 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002648 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002649 pci_disable_device(pci);
2650 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002651 pci_set_power_state(pci, PCI_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002652 return 0;
2653}
2654
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002655static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002656{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002657 struct pci_dev *pci = to_pci_dev(dev);
2658 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002659 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002660
Takashi Iwaic5c21522012-12-04 17:01:25 +01002661 if (chip->disabled)
2662 return 0;
2663
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002664 pci_set_power_state(pci, PCI_D0);
2665 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002666 if (pci_enable_device(pci) < 0) {
2667 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2668 "disabling device\n");
2669 snd_card_disconnect(card);
2670 return -EIO;
2671 }
2672 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002673 if (chip->msi)
2674 if (pci_enable_msi(pci) < 0)
2675 chip->msi = 0;
2676 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002677 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002678 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002679
Takashi Iwai7f308302012-05-08 16:52:23 +02002680 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002681
Linus Torvalds1da177e2005-04-16 15:20:36 -07002682 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002683 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002684 return 0;
2685}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002686#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
2687
2688#ifdef CONFIG_PM_RUNTIME
2689static int azx_runtime_suspend(struct device *dev)
2690{
2691 struct snd_card *card = dev_get_drvdata(dev);
2692 struct azx *chip = card->private_data;
2693
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002694 if (!power_save_controller ||
2695 !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002696 return -EAGAIN;
2697
2698 azx_stop_chip(chip);
2699 azx_clear_irq_pending(chip);
2700 return 0;
2701}
2702
2703static int azx_runtime_resume(struct device *dev)
2704{
2705 struct snd_card *card = dev_get_drvdata(dev);
2706 struct azx *chip = card->private_data;
2707
2708 azx_init_pci(chip);
2709 azx_init_chip(chip, 1);
2710 return 0;
2711}
2712#endif /* CONFIG_PM_RUNTIME */
2713
2714#ifdef CONFIG_PM
2715static const struct dev_pm_ops azx_pm = {
2716 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
2717 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, NULL)
2718};
2719
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002720#define AZX_PM_OPS &azx_pm
2721#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002722#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002723#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002724
2725
2726/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002727 * reboot notifier for hang-up problem at power-down
2728 */
2729static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2730{
2731 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002732 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002733 azx_stop_chip(chip);
2734 return NOTIFY_OK;
2735}
2736
2737static void azx_notifier_register(struct azx *chip)
2738{
2739 chip->reboot_notifier.notifier_call = azx_halt;
2740 register_reboot_notifier(&chip->reboot_notifier);
2741}
2742
2743static void azx_notifier_unregister(struct azx *chip)
2744{
2745 if (chip->reboot_notifier.notifier_call)
2746 unregister_reboot_notifier(&chip->reboot_notifier);
2747}
2748
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01002749static int azx_first_init(struct azx *chip);
2750static int azx_probe_continue(struct azx *chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002751
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002752#ifdef SUPPORT_VGA_SWITCHEROO
Bill Pembertone23e7a12012-12-06 12:35:10 -05002753static struct pci_dev *get_bound_vga(struct pci_dev *pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002754
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002755static void azx_vs_set_state(struct pci_dev *pci,
2756 enum vga_switcheroo_state state)
2757{
2758 struct snd_card *card = pci_get_drvdata(pci);
2759 struct azx *chip = card->private_data;
2760 bool disabled;
2761
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002762 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002763 if (chip->init_failed)
2764 return;
2765
2766 disabled = (state == VGA_SWITCHEROO_OFF);
2767 if (chip->disabled == disabled)
2768 return;
2769
2770 if (!chip->bus) {
2771 chip->disabled = disabled;
2772 if (!disabled) {
2773 snd_printk(KERN_INFO SFX
2774 "%s: Start delayed initialization\n",
2775 pci_name(chip->pci));
2776 if (azx_first_init(chip) < 0 ||
2777 azx_probe_continue(chip) < 0) {
2778 snd_printk(KERN_ERR SFX
2779 "%s: initialization error\n",
2780 pci_name(chip->pci));
2781 chip->init_failed = true;
2782 }
2783 }
2784 } else {
2785 snd_printk(KERN_INFO SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002786 "%s: %s via VGA-switcheroo\n", pci_name(chip->pci),
2787 disabled ? "Disabling" : "Enabling");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002788 if (disabled) {
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002789 azx_suspend(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002790 chip->disabled = true;
Takashi Iwai128960a2012-10-12 17:28:18 +02002791 if (snd_hda_lock_devices(chip->bus))
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002792 snd_printk(KERN_WARNING SFX "%s: Cannot lock devices!\n",
2793 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002794 } else {
2795 snd_hda_unlock_devices(chip->bus);
2796 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002797 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002798 }
2799 }
2800}
2801
2802static bool azx_vs_can_switch(struct pci_dev *pci)
2803{
2804 struct snd_card *card = pci_get_drvdata(pci);
2805 struct azx *chip = card->private_data;
2806
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002807 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002808 if (chip->init_failed)
2809 return false;
2810 if (chip->disabled || !chip->bus)
2811 return true;
2812 if (snd_hda_lock_devices(chip->bus))
2813 return false;
2814 snd_hda_unlock_devices(chip->bus);
2815 return true;
2816}
2817
Bill Pembertone23e7a12012-12-06 12:35:10 -05002818static void init_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002819{
2820 struct pci_dev *p = get_bound_vga(chip->pci);
2821 if (p) {
2822 snd_printk(KERN_INFO SFX
2823 "%s: Handle VGA-switcheroo audio client\n",
2824 pci_name(chip->pci));
2825 chip->use_vga_switcheroo = 1;
2826 pci_dev_put(p);
2827 }
2828}
2829
2830static const struct vga_switcheroo_client_ops azx_vs_ops = {
2831 .set_gpu_state = azx_vs_set_state,
2832 .can_switch = azx_vs_can_switch,
2833};
2834
Bill Pembertone23e7a12012-12-06 12:35:10 -05002835static int register_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002836{
Takashi Iwai128960a2012-10-12 17:28:18 +02002837 int err;
2838
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002839 if (!chip->use_vga_switcheroo)
2840 return 0;
2841 /* FIXME: currently only handling DIS controller
2842 * is there any machine with two switchable HDMI audio controllers?
2843 */
Takashi Iwai128960a2012-10-12 17:28:18 +02002844 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002845 VGA_SWITCHEROO_DIS,
2846 chip->bus != NULL);
Takashi Iwai128960a2012-10-12 17:28:18 +02002847 if (err < 0)
2848 return err;
2849 chip->vga_switcheroo_registered = 1;
2850 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002851}
2852#else
2853#define init_vga_switcheroo(chip) /* NOP */
2854#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002855#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002856#endif /* SUPPORT_VGA_SWITCHER */
2857
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002858/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002859 * destructor
2860 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002861static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002862{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002863 int i;
2864
Takashi Iwai65fcd412012-08-14 17:13:32 +02002865 azx_del_card_list(chip);
2866
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002867 azx_notifier_unregister(chip);
2868
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002869 chip->init_failed = 1; /* to be sure */
2870 complete(&chip->probe_wait);
2871
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002872 if (use_vga_switcheroo(chip)) {
2873 if (chip->disabled && chip->bus)
2874 snd_hda_unlock_devices(chip->bus);
Takashi Iwai128960a2012-10-12 17:28:18 +02002875 if (chip->vga_switcheroo_registered)
2876 vga_switcheroo_unregister_client(chip->pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002877 }
2878
Takashi Iwaice43fba2005-05-30 20:33:44 +02002879 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002880 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002881 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002882 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002883 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002884 }
2885
Jeff Garzikf000fd82008-04-22 13:50:34 +02002886 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002887 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002888 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002889 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002890 if (chip->remap_addr)
2891 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002892
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002893 if (chip->azx_dev) {
2894 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002895 if (chip->azx_dev[i].bdl.area) {
2896 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002897 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002898 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002899 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002900 if (chip->rb.area) {
2901 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002902 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002903 }
2904 if (chip->posbuf.area) {
2905 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002906 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002907 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002908 if (chip->region_requested)
2909 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002910 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002911 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002912#ifdef CONFIG_SND_HDA_PATCH_LOADER
2913 if (chip->fw)
2914 release_firmware(chip->fw);
2915#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002916 kfree(chip);
2917
2918 return 0;
2919}
2920
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002921static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002922{
2923 return azx_free(device->device_data);
2924}
2925
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002926#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07002927/*
Takashi Iwai91219472012-04-26 12:13:25 +02002928 * Check of disabled HDMI controller by vga-switcheroo
2929 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002930static struct pci_dev *get_bound_vga(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02002931{
2932 struct pci_dev *p;
2933
2934 /* check only discrete GPU */
2935 switch (pci->vendor) {
2936 case PCI_VENDOR_ID_ATI:
2937 case PCI_VENDOR_ID_AMD:
2938 case PCI_VENDOR_ID_NVIDIA:
2939 if (pci->devfn == 1) {
2940 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
2941 pci->bus->number, 0);
2942 if (p) {
2943 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
2944 return p;
2945 pci_dev_put(p);
2946 }
2947 }
2948 break;
2949 }
2950 return NULL;
2951}
2952
Bill Pembertone23e7a12012-12-06 12:35:10 -05002953static bool check_hdmi_disabled(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02002954{
2955 bool vga_inactive = false;
2956 struct pci_dev *p = get_bound_vga(pci);
2957
2958 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02002959 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02002960 vga_inactive = true;
2961 pci_dev_put(p);
2962 }
2963 return vga_inactive;
2964}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002965#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02002966
2967/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002968 * white/black-listing for position_fix
2969 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002970static struct snd_pci_quirk position_fix_list[] = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002971 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2972 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002973 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002974 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002975 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002976 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002977 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002978 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002979 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002980 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002981 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002982 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002983 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002984 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002985 {}
2986};
2987
Bill Pembertone23e7a12012-12-06 12:35:10 -05002988static int check_position_fix(struct azx *chip, int fix)
Takashi Iwai3372a152007-02-01 15:46:50 +01002989{
2990 const struct snd_pci_quirk *q;
2991
Takashi Iwaic673ba12009-03-17 07:49:14 +01002992 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02002993 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002994 case POS_FIX_LPIB:
2995 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002996 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002997 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002998 return fix;
2999 }
3000
Takashi Iwaic673ba12009-03-17 07:49:14 +01003001 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
3002 if (q) {
3003 printk(KERN_INFO
3004 "hda_intel: position_fix set to %d "
3005 "for device %04x:%04x\n",
3006 q->value, q->subvendor, q->subdevice);
3007 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01003008 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02003009
3010 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02003011 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003012 snd_printd(SFX "%s: Using VIACOMBO position fix\n", pci_name(chip->pci));
David Henningssonbdd9ef22010-10-04 12:02:14 +02003013 return POS_FIX_VIACOMBO;
3014 }
Takashi Iwai9477c582011-05-25 09:11:37 +02003015 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003016 snd_printd(SFX "%s: Using LPIB position fix\n", pci_name(chip->pci));
Takashi Iwai9477c582011-05-25 09:11:37 +02003017 return POS_FIX_LPIB;
3018 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01003019 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01003020}
3021
3022/*
Takashi Iwai669ba272007-08-17 09:17:36 +02003023 * black-lists for probe_mask
3024 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003025static struct snd_pci_quirk probe_mask_list[] = {
Takashi Iwai669ba272007-08-17 09:17:36 +02003026 /* Thinkpad often breaks the controller communication when accessing
3027 * to the non-working (or non-existing) modem codec slot.
3028 */
3029 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
3030 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
3031 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01003032 /* broken BIOS */
3033 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01003034 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
3035 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003036 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03003037 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003038 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02003039 /* WinFast VP200 H (Teradici) user reported broken communication */
3040 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02003041 {}
3042};
3043
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003044#define AZX_FORCE_CODEC_MASK 0x100
3045
Bill Pembertone23e7a12012-12-06 12:35:10 -05003046static void check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02003047{
3048 const struct snd_pci_quirk *q;
3049
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003050 chip->codec_probe_mask = probe_mask[dev];
3051 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02003052 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
3053 if (q) {
3054 printk(KERN_INFO
3055 "hda_intel: probe_mask set to 0x%x "
3056 "for device %04x:%04x\n",
3057 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003058 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02003059 }
3060 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003061
3062 /* check forced option */
3063 if (chip->codec_probe_mask != -1 &&
3064 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
3065 chip->codec_mask = chip->codec_probe_mask & 0xff;
3066 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
3067 chip->codec_mask);
3068 }
Takashi Iwai669ba272007-08-17 09:17:36 +02003069}
3070
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003071/*
Takashi Iwai716238552009-09-28 13:14:04 +02003072 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003073 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003074static struct snd_pci_quirk msi_black_list[] = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01003075 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01003076 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01003077 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01003078 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02003079 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003080 {}
3081};
3082
Bill Pembertone23e7a12012-12-06 12:35:10 -05003083static void check_msi(struct azx *chip)
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003084{
3085 const struct snd_pci_quirk *q;
3086
Takashi Iwai716238552009-09-28 13:14:04 +02003087 if (enable_msi >= 0) {
3088 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003089 return;
Takashi Iwai716238552009-09-28 13:14:04 +02003090 }
3091 chip->msi = 1; /* enable MSI as default */
3092 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003093 if (q) {
3094 printk(KERN_INFO
3095 "hda_intel: msi for device %04x:%04x set to %d\n",
3096 q->subvendor, q->subdevice, q->value);
3097 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003098 return;
3099 }
3100
3101 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003102 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
3103 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003104 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003105 }
3106}
3107
Takashi Iwaia1585d72011-12-14 09:27:04 +01003108/* check the snoop mode availability */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003109static void azx_check_snoop_available(struct azx *chip)
Takashi Iwaia1585d72011-12-14 09:27:04 +01003110{
3111 bool snoop = chip->snoop;
3112
3113 switch (chip->driver_type) {
3114 case AZX_DRIVER_VIA:
3115 /* force to non-snoop mode for a new VIA controller
3116 * when BIOS is set
3117 */
3118 if (snoop) {
3119 u8 val;
3120 pci_read_config_byte(chip->pci, 0x42, &val);
3121 if (!(val & 0x80) && chip->pci->revision == 0x30)
3122 snoop = false;
3123 }
3124 break;
3125 case AZX_DRIVER_ATIHDMI_NS:
3126 /* new ATI HDMI requires non-snoop */
3127 snoop = false;
3128 break;
3129 }
3130
3131 if (snoop != chip->snoop) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003132 snd_printk(KERN_INFO SFX "%s: Force to %s mode\n",
3133 pci_name(chip->pci), snoop ? "snoop" : "non-snoop");
Takashi Iwaia1585d72011-12-14 09:27:04 +01003134 chip->snoop = snoop;
3135 }
3136}
Takashi Iwai669ba272007-08-17 09:17:36 +02003137
3138/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139 * constructor
3140 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003141static int azx_create(struct snd_card *card, struct pci_dev *pci,
3142 int dev, unsigned int driver_caps,
3143 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003144{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003145 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003146 .dev_free = azx_dev_free,
3147 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003148 struct azx *chip;
3149 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003150
3151 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01003152
Pavel Machek927fc862006-08-31 17:03:43 +02003153 err = pci_enable_device(pci);
3154 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003155 return err;
3156
Takashi Iwaie560d8d2005-09-09 14:21:46 +02003157 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003158 if (!chip) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003159 snd_printk(KERN_ERR SFX "%s: Cannot allocate chip\n", pci_name(pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003160 pci_disable_device(pci);
3161 return -ENOMEM;
3162 }
3163
3164 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01003165 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003166 chip->card = card;
3167 chip->pci = pci;
3168 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02003169 chip->driver_caps = driver_caps;
3170 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003171 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02003172 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003173 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01003174 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003175 INIT_LIST_HEAD(&chip->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003176 init_vga_switcheroo(chip);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003177 init_completion(&chip->probe_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003178
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02003179 chip->position_fix[0] = chip->position_fix[1] =
3180 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003181 /* combo mode uses LPIB for playback */
3182 if (chip->position_fix[0] == POS_FIX_COMBO) {
3183 chip->position_fix[0] = POS_FIX_LPIB;
3184 chip->position_fix[1] = POS_FIX_AUTO;
3185 }
3186
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003187 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01003188
Takashi Iwai27346162006-01-12 18:28:44 +01003189 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003190 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003191 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02003192
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003193 if (bdl_pos_adj[dev] < 0) {
3194 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003195 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08003196 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003197 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003198 break;
3199 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003200 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003201 break;
3202 }
3203 }
3204
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003205 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3206 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003207 snd_printk(KERN_ERR SFX "%s: Error creating device [card]!\n",
3208 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003209 azx_free(chip);
3210 return err;
3211 }
3212
3213 *rchip = chip;
3214 return 0;
3215}
3216
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003217static int azx_first_init(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003218{
3219 int dev = chip->dev_index;
3220 struct pci_dev *pci = chip->pci;
3221 struct snd_card *card = chip->card;
3222 int i, err;
3223 unsigned short gcap;
3224
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003225#if BITS_PER_LONG != 64
3226 /* Fix up base address on ULI M5461 */
3227 if (chip->driver_type == AZX_DRIVER_ULI) {
3228 u16 tmp3;
3229 pci_read_config_word(pci, 0x40, &tmp3);
3230 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
3231 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
3232 }
3233#endif
3234
Pavel Machek927fc862006-08-31 17:03:43 +02003235 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003236 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003237 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003238 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003239
Pavel Machek927fc862006-08-31 17:03:43 +02003240 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003241 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003242 if (chip->remap_addr == NULL) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003243 snd_printk(KERN_ERR SFX "%s: ioremap error\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003244 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003245 }
3246
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003247 if (chip->msi)
3248 if (pci_enable_msi(pci) < 0)
3249 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003250
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003251 if (azx_acquire_irq(chip, 0) < 0)
3252 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003253
3254 pci_set_master(pci);
3255 synchronize_irq(chip->irq);
3256
Tobin Davisbcd72002008-01-15 11:23:55 +01003257 gcap = azx_readw(chip, GCAP);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003258 snd_printdd(SFX "%s: chipset global capabilities = 0x%x\n", pci_name(chip->pci), gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003259
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003260 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003261 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003262 struct pci_dev *p_smbus;
3263 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3264 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3265 NULL);
3266 if (p_smbus) {
3267 if (p_smbus->revision < 0x30)
3268 gcap &= ~ICH6_GCAP_64OK;
3269 pci_dev_put(p_smbus);
3270 }
3271 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003272
Takashi Iwai9477c582011-05-25 09:11:37 +02003273 /* disable 64bit DMA address on some devices */
3274 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003275 snd_printd(SFX "%s: Disabling 64bit DMA\n", pci_name(chip->pci));
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003276 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003277 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003278
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003279 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003280 if (align_buffer_size >= 0)
3281 chip->align_buffer_size = !!align_buffer_size;
3282 else {
3283 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3284 chip->align_buffer_size = 0;
3285 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3286 chip->align_buffer_size = 1;
3287 else
3288 chip->align_buffer_size = 1;
3289 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003290
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003291 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003292 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003293 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003294 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003295 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3296 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003297 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003298
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003299 /* read number of streams from GCAP register instead of using
3300 * hardcoded value
3301 */
3302 chip->capture_streams = (gcap >> 8) & 0x0f;
3303 chip->playback_streams = (gcap >> 12) & 0x0f;
3304 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003305 /* gcap didn't give any info, switching to old method */
3306
3307 switch (chip->driver_type) {
3308 case AZX_DRIVER_ULI:
3309 chip->playback_streams = ULI_NUM_PLAYBACK;
3310 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003311 break;
3312 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003313 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003314 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3315 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003316 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003317 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003318 default:
3319 chip->playback_streams = ICH6_NUM_PLAYBACK;
3320 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003321 break;
3322 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003323 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003324 chip->capture_index_offset = 0;
3325 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003326 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003327 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3328 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003329 if (!chip->azx_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003330 snd_printk(KERN_ERR SFX "%s: cannot malloc azx_dev\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003331 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003332 }
3333
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003334 for (i = 0; i < chip->num_streams; i++) {
3335 /* allocate memory for the BDL for each stream */
3336 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3337 snd_dma_pci_data(chip->pci),
3338 BDL_SIZE, &chip->azx_dev[i].bdl);
3339 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003340 snd_printk(KERN_ERR SFX "%s: cannot allocate BDL\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003341 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003342 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003343 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003344 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003345 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003346 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3347 snd_dma_pci_data(chip->pci),
3348 chip->num_streams * 8, &chip->posbuf);
3349 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003350 snd_printk(KERN_ERR SFX "%s: cannot allocate posbuf\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003351 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003352 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003353 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003354 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02003355 err = azx_alloc_cmd_io(chip);
3356 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003357 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003358
3359 /* initialize streams */
3360 azx_init_stream(chip);
3361
3362 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003363 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003364 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003365
3366 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003367 if (!chip->codec_mask) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003368 snd_printk(KERN_ERR SFX "%s: no codecs found!\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003369 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003370 }
3371
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003372 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003373 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3374 sizeof(card->shortname));
3375 snprintf(card->longname, sizeof(card->longname),
3376 "%s at 0x%lx irq %i",
3377 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003378
Linus Torvalds1da177e2005-04-16 15:20:36 -07003379 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003380}
3381
Takashi Iwaicb53c622007-08-10 17:21:45 +02003382static void power_down_all_codecs(struct azx *chip)
3383{
Takashi Iwai83012a72012-08-24 18:38:08 +02003384#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02003385 /* The codecs were powered up in snd_hda_codec_new().
3386 * Now all initialization done, so turn them down if possible
3387 */
3388 struct hda_codec *codec;
3389 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3390 snd_hda_power_down(codec);
3391 }
3392#endif
3393}
3394
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003395#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003396/* callback from request_firmware_nowait() */
3397static void azx_firmware_cb(const struct firmware *fw, void *context)
3398{
3399 struct snd_card *card = context;
3400 struct azx *chip = card->private_data;
3401 struct pci_dev *pci = chip->pci;
3402
3403 if (!fw) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003404 snd_printk(KERN_ERR SFX "%s: Cannot load firmware, aborting\n",
3405 pci_name(chip->pci));
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003406 goto error;
3407 }
3408
3409 chip->fw = fw;
3410 if (!chip->disabled) {
3411 /* continue probing */
3412 if (azx_probe_continue(chip))
3413 goto error;
3414 }
3415 return; /* OK */
3416
3417 error:
3418 snd_card_free(card);
3419 pci_set_drvdata(pci, NULL);
3420}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003421#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003422
Bill Pembertone23e7a12012-12-06 12:35:10 -05003423static int azx_probe(struct pci_dev *pci,
3424 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003425{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003426 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003427 struct snd_card *card;
3428 struct azx *chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003429 bool probe_now;
Pavel Machek927fc862006-08-31 17:03:43 +02003430 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003431
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003432 if (dev >= SNDRV_CARDS)
3433 return -ENODEV;
3434 if (!enable[dev]) {
3435 dev++;
3436 return -ENOENT;
3437 }
3438
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003439 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3440 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003441 snd_printk(KERN_ERR "hda-intel: Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003442 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003443 }
3444
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003445 snd_card_set_dev(card, &pci->dev);
3446
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003447 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003448 if (err < 0)
3449 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003450 card->private_data = chip;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003451
3452 pci_set_drvdata(pci, card);
3453
3454 err = register_vga_switcheroo(chip);
3455 if (err < 0) {
3456 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003457 "%s: Error registering VGA-switcheroo client\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003458 goto out_free;
3459 }
3460
3461 if (check_hdmi_disabled(pci)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003462 snd_printk(KERN_INFO SFX "%s: VGA controller is disabled\n",
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003463 pci_name(pci));
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003464 snd_printk(KERN_INFO SFX "%s: Delaying initialization\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003465 chip->disabled = true;
3466 }
3467
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003468 probe_now = !chip->disabled;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003469 if (probe_now) {
3470 err = azx_first_init(chip);
3471 if (err < 0)
3472 goto out_free;
3473 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003474
Takashi Iwai4918cda2012-08-09 12:33:28 +02003475#ifdef CONFIG_SND_HDA_PATCH_LOADER
3476 if (patch[dev] && *patch[dev]) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003477 snd_printk(KERN_ERR SFX "%s: Applying patch firmware '%s'\n",
3478 pci_name(pci), patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003479 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
3480 &pci->dev, GFP_KERNEL, card,
3481 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003482 if (err < 0)
3483 goto out_free;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003484 probe_now = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02003485 }
3486#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3487
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003488 if (probe_now) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003489 err = azx_probe_continue(chip);
3490 if (err < 0)
3491 goto out_free;
3492 }
3493
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003494 if (pci_dev_run_wake(pci))
3495 pm_runtime_put_noidle(&pci->dev);
3496
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003497 dev++;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003498 complete(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003499 return 0;
3500
3501out_free:
3502 snd_card_free(card);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003503 pci_set_drvdata(pci, NULL);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003504 return err;
3505}
3506
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003507static int azx_probe_continue(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003508{
3509 int dev = chip->dev_index;
3510 int err;
3511
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003512#ifdef CONFIG_SND_HDA_INPUT_BEEP
3513 chip->beep_mode = beep_mode[dev];
3514#endif
3515
Linus Torvalds1da177e2005-04-16 15:20:36 -07003516 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003517 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003518 if (err < 0)
3519 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003520#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003521 if (chip->fw) {
3522 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3523 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003524 if (err < 0)
3525 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003526#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02003527 release_firmware(chip->fw); /* no longer needed */
3528 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003529#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003530 }
3531#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003532 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003533 err = azx_codec_configure(chip);
3534 if (err < 0)
3535 goto out_free;
3536 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003537
3538 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003539 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003540 if (err < 0)
3541 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003542
3543 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003544 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003545 if (err < 0)
3546 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003547
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003548 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003549 if (err < 0)
3550 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003551
Takashi Iwaicb53c622007-08-10 17:21:45 +02003552 chip->running = 1;
3553 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003554 azx_notifier_register(chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003555 azx_add_card_list(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003556
Takashi Iwai91219472012-04-26 12:13:25 +02003557 return 0;
3558
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003559out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003560 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003561 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003562}
3563
Bill Pembertone23e7a12012-12-06 12:35:10 -05003564static void azx_remove(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003565{
Takashi Iwai91219472012-04-26 12:13:25 +02003566 struct snd_card *card = pci_get_drvdata(pci);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003567
3568 if (pci_dev_run_wake(pci))
3569 pm_runtime_get_noresume(&pci->dev);
3570
Takashi Iwai91219472012-04-26 12:13:25 +02003571 if (card)
3572 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003573 pci_set_drvdata(pci, NULL);
3574}
3575
3576/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003577static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003578 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003579 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003580 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Seth Heasleycea310e2010-09-10 16:29:56 -07003581 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003582 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003583 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003584 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003585 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003586 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003587 /* Lynx Point */
3588 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003589 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003590 /* Lynx Point-LP */
3591 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003592 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003593 /* Lynx Point-LP */
3594 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003595 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003596 /* Haswell */
3597 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003598 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaod279fae2012-09-17 13:10:23 +08003599 { PCI_DEVICE(0x8086, 0x0d0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003600 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05003601 /* 5 Series/3400 */
3602 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003603 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Takashi Iwai87218e92008-02-21 08:13:11 +01003604 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003605 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003606 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003607 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003608 { PCI_DEVICE(0x8086, 0x080a),
3609 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003610 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003611 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003612 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003613 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3614 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003615 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003616 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3617 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003618 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003619 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3620 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003621 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003622 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3623 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003624 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003625 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3626 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003627 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003628 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3629 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003630 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003631 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3632 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003633 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003634 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3635 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003636 /* Generic Intel */
3637 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3638 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3639 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003640 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003641 /* ATI SB 450/600/700/800/900 */
3642 { PCI_DEVICE(0x1002, 0x437b),
3643 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3644 { PCI_DEVICE(0x1002, 0x4383),
3645 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3646 /* AMD Hudson */
3647 { PCI_DEVICE(0x1022, 0x780d),
3648 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003649 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003650 { PCI_DEVICE(0x1002, 0x793b),
3651 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3652 { PCI_DEVICE(0x1002, 0x7919),
3653 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3654 { PCI_DEVICE(0x1002, 0x960f),
3655 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3656 { PCI_DEVICE(0x1002, 0x970f),
3657 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3658 { PCI_DEVICE(0x1002, 0xaa00),
3659 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3660 { PCI_DEVICE(0x1002, 0xaa08),
3661 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3662 { PCI_DEVICE(0x1002, 0xaa10),
3663 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3664 { PCI_DEVICE(0x1002, 0xaa18),
3665 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3666 { PCI_DEVICE(0x1002, 0xaa20),
3667 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3668 { PCI_DEVICE(0x1002, 0xaa28),
3669 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3670 { PCI_DEVICE(0x1002, 0xaa30),
3671 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3672 { PCI_DEVICE(0x1002, 0xaa38),
3673 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3674 { PCI_DEVICE(0x1002, 0xaa40),
3675 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3676 { PCI_DEVICE(0x1002, 0xaa48),
3677 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003678 { PCI_DEVICE(0x1002, 0x9902),
3679 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3680 { PCI_DEVICE(0x1002, 0xaaa0),
3681 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3682 { PCI_DEVICE(0x1002, 0xaaa8),
3683 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3684 { PCI_DEVICE(0x1002, 0xaab0),
3685 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003686 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003687 { PCI_DEVICE(0x1106, 0x3288),
3688 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003689 /* VIA GFX VT7122/VX900 */
3690 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3691 /* VIA GFX VT6122/VX11 */
3692 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003693 /* SIS966 */
3694 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3695 /* ULI M5461 */
3696 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3697 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003698 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3699 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3700 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003701 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003702 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003703 { PCI_DEVICE(0x6549, 0x1200),
3704 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07003705 { PCI_DEVICE(0x6549, 0x2200),
3706 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003707 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02003708 /* CTHDA chips */
3709 { PCI_DEVICE(0x1102, 0x0010),
3710 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3711 { PCI_DEVICE(0x1102, 0x0012),
3712 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003713#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3714 /* the following entry conflicts with snd-ctxfi driver,
3715 * as ctxfi driver mutates from HD-audio to native mode with
3716 * a special command sequence.
3717 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003718 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3719 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3720 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003721 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003722 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003723#else
3724 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003725 { PCI_DEVICE(0x1102, 0x0009),
3726 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003727 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003728#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003729 /* Vortex86MX */
3730 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003731 /* VMware HDAudio */
3732 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003733 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003734 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3735 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3736 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003737 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003738 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3739 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3740 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003741 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003742 { 0, }
3743};
3744MODULE_DEVICE_TABLE(pci, azx_ids);
3745
3746/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003747static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003748 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003749 .id_table = azx_ids,
3750 .probe = azx_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05003751 .remove = azx_remove,
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003752 .driver = {
3753 .pm = AZX_PM_OPS,
3754 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003755};
3756
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003757module_pci_driver(azx_driver);