blob: 8c52cbdb76f314092520a17778e72e54918d6f59 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059 PIPE_C,
60 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070061};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070063
Paulo Zanonia5c961d2012-10-24 15:59:34 -020064enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
Jesse Barnes80824002009-09-10 15:28:06 -070072enum plane {
73 PLANE_A = 0,
74 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080075 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070076};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080078
Ville Syrjälä06da8da2013-04-17 17:48:51 +030079#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
Eugeni Dodonov2b139522012-03-29 12:32:22 -030081enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
Paulo Zanonib97186f2013-05-03 12:15:36 -030091enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300102 POWER_DOMAIN_VGA,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300103};
104
105#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
106#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
107 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
108#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
109
Egbert Eich1d843f92013-02-25 12:06:49 -0500110enum hpd_pin {
111 HPD_NONE = 0,
112 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
113 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
114 HPD_CRT,
115 HPD_SDVO_B,
116 HPD_SDVO_C,
117 HPD_PORT_B,
118 HPD_PORT_C,
119 HPD_PORT_D,
120 HPD_NUM_PINS
121};
122
Chris Wilson2a2d5482012-12-03 11:49:06 +0000123#define I915_GEM_GPU_DOMAINS \
124 (I915_GEM_DOMAIN_RENDER | \
125 I915_GEM_DOMAIN_SAMPLER | \
126 I915_GEM_DOMAIN_COMMAND | \
127 I915_GEM_DOMAIN_INSTRUCTION | \
128 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700129
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700130#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800131
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200132#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
133 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
134 if ((intel_encoder)->base.crtc == (__crtc))
135
Daniel Vettere7b903d2013-06-05 13:34:14 +0200136struct drm_i915_private;
137
Daniel Vettere2b78262013-06-07 23:10:03 +0200138enum intel_dpll_id {
139 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
140 /* real shared dpll ids must be >= 0 */
141 DPLL_ID_PCH_PLL_A,
142 DPLL_ID_PCH_PLL_B,
143};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100144#define I915_NUM_PLLS 2
145
Daniel Vetter53589012013-06-05 13:34:16 +0200146struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200147 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200148 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200149 uint32_t fp0;
150 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200151};
152
Daniel Vetter46edb022013-06-05 13:34:12 +0200153struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 int refcount; /* count of number of CRTCs sharing this PLL */
155 int active; /* count of number of active CRTCs (i.e. DPMS on) */
156 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200157 const char *name;
158 /* should match the index in the dev_priv->shared_dplls array */
159 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200160 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200161 void (*mode_set)(struct drm_i915_private *dev_priv,
162 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200163 void (*enable)(struct drm_i915_private *dev_priv,
164 struct intel_shared_dpll *pll);
165 void (*disable)(struct drm_i915_private *dev_priv,
166 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200167 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
168 struct intel_shared_dpll *pll,
169 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100172/* Used by dp and fdi links */
173struct intel_link_m_n {
174 uint32_t tu;
175 uint32_t gmch_m;
176 uint32_t gmch_n;
177 uint32_t link_m;
178 uint32_t link_n;
179};
180
181void intel_link_compute_m_n(int bpp, int nlanes,
182 int pixel_clock, int link_clock,
183 struct intel_link_m_n *m_n);
184
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300185struct intel_ddi_plls {
186 int spll_refcount;
187 int wrpll1_refcount;
188 int wrpll2_refcount;
189};
190
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191/* Interface history:
192 *
193 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100194 * 1.2: Add Power Management
195 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100196 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000197 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000198 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
199 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 */
201#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000202#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203#define DRIVER_PATCHLEVEL 0
204
Chris Wilson23bc5982010-09-29 16:10:57 +0100205#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100206#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700207
Dave Airlie71acb5e2008-12-30 20:31:46 +1000208#define I915_GEM_PHYS_CURSOR_0 1
209#define I915_GEM_PHYS_CURSOR_1 2
210#define I915_GEM_PHYS_OVERLAY_REGS 3
211#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
212
213struct drm_i915_gem_phys_object {
214 int id;
215 struct page **page_list;
216 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000217 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000218};
219
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700220struct opregion_header;
221struct opregion_acpi;
222struct opregion_swsci;
223struct opregion_asle;
224
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100225struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700226 struct opregion_header __iomem *header;
227 struct opregion_acpi __iomem *acpi;
228 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300229 u32 swsci_gbda_sub_functions;
230 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700231 struct opregion_asle __iomem *asle;
232 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000233 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100234};
Chris Wilson44834a62010-08-19 16:09:23 +0100235#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100236
Chris Wilson6ef3d422010-08-04 20:26:07 +0100237struct intel_overlay;
238struct intel_overlay_error_state;
239
Dave Airlie7c1c2872008-11-28 14:22:24 +1000240struct drm_i915_master_private {
241 drm_local_map_t *sarea;
242 struct _drm_i915_sarea *sarea_priv;
243};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800244#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300245#define I915_MAX_NUM_FENCES 32
246/* 32 fences + sign bit for FENCE_REG_NONE */
247#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800248
249struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200250 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000251 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100252 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800253};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000254
yakui_zhao9b9d1722009-05-31 17:17:17 +0800255struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100256 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800257 u8 dvo_port;
258 u8 slave_addr;
259 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100260 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400261 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800262};
263
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000264struct intel_display_error_state;
265
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700266struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200267 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700268 u32 eir;
269 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700270 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700271 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000272 u32 derrmr;
273 u32 forcewake;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700274 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800275 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100276 u32 tail[I915_NUM_RINGS];
277 u32 head[I915_NUM_RINGS];
Chris Wilson0f3b6842013-01-15 12:05:55 +0000278 u32 ctl[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100279 u32 ipeir[I915_NUM_RINGS];
280 u32 ipehr[I915_NUM_RINGS];
281 u32 instdone[I915_NUM_RINGS];
282 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100283 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000284 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100285 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100286 /* our own tracking of ring head and tail */
287 u32 cpu_ring_head[I915_NUM_RINGS];
288 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100289 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700290 u32 err_int; /* gen7 */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100291 u32 instpm[I915_NUM_RINGS];
292 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700293 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100294 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000295 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100296 u32 fault_reg[I915_NUM_RINGS];
297 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100298 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200299 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700300 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000301 struct drm_i915_error_ring {
302 struct drm_i915_error_object {
303 int page_count;
304 u32 gtt_offset;
305 u32 *pages[0];
Ben Widawsky8c123e52013-03-04 17:00:29 -0800306 } *ringbuffer, *batchbuffer, *ctx;
Chris Wilson52d39a22012-02-15 11:25:37 +0000307 struct drm_i915_error_request {
308 long jiffies;
309 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000310 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000311 } *requests;
312 int num_requests;
313 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000314 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000315 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000316 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100317 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000318 u32 gtt_offset;
319 u32 read_domains;
320 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200321 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000322 s32 pinned:2;
323 u32 tiling:2;
324 u32 dirty:1;
325 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100326 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700327 u32 cache_level:2;
Ben Widawsky95f53012013-07-31 17:00:15 -0700328 } **active_bo, **pinned_bo;
329 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100330 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000331 struct intel_display_error_state *display;
Mika Kuoppalada661462013-09-06 16:03:28 +0300332 int hangcheck_score[I915_NUM_RINGS];
333 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700334};
335
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100336struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100337struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200338struct intel_limit;
339struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100340
Jesse Barnese70236a2009-09-21 10:42:27 -0700341struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400342 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700343 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
344 void (*disable_fbc)(struct drm_device *dev);
345 int (*get_display_clock_speed)(struct drm_device *dev);
346 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200347 /**
348 * find_dpll() - Find the best values for the PLL
349 * @limit: limits for the PLL
350 * @crtc: current CRTC
351 * @target: target frequency in kHz
352 * @refclk: reference clock frequency in kHz
353 * @match_clock: if provided, @best_clock P divider must
354 * match the P divider from @match_clock
355 * used for LVDS downclocking
356 * @best_clock: best PLL values found
357 *
358 * Returns true on success, false on failure.
359 */
360 bool (*find_dpll)(const struct intel_limit *limit,
361 struct drm_crtc *crtc,
362 int target, int refclk,
363 struct dpll *match_clock,
364 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300365 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300366 void (*update_sprite_wm)(struct drm_plane *plane,
367 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300368 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300369 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200370 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100371 /* Returns the active state of the crtc, and if the crtc is active,
372 * fills out the pipe-config with the hw state. */
373 bool (*get_pipe_config)(struct intel_crtc *,
374 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700375 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700376 int x, int y,
377 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200378 void (*crtc_enable)(struct drm_crtc *crtc);
379 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100380 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800381 void (*write_eld)(struct drm_connector *connector,
382 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700383 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700384 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700385 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
386 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700387 struct drm_i915_gem_object *obj,
388 uint32_t flags);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700389 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
390 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100391 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700392 /* clock updates for mode set */
393 /* cursor updates */
394 /* render clock increase/decrease */
395 /* display clock increase/decrease */
396 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700397};
398
Chris Wilson907b28c2013-07-19 20:36:52 +0100399struct intel_uncore_funcs {
Chris Wilson990bbda2012-07-02 11:51:02 -0300400 void (*force_wake_get)(struct drm_i915_private *dev_priv);
401 void (*force_wake_put)(struct drm_i915_private *dev_priv);
402};
403
Chris Wilson907b28c2013-07-19 20:36:52 +0100404struct intel_uncore {
405 spinlock_t lock; /** lock is also taken in irq contexts. */
406
407 struct intel_uncore_funcs funcs;
408
409 unsigned fifo_count;
410 unsigned forcewake_count;
411};
412
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100413#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
414 func(is_mobile) sep \
415 func(is_i85x) sep \
416 func(is_i915g) sep \
417 func(is_i945gm) sep \
418 func(is_g33) sep \
419 func(need_gfx_hws) sep \
420 func(is_g4x) sep \
421 func(is_pineview) sep \
422 func(is_broadwater) sep \
423 func(is_crestline) sep \
424 func(is_ivybridge) sep \
425 func(is_valleyview) sep \
426 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700427 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100428 func(has_force_wake) sep \
429 func(has_fbc) sep \
430 func(has_pipe_cxsr) sep \
431 func(has_hotplug) sep \
432 func(cursor_needs_physical) sep \
433 func(has_overlay) sep \
434 func(overlay_needs_physical) sep \
435 func(supports_tv) sep \
436 func(has_bsd_ring) sep \
437 func(has_blt_ring) sep \
Xiang, Haihaof72a1182013-05-28 19:22:22 -0700438 func(has_vebox_ring) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100439 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100440 func(has_ddi) sep \
441 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200442
Damien Lespiaua587f772013-04-22 18:40:38 +0100443#define DEFINE_FLAG(name) u8 name:1
444#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200445
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500446struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200447 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700448 u8 num_pipes:3;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000449 u8 gen;
Damien Lespiaua587f772013-04-22 18:40:38 +0100450 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500451};
452
Damien Lespiaua587f772013-04-22 18:40:38 +0100453#undef DEFINE_FLAG
454#undef SEP_SEMICOLON
455
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800456enum i915_cache_level {
457 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100458 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
459 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
460 caches, eg sampler/render caches, and the
461 large Last-Level-Cache. LLC is coherent with
462 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100463 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800464};
465
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700466typedef uint32_t gen6_gtt_pte_t;
467
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700468struct i915_address_space {
Ben Widawsky93bd8642013-07-16 16:50:06 -0700469 struct drm_mm mm;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700470 struct drm_device *dev;
Ben Widawskya7bbbd62013-07-16 16:50:07 -0700471 struct list_head global_link;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700472 unsigned long start; /* Start offset always 0 for dri2 */
473 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
474
475 struct {
476 dma_addr_t addr;
477 struct page *page;
478 } scratch;
479
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700480 /**
481 * List of objects currently involved in rendering.
482 *
483 * Includes buffers having the contents of their GPU caches
484 * flushed, not necessarily primitives. last_rendering_seqno
485 * represents when the rendering involved will be completed.
486 *
487 * A reference is held on the buffer while on this list.
488 */
489 struct list_head active_list;
490
491 /**
492 * LRU list of objects which are not in the ringbuffer and
493 * are ready to unbind, but are still in the GTT.
494 *
495 * last_rendering_seqno is 0 while an object is in this list.
496 *
497 * A reference is not held on the buffer while on this list,
498 * as merely being GTT-bound shouldn't prevent its being
499 * freed, and we'll pull it off the list in the free path.
500 */
501 struct list_head inactive_list;
502
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700503 /* FIXME: Need a more generic return type */
504 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
505 enum i915_cache_level level);
506 void (*clear_range)(struct i915_address_space *vm,
507 unsigned int first_entry,
508 unsigned int num_entries);
509 void (*insert_entries)(struct i915_address_space *vm,
510 struct sg_table *st,
511 unsigned int first_entry,
512 enum i915_cache_level cache_level);
513 void (*cleanup)(struct i915_address_space *vm);
514};
515
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800516/* The Graphics Translation Table is the way in which GEN hardware translates a
517 * Graphics Virtual Address into a Physical Address. In addition to the normal
518 * collateral associated with any va->pa translations GEN hardware also has a
519 * portion of the GTT which can be mapped by the CPU and remain both coherent
520 * and correct (in cases like swizzling). That region is referred to as GMADR in
521 * the spec.
522 */
523struct i915_gtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700524 struct i915_address_space base;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800525 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800526
527 unsigned long mappable_end; /* End offset that we can CPU map */
528 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
529 phys_addr_t mappable_base; /* PA of our GMADR */
530
531 /** "Graphics Stolen Memory" holds the global PTEs */
532 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800533
534 bool do_idle_maps;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800535
Ben Widawsky911bdf02013-06-27 16:30:23 -0700536 int mtrr;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800537
538 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800539 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800540 size_t *stolen, phys_addr_t *mappable_base,
541 unsigned long *mappable_end);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800542};
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700543#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800544
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100545struct i915_hw_ppgtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700546 struct i915_address_space base;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100547 unsigned num_pd_entries;
548 struct page **pt_pages;
549 uint32_t pd_offset;
550 dma_addr_t *pt_dma_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800551
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700552 int (*enable)(struct drm_device *dev);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100553};
554
Ben Widawsky0b02e792013-07-31 17:00:08 -0700555/**
556 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
557 * VMA's presence cannot be guaranteed before binding, or after unbinding the
558 * object into/from the address space.
559 *
560 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
Ben Widawsky2f633152013-07-17 12:19:03 -0700561 * will always be <= an objects lifetime. So object refcounting should cover us.
562 */
563struct i915_vma {
564 struct drm_mm_node node;
565 struct drm_i915_gem_object *obj;
566 struct i915_address_space *vm;
567
Ben Widawskyca191b12013-07-31 17:00:14 -0700568 /** This object's place on the active/inactive lists */
569 struct list_head mm_list;
570
Ben Widawsky2f633152013-07-17 12:19:03 -0700571 struct list_head vma_link; /* Link in the object's VMA list */
Ben Widawsky82a55ad2013-08-14 11:38:34 +0200572
573 /** This vma's place in the batchbuffer or on the eviction list */
574 struct list_head exec_list;
575
Ben Widawsky27173f12013-08-14 11:38:36 +0200576 /**
577 * Used for performing relocations during execbuffer insertion.
578 */
579 struct hlist_node exec_node;
580 unsigned long exec_handle;
581 struct drm_i915_gem_exec_object2 *exec_entry;
582
Daniel Vetter02e792f2009-09-15 22:57:34 +0200583};
584
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300585struct i915_ctx_hang_stats {
586 /* This context had batch pending when hang was declared */
587 unsigned batch_pending;
588
589 /* This context had batch active when hang was declared */
590 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300591
592 /* Time when this context was last blamed for a GPU reset */
593 unsigned long guilty_ts;
594
595 /* This context is banned to submit more work */
596 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300597};
Ben Widawsky40521052012-06-04 14:42:43 -0700598
599/* This must match up with the value previously used for execbuf2.rsvd1. */
600#define DEFAULT_CONTEXT_ID 0
601struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300602 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700603 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700604 bool is_initialized;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700605 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700606 struct drm_i915_file_private *file_priv;
607 struct intel_ring_buffer *ring;
608 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300609 struct i915_ctx_hang_stats hang_stats;
Ben Widawskya33afea2013-09-17 21:12:45 -0700610
611 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700612};
613
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700614struct i915_fbc {
615 unsigned long size;
616 unsigned int fb_id;
617 enum plane plane;
618 int y;
619
620 struct drm_mm_node *compressed_fb;
621 struct drm_mm_node *compressed_llb;
622
623 struct intel_fbc_work {
624 struct delayed_work work;
625 struct drm_crtc *crtc;
626 struct drm_framebuffer *fb;
627 int interval;
628 } *fbc_work;
629
Chris Wilson29ebf902013-07-27 17:23:55 +0100630 enum no_fbc_reason {
631 FBC_OK, /* FBC is enabled */
632 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700633 FBC_NO_OUTPUT, /* no outputs enabled to compress */
634 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
635 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
636 FBC_MODE_TOO_LARGE, /* mode too large for compression */
637 FBC_BAD_PLANE, /* fbc not supported on plane */
638 FBC_NOT_TILED, /* buffer not tiled */
639 FBC_MULTIPLE_PIPES, /* more than one pipe active */
640 FBC_MODULE_PARAM,
641 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
642 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800643};
644
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300645enum no_psr_reason {
646 PSR_NO_SOURCE, /* Not supported on platform */
647 PSR_NO_SINK, /* Not supported by panel */
Rodrigo Vivi105b7c12013-07-11 18:45:02 -0300648 PSR_MODULE_PARAM,
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300649 PSR_CRTC_NOT_ACTIVE,
650 PSR_PWR_WELL_ENABLED,
651 PSR_NOT_TILED,
652 PSR_SPRITE_ENABLED,
653 PSR_S3D_ENABLED,
654 PSR_INTERLACED_ENABLED,
655 PSR_HSW_NOT_DDIA,
656};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700657
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800658enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300659 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800660 PCH_IBX, /* Ibexpeak PCH */
661 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300662 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700663 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800664};
665
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200666enum intel_sbi_destination {
667 SBI_ICLK,
668 SBI_MPHY,
669};
670
Jesse Barnesb690e962010-07-19 13:53:12 -0700671#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700672#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100673#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Kamal Mostafae85843b2013-07-19 15:02:01 -0700674#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
Jesse Barnesb690e962010-07-19 13:53:12 -0700675
Dave Airlie8be48d92010-03-30 05:34:14 +0000676struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100677struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000678
Daniel Vetterc2b91522012-02-14 22:37:19 +0100679struct intel_gmbus {
680 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000681 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100682 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100683 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100684 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100685 struct drm_i915_private *dev_priv;
686};
687
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100688struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000689 u8 saveLBB;
690 u32 saveDSPACNTR;
691 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000692 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000693 u32 savePIPEACONF;
694 u32 savePIPEBCONF;
695 u32 savePIPEASRC;
696 u32 savePIPEBSRC;
697 u32 saveFPA0;
698 u32 saveFPA1;
699 u32 saveDPLL_A;
700 u32 saveDPLL_A_MD;
701 u32 saveHTOTAL_A;
702 u32 saveHBLANK_A;
703 u32 saveHSYNC_A;
704 u32 saveVTOTAL_A;
705 u32 saveVBLANK_A;
706 u32 saveVSYNC_A;
707 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000708 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800709 u32 saveTRANS_HTOTAL_A;
710 u32 saveTRANS_HBLANK_A;
711 u32 saveTRANS_HSYNC_A;
712 u32 saveTRANS_VTOTAL_A;
713 u32 saveTRANS_VBLANK_A;
714 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000715 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000716 u32 saveDSPASTRIDE;
717 u32 saveDSPASIZE;
718 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700719 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000720 u32 saveDSPASURF;
721 u32 saveDSPATILEOFF;
722 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700723 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000724 u32 saveBLC_PWM_CTL;
725 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800726 u32 saveBLC_CPU_PWM_CTL;
727 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000728 u32 saveFPB0;
729 u32 saveFPB1;
730 u32 saveDPLL_B;
731 u32 saveDPLL_B_MD;
732 u32 saveHTOTAL_B;
733 u32 saveHBLANK_B;
734 u32 saveHSYNC_B;
735 u32 saveVTOTAL_B;
736 u32 saveVBLANK_B;
737 u32 saveVSYNC_B;
738 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000739 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800740 u32 saveTRANS_HTOTAL_B;
741 u32 saveTRANS_HBLANK_B;
742 u32 saveTRANS_HSYNC_B;
743 u32 saveTRANS_VTOTAL_B;
744 u32 saveTRANS_VBLANK_B;
745 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000746 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000747 u32 saveDSPBSTRIDE;
748 u32 saveDSPBSIZE;
749 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700750 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000751 u32 saveDSPBSURF;
752 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700753 u32 saveVGA0;
754 u32 saveVGA1;
755 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000756 u32 saveVGACNTRL;
757 u32 saveADPA;
758 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700759 u32 savePP_ON_DELAYS;
760 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000761 u32 saveDVOA;
762 u32 saveDVOB;
763 u32 saveDVOC;
764 u32 savePP_ON;
765 u32 savePP_OFF;
766 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700767 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000768 u32 savePFIT_CONTROL;
769 u32 save_palette_a[256];
770 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700771 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000772 u32 saveFBC_CFB_BASE;
773 u32 saveFBC_LL_BASE;
774 u32 saveFBC_CONTROL;
775 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000776 u32 saveIER;
777 u32 saveIIR;
778 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800779 u32 saveDEIER;
780 u32 saveDEIMR;
781 u32 saveGTIER;
782 u32 saveGTIMR;
783 u32 saveFDI_RXA_IMR;
784 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800785 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800786 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000787 u32 saveSWF0[16];
788 u32 saveSWF1[16];
789 u32 saveSWF2[3];
790 u8 saveMSR;
791 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800792 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000793 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000794 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000795 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000796 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200797 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000798 u32 saveCURACNTR;
799 u32 saveCURAPOS;
800 u32 saveCURABASE;
801 u32 saveCURBCNTR;
802 u32 saveCURBPOS;
803 u32 saveCURBBASE;
804 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700805 u32 saveDP_B;
806 u32 saveDP_C;
807 u32 saveDP_D;
808 u32 savePIPEA_GMCH_DATA_M;
809 u32 savePIPEB_GMCH_DATA_M;
810 u32 savePIPEA_GMCH_DATA_N;
811 u32 savePIPEB_GMCH_DATA_N;
812 u32 savePIPEA_DP_LINK_M;
813 u32 savePIPEB_DP_LINK_M;
814 u32 savePIPEA_DP_LINK_N;
815 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800816 u32 saveFDI_RXA_CTL;
817 u32 saveFDI_TXA_CTL;
818 u32 saveFDI_RXB_CTL;
819 u32 saveFDI_TXB_CTL;
820 u32 savePFA_CTL_1;
821 u32 savePFB_CTL_1;
822 u32 savePFA_WIN_SZ;
823 u32 savePFB_WIN_SZ;
824 u32 savePFA_WIN_POS;
825 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000826 u32 savePCH_DREF_CONTROL;
827 u32 saveDISP_ARB_CTL;
828 u32 savePIPEA_DATA_M1;
829 u32 savePIPEA_DATA_N1;
830 u32 savePIPEA_LINK_M1;
831 u32 savePIPEA_LINK_N1;
832 u32 savePIPEB_DATA_M1;
833 u32 savePIPEB_DATA_N1;
834 u32 savePIPEB_LINK_M1;
835 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000836 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400837 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100838};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100839
840struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200841 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100842 struct work_struct work;
843 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200844
845 /* On vlv we need to manually drop to Vmin with a delayed work. */
846 struct delayed_work vlv_work;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100847
848 /* The below variables an all the rps hw state are protected by
849 * dev->struct mutext. */
850 u8 cur_delay;
851 u8 min_delay;
852 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700853 u8 rpe_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700854 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700855
856 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700857
858 /*
859 * Protects RPS/RC6 register access and PCU communication.
860 * Must be taken after struct_mutex if nested.
861 */
862 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100863};
864
Daniel Vetter1a240d42012-11-29 22:18:51 +0100865/* defined intel_pm.c */
866extern spinlock_t mchdev_lock;
867
Daniel Vetterc85aa882012-11-02 19:55:03 +0100868struct intel_ilk_power_mgmt {
869 u8 cur_delay;
870 u8 min_delay;
871 u8 max_delay;
872 u8 fmax;
873 u8 fstart;
874
875 u64 last_count1;
876 unsigned long last_time1;
877 unsigned long chipset_power;
878 u64 last_count2;
879 struct timespec last_time2;
880 unsigned long gfx_power;
881 u8 corr;
882
883 int c_m;
884 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100885
886 struct drm_i915_gem_object *pwrctx;
887 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100888};
889
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800890/* Power well structure for haswell */
891struct i915_power_well {
892 struct drm_device *device;
893 spinlock_t lock;
894 /* power well enable/disable usage count */
895 int count;
896 int i915_request;
897};
898
Daniel Vetter231f42a2012-11-02 19:55:05 +0100899struct i915_dri1_state {
900 unsigned allow_batchbuffer : 1;
901 u32 __iomem *gfx_hws_cpu_addr;
902
903 unsigned int cpp;
904 int back_offset;
905 int front_offset;
906 int current_page;
907 int page_flipping;
908
909 uint32_t counter;
910};
911
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200912struct i915_ums_state {
913 /**
914 * Flag if the X Server, and thus DRM, is not currently in
915 * control of the device.
916 *
917 * This is set between LeaveVT and EnterVT. It needs to be
918 * replaced with a semaphore. It also needs to be
919 * transitioned away from for kernel modesetting.
920 */
921 int mm_suspended;
922};
923
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700924#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100925struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700926 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100927 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700928 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100929};
930
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100931struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100932 /** Memory allocator for GTT stolen memory */
933 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100934 /** List of all objects in gtt_space. Used to restore gtt
935 * mappings on resume */
936 struct list_head bound_list;
937 /**
938 * List of objects which are not bound to the GTT (thus
939 * are idle and not used by the GPU) but still have
940 * (presumably uncached) pages still attached.
941 */
942 struct list_head unbound_list;
943
944 /** Usable portion of the GTT for GEM */
945 unsigned long stolen_base; /* limited to low memory (32-bit) */
946
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100947 /** PPGTT used for aliasing the PPGTT with the GTT */
948 struct i915_hw_ppgtt *aliasing_ppgtt;
949
950 struct shrinker inactive_shrinker;
951 bool shrinker_no_lock_stealing;
952
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100953 /** LRU list of objects with fence regs on them. */
954 struct list_head fence_list;
955
956 /**
957 * We leave the user IRQ off as much as possible,
958 * but this means that requests will finish and never
959 * be retired once the system goes idle. Set a timer to
960 * fire periodically while the ring is running. When it
961 * fires, go retire requests.
962 */
963 struct delayed_work retire_work;
964
965 /**
966 * Are we in a non-interruptible section of code like
967 * modesetting?
968 */
969 bool interruptible;
970
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100971 /** Bit 6 swizzling required for X tiling */
972 uint32_t bit_6_swizzle_x;
973 /** Bit 6 swizzling required for Y tiling */
974 uint32_t bit_6_swizzle_y;
975
976 /* storage for physical objects */
977 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
978
979 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +0200980 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100981 size_t object_memory;
982 u32 object_count;
983};
984
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300985struct drm_i915_error_state_buf {
986 unsigned bytes;
987 unsigned size;
988 int err;
989 u8 *buf;
990 loff_t start;
991 loff_t pos;
992};
993
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300994struct i915_error_state_file_priv {
995 struct drm_device *dev;
996 struct drm_i915_error_state *error;
997};
998
Daniel Vetter99584db2012-11-14 17:14:04 +0100999struct i915_gpu_error {
1000 /* For hangcheck timer */
1001#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1002#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001003 /* Hang gpu twice in this window and your context gets banned */
1004#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1005
Daniel Vetter99584db2012-11-14 17:14:04 +01001006 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001007
1008 /* For reset and error_state handling. */
1009 spinlock_t lock;
1010 /* Protected by the above dev->gpu_error.lock. */
1011 struct drm_i915_error_state *first_error;
1012 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001013
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001014 /**
Daniel Vetterf69061b2012-12-06 09:01:42 +01001015 * State variable and reset counter controlling the reset flow
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001016 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001017 * Upper bits are for the reset counter. This counter is used by the
1018 * wait_seqno code to race-free noticed that a reset event happened and
1019 * that it needs to restart the entire ioctl (since most likely the
1020 * seqno it waited for won't ever signal anytime soon).
1021 *
1022 * This is important for lock-free wait paths, where no contended lock
1023 * naturally enforces the correct ordering between the bail-out of the
1024 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001025 *
1026 * Lowest bit controls the reset state machine: Set means a reset is in
1027 * progress. This state will (presuming we don't have any bugs) decay
1028 * into either unset (successful reset) or the special WEDGED value (hw
1029 * terminally sour). All waiters on the reset_queue will be woken when
1030 * that happens.
1031 */
1032 atomic_t reset_counter;
1033
1034 /**
1035 * Special values/flags for reset_counter
1036 *
1037 * Note that the code relies on
1038 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1039 * being true.
1040 */
1041#define I915_RESET_IN_PROGRESS_FLAG 1
1042#define I915_WEDGED 0xffffffff
1043
1044 /**
1045 * Waitqueue to signal when the reset has completed. Used by clients
1046 * that wait for dev_priv->mm.wedged to settle.
1047 */
1048 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001049
Daniel Vetter99584db2012-11-14 17:14:04 +01001050 /* For gpu hang simulation. */
1051 unsigned int stop_rings;
1052};
1053
Zhang Ruib8efb172013-02-05 15:41:53 +08001054enum modeset_restore {
1055 MODESET_ON_LID_OPEN,
1056 MODESET_DONE,
1057 MODESET_SUSPENDED,
1058};
1059
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001060struct intel_vbt_data {
1061 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1062 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1063
1064 /* Feature bits */
1065 unsigned int int_tv_support:1;
1066 unsigned int lvds_dither:1;
1067 unsigned int lvds_vbt:1;
1068 unsigned int int_crt_support:1;
1069 unsigned int lvds_use_ssc:1;
1070 unsigned int display_clock_mode:1;
1071 unsigned int fdi_rx_polarity_inverted:1;
1072 int lvds_ssc_freq;
1073 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1074
1075 /* eDP */
1076 int edp_rate;
1077 int edp_lanes;
1078 int edp_preemphasis;
1079 int edp_vswing;
1080 bool edp_initialized;
1081 bool edp_support;
1082 int edp_bpp;
1083 struct edp_power_seq edp_pps;
1084
Shobhit Kumard17c5442013-08-27 15:12:25 +03001085 /* MIPI DSI */
1086 struct {
1087 u16 panel_id;
1088 } dsi;
1089
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001090 int crt_ddc_pin;
1091
1092 int child_dev_num;
1093 struct child_device_config *child_dev;
1094};
1095
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001096enum intel_ddb_partitioning {
1097 INTEL_DDB_PART_1_2,
1098 INTEL_DDB_PART_5_6, /* IVB+ */
1099};
1100
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001101struct intel_wm_level {
1102 bool enable;
1103 uint32_t pri_val;
1104 uint32_t spr_val;
1105 uint32_t cur_val;
1106 uint32_t fbc_val;
1107};
1108
Paulo Zanonic67a4702013-08-19 13:18:09 -03001109/*
1110 * This struct tracks the state needed for the Package C8+ feature.
1111 *
1112 * Package states C8 and deeper are really deep PC states that can only be
1113 * reached when all the devices on the system allow it, so even if the graphics
1114 * device allows PC8+, it doesn't mean the system will actually get to these
1115 * states.
1116 *
1117 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1118 * is disabled and the GPU is idle. When these conditions are met, we manually
1119 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1120 * refclk to Fclk.
1121 *
1122 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1123 * the state of some registers, so when we come back from PC8+ we need to
1124 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1125 * need to take care of the registers kept by RC6.
1126 *
1127 * The interrupt disabling is part of the requirements. We can only leave the
1128 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1129 * can lock the machine.
1130 *
1131 * Ideally every piece of our code that needs PC8+ disabled would call
1132 * hsw_disable_package_c8, which would increment disable_count and prevent the
1133 * system from reaching PC8+. But we don't have a symmetric way to do this for
1134 * everything, so we have the requirements_met and gpu_idle variables. When we
1135 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1136 * increase it in the opposite case. The requirements_met variable is true when
1137 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1138 * variable is true when the GPU is idle.
1139 *
1140 * In addition to everything, we only actually enable PC8+ if disable_count
1141 * stays at zero for at least some seconds. This is implemented with the
1142 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1143 * consecutive times when all screens are disabled and some background app
1144 * queries the state of our connectors, or we have some application constantly
1145 * waking up to use the GPU. Only after the enable_work function actually
1146 * enables PC8+ the "enable" variable will become true, which means that it can
1147 * be false even if disable_count is 0.
1148 *
1149 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1150 * goes back to false exactly before we reenable the IRQs. We use this variable
1151 * to check if someone is trying to enable/disable IRQs while they're supposed
1152 * to be disabled. This shouldn't happen and we'll print some error messages in
1153 * case it happens, but if it actually happens we'll also update the variables
1154 * inside struct regsave so when we restore the IRQs they will contain the
1155 * latest expected values.
1156 *
1157 * For more, read "Display Sequences for Package C8" on our documentation.
1158 */
1159struct i915_package_c8 {
1160 bool requirements_met;
1161 bool gpu_idle;
1162 bool irqs_disabled;
1163 /* Only true after the delayed work task actually enables it. */
1164 bool enabled;
1165 int disable_count;
1166 struct mutex lock;
1167 struct delayed_work enable_work;
1168
1169 struct {
1170 uint32_t deimr;
1171 uint32_t sdeimr;
1172 uint32_t gtimr;
1173 uint32_t gtier;
1174 uint32_t gen6_pmimr;
1175 } regsave;
1176};
1177
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001178typedef struct drm_i915_private {
1179 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001180 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001181
1182 const struct intel_device_info *info;
1183
1184 int relative_constants_mode;
1185
1186 void __iomem *regs;
1187
Chris Wilson907b28c2013-07-19 20:36:52 +01001188 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001189
1190 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1191
Daniel Vetter28c70f12012-12-01 13:53:45 +01001192
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001193 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1194 * controller on different i2c buses. */
1195 struct mutex gmbus_mutex;
1196
1197 /**
1198 * Base address of the gmbus and gpio block.
1199 */
1200 uint32_t gpio_mmio_base;
1201
Daniel Vetter28c70f12012-12-01 13:53:45 +01001202 wait_queue_head_t gmbus_wait_queue;
1203
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001204 struct pci_dev *bridge_dev;
1205 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001206 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001207
1208 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001209 struct resource mch_res;
1210
1211 atomic_t irq_received;
1212
1213 /* protects the irq masks */
1214 spinlock_t irq_lock;
1215
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001216 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1217 struct pm_qos_request pm_qos;
1218
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001219 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001220 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001221
1222 /** Cached value of IMR to avoid reads in updating the bitfield */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001223 u32 irq_mask;
1224 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001225 u32 pm_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001226
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001227 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001228 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001229 struct {
1230 unsigned long hpd_last_jiffies;
1231 int hpd_cnt;
1232 enum {
1233 HPD_ENABLED = 0,
1234 HPD_DISABLED = 1,
1235 HPD_MARK_DISABLED = 2
1236 } hpd_mark;
1237 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001238 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001239 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001240
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001241 int num_plane;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001242
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001243 struct i915_fbc fbc;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001244 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001245 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001246
1247 /* overlay */
1248 struct intel_overlay *overlay;
Ville Syrjälä2c6602d2013-02-08 23:13:35 +02001249 unsigned int sprite_scaling_enabled;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001250
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001251 /* backlight */
1252 struct {
1253 int level;
1254 bool enabled;
Jani Nikula8ba2d182013-04-12 15:18:37 +03001255 spinlock_t lock; /* bl registers and the above bl fields */
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001256 struct backlight_device *device;
1257 } backlight;
1258
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001259 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001260 bool no_aux_handshake;
1261
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001262 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1263 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1264 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1265
1266 unsigned int fsb_freq, mem_freq, is_ddr3;
1267
Daniel Vetter645416f2013-09-02 16:22:25 +02001268 /**
1269 * wq - Driver workqueue for GEM.
1270 *
1271 * NOTE: Work items scheduled here are not allowed to grab any modeset
1272 * locks, for otherwise the flushing done in the pageflip code will
1273 * result in deadlocks.
1274 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001275 struct workqueue_struct *wq;
1276
1277 /* Display functions */
1278 struct drm_i915_display_funcs display;
1279
1280 /* PCH chipset type */
1281 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001282 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001283
1284 unsigned long quirks;
1285
Zhang Ruib8efb172013-02-05 15:41:53 +08001286 enum modeset_restore modeset_restore;
1287 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001288
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001289 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001290 struct i915_gtt gtt; /* VMA representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001291
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001292 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001293
Daniel Vetter87813422012-05-02 11:49:32 +02001294 /* Kernel Modesetting */
1295
yakui_zhao9b9d1722009-05-31 17:17:17 +08001296 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001297
Jesse Barnes27f82272011-09-02 12:54:37 -07001298 struct drm_crtc *plane_to_crtc_mapping[3];
1299 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001300 wait_queue_head_t pending_flip_queue;
1301
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001302 int num_shared_dpll;
1303 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001304 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001305
Jesse Barnes652c3932009-08-17 13:31:43 -07001306 /* Reclocking support */
1307 bool render_reclock_avail;
1308 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001309 /* indicates the reduced downclock for LVDS*/
1310 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001311 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001312
Zhenyu Wangc48044112009-12-17 14:48:43 +08001313 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001314
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001315 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001316
Ben Widawsky59124502013-07-04 11:02:05 -07001317 /* Cannot be determined by PCIID. You must always read a register. */
1318 size_t ellc_size;
1319
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001320 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001321 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001322
Daniel Vetter20e4d402012-08-08 23:35:39 +02001323 /* ilk-only ips/rps state. Everything in here is protected by the global
1324 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001325 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001326
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001327 /* Haswell power well */
1328 struct i915_power_well power_well;
1329
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001330 enum no_psr_reason no_psr_reason;
1331
Daniel Vetter99584db2012-11-14 17:14:04 +01001332 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001333
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001334 struct drm_i915_gem_object *vlv_pctx;
1335
Dave Airlie8be48d92010-03-30 05:34:14 +00001336 /* list of fbdev register on this device */
1337 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +00001338
Jesse Barnes073f34d2012-11-02 11:13:59 -07001339 /*
1340 * The console may be contended at resume, but we don't
1341 * want it to block on it.
1342 */
1343 struct work_struct console_resume_work;
1344
Chris Wilsone953fd72011-02-21 22:23:52 +00001345 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001346 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001347
Ben Widawsky254f9652012-06-04 14:42:42 -07001348 bool hw_contexts_disabled;
1349 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001350 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001351
Damien Lespiau3e683202012-12-11 18:48:29 +00001352 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001353
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001354 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001355
Ville Syrjälä53615a52013-08-01 16:18:50 +03001356 struct {
1357 /*
1358 * Raw watermark latency values:
1359 * in 0.1us units for WM0,
1360 * in 0.5us units for WM1+.
1361 */
1362 /* primary */
1363 uint16_t pri_latency[5];
1364 /* sprite */
1365 uint16_t spr_latency[5];
1366 /* cursor */
1367 uint16_t cur_latency[5];
1368 } wm;
1369
Paulo Zanonic67a4702013-08-19 13:18:09 -03001370 struct i915_package_c8 pc8;
1371
Daniel Vetter231f42a2012-11-02 19:55:05 +01001372 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1373 * here! */
1374 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001375 /* Old ums support infrastructure, same warning applies. */
1376 struct i915_ums_state ums;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377} drm_i915_private_t;
1378
Chris Wilson2c1792a2013-08-01 18:39:55 +01001379static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1380{
1381 return dev->dev_private;
1382}
1383
Chris Wilsonb4519512012-05-11 14:29:30 +01001384/* Iterate over initialised rings */
1385#define for_each_ring(ring__, dev_priv__, i__) \
1386 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1387 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1388
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001389enum hdmi_force_audio {
1390 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1391 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1392 HDMI_AUDIO_AUTO, /* trust EDID */
1393 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1394};
1395
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001396#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001397
Chris Wilson37e680a2012-06-07 15:38:42 +01001398struct drm_i915_gem_object_ops {
1399 /* Interface between the GEM object and its backing storage.
1400 * get_pages() is called once prior to the use of the associated set
1401 * of pages before to binding them into the GTT, and put_pages() is
1402 * called after we no longer need them. As we expect there to be
1403 * associated cost with migrating pages between the backing storage
1404 * and making them available for the GPU (e.g. clflush), we may hold
1405 * onto the pages after they are no longer referenced by the GPU
1406 * in case they may be used again shortly (for example migrating the
1407 * pages to a different memory domain within the GTT). put_pages()
1408 * will therefore most likely be called when the object itself is
1409 * being released or under memory pressure (where we attempt to
1410 * reap pages for the shrinker).
1411 */
1412 int (*get_pages)(struct drm_i915_gem_object *);
1413 void (*put_pages)(struct drm_i915_gem_object *);
1414};
1415
Eric Anholt673a3942008-07-30 12:06:12 -07001416struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001417 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001418
Chris Wilson37e680a2012-06-07 15:38:42 +01001419 const struct drm_i915_gem_object_ops *ops;
1420
Ben Widawsky2f633152013-07-17 12:19:03 -07001421 /** List of VMAs backed by this object */
1422 struct list_head vma_list;
1423
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001424 /** Stolen memory for this object, instead of being backed by shmem. */
1425 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001426 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001427
Chris Wilson69dc4982010-10-19 10:36:51 +01001428 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001429 /** Used in execbuf to temporarily hold a ref */
1430 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001431
1432 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001433 * This is set if the object is on the active lists (has pending
1434 * rendering and so a non-zero seqno), and is not set if it i s on
1435 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001436 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001437 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001438
1439 /**
1440 * This is set if the object has been written to since last bound
1441 * to the GTT
1442 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001443 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001444
1445 /**
1446 * Fence register bits (if any) for this object. Will be set
1447 * as needed when mapped into the GTT.
1448 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001449 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001450 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001451
1452 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001453 * Advice: are the backing pages purgeable?
1454 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001455 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001456
1457 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001458 * Current tiling mode for the object.
1459 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001460 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001461 /**
1462 * Whether the tiling parameters for the currently associated fence
1463 * register have changed. Note that for the purposes of tracking
1464 * tiling changes we also treat the unfenced register, the register
1465 * slot that the object occupies whilst it executes a fenced
1466 * command (such as BLT on gen2/3), as a "fence".
1467 */
1468 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001469
1470 /** How many users have pinned this object in GTT space. The following
1471 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1472 * (via user_pin_count), execbuffer (objects are not allowed multiple
1473 * times for the same batchbuffer), and the framebuffer code. When
1474 * switching/pageflipping, the framebuffer code has at most two buffers
1475 * pinned per crtc.
1476 *
1477 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1478 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001479 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001480#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001481
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001482 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001483 * Is the object at the current location in the gtt mappable and
1484 * fenceable? Used to avoid costly recalculations.
1485 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001486 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001487
1488 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001489 * Whether the current gtt mapping needs to be mappable (and isn't just
1490 * mappable by accident). Track pin and fault separate for a more
1491 * accurate mappable working set.
1492 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001493 unsigned int fault_mappable:1;
1494 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001495 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001496
Chris Wilsoncaea7472010-11-12 13:53:37 +00001497 /*
1498 * Is the GPU currently using a fence to access this buffer,
1499 */
1500 unsigned int pending_fenced_gpu_access:1;
1501 unsigned int fenced_gpu_access:1;
1502
Chris Wilson651d7942013-08-08 14:41:10 +01001503 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001504
Daniel Vetter7bddb012012-02-09 17:15:47 +01001505 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001506 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001507 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001508
Chris Wilson9da3da62012-06-01 15:20:22 +01001509 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001510 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001511
Daniel Vetter1286ff72012-05-10 15:25:09 +02001512 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001513 void *dma_buf_vmapping;
1514 int vmapping_count;
1515
Chris Wilsoncaea7472010-11-12 13:53:37 +00001516 struct intel_ring_buffer *ring;
1517
Chris Wilson1c293ea2012-04-17 15:31:27 +01001518 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001519 uint32_t last_read_seqno;
1520 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001521 /** Breadcrumb of last fenced GPU access to the buffer. */
1522 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001523
Daniel Vetter778c3542010-05-13 11:49:44 +02001524 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001525 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001526
Eric Anholt280b7132009-03-12 16:56:27 -07001527 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001528 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001529
Jesse Barnes79e53942008-11-07 14:24:08 -08001530 /** User space pin count and filp owning the pin */
1531 uint32_t user_pin_count;
1532 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001533
1534 /** for phy allocated objects */
1535 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001536};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001537#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001538
Daniel Vetter62b8b212010-04-09 19:05:08 +00001539#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001540
Eric Anholt673a3942008-07-30 12:06:12 -07001541/**
1542 * Request queue structure.
1543 *
1544 * The request queue allows us to note sequence numbers that have been emitted
1545 * and may be associated with active buffers to be retired.
1546 *
1547 * By keeping this list, we can avoid having to do questionable
1548 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1549 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1550 */
1551struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001552 /** On Which ring this request was generated */
1553 struct intel_ring_buffer *ring;
1554
Eric Anholt673a3942008-07-30 12:06:12 -07001555 /** GEM sequence number associated with this request. */
1556 uint32_t seqno;
1557
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001558 /** Position in the ringbuffer of the start of the request */
1559 u32 head;
1560
1561 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001562 u32 tail;
1563
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001564 /** Context related to this request */
1565 struct i915_hw_context *ctx;
1566
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001567 /** Batch buffer related to this request if any */
1568 struct drm_i915_gem_object *batch_obj;
1569
Eric Anholt673a3942008-07-30 12:06:12 -07001570 /** Time at which this request was emitted, in jiffies. */
1571 unsigned long emitted_jiffies;
1572
Eric Anholtb9624422009-06-03 07:27:35 +00001573 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001574 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001575
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001576 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001577 /** file_priv list entry for this request */
1578 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001579};
1580
1581struct drm_i915_file_private {
1582 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001583 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001584 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001585 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001586 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001587
1588 struct i915_ctx_hang_stats hang_stats;
Eric Anholt673a3942008-07-30 12:06:12 -07001589};
1590
Chris Wilson2c1792a2013-08-01 18:39:55 +01001591#define INTEL_INFO(dev) (to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001592
1593#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1594#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1595#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1596#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1597#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1598#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1599#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1600#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1601#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1602#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1603#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1604#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1605#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1606#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1607#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1608#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Zou Nan haicae58522010-11-09 17:17:32 +08001609#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001610#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes8ab43972012-10-25 12:15:42 -07001611#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1612 (dev)->pci_device == 0x0152 || \
1613 (dev)->pci_device == 0x015a)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001614#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1615 (dev)->pci_device == 0x0106 || \
1616 (dev)->pci_device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001617#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001618#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001619#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001620#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
1621 ((dev)->pci_device & 0xFF00) == 0x0C00)
Paulo Zanonid567b072012-11-20 13:27:43 -02001622#define IS_ULT(dev) (IS_HASWELL(dev) && \
1623 ((dev)->pci_device & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03001624#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
1625 ((dev)->pci_device & 0x00F0) == 0x0020)
Ben Widawskyb833d682013-08-23 16:00:07 -07001626#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001627
Jesse Barnes85436692011-04-06 12:11:14 -07001628/*
1629 * The genX designation typically refers to the render engine, so render
1630 * capability related checks should use IS_GEN, while display and other checks
1631 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1632 * chips, etc.).
1633 */
Zou Nan haicae58522010-11-09 17:17:32 +08001634#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1635#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1636#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1637#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1638#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001639#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001640
1641#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1642#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Xiang, Haihaof72a1182013-05-28 19:22:22 -07001643#define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001644#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Chris Wilson651d7942013-08-08 14:41:10 +01001645#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08001646#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1647
Ben Widawsky254f9652012-06-04 14:42:42 -07001648#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001649#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001650
Chris Wilson05394f32010-11-08 19:18:58 +00001651#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001652#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1653
Daniel Vetterb45305f2012-12-17 16:21:27 +01001654/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1655#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1656
Zou Nan haicae58522010-11-09 17:17:32 +08001657/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1658 * rows, which changed the alignment requirements and fence programming.
1659 */
1660#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1661 IS_I915GM(dev)))
1662#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1663#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1664#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1665#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1666#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1667#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08001668
1669#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1670#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1671#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001672
Damien Lespiauf5adf942013-06-24 18:29:34 +01001673#define HAS_IPS(dev) (IS_ULT(dev))
1674
Damien Lespiaudd93be52013-04-22 18:40:39 +01001675#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Paulo Zanoni86d52df2013-03-06 20:03:18 -03001676#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
Damien Lespiau30568c42013-04-22 18:40:41 +01001677#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001678
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001679#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1680#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1681#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1682#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1683#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1684#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1685
Chris Wilson2c1792a2013-08-01 18:39:55 +01001686#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001687#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001688#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1689#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001690#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001691#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001692
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001693#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1694
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001695/* DPF == dynamic parity feature */
1696#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1697#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001698
Ben Widawskyc8735b02012-09-07 19:43:39 -07001699#define GT_FREQUENCY_MULTIPLIER 50
1700
Chris Wilson05394f32010-11-08 19:18:58 +00001701#include "i915_trace.h"
1702
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001703/**
1704 * RC6 is a special power stage which allows the GPU to enter an very
1705 * low-voltage mode when idle, using down to 0V while at this stage. This
1706 * stage is entered automatically when the GPU is idle when RC6 support is
1707 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1708 *
1709 * There are different RC6 modes available in Intel GPU, which differentiate
1710 * among each other with the latency required to enter and leave RC6 and
1711 * voltage consumed by the GPU in different states.
1712 *
1713 * The combination of the following flags define which states GPU is allowed
1714 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1715 * RC6pp is deepest RC6. Their support by hardware varies according to the
1716 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1717 * which brings the most power savings; deeper states save more power, but
1718 * require higher latency to switch to and wake up.
1719 */
1720#define INTEL_RC6_ENABLE (1<<0)
1721#define INTEL_RC6p_ENABLE (1<<1)
1722#define INTEL_RC6pp_ENABLE (1<<2)
1723
Rob Clarkbaa70942013-08-02 13:27:49 -04001724extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001725extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001726extern unsigned int i915_fbpercrtc __always_unused;
1727extern int i915_panel_ignore_lid __read_mostly;
1728extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001729extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001730extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001731extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001732extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001733extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001734extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001735extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001736extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001737extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001738extern int i915_enable_psr __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001739extern unsigned int i915_preliminary_hw_support __read_mostly;
Paulo Zanoni2124b722013-03-22 14:07:23 -03001740extern int i915_disable_power_well __read_mostly;
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03001741extern int i915_enable_ips __read_mostly;
Jesse Barnes2385bdf2013-06-26 01:38:15 +03001742extern bool i915_fastboot __read_mostly;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001743extern int i915_enable_pc8 __read_mostly;
Paulo Zanoni90058742013-08-19 13:18:11 -03001744extern int i915_pc8_timeout __read_mostly;
Xiong Zhang0b74b502013-07-19 13:51:24 +08001745extern bool i915_prefault_disable __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001746
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001747extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1748extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001749extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1750extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1751
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001753void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001754extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001755extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001756extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001757extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001758extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001759extern void i915_driver_preclose(struct drm_device *dev,
1760 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001761extern void i915_driver_postclose(struct drm_device *dev,
1762 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001763extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001764#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001765extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1766 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001767#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001768extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001769 struct drm_clip_rect *box,
1770 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001771extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001772extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001773extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1774extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1775extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1776extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1777
Jesse Barnes073f34d2012-11-02 11:13:59 -07001778extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001779
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001781void i915_queue_hangcheck(struct drm_device *dev);
Chris Wilson527f9e92010-11-11 01:16:58 +00001782void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001784extern void intel_irq_init(struct drm_device *dev);
Ben Widawskye1b4d302013-07-30 16:27:57 -07001785extern void intel_pm_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001786extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001787extern void intel_pm_init(struct drm_device *dev);
1788
1789extern void intel_uncore_sanitize(struct drm_device *dev);
1790extern void intel_uncore_early_sanitize(struct drm_device *dev);
1791extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001792extern void intel_uncore_clear_errors(struct drm_device *dev);
1793extern void intel_uncore_check_errors(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001794
Keith Packard7c463582008-11-04 02:03:27 -08001795void
1796i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1797
1798void
1799i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1800
Eric Anholt673a3942008-07-30 12:06:12 -07001801/* i915_gem.c */
1802int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1803 struct drm_file *file_priv);
1804int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1805 struct drm_file *file_priv);
1806int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1807 struct drm_file *file_priv);
1808int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1809 struct drm_file *file_priv);
1810int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1811 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001812int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1813 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001814int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1815 struct drm_file *file_priv);
1816int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1817 struct drm_file *file_priv);
1818int i915_gem_execbuffer(struct drm_device *dev, void *data,
1819 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001820int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1821 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001822int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1823 struct drm_file *file_priv);
1824int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1825 struct drm_file *file_priv);
1826int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1827 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001828int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1829 struct drm_file *file);
1830int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1831 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001832int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1833 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001834int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1835 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001836int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1837 struct drm_file *file_priv);
1838int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1839 struct drm_file *file_priv);
1840int i915_gem_set_tiling(struct drm_device *dev, void *data,
1841 struct drm_file *file_priv);
1842int i915_gem_get_tiling(struct drm_device *dev, void *data,
1843 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001844int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1845 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001846int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1847 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001848void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001849void *i915_gem_object_alloc(struct drm_device *dev);
1850void i915_gem_object_free(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001851int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001852void i915_gem_object_init(struct drm_i915_gem_object *obj,
1853 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001854struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1855 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001856void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07001857void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001858
Chris Wilson20217462010-11-23 15:26:33 +00001859int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07001860 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00001861 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001862 bool map_and_fenceable,
1863 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001864void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001865int __must_check i915_vma_unbind(struct i915_vma *vma);
1866int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00001867int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001868void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001869void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001870
Chris Wilson37e680a2012-06-07 15:38:42 +01001871int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001872static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1873{
Imre Deak67d5a502013-02-18 19:28:02 +02001874 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01001875
Imre Deak67d5a502013-02-18 19:28:02 +02001876 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02001877 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02001878
1879 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01001880}
Chris Wilsona5570172012-09-04 21:02:54 +01001881static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1882{
1883 BUG_ON(obj->pages == NULL);
1884 obj->pages_pin_count++;
1885}
1886static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1887{
1888 BUG_ON(obj->pages_pin_count == 0);
1889 obj->pages_pin_count--;
1890}
1891
Chris Wilson54cf91d2010-11-25 18:00:26 +00001892int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001893int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1894 struct intel_ring_buffer *to);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001895void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001896 struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001897
Dave Airlieff72145b2011-02-07 12:16:14 +10001898int i915_gem_dumb_create(struct drm_file *file_priv,
1899 struct drm_device *dev,
1900 struct drm_mode_create_dumb *args);
1901int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1902 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001903/**
1904 * Returns true if seq1 is later than seq2.
1905 */
1906static inline bool
1907i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1908{
1909 return (int32_t)(seq1 - seq2) >= 0;
1910}
1911
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001912int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1913int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01001914int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001915int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001916
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001917static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001918i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1919{
1920 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1921 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1922 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001923 return true;
1924 } else
1925 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001926}
1927
1928static inline void
1929i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1930{
1931 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1932 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonb8c3af72013-06-12 11:29:47 +01001933 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001934 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1935 }
1936}
1937
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001938void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001939void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01001940int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001941 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001942static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1943{
1944 return unlikely(atomic_read(&error->reset_counter)
1945 & I915_RESET_IN_PROGRESS_FLAG);
1946}
1947
1948static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1949{
1950 return atomic_read(&error->reset_counter) == I915_WEDGED;
1951}
Chris Wilsona71d8d92012-02-15 11:25:36 +00001952
Chris Wilson069efc12010-09-30 16:53:18 +01001953void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01001954bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001955int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01001956int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001957int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyc3787e22013-09-17 21:12:44 -07001958int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001959void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001960void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001961int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001962int __must_check i915_gem_idle(struct drm_device *dev);
Mika Kuoppala0025c072013-06-12 12:35:30 +03001963int __i915_add_request(struct intel_ring_buffer *ring,
1964 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001965 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03001966 u32 *seqno);
1967#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03001968 __i915_add_request(ring, NULL, NULL, seqno)
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001969int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1970 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001971int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001972int __must_check
1973i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1974 bool write);
1975int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001976i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1977int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001978i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1979 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001980 struct intel_ring_buffer *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001981void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001982int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001983 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001984 int id,
1985 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001986void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001987 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001988void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001989void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001990
Chris Wilson467cffb2011-03-07 10:42:03 +00001991uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02001992i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1993uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02001994i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1995 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00001996
Chris Wilsone4ffd172011-04-04 09:44:39 +01001997int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1998 enum i915_cache_level cache_level);
1999
Daniel Vetter1286ff72012-05-10 15:25:09 +02002000struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2001 struct dma_buf *dma_buf);
2002
2003struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2004 struct drm_gem_object *gem_obj, int flags);
2005
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002006void i915_gem_restore_fences(struct drm_device *dev);
2007
Ben Widawskya70a3142013-07-31 16:59:56 -07002008unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2009 struct i915_address_space *vm);
2010bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2011bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2012 struct i915_address_space *vm);
2013unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2014 struct i915_address_space *vm);
2015struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2016 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002017struct i915_vma *
2018i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2019 struct i915_address_space *vm);
Ben Widawskya70a3142013-07-31 16:59:56 -07002020/* Some GGTT VM helpers */
2021#define obj_to_ggtt(obj) \
2022 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2023static inline bool i915_is_ggtt(struct i915_address_space *vm)
2024{
2025 struct i915_address_space *ggtt =
2026 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2027 return vm == ggtt;
2028}
2029
2030static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2031{
2032 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2033}
2034
2035static inline unsigned long
2036i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2037{
2038 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2039}
2040
2041static inline unsigned long
2042i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2043{
2044 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2045}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002046
2047static inline int __must_check
2048i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2049 uint32_t alignment,
2050 bool map_and_fenceable,
2051 bool nonblocking)
2052{
2053 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2054 map_and_fenceable, nonblocking);
2055}
Ben Widawskya70a3142013-07-31 16:59:56 -07002056#undef obj_to_ggtt
2057
Ben Widawsky254f9652012-06-04 14:42:42 -07002058/* i915_gem_context.c */
2059void i915_gem_context_init(struct drm_device *dev);
2060void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002061void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07002062int i915_switch_context(struct intel_ring_buffer *ring,
2063 struct drm_file *file, int to_id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002064void i915_gem_context_free(struct kref *ctx_ref);
2065static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2066{
2067 kref_get(&ctx->ref);
2068}
2069
2070static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2071{
2072 kref_put(&ctx->ref, i915_gem_context_free);
2073}
2074
Mika Kuoppalac0bb6172013-06-12 12:35:29 +03002075struct i915_ctx_hang_stats * __must_check
Chris Wilson11fa3382013-07-03 17:22:06 +03002076i915_gem_context_get_hang_stats(struct drm_device *dev,
Mika Kuoppalac0bb6172013-06-12 12:35:29 +03002077 struct drm_file *file,
2078 u32 id);
Ben Widawsky84624812012-06-04 14:42:54 -07002079int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2080 struct drm_file *file);
2081int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2082 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002083
Daniel Vetter76aaf222010-11-05 22:23:30 +01002084/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002085void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002086void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2087 struct drm_i915_gem_object *obj,
2088 enum i915_cache_level cache_level);
2089void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2090 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002091
Daniel Vetter76aaf222010-11-05 22:23:30 +01002092void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01002093int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2094void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01002095 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00002096void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01002097void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Ben Widawskyd7e50082012-12-18 10:31:25 -08002098void i915_gem_init_global_gtt(struct drm_device *dev);
2099void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2100 unsigned long mappable_end, unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002101int i915_gem_gtt_init(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08002102static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002103{
2104 if (INTEL_INFO(dev)->gen < 6)
2105 intel_gtt_chipset_flush();
2106}
2107
Daniel Vetter76aaf222010-11-05 22:23:30 +01002108
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002109/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002110int __must_check i915_gem_evict_something(struct drm_device *dev,
2111 struct i915_address_space *vm,
2112 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002113 unsigned alignment,
2114 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002115 bool mappable,
2116 bool nonblock);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002117int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002118int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002119
Chris Wilson9797fbf2012-04-24 15:47:39 +01002120/* i915_gem_stolen.c */
2121int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00002122int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2123void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002124void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002125struct drm_i915_gem_object *
2126i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002127struct drm_i915_gem_object *
2128i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2129 u32 stolen_offset,
2130 u32 gtt_offset,
2131 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002132void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002133
Eric Anholt673a3942008-07-30 12:06:12 -07002134/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002135static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002136{
2137 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2138
2139 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2140 obj->tiling_mode != I915_TILING_NONE;
2141}
2142
Eric Anholt673a3942008-07-30 12:06:12 -07002143void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00002144void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2145void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002146
2147/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002148#if WATCH_LISTS
2149int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002150#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002151#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002152#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153
Ben Gamari20172632009-02-17 20:08:50 -05002154/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002155int i915_debugfs_init(struct drm_minor *minor);
2156void i915_debugfs_cleanup(struct drm_minor *minor);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002157
2158/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002159__printf(2, 3)
2160void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002161int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2162 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002163int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2164 size_t count, loff_t pos);
2165static inline void i915_error_state_buf_release(
2166 struct drm_i915_error_state_buf *eb)
2167{
2168 kfree(eb->buf);
2169}
Mika Kuoppala84734a02013-07-12 16:50:57 +03002170void i915_capture_error_state(struct drm_device *dev);
2171void i915_error_state_get(struct drm_device *dev,
2172 struct i915_error_state_file_priv *error_priv);
2173void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2174void i915_destroy_error_state(struct drm_device *dev);
2175
2176void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2177const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002178
Jesse Barnes317c35d2008-08-25 15:11:06 -07002179/* i915_suspend.c */
2180extern int i915_save_state(struct drm_device *dev);
2181extern int i915_restore_state(struct drm_device *dev);
2182
Daniel Vetterd8157a32013-01-25 17:53:20 +01002183/* i915_ums.c */
2184void i915_save_display_reg(struct drm_device *dev);
2185void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002186
Ben Widawsky0136db582012-04-10 21:17:01 -07002187/* i915_sysfs.c */
2188void i915_setup_sysfs(struct drm_device *dev_priv);
2189void i915_teardown_sysfs(struct drm_device *dev_priv);
2190
Chris Wilsonf899fc62010-07-20 15:44:45 -07002191/* intel_i2c.c */
2192extern int intel_setup_gmbus(struct drm_device *dev);
2193extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002194static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002195{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002196 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002197}
2198
2199extern struct i2c_adapter *intel_gmbus_get_adapter(
2200 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002201extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2202extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002203static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002204{
2205 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2206}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002207extern void intel_i2c_reset(struct drm_device *dev);
2208
Chris Wilson3b617962010-08-24 09:02:58 +01002209/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002210struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002211extern int intel_opregion_setup(struct drm_device *dev);
2212#ifdef CONFIG_ACPI
2213extern void intel_opregion_init(struct drm_device *dev);
2214extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002215extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002216extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2217 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002218extern int intel_opregion_notify_adapter(struct drm_device *dev,
2219 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002220#else
Chris Wilson44834a62010-08-19 16:09:23 +01002221static inline void intel_opregion_init(struct drm_device *dev) { return; }
2222static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002223static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002224static inline int
2225intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2226{
2227 return 0;
2228}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002229static inline int
2230intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2231{
2232 return 0;
2233}
Len Brown65e082c2008-10-24 17:18:10 -04002234#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002235
Jesse Barnes723bfd72010-10-07 16:01:13 -07002236/* intel_acpi.c */
2237#ifdef CONFIG_ACPI
2238extern void intel_register_dsm_handler(void);
2239extern void intel_unregister_dsm_handler(void);
2240#else
2241static inline void intel_register_dsm_handler(void) { return; }
2242static inline void intel_unregister_dsm_handler(void) { return; }
2243#endif /* CONFIG_ACPI */
2244
Jesse Barnes79e53942008-11-07 14:24:08 -08002245/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002246extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002247extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002248extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002249extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002250extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10002251extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002252extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2253 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002254extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002255extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002256extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002257extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002258extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002259extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002260extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2261extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2262extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04002263extern void intel_detect_pch(struct drm_device *dev);
2264extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002265extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002266
Ben Widawsky2911a352012-04-05 14:47:36 -07002267extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002268int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2269 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002270
Chris Wilson6ef3d422010-08-04 20:26:07 +01002271/* overlay */
2272extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002273extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2274 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002275
2276extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002277extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002278 struct drm_device *dev,
2279 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002280
Ben Widawskyb7287d82011-04-25 11:22:22 -07002281/* On SNB platform, before reading ring registers forcewake bit
2282 * must be set to prevent GT core from power down and stale values being
2283 * returned.
2284 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07002285void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2286void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002287
Ben Widawsky42c05262012-09-26 10:34:00 -07002288int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2289int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002290
2291/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002292u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2293void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2294u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002295u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2296void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2297u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2298void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2299u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2300void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2301u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2302void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002303u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2304void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002305u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2306 enum intel_sbi_destination destination);
2307void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2308 enum intel_sbi_destination destination);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002309
Jesse Barnes855ba3b2013-04-17 15:54:57 -07002310int vlv_gpu_freq(int ddr_freq, int val);
2311int vlv_freq_opcode(int ddr_freq, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002312
Chris Wilson6af5d922013-07-19 20:36:53 +01002313#define __i915_read(x) \
Chris Wilsondba8e412013-07-19 20:36:54 +01002314 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
Chris Wilson6af5d922013-07-19 20:36:53 +01002315__i915_read(8)
2316__i915_read(16)
2317__i915_read(32)
2318__i915_read(64)
Keith Packard5f753772010-11-22 09:24:22 +00002319#undef __i915_read
2320
Chris Wilson6af5d922013-07-19 20:36:53 +01002321#define __i915_write(x) \
Chris Wilsondba8e412013-07-19 20:36:54 +01002322 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
Chris Wilson6af5d922013-07-19 20:36:53 +01002323__i915_write(8)
2324__i915_write(16)
2325__i915_write(32)
2326__i915_write(64)
Keith Packard5f753772010-11-22 09:24:22 +00002327#undef __i915_write
2328
Chris Wilsondba8e412013-07-19 20:36:54 +01002329#define I915_READ8(reg) i915_read8(dev_priv, (reg), true)
2330#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002331
Chris Wilsondba8e412013-07-19 20:36:54 +01002332#define I915_READ16(reg) i915_read16(dev_priv, (reg), true)
2333#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val), true)
2334#define I915_READ16_NOTRACE(reg) i915_read16(dev_priv, (reg), false)
2335#define I915_WRITE16_NOTRACE(reg, val) i915_write16(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002336
Chris Wilsondba8e412013-07-19 20:36:54 +01002337#define I915_READ(reg) i915_read32(dev_priv, (reg), true)
2338#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val), true)
2339#define I915_READ_NOTRACE(reg) i915_read32(dev_priv, (reg), false)
2340#define I915_WRITE_NOTRACE(reg, val) i915_write32(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002341
Chris Wilsondba8e412013-07-19 20:36:54 +01002342#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val), true)
2343#define I915_READ64(reg) i915_read64(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002344
2345#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2346#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2347
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002348/* "Broadcast RGB" property */
2349#define INTEL_BROADCAST_RGB_AUTO 0
2350#define INTEL_BROADCAST_RGB_FULL 1
2351#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002352
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002353static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2354{
2355 if (HAS_PCH_SPLIT(dev))
2356 return CPU_VGACNTRL;
2357 else if (IS_VALLEYVIEW(dev))
2358 return VLV_VGACNTRL;
2359 else
2360 return VGACNTRL;
2361}
2362
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002363static inline void __user *to_user_ptr(u64 address)
2364{
2365 return (void __user *)(uintptr_t)address;
2366}
2367
Imre Deakdf977292013-05-21 20:03:17 +03002368static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2369{
2370 unsigned long j = msecs_to_jiffies(m);
2371
2372 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2373}
2374
2375static inline unsigned long
2376timespec_to_jiffies_timeout(const struct timespec *value)
2377{
2378 unsigned long j = timespec_to_jiffies(value);
2379
2380 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2381}
2382
Linus Torvalds1da177e2005-04-16 15:20:36 -07002383#endif