blob: 013c9f52ceaadb3599f6b3fdc32387039d8b9242 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/module.h>
28#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080029#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070030#include <linux/etherdevice.h>
31#include <linux/ethtool.h>
32#include <linux/pci.h>
33#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030034#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070041#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
Stephen Hemmingerac958152009-10-29 06:37:10 +000053#define DRV_VERSION "1.26"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070059 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060 */
61
Stephen Hemminger14d02632006-09-26 11:57:43 -070062#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070063#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080065#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070066
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000067/* This is the worst case number of transmit list elements for a single skb:
Stephen Hemminger07e31632009-09-14 06:12:55 +000068 VLAN:GSO + CKSUM + Data + skb_frags * DMA */
69#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000070#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000071#define TX_MAX_PENDING 4096
72#define TX_DEF_PENDING 127
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700102static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemmingere30a4ac2009-10-29 06:37:05 +0000105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
141 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700142 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000143 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700144 { 0 }
145};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700146
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700147MODULE_DEVICE_TABLE(pci, sky2_id_table);
148
149/* Avoid conditionals by using array */
150static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
151static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700152static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700153
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100154static void sky2_set_multicast(struct net_device *dev);
155
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800156/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800157static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700158{
159 int i;
160
161 gma_write16(hw, port, GM_SMI_DATA, val);
162 gma_write16(hw, port, GM_SMI_CTRL,
163 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
164
165 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800166 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
167 if (ctrl == 0xffff)
168 goto io_error;
169
170 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800171 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800172
173 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700174 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800176 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800177 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800178
179io_error:
180 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
181 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700182}
183
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800184static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700185{
186 int i;
187
Stephen Hemminger793b8832005-09-14 16:06:14 -0700188 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700189 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
190
191 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800192 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
193 if (ctrl == 0xffff)
194 goto io_error;
195
196 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800197 *val = gma_read16(hw, port, GM_SMI_DATA);
198 return 0;
199 }
200
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800201 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700202 }
203
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800204 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800205 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800206io_error:
207 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
208 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800209}
210
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800211static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800212{
213 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800214 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800215 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700216}
217
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800218
219static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700220{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800221 /* switch power to VCC (WA for VAUX problem) */
222 sky2_write8(hw, B0_POWER_CTRL,
223 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700224
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800225 /* disable Core Clock Division, */
226 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700227
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800228 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
229 /* enable bits are inverted */
230 sky2_write8(hw, B2_Y2_CLK_GATE,
231 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
232 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
233 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
234 else
235 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700236
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700237 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700238 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700239
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800240 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700241
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800242 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700243 /* set all bits to 0 except bits 15..12 and 8 */
244 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800245 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700246
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800247 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700248 /* set all bits to 0 except bits 28 & 27 */
249 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800250 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700251
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800252 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700253
254 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
255 reg = sky2_read32(hw, B2_GP_IO);
256 reg |= GLB_GPIO_STAT_RACE_DIS;
257 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700258
259 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700260 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000261
262 /* Turn on "driver loaded" LED */
263 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800264}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700265
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800266static void sky2_power_aux(struct sky2_hw *hw)
267{
268 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
269 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
270 else
271 /* enable bits are inverted */
272 sky2_write8(hw, B2_Y2_CLK_GATE,
273 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
274 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
275 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
276
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000277 /* switch power to VAUX if supported and PME from D3cold */
278 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
279 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800280 sky2_write8(hw, B0_POWER_CTRL,
281 (PC_VAUX_ENA | PC_VCC_ENA |
282 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000283
284 /* turn off "driver loaded LED" */
285 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700286}
287
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700288static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700289{
290 u16 reg;
291
292 /* disable all GMAC IRQ's */
293 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700294
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700295 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
296 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
297 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
298 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
299
300 reg = gma_read16(hw, port, GM_RX_CTRL);
301 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
302 gma_write16(hw, port, GM_RX_CTRL, reg);
303}
304
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700305/* flow control to advertise bits */
306static const u16 copper_fc_adv[] = {
307 [FC_NONE] = 0,
308 [FC_TX] = PHY_M_AN_ASP,
309 [FC_RX] = PHY_M_AN_PC,
310 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
311};
312
313/* flow control to advertise bits when using 1000BaseX */
314static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700315 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700316 [FC_TX] = PHY_M_P_ASYM_MD_X,
317 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700318 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700319};
320
321/* flow control to GMA disable bits */
322static const u16 gm_fc_disable[] = {
323 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
324 [FC_TX] = GM_GPCR_FC_RX_DIS,
325 [FC_RX] = GM_GPCR_FC_TX_DIS,
326 [FC_BOTH] = 0,
327};
328
329
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700330static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
331{
332 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700333 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700334
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700335 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700336 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700337 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
338
339 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700340 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700341 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
342
Stephen Hemminger53419c62007-05-14 12:38:11 -0700343 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700344 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700345 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700346 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
347 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700348 /* set master & slave downshift counter to 1x */
349 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700350
351 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
352 }
353
354 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700355 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700356 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700357 /* enable automatic crossover */
358 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700359
360 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
361 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
362 u16 spec;
363
364 /* Enable Class A driver for FE+ A0 */
365 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
366 spec |= PHY_M_FESC_SEL_CL_A;
367 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
368 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700369 } else {
370 /* disable energy detect */
371 ctrl &= ~PHY_M_PC_EN_DET_MSK;
372
373 /* enable automatic crossover */
374 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
375
Stephen Hemminger53419c62007-05-14 12:38:11 -0700376 /* downshift on PHY 88E1112 and 88E1149 is changed */
Joe Perches8e95a202009-12-03 07:58:21 +0000377 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
378 (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700379 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700380 ctrl &= ~PHY_M_PC_DSC_MSK;
381 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
382 }
383 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700384 } else {
385 /* workaround for deviation #4.88 (CRC errors) */
386 /* disable Automatic Crossover */
387
388 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700389 }
390
391 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
392
393 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700394 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700395 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
396
397 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
398 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
399 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
400 ctrl &= ~PHY_M_MAC_MD_MSK;
401 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700402 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
403
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700404 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700405 /* select page 1 to access Fiber registers */
406 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700407
408 /* for SFP-module set SIGDET polarity to low */
409 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
410 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700411 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700412 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700413
414 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700415 }
416
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700417 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700418 ct1000 = 0;
419 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700420 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700421
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700422 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700423 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700424 if (sky2->advertising & ADVERTISED_1000baseT_Full)
425 ct1000 |= PHY_M_1000C_AFD;
426 if (sky2->advertising & ADVERTISED_1000baseT_Half)
427 ct1000 |= PHY_M_1000C_AHD;
428 if (sky2->advertising & ADVERTISED_100baseT_Full)
429 adv |= PHY_M_AN_100_FD;
430 if (sky2->advertising & ADVERTISED_100baseT_Half)
431 adv |= PHY_M_AN_100_HD;
432 if (sky2->advertising & ADVERTISED_10baseT_Full)
433 adv |= PHY_M_AN_10_FD;
434 if (sky2->advertising & ADVERTISED_10baseT_Half)
435 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700436
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700437 } else { /* special defines for FIBER (88E1040S only) */
438 if (sky2->advertising & ADVERTISED_1000baseT_Full)
439 adv |= PHY_M_AN_1000X_AFD;
440 if (sky2->advertising & ADVERTISED_1000baseT_Half)
441 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700442 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700443
444 /* Restart Auto-negotiation */
445 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
446 } else {
447 /* forced speed/duplex settings */
448 ct1000 = PHY_M_1000C_MSE;
449
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700450 /* Disable auto update for duplex flow control and duplex */
451 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700452
453 switch (sky2->speed) {
454 case SPEED_1000:
455 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700456 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700457 break;
458 case SPEED_100:
459 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700460 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700461 break;
462 }
463
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700464 if (sky2->duplex == DUPLEX_FULL) {
465 reg |= GM_GPCR_DUP_FULL;
466 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700467 } else if (sky2->speed < SPEED_1000)
468 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700469 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700470
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700471 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
472 if (sky2_is_copper(hw))
473 adv |= copper_fc_adv[sky2->flow_mode];
474 else
475 adv |= fiber_fc_adv[sky2->flow_mode];
476 } else {
477 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700478 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700479
480 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700481 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700482 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
483 else
484 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700485 }
486
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700487 gma_write16(hw, port, GM_GP_CTRL, reg);
488
Stephen Hemminger05745c42007-09-19 15:36:45 -0700489 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700490 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
491
492 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
493 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
494
495 /* Setup Phy LED's */
496 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
497 ledover = 0;
498
499 switch (hw->chip_id) {
500 case CHIP_ID_YUKON_FE:
501 /* on 88E3082 these bits are at 11..9 (shifted left) */
502 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
503
504 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
505
506 /* delete ACT LED control bits */
507 ctrl &= ~PHY_M_FELP_LED1_MSK;
508 /* change ACT LED control to blink mode */
509 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
510 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
511 break;
512
Stephen Hemminger05745c42007-09-19 15:36:45 -0700513 case CHIP_ID_YUKON_FE_P:
514 /* Enable Link Partner Next Page */
515 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
516 ctrl |= PHY_M_PC_ENA_LIP_NP;
517
518 /* disable Energy Detect and enable scrambler */
519 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
520 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
521
522 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
523 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
524 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
525 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
526
527 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
528 break;
529
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700530 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700531 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700532
533 /* select page 3 to access LED control register */
534 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
535
536 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700537 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
538 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
539 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
540 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
541 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700542
543 /* set Polarity Control register */
544 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700545 (PHY_M_POLC_LS1_P_MIX(4) |
546 PHY_M_POLC_IS0_P_MIX(4) |
547 PHY_M_POLC_LOS_CTRL(2) |
548 PHY_M_POLC_INIT_CTRL(2) |
549 PHY_M_POLC_STA1_CTRL(2) |
550 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700551
552 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700553 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700554 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800555
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700556 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800557 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800558 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700559 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
560
561 /* select page 3 to access LED control register */
562 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
563
564 /* set LED Function Control register */
565 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
566 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
567 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
568 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
569 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
570
571 /* set Blink Rate in LED Timer Control Register */
572 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
573 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
574 /* restore page register */
575 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
576 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700577
578 default:
579 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
580 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800581
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700582 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800583 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700584 }
585
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700586 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800587 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700588 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
589
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800590 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700591 gm_phy_write(hw, port, 0x18, 0xaa99);
592 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700593
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700594 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
595 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
596 gm_phy_write(hw, port, 0x18, 0xa204);
597 gm_phy_write(hw, port, 0x17, 0x2002);
598 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800599
600 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700601 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700602 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
603 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
604 /* apply workaround for integrated resistors calibration */
605 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
606 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000607 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
608 /* apply fixes in PHY AFE */
609 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
610
611 /* apply RDAC termination workaround */
612 gm_phy_write(hw, port, 24, 0x2800);
613 gm_phy_write(hw, port, 23, 0x2001);
614
615 /* set page register back to 0 */
616 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700617 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
618 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700619 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800620 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
621
Joe Perches8e95a202009-12-03 07:58:21 +0000622 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
623 sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800624 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800625 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800626 }
627
628 if (ledover)
629 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
630
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700631 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700632
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700633 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700634 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700635 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
636 else
637 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
638}
639
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700640static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
641static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
642
643static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700644{
645 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700646
Stephen Hemminger82637e82008-01-23 19:16:04 -0800647 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800648 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700649 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700650
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700651 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700652 reg1 |= coma_mode[port];
653
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800654 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800655 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
656 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700657
658 if (hw->chip_id == CHIP_ID_YUKON_FE)
659 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
660 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
661 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700662}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700663
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700664static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
665{
666 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700667 u16 ctrl;
668
669 /* release GPHY Control reset */
670 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
671
672 /* release GMAC reset */
673 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
674
675 if (hw->flags & SKY2_HW_NEWER_PHY) {
676 /* select page 2 to access MAC control register */
677 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
678
679 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
680 /* allow GMII Power Down */
681 ctrl &= ~PHY_M_MAC_GMIF_PUP;
682 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
683
684 /* set page register back to 0 */
685 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
686 }
687
688 /* setup General Purpose Control Register */
689 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700690 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
691 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
692 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700693
694 if (hw->chip_id != CHIP_ID_YUKON_EC) {
695 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200696 /* select page 2 to access MAC control register */
697 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700698
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200699 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700700 /* enable Power Down */
701 ctrl |= PHY_M_PC_POW_D_ENA;
702 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200703
704 /* set page register back to 0 */
705 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700706 }
707
708 /* set IEEE compatible Power Down Mode (dev. #4.99) */
709 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
710 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700711
712 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
713 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700714 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700715 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
716 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700717}
718
Stephen Hemminger1b537562005-12-20 15:08:07 -0800719/* Force a renegotiation */
720static void sky2_phy_reinit(struct sky2_port *sky2)
721{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800722 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800723 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800724 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800725}
726
Stephen Hemmingere3173832007-02-06 10:45:39 -0800727/* Put device in state to listen for Wake On Lan */
728static void sky2_wol_init(struct sky2_port *sky2)
729{
730 struct sky2_hw *hw = sky2->hw;
731 unsigned port = sky2->port;
732 enum flow_control save_mode;
733 u16 ctrl;
734 u32 reg1;
735
736 /* Bring hardware out of reset */
737 sky2_write16(hw, B0_CTST, CS_RST_CLR);
738 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
739
740 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
741 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
742
743 /* Force to 10/100
744 * sky2_reset will re-enable on resume
745 */
746 save_mode = sky2->flow_mode;
747 ctrl = sky2->advertising;
748
749 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
750 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700751
752 spin_lock_bh(&sky2->phy_lock);
753 sky2_phy_power_up(hw, port);
754 sky2_phy_init(hw, port);
755 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800756
757 sky2->flow_mode = save_mode;
758 sky2->advertising = ctrl;
759
760 /* Set GMAC to no flow control and auto update for speed/duplex */
761 gma_write16(hw, port, GM_GP_CTRL,
762 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
763 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
764
765 /* Set WOL address */
766 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
767 sky2->netdev->dev_addr, ETH_ALEN);
768
769 /* Turn on appropriate WOL control bits */
770 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
771 ctrl = 0;
772 if (sky2->wol & WAKE_PHY)
773 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
774 else
775 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
776
777 if (sky2->wol & WAKE_MAGIC)
778 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
779 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700780 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800781
782 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
783 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
784
785 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800786 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800787 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800788 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800789
790 /* block receiver */
791 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
792
793}
794
Stephen Hemminger69161612007-06-04 17:23:26 -0700795static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
796{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700797 struct net_device *dev = hw->dev[port];
798
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800799 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
800 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
Stephen Hemminger877c8572009-10-29 06:37:08 +0000801 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800802 /* Yukon-Extreme B0 and further Extreme devices */
803 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700804
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800805 if (dev->mtu <= ETH_DATA_LEN)
806 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
807 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700808
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800809 else
810 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
811 TX_JUMBO_ENA| TX_STFW_ENA);
812 } else {
813 if (dev->mtu <= ETH_DATA_LEN)
814 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
815 else {
816 /* set Tx GMAC FIFO Almost Empty Threshold */
817 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
818 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700819
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800820 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
821
822 /* Can't do offload because of lack of store/forward */
823 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
824 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700825 }
826}
827
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700828static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
829{
830 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
831 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100832 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700833 int i;
834 const u8 *addr = hw->dev[port]->dev_addr;
835
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700836 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
837 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700838
839 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
840
Stephen Hemminger793b8832005-09-14 16:06:14 -0700841 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700842 /* WA DEV_472 -- looks like crossed wires on port 2 */
843 /* clear GMAC 1 Control reset */
844 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
845 do {
846 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
847 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
848 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
849 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
850 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
851 }
852
Stephen Hemminger793b8832005-09-14 16:06:14 -0700853 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700854
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700855 /* Enable Transmit FIFO Underrun */
856 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
857
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800858 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700859 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700860 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800861 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700862
863 /* MIB clear */
864 reg = gma_read16(hw, port, GM_PHY_ADDR);
865 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
866
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700867 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
868 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700869 gma_write16(hw, port, GM_PHY_ADDR, reg);
870
871 /* transmit control */
872 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
873
874 /* receive control reg: unicast + multicast + no FCS */
875 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700876 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700877
878 /* transmit flow control */
879 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
880
881 /* transmit parameter */
882 gma_write16(hw, port, GM_TX_PARAM,
883 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
884 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
885 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
886 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
887
888 /* serial mode register */
889 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700890 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700891
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700892 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700893 reg |= GM_SMOD_JUMBO_ENA;
894
895 gma_write16(hw, port, GM_SERIAL_MODE, reg);
896
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700897 /* virtual address for data */
898 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
899
Stephen Hemminger793b8832005-09-14 16:06:14 -0700900 /* physical address: used for pause frames */
901 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
902
903 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700904 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
905 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
906 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
907
908 /* Configure Rx MAC FIFO */
909 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100910 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700911 if (hw->chip_id == CHIP_ID_YUKON_EX ||
912 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100913 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700914
Al Viro25cccec2007-07-20 16:07:33 +0100915 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700916
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800917 if (hw->chip_id == CHIP_ID_YUKON_XL) {
918 /* Hardware errata - clear flush mask */
919 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
920 } else {
921 /* Flush Rx MAC FIFO on any flow control or error */
922 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
923 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700924
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800925 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700926 reg = RX_GMF_FL_THR_DEF + 1;
927 /* Another magic mystery workaround from sk98lin */
928 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
929 hw->chip_rev == CHIP_REV_YU_FE2_A0)
930 reg = 0x178;
931 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700932
933 /* Configure Tx MAC FIFO */
934 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
935 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800936
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700937 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800938 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000939 /* Pause threshold is scaled by 8 in bytes */
Joe Perches8e95a202009-12-03 07:58:21 +0000940 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
941 hw->chip_rev == CHIP_REV_YU_FE2_A0)
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000942 reg = 1568 / 8;
943 else
944 reg = 1024 / 8;
945 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
946 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700947
Stephen Hemminger69161612007-06-04 17:23:26 -0700948 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800949 }
950
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800951 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
952 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
953 /* disable dynamic watermark */
954 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
955 reg &= ~TX_DYN_WM_ENA;
956 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
957 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700958}
959
Stephen Hemminger67712902006-12-04 15:53:45 -0800960/* Assign Ram Buffer allocation to queue */
961static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700962{
Stephen Hemminger67712902006-12-04 15:53:45 -0800963 u32 end;
964
965 /* convert from K bytes to qwords used for hw register */
966 start *= 1024/8;
967 space *= 1024/8;
968 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700969
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700970 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
971 sky2_write32(hw, RB_ADDR(q, RB_START), start);
972 sky2_write32(hw, RB_ADDR(q, RB_END), end);
973 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
974 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
975
976 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800977 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700978
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800979 /* On receive queue's set the thresholds
980 * give receiver priority when > 3/4 full
981 * send pause when down to 2K
982 */
983 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
984 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700985
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800986 tp = space - 2048/8;
987 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
988 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700989 } else {
990 /* Enable store & forward on Tx queue's because
991 * Tx FIFO is only 1K on Yukon
992 */
993 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
994 }
995
996 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700997 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700998}
999
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001000/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001001static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001002{
1003 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
1004 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
1005 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001006 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001007}
1008
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001009/* Setup prefetch unit registers. This is the interface between
1010 * hardware and driver list elements
1011 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001012static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001013 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001014{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001015 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1016 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001017 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1018 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001019 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1020 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001021
1022 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001023}
1024
Mike McCormack9b289c32009-08-14 05:15:12 +00001025static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001026{
Mike McCormack9b289c32009-08-14 05:15:12 +00001027 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001028 struct tx_ring_info *re = sky2->tx_ring + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001029
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001030 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001031 re->flags = 0;
1032 re->skb = NULL;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001033 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001034 return le;
1035}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001036
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001037static void tx_init(struct sky2_port *sky2)
1038{
1039 struct sky2_tx_le *le;
1040
1041 sky2->tx_prod = sky2->tx_cons = 0;
1042 sky2->tx_tcpsum = 0;
1043 sky2->tx_last_mss = 0;
1044
Mike McCormack9b289c32009-08-14 05:15:12 +00001045 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001046 le->addr = 0;
1047 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001048 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001049}
1050
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001051/* Update chip's next pointer */
1052static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001053{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001054 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001055 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001056 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1057
1058 /* Synchronize I/O on since next processor may write to tail */
1059 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001060}
1061
Stephen Hemminger793b8832005-09-14 16:06:14 -07001062
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001063static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1064{
1065 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001066 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001067 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001068 return le;
1069}
1070
Stephen Hemminger14d02632006-09-26 11:57:43 -07001071/* Build description to hardware for one receive segment */
1072static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1073 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001074{
1075 struct sky2_rx_le *le;
1076
Stephen Hemminger86c68872008-01-10 16:14:12 -08001077 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001078 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001079 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001080 le->opcode = OP_ADDR64 | HW_OWNER;
1081 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001082
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001083 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001084 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001085 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001086 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001087}
1088
Stephen Hemminger14d02632006-09-26 11:57:43 -07001089/* Build description to hardware for one possibly fragmented skb */
1090static void sky2_rx_submit(struct sky2_port *sky2,
1091 const struct rx_ring_info *re)
1092{
1093 int i;
1094
1095 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1096
1097 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1098 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1099}
1100
1101
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001102static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001103 unsigned size)
1104{
1105 struct sk_buff *skb = re->skb;
1106 int i;
1107
1108 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001109 if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
1110 return -EIO;
1111
Stephen Hemminger14d02632006-09-26 11:57:43 -07001112 pci_unmap_len_set(re, data_size, size);
1113
1114 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1115 re->frag_addr[i] = pci_map_page(pdev,
1116 skb_shinfo(skb)->frags[i].page,
1117 skb_shinfo(skb)->frags[i].page_offset,
1118 skb_shinfo(skb)->frags[i].size,
1119 PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001120 return 0;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001121}
1122
1123static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1124{
1125 struct sk_buff *skb = re->skb;
1126 int i;
1127
1128 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1129 PCI_DMA_FROMDEVICE);
1130
1131 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1132 pci_unmap_page(pdev, re->frag_addr[i],
1133 skb_shinfo(skb)->frags[i].size,
1134 PCI_DMA_FROMDEVICE);
1135}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001136
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001137/* Tell chip where to start receive checksum.
1138 * Actually has two checksums, but set both same to avoid possible byte
1139 * order problems.
1140 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001141static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001142{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001143 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001144
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001145 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1146 le->ctrl = 0;
1147 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001148
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001149 sky2_write32(sky2->hw,
1150 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001151 (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
1152 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001153}
1154
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001155/*
1156 * The RX Stop command will not work for Yukon-2 if the BMU does not
1157 * reach the end of packet and since we can't make sure that we have
1158 * incoming data, we must reset the BMU while it is not doing a DMA
1159 * transfer. Since it is possible that the RX path is still active,
1160 * the RX RAM buffer will be stopped first, so any possible incoming
1161 * data will not trigger a DMA. After the RAM buffer is stopped, the
1162 * BMU is polled until any DMA in progress is ended and only then it
1163 * will be reset.
1164 */
1165static void sky2_rx_stop(struct sky2_port *sky2)
1166{
1167 struct sky2_hw *hw = sky2->hw;
1168 unsigned rxq = rxqaddr[sky2->port];
1169 int i;
1170
1171 /* disable the RAM Buffer receive queue */
1172 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1173
1174 for (i = 0; i < 0xffff; i++)
1175 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1176 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1177 goto stopped;
1178
1179 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1180 sky2->netdev->name);
1181stopped:
1182 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1183
1184 /* reset the Rx prefetch unit */
1185 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001186 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001187}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001188
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001189/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001190static void sky2_rx_clean(struct sky2_port *sky2)
1191{
1192 unsigned i;
1193
1194 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001195 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001196 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001197
1198 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001199 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001200 kfree_skb(re->skb);
1201 re->skb = NULL;
1202 }
1203 }
1204}
1205
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001206/* Basic MII support */
1207static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1208{
1209 struct mii_ioctl_data *data = if_mii(ifr);
1210 struct sky2_port *sky2 = netdev_priv(dev);
1211 struct sky2_hw *hw = sky2->hw;
1212 int err = -EOPNOTSUPP;
1213
1214 if (!netif_running(dev))
1215 return -ENODEV; /* Phy still in reset */
1216
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001217 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001218 case SIOCGMIIPHY:
1219 data->phy_id = PHY_ADDR_MARV;
1220
1221 /* fallthru */
1222 case SIOCGMIIREG: {
1223 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001224
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001225 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001226 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001227 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001228
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001229 data->val_out = val;
1230 break;
1231 }
1232
1233 case SIOCSMIIREG:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001234 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001235 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1236 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001237 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001238 break;
1239 }
1240 return err;
1241}
1242
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001243#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001244static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001245{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001246 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001247 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1248 RX_VLAN_STRIP_ON);
1249 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1250 TX_VLAN_TAG_ON);
1251 } else {
1252 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1253 RX_VLAN_STRIP_OFF);
1254 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1255 TX_VLAN_TAG_OFF);
1256 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001257}
1258
1259static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1260{
1261 struct sky2_port *sky2 = netdev_priv(dev);
1262 struct sky2_hw *hw = sky2->hw;
1263 u16 port = sky2->port;
1264
1265 netif_tx_lock_bh(dev);
1266 napi_disable(&hw->napi);
1267
1268 sky2->vlgrp = grp;
1269 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001270
David S. Millerd1d08d12008-01-07 20:53:33 -08001271 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001272 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001273 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001274}
1275#endif
1276
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001277/* Amount of required worst case padding in rx buffer */
1278static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1279{
1280 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1281}
1282
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001283/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001284 * Allocate an skb for receiving. If the MTU is large enough
1285 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001286 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001287static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001288{
1289 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001290 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001291
Stephen Hemminger724b6942009-08-18 15:17:10 +00001292 skb = netdev_alloc_skb(sky2->netdev,
1293 sky2->rx_data_size + sky2_rx_pad(sky2->hw));
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001294 if (!skb)
1295 goto nomem;
1296
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001297 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001298 unsigned char *start;
1299 /*
1300 * Workaround for a bug in FIFO that cause hang
1301 * if the FIFO if the receive buffer is not 64 byte aligned.
1302 * The buffer returned from netdev_alloc_skb is
1303 * aligned except if slab debugging is enabled.
1304 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001305 start = PTR_ALIGN(skb->data, 8);
1306 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001307 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001308 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001309
1310 for (i = 0; i < sky2->rx_nfrags; i++) {
1311 struct page *page = alloc_page(GFP_ATOMIC);
1312
1313 if (!page)
1314 goto free_partial;
1315 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001316 }
1317
1318 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001319free_partial:
1320 kfree_skb(skb);
1321nomem:
1322 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001323}
1324
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001325static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1326{
1327 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1328}
1329
Stephen Hemminger82788c72006-01-17 13:43:10 -08001330/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001331 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001332 * Normal case this ends up creating one list element for skb
1333 * in the receive ring. Worst case if using large MTU and each
1334 * allocation falls on a different 64 bit region, that results
1335 * in 6 list elements per ring entry.
1336 * One element is used for checksum enable/disable, and one
1337 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001338 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001339static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001340{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001341 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001342 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001343 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001344 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001345
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001346 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001347 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001348
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001349 /* On PCI express lowering the watermark gives better performance */
1350 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1351 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1352
1353 /* These chips have no ram buffer?
1354 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001355 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Joe Perches8e95a202009-12-03 07:58:21 +00001356 (hw->chip_rev == CHIP_REV_YU_EC_U_A1 ||
1357 hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001358 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001359
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001360 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1361
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001362 if (!(hw->flags & SKY2_HW_NEW_LE))
1363 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001364
Stephen Hemminger14d02632006-09-26 11:57:43 -07001365 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001366 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001367
1368 /* Stopping point for hardware truncation */
1369 thresh = (size - 8) / sizeof(u32);
1370
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001371 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001372 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1373
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001374 /* Compute residue after pages */
1375 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001376
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001377 /* Optimize to handle small packets and headers */
1378 if (size < copybreak)
1379 size = copybreak;
1380 if (size < ETH_HLEN)
1381 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001382
Stephen Hemminger14d02632006-09-26 11:57:43 -07001383 sky2->rx_data_size = size;
1384
1385 /* Fill Rx ring */
1386 for (i = 0; i < sky2->rx_pending; i++) {
1387 re = sky2->rx_ring + i;
1388
1389 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001390 if (!re->skb)
1391 goto nomem;
1392
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001393 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1394 dev_kfree_skb(re->skb);
1395 re->skb = NULL;
1396 goto nomem;
1397 }
1398
Stephen Hemminger14d02632006-09-26 11:57:43 -07001399 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001400 }
1401
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001402 /*
1403 * The receiver hangs if it receives frames larger than the
1404 * packet buffer. As a workaround, truncate oversize frames, but
1405 * the register is limited to 9 bits, so if you do frames > 2052
1406 * you better get the MTU right!
1407 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001408 if (thresh > 0x1ff)
1409 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1410 else {
1411 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1412 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1413 }
1414
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001415 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001416 sky2_rx_update(sky2, rxq);
Stephen Hemminger877c8572009-10-29 06:37:08 +00001417
1418 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1419 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1420 /*
1421 * Disable flushing of non ASF packets;
1422 * must be done after initializing the BMUs;
1423 * drivers without ASF support should do this too, otherwise
1424 * it may happen that they cannot run on ASF devices;
1425 * remember that the MAC FIFO isn't reset during initialization.
1426 */
1427 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1428 }
1429
1430 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1431 /* Enable RX Home Address & Routing Header checksum fix */
1432 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1433 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1434
1435 /* Enable TX Home Address & Routing Header checksum fix */
1436 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1437 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1438 }
1439
1440
1441
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001442 return 0;
1443nomem:
1444 sky2_rx_clean(sky2);
1445 return -ENOMEM;
1446}
1447
Mike McCormack90bbebb2009-09-01 03:21:35 +00001448static int sky2_alloc_buffers(struct sky2_port *sky2)
1449{
1450 struct sky2_hw *hw = sky2->hw;
1451
1452 /* must be power of 2 */
1453 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1454 sky2->tx_ring_size *
1455 sizeof(struct sky2_tx_le),
1456 &sky2->tx_le_map);
1457 if (!sky2->tx_le)
1458 goto nomem;
1459
1460 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1461 GFP_KERNEL);
1462 if (!sky2->tx_ring)
1463 goto nomem;
1464
1465 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1466 &sky2->rx_le_map);
1467 if (!sky2->rx_le)
1468 goto nomem;
1469 memset(sky2->rx_le, 0, RX_LE_BYTES);
1470
1471 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1472 GFP_KERNEL);
1473 if (!sky2->rx_ring)
1474 goto nomem;
1475
1476 return 0;
1477nomem:
1478 return -ENOMEM;
1479}
1480
1481static void sky2_free_buffers(struct sky2_port *sky2)
1482{
1483 struct sky2_hw *hw = sky2->hw;
1484
1485 if (sky2->rx_le) {
1486 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1487 sky2->rx_le, sky2->rx_le_map);
1488 sky2->rx_le = NULL;
1489 }
1490 if (sky2->tx_le) {
1491 pci_free_consistent(hw->pdev,
1492 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1493 sky2->tx_le, sky2->tx_le_map);
1494 sky2->tx_le = NULL;
1495 }
1496 kfree(sky2->tx_ring);
1497 kfree(sky2->rx_ring);
1498
1499 sky2->tx_ring = NULL;
1500 sky2->rx_ring = NULL;
1501}
1502
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001503/* Bring up network interface. */
1504static int sky2_up(struct net_device *dev)
1505{
1506 struct sky2_port *sky2 = netdev_priv(dev);
1507 struct sky2_hw *hw = sky2->hw;
1508 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001509 u32 imask, ramsize;
Mike McCormack90bbebb2009-09-01 03:21:35 +00001510 int cap, err;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001511 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001512
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001513 /*
1514 * On dual port PCI-X card, there is an problem where status
1515 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001516 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001517 if (otherdev && netif_running(otherdev) &&
1518 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001519 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001520
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001521 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001522 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001523 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1524
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001525 }
1526
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001527 netif_carrier_off(dev);
1528
Mike McCormack90bbebb2009-09-01 03:21:35 +00001529 err = sky2_alloc_buffers(sky2);
1530 if (err)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001531 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001532
1533 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001534
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001535 sky2_mac_init(hw, port);
1536
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001537 /* Register is number of 4K blocks on internal RAM buffer. */
1538 ramsize = sky2_read8(hw, B2_E_0) * 4;
1539 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001540 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001541
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001542 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001543 if (ramsize < 16)
1544 rxspace = ramsize / 2;
1545 else
1546 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001547
Stephen Hemminger67712902006-12-04 15:53:45 -08001548 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1549 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1550
1551 /* Make sure SyncQ is disabled */
1552 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1553 RB_RST_SET);
1554 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001555
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001556 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001557
Stephen Hemminger69161612007-06-04 17:23:26 -07001558 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1559 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1560 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1561
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001562 /* Set almost empty threshold */
Joe Perches8e95a202009-12-03 07:58:21 +00001563 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1564 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001565 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001566
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001567 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001568 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001569
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001570#ifdef SKY2_VLAN_TAG_USED
1571 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1572#endif
1573
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001574 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001575 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001576 goto err_out;
1577
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001578 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001579 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001580 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001581 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001582 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001583
Alexey Dobriyana11da892009-01-30 13:45:31 -08001584 if (netif_msg_ifup(sky2))
1585 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001586
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001587 return 0;
1588
1589err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001590 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001591 return err;
1592}
1593
Stephen Hemminger793b8832005-09-14 16:06:14 -07001594/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001595static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001596{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001597 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001598}
1599
1600/* Number of list elements available for next tx */
1601static inline int tx_avail(const struct sky2_port *sky2)
1602{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001603 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001604}
1605
1606/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001607static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001608{
1609 unsigned count;
1610
Stephen Hemminger07e31632009-09-14 06:12:55 +00001611 count = (skb_shinfo(skb)->nr_frags + 1)
1612 * (sizeof(dma_addr_t) / sizeof(u32));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001613
Herbert Xu89114af2006-07-08 13:34:32 -07001614 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001615 ++count;
Stephen Hemminger07e31632009-09-14 06:12:55 +00001616 else if (sizeof(dma_addr_t) == sizeof(u32))
1617 ++count; /* possible vlan */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001618
Patrick McHardy84fa7932006-08-29 16:44:56 -07001619 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001620 ++count;
1621
1622 return count;
1623}
1624
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001625static void sky2_tx_unmap(struct pci_dev *pdev,
1626 const struct tx_ring_info *re)
1627{
1628 if (re->flags & TX_MAP_SINGLE)
1629 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
1630 pci_unmap_len(re, maplen),
1631 PCI_DMA_TODEVICE);
1632 else if (re->flags & TX_MAP_PAGE)
1633 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1634 pci_unmap_len(re, maplen),
1635 PCI_DMA_TODEVICE);
1636}
1637
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001638/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001639 * Put one packet in ring for transmit.
1640 * A single packet can generate multiple list elements, and
1641 * the number of ring elements will probably be less than the number
1642 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001643 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001644static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1645 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001646{
1647 struct sky2_port *sky2 = netdev_priv(dev);
1648 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001649 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001650 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001651 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001652 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001653 u32 upper;
1654 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001655 u16 mss;
1656 u8 ctrl;
1657
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001658 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1659 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001660
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001661 len = skb_headlen(skb);
1662 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001663
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001664 if (pci_dma_mapping_error(hw->pdev, mapping))
1665 goto mapping_error;
1666
Mike McCormack9b289c32009-08-14 05:15:12 +00001667 slot = sky2->tx_prod;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001668 if (unlikely(netif_msg_tx_queued(sky2)))
1669 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
Mike McCormack9b289c32009-08-14 05:15:12 +00001670 dev->name, slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001671
Stephen Hemminger86c68872008-01-10 16:14:12 -08001672 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001673 upper = upper_32_bits(mapping);
1674 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001675 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001676 le->addr = cpu_to_le32(upper);
1677 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001678 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001679 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001680
1681 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001682 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001683 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001684
1685 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001686 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001687
Stephen Hemminger69161612007-06-04 17:23:26 -07001688 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001689 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001690 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001691
1692 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001693 le->opcode = OP_MSS | HW_OWNER;
1694 else
1695 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001696 sky2->tx_last_mss = mss;
1697 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001698 }
1699
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001700 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001701#ifdef SKY2_VLAN_TAG_USED
1702 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1703 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1704 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001705 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001706 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001707 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001708 } else
1709 le->opcode |= OP_VLAN;
1710 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1711 ctrl |= INS_VLAN;
1712 }
1713#endif
1714
1715 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001716 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001717 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001718 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001719 ctrl |= CALSUM; /* auto checksum */
1720 else {
1721 const unsigned offset = skb_transport_offset(skb);
1722 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001723
Stephen Hemminger69161612007-06-04 17:23:26 -07001724 tcpsum = offset << 16; /* sum start */
1725 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001726
Stephen Hemminger69161612007-06-04 17:23:26 -07001727 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1728 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1729 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001730
Stephen Hemminger69161612007-06-04 17:23:26 -07001731 if (tcpsum != sky2->tx_tcpsum) {
1732 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001733
Mike McCormack9b289c32009-08-14 05:15:12 +00001734 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001735 le->addr = cpu_to_le32(tcpsum);
1736 le->length = 0; /* initial checksum value */
1737 le->ctrl = 1; /* one packet */
1738 le->opcode = OP_TCPLISW | HW_OWNER;
1739 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001740 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001741 }
1742
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001743 re = sky2->tx_ring + slot;
1744 re->flags = TX_MAP_SINGLE;
1745 pci_unmap_addr_set(re, mapaddr, mapping);
1746 pci_unmap_len_set(re, maplen, len);
1747
Mike McCormack9b289c32009-08-14 05:15:12 +00001748 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001749 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001750 le->length = cpu_to_le16(len);
1751 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001752 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001753
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001754
1755 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001756 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001757
1758 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1759 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001760
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001761 if (pci_dma_mapping_error(hw->pdev, mapping))
1762 goto mapping_unwind;
1763
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001764 upper = upper_32_bits(mapping);
1765 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001766 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001767 le->addr = cpu_to_le32(upper);
1768 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001769 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001770 }
1771
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001772 re = sky2->tx_ring + slot;
1773 re->flags = TX_MAP_PAGE;
1774 pci_unmap_addr_set(re, mapaddr, mapping);
1775 pci_unmap_len_set(re, maplen, frag->size);
1776
Mike McCormack9b289c32009-08-14 05:15:12 +00001777 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001778 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001779 le->length = cpu_to_le16(frag->size);
1780 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001781 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001782 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001783
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001784 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001785 le->ctrl |= EOP;
1786
Mike McCormack9b289c32009-08-14 05:15:12 +00001787 sky2->tx_prod = slot;
1788
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001789 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1790 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001791
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001792 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001793
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001794 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001795
1796mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001797 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001798 re = sky2->tx_ring + i;
1799
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001800 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001801 }
1802
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001803mapping_error:
1804 if (net_ratelimit())
1805 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1806 dev_kfree_skb(skb);
1807 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001808}
1809
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001810/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001811 * Free ring elements from starting at tx_cons until "done"
1812 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001813 * NB:
1814 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001815 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001816 * 2. This may run in parallel start_xmit because the it only
1817 * looks at the tail of the queue of FIFO (tx_cons), not
1818 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001819 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001820static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001821{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001822 struct net_device *dev = sky2->netdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001823 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001824
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001825 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001826
Stephen Hemminger291ea612006-09-26 11:57:41 -07001827 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001828 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001829 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001830 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001831
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001832 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001833
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001834 if (skb) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001835 if (unlikely(netif_msg_tx_done(sky2)))
1836 printk(KERN_DEBUG "%s: tx done %u\n",
1837 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001838
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001839 dev->stats.tx_packets++;
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001840 dev->stats.tx_bytes += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001841
Stephen Hemminger724b6942009-08-18 15:17:10 +00001842 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001843
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001844 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001845 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001846 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001847
Stephen Hemminger291ea612006-09-26 11:57:41 -07001848 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001849 smp_mb();
1850
Stephen Hemminger22e11702006-07-12 15:23:48 -07001851 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001852 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001853}
1854
Mike McCormack264bb4f2009-08-14 05:15:14 +00001855static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00001856{
Mike McCormacka5109962009-08-14 05:15:13 +00001857 /* Disable Force Sync bit and Enable Alloc bit */
1858 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1859 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1860
1861 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1862 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1863 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1864
1865 /* Reset the PCI FIFO of the async Tx queue */
1866 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1867 BMU_RST_SET | BMU_FIFO_RST);
1868
1869 /* Reset the Tx prefetch units */
1870 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1871 PREF_UNIT_RST_SET);
1872
1873 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1874 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1875}
1876
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001877/* Network shutdown */
1878static int sky2_down(struct net_device *dev)
1879{
1880 struct sky2_port *sky2 = netdev_priv(dev);
1881 struct sky2_hw *hw = sky2->hw;
1882 unsigned port = sky2->port;
1883 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001884 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001885
Stephen Hemminger1b537562005-12-20 15:08:07 -08001886 /* Never really got started! */
1887 if (!sky2->tx_le)
1888 return 0;
1889
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001890 if (netif_msg_ifdown(sky2))
1891 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1892
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001893 /* Force flow control off */
1894 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001895
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001896 /* Stop transmitter */
1897 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1898 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1899
1900 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001901 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001902
1903 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001904 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001905 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1906
1907 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1908
1909 /* Workaround shared GMAC reset */
Joe Perches8e95a202009-12-03 07:58:21 +00001910 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
1911 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001912 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1913
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001914 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001915
Stephen Hemminger6c835042009-06-17 07:30:35 +00001916 /* Force any delayed status interrrupt and NAPI */
1917 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1918 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1919 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1920 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1921
Mike McCormacka947a392009-07-21 20:57:56 -07001922 sky2_rx_stop(sky2);
1923
1924 /* Disable port IRQ */
1925 imask = sky2_read32(hw, B0_IMSK);
1926 imask &= ~portirq_msk[port];
1927 sky2_write32(hw, B0_IMSK, imask);
1928 sky2_read32(hw, B0_IMSK);
1929
Stephen Hemminger6c835042009-06-17 07:30:35 +00001930 synchronize_irq(hw->pdev->irq);
1931 napi_synchronize(&hw->napi);
1932
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001933 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001934 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001935 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001936
Mike McCormack264bb4f2009-08-14 05:15:14 +00001937 sky2_tx_reset(hw, port);
1938
Stephen Hemminger481cea42009-08-14 15:33:19 -07001939 /* Free any pending frames stuck in HW queue */
1940 sky2_tx_complete(sky2, sky2->tx_prod);
1941
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001942 sky2_rx_clean(sky2);
1943
Mike McCormack90bbebb2009-09-01 03:21:35 +00001944 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001945
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001946 return 0;
1947}
1948
1949static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1950{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001951 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001952 return SPEED_1000;
1953
Stephen Hemminger05745c42007-09-19 15:36:45 -07001954 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1955 if (aux & PHY_M_PS_SPEED_100)
1956 return SPEED_100;
1957 else
1958 return SPEED_10;
1959 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001960
1961 switch (aux & PHY_M_PS_SPEED_MSK) {
1962 case PHY_M_PS_SPEED_1000:
1963 return SPEED_1000;
1964 case PHY_M_PS_SPEED_100:
1965 return SPEED_100;
1966 default:
1967 return SPEED_10;
1968 }
1969}
1970
1971static void sky2_link_up(struct sky2_port *sky2)
1972{
1973 struct sky2_hw *hw = sky2->hw;
1974 unsigned port = sky2->port;
1975 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001976 static const char *fc_name[] = {
1977 [FC_NONE] = "none",
1978 [FC_TX] = "tx",
1979 [FC_RX] = "rx",
1980 [FC_BOTH] = "both",
1981 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001982
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001983 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001984 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001985 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1986 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001987
1988 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1989
1990 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001991
Stephen Hemminger75e80682007-09-19 15:36:46 -07001992 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001993
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001994 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001995 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001996 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1997
1998 if (netif_msg_link(sky2))
1999 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002000 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002001 sky2->netdev->name, sky2->speed,
2002 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002003 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002004}
2005
2006static void sky2_link_down(struct sky2_port *sky2)
2007{
2008 struct sky2_hw *hw = sky2->hw;
2009 unsigned port = sky2->port;
2010 u16 reg;
2011
2012 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2013
2014 reg = gma_read16(hw, port, GM_GP_CTRL);
2015 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2016 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002017
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002018 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002019
2020 /* Turn on link LED */
2021 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2022
2023 if (netif_msg_link(sky2))
2024 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002025
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002026 sky2_phy_init(hw, port);
2027}
2028
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002029static enum flow_control sky2_flow(int rx, int tx)
2030{
2031 if (rx)
2032 return tx ? FC_BOTH : FC_RX;
2033 else
2034 return tx ? FC_TX : FC_NONE;
2035}
2036
Stephen Hemminger793b8832005-09-14 16:06:14 -07002037static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2038{
2039 struct sky2_hw *hw = sky2->hw;
2040 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002041 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002042
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002043 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002044 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002045 if (lpa & PHY_M_AN_RF) {
2046 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
2047 return -1;
2048 }
2049
Stephen Hemminger793b8832005-09-14 16:06:14 -07002050 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2051 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
2052 sky2->netdev->name);
2053 return -1;
2054 }
2055
Stephen Hemminger793b8832005-09-14 16:06:14 -07002056 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002057 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002058
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002059 /* Since the pause result bits seem to in different positions on
2060 * different chips. look at registers.
2061 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002062 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002063 /* Shift for bits in fiber PHY */
2064 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2065 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002066
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002067 if (advert & ADVERTISE_1000XPAUSE)
2068 advert |= ADVERTISE_PAUSE_CAP;
2069 if (advert & ADVERTISE_1000XPSE_ASYM)
2070 advert |= ADVERTISE_PAUSE_ASYM;
2071 if (lpa & LPA_1000XPAUSE)
2072 lpa |= LPA_PAUSE_CAP;
2073 if (lpa & LPA_1000XPAUSE_ASYM)
2074 lpa |= LPA_PAUSE_ASYM;
2075 }
2076
2077 sky2->flow_status = FC_NONE;
2078 if (advert & ADVERTISE_PAUSE_CAP) {
2079 if (lpa & LPA_PAUSE_CAP)
2080 sky2->flow_status = FC_BOTH;
2081 else if (advert & ADVERTISE_PAUSE_ASYM)
2082 sky2->flow_status = FC_RX;
2083 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2084 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2085 sky2->flow_status = FC_TX;
2086 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002087
Joe Perches8e95a202009-12-03 07:58:21 +00002088 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2089 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002090 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002091
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002092 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002093 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2094 else
2095 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2096
2097 return 0;
2098}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002099
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002100/* Interrupt from PHY */
2101static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002102{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002103 struct net_device *dev = hw->dev[port];
2104 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002105 u16 istatus, phystat;
2106
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002107 if (!netif_running(dev))
2108 return;
2109
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002110 spin_lock(&sky2->phy_lock);
2111 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2112 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2113
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002114 if (netif_msg_intr(sky2))
2115 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
2116 sky2->netdev->name, istatus, phystat);
2117
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002118 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002119 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002120 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002121 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002122 }
2123
Stephen Hemminger793b8832005-09-14 16:06:14 -07002124 if (istatus & PHY_M_IS_LSP_CHANGE)
2125 sky2->speed = sky2_phy_speed(hw, phystat);
2126
2127 if (istatus & PHY_M_IS_DUP_CHANGE)
2128 sky2->duplex =
2129 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2130
2131 if (istatus & PHY_M_IS_LST_CHANGE) {
2132 if (phystat & PHY_M_PS_LINK_UP)
2133 sky2_link_up(sky2);
2134 else
2135 sky2_link_down(sky2);
2136 }
2137out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002138 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002139}
2140
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002141/* Special quick link interrupt (Yukon-2 Optima only) */
2142static void sky2_qlink_intr(struct sky2_hw *hw)
2143{
2144 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2145 u32 imask;
2146 u16 phy;
2147
2148 /* disable irq */
2149 imask = sky2_read32(hw, B0_IMSK);
2150 imask &= ~Y2_IS_PHY_QLNK;
2151 sky2_write32(hw, B0_IMSK, imask);
2152
2153 /* reset PHY Link Detect */
2154 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
Takashi Iwaid66f0b22009-12-03 05:12:02 +00002155 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002156 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
Takashi Iwaid66f0b22009-12-03 05:12:02 +00002157 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002158
2159 sky2_link_up(sky2);
2160}
2161
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002162/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002163 * and tx queue is full (stopped).
2164 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002165static void sky2_tx_timeout(struct net_device *dev)
2166{
2167 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002168 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002169
2170 if (netif_msg_timer(sky2))
2171 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2172
Stephen Hemminger8f246642006-03-20 15:48:21 -08002173 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002174 dev->name, sky2->tx_cons, sky2->tx_prod,
2175 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2176 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002177
Stephen Hemminger81906792007-02-15 16:40:33 -08002178 /* can't restart safely under softirq */
2179 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002180}
2181
2182static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2183{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002184 struct sky2_port *sky2 = netdev_priv(dev);
2185 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002186 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002187 int err;
2188 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002189 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002190
2191 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2192 return -EINVAL;
2193
Stephen Hemminger05745c42007-09-19 15:36:45 -07002194 if (new_mtu > ETH_DATA_LEN &&
2195 (hw->chip_id == CHIP_ID_YUKON_FE ||
2196 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002197 return -EINVAL;
2198
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002199 if (!netif_running(dev)) {
2200 dev->mtu = new_mtu;
2201 return 0;
2202 }
2203
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002204 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002205 sky2_write32(hw, B0_IMSK, 0);
2206
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002207 dev->trans_start = jiffies; /* prevent tx timeout */
2208 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002209 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002210
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002211 synchronize_irq(hw->pdev->irq);
2212
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002213 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002214 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002215
2216 ctl = gma_read16(hw, port, GM_GP_CTRL);
2217 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002218 sky2_rx_stop(sky2);
2219 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002220
2221 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002222
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002223 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2224 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002225
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002226 if (dev->mtu > ETH_DATA_LEN)
2227 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002228
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002229 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002230
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002231 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002232
2233 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002234 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002235
David S. Millerd1d08d12008-01-07 20:53:33 -08002236 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002237 napi_enable(&hw->napi);
2238
Stephen Hemminger1b537562005-12-20 15:08:07 -08002239 if (err)
2240 dev_close(dev);
2241 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002242 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002243
Stephen Hemminger1b537562005-12-20 15:08:07 -08002244 netif_wake_queue(dev);
2245 }
2246
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002247 return err;
2248}
2249
Stephen Hemminger14d02632006-09-26 11:57:43 -07002250/* For small just reuse existing skb for next receive */
2251static struct sk_buff *receive_copy(struct sky2_port *sky2,
2252 const struct rx_ring_info *re,
2253 unsigned length)
2254{
2255 struct sk_buff *skb;
2256
Eric Dumazet89d71a62009-10-13 05:34:20 +00002257 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002258 if (likely(skb)) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07002259 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2260 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002261 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002262 skb->ip_summed = re->skb->ip_summed;
2263 skb->csum = re->skb->csum;
2264 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2265 length, PCI_DMA_FROMDEVICE);
2266 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002267 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002268 }
2269 return skb;
2270}
2271
2272/* Adjust length of skb with fragments to match received data */
2273static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2274 unsigned int length)
2275{
2276 int i, num_frags;
2277 unsigned int size;
2278
2279 /* put header into skb */
2280 size = min(length, hdr_space);
2281 skb->tail += size;
2282 skb->len += size;
2283 length -= size;
2284
2285 num_frags = skb_shinfo(skb)->nr_frags;
2286 for (i = 0; i < num_frags; i++) {
2287 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2288
2289 if (length == 0) {
2290 /* don't need this page */
2291 __free_page(frag->page);
2292 --skb_shinfo(skb)->nr_frags;
2293 } else {
2294 size = min(length, (unsigned) PAGE_SIZE);
2295
2296 frag->size = size;
2297 skb->data_len += size;
2298 skb->truesize += size;
2299 skb->len += size;
2300 length -= size;
2301 }
2302 }
2303}
2304
2305/* Normal packet - take skb from ring element and put in a new one */
2306static struct sk_buff *receive_new(struct sky2_port *sky2,
2307 struct rx_ring_info *re,
2308 unsigned int length)
2309{
2310 struct sk_buff *skb, *nskb;
2311 unsigned hdr_space = sky2->rx_data_size;
2312
Stephen Hemminger14d02632006-09-26 11:57:43 -07002313 /* Don't be tricky about reusing pages (yet) */
2314 nskb = sky2_rx_alloc(sky2);
2315 if (unlikely(!nskb))
2316 return NULL;
2317
2318 skb = re->skb;
2319 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2320
2321 prefetch(skb->data);
2322 re->skb = nskb;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00002323 if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
2324 dev_kfree_skb(nskb);
2325 re->skb = skb;
2326 return NULL;
2327 }
Stephen Hemminger14d02632006-09-26 11:57:43 -07002328
2329 if (skb_shinfo(skb)->nr_frags)
2330 skb_put_frags(skb, hdr_space, length);
2331 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002332 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002333 return skb;
2334}
2335
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002336/*
2337 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002338 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002339 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002340static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002341 u16 length, u32 status)
2342{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002343 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002344 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002345 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002346 u16 count = (status & GMR_FS_LEN) >> 16;
2347
2348#ifdef SKY2_VLAN_TAG_USED
2349 /* Account for vlan tag */
2350 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2351 count -= VLAN_HLEN;
2352#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002353
2354 if (unlikely(netif_msg_rx_status(sky2)))
2355 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002356 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002357
Stephen Hemminger793b8832005-09-14 16:06:14 -07002358 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002359 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002360
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002361 /* This chip has hardware problems that generates bogus status.
2362 * So do only marginal checking and expect higher level protocols
2363 * to handle crap frames.
2364 */
2365 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2366 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2367 length != count)
2368 goto okay;
2369
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002370 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002371 goto error;
2372
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002373 if (!(status & GMR_FS_RX_OK))
2374 goto resubmit;
2375
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002376 /* if length reported by DMA does not match PHY, packet was truncated */
2377 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002378 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002379
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002380okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002381 if (length < copybreak)
2382 skb = receive_copy(sky2, re, length);
2383 else
2384 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002385resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002386 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002387
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002388 return skb;
2389
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002390len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002391 /* Truncation of overlength packets
2392 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002393 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002394 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002395 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2396 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002397 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002398
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002399error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002400 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002401 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002402 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002403 goto resubmit;
2404 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002405
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002406 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002407 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002408 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002409
2410 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002411 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002412 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002413 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002414 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002415 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002416
Stephen Hemminger793b8832005-09-14 16:06:14 -07002417 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002418}
2419
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002420/* Transmit complete */
2421static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002422{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002423 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002424
Stephen Hemminger49d4b8b2009-08-14 13:33:17 +00002425 if (netif_running(dev))
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002426 sky2_tx_complete(sky2, last);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002427}
2428
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002429static inline void sky2_skb_rx(const struct sky2_port *sky2,
2430 u32 status, struct sk_buff *skb)
2431{
2432#ifdef SKY2_VLAN_TAG_USED
2433 u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
2434 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2435 if (skb->ip_summed == CHECKSUM_NONE)
2436 vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
2437 else
2438 vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
2439 vlan_tag, skb);
2440 return;
2441 }
2442#endif
2443 if (skb->ip_summed == CHECKSUM_NONE)
2444 netif_receive_skb(skb);
2445 else
2446 napi_gro_receive(&sky2->hw->napi, skb);
2447}
2448
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002449static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2450 unsigned packets, unsigned bytes)
2451{
2452 if (packets) {
2453 struct net_device *dev = hw->dev[port];
2454
2455 dev->stats.rx_packets += packets;
2456 dev->stats.rx_bytes += bytes;
2457 dev->last_rx = jiffies;
2458 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2459 }
2460}
2461
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002462/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002463static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002464{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002465 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002466 unsigned int total_bytes[2] = { 0 };
2467 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002468
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002469 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002470 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002471 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002472 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002473 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002474 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002475 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002476 u32 status;
2477 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002478 u8 opcode = le->opcode;
2479
2480 if (!(opcode & HW_OWNER))
2481 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002482
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002483 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002484
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002485 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002486 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002487 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002488 length = le16_to_cpu(le->length);
2489 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002490
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002491 le->opcode = 0;
2492 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002493 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002494 total_packets[port]++;
2495 total_bytes[port] += length;
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002496 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002497 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002498 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002499 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002500 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002501
Stephen Hemminger69161612007-06-04 17:23:26 -07002502 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002503 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002504 if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002505 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2506 (le->css & CSS_TCPUDPCSOK))
2507 skb->ip_summed = CHECKSUM_UNNECESSARY;
2508 else
2509 skb->ip_summed = CHECKSUM_NONE;
2510 }
2511
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002512 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002513
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002514 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002515
Stephen Hemminger22e11702006-07-12 15:23:48 -07002516 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002517 if (++work_done >= to_do)
2518 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002519 break;
2520
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002521#ifdef SKY2_VLAN_TAG_USED
2522 case OP_RXVLAN:
2523 sky2->rx_tag = length;
2524 break;
2525
2526 case OP_RXCHKSVLAN:
2527 sky2->rx_tag = length;
2528 /* fall through */
2529#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002530 case OP_RXCHKS:
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002531 if (!(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
Stephen Hemminger87418302007-03-08 12:42:30 -08002532 break;
2533
Stephen Hemminger05745c42007-09-19 15:36:45 -07002534 /* If this happens then driver assuming wrong format */
2535 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2536 if (net_ratelimit())
2537 printk(KERN_NOTICE "%s: unexpected"
2538 " checksum status\n",
2539 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002540 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002541 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002542
Stephen Hemminger87418302007-03-08 12:42:30 -08002543 /* Both checksum counters are programmed to start at
2544 * the same offset, so unless there is a problem they
2545 * should match. This failure is an early indication that
2546 * hardware receive checksumming won't work.
2547 */
2548 if (likely(status >> 16 == (status & 0xffff))) {
2549 skb = sky2->rx_ring[sky2->rx_next].skb;
2550 skb->ip_summed = CHECKSUM_COMPLETE;
Anton Vorontsovb9389792009-06-26 09:28:42 -07002551 skb->csum = le16_to_cpu(status);
Stephen Hemminger87418302007-03-08 12:42:30 -08002552 } else {
2553 printk(KERN_NOTICE PFX "%s: hardware receive "
2554 "checksum problem (status = %#x)\n",
2555 dev->name, status);
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002556 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
2557
Stephen Hemminger87418302007-03-08 12:42:30 -08002558 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002559 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002560 BMU_DIS_RX_CHKSUM);
2561 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002562 break;
2563
2564 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002565 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002566 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002567 if (hw->dev[1])
2568 sky2_tx_done(hw->dev[1],
2569 ((status >> 24) & 0xff)
2570 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002571 break;
2572
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002573 default:
2574 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002575 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002576 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002577 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002578 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002579
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002580 /* Fully processed status ring so clear irq */
2581 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2582
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002583exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002584 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2585 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002586
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002587 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002588}
2589
2590static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2591{
2592 struct net_device *dev = hw->dev[port];
2593
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002594 if (net_ratelimit())
2595 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2596 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002597
2598 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002599 if (net_ratelimit())
2600 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2601 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002602 /* Clear IRQ */
2603 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2604 }
2605
2606 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002607 if (net_ratelimit())
2608 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2609 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002610
2611 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2612 }
2613
2614 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002615 if (net_ratelimit())
2616 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002617 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2618 }
2619
2620 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002621 if (net_ratelimit())
2622 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002623 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2624 }
2625
2626 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002627 if (net_ratelimit())
2628 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2629 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002630 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2631 }
2632}
2633
2634static void sky2_hw_intr(struct sky2_hw *hw)
2635{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002636 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002637 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002638 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2639
2640 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002641
Stephen Hemminger793b8832005-09-14 16:06:14 -07002642 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002643 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002644
2645 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002646 u16 pci_err;
2647
Stephen Hemminger82637e82008-01-23 19:16:04 -08002648 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002649 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002650 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002651 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002652 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002653
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002654 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002655 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002656 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002657 }
2658
2659 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002660 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002661 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002662
Stephen Hemminger82637e82008-01-23 19:16:04 -08002663 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002664 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2665 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2666 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002667 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002668 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002669
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002670 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002671 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002672 }
2673
2674 if (status & Y2_HWE_L1_MASK)
2675 sky2_hw_error(hw, 0, status);
2676 status >>= 8;
2677 if (status & Y2_HWE_L1_MASK)
2678 sky2_hw_error(hw, 1, status);
2679}
2680
2681static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2682{
2683 struct net_device *dev = hw->dev[port];
2684 struct sky2_port *sky2 = netdev_priv(dev);
2685 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2686
2687 if (netif_msg_intr(sky2))
2688 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2689 dev->name, status);
2690
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002691 if (status & GM_IS_RX_CO_OV)
2692 gma_read16(hw, port, GM_RX_IRQ_SRC);
2693
2694 if (status & GM_IS_TX_CO_OV)
2695 gma_read16(hw, port, GM_TX_IRQ_SRC);
2696
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002697 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002698 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002699 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2700 }
2701
2702 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002703 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002704 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2705 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002706}
2707
Stephen Hemminger40b01722007-04-11 14:47:59 -07002708/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002709static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002710{
2711 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002712 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002713
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002714 dev_err(&hw->pdev->dev, PFX
2715 "%s: descriptor error q=%#x get=%u put=%u\n",
2716 dev->name, (unsigned) q, (unsigned) idx,
2717 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002718
Stephen Hemminger40b01722007-04-11 14:47:59 -07002719 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002720}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002721
Stephen Hemminger75e80682007-09-19 15:36:46 -07002722static int sky2_rx_hung(struct net_device *dev)
2723{
2724 struct sky2_port *sky2 = netdev_priv(dev);
2725 struct sky2_hw *hw = sky2->hw;
2726 unsigned port = sky2->port;
2727 unsigned rxq = rxqaddr[port];
2728 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2729 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2730 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2731 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2732
2733 /* If idle and MAC or PCI is stuck */
2734 if (sky2->check.last == dev->last_rx &&
2735 ((mac_rp == sky2->check.mac_rp &&
2736 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2737 /* Check if the PCI RX hang */
2738 (fifo_rp == sky2->check.fifo_rp &&
2739 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2740 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2741 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2742 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2743 return 1;
2744 } else {
2745 sky2->check.last = dev->last_rx;
2746 sky2->check.mac_rp = mac_rp;
2747 sky2->check.mac_lev = mac_lev;
2748 sky2->check.fifo_rp = fifo_rp;
2749 sky2->check.fifo_lev = fifo_lev;
2750 return 0;
2751 }
2752}
2753
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002754static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002755{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002756 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002757
Stephen Hemminger75e80682007-09-19 15:36:46 -07002758 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002759 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002760 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002761 } else {
2762 int i, active = 0;
2763
2764 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002765 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002766 if (!netif_running(dev))
2767 continue;
2768 ++active;
2769
2770 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002771 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002772 sky2_rx_hung(dev)) {
2773 pr_info(PFX "%s: receiver hang detected\n",
2774 dev->name);
2775 schedule_work(&hw->restart_work);
2776 return;
2777 }
2778 }
2779
2780 if (active == 0)
2781 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002782 }
2783
Stephen Hemminger75e80682007-09-19 15:36:46 -07002784 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002785}
2786
Stephen Hemminger40b01722007-04-11 14:47:59 -07002787/* Hardware/software error handling */
2788static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002789{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002790 if (net_ratelimit())
2791 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002792
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002793 if (status & Y2_IS_HW_ERR)
2794 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002795
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002796 if (status & Y2_IS_IRQ_MAC1)
2797 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002798
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002799 if (status & Y2_IS_IRQ_MAC2)
2800 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002801
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002802 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002803 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002804
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002805 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002806 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002807
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002808 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002809 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002810
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002811 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002812 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002813}
2814
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002815static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002816{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002817 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002818 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002819 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002820 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002821
2822 if (unlikely(status & Y2_IS_ERROR))
2823 sky2_err_intr(hw, status);
2824
2825 if (status & Y2_IS_IRQ_PHY1)
2826 sky2_phy_intr(hw, 0);
2827
2828 if (status & Y2_IS_IRQ_PHY2)
2829 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002830
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002831 if (status & Y2_IS_PHY_QLNK)
2832 sky2_qlink_intr(hw);
2833
Stephen Hemminger26691832007-10-11 18:31:13 -07002834 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2835 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002836
David S. Miller6f535762007-10-11 18:08:29 -07002837 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002838 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002839 }
David S. Miller6f535762007-10-11 18:08:29 -07002840
Stephen Hemminger26691832007-10-11 18:31:13 -07002841 napi_complete(napi);
2842 sky2_read32(hw, B0_Y2_SP_LISR);
2843done:
2844
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002845 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002846}
2847
David Howells7d12e782006-10-05 14:55:46 +01002848static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002849{
2850 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002851 u32 status;
2852
2853 /* Reading this mask interrupts as side effect */
2854 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2855 if (status == 0 || status == ~0)
2856 return IRQ_NONE;
2857
2858 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002859
2860 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002861
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002862 return IRQ_HANDLED;
2863}
2864
2865#ifdef CONFIG_NET_POLL_CONTROLLER
2866static void sky2_netpoll(struct net_device *dev)
2867{
2868 struct sky2_port *sky2 = netdev_priv(dev);
2869
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002870 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002871}
2872#endif
2873
2874/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002875static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002876{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002877 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002878 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002879 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002880 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002881 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002882 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002883 case CHIP_ID_YUKON_OPT:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002884 return 125;
2885
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002886 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002887 return 100;
2888
2889 case CHIP_ID_YUKON_FE_P:
2890 return 50;
2891
2892 case CHIP_ID_YUKON_XL:
2893 return 156;
2894
2895 default:
2896 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002897 }
2898}
2899
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002900static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2901{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002902 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002903}
2904
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002905static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2906{
2907 return clk / sky2_mhz(hw);
2908}
2909
2910
Stephen Hemmingere3173832007-02-06 10:45:39 -08002911static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002912{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002913 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002914
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002915 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002916 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002917
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002918 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002919
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002920 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002921 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2922
2923 switch(hw->chip_id) {
2924 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002925 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002926 break;
2927
2928 case CHIP_ID_YUKON_EC_U:
2929 hw->flags = SKY2_HW_GIGABIT
2930 | SKY2_HW_NEWER_PHY
2931 | SKY2_HW_ADV_POWER_CTL;
2932 break;
2933
2934 case CHIP_ID_YUKON_EX:
2935 hw->flags = SKY2_HW_GIGABIT
2936 | SKY2_HW_NEWER_PHY
2937 | SKY2_HW_NEW_LE
2938 | SKY2_HW_ADV_POWER_CTL;
2939
2940 /* New transmit checksum */
2941 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2942 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2943 break;
2944
2945 case CHIP_ID_YUKON_EC:
2946 /* This rev is really old, and requires untested workarounds */
2947 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2948 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2949 return -EOPNOTSUPP;
2950 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002951 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002952 break;
2953
2954 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002955 break;
2956
Stephen Hemminger05745c42007-09-19 15:36:45 -07002957 case CHIP_ID_YUKON_FE_P:
2958 hw->flags = SKY2_HW_NEWER_PHY
2959 | SKY2_HW_NEW_LE
2960 | SKY2_HW_AUTO_TX_SUM
2961 | SKY2_HW_ADV_POWER_CTL;
2962 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002963
2964 case CHIP_ID_YUKON_SUPR:
2965 hw->flags = SKY2_HW_GIGABIT
2966 | SKY2_HW_NEWER_PHY
2967 | SKY2_HW_NEW_LE
2968 | SKY2_HW_AUTO_TX_SUM
2969 | SKY2_HW_ADV_POWER_CTL;
2970 break;
2971
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002972 case CHIP_ID_YUKON_UL_2:
Takashi Iwaib3386822009-12-03 05:12:01 +00002973 hw->flags = SKY2_HW_GIGABIT
2974 | SKY2_HW_ADV_POWER_CTL;
2975 break;
2976
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002977 case CHIP_ID_YUKON_OPT:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002978 hw->flags = SKY2_HW_GIGABIT
Takashi Iwaib3386822009-12-03 05:12:01 +00002979 | SKY2_HW_NEW_LE
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002980 | SKY2_HW_ADV_POWER_CTL;
2981 break;
2982
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002983 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002984 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2985 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002986 return -EOPNOTSUPP;
2987 }
2988
Stephen Hemmingere3173832007-02-06 10:45:39 -08002989 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002990 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2991 hw->flags |= SKY2_HW_FIBRE_PHY;
2992
Stephen Hemmingere3173832007-02-06 10:45:39 -08002993 hw->ports = 1;
2994 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2995 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2996 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2997 ++hw->ports;
2998 }
2999
Mike McCormack74a61eb2009-09-21 04:08:52 +00003000 if (sky2_read8(hw, B2_E_0))
3001 hw->flags |= SKY2_HW_RAM_BUFFER;
3002
Stephen Hemmingere3173832007-02-06 10:45:39 -08003003 return 0;
3004}
3005
3006static void sky2_reset(struct sky2_hw *hw)
3007{
Stephen Hemminger555382c2007-08-29 12:58:14 -07003008 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003009 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07003010 int i, cap;
3011 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003012
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003013 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003014 if (hw->chip_id == CHIP_ID_YUKON_EX) {
3015 status = sky2_read16(hw, HCU_CCSR);
3016 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3017 HCU_CCSR_UC_STATE_MSK);
3018 sky2_write16(hw, HCU_CCSR, status);
3019 } else
3020 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3021 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003022
3023 /* do a SW reset */
3024 sky2_write8(hw, B0_CTST, CS_RST_SET);
3025 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3026
Stephen Hemmingerac93a392007-11-05 15:52:08 -08003027 /* allow writes to PCI config */
3028 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3029
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003030 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003031 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003032 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003033 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003034
3035 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3036
Stephen Hemminger555382c2007-08-29 12:58:14 -07003037 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
3038 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003039 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3040 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07003041
Stephen Hemminger555382c2007-08-29 12:58:14 -07003042 /* If error bit is stuck on ignore it */
3043 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3044 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003045 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07003046 hwe_mask |= Y2_IS_PCI_EXP;
3047 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003048
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003049 sky2_power_on(hw);
Stephen Hemminger82637e82008-01-23 19:16:04 -08003050 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003051
3052 for (i = 0; i < hw->ports; i++) {
3053 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3054 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003055
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003056 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3057 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003058 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3059 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3060 | GMC_BYP_RETR_ON);
Stephen Hemminger877c8572009-10-29 06:37:08 +00003061
3062 }
3063
3064 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3065 /* enable MACSec clock gating */
3066 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003067 }
3068
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003069 if (hw->chip_id == CHIP_ID_YUKON_OPT) {
3070 u16 reg;
3071 u32 msk;
3072
3073 if (hw->chip_rev == 0) {
3074 /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3075 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3076
3077 /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3078 reg = 10;
3079 } else {
3080 /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3081 reg = 3;
3082 }
3083
3084 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
3085
3086 /* reset PHY Link Detect */
Takashi Iwaid66f0b22009-12-03 05:12:02 +00003087 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003088 sky2_pci_write16(hw, PSM_CONFIG_REG4,
3089 reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
3090 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3091
3092
3093 /* enable PHY Quick Link */
3094 msk = sky2_read32(hw, B0_IMSK);
3095 msk |= Y2_IS_PHY_QLNK;
3096 sky2_write32(hw, B0_IMSK, msk);
3097
3098 /* check if PSMv2 was running before */
3099 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
3100 if (reg & PCI_EXP_LNKCTL_ASPMC) {
3101 int cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
3102 /* restore the PCIe Link Control register */
3103 sky2_pci_write16(hw, cap + PCI_EXP_LNKCTL, reg);
3104 }
Takashi Iwaid66f0b22009-12-03 05:12:02 +00003105 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003106
3107 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3108 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3109 }
3110
Stephen Hemminger793b8832005-09-14 16:06:14 -07003111 /* Clear I2C IRQ noise */
3112 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003113
3114 /* turn off hardware timer (unused) */
3115 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3116 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003117
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003118 /* Turn off descriptor polling */
3119 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003120
3121 /* Turn off receive timestamp */
3122 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003123 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003124
3125 /* enable the Tx Arbiters */
3126 for (i = 0; i < hw->ports; i++)
3127 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3128
3129 /* Initialize ram interface */
3130 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003131 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003132
3133 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3134 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3135 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3136 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3137 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3138 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3139 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3140 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3141 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3142 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3143 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3144 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3145 }
3146
Stephen Hemminger555382c2007-08-29 12:58:14 -07003147 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003148
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003149 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003150 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003151
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003152 memset(hw->st_le, 0, STATUS_LE_BYTES);
3153 hw->st_idx = 0;
3154
3155 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3156 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3157
3158 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003159 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003160
3161 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003162 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003163
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003164 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3165 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003166
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003167 /* set Status-FIFO ISR watermark */
3168 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3169 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3170 else
3171 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003172
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003173 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003174 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3175 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003176
Stephen Hemminger793b8832005-09-14 16:06:14 -07003177 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003178 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3179
3180 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3181 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3182 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003183}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003184
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003185/* Take device down (offline).
3186 * Equivalent to doing dev_stop() but this does not
3187 * inform upper layers of the transistion.
3188 */
3189static void sky2_detach(struct net_device *dev)
3190{
3191 if (netif_running(dev)) {
3192 netif_device_detach(dev); /* stop txq */
3193 sky2_down(dev);
3194 }
3195}
3196
3197/* Bring device back after doing sky2_detach */
3198static int sky2_reattach(struct net_device *dev)
3199{
3200 int err = 0;
3201
3202 if (netif_running(dev)) {
3203 err = sky2_up(dev);
3204 if (err) {
3205 printk(KERN_INFO PFX "%s: could not restart %d\n",
3206 dev->name, err);
3207 dev_close(dev);
3208 } else {
3209 netif_device_attach(dev);
3210 sky2_set_multicast(dev);
3211 }
3212 }
3213
3214 return err;
3215}
3216
Stephen Hemminger81906792007-02-15 16:40:33 -08003217static void sky2_restart(struct work_struct *work)
3218{
3219 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003220 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003221
Stephen Hemminger81906792007-02-15 16:40:33 -08003222 rtnl_lock();
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003223 for (i = 0; i < hw->ports; i++)
3224 sky2_detach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003225
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003226 napi_disable(&hw->napi);
3227 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08003228 sky2_reset(hw);
3229 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07003230 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003231
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003232 for (i = 0; i < hw->ports; i++)
3233 sky2_reattach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003234
Stephen Hemminger81906792007-02-15 16:40:33 -08003235 rtnl_unlock();
3236}
3237
Stephen Hemmingere3173832007-02-06 10:45:39 -08003238static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3239{
3240 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3241}
3242
3243static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3244{
3245 const struct sky2_port *sky2 = netdev_priv(dev);
3246
3247 wol->supported = sky2_wol_supported(sky2->hw);
3248 wol->wolopts = sky2->wol;
3249}
3250
3251static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3252{
3253 struct sky2_port *sky2 = netdev_priv(dev);
3254 struct sky2_hw *hw = sky2->hw;
3255
Joe Perches8e95a202009-12-03 07:58:21 +00003256 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3257 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003258 return -EOPNOTSUPP;
3259
3260 sky2->wol = wol->wolopts;
3261
Stephen Hemminger05745c42007-09-19 15:36:45 -07003262 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3263 hw->chip_id == CHIP_ID_YUKON_EX ||
3264 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08003265 sky2_write32(hw, B0_CTST, sky2->wol
3266 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
3267
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003268 device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
3269
Stephen Hemmingere3173832007-02-06 10:45:39 -08003270 if (!netif_running(dev))
3271 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003272 return 0;
3273}
3274
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003275static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003276{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003277 if (sky2_is_copper(hw)) {
3278 u32 modes = SUPPORTED_10baseT_Half
3279 | SUPPORTED_10baseT_Full
3280 | SUPPORTED_100baseT_Half
3281 | SUPPORTED_100baseT_Full
3282 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003283
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003284 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003285 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003286 | SUPPORTED_1000baseT_Full;
3287 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003288 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003289 return SUPPORTED_1000baseT_Half
3290 | SUPPORTED_1000baseT_Full
3291 | SUPPORTED_Autoneg
3292 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003293}
3294
Stephen Hemminger793b8832005-09-14 16:06:14 -07003295static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003296{
3297 struct sky2_port *sky2 = netdev_priv(dev);
3298 struct sky2_hw *hw = sky2->hw;
3299
3300 ecmd->transceiver = XCVR_INTERNAL;
3301 ecmd->supported = sky2_supported_modes(hw);
3302 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003303 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003304 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003305 ecmd->speed = sky2->speed;
3306 } else {
3307 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003308 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003309 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003310
3311 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003312 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3313 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003314 ecmd->duplex = sky2->duplex;
3315 return 0;
3316}
3317
3318static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3319{
3320 struct sky2_port *sky2 = netdev_priv(dev);
3321 const struct sky2_hw *hw = sky2->hw;
3322 u32 supported = sky2_supported_modes(hw);
3323
3324 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003325 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003326 ecmd->advertising = supported;
3327 sky2->duplex = -1;
3328 sky2->speed = -1;
3329 } else {
3330 u32 setting;
3331
Stephen Hemminger793b8832005-09-14 16:06:14 -07003332 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003333 case SPEED_1000:
3334 if (ecmd->duplex == DUPLEX_FULL)
3335 setting = SUPPORTED_1000baseT_Full;
3336 else if (ecmd->duplex == DUPLEX_HALF)
3337 setting = SUPPORTED_1000baseT_Half;
3338 else
3339 return -EINVAL;
3340 break;
3341 case SPEED_100:
3342 if (ecmd->duplex == DUPLEX_FULL)
3343 setting = SUPPORTED_100baseT_Full;
3344 else if (ecmd->duplex == DUPLEX_HALF)
3345 setting = SUPPORTED_100baseT_Half;
3346 else
3347 return -EINVAL;
3348 break;
3349
3350 case SPEED_10:
3351 if (ecmd->duplex == DUPLEX_FULL)
3352 setting = SUPPORTED_10baseT_Full;
3353 else if (ecmd->duplex == DUPLEX_HALF)
3354 setting = SUPPORTED_10baseT_Half;
3355 else
3356 return -EINVAL;
3357 break;
3358 default:
3359 return -EINVAL;
3360 }
3361
3362 if ((setting & supported) == 0)
3363 return -EINVAL;
3364
3365 sky2->speed = ecmd->speed;
3366 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003367 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003368 }
3369
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003370 sky2->advertising = ecmd->advertising;
3371
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003372 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003373 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003374 sky2_set_multicast(dev);
3375 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003376
3377 return 0;
3378}
3379
3380static void sky2_get_drvinfo(struct net_device *dev,
3381 struct ethtool_drvinfo *info)
3382{
3383 struct sky2_port *sky2 = netdev_priv(dev);
3384
3385 strcpy(info->driver, DRV_NAME);
3386 strcpy(info->version, DRV_VERSION);
3387 strcpy(info->fw_version, "N/A");
3388 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3389}
3390
3391static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003392 char name[ETH_GSTRING_LEN];
3393 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003394} sky2_stats[] = {
3395 { "tx_bytes", GM_TXO_OK_HI },
3396 { "rx_bytes", GM_RXO_OK_HI },
3397 { "tx_broadcast", GM_TXF_BC_OK },
3398 { "rx_broadcast", GM_RXF_BC_OK },
3399 { "tx_multicast", GM_TXF_MC_OK },
3400 { "rx_multicast", GM_RXF_MC_OK },
3401 { "tx_unicast", GM_TXF_UC_OK },
3402 { "rx_unicast", GM_RXF_UC_OK },
3403 { "tx_mac_pause", GM_TXF_MPAUSE },
3404 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003405 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003406 { "late_collision",GM_TXF_LAT_COL },
3407 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003408 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003409 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003410
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003411 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003412 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003413 { "rx_64_byte_packets", GM_RXF_64B },
3414 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3415 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3416 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3417 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3418 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3419 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003420 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003421 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3422 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003423 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003424
3425 { "tx_64_byte_packets", GM_TXF_64B },
3426 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3427 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3428 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3429 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3430 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3431 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3432 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003433};
3434
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003435static u32 sky2_get_rx_csum(struct net_device *dev)
3436{
3437 struct sky2_port *sky2 = netdev_priv(dev);
3438
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003439 return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003440}
3441
3442static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3443{
3444 struct sky2_port *sky2 = netdev_priv(dev);
3445
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003446 if (data)
3447 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
3448 else
3449 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003450
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003451 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3452 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3453
3454 return 0;
3455}
3456
3457static u32 sky2_get_msglevel(struct net_device *netdev)
3458{
3459 struct sky2_port *sky2 = netdev_priv(netdev);
3460 return sky2->msg_enable;
3461}
3462
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003463static int sky2_nway_reset(struct net_device *dev)
3464{
3465 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003466
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003467 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003468 return -EINVAL;
3469
Stephen Hemminger1b537562005-12-20 15:08:07 -08003470 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003471 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003472
3473 return 0;
3474}
3475
Stephen Hemminger793b8832005-09-14 16:06:14 -07003476static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003477{
3478 struct sky2_hw *hw = sky2->hw;
3479 unsigned port = sky2->port;
3480 int i;
3481
3482 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003483 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003484 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003485 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003486
Stephen Hemminger793b8832005-09-14 16:06:14 -07003487 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003488 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3489}
3490
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003491static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3492{
3493 struct sky2_port *sky2 = netdev_priv(netdev);
3494 sky2->msg_enable = value;
3495}
3496
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003497static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003498{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003499 switch (sset) {
3500 case ETH_SS_STATS:
3501 return ARRAY_SIZE(sky2_stats);
3502 default:
3503 return -EOPNOTSUPP;
3504 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003505}
3506
3507static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003508 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003509{
3510 struct sky2_port *sky2 = netdev_priv(dev);
3511
Stephen Hemminger793b8832005-09-14 16:06:14 -07003512 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003513}
3514
Stephen Hemminger793b8832005-09-14 16:06:14 -07003515static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003516{
3517 int i;
3518
3519 switch (stringset) {
3520 case ETH_SS_STATS:
3521 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3522 memcpy(data + i * ETH_GSTRING_LEN,
3523 sky2_stats[i].name, ETH_GSTRING_LEN);
3524 break;
3525 }
3526}
3527
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003528static int sky2_set_mac_address(struct net_device *dev, void *p)
3529{
3530 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003531 struct sky2_hw *hw = sky2->hw;
3532 unsigned port = sky2->port;
3533 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003534
3535 if (!is_valid_ether_addr(addr->sa_data))
3536 return -EADDRNOTAVAIL;
3537
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003538 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003539 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003540 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003541 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003542 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003543
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003544 /* virtual address for data */
3545 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3546
3547 /* physical address: used for pause frames */
3548 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003549
3550 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003551}
3552
Stephen Hemmingera052b522006-10-17 10:24:23 -07003553static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3554{
3555 u32 bit;
3556
3557 bit = ether_crc(ETH_ALEN, addr) & 63;
3558 filter[bit >> 3] |= 1 << (bit & 7);
3559}
3560
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003561static void sky2_set_multicast(struct net_device *dev)
3562{
3563 struct sky2_port *sky2 = netdev_priv(dev);
3564 struct sky2_hw *hw = sky2->hw;
3565 unsigned port = sky2->port;
3566 struct dev_mc_list *list = dev->mc_list;
3567 u16 reg;
3568 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003569 int rx_pause;
3570 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003571
Stephen Hemmingera052b522006-10-17 10:24:23 -07003572 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003573 memset(filter, 0, sizeof(filter));
3574
3575 reg = gma_read16(hw, port, GM_RX_CTRL);
3576 reg |= GM_RXCR_UCF_ENA;
3577
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003578 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003579 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003580 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003581 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003582 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003583 reg &= ~GM_RXCR_MCF_ENA;
3584 else {
3585 int i;
3586 reg |= GM_RXCR_MCF_ENA;
3587
Stephen Hemmingera052b522006-10-17 10:24:23 -07003588 if (rx_pause)
3589 sky2_add_filter(filter, pause_mc_addr);
3590
3591 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3592 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003593 }
3594
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003595 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003596 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003597 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003598 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003599 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003600 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003601 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003602 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003603
3604 gma_write16(hw, port, GM_RX_CTRL, reg);
3605}
3606
3607/* Can have one global because blinking is controlled by
3608 * ethtool and that is always under RTNL mutex
3609 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003610static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003611{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003612 struct sky2_hw *hw = sky2->hw;
3613 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003614
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003615 spin_lock_bh(&sky2->phy_lock);
3616 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3617 hw->chip_id == CHIP_ID_YUKON_EX ||
3618 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3619 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003620 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3621 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003622
3623 switch (mode) {
3624 case MO_LED_OFF:
3625 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3626 PHY_M_LEDC_LOS_CTRL(8) |
3627 PHY_M_LEDC_INIT_CTRL(8) |
3628 PHY_M_LEDC_STA1_CTRL(8) |
3629 PHY_M_LEDC_STA0_CTRL(8));
3630 break;
3631 case MO_LED_ON:
3632 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3633 PHY_M_LEDC_LOS_CTRL(9) |
3634 PHY_M_LEDC_INIT_CTRL(9) |
3635 PHY_M_LEDC_STA1_CTRL(9) |
3636 PHY_M_LEDC_STA0_CTRL(9));
3637 break;
3638 case MO_LED_BLINK:
3639 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3640 PHY_M_LEDC_LOS_CTRL(0xa) |
3641 PHY_M_LEDC_INIT_CTRL(0xa) |
3642 PHY_M_LEDC_STA1_CTRL(0xa) |
3643 PHY_M_LEDC_STA0_CTRL(0xa));
3644 break;
3645 case MO_LED_NORM:
3646 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3647 PHY_M_LEDC_LOS_CTRL(1) |
3648 PHY_M_LEDC_INIT_CTRL(8) |
3649 PHY_M_LEDC_STA1_CTRL(7) |
3650 PHY_M_LEDC_STA0_CTRL(7));
3651 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003652
3653 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003654 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003655 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003656 PHY_M_LED_MO_DUP(mode) |
3657 PHY_M_LED_MO_10(mode) |
3658 PHY_M_LED_MO_100(mode) |
3659 PHY_M_LED_MO_1000(mode) |
3660 PHY_M_LED_MO_RX(mode) |
3661 PHY_M_LED_MO_TX(mode));
3662
3663 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003664}
3665
3666/* blink LED's for finding board */
3667static int sky2_phys_id(struct net_device *dev, u32 data)
3668{
3669 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003670 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003671
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003672 if (data == 0)
3673 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003674
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003675 for (i = 0; i < data; i++) {
3676 sky2_led(sky2, MO_LED_ON);
3677 if (msleep_interruptible(500))
3678 break;
3679 sky2_led(sky2, MO_LED_OFF);
3680 if (msleep_interruptible(500))
3681 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003682 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003683 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003684
3685 return 0;
3686}
3687
3688static void sky2_get_pauseparam(struct net_device *dev,
3689 struct ethtool_pauseparam *ecmd)
3690{
3691 struct sky2_port *sky2 = netdev_priv(dev);
3692
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003693 switch (sky2->flow_mode) {
3694 case FC_NONE:
3695 ecmd->tx_pause = ecmd->rx_pause = 0;
3696 break;
3697 case FC_TX:
3698 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3699 break;
3700 case FC_RX:
3701 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3702 break;
3703 case FC_BOTH:
3704 ecmd->tx_pause = ecmd->rx_pause = 1;
3705 }
3706
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003707 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3708 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003709}
3710
3711static int sky2_set_pauseparam(struct net_device *dev,
3712 struct ethtool_pauseparam *ecmd)
3713{
3714 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003715
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003716 if (ecmd->autoneg == AUTONEG_ENABLE)
3717 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3718 else
3719 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3720
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003721 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003722
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003723 if (netif_running(dev))
3724 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003725
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003726 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003727}
3728
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003729static int sky2_get_coalesce(struct net_device *dev,
3730 struct ethtool_coalesce *ecmd)
3731{
3732 struct sky2_port *sky2 = netdev_priv(dev);
3733 struct sky2_hw *hw = sky2->hw;
3734
3735 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3736 ecmd->tx_coalesce_usecs = 0;
3737 else {
3738 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3739 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3740 }
3741 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3742
3743 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3744 ecmd->rx_coalesce_usecs = 0;
3745 else {
3746 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3747 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3748 }
3749 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3750
3751 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3752 ecmd->rx_coalesce_usecs_irq = 0;
3753 else {
3754 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3755 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3756 }
3757
3758 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3759
3760 return 0;
3761}
3762
3763/* Note: this affect both ports */
3764static int sky2_set_coalesce(struct net_device *dev,
3765 struct ethtool_coalesce *ecmd)
3766{
3767 struct sky2_port *sky2 = netdev_priv(dev);
3768 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003769 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003770
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003771 if (ecmd->tx_coalesce_usecs > tmax ||
3772 ecmd->rx_coalesce_usecs > tmax ||
3773 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003774 return -EINVAL;
3775
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003776 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003777 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003778 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003779 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003780 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003781 return -EINVAL;
3782
3783 if (ecmd->tx_coalesce_usecs == 0)
3784 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3785 else {
3786 sky2_write32(hw, STAT_TX_TIMER_INI,
3787 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3788 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3789 }
3790 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3791
3792 if (ecmd->rx_coalesce_usecs == 0)
3793 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3794 else {
3795 sky2_write32(hw, STAT_LEV_TIMER_INI,
3796 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3797 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3798 }
3799 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3800
3801 if (ecmd->rx_coalesce_usecs_irq == 0)
3802 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3803 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003804 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003805 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3806 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3807 }
3808 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3809 return 0;
3810}
3811
Stephen Hemminger793b8832005-09-14 16:06:14 -07003812static void sky2_get_ringparam(struct net_device *dev,
3813 struct ethtool_ringparam *ering)
3814{
3815 struct sky2_port *sky2 = netdev_priv(dev);
3816
3817 ering->rx_max_pending = RX_MAX_PENDING;
3818 ering->rx_mini_max_pending = 0;
3819 ering->rx_jumbo_max_pending = 0;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003820 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003821
3822 ering->rx_pending = sky2->rx_pending;
3823 ering->rx_mini_pending = 0;
3824 ering->rx_jumbo_pending = 0;
3825 ering->tx_pending = sky2->tx_pending;
3826}
3827
3828static int sky2_set_ringparam(struct net_device *dev,
3829 struct ethtool_ringparam *ering)
3830{
3831 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003832
3833 if (ering->rx_pending > RX_MAX_PENDING ||
3834 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003835 ering->tx_pending < TX_MIN_PENDING ||
3836 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003837 return -EINVAL;
3838
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003839 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003840
3841 sky2->rx_pending = ering->rx_pending;
3842 sky2->tx_pending = ering->tx_pending;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003843 sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003844
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003845 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003846}
3847
Stephen Hemminger793b8832005-09-14 16:06:14 -07003848static int sky2_get_regs_len(struct net_device *dev)
3849{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003850 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003851}
3852
3853/*
3854 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003855 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003856 */
3857static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3858 void *p)
3859{
3860 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003861 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003862 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003863
3864 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003865
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003866 for (b = 0; b < 128; b++) {
3867 /* This complicated switch statement is to make sure and
3868 * only access regions that are unreserved.
3869 * Some blocks are only valid on dual port cards.
3870 * and block 3 has some special diagnostic registers that
3871 * are poison.
3872 */
3873 switch (b) {
3874 case 3:
3875 /* skip diagnostic ram region */
3876 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3877 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003878
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003879 /* dual port cards only */
3880 case 5: /* Tx Arbiter 2 */
3881 case 9: /* RX2 */
3882 case 14 ... 15: /* TX2 */
3883 case 17: case 19: /* Ram Buffer 2 */
3884 case 22 ... 23: /* Tx Ram Buffer 2 */
3885 case 25: /* Rx MAC Fifo 1 */
3886 case 27: /* Tx MAC Fifo 2 */
3887 case 31: /* GPHY 2 */
3888 case 40 ... 47: /* Pattern Ram 2 */
3889 case 52: case 54: /* TCP Segmentation 2 */
3890 case 112 ... 116: /* GMAC 2 */
3891 if (sky2->hw->ports == 1)
3892 goto reserved;
3893 /* fall through */
3894 case 0: /* Control */
3895 case 2: /* Mac address */
3896 case 4: /* Tx Arbiter 1 */
3897 case 7: /* PCI express reg */
3898 case 8: /* RX1 */
3899 case 12 ... 13: /* TX1 */
3900 case 16: case 18:/* Rx Ram Buffer 1 */
3901 case 20 ... 21: /* Tx Ram Buffer 1 */
3902 case 24: /* Rx MAC Fifo 1 */
3903 case 26: /* Tx MAC Fifo 1 */
3904 case 28 ... 29: /* Descriptor and status unit */
3905 case 30: /* GPHY 1*/
3906 case 32 ... 39: /* Pattern Ram 1 */
3907 case 48: case 50: /* TCP Segmentation 1 */
3908 case 56 ... 60: /* PCI space */
3909 case 80 ... 84: /* GMAC 1 */
3910 memcpy_fromio(p, io, 128);
3911 break;
3912 default:
3913reserved:
3914 memset(p, 0, 128);
3915 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003916
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003917 p += 128;
3918 io += 128;
3919 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003920}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003921
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003922/* In order to do Jumbo packets on these chips, need to turn off the
3923 * transmit store/forward. Therefore checksum offload won't work.
3924 */
3925static int no_tx_offload(struct net_device *dev)
3926{
3927 const struct sky2_port *sky2 = netdev_priv(dev);
3928 const struct sky2_hw *hw = sky2->hw;
3929
Stephen Hemminger69161612007-06-04 17:23:26 -07003930 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003931}
3932
3933static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3934{
3935 if (data && no_tx_offload(dev))
3936 return -EINVAL;
3937
3938 return ethtool_op_set_tx_csum(dev, data);
3939}
3940
3941
3942static int sky2_set_tso(struct net_device *dev, u32 data)
3943{
3944 if (data && no_tx_offload(dev))
3945 return -EINVAL;
3946
3947 return ethtool_op_set_tso(dev, data);
3948}
3949
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003950static int sky2_get_eeprom_len(struct net_device *dev)
3951{
3952 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003953 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003954 u16 reg2;
3955
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003956 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003957 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3958}
3959
Stephen Hemminger14132352008-08-27 20:46:26 -07003960static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003961{
Stephen Hemminger14132352008-08-27 20:46:26 -07003962 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003963
Stephen Hemminger14132352008-08-27 20:46:26 -07003964 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
3965 /* Can take up to 10.6 ms for write */
3966 if (time_after(jiffies, start + HZ/4)) {
3967 dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
3968 return -ETIMEDOUT;
3969 }
3970 mdelay(1);
3971 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003972
Stephen Hemminger14132352008-08-27 20:46:26 -07003973 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003974}
3975
Stephen Hemminger14132352008-08-27 20:46:26 -07003976static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
3977 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003978{
Stephen Hemminger14132352008-08-27 20:46:26 -07003979 int rc = 0;
3980
3981 while (length > 0) {
3982 u32 val;
3983
3984 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3985 rc = sky2_vpd_wait(hw, cap, 0);
3986 if (rc)
3987 break;
3988
3989 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3990
3991 memcpy(data, &val, min(sizeof(val), length));
3992 offset += sizeof(u32);
3993 data += sizeof(u32);
3994 length -= sizeof(u32);
3995 }
3996
3997 return rc;
3998}
3999
4000static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4001 u16 offset, unsigned int length)
4002{
4003 unsigned int i;
4004 int rc = 0;
4005
4006 for (i = 0; i < length; i += sizeof(u32)) {
4007 u32 val = *(u32 *)(data + i);
4008
4009 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4010 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4011
4012 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4013 if (rc)
4014 break;
4015 }
4016 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004017}
4018
4019static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4020 u8 *data)
4021{
4022 struct sky2_port *sky2 = netdev_priv(dev);
4023 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004024
4025 if (!cap)
4026 return -EINVAL;
4027
4028 eeprom->magic = SKY2_EEPROM_MAGIC;
4029
Stephen Hemminger14132352008-08-27 20:46:26 -07004030 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004031}
4032
4033static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4034 u8 *data)
4035{
4036 struct sky2_port *sky2 = netdev_priv(dev);
4037 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004038
4039 if (!cap)
4040 return -EINVAL;
4041
4042 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4043 return -EINVAL;
4044
Stephen Hemminger14132352008-08-27 20:46:26 -07004045 /* Partial writes not supported */
4046 if ((eeprom->offset & 3) || (eeprom->len & 3))
4047 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004048
Stephen Hemminger14132352008-08-27 20:46:26 -07004049 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004050}
4051
4052
Jeff Garzik7282d492006-09-13 14:30:00 -04004053static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004054 .get_settings = sky2_get_settings,
4055 .set_settings = sky2_set_settings,
4056 .get_drvinfo = sky2_get_drvinfo,
4057 .get_wol = sky2_get_wol,
4058 .set_wol = sky2_set_wol,
4059 .get_msglevel = sky2_get_msglevel,
4060 .set_msglevel = sky2_set_msglevel,
4061 .nway_reset = sky2_nway_reset,
4062 .get_regs_len = sky2_get_regs_len,
4063 .get_regs = sky2_get_regs,
4064 .get_link = ethtool_op_get_link,
4065 .get_eeprom_len = sky2_get_eeprom_len,
4066 .get_eeprom = sky2_get_eeprom,
4067 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004068 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004069 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004070 .set_tso = sky2_set_tso,
4071 .get_rx_csum = sky2_get_rx_csum,
4072 .set_rx_csum = sky2_set_rx_csum,
4073 .get_strings = sky2_get_strings,
4074 .get_coalesce = sky2_get_coalesce,
4075 .set_coalesce = sky2_set_coalesce,
4076 .get_ringparam = sky2_get_ringparam,
4077 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004078 .get_pauseparam = sky2_get_pauseparam,
4079 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004080 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004081 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004082 .get_ethtool_stats = sky2_get_ethtool_stats,
4083};
4084
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004085#ifdef CONFIG_SKY2_DEBUG
4086
4087static struct dentry *sky2_debug;
4088
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004089
4090/*
4091 * Read and parse the first part of Vital Product Data
4092 */
4093#define VPD_SIZE 128
4094#define VPD_MAGIC 0x82
4095
4096static const struct vpd_tag {
4097 char tag[2];
4098 char *label;
4099} vpd_tags[] = {
4100 { "PN", "Part Number" },
4101 { "EC", "Engineering Level" },
4102 { "MN", "Manufacturer" },
4103 { "SN", "Serial Number" },
4104 { "YA", "Asset Tag" },
4105 { "VL", "First Error Log Message" },
4106 { "VF", "Second Error Log Message" },
4107 { "VB", "Boot Agent ROM Configuration" },
4108 { "VE", "EFI UNDI Configuration" },
4109};
4110
4111static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4112{
4113 size_t vpd_size;
4114 loff_t offs;
4115 u8 len;
4116 unsigned char *buf;
4117 u16 reg2;
4118
4119 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4120 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4121
4122 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4123 buf = kmalloc(vpd_size, GFP_KERNEL);
4124 if (!buf) {
4125 seq_puts(seq, "no memory!\n");
4126 return;
4127 }
4128
4129 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4130 seq_puts(seq, "VPD read failed\n");
4131 goto out;
4132 }
4133
4134 if (buf[0] != VPD_MAGIC) {
4135 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4136 goto out;
4137 }
4138 len = buf[1];
4139 if (len == 0 || len > vpd_size - 4) {
4140 seq_printf(seq, "Invalid id length: %d\n", len);
4141 goto out;
4142 }
4143
4144 seq_printf(seq, "%.*s\n", len, buf + 3);
4145 offs = len + 3;
4146
4147 while (offs < vpd_size - 4) {
4148 int i;
4149
4150 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4151 break;
4152 len = buf[offs + 2];
4153 if (offs + len + 3 >= vpd_size)
4154 break;
4155
4156 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4157 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4158 seq_printf(seq, " %s: %.*s\n",
4159 vpd_tags[i].label, len, buf + offs + 3);
4160 break;
4161 }
4162 }
4163 offs += len + 3;
4164 }
4165out:
4166 kfree(buf);
4167}
4168
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004169static int sky2_debug_show(struct seq_file *seq, void *v)
4170{
4171 struct net_device *dev = seq->private;
4172 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004173 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004174 unsigned port = sky2->port;
4175 unsigned idx, last;
4176 int sop;
4177
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004178 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004179
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004180 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004181 sky2_read32(hw, B0_ISRC),
4182 sky2_read32(hw, B0_IMSK),
4183 sky2_read32(hw, B0_Y2_SP_ICR));
4184
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004185 if (!netif_running(dev)) {
4186 seq_printf(seq, "network not running\n");
4187 return 0;
4188 }
4189
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004190 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004191 last = sky2_read16(hw, STAT_PUT_IDX);
4192
4193 if (hw->st_idx == last)
4194 seq_puts(seq, "Status ring (empty)\n");
4195 else {
4196 seq_puts(seq, "Status ring\n");
4197 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
4198 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
4199 const struct sky2_status_le *le = hw->st_le + idx;
4200 seq_printf(seq, "[%d] %#x %d %#x\n",
4201 idx, le->opcode, le->length, le->status);
4202 }
4203 seq_puts(seq, "\n");
4204 }
4205
4206 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4207 sky2->tx_cons, sky2->tx_prod,
4208 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4209 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4210
4211 /* Dump contents of tx ring */
4212 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004213 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4214 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004215 const struct sky2_tx_le *le = sky2->tx_le + idx;
4216 u32 a = le32_to_cpu(le->addr);
4217
4218 if (sop)
4219 seq_printf(seq, "%u:", idx);
4220 sop = 0;
4221
4222 switch(le->opcode & ~HW_OWNER) {
4223 case OP_ADDR64:
4224 seq_printf(seq, " %#x:", a);
4225 break;
4226 case OP_LRGLEN:
4227 seq_printf(seq, " mtu=%d", a);
4228 break;
4229 case OP_VLAN:
4230 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4231 break;
4232 case OP_TCPLISW:
4233 seq_printf(seq, " csum=%#x", a);
4234 break;
4235 case OP_LARGESEND:
4236 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4237 break;
4238 case OP_PACKET:
4239 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4240 break;
4241 case OP_BUFFER:
4242 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4243 break;
4244 default:
4245 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4246 a, le16_to_cpu(le->length));
4247 }
4248
4249 if (le->ctrl & EOP) {
4250 seq_putc(seq, '\n');
4251 sop = 1;
4252 }
4253 }
4254
4255 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4256 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004257 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004258 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4259
David S. Millerd1d08d12008-01-07 20:53:33 -08004260 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004261 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004262 return 0;
4263}
4264
4265static int sky2_debug_open(struct inode *inode, struct file *file)
4266{
4267 return single_open(file, sky2_debug_show, inode->i_private);
4268}
4269
4270static const struct file_operations sky2_debug_fops = {
4271 .owner = THIS_MODULE,
4272 .open = sky2_debug_open,
4273 .read = seq_read,
4274 .llseek = seq_lseek,
4275 .release = single_release,
4276};
4277
4278/*
4279 * Use network device events to create/remove/rename
4280 * debugfs file entries
4281 */
4282static int sky2_device_event(struct notifier_block *unused,
4283 unsigned long event, void *ptr)
4284{
4285 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004286 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004287
Stephen Hemminger1436b302008-11-19 21:59:54 -08004288 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004289 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004290
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004291 switch(event) {
4292 case NETDEV_CHANGENAME:
4293 if (sky2->debugfs) {
4294 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4295 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004296 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004297 break;
4298
4299 case NETDEV_GOING_DOWN:
4300 if (sky2->debugfs) {
4301 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
4302 dev->name);
4303 debugfs_remove(sky2->debugfs);
4304 sky2->debugfs = NULL;
4305 }
4306 break;
4307
4308 case NETDEV_UP:
4309 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4310 sky2_debug, dev,
4311 &sky2_debug_fops);
4312 if (IS_ERR(sky2->debugfs))
4313 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004314 }
4315
4316 return NOTIFY_DONE;
4317}
4318
4319static struct notifier_block sky2_notifier = {
4320 .notifier_call = sky2_device_event,
4321};
4322
4323
4324static __init void sky2_debug_init(void)
4325{
4326 struct dentry *ent;
4327
4328 ent = debugfs_create_dir("sky2", NULL);
4329 if (!ent || IS_ERR(ent))
4330 return;
4331
4332 sky2_debug = ent;
4333 register_netdevice_notifier(&sky2_notifier);
4334}
4335
4336static __exit void sky2_debug_cleanup(void)
4337{
4338 if (sky2_debug) {
4339 unregister_netdevice_notifier(&sky2_notifier);
4340 debugfs_remove(sky2_debug);
4341 sky2_debug = NULL;
4342 }
4343}
4344
4345#else
4346#define sky2_debug_init()
4347#define sky2_debug_cleanup()
4348#endif
4349
Stephen Hemminger1436b302008-11-19 21:59:54 -08004350/* Two copies of network device operations to handle special case of
4351 not allowing netpoll on second port */
4352static const struct net_device_ops sky2_netdev_ops[2] = {
4353 {
4354 .ndo_open = sky2_up,
4355 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004356 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004357 .ndo_do_ioctl = sky2_ioctl,
4358 .ndo_validate_addr = eth_validate_addr,
4359 .ndo_set_mac_address = sky2_set_mac_address,
4360 .ndo_set_multicast_list = sky2_set_multicast,
4361 .ndo_change_mtu = sky2_change_mtu,
4362 .ndo_tx_timeout = sky2_tx_timeout,
4363#ifdef SKY2_VLAN_TAG_USED
4364 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4365#endif
4366#ifdef CONFIG_NET_POLL_CONTROLLER
4367 .ndo_poll_controller = sky2_netpoll,
4368#endif
4369 },
4370 {
4371 .ndo_open = sky2_up,
4372 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004373 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004374 .ndo_do_ioctl = sky2_ioctl,
4375 .ndo_validate_addr = eth_validate_addr,
4376 .ndo_set_mac_address = sky2_set_mac_address,
4377 .ndo_set_multicast_list = sky2_set_multicast,
4378 .ndo_change_mtu = sky2_change_mtu,
4379 .ndo_tx_timeout = sky2_tx_timeout,
4380#ifdef SKY2_VLAN_TAG_USED
4381 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4382#endif
4383 },
4384};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004385
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004386/* Initialize network device */
4387static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004388 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004389 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004390{
4391 struct sky2_port *sky2;
4392 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4393
4394 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004395 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004396 return NULL;
4397 }
4398
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004399 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004400 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004401 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004402 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004403 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004404
4405 sky2 = netdev_priv(dev);
4406 sky2->netdev = dev;
4407 sky2->hw = hw;
4408 sky2->msg_enable = netif_msg_init(debug, default_msg);
4409
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004410 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004411 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4412 if (hw->chip_id != CHIP_ID_YUKON_XL)
4413 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
4414
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004415 sky2->flow_mode = FC_BOTH;
4416
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004417 sky2->duplex = -1;
4418 sky2->speed = -1;
4419 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004420 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004421
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004422 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004423
Stephen Hemminger793b8832005-09-14 16:06:14 -07004424 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004425 sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004426 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004427
4428 hw->dev[port] = dev;
4429
4430 sky2->port = port;
4431
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004432 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004433 if (highmem)
4434 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004435
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004436#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004437 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4438 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4439 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4440 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004441 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004442#endif
4443
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004444 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004445 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004446 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004447
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004448 return dev;
4449}
4450
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004451static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004452{
4453 const struct sky2_port *sky2 = netdev_priv(dev);
4454
4455 if (netif_msg_probe(sky2))
Johannes Berge1749612008-10-27 15:59:26 -07004456 printk(KERN_INFO PFX "%s: addr %pM\n",
4457 dev->name, dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004458}
4459
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004460/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004461static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004462{
4463 struct sky2_hw *hw = dev_id;
4464 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4465
4466 if (status == 0)
4467 return IRQ_NONE;
4468
4469 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004470 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004471 wake_up(&hw->msi_wait);
4472 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4473 }
4474 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4475
4476 return IRQ_HANDLED;
4477}
4478
4479/* Test interrupt path by forcing a a software IRQ */
4480static int __devinit sky2_test_msi(struct sky2_hw *hw)
4481{
4482 struct pci_dev *pdev = hw->pdev;
4483 int err;
4484
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004485 init_waitqueue_head (&hw->msi_wait);
4486
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004487 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4488
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004489 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004490 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004491 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004492 return err;
4493 }
4494
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004495 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004496 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004497
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004498 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004499
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004500 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004501 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004502 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4503 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004504
4505 err = -EOPNOTSUPP;
4506 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4507 }
4508
4509 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004510 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004511
4512 free_irq(pdev->irq, hw);
4513
4514 return err;
4515}
4516
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004517/* This driver supports yukon2 chipset only */
4518static const char *sky2_name(u8 chipid, char *buf, int sz)
4519{
4520 const char *name[] = {
4521 "XL", /* 0xb3 */
4522 "EC Ultra", /* 0xb4 */
4523 "Extreme", /* 0xb5 */
4524 "EC", /* 0xb6 */
4525 "FE", /* 0xb7 */
4526 "FE+", /* 0xb8 */
4527 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004528 "UL 2", /* 0xba */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00004529 "Unknown", /* 0xbb */
4530 "Optima", /* 0xbc */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004531 };
4532
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00004533 if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_OPT)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004534 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4535 else
4536 snprintf(buf, sz, "(chip %#x)", chipid);
4537 return buf;
4538}
4539
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004540static int __devinit sky2_probe(struct pci_dev *pdev,
4541 const struct pci_device_id *ent)
4542{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004543 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004544 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004545 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004546 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004547 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004548
Stephen Hemminger793b8832005-09-14 16:06:14 -07004549 err = pci_enable_device(pdev);
4550 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004551 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004552 goto err_out;
4553 }
4554
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004555 /* Get configuration information
4556 * Note: only regular PCI config access once to test for HW issues
4557 * other PCI access through shared memory for speed and to
4558 * avoid MMCONFIG problems.
4559 */
4560 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4561 if (err) {
4562 dev_err(&pdev->dev, "PCI read config failed\n");
4563 goto err_out;
4564 }
4565
4566 if (~reg == 0) {
4567 dev_err(&pdev->dev, "PCI configuration read error\n");
4568 goto err_out;
4569 }
4570
Stephen Hemminger793b8832005-09-14 16:06:14 -07004571 err = pci_request_regions(pdev, DRV_NAME);
4572 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004573 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004574 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004575 }
4576
4577 pci_set_master(pdev);
4578
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004579 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004580 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004581 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004582 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004583 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004584 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4585 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004586 goto err_out_free_regions;
4587 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004588 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004589 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004590 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004591 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004592 goto err_out_free_regions;
4593 }
4594 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004595
Stephen Hemminger38345072009-02-03 11:27:30 +00004596
4597#ifdef __BIG_ENDIAN
4598 /* The sk98lin vendor driver uses hardware byte swapping but
4599 * this driver uses software swapping.
4600 */
4601 reg &= ~PCI_REV_DESC;
4602 err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
4603 if (err) {
4604 dev_err(&pdev->dev, "PCI write config failed\n");
4605 goto err_out_free_regions;
4606 }
4607#endif
4608
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004609 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004610
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004611 err = -ENOMEM;
Stephen Hemminger66466792009-10-01 07:11:46 +00004612
4613 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
4614 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004615 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004616 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004617 goto err_out_free_regions;
4618 }
4619
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004620 hw->pdev = pdev;
Stephen Hemminger66466792009-10-01 07:11:46 +00004621 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004622
4623 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4624 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004625 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004626 goto err_out_free_hw;
4627 }
4628
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004629 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004630 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004631 if (!hw->st_le)
4632 goto err_out_iounmap;
4633
Stephen Hemmingere3173832007-02-06 10:45:39 -08004634 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004635 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004636 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004637
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004638 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4639 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004640
Stephen Hemmingere3173832007-02-06 10:45:39 -08004641 sky2_reset(hw);
4642
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004643 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004644 if (!dev) {
4645 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004646 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004647 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004648
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004649 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4650 err = sky2_test_msi(hw);
4651 if (err == -EOPNOTSUPP)
4652 pci_disable_msi(pdev);
4653 else if (err)
4654 goto err_out_free_netdev;
4655 }
4656
Stephen Hemminger793b8832005-09-14 16:06:14 -07004657 err = register_netdev(dev);
4658 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004659 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004660 goto err_out_free_netdev;
4661 }
4662
Brandon Philips33cb7d32009-10-29 13:58:07 +00004663 netif_carrier_off(dev);
4664
Stephen Hemminger6de16232007-10-17 13:26:42 -07004665 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4666
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004667 err = request_irq(pdev->irq, sky2_intr,
4668 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemminger66466792009-10-01 07:11:46 +00004669 hw->irq_name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004670 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004671 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004672 goto err_out_unregister;
4673 }
4674 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004675 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004676
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004677 sky2_show_addr(dev);
4678
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004679 if (hw->ports > 1) {
4680 struct net_device *dev1;
4681
Stephen Hemmingerca519272009-09-14 06:22:29 +00004682 err = -ENOMEM;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004683 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerca519272009-09-14 06:22:29 +00004684 if (dev1 && (err = register_netdev(dev1)) == 0)
4685 sky2_show_addr(dev1);
4686 else {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004687 dev_warn(&pdev->dev,
4688 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004689 hw->dev[1] = NULL;
Stephen Hemmingerca519272009-09-14 06:22:29 +00004690 hw->ports = 1;
4691 if (dev1)
4692 free_netdev(dev1);
4693 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004694 }
4695
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004696 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004697 INIT_WORK(&hw->restart_work, sky2_restart);
4698
Stephen Hemminger793b8832005-09-14 16:06:14 -07004699 pci_set_drvdata(pdev, hw);
4700
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004701 return 0;
4702
Stephen Hemminger793b8832005-09-14 16:06:14 -07004703err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004704 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004705 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004706 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004707err_out_free_netdev:
4708 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004709err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004710 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004711 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004712err_out_iounmap:
4713 iounmap(hw->regs);
4714err_out_free_hw:
4715 kfree(hw);
4716err_out_free_regions:
4717 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004718err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004719 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004720err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004721 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004722 return err;
4723}
4724
4725static void __devexit sky2_remove(struct pci_dev *pdev)
4726{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004727 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004728 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004729
Stephen Hemminger793b8832005-09-14 16:06:14 -07004730 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004731 return;
4732
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004733 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004734 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004735
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004736 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004737 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004738
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004739 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004740
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004741 sky2_power_aux(hw);
4742
Stephen Hemminger793b8832005-09-14 16:06:14 -07004743 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004744 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004745
4746 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004747 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004748 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004749 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004750 pci_release_regions(pdev);
4751 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004752
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004753 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004754 free_netdev(hw->dev[i]);
4755
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004756 iounmap(hw->regs);
4757 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004758
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004759 pci_set_drvdata(pdev, NULL);
4760}
4761
4762#ifdef CONFIG_PM
4763static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4764{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004765 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004766 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004767
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004768 if (!hw)
4769 return 0;
4770
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004771 del_timer_sync(&hw->watchdog_timer);
4772 cancel_work_sync(&hw->restart_work);
4773
Stephen Hemminger19720732009-08-14 05:15:16 +00004774 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004775 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004776 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004777 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004778
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004779 sky2_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004780
4781 if (sky2->wol)
4782 sky2_wol_init(sky2);
4783
4784 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004785 }
4786
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004787 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004788 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004789 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004790 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004791
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004792 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004793 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004794 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004795
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004796 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004797}
4798
4799static int sky2_resume(struct pci_dev *pdev)
4800{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004801 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004802 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004803
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004804 if (!hw)
4805 return 0;
4806
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004807 err = pci_set_power_state(pdev, PCI_D0);
4808 if (err)
4809 goto out;
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004810
4811 err = pci_restore_state(pdev);
4812 if (err)
4813 goto out;
4814
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004815 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004816
4817 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004818 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4819 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4820 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004821 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004822
Stephen Hemmingere3173832007-02-06 10:45:39 -08004823 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004824 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004825 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004826
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004827 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004828 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004829 err = sky2_reattach(hw->dev[i]);
4830 if (err)
4831 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004832 }
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004833 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004834
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004835 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004836out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004837 rtnl_unlock();
4838
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004839 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004840 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004841 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004842}
4843#endif
4844
Stephen Hemmingere3173832007-02-06 10:45:39 -08004845static void sky2_shutdown(struct pci_dev *pdev)
4846{
4847 struct sky2_hw *hw = pci_get_drvdata(pdev);
4848 int i, wol = 0;
4849
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004850 if (!hw)
4851 return;
4852
Stephen Hemminger19720732009-08-14 05:15:16 +00004853 rtnl_lock();
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004854 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004855
4856 for (i = 0; i < hw->ports; i++) {
4857 struct net_device *dev = hw->dev[i];
4858 struct sky2_port *sky2 = netdev_priv(dev);
4859
4860 if (sky2->wol) {
4861 wol = 1;
4862 sky2_wol_init(sky2);
4863 }
4864 }
4865
4866 if (wol)
4867 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004868 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004869
4870 pci_enable_wake(pdev, PCI_D3hot, wol);
4871 pci_enable_wake(pdev, PCI_D3cold, wol);
4872
4873 pci_disable_device(pdev);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004874 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004875}
4876
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004877static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004878 .name = DRV_NAME,
4879 .id_table = sky2_id_table,
4880 .probe = sky2_probe,
4881 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004882#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004883 .suspend = sky2_suspend,
4884 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004885#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004886 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004887};
4888
4889static int __init sky2_init_module(void)
4890{
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004891 pr_info(PFX "driver version " DRV_VERSION "\n");
4892
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004893 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004894 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004895}
4896
4897static void __exit sky2_cleanup_module(void)
4898{
4899 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004900 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004901}
4902
4903module_init(sky2_init_module);
4904module_exit(sky2_cleanup_module);
4905
4906MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004907MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004908MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004909MODULE_VERSION(DRV_VERSION);