blob: bdfac53dd9452b473c5d58c494d72275295caf63 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Jesse Barneseb1bfe82014-02-12 12:26:25 -080089static int intel_framebuffer_init(struct drm_device *dev,
90 struct intel_framebuffer *ifb,
91 struct drm_mode_fb_cmd2 *mode_cmd,
92 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020093static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
94static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020095static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070096 struct intel_link_m_n *m_n,
97 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020098static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020099static void haswell_set_pipeconf(struct drm_crtc *crtc);
100static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200101static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200102 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200103static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200104 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200105static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
106static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700107static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
108 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200109static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
110 int num_connectors);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200111static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_range_t;
116
117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int dot_limit;
119 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800120} intel_p2_t;
121
Ma Lingd4906092009-03-18 20:13:27 +0800122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800126};
Jesse Barnes79e53942008-11-07 14:24:08 -0800127
Daniel Vetterd2acd212012-10-20 20:57:43 +0200128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
Chris Wilson021357a2010-09-07 20:54:59 +0100138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
Chris Wilson8b99e682010-10-13 09:59:17 +0100141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100146}
147
Daniel Vetter5d536e22013-07-06 12:52:06 +0200148static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200150 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200151 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
Daniel Vetter5d536e22013-07-06 12:52:06 +0200161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200163 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200164 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
Keith Packarde4b36692009-06-05 19:22:17 -0700174static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200176 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200177 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
Eric Anholt273e27c2011-03-30 13:01:10 -0700186
Keith Packarde4b36692009-06-05 19:22:17 -0700187static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Eric Anholt273e27c2011-03-30 13:01:10 -0700213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800226 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800267 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500270static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500285static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Eric Anholt273e27c2011-03-30 13:01:10 -0700298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340};
341
Eric Anholt273e27c2011-03-30 13:01:10 -0700342/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800367};
368
Ville Syrjälädc730512013-09-24 21:26:30 +0300369static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200377 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300381 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383};
384
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200393 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200401static const intel_limit_t intel_limits_bxt = {
402 /* FIXME: find real dot limits */
403 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530404 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200405 .n = { .min = 1, .max = 1 },
406 .m1 = { .min = 2, .max = 2 },
407 /* FIXME: find real m2 limits */
408 .m2 = { .min = 2 << 22, .max = 255 << 22 },
409 .p1 = { .min = 2, .max = 4 },
410 .p2 = { .p2_slow = 1, .p2_fast = 20 },
411};
412
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200413static bool
414needs_modeset(struct drm_crtc_state *state)
415{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200416 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200417}
418
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300419/**
420 * Returns whether any output on the specified pipe is of the specified type
421 */
Damien Lespiau40935612014-10-29 11:16:59 +0000422bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300423{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300424 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300425 struct intel_encoder *encoder;
426
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300427 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300428 if (encoder->type == type)
429 return true;
430
431 return false;
432}
433
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200434/**
435 * Returns whether any output on the specified pipe will have the specified
436 * type after a staged modeset is complete, i.e., the same as
437 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
438 * encoder->crtc.
439 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200440static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
441 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200442{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200443 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300444 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200445 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200446 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200447 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200448
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300449 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200450 if (connector_state->crtc != crtc_state->base.crtc)
451 continue;
452
453 num_connectors++;
454
455 encoder = to_intel_encoder(connector_state->best_encoder);
456 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200457 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458 }
459
460 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200461
462 return false;
463}
464
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200465static const intel_limit_t *
466intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800467{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200468 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800470
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200471 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100472 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000473 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800474 limit = &intel_limits_ironlake_dual_lvds_100m;
475 else
476 limit = &intel_limits_ironlake_dual_lvds;
477 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000478 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800479 limit = &intel_limits_ironlake_single_lvds_100m;
480 else
481 limit = &intel_limits_ironlake_single_lvds;
482 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200483 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800484 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800485
486 return limit;
487}
488
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200489static const intel_limit_t *
490intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800491{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200492 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800493 const intel_limit_t *limit;
494
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200495 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100496 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700497 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800498 else
Keith Packarde4b36692009-06-05 19:22:17 -0700499 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200500 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
501 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700502 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200503 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700504 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800505 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700506 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800507
508 return limit;
509}
510
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200511static const intel_limit_t *
512intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800513{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200514 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800515 const intel_limit_t *limit;
516
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200517 if (IS_BROXTON(dev))
518 limit = &intel_limits_bxt;
519 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200520 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800521 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200522 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500523 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200524 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500525 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800526 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500527 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300528 } else if (IS_CHERRYVIEW(dev)) {
529 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700530 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300531 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100532 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100534 limit = &intel_limits_i9xx_lvds;
535 else
536 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800537 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700539 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200540 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700541 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200542 else
543 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800544 }
545 return limit;
546}
547
Imre Deakdccbea32015-06-22 23:35:51 +0300548/*
549 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
550 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
551 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
552 * The helpers' return value is the rate of the clock that is fed to the
553 * display engine's pipe which can be the above fast dot clock rate or a
554 * divided-down version of it.
555 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500556/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300557static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800558{
Shaohua Li21778322009-02-23 15:19:16 +0800559 clock->m = clock->m2 + 2;
560 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200561 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300562 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300563 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
564 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300565
566 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800567}
568
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200569static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
570{
571 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
572}
573
Imre Deakdccbea32015-06-22 23:35:51 +0300574static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800575{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200576 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800577 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200578 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300579 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300580 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
581 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300582
583 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584}
585
Imre Deakdccbea32015-06-22 23:35:51 +0300586static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300587{
588 clock->m = clock->m1 * clock->m2;
589 clock->p = clock->p1 * clock->p2;
590 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300591 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300592 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
593 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300594
595 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300596}
597
Imre Deakdccbea32015-06-22 23:35:51 +0300598int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300599{
600 clock->m = clock->m1 * clock->m2;
601 clock->p = clock->p1 * clock->p2;
602 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300603 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300604 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
605 clock->n << 22);
606 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300607
608 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300609}
610
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800611#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800612/**
613 * Returns whether the given set of divisors are valid for a given refclk with
614 * the given connectors.
615 */
616
Chris Wilson1b894b52010-12-14 20:04:54 +0000617static bool intel_PLL_is_valid(struct drm_device *dev,
618 const intel_limit_t *limit,
619 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800620{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300621 if (clock->n < limit->n.min || limit->n.max < clock->n)
622 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800623 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400624 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400626 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800627 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400628 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300629
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200630 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300631 if (clock->m1 <= clock->m2)
632 INTELPllInvalid("m1 <= m2\n");
633
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200634 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300635 if (clock->p < limit->p.min || limit->p.max < clock->p)
636 INTELPllInvalid("p out of range\n");
637 if (clock->m < limit->m.min || limit->m.max < clock->m)
638 INTELPllInvalid("m out of range\n");
639 }
640
Jesse Barnes79e53942008-11-07 14:24:08 -0800641 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400642 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
644 * connector, etc., rather than just a single range.
645 */
646 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400647 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800648
649 return true;
650}
651
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300652static int
653i9xx_select_p2_div(const intel_limit_t *limit,
654 const struct intel_crtc_state *crtc_state,
655 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800656{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300657 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800658
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200659 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800660 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100661 * For LVDS just rely on its current settings for dual-channel.
662 * We haven't figured out how to reliably set up different
663 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100665 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300666 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800667 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300668 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800669 } else {
670 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300671 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300673 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800674 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300675}
676
677static bool
678i9xx_find_best_dpll(const intel_limit_t *limit,
679 struct intel_crtc_state *crtc_state,
680 int target, int refclk, intel_clock_t *match_clock,
681 intel_clock_t *best_clock)
682{
683 struct drm_device *dev = crtc_state->base.crtc->dev;
684 intel_clock_t clock;
685 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800686
Akshay Joshi0206e352011-08-16 15:34:10 -0400687 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800688
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300689 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
690
Zhao Yakui42158662009-11-20 11:24:18 +0800691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
692 clock.m1++) {
693 for (clock.m2 = limit->m2.min;
694 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200695 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800696 break;
697 for (clock.n = limit->n.min;
698 clock.n <= limit->n.max; clock.n++) {
699 for (clock.p1 = limit->p1.min;
700 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 int this_err;
702
Imre Deakdccbea32015-06-22 23:35:51 +0300703 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000704 if (!intel_PLL_is_valid(dev, limit,
705 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800706 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800707 if (match_clock &&
708 clock.p != match_clock->p)
709 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800710
711 this_err = abs(clock.dot - target);
712 if (this_err < err) {
713 *best_clock = clock;
714 err = this_err;
715 }
716 }
717 }
718 }
719 }
720
721 return (err != target);
722}
723
Ma Lingd4906092009-03-18 20:13:27 +0800724static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200725pnv_find_best_dpll(const intel_limit_t *limit,
726 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200727 int target, int refclk, intel_clock_t *match_clock,
728 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200729{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300730 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200731 intel_clock_t clock;
732 int err = target;
733
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200734 memset(best_clock, 0, sizeof(*best_clock));
735
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300736 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
737
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200738 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
739 clock.m1++) {
740 for (clock.m2 = limit->m2.min;
741 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200742 for (clock.n = limit->n.min;
743 clock.n <= limit->n.max; clock.n++) {
744 for (clock.p1 = limit->p1.min;
745 clock.p1 <= limit->p1.max; clock.p1++) {
746 int this_err;
747
Imre Deakdccbea32015-06-22 23:35:51 +0300748 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 if (!intel_PLL_is_valid(dev, limit,
750 &clock))
751 continue;
752 if (match_clock &&
753 clock.p != match_clock->p)
754 continue;
755
756 this_err = abs(clock.dot - target);
757 if (this_err < err) {
758 *best_clock = clock;
759 err = this_err;
760 }
761 }
762 }
763 }
764 }
765
766 return (err != target);
767}
768
Ma Lingd4906092009-03-18 20:13:27 +0800769static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200770g4x_find_best_dpll(const intel_limit_t *limit,
771 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200772 int target, int refclk, intel_clock_t *match_clock,
773 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800774{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300775 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800776 intel_clock_t clock;
777 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400779 /* approximately equals target * 0.00585 */
780 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800781
782 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300783
784 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
785
Ma Lingd4906092009-03-18 20:13:27 +0800786 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200787 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800788 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200789 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800790 for (clock.m1 = limit->m1.max;
791 clock.m1 >= limit->m1.min; clock.m1--) {
792 for (clock.m2 = limit->m2.max;
793 clock.m2 >= limit->m2.min; clock.m2--) {
794 for (clock.p1 = limit->p1.max;
795 clock.p1 >= limit->p1.min; clock.p1--) {
796 int this_err;
797
Imre Deakdccbea32015-06-22 23:35:51 +0300798 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000799 if (!intel_PLL_is_valid(dev, limit,
800 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800801 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000802
803 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800804 if (this_err < err_most) {
805 *best_clock = clock;
806 err_most = this_err;
807 max_n = clock.n;
808 found = true;
809 }
810 }
811 }
812 }
813 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800814 return found;
815}
Ma Lingd4906092009-03-18 20:13:27 +0800816
Imre Deakd5dd62b2015-03-17 11:40:03 +0200817/*
818 * Check if the calculated PLL configuration is more optimal compared to the
819 * best configuration and error found so far. Return the calculated error.
820 */
821static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
822 const intel_clock_t *calculated_clock,
823 const intel_clock_t *best_clock,
824 unsigned int best_error_ppm,
825 unsigned int *error_ppm)
826{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200827 /*
828 * For CHV ignore the error and consider only the P value.
829 * Prefer a bigger P value based on HW requirements.
830 */
831 if (IS_CHERRYVIEW(dev)) {
832 *error_ppm = 0;
833
834 return calculated_clock->p > best_clock->p;
835 }
836
Imre Deak24be4e42015-03-17 11:40:04 +0200837 if (WARN_ON_ONCE(!target_freq))
838 return false;
839
Imre Deakd5dd62b2015-03-17 11:40:03 +0200840 *error_ppm = div_u64(1000000ULL *
841 abs(target_freq - calculated_clock->dot),
842 target_freq);
843 /*
844 * Prefer a better P value over a better (smaller) error if the error
845 * is small. Ensure this preference for future configurations too by
846 * setting the error to 0.
847 */
848 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
849 *error_ppm = 0;
850
851 return true;
852 }
853
854 return *error_ppm + 10 < best_error_ppm;
855}
856
Zhenyu Wang2c072452009-06-05 15:38:42 +0800857static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200858vlv_find_best_dpll(const intel_limit_t *limit,
859 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200860 int target, int refclk, intel_clock_t *match_clock,
861 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700862{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200863 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300864 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300865 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300866 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300867 /* min update 19.2 MHz */
868 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300869 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300871 target *= 5; /* fast clock */
872
873 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700874
875 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300876 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300877 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300878 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300879 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300880 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700881 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300882 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200883 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300884
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300885 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
886 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300887
Imre Deakdccbea32015-06-22 23:35:51 +0300888 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300889
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300890 if (!intel_PLL_is_valid(dev, limit,
891 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300892 continue;
893
Imre Deakd5dd62b2015-03-17 11:40:03 +0200894 if (!vlv_PLL_is_optimal(dev, target,
895 &clock,
896 best_clock,
897 bestppm, &ppm))
898 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300899
Imre Deakd5dd62b2015-03-17 11:40:03 +0200900 *best_clock = clock;
901 bestppm = ppm;
902 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700903 }
904 }
905 }
906 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700907
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300908 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700909}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700910
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300911static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200912chv_find_best_dpll(const intel_limit_t *limit,
913 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300914 int target, int refclk, intel_clock_t *match_clock,
915 intel_clock_t *best_clock)
916{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200917 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300918 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200919 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300920 intel_clock_t clock;
921 uint64_t m2;
922 int found = false;
923
924 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200925 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300926
927 /*
928 * Based on hardware doc, the n always set to 1, and m1 always
929 * set to 2. If requires to support 200Mhz refclk, we need to
930 * revisit this because n may not 1 anymore.
931 */
932 clock.n = 1, clock.m1 = 2;
933 target *= 5; /* fast clock */
934
935 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
936 for (clock.p2 = limit->p2.p2_fast;
937 clock.p2 >= limit->p2.p2_slow;
938 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200939 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300940
941 clock.p = clock.p1 * clock.p2;
942
943 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
944 clock.n) << 22, refclk * clock.m1);
945
946 if (m2 > INT_MAX/clock.m1)
947 continue;
948
949 clock.m2 = m2;
950
Imre Deakdccbea32015-06-22 23:35:51 +0300951 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300952
953 if (!intel_PLL_is_valid(dev, limit, &clock))
954 continue;
955
Imre Deak9ca3ba02015-03-17 11:40:05 +0200956 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
957 best_error_ppm, &error_ppm))
958 continue;
959
960 *best_clock = clock;
961 best_error_ppm = error_ppm;
962 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300963 }
964 }
965
966 return found;
967}
968
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200969bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
970 intel_clock_t *best_clock)
971{
972 int refclk = i9xx_get_refclk(crtc_state, 0);
973
974 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
975 target_clock, refclk, NULL, best_clock);
976}
977
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300978bool intel_crtc_active(struct drm_crtc *crtc)
979{
980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
981
982 /* Be paranoid as we can arrive here with only partial
983 * state retrieved from the hardware during setup.
984 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100985 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300986 * as Haswell has gained clock readout/fastboot support.
987 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000988 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300989 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700990 *
991 * FIXME: The intel_crtc->active here should be switched to
992 * crtc->state->active once we have proper CRTC states wired up
993 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300994 */
Matt Roperc3d1f432015-03-09 10:19:23 -0700995 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200996 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300997}
998
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200999enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1000 enum pipe pipe)
1001{
1002 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1004
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001005 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001006}
1007
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001008static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1009{
1010 struct drm_i915_private *dev_priv = dev->dev_private;
1011 u32 reg = PIPEDSL(pipe);
1012 u32 line1, line2;
1013 u32 line_mask;
1014
1015 if (IS_GEN2(dev))
1016 line_mask = DSL_LINEMASK_GEN2;
1017 else
1018 line_mask = DSL_LINEMASK_GEN3;
1019
1020 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001021 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001022 line2 = I915_READ(reg) & line_mask;
1023
1024 return line1 == line2;
1025}
1026
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027/*
1028 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001029 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001030 *
1031 * After disabling a pipe, we can't wait for vblank in the usual way,
1032 * spinning on the vblank interrupt status bit, since we won't actually
1033 * see an interrupt when the pipe is disabled.
1034 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001035 * On Gen4 and above:
1036 * wait for the pipe register state bit to turn off
1037 *
1038 * Otherwise:
1039 * wait for the display line value to settle (it usually
1040 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001041 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001042 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001043static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001044{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001045 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001046 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001047 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001048 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001049
Keith Packardab7ad7f2010-10-03 00:33:06 -07001050 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001051 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001052
Keith Packardab7ad7f2010-10-03 00:33:06 -07001053 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001054 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1055 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001056 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001057 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001058 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001059 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001060 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001061 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001062}
1063
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001064/*
1065 * ibx_digital_port_connected - is the specified port connected?
1066 * @dev_priv: i915 private structure
1067 * @port: the port to test
1068 *
1069 * Returns true if @port is connected, false otherwise.
1070 */
1071bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1072 struct intel_digital_port *port)
1073{
1074 u32 bit;
1075
Damien Lespiauc36346e2012-12-13 16:09:03 +00001076 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001077 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001078 case PORT_B:
1079 bit = SDE_PORTB_HOTPLUG;
1080 break;
1081 case PORT_C:
1082 bit = SDE_PORTC_HOTPLUG;
1083 break;
1084 case PORT_D:
1085 bit = SDE_PORTD_HOTPLUG;
1086 break;
1087 default:
1088 return true;
1089 }
1090 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001091 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001092 case PORT_B:
1093 bit = SDE_PORTB_HOTPLUG_CPT;
1094 break;
1095 case PORT_C:
1096 bit = SDE_PORTC_HOTPLUG_CPT;
1097 break;
1098 case PORT_D:
1099 bit = SDE_PORTD_HOTPLUG_CPT;
1100 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08001101 case PORT_E:
1102 bit = SDE_PORTE_HOTPLUG_SPT;
1103 break;
Damien Lespiauc36346e2012-12-13 16:09:03 +00001104 default:
1105 return true;
1106 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001107 }
1108
1109 return I915_READ(SDEISR) & bit;
1110}
1111
Jesse Barnesb24e7172011-01-04 15:09:30 -08001112static const char *state_string(bool enabled)
1113{
1114 return enabled ? "on" : "off";
1115}
1116
1117/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001118void assert_pll(struct drm_i915_private *dev_priv,
1119 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120{
1121 int reg;
1122 u32 val;
1123 bool cur_state;
1124
1125 reg = DPLL(pipe);
1126 val = I915_READ(reg);
1127 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001128 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001129 "PLL state assertion failure (expected %s, current %s)\n",
1130 state_string(state), state_string(cur_state));
1131}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001132
Jani Nikula23538ef2013-08-27 15:12:22 +03001133/* XXX: the dsi pll is shared between MIPI DSI ports */
1134static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1135{
1136 u32 val;
1137 bool cur_state;
1138
Ville Syrjäläa5805162015-05-26 20:42:30 +03001139 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001140 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001141 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001142
1143 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001144 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001145 "DSI PLL state assertion failure (expected %s, current %s)\n",
1146 state_string(state), state_string(cur_state));
1147}
1148#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1149#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1150
Daniel Vetter55607e82013-06-16 21:42:39 +02001151struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001152intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001153{
Daniel Vettere2b78262013-06-07 23:10:03 +02001154 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1155
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001156 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001157 return NULL;
1158
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001159 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001160}
1161
Jesse Barnesb24e7172011-01-04 15:09:30 -08001162/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001163void assert_shared_dpll(struct drm_i915_private *dev_priv,
1164 struct intel_shared_dpll *pll,
1165 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001166{
Jesse Barnes040484a2011-01-03 12:14:26 -08001167 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001168 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001169
Chris Wilson92b27b02012-05-20 18:10:50 +01001170 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001171 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001172 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001173
Daniel Vetter53589012013-06-05 13:34:16 +02001174 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001175 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001176 "%s assertion failure (expected %s, current %s)\n",
1177 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001178}
Jesse Barnes040484a2011-01-03 12:14:26 -08001179
1180static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1181 enum pipe pipe, bool state)
1182{
1183 int reg;
1184 u32 val;
1185 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001186 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1187 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001188
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001189 if (HAS_DDI(dev_priv->dev)) {
1190 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001191 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001192 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001193 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001194 } else {
1195 reg = FDI_TX_CTL(pipe);
1196 val = I915_READ(reg);
1197 cur_state = !!(val & FDI_TX_ENABLE);
1198 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001199 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001200 "FDI TX state assertion failure (expected %s, current %s)\n",
1201 state_string(state), state_string(cur_state));
1202}
1203#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1204#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1205
1206static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1207 enum pipe pipe, bool state)
1208{
1209 int reg;
1210 u32 val;
1211 bool cur_state;
1212
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001213 reg = FDI_RX_CTL(pipe);
1214 val = I915_READ(reg);
1215 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001216 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001217 "FDI RX state assertion failure (expected %s, current %s)\n",
1218 state_string(state), state_string(cur_state));
1219}
1220#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1221#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1222
1223static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1224 enum pipe pipe)
1225{
1226 int reg;
1227 u32 val;
1228
1229 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001230 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001231 return;
1232
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001233 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001234 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001235 return;
1236
Jesse Barnes040484a2011-01-03 12:14:26 -08001237 reg = FDI_TX_CTL(pipe);
1238 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001239 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001240}
1241
Daniel Vetter55607e82013-06-16 21:42:39 +02001242void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001244{
1245 int reg;
1246 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001247 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001248
1249 reg = FDI_RX_CTL(pipe);
1250 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001251 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001252 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001253 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1254 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001255}
1256
Daniel Vetterb680c372014-09-19 18:27:27 +02001257void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1258 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001259{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001260 struct drm_device *dev = dev_priv->dev;
1261 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001262 u32 val;
1263 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001264 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001265
Jani Nikulabedd4db2014-08-22 15:04:13 +03001266 if (WARN_ON(HAS_DDI(dev)))
1267 return;
1268
1269 if (HAS_PCH_SPLIT(dev)) {
1270 u32 port_sel;
1271
Jesse Barnesea0760c2011-01-04 15:09:32 -08001272 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001273 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1274
1275 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1276 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1277 panel_pipe = PIPE_B;
1278 /* XXX: else fix for eDP */
1279 } else if (IS_VALLEYVIEW(dev)) {
1280 /* presumably write lock depends on pipe, not port select */
1281 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1282 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001283 } else {
1284 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001285 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1286 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001287 }
1288
1289 val = I915_READ(pp_reg);
1290 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001291 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292 locked = false;
1293
Rob Clarke2c719b2014-12-15 13:56:32 -05001294 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001295 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001296 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001297}
1298
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001299static void assert_cursor(struct drm_i915_private *dev_priv,
1300 enum pipe pipe, bool state)
1301{
1302 struct drm_device *dev = dev_priv->dev;
1303 bool cur_state;
1304
Paulo Zanonid9d82082014-02-27 16:30:56 -03001305 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001306 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001307 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001308 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001309
Rob Clarke2c719b2014-12-15 13:56:32 -05001310 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001311 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1312 pipe_name(pipe), state_string(state), state_string(cur_state));
1313}
1314#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1315#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1316
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001317void assert_pipe(struct drm_i915_private *dev_priv,
1318 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001319{
1320 int reg;
1321 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001322 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001323 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1324 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001325
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001326 /* if we need the pipe quirk it must be always on */
1327 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1328 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001329 state = true;
1330
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001331 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001332 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001333 cur_state = false;
1334 } else {
1335 reg = PIPECONF(cpu_transcoder);
1336 val = I915_READ(reg);
1337 cur_state = !!(val & PIPECONF_ENABLE);
1338 }
1339
Rob Clarke2c719b2014-12-15 13:56:32 -05001340 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001341 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001342 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001343}
1344
Chris Wilson931872f2012-01-16 23:01:13 +00001345static void assert_plane(struct drm_i915_private *dev_priv,
1346 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001347{
1348 int reg;
1349 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001350 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001351
1352 reg = DSPCNTR(plane);
1353 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001354 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001355 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001356 "plane %c assertion failure (expected %s, current %s)\n",
1357 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001358}
1359
Chris Wilson931872f2012-01-16 23:01:13 +00001360#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1361#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1362
Jesse Barnesb24e7172011-01-04 15:09:30 -08001363static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1364 enum pipe pipe)
1365{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001366 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367 int reg, i;
1368 u32 val;
1369 int cur_pipe;
1370
Ville Syrjälä653e1022013-06-04 13:49:05 +03001371 /* Primary planes are fixed to pipes on gen4+ */
1372 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001373 reg = DSPCNTR(pipe);
1374 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001375 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001376 "plane %c assertion failure, should be disabled but not\n",
1377 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001378 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001379 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001380
Jesse Barnesb24e7172011-01-04 15:09:30 -08001381 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001382 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001383 reg = DSPCNTR(i);
1384 val = I915_READ(reg);
1385 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1386 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001387 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001388 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1389 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390 }
1391}
1392
Jesse Barnes19332d72013-03-28 09:55:38 -07001393static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1394 enum pipe pipe)
1395{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001396 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001397 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001398 u32 val;
1399
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001400 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001401 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001402 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001403 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001404 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1405 sprite, pipe_name(pipe));
1406 }
1407 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001408 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001409 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001410 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001411 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001412 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001413 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 }
1415 } else if (INTEL_INFO(dev)->gen >= 7) {
1416 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001417 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001418 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001419 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001420 plane_name(pipe), pipe_name(pipe));
1421 } else if (INTEL_INFO(dev)->gen >= 5) {
1422 reg = DVSCNTR(pipe);
1423 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001424 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001425 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1426 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001427 }
1428}
1429
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001430static void assert_vblank_disabled(struct drm_crtc *crtc)
1431{
Rob Clarke2c719b2014-12-15 13:56:32 -05001432 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001433 drm_crtc_vblank_put(crtc);
1434}
1435
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001436static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001437{
1438 u32 val;
1439 bool enabled;
1440
Rob Clarke2c719b2014-12-15 13:56:32 -05001441 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001442
Jesse Barnes92f25842011-01-04 15:09:34 -08001443 val = I915_READ(PCH_DREF_CONTROL);
1444 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1445 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001447}
1448
Daniel Vetterab9412b2013-05-03 11:49:46 +02001449static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1450 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001451{
1452 int reg;
1453 u32 val;
1454 bool enabled;
1455
Daniel Vetterab9412b2013-05-03 11:49:46 +02001456 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001457 val = I915_READ(reg);
1458 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001459 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001460 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1461 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001462}
1463
Keith Packard4e634382011-08-06 10:39:45 -07001464static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1465 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001466{
1467 if ((val & DP_PORT_EN) == 0)
1468 return false;
1469
1470 if (HAS_PCH_CPT(dev_priv->dev)) {
1471 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1472 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1473 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1474 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001475 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1476 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1477 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001478 } else {
1479 if ((val & DP_PIPE_MASK) != (pipe << 30))
1480 return false;
1481 }
1482 return true;
1483}
1484
Keith Packard1519b992011-08-06 10:35:34 -07001485static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1486 enum pipe pipe, u32 val)
1487{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001488 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001489 return false;
1490
1491 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001492 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001493 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001494 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1495 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1496 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001497 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001498 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001499 return false;
1500 }
1501 return true;
1502}
1503
1504static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1505 enum pipe pipe, u32 val)
1506{
1507 if ((val & LVDS_PORT_EN) == 0)
1508 return false;
1509
1510 if (HAS_PCH_CPT(dev_priv->dev)) {
1511 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1512 return false;
1513 } else {
1514 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1515 return false;
1516 }
1517 return true;
1518}
1519
1520static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1521 enum pipe pipe, u32 val)
1522{
1523 if ((val & ADPA_DAC_ENABLE) == 0)
1524 return false;
1525 if (HAS_PCH_CPT(dev_priv->dev)) {
1526 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1527 return false;
1528 } else {
1529 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1530 return false;
1531 }
1532 return true;
1533}
1534
Jesse Barnes291906f2011-02-02 12:28:03 -08001535static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001536 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001537{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001538 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001539 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001540 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001541 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001542
Rob Clarke2c719b2014-12-15 13:56:32 -05001543 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001544 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001545 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001546}
1547
1548static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1549 enum pipe pipe, int reg)
1550{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001551 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001552 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001553 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001554 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001555
Rob Clarke2c719b2014-12-15 13:56:32 -05001556 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001557 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001558 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001559}
1560
1561static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1562 enum pipe pipe)
1563{
1564 int reg;
1565 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001566
Keith Packardf0575e92011-07-25 22:12:43 -07001567 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1568 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1569 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001570
1571 reg = PCH_ADPA;
1572 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001573 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001574 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001575 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001576
1577 reg = PCH_LVDS;
1578 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001579 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001580 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001581 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001582
Paulo Zanonie2debe92013-02-18 19:00:27 -03001583 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1584 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1585 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001586}
1587
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001588static void intel_init_dpio(struct drm_device *dev)
1589{
1590 struct drm_i915_private *dev_priv = dev->dev_private;
1591
1592 if (!IS_VALLEYVIEW(dev))
1593 return;
1594
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001595 /*
1596 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1597 * CHV x1 PHY (DP/HDMI D)
1598 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1599 */
1600 if (IS_CHERRYVIEW(dev)) {
1601 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1602 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1603 } else {
1604 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1605 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001606}
1607
Ville Syrjäläd288f652014-10-28 13:20:22 +02001608static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001609 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001610{
Daniel Vetter426115c2013-07-11 22:13:42 +02001611 struct drm_device *dev = crtc->base.dev;
1612 struct drm_i915_private *dev_priv = dev->dev_private;
1613 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001614 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615
Daniel Vetter426115c2013-07-11 22:13:42 +02001616 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001617
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001618 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001619 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1620
1621 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001622 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001623 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001624
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 I915_WRITE(reg, dpll);
1626 POSTING_READ(reg);
1627 udelay(150);
1628
1629 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1630 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1631
Ville Syrjäläd288f652014-10-28 13:20:22 +02001632 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001633 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001634
1635 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001636 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001637 POSTING_READ(reg);
1638 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001639 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001640 POSTING_READ(reg);
1641 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001642 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001643 POSTING_READ(reg);
1644 udelay(150); /* wait for warmup */
1645}
1646
Ville Syrjäläd288f652014-10-28 13:20:22 +02001647static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001648 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001649{
1650 struct drm_device *dev = crtc->base.dev;
1651 struct drm_i915_private *dev_priv = dev->dev_private;
1652 int pipe = crtc->pipe;
1653 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001654 u32 tmp;
1655
1656 assert_pipe_disabled(dev_priv, crtc->pipe);
1657
1658 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1659
Ville Syrjäläa5805162015-05-26 20:42:30 +03001660 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001661
1662 /* Enable back the 10bit clock to display controller */
1663 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1664 tmp |= DPIO_DCLKP_EN;
1665 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1666
Ville Syrjälä54433e92015-05-26 20:42:31 +03001667 mutex_unlock(&dev_priv->sb_lock);
1668
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001669 /*
1670 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1671 */
1672 udelay(1);
1673
1674 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001675 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001676
1677 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001678 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001679 DRM_ERROR("PLL %d failed to lock\n", pipe);
1680
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001681 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001682 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001683 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001684}
1685
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001686static int intel_num_dvo_pipes(struct drm_device *dev)
1687{
1688 struct intel_crtc *crtc;
1689 int count = 0;
1690
1691 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001692 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001693 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001694
1695 return count;
1696}
1697
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001698static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001699{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 struct drm_device *dev = crtc->base.dev;
1701 struct drm_i915_private *dev_priv = dev->dev_private;
1702 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001703 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001704
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001705 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001706
1707 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001708 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001709
1710 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001711 if (IS_MOBILE(dev) && !IS_I830(dev))
1712 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001713
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001714 /* Enable DVO 2x clock on both PLLs if necessary */
1715 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1716 /*
1717 * It appears to be important that we don't enable this
1718 * for the current pipe before otherwise configuring the
1719 * PLL. No idea how this should be handled if multiple
1720 * DVO outputs are enabled simultaneosly.
1721 */
1722 dpll |= DPLL_DVO_2X_MODE;
1723 I915_WRITE(DPLL(!crtc->pipe),
1724 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1725 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001726
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001727 I915_WRITE(reg, dpll);
1728
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001729 /* Wait for the clocks to stabilize. */
1730 POSTING_READ(reg);
1731 udelay(150);
1732
1733 if (INTEL_INFO(dev)->gen >= 4) {
1734 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001735 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 } else {
1737 /* The pixel multiplier can only be updated once the
1738 * DPLL is enabled and the clocks are stable.
1739 *
1740 * So write it again.
1741 */
1742 I915_WRITE(reg, dpll);
1743 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001744
1745 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001746 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001747 POSTING_READ(reg);
1748 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001749 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001750 POSTING_READ(reg);
1751 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001752 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001753 POSTING_READ(reg);
1754 udelay(150); /* wait for warmup */
1755}
1756
1757/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001758 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001759 * @dev_priv: i915 private structure
1760 * @pipe: pipe PLL to disable
1761 *
1762 * Disable the PLL for @pipe, making sure the pipe is off first.
1763 *
1764 * Note! This is for pre-ILK only.
1765 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001766static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001767{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001768 struct drm_device *dev = crtc->base.dev;
1769 struct drm_i915_private *dev_priv = dev->dev_private;
1770 enum pipe pipe = crtc->pipe;
1771
1772 /* Disable DVO 2x clock on both PLLs if necessary */
1773 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001774 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001775 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001776 I915_WRITE(DPLL(PIPE_B),
1777 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1778 I915_WRITE(DPLL(PIPE_A),
1779 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1780 }
1781
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001782 /* Don't disable pipe or pipe PLLs if needed */
1783 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1784 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001785 return;
1786
1787 /* Make sure the pipe isn't still relying on us */
1788 assert_pipe_disabled(dev_priv, pipe);
1789
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001790 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001791 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001792}
1793
Jesse Barnesf6071162013-10-01 10:41:38 -07001794static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1795{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001796 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001797
1798 /* Make sure the pipe isn't still relying on us */
1799 assert_pipe_disabled(dev_priv, pipe);
1800
Imre Deake5cbfbf2014-01-09 17:08:16 +02001801 /*
1802 * Leave integrated clock source and reference clock enabled for pipe B.
1803 * The latter is needed for VGA hotplug / manual detection.
1804 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001805 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001806 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001807 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001808 I915_WRITE(DPLL(pipe), val);
1809 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001810
1811}
1812
1813static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1814{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001815 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001816 u32 val;
1817
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001818 /* Make sure the pipe isn't still relying on us */
1819 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001820
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001821 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001822 val = DPLL_SSC_REF_CLK_CHV |
1823 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001824 if (pipe != PIPE_A)
1825 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1826 I915_WRITE(DPLL(pipe), val);
1827 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001828
Ville Syrjäläa5805162015-05-26 20:42:30 +03001829 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001830
1831 /* Disable 10bit clock to display controller */
1832 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1833 val &= ~DPIO_DCLKP_EN;
1834 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1835
Ville Syrjälä61407f62014-05-27 16:32:55 +03001836 /* disable left/right clock distribution */
1837 if (pipe != PIPE_B) {
1838 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1839 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1840 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1841 } else {
1842 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1843 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1844 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1845 }
1846
Ville Syrjäläa5805162015-05-26 20:42:30 +03001847 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001848}
1849
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001850void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001851 struct intel_digital_port *dport,
1852 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001853{
1854 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001855 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001856
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001857 switch (dport->port) {
1858 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001859 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001860 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001861 break;
1862 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001863 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001864 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001865 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001866 break;
1867 case PORT_D:
1868 port_mask = DPLL_PORTD_READY_MASK;
1869 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001870 break;
1871 default:
1872 BUG();
1873 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001874
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001875 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1876 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1877 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001878}
1879
Daniel Vetterb14b1052014-04-24 23:55:13 +02001880static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1881{
1882 struct drm_device *dev = crtc->base.dev;
1883 struct drm_i915_private *dev_priv = dev->dev_private;
1884 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1885
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001886 if (WARN_ON(pll == NULL))
1887 return;
1888
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001889 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001890 if (pll->active == 0) {
1891 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1892 WARN_ON(pll->on);
1893 assert_shared_dpll_disabled(dev_priv, pll);
1894
1895 pll->mode_set(dev_priv, pll);
1896 }
1897}
1898
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001899/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001900 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001901 * @dev_priv: i915 private structure
1902 * @pipe: pipe PLL to enable
1903 *
1904 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1905 * drives the transcoder clock.
1906 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001907static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001908{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001909 struct drm_device *dev = crtc->base.dev;
1910 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001911 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001912
Daniel Vetter87a875b2013-06-05 13:34:19 +02001913 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001914 return;
1915
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001916 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001917 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001918
Damien Lespiau74dd6922014-07-29 18:06:17 +01001919 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001920 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001921 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001922
Daniel Vettercdbd2312013-06-05 13:34:03 +02001923 if (pll->active++) {
1924 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001925 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001926 return;
1927 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001928 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001929
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001930 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1931
Daniel Vetter46edb022013-06-05 13:34:12 +02001932 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001933 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001934 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001935}
1936
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001937static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001938{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001939 struct drm_device *dev = crtc->base.dev;
1940 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001941 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001942
Jesse Barnes92f25842011-01-04 15:09:34 -08001943 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001944 if (INTEL_INFO(dev)->gen < 5)
1945 return;
1946
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001947 if (pll == NULL)
1948 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001949
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001950 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001951 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001952
Daniel Vetter46edb022013-06-05 13:34:12 +02001953 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1954 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001955 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001956
Chris Wilson48da64a2012-05-13 20:16:12 +01001957 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001958 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001959 return;
1960 }
1961
Daniel Vettere9d69442013-06-05 13:34:15 +02001962 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001963 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001964 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001965 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001966
Daniel Vetter46edb022013-06-05 13:34:12 +02001967 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001968 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001969 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001970
1971 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001972}
1973
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001974static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1975 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001976{
Daniel Vetter23670b322012-11-01 09:15:30 +01001977 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001978 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001979 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001980 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001981
1982 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001983 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001984
1985 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001986 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001987 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001988
1989 /* FDI must be feeding us bits for PCH ports */
1990 assert_fdi_tx_enabled(dev_priv, pipe);
1991 assert_fdi_rx_enabled(dev_priv, pipe);
1992
Daniel Vetter23670b322012-11-01 09:15:30 +01001993 if (HAS_PCH_CPT(dev)) {
1994 /* Workaround: Set the timing override bit before enabling the
1995 * pch transcoder. */
1996 reg = TRANS_CHICKEN2(pipe);
1997 val = I915_READ(reg);
1998 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1999 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03002000 }
Daniel Vetter23670b322012-11-01 09:15:30 +01002001
Daniel Vetterab9412b2013-05-03 11:49:46 +02002002 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002003 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002004 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07002005
2006 if (HAS_PCH_IBX(dev_priv->dev)) {
2007 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002008 * Make the BPC in transcoder be consistent with
2009 * that in pipeconf reg. For HDMI we must use 8bpc
2010 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07002011 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002012 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002013 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2014 val |= PIPECONF_8BPC;
2015 else
2016 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002017 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002018
2019 val &= ~TRANS_INTERLACE_MASK;
2020 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002021 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002022 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002023 val |= TRANS_LEGACY_INTERLACED_ILK;
2024 else
2025 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002026 else
2027 val |= TRANS_PROGRESSIVE;
2028
Jesse Barnes040484a2011-01-03 12:14:26 -08002029 I915_WRITE(reg, val | TRANS_ENABLE);
2030 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002031 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002032}
2033
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002034static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002035 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002036{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002037 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002038
2039 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002040 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002041
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002042 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002043 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002044 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002045
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002046 /* Workaround: set timing override bit. */
2047 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002048 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002049 I915_WRITE(_TRANSA_CHICKEN2, val);
2050
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002051 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002052 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002053
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002054 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2055 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002056 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002057 else
2058 val |= TRANS_PROGRESSIVE;
2059
Daniel Vetterab9412b2013-05-03 11:49:46 +02002060 I915_WRITE(LPT_TRANSCONF, val);
2061 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002062 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002063}
2064
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002065static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2066 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002067{
Daniel Vetter23670b322012-11-01 09:15:30 +01002068 struct drm_device *dev = dev_priv->dev;
2069 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002070
2071 /* FDI relies on the transcoder */
2072 assert_fdi_tx_disabled(dev_priv, pipe);
2073 assert_fdi_rx_disabled(dev_priv, pipe);
2074
Jesse Barnes291906f2011-02-02 12:28:03 -08002075 /* Ports must be off as well */
2076 assert_pch_ports_disabled(dev_priv, pipe);
2077
Daniel Vetterab9412b2013-05-03 11:49:46 +02002078 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002079 val = I915_READ(reg);
2080 val &= ~TRANS_ENABLE;
2081 I915_WRITE(reg, val);
2082 /* wait for PCH transcoder off, transcoder state */
2083 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002084 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002085
2086 if (!HAS_PCH_IBX(dev)) {
2087 /* Workaround: Clear the timing override chicken bit again. */
2088 reg = TRANS_CHICKEN2(pipe);
2089 val = I915_READ(reg);
2090 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2091 I915_WRITE(reg, val);
2092 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002093}
2094
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002095static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002096{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002097 u32 val;
2098
Daniel Vetterab9412b2013-05-03 11:49:46 +02002099 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002100 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002101 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002102 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002103 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002104 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002105
2106 /* Workaround: clear timing override bit. */
2107 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002108 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002109 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002110}
2111
2112/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002113 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002114 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002115 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002116 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002118 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002119static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002120{
Paulo Zanoni03722642014-01-17 13:51:09 -02002121 struct drm_device *dev = crtc->base.dev;
2122 struct drm_i915_private *dev_priv = dev->dev_private;
2123 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002124 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2125 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002126 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002127 int reg;
2128 u32 val;
2129
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002130 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2131
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002132 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002133 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002134 assert_sprites_disabled(dev_priv, pipe);
2135
Paulo Zanoni681e5812012-12-06 11:12:38 -02002136 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002137 pch_transcoder = TRANSCODER_A;
2138 else
2139 pch_transcoder = pipe;
2140
Jesse Barnesb24e7172011-01-04 15:09:30 -08002141 /*
2142 * A pipe without a PLL won't actually be able to drive bits from
2143 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2144 * need the check.
2145 */
Imre Deak50360402015-01-16 00:55:16 -08002146 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002147 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002148 assert_dsi_pll_enabled(dev_priv);
2149 else
2150 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002151 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002152 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002153 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002154 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002155 assert_fdi_tx_pll_enabled(dev_priv,
2156 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002157 }
2158 /* FIXME: assert CPU port conditions for SNB+ */
2159 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002161 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002162 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002163 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002164 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2165 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002166 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002167 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002168
2169 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002170 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002171}
2172
2173/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002174 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002175 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002176 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002177 * Disable the pipe of @crtc, making sure that various hardware
2178 * specific requirements are met, if applicable, e.g. plane
2179 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180 *
2181 * Will wait until the pipe has shut down before returning.
2182 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002183static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002184{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002185 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002186 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002187 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188 int reg;
2189 u32 val;
2190
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002191 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2192
Jesse Barnesb24e7172011-01-04 15:09:30 -08002193 /*
2194 * Make sure planes won't keep trying to pump pixels to us,
2195 * or we might hang the display.
2196 */
2197 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002198 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002199 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002200
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002201 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002202 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002203 if ((val & PIPECONF_ENABLE) == 0)
2204 return;
2205
Ville Syrjälä67adc642014-08-15 01:21:57 +03002206 /*
2207 * Double wide has implications for planes
2208 * so best keep it disabled when not needed.
2209 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002210 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002211 val &= ~PIPECONF_DOUBLE_WIDE;
2212
2213 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002214 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2215 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002216 val &= ~PIPECONF_ENABLE;
2217
2218 I915_WRITE(reg, val);
2219 if ((val & PIPECONF_ENABLE) == 0)
2220 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002221}
2222
Chris Wilson693db182013-03-05 14:52:39 +00002223static bool need_vtd_wa(struct drm_device *dev)
2224{
2225#ifdef CONFIG_INTEL_IOMMU
2226 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2227 return true;
2228#endif
2229 return false;
2230}
2231
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002232unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002233intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2234 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002235{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002236 unsigned int tile_height;
2237 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002238
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002239 switch (fb_format_modifier) {
2240 case DRM_FORMAT_MOD_NONE:
2241 tile_height = 1;
2242 break;
2243 case I915_FORMAT_MOD_X_TILED:
2244 tile_height = IS_GEN2(dev) ? 16 : 8;
2245 break;
2246 case I915_FORMAT_MOD_Y_TILED:
2247 tile_height = 32;
2248 break;
2249 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002250 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2251 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002252 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002253 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002254 tile_height = 64;
2255 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002256 case 2:
2257 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002258 tile_height = 32;
2259 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002260 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002261 tile_height = 16;
2262 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002263 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002264 WARN_ONCE(1,
2265 "128-bit pixels are not supported for display!");
2266 tile_height = 16;
2267 break;
2268 }
2269 break;
2270 default:
2271 MISSING_CASE(fb_format_modifier);
2272 tile_height = 1;
2273 break;
2274 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002275
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002276 return tile_height;
2277}
2278
2279unsigned int
2280intel_fb_align_height(struct drm_device *dev, unsigned int height,
2281 uint32_t pixel_format, uint64_t fb_format_modifier)
2282{
2283 return ALIGN(height, intel_tile_height(dev, pixel_format,
2284 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002285}
2286
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002287static int
2288intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2289 const struct drm_plane_state *plane_state)
2290{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002291 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002292 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002293
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002294 *view = i915_ggtt_view_normal;
2295
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002296 if (!plane_state)
2297 return 0;
2298
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002299 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002300 return 0;
2301
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002302 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002303
2304 info->height = fb->height;
2305 info->pixel_format = fb->pixel_format;
2306 info->pitch = fb->pitches[0];
2307 info->fb_modifier = fb->modifier[0];
2308
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002309 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2310 fb->modifier[0]);
2311 tile_pitch = PAGE_SIZE / tile_height;
2312 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2313 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2314 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2315
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002316 return 0;
2317}
2318
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002319static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2320{
2321 if (INTEL_INFO(dev_priv)->gen >= 9)
2322 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002323 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2324 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002325 return 128 * 1024;
2326 else if (INTEL_INFO(dev_priv)->gen >= 4)
2327 return 4 * 1024;
2328 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002329 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002330}
2331
Chris Wilson127bd2a2010-07-23 23:32:05 +01002332int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002333intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2334 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002335 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002336 struct intel_engine_cs *pipelined,
2337 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002338{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002339 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002340 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002341 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002342 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002343 u32 alignment;
2344 int ret;
2345
Matt Roperebcdd392014-07-09 16:22:11 -07002346 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2347
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002348 switch (fb->modifier[0]) {
2349 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002350 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002351 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002352 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002353 if (INTEL_INFO(dev)->gen >= 9)
2354 alignment = 256 * 1024;
2355 else {
2356 /* pin() will align the object as required by fence */
2357 alignment = 0;
2358 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002359 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002360 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002361 case I915_FORMAT_MOD_Yf_TILED:
2362 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2363 "Y tiling bo slipped through, driver bug!\n"))
2364 return -EINVAL;
2365 alignment = 1 * 1024 * 1024;
2366 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002367 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002368 MISSING_CASE(fb->modifier[0]);
2369 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002370 }
2371
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002372 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2373 if (ret)
2374 return ret;
2375
Chris Wilson693db182013-03-05 14:52:39 +00002376 /* Note that the w/a also requires 64 PTE of padding following the
2377 * bo. We currently fill all unused PTE with the shadow page and so
2378 * we should always have valid PTE following the scanout preventing
2379 * the VT-d warning.
2380 */
2381 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2382 alignment = 256 * 1024;
2383
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002384 /*
2385 * Global gtt pte registers are special registers which actually forward
2386 * writes to a chunk of system memory. Which means that there is no risk
2387 * that the register values disappear as soon as we call
2388 * intel_runtime_pm_put(), so it is correct to wrap only the
2389 * pin/unpin/fence and not more.
2390 */
2391 intel_runtime_pm_get(dev_priv);
2392
Chris Wilsonce453d82011-02-21 14:43:56 +00002393 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002394 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002395 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002396 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002397 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002398
2399 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2400 * fence, whereas 965+ only requires a fence if using
2401 * framebuffer compression. For simplicity, we always install
2402 * a fence as the cost is not that onerous.
2403 */
Chris Wilson06d98132012-04-17 15:31:24 +01002404 ret = i915_gem_object_get_fence(obj);
Maarten Lankhorst842315e2015-08-05 12:37:11 +02002405 if (ret == -EDEADLK) {
2406 /*
2407 * -EDEADLK means there are no free fences
2408 * no pending flips.
2409 *
2410 * This is propagated to atomic, but it uses
2411 * -EDEADLK to force a locking recovery, so
2412 * change the returned error to -EBUSY.
2413 */
2414 ret = -EBUSY;
2415 goto err_unpin;
2416 } else if (ret)
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002417 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002418
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002419 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002420
Chris Wilsonce453d82011-02-21 14:43:56 +00002421 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002422 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002423 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002424
2425err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002426 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002427err_interruptible:
2428 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002429 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002430 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002431}
2432
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002433static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2434 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002435{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002436 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002437 struct i915_ggtt_view view;
2438 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002439
Matt Roperebcdd392014-07-09 16:22:11 -07002440 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2441
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002442 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2443 WARN_ONCE(ret, "Couldn't get view from plane state!");
2444
Chris Wilson1690e1e2011-12-14 13:57:08 +01002445 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002446 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002447}
2448
Daniel Vetterc2c75132012-07-05 12:17:30 +02002449/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2450 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002451unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2452 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002453 unsigned int tiling_mode,
2454 unsigned int cpp,
2455 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002456{
Chris Wilsonbc752862013-02-21 20:04:31 +00002457 if (tiling_mode != I915_TILING_NONE) {
2458 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002459
Chris Wilsonbc752862013-02-21 20:04:31 +00002460 tile_rows = *y / 8;
2461 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002462
Chris Wilsonbc752862013-02-21 20:04:31 +00002463 tiles = *x / (512/cpp);
2464 *x %= 512/cpp;
2465
2466 return tile_rows * pitch * 8 + tiles * 4096;
2467 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002468 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002469 unsigned int offset;
2470
2471 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002472 *y = (offset & alignment) / pitch;
2473 *x = ((offset & alignment) - *y * pitch) / cpp;
2474 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002475 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002476}
2477
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002478static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002479{
2480 switch (format) {
2481 case DISPPLANE_8BPP:
2482 return DRM_FORMAT_C8;
2483 case DISPPLANE_BGRX555:
2484 return DRM_FORMAT_XRGB1555;
2485 case DISPPLANE_BGRX565:
2486 return DRM_FORMAT_RGB565;
2487 default:
2488 case DISPPLANE_BGRX888:
2489 return DRM_FORMAT_XRGB8888;
2490 case DISPPLANE_RGBX888:
2491 return DRM_FORMAT_XBGR8888;
2492 case DISPPLANE_BGRX101010:
2493 return DRM_FORMAT_XRGB2101010;
2494 case DISPPLANE_RGBX101010:
2495 return DRM_FORMAT_XBGR2101010;
2496 }
2497}
2498
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002499static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2500{
2501 switch (format) {
2502 case PLANE_CTL_FORMAT_RGB_565:
2503 return DRM_FORMAT_RGB565;
2504 default:
2505 case PLANE_CTL_FORMAT_XRGB_8888:
2506 if (rgb_order) {
2507 if (alpha)
2508 return DRM_FORMAT_ABGR8888;
2509 else
2510 return DRM_FORMAT_XBGR8888;
2511 } else {
2512 if (alpha)
2513 return DRM_FORMAT_ARGB8888;
2514 else
2515 return DRM_FORMAT_XRGB8888;
2516 }
2517 case PLANE_CTL_FORMAT_XRGB_2101010:
2518 if (rgb_order)
2519 return DRM_FORMAT_XBGR2101010;
2520 else
2521 return DRM_FORMAT_XRGB2101010;
2522 }
2523}
2524
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002525static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002526intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2527 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002528{
2529 struct drm_device *dev = crtc->base.dev;
2530 struct drm_i915_gem_object *obj = NULL;
2531 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002532 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002533 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2534 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2535 PAGE_SIZE);
2536
2537 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002538
Chris Wilsonff2652e2014-03-10 08:07:02 +00002539 if (plane_config->size == 0)
2540 return false;
2541
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002542 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2543 base_aligned,
2544 base_aligned,
2545 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002546 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002547 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002548
Damien Lespiau49af4492015-01-20 12:51:44 +00002549 obj->tiling_mode = plane_config->tiling;
2550 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002551 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002552
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002553 mode_cmd.pixel_format = fb->pixel_format;
2554 mode_cmd.width = fb->width;
2555 mode_cmd.height = fb->height;
2556 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002557 mode_cmd.modifier[0] = fb->modifier[0];
2558 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002559
2560 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002561 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002562 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002563 DRM_DEBUG_KMS("intel fb init failed\n");
2564 goto out_unref_obj;
2565 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002566 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002567
Daniel Vetterf6936e22015-03-26 12:17:05 +01002568 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002569 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002570
2571out_unref_obj:
2572 drm_gem_object_unreference(&obj->base);
2573 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574 return false;
2575}
2576
Matt Roperafd65eb2015-02-03 13:10:04 -08002577/* Update plane->state->fb to match plane->fb after driver-internal updates */
2578static void
2579update_state_fb(struct drm_plane *plane)
2580{
2581 if (plane->fb == plane->state->fb)
2582 return;
2583
2584 if (plane->state->fb)
2585 drm_framebuffer_unreference(plane->state->fb);
2586 plane->state->fb = plane->fb;
2587 if (plane->state->fb)
2588 drm_framebuffer_reference(plane->state->fb);
2589}
2590
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002591static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002592intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2593 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002594{
2595 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002596 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002597 struct drm_crtc *c;
2598 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002599 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002600 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002601 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002602 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002603
Damien Lespiau2d140302015-02-05 17:22:18 +00002604 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002605 return;
2606
Daniel Vetterf6936e22015-03-26 12:17:05 +01002607 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002608 fb = &plane_config->fb->base;
2609 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002610 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002611
Damien Lespiau2d140302015-02-05 17:22:18 +00002612 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002613
2614 /*
2615 * Failed to alloc the obj, check to see if we should share
2616 * an fb with another CRTC instead
2617 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002618 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002619 i = to_intel_crtc(c);
2620
2621 if (c == &intel_crtc->base)
2622 continue;
2623
Matt Roper2ff8fde2014-07-08 07:50:07 -07002624 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002625 continue;
2626
Daniel Vetter88595ac2015-03-26 12:42:24 +01002627 fb = c->primary->fb;
2628 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002629 continue;
2630
Daniel Vetter88595ac2015-03-26 12:42:24 +01002631 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002632 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002633 drm_framebuffer_reference(fb);
2634 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002635 }
2636 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002637
2638 return;
2639
2640valid_fb:
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002641 plane_state->src_x = plane_state->src_y = 0;
2642 plane_state->src_w = fb->width << 16;
2643 plane_state->src_h = fb->height << 16;
2644
2645 plane_state->crtc_x = plane_state->src_y = 0;
2646 plane_state->crtc_w = fb->width;
2647 plane_state->crtc_h = fb->height;
2648
Daniel Vetter88595ac2015-03-26 12:42:24 +01002649 obj = intel_fb_obj(fb);
2650 if (obj->tiling_mode != I915_TILING_NONE)
2651 dev_priv->preserve_bios_swizzle = true;
2652
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002653 drm_framebuffer_reference(fb);
2654 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002655 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002656 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002657 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002658}
2659
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002660static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2661 struct drm_framebuffer *fb,
2662 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002663{
2664 struct drm_device *dev = crtc->dev;
2665 struct drm_i915_private *dev_priv = dev->dev_private;
2666 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002667 struct drm_plane *primary = crtc->primary;
2668 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002669 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002670 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002671 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002672 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002673 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302674 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002675
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002676 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002677 I915_WRITE(reg, 0);
2678 if (INTEL_INFO(dev)->gen >= 4)
2679 I915_WRITE(DSPSURF(plane), 0);
2680 else
2681 I915_WRITE(DSPADDR(plane), 0);
2682 POSTING_READ(reg);
2683 return;
2684 }
2685
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002686 obj = intel_fb_obj(fb);
2687 if (WARN_ON(obj == NULL))
2688 return;
2689
2690 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2691
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002692 dspcntr = DISPPLANE_GAMMA_ENABLE;
2693
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002694 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002695
2696 if (INTEL_INFO(dev)->gen < 4) {
2697 if (intel_crtc->pipe == PIPE_B)
2698 dspcntr |= DISPPLANE_SEL_PIPE_B;
2699
2700 /* pipesrc and dspsize control the size that is scaled from,
2701 * which should always be the user's requested size.
2702 */
2703 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002704 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2705 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002706 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002707 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2708 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002709 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2710 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002711 I915_WRITE(PRIMPOS(plane), 0);
2712 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002713 }
2714
Ville Syrjälä57779d02012-10-31 17:50:14 +02002715 switch (fb->pixel_format) {
2716 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002717 dspcntr |= DISPPLANE_8BPP;
2718 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002719 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002720 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002721 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002722 case DRM_FORMAT_RGB565:
2723 dspcntr |= DISPPLANE_BGRX565;
2724 break;
2725 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002726 dspcntr |= DISPPLANE_BGRX888;
2727 break;
2728 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002729 dspcntr |= DISPPLANE_RGBX888;
2730 break;
2731 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002732 dspcntr |= DISPPLANE_BGRX101010;
2733 break;
2734 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002735 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002736 break;
2737 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002738 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002739 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002740
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002741 if (INTEL_INFO(dev)->gen >= 4 &&
2742 obj->tiling_mode != I915_TILING_NONE)
2743 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002744
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002745 if (IS_G4X(dev))
2746 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2747
Ville Syrjäläb98971272014-08-27 16:51:22 +03002748 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002749
Daniel Vetterc2c75132012-07-05 12:17:30 +02002750 if (INTEL_INFO(dev)->gen >= 4) {
2751 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002752 intel_gen4_compute_page_offset(dev_priv,
2753 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002754 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002755 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002756 linear_offset -= intel_crtc->dspaddr_offset;
2757 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002758 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002759 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002760
Matt Roper8e7d6882015-01-21 16:35:41 -08002761 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302762 dspcntr |= DISPPLANE_ROTATE_180;
2763
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002764 x += (intel_crtc->config->pipe_src_w - 1);
2765 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302766
2767 /* Finding the last pixel of the last line of the display
2768 data and adding to linear_offset*/
2769 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002770 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2771 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302772 }
2773
2774 I915_WRITE(reg, dspcntr);
2775
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002776 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002777 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002778 I915_WRITE(DSPSURF(plane),
2779 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002780 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002781 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002782 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002783 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002784 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002785}
2786
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002787static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2788 struct drm_framebuffer *fb,
2789 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002790{
2791 struct drm_device *dev = crtc->dev;
2792 struct drm_i915_private *dev_priv = dev->dev_private;
2793 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002794 struct drm_plane *primary = crtc->primary;
2795 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002796 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002797 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002798 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002799 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002800 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302801 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002802
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002803 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002804 I915_WRITE(reg, 0);
2805 I915_WRITE(DSPSURF(plane), 0);
2806 POSTING_READ(reg);
2807 return;
2808 }
2809
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002810 obj = intel_fb_obj(fb);
2811 if (WARN_ON(obj == NULL))
2812 return;
2813
2814 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2815
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002816 dspcntr = DISPPLANE_GAMMA_ENABLE;
2817
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002818 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002819
2820 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2821 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2822
Ville Syrjälä57779d02012-10-31 17:50:14 +02002823 switch (fb->pixel_format) {
2824 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002825 dspcntr |= DISPPLANE_8BPP;
2826 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002827 case DRM_FORMAT_RGB565:
2828 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002829 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002830 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002831 dspcntr |= DISPPLANE_BGRX888;
2832 break;
2833 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002834 dspcntr |= DISPPLANE_RGBX888;
2835 break;
2836 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002837 dspcntr |= DISPPLANE_BGRX101010;
2838 break;
2839 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002840 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002841 break;
2842 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002843 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002844 }
2845
2846 if (obj->tiling_mode != I915_TILING_NONE)
2847 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002848
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002849 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002850 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002851
Ville Syrjäläb98971272014-08-27 16:51:22 +03002852 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002853 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002854 intel_gen4_compute_page_offset(dev_priv,
2855 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002856 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002857 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002858 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002859 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302860 dspcntr |= DISPPLANE_ROTATE_180;
2861
2862 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002863 x += (intel_crtc->config->pipe_src_w - 1);
2864 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302865
2866 /* Finding the last pixel of the last line of the display
2867 data and adding to linear_offset*/
2868 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002869 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2870 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302871 }
2872 }
2873
2874 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002875
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002876 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002877 I915_WRITE(DSPSURF(plane),
2878 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002879 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002880 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2881 } else {
2882 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2883 I915_WRITE(DSPLINOFF(plane), linear_offset);
2884 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002885 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002886}
2887
Damien Lespiaub3218032015-02-27 11:15:18 +00002888u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2889 uint32_t pixel_format)
2890{
2891 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2892
2893 /*
2894 * The stride is either expressed as a multiple of 64 bytes
2895 * chunks for linear buffers or in number of tiles for tiled
2896 * buffers.
2897 */
2898 switch (fb_modifier) {
2899 case DRM_FORMAT_MOD_NONE:
2900 return 64;
2901 case I915_FORMAT_MOD_X_TILED:
2902 if (INTEL_INFO(dev)->gen == 2)
2903 return 128;
2904 return 512;
2905 case I915_FORMAT_MOD_Y_TILED:
2906 /* No need to check for old gens and Y tiling since this is
2907 * about the display engine and those will be blocked before
2908 * we get here.
2909 */
2910 return 128;
2911 case I915_FORMAT_MOD_Yf_TILED:
2912 if (bits_per_pixel == 8)
2913 return 64;
2914 else
2915 return 128;
2916 default:
2917 MISSING_CASE(fb_modifier);
2918 return 64;
2919 }
2920}
2921
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002922unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2923 struct drm_i915_gem_object *obj)
2924{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002925 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002926
2927 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002928 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002929
2930 return i915_gem_obj_ggtt_offset_view(obj, view);
2931}
2932
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002933static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2934{
2935 struct drm_device *dev = intel_crtc->base.dev;
2936 struct drm_i915_private *dev_priv = dev->dev_private;
2937
2938 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2939 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2940 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
2941 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2942 intel_crtc->base.base.id, intel_crtc->pipe, id);
2943}
2944
Chandra Kondurua1b22782015-04-07 15:28:45 -07002945/*
2946 * This function detaches (aka. unbinds) unused scalers in hardware
2947 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002948static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002949{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002950 struct intel_crtc_scaler_state *scaler_state;
2951 int i;
2952
Chandra Kondurua1b22782015-04-07 15:28:45 -07002953 scaler_state = &intel_crtc->config->scaler_state;
2954
2955 /* loop through and disable scalers that aren't in use */
2956 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002957 if (!scaler_state->scalers[i].in_use)
2958 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002959 }
2960}
2961
Chandra Konduru6156a452015-04-27 13:48:39 -07002962u32 skl_plane_ctl_format(uint32_t pixel_format)
2963{
Chandra Konduru6156a452015-04-27 13:48:39 -07002964 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002965 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002966 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002967 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002968 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002969 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002970 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002971 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002972 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002973 /*
2974 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2975 * to be already pre-multiplied. We need to add a knob (or a different
2976 * DRM_FORMAT) for user-space to configure that.
2977 */
2978 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002979 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002980 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002982 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002984 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002985 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002986 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002987 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002991 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002993 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002995 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002997 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002998 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002999
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003000 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003001}
3002
3003u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3004{
Chandra Konduru6156a452015-04-27 13:48:39 -07003005 switch (fb_modifier) {
3006 case DRM_FORMAT_MOD_NONE:
3007 break;
3008 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003009 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003010 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003011 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003013 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003014 default:
3015 MISSING_CASE(fb_modifier);
3016 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003017
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003018 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019}
3020
3021u32 skl_plane_ctl_rotation(unsigned int rotation)
3022{
Chandra Konduru6156a452015-04-27 13:48:39 -07003023 switch (rotation) {
3024 case BIT(DRM_ROTATE_0):
3025 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303026 /*
3027 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3028 * while i915 HW rotation is clockwise, thats why this swapping.
3029 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003030 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303031 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003032 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003033 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003034 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303035 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003036 default:
3037 MISSING_CASE(rotation);
3038 }
3039
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003040 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003041}
3042
Damien Lespiau70d21f02013-07-03 21:06:04 +01003043static void skylake_update_primary_plane(struct drm_crtc *crtc,
3044 struct drm_framebuffer *fb,
3045 int x, int y)
3046{
3047 struct drm_device *dev = crtc->dev;
3048 struct drm_i915_private *dev_priv = dev->dev_private;
3049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003050 struct drm_plane *plane = crtc->primary;
3051 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003052 struct drm_i915_gem_object *obj;
3053 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303054 u32 plane_ctl, stride_div, stride;
3055 u32 tile_height, plane_offset, plane_size;
3056 unsigned int rotation;
3057 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003058 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003059 struct intel_crtc_state *crtc_state = intel_crtc->config;
3060 struct intel_plane_state *plane_state;
3061 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3062 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3063 int scaler_id = -1;
3064
Chandra Konduru6156a452015-04-27 13:48:39 -07003065 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003066
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003067 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003068 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3069 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3070 POSTING_READ(PLANE_CTL(pipe, 0));
3071 return;
3072 }
3073
3074 plane_ctl = PLANE_CTL_ENABLE |
3075 PLANE_CTL_PIPE_GAMMA_ENABLE |
3076 PLANE_CTL_PIPE_CSC_ENABLE;
3077
Chandra Konduru6156a452015-04-27 13:48:39 -07003078 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3079 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003080 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303081
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303082 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003083 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003084
Damien Lespiaub3218032015-02-27 11:15:18 +00003085 obj = intel_fb_obj(fb);
3086 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3087 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303088 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3089
Chandra Konduru6156a452015-04-27 13:48:39 -07003090 /*
3091 * FIXME: intel_plane_state->src, dst aren't set when transitional
3092 * update_plane helpers are called from legacy paths.
3093 * Once full atomic crtc is available, below check can be avoided.
3094 */
3095 if (drm_rect_width(&plane_state->src)) {
3096 scaler_id = plane_state->scaler_id;
3097 src_x = plane_state->src.x1 >> 16;
3098 src_y = plane_state->src.y1 >> 16;
3099 src_w = drm_rect_width(&plane_state->src) >> 16;
3100 src_h = drm_rect_height(&plane_state->src) >> 16;
3101 dst_x = plane_state->dst.x1;
3102 dst_y = plane_state->dst.y1;
3103 dst_w = drm_rect_width(&plane_state->dst);
3104 dst_h = drm_rect_height(&plane_state->dst);
3105
3106 WARN_ON(x != src_x || y != src_y);
3107 } else {
3108 src_w = intel_crtc->config->pipe_src_w;
3109 src_h = intel_crtc->config->pipe_src_h;
3110 }
3111
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303112 if (intel_rotation_90_or_270(rotation)) {
3113 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003114 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303115 fb->modifier[0]);
3116 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003117 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303118 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003119 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303120 } else {
3121 stride = fb->pitches[0] / stride_div;
3122 x_offset = x;
3123 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003124 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303125 }
3126 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003127
Damien Lespiau70d21f02013-07-03 21:06:04 +01003128 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303129 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3130 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3131 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003132
3133 if (scaler_id >= 0) {
3134 uint32_t ps_ctrl = 0;
3135
3136 WARN_ON(!dst_w || !dst_h);
3137 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3138 crtc_state->scaler_state.scalers[scaler_id].mode;
3139 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3140 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3141 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3142 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3143 I915_WRITE(PLANE_POS(pipe, 0), 0);
3144 } else {
3145 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3146 }
3147
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003148 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003149
3150 POSTING_READ(PLANE_SURF(pipe, 0));
3151}
3152
Jesse Barnes17638cd2011-06-24 12:19:23 -07003153/* Assume fb object is pinned & idle & fenced and just update base pointers */
3154static int
3155intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3156 int x, int y, enum mode_set_atomic state)
3157{
3158 struct drm_device *dev = crtc->dev;
3159 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003160
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003161 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003162 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003163
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003164 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3165
3166 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003167}
3168
Ville Syrjälä75147472014-11-24 18:28:11 +02003169static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003170{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003171 struct drm_crtc *crtc;
3172
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003173 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3175 enum plane plane = intel_crtc->plane;
3176
3177 intel_prepare_page_flip(dev, plane);
3178 intel_finish_page_flip_plane(dev, plane);
3179 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003180}
3181
3182static void intel_update_primary_planes(struct drm_device *dev)
3183{
3184 struct drm_i915_private *dev_priv = dev->dev_private;
3185 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003186
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003187 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3189
Rob Clark51fd3712013-11-19 12:10:12 -05003190 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003191 /*
3192 * FIXME: Once we have proper support for primary planes (and
3193 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003194 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003195 */
Matt Roperf4510a22014-04-01 15:22:40 -07003196 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003197 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003198 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003199 crtc->x,
3200 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003201 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003202 }
3203}
3204
Ville Syrjälä75147472014-11-24 18:28:11 +02003205void intel_prepare_reset(struct drm_device *dev)
3206{
3207 /* no reset support for gen2 */
3208 if (IS_GEN2(dev))
3209 return;
3210
3211 /* reset doesn't touch the display */
3212 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3213 return;
3214
3215 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003216 /*
3217 * Disabling the crtcs gracefully seems nicer. Also the
3218 * g33 docs say we should at least disable all the planes.
3219 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003220 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003221}
3222
3223void intel_finish_reset(struct drm_device *dev)
3224{
3225 struct drm_i915_private *dev_priv = to_i915(dev);
3226
3227 /*
3228 * Flips in the rings will be nuked by the reset,
3229 * so complete all pending flips so that user space
3230 * will get its events and not get stuck.
3231 */
3232 intel_complete_page_flips(dev);
3233
3234 /* no reset support for gen2 */
3235 if (IS_GEN2(dev))
3236 return;
3237
3238 /* reset doesn't touch the display */
3239 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3240 /*
3241 * Flips in the rings have been nuked by the reset,
3242 * so update the base address of all primary
3243 * planes to the the last fb to make sure we're
3244 * showing the correct fb after a reset.
3245 */
3246 intel_update_primary_planes(dev);
3247 return;
3248 }
3249
3250 /*
3251 * The display has been reset as well,
3252 * so need a full re-initialization.
3253 */
3254 intel_runtime_pm_disable_interrupts(dev_priv);
3255 intel_runtime_pm_enable_interrupts(dev_priv);
3256
3257 intel_modeset_init_hw(dev);
3258
3259 spin_lock_irq(&dev_priv->irq_lock);
3260 if (dev_priv->display.hpd_irq_setup)
3261 dev_priv->display.hpd_irq_setup(dev);
3262 spin_unlock_irq(&dev_priv->irq_lock);
3263
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003264 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003265
3266 intel_hpd_init(dev_priv);
3267
3268 drm_modeset_unlock_all(dev);
3269}
3270
Chris Wilson2e2f3512015-04-27 13:41:14 +01003271static void
Chris Wilson14667a42012-04-03 17:58:35 +01003272intel_finish_fb(struct drm_framebuffer *old_fb)
3273{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003274 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003275 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003276 bool was_interruptible = dev_priv->mm.interruptible;
3277 int ret;
3278
Chris Wilson14667a42012-04-03 17:58:35 +01003279 /* Big Hammer, we also need to ensure that any pending
3280 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3281 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003282 * framebuffer. Note that we rely on userspace rendering
3283 * into the buffer attached to the pipe they are waiting
3284 * on. If not, userspace generates a GPU hang with IPEHR
3285 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003286 *
3287 * This should only fail upon a hung GPU, in which case we
3288 * can safely continue.
3289 */
3290 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003291 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003292 dev_priv->mm.interruptible = was_interruptible;
3293
Chris Wilson2e2f3512015-04-27 13:41:14 +01003294 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003295}
3296
Chris Wilson7d5e3792014-03-04 13:15:08 +00003297static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3298{
3299 struct drm_device *dev = crtc->dev;
3300 struct drm_i915_private *dev_priv = dev->dev_private;
3301 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003302 bool pending;
3303
3304 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3305 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3306 return false;
3307
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003308 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003309 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003310 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003311
3312 return pending;
3313}
3314
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003315static void intel_update_pipe_size(struct intel_crtc *crtc)
3316{
3317 struct drm_device *dev = crtc->base.dev;
3318 struct drm_i915_private *dev_priv = dev->dev_private;
3319 const struct drm_display_mode *adjusted_mode;
3320
3321 if (!i915.fastboot)
3322 return;
3323
3324 /*
3325 * Update pipe size and adjust fitter if needed: the reason for this is
3326 * that in compute_mode_changes we check the native mode (not the pfit
3327 * mode) to see if we can flip rather than do a full mode set. In the
3328 * fastboot case, we'll flip, but if we don't update the pipesrc and
3329 * pfit state, we'll end up with a big fb scanned out into the wrong
3330 * sized surface.
3331 *
3332 * To fix this properly, we need to hoist the checks up into
3333 * compute_mode_changes (or above), check the actual pfit state and
3334 * whether the platform allows pfit disable with pipe active, and only
3335 * then update the pipesrc and pfit state, even on the flip path.
3336 */
3337
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003338 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003339
3340 I915_WRITE(PIPESRC(crtc->pipe),
3341 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3342 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003343 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003344 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3345 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003346 I915_WRITE(PF_CTL(crtc->pipe), 0);
3347 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3348 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3349 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003350 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3351 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003352}
3353
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003354static void intel_fdi_normal_train(struct drm_crtc *crtc)
3355{
3356 struct drm_device *dev = crtc->dev;
3357 struct drm_i915_private *dev_priv = dev->dev_private;
3358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3359 int pipe = intel_crtc->pipe;
3360 u32 reg, temp;
3361
3362 /* enable normal train */
3363 reg = FDI_TX_CTL(pipe);
3364 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003365 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003366 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3367 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003368 } else {
3369 temp &= ~FDI_LINK_TRAIN_NONE;
3370 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003371 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003372 I915_WRITE(reg, temp);
3373
3374 reg = FDI_RX_CTL(pipe);
3375 temp = I915_READ(reg);
3376 if (HAS_PCH_CPT(dev)) {
3377 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3378 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3379 } else {
3380 temp &= ~FDI_LINK_TRAIN_NONE;
3381 temp |= FDI_LINK_TRAIN_NONE;
3382 }
3383 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3384
3385 /* wait one idle pattern time */
3386 POSTING_READ(reg);
3387 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003388
3389 /* IVB wants error correction enabled */
3390 if (IS_IVYBRIDGE(dev))
3391 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3392 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003393}
3394
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003395/* The FDI link training functions for ILK/Ibexpeak. */
3396static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3397{
3398 struct drm_device *dev = crtc->dev;
3399 struct drm_i915_private *dev_priv = dev->dev_private;
3400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3401 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003403
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003404 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003405 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003406
Adam Jacksone1a44742010-06-25 15:32:14 -04003407 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3408 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003409 reg = FDI_RX_IMR(pipe);
3410 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003411 temp &= ~FDI_RX_SYMBOL_LOCK;
3412 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003413 I915_WRITE(reg, temp);
3414 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003415 udelay(150);
3416
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003417 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003418 reg = FDI_TX_CTL(pipe);
3419 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003420 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003421 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003422 temp &= ~FDI_LINK_TRAIN_NONE;
3423 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003424 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003425
Chris Wilson5eddb702010-09-11 13:48:45 +01003426 reg = FDI_RX_CTL(pipe);
3427 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 temp &= ~FDI_LINK_TRAIN_NONE;
3429 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003430 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3431
3432 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003433 udelay(150);
3434
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003435 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003436 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3437 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3438 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003439
Chris Wilson5eddb702010-09-11 13:48:45 +01003440 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003441 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003442 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3444
3445 if ((temp & FDI_RX_BIT_LOCK)) {
3446 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003447 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448 break;
3449 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003450 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003451 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003452 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003453
3454 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003455 reg = FDI_TX_CTL(pipe);
3456 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003457 temp &= ~FDI_LINK_TRAIN_NONE;
3458 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003459 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003460
Chris Wilson5eddb702010-09-11 13:48:45 +01003461 reg = FDI_RX_CTL(pipe);
3462 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003463 temp &= ~FDI_LINK_TRAIN_NONE;
3464 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 I915_WRITE(reg, temp);
3466
3467 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468 udelay(150);
3469
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003471 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003472 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003473 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3474
3475 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003476 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003477 DRM_DEBUG_KMS("FDI train 2 done.\n");
3478 break;
3479 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003480 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003481 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003482 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003483
3484 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003485
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003486}
3487
Akshay Joshi0206e352011-08-16 15:34:10 -04003488static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003489 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3490 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3491 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3492 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3493};
3494
3495/* The FDI link training functions for SNB/Cougarpoint. */
3496static void gen6_fdi_link_train(struct drm_crtc *crtc)
3497{
3498 struct drm_device *dev = crtc->dev;
3499 struct drm_i915_private *dev_priv = dev->dev_private;
3500 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3501 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003502 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003503
Adam Jacksone1a44742010-06-25 15:32:14 -04003504 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3505 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003506 reg = FDI_RX_IMR(pipe);
3507 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003508 temp &= ~FDI_RX_SYMBOL_LOCK;
3509 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003510 I915_WRITE(reg, temp);
3511
3512 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003513 udelay(150);
3514
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003515 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003516 reg = FDI_TX_CTL(pipe);
3517 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003518 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003519 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003520 temp &= ~FDI_LINK_TRAIN_NONE;
3521 temp |= FDI_LINK_TRAIN_PATTERN_1;
3522 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3523 /* SNB-B */
3524 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003525 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003526
Daniel Vetterd74cf322012-10-26 10:58:13 +02003527 I915_WRITE(FDI_RX_MISC(pipe),
3528 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3529
Chris Wilson5eddb702010-09-11 13:48:45 +01003530 reg = FDI_RX_CTL(pipe);
3531 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003532 if (HAS_PCH_CPT(dev)) {
3533 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3534 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3535 } else {
3536 temp &= ~FDI_LINK_TRAIN_NONE;
3537 temp |= FDI_LINK_TRAIN_PATTERN_1;
3538 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003539 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3540
3541 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003542 udelay(150);
3543
Akshay Joshi0206e352011-08-16 15:34:10 -04003544 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003545 reg = FDI_TX_CTL(pipe);
3546 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003547 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3548 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003549 I915_WRITE(reg, temp);
3550
3551 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003552 udelay(500);
3553
Sean Paulfa37d392012-03-02 12:53:39 -05003554 for (retry = 0; retry < 5; retry++) {
3555 reg = FDI_RX_IIR(pipe);
3556 temp = I915_READ(reg);
3557 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3558 if (temp & FDI_RX_BIT_LOCK) {
3559 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3560 DRM_DEBUG_KMS("FDI train 1 done.\n");
3561 break;
3562 }
3563 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003564 }
Sean Paulfa37d392012-03-02 12:53:39 -05003565 if (retry < 5)
3566 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003567 }
3568 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003569 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003570
3571 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003572 reg = FDI_TX_CTL(pipe);
3573 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003574 temp &= ~FDI_LINK_TRAIN_NONE;
3575 temp |= FDI_LINK_TRAIN_PATTERN_2;
3576 if (IS_GEN6(dev)) {
3577 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3578 /* SNB-B */
3579 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3580 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003581 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003582
Chris Wilson5eddb702010-09-11 13:48:45 +01003583 reg = FDI_RX_CTL(pipe);
3584 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003585 if (HAS_PCH_CPT(dev)) {
3586 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3587 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3588 } else {
3589 temp &= ~FDI_LINK_TRAIN_NONE;
3590 temp |= FDI_LINK_TRAIN_PATTERN_2;
3591 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003592 I915_WRITE(reg, temp);
3593
3594 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003595 udelay(150);
3596
Akshay Joshi0206e352011-08-16 15:34:10 -04003597 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003598 reg = FDI_TX_CTL(pipe);
3599 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003600 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3601 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003602 I915_WRITE(reg, temp);
3603
3604 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003605 udelay(500);
3606
Sean Paulfa37d392012-03-02 12:53:39 -05003607 for (retry = 0; retry < 5; retry++) {
3608 reg = FDI_RX_IIR(pipe);
3609 temp = I915_READ(reg);
3610 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3611 if (temp & FDI_RX_SYMBOL_LOCK) {
3612 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3613 DRM_DEBUG_KMS("FDI train 2 done.\n");
3614 break;
3615 }
3616 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003617 }
Sean Paulfa37d392012-03-02 12:53:39 -05003618 if (retry < 5)
3619 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003620 }
3621 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003622 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003623
3624 DRM_DEBUG_KMS("FDI train done.\n");
3625}
3626
Jesse Barnes357555c2011-04-28 15:09:55 -07003627/* Manual link training for Ivy Bridge A0 parts */
3628static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3629{
3630 struct drm_device *dev = crtc->dev;
3631 struct drm_i915_private *dev_priv = dev->dev_private;
3632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3633 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003634 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003635
3636 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3637 for train result */
3638 reg = FDI_RX_IMR(pipe);
3639 temp = I915_READ(reg);
3640 temp &= ~FDI_RX_SYMBOL_LOCK;
3641 temp &= ~FDI_RX_BIT_LOCK;
3642 I915_WRITE(reg, temp);
3643
3644 POSTING_READ(reg);
3645 udelay(150);
3646
Daniel Vetter01a415f2012-10-27 15:58:40 +02003647 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3648 I915_READ(FDI_RX_IIR(pipe)));
3649
Jesse Barnes139ccd32013-08-19 11:04:55 -07003650 /* Try each vswing and preemphasis setting twice before moving on */
3651 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3652 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003653 reg = FDI_TX_CTL(pipe);
3654 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003655 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3656 temp &= ~FDI_TX_ENABLE;
3657 I915_WRITE(reg, temp);
3658
3659 reg = FDI_RX_CTL(pipe);
3660 temp = I915_READ(reg);
3661 temp &= ~FDI_LINK_TRAIN_AUTO;
3662 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3663 temp &= ~FDI_RX_ENABLE;
3664 I915_WRITE(reg, temp);
3665
3666 /* enable CPU FDI TX and PCH FDI RX */
3667 reg = FDI_TX_CTL(pipe);
3668 temp = I915_READ(reg);
3669 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003670 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003671 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003672 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003673 temp |= snb_b_fdi_train_param[j/2];
3674 temp |= FDI_COMPOSITE_SYNC;
3675 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3676
3677 I915_WRITE(FDI_RX_MISC(pipe),
3678 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3679
3680 reg = FDI_RX_CTL(pipe);
3681 temp = I915_READ(reg);
3682 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3683 temp |= FDI_COMPOSITE_SYNC;
3684 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3685
3686 POSTING_READ(reg);
3687 udelay(1); /* should be 0.5us */
3688
3689 for (i = 0; i < 4; i++) {
3690 reg = FDI_RX_IIR(pipe);
3691 temp = I915_READ(reg);
3692 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3693
3694 if (temp & FDI_RX_BIT_LOCK ||
3695 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3696 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3697 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3698 i);
3699 break;
3700 }
3701 udelay(1); /* should be 0.5us */
3702 }
3703 if (i == 4) {
3704 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3705 continue;
3706 }
3707
3708 /* Train 2 */
3709 reg = FDI_TX_CTL(pipe);
3710 temp = I915_READ(reg);
3711 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3712 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3713 I915_WRITE(reg, temp);
3714
3715 reg = FDI_RX_CTL(pipe);
3716 temp = I915_READ(reg);
3717 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3718 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003719 I915_WRITE(reg, temp);
3720
3721 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003722 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003723
Jesse Barnes139ccd32013-08-19 11:04:55 -07003724 for (i = 0; i < 4; i++) {
3725 reg = FDI_RX_IIR(pipe);
3726 temp = I915_READ(reg);
3727 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003728
Jesse Barnes139ccd32013-08-19 11:04:55 -07003729 if (temp & FDI_RX_SYMBOL_LOCK ||
3730 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3731 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3732 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3733 i);
3734 goto train_done;
3735 }
3736 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003737 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003738 if (i == 4)
3739 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003740 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003741
Jesse Barnes139ccd32013-08-19 11:04:55 -07003742train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003743 DRM_DEBUG_KMS("FDI train done.\n");
3744}
3745
Daniel Vetter88cefb62012-08-12 19:27:14 +02003746static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003747{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003748 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003749 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003750 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003751 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003752
Jesse Barnesc64e3112010-09-10 11:27:03 -07003753
Jesse Barnes0e23b992010-09-10 11:10:00 -07003754 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003755 reg = FDI_RX_CTL(pipe);
3756 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003757 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003758 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003759 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003760 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3761
3762 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003763 udelay(200);
3764
3765 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003766 temp = I915_READ(reg);
3767 I915_WRITE(reg, temp | FDI_PCDCLK);
3768
3769 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003770 udelay(200);
3771
Paulo Zanoni20749732012-11-23 15:30:38 -02003772 /* Enable CPU FDI TX PLL, always on for Ironlake */
3773 reg = FDI_TX_CTL(pipe);
3774 temp = I915_READ(reg);
3775 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3776 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003777
Paulo Zanoni20749732012-11-23 15:30:38 -02003778 POSTING_READ(reg);
3779 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003780 }
3781}
3782
Daniel Vetter88cefb62012-08-12 19:27:14 +02003783static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3784{
3785 struct drm_device *dev = intel_crtc->base.dev;
3786 struct drm_i915_private *dev_priv = dev->dev_private;
3787 int pipe = intel_crtc->pipe;
3788 u32 reg, temp;
3789
3790 /* Switch from PCDclk to Rawclk */
3791 reg = FDI_RX_CTL(pipe);
3792 temp = I915_READ(reg);
3793 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3794
3795 /* Disable CPU FDI TX PLL */
3796 reg = FDI_TX_CTL(pipe);
3797 temp = I915_READ(reg);
3798 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3799
3800 POSTING_READ(reg);
3801 udelay(100);
3802
3803 reg = FDI_RX_CTL(pipe);
3804 temp = I915_READ(reg);
3805 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3806
3807 /* Wait for the clocks to turn off. */
3808 POSTING_READ(reg);
3809 udelay(100);
3810}
3811
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003812static void ironlake_fdi_disable(struct drm_crtc *crtc)
3813{
3814 struct drm_device *dev = crtc->dev;
3815 struct drm_i915_private *dev_priv = dev->dev_private;
3816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3817 int pipe = intel_crtc->pipe;
3818 u32 reg, temp;
3819
3820 /* disable CPU FDI tx and PCH FDI rx */
3821 reg = FDI_TX_CTL(pipe);
3822 temp = I915_READ(reg);
3823 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3824 POSTING_READ(reg);
3825
3826 reg = FDI_RX_CTL(pipe);
3827 temp = I915_READ(reg);
3828 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003829 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003830 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3831
3832 POSTING_READ(reg);
3833 udelay(100);
3834
3835 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003836 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003837 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003838
3839 /* still set train pattern 1 */
3840 reg = FDI_TX_CTL(pipe);
3841 temp = I915_READ(reg);
3842 temp &= ~FDI_LINK_TRAIN_NONE;
3843 temp |= FDI_LINK_TRAIN_PATTERN_1;
3844 I915_WRITE(reg, temp);
3845
3846 reg = FDI_RX_CTL(pipe);
3847 temp = I915_READ(reg);
3848 if (HAS_PCH_CPT(dev)) {
3849 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3850 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3851 } else {
3852 temp &= ~FDI_LINK_TRAIN_NONE;
3853 temp |= FDI_LINK_TRAIN_PATTERN_1;
3854 }
3855 /* BPC in FDI rx is consistent with that in PIPECONF */
3856 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003857 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003858 I915_WRITE(reg, temp);
3859
3860 POSTING_READ(reg);
3861 udelay(100);
3862}
3863
Chris Wilson5dce5b932014-01-20 10:17:36 +00003864bool intel_has_pending_fb_unpin(struct drm_device *dev)
3865{
3866 struct intel_crtc *crtc;
3867
3868 /* Note that we don't need to be called with mode_config.lock here
3869 * as our list of CRTC objects is static for the lifetime of the
3870 * device and so cannot disappear as we iterate. Similarly, we can
3871 * happily treat the predicates as racy, atomic checks as userspace
3872 * cannot claim and pin a new fb without at least acquring the
3873 * struct_mutex and so serialising with us.
3874 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003875 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003876 if (atomic_read(&crtc->unpin_work_count) == 0)
3877 continue;
3878
3879 if (crtc->unpin_work)
3880 intel_wait_for_vblank(dev, crtc->pipe);
3881
3882 return true;
3883 }
3884
3885 return false;
3886}
3887
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003888static void page_flip_completed(struct intel_crtc *intel_crtc)
3889{
3890 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3891 struct intel_unpin_work *work = intel_crtc->unpin_work;
3892
3893 /* ensure that the unpin work is consistent wrt ->pending. */
3894 smp_rmb();
3895 intel_crtc->unpin_work = NULL;
3896
3897 if (work->event)
3898 drm_send_vblank_event(intel_crtc->base.dev,
3899 intel_crtc->pipe,
3900 work->event);
3901
3902 drm_crtc_vblank_put(&intel_crtc->base);
3903
3904 wake_up_all(&dev_priv->pending_flip_queue);
3905 queue_work(dev_priv->wq, &work->work);
3906
3907 trace_i915_flip_complete(intel_crtc->plane,
3908 work->pending_flip_obj);
3909}
3910
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003911void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003912{
Chris Wilson0f911282012-04-17 10:05:38 +01003913 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003914 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003915
Daniel Vetter2c10d572012-12-20 21:24:07 +01003916 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003917 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3918 !intel_crtc_has_pending_flip(crtc),
3919 60*HZ) == 0)) {
3920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003921
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003922 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003923 if (intel_crtc->unpin_work) {
3924 WARN_ONCE(1, "Removing stuck page flip\n");
3925 page_flip_completed(intel_crtc);
3926 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003927 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003928 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003929
Chris Wilson975d5682014-08-20 13:13:34 +01003930 if (crtc->primary->fb) {
3931 mutex_lock(&dev->struct_mutex);
3932 intel_finish_fb(crtc->primary->fb);
3933 mutex_unlock(&dev->struct_mutex);
3934 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003935}
3936
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003937/* Program iCLKIP clock to the desired frequency */
3938static void lpt_program_iclkip(struct drm_crtc *crtc)
3939{
3940 struct drm_device *dev = crtc->dev;
3941 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003942 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003943 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3944 u32 temp;
3945
Ville Syrjäläa5805162015-05-26 20:42:30 +03003946 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003947
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003948 /* It is necessary to ungate the pixclk gate prior to programming
3949 * the divisors, and gate it back when it is done.
3950 */
3951 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3952
3953 /* Disable SSCCTL */
3954 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003955 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3956 SBI_SSCCTL_DISABLE,
3957 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003958
3959 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003960 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003961 auxdiv = 1;
3962 divsel = 0x41;
3963 phaseinc = 0x20;
3964 } else {
3965 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003966 * but the adjusted_mode->crtc_clock in in KHz. To get the
3967 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968 * convert the virtual clock precision to KHz here for higher
3969 * precision.
3970 */
3971 u32 iclk_virtual_root_freq = 172800 * 1000;
3972 u32 iclk_pi_range = 64;
3973 u32 desired_divisor, msb_divisor_value, pi_value;
3974
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003975 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003976 msb_divisor_value = desired_divisor / iclk_pi_range;
3977 pi_value = desired_divisor % iclk_pi_range;
3978
3979 auxdiv = 0;
3980 divsel = msb_divisor_value - 2;
3981 phaseinc = pi_value;
3982 }
3983
3984 /* This should not happen with any sane values */
3985 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3986 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3987 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3988 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3989
3990 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003991 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003992 auxdiv,
3993 divsel,
3994 phasedir,
3995 phaseinc);
3996
3997 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003998 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003999 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4000 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4001 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4002 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4003 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4004 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004005 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004006
4007 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004008 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004009 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4010 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004011 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004012
4013 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004014 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004015 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004016 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004017
4018 /* Wait for initialization time */
4019 udelay(24);
4020
4021 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004022
Ville Syrjäläa5805162015-05-26 20:42:30 +03004023 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004024}
4025
Daniel Vetter275f01b22013-05-03 11:49:47 +02004026static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4027 enum pipe pch_transcoder)
4028{
4029 struct drm_device *dev = crtc->base.dev;
4030 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004031 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004032
4033 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4034 I915_READ(HTOTAL(cpu_transcoder)));
4035 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4036 I915_READ(HBLANK(cpu_transcoder)));
4037 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4038 I915_READ(HSYNC(cpu_transcoder)));
4039
4040 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4041 I915_READ(VTOTAL(cpu_transcoder)));
4042 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4043 I915_READ(VBLANK(cpu_transcoder)));
4044 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4045 I915_READ(VSYNC(cpu_transcoder)));
4046 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4047 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4048}
4049
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004050static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004051{
4052 struct drm_i915_private *dev_priv = dev->dev_private;
4053 uint32_t temp;
4054
4055 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004056 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004057 return;
4058
4059 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4060 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4061
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004062 temp &= ~FDI_BC_BIFURCATION_SELECT;
4063 if (enable)
4064 temp |= FDI_BC_BIFURCATION_SELECT;
4065
4066 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004067 I915_WRITE(SOUTH_CHICKEN1, temp);
4068 POSTING_READ(SOUTH_CHICKEN1);
4069}
4070
4071static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4072{
4073 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004074
4075 switch (intel_crtc->pipe) {
4076 case PIPE_A:
4077 break;
4078 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004079 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004080 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004081 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004082 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004083
4084 break;
4085 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004086 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004087
4088 break;
4089 default:
4090 BUG();
4091 }
4092}
4093
Jesse Barnesf67a5592011-01-05 10:31:48 -08004094/*
4095 * Enable PCH resources required for PCH ports:
4096 * - PCH PLLs
4097 * - FDI training & RX/TX
4098 * - update transcoder timings
4099 * - DP transcoding bits
4100 * - transcoder
4101 */
4102static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004103{
4104 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004105 struct drm_i915_private *dev_priv = dev->dev_private;
4106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4107 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004108 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004109
Daniel Vetterab9412b2013-05-03 11:49:46 +02004110 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004111
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004112 if (IS_IVYBRIDGE(dev))
4113 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4114
Daniel Vettercd986ab2012-10-26 10:58:12 +02004115 /* Write the TU size bits before fdi link training, so that error
4116 * detection works. */
4117 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4118 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4119
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004120 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004121 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004122
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004123 /* We need to program the right clock selection before writing the pixel
4124 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004125 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004126 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004127
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004128 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004129 temp |= TRANS_DPLL_ENABLE(pipe);
4130 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004131 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004132 temp |= sel;
4133 else
4134 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004135 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004136 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004137
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004138 /* XXX: pch pll's can be enabled any time before we enable the PCH
4139 * transcoder, and we actually should do this to not upset any PCH
4140 * transcoder that already use the clock when we share it.
4141 *
4142 * Note that enable_shared_dpll tries to do the right thing, but
4143 * get_shared_dpll unconditionally resets the pll - we need that to have
4144 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004145 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004146
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004147 /* set transcoder timing, panel must allow it */
4148 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004149 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004150
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004151 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004152
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004153 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004154 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004155 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004156 reg = TRANS_DP_CTL(pipe);
4157 temp = I915_READ(reg);
4158 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004159 TRANS_DP_SYNC_MASK |
4160 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004161 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004162 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004163
4164 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004165 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004166 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004167 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004168
4169 switch (intel_trans_dp_port_sel(crtc)) {
4170 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004171 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004172 break;
4173 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004174 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004175 break;
4176 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004177 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004178 break;
4179 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004180 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004181 }
4182
Chris Wilson5eddb702010-09-11 13:48:45 +01004183 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004184 }
4185
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004186 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004187}
4188
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004189static void lpt_pch_enable(struct drm_crtc *crtc)
4190{
4191 struct drm_device *dev = crtc->dev;
4192 struct drm_i915_private *dev_priv = dev->dev_private;
4193 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004194 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004195
Daniel Vetterab9412b2013-05-03 11:49:46 +02004196 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004197
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004198 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004199
Paulo Zanoni0540e482012-10-31 18:12:40 -02004200 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004201 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004202
Paulo Zanoni937bb612012-10-31 18:12:47 -02004203 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004204}
4205
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004206struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4207 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004208{
Daniel Vettere2b78262013-06-07 23:10:03 +02004209 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004210 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004211 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004212 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004213
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004214 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4215
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004216 if (HAS_PCH_IBX(dev_priv->dev)) {
4217 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004218 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004219 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004220
Daniel Vetter46edb022013-06-05 13:34:12 +02004221 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4222 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004223
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004224 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004225
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004226 goto found;
4227 }
4228
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304229 if (IS_BROXTON(dev_priv->dev)) {
4230 /* PLL is attached to port in bxt */
4231 struct intel_encoder *encoder;
4232 struct intel_digital_port *intel_dig_port;
4233
4234 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4235 if (WARN_ON(!encoder))
4236 return NULL;
4237
4238 intel_dig_port = enc_to_dig_port(&encoder->base);
4239 /* 1:1 mapping between ports and PLLs */
4240 i = (enum intel_dpll_id)intel_dig_port->port;
4241 pll = &dev_priv->shared_dplls[i];
4242 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4243 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004244 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304245
4246 goto found;
4247 }
4248
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004249 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4250 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004251
4252 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004253 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004254 continue;
4255
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004256 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004257 &shared_dpll[i].hw_state,
4258 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004259 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004260 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004261 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004262 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004263 goto found;
4264 }
4265 }
4266
4267 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004268 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4269 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004270 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004271 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4272 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004273 goto found;
4274 }
4275 }
4276
4277 return NULL;
4278
4279found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004280 if (shared_dpll[i].crtc_mask == 0)
4281 shared_dpll[i].hw_state =
4282 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004283
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004284 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004285 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4286 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004287
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004288 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004289
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004290 return pll;
4291}
4292
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004293static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004294{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004295 struct drm_i915_private *dev_priv = to_i915(state->dev);
4296 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004297 struct intel_shared_dpll *pll;
4298 enum intel_dpll_id i;
4299
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004300 if (!to_intel_atomic_state(state)->dpll_set)
4301 return;
4302
4303 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004304 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4305 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004306 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004307 }
4308}
4309
Daniel Vettera1520312013-05-03 11:49:50 +02004310static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004311{
4312 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004313 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004314 u32 temp;
4315
4316 temp = I915_READ(dslreg);
4317 udelay(500);
4318 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004319 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004320 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004321 }
4322}
4323
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004324static int
4325skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4326 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4327 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004328{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004329 struct intel_crtc_scaler_state *scaler_state =
4330 &crtc_state->scaler_state;
4331 struct intel_crtc *intel_crtc =
4332 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004333 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004334
4335 need_scaling = intel_rotation_90_or_270(rotation) ?
4336 (src_h != dst_w || src_w != dst_h):
4337 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004338
4339 /*
4340 * if plane is being disabled or scaler is no more required or force detach
4341 * - free scaler binded to this plane/crtc
4342 * - in order to do this, update crtc->scaler_usage
4343 *
4344 * Here scaler state in crtc_state is set free so that
4345 * scaler can be assigned to other user. Actual register
4346 * update to free the scaler is done in plane/panel-fit programming.
4347 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4348 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004349 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004350 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004351 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004352 scaler_state->scalers[*scaler_id].in_use = 0;
4353
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004354 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4355 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4356 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004357 scaler_state->scaler_users);
4358 *scaler_id = -1;
4359 }
4360 return 0;
4361 }
4362
4363 /* range checks */
4364 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4365 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4366
4367 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4368 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004369 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004370 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004371 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004372 return -EINVAL;
4373 }
4374
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004375 /* mark this plane as a scaler user in crtc_state */
4376 scaler_state->scaler_users |= (1 << scaler_user);
4377 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4378 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4379 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4380 scaler_state->scaler_users);
4381
4382 return 0;
4383}
4384
4385/**
4386 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4387 *
4388 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004389 *
4390 * Return
4391 * 0 - scaler_usage updated successfully
4392 * error - requested scaling cannot be supported or other error condition
4393 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004394int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004395{
4396 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4397 struct drm_display_mode *adjusted_mode =
4398 &state->base.adjusted_mode;
4399
4400 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4401 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4402
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004403 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004404 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4405 state->pipe_src_w, state->pipe_src_h,
Imre Deak8c6cda22015-06-23 20:40:27 +03004406 adjusted_mode->hdisplay, adjusted_mode->vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004407}
4408
4409/**
4410 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4411 *
4412 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004413 * @plane_state: atomic plane state to update
4414 *
4415 * Return
4416 * 0 - scaler_usage updated successfully
4417 * error - requested scaling cannot be supported or other error condition
4418 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004419static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4420 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004421{
4422
4423 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004424 struct intel_plane *intel_plane =
4425 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004426 struct drm_framebuffer *fb = plane_state->base.fb;
4427 int ret;
4428
4429 bool force_detach = !fb || !plane_state->visible;
4430
4431 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4432 intel_plane->base.base.id, intel_crtc->pipe,
4433 drm_plane_index(&intel_plane->base));
4434
4435 ret = skl_update_scaler(crtc_state, force_detach,
4436 drm_plane_index(&intel_plane->base),
4437 &plane_state->scaler_id,
4438 plane_state->base.rotation,
4439 drm_rect_width(&plane_state->src) >> 16,
4440 drm_rect_height(&plane_state->src) >> 16,
4441 drm_rect_width(&plane_state->dst),
4442 drm_rect_height(&plane_state->dst));
4443
4444 if (ret || plane_state->scaler_id < 0)
4445 return ret;
4446
Chandra Kondurua1b22782015-04-07 15:28:45 -07004447 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004448 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004449 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004450 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004451 return -EINVAL;
4452 }
4453
4454 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004455 switch (fb->pixel_format) {
4456 case DRM_FORMAT_RGB565:
4457 case DRM_FORMAT_XBGR8888:
4458 case DRM_FORMAT_XRGB8888:
4459 case DRM_FORMAT_ABGR8888:
4460 case DRM_FORMAT_ARGB8888:
4461 case DRM_FORMAT_XRGB2101010:
4462 case DRM_FORMAT_XBGR2101010:
4463 case DRM_FORMAT_YUYV:
4464 case DRM_FORMAT_YVYU:
4465 case DRM_FORMAT_UYVY:
4466 case DRM_FORMAT_VYUY:
4467 break;
4468 default:
4469 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4470 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4471 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004472 }
4473
Chandra Kondurua1b22782015-04-07 15:28:45 -07004474 return 0;
4475}
4476
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004477static void skylake_scaler_disable(struct intel_crtc *crtc)
4478{
4479 int i;
4480
4481 for (i = 0; i < crtc->num_scalers; i++)
4482 skl_detach_scaler(crtc, i);
4483}
4484
4485static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004486{
4487 struct drm_device *dev = crtc->base.dev;
4488 struct drm_i915_private *dev_priv = dev->dev_private;
4489 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004490 struct intel_crtc_scaler_state *scaler_state =
4491 &crtc->config->scaler_state;
4492
4493 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4494
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004495 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004496 int id;
4497
4498 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4499 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4500 return;
4501 }
4502
4503 id = scaler_state->scaler_id;
4504 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4505 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4506 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4507 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4508
4509 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004510 }
4511}
4512
Jesse Barnesb074cec2013-04-25 12:55:02 -07004513static void ironlake_pfit_enable(struct intel_crtc *crtc)
4514{
4515 struct drm_device *dev = crtc->base.dev;
4516 struct drm_i915_private *dev_priv = dev->dev_private;
4517 int pipe = crtc->pipe;
4518
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004519 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004520 /* Force use of hard-coded filter coefficients
4521 * as some pre-programmed values are broken,
4522 * e.g. x201.
4523 */
4524 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4525 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4526 PF_PIPE_SEL_IVB(pipe));
4527 else
4528 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004529 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4530 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004531 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004532}
4533
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004534void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004535{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004536 struct drm_device *dev = crtc->base.dev;
4537 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004538
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004539 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004540 return;
4541
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004542 /* We can only enable IPS after we enable a plane and wait for a vblank */
4543 intel_wait_for_vblank(dev, crtc->pipe);
4544
Paulo Zanonid77e4532013-09-24 13:52:55 -03004545 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004546 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004547 mutex_lock(&dev_priv->rps.hw_lock);
4548 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4549 mutex_unlock(&dev_priv->rps.hw_lock);
4550 /* Quoting Art Runyan: "its not safe to expect any particular
4551 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004552 * mailbox." Moreover, the mailbox may return a bogus state,
4553 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004554 */
4555 } else {
4556 I915_WRITE(IPS_CTL, IPS_ENABLE);
4557 /* The bit only becomes 1 in the next vblank, so this wait here
4558 * is essentially intel_wait_for_vblank. If we don't have this
4559 * and don't wait for vblanks until the end of crtc_enable, then
4560 * the HW state readout code will complain that the expected
4561 * IPS_CTL value is not the one we read. */
4562 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4563 DRM_ERROR("Timed out waiting for IPS enable\n");
4564 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004565}
4566
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004567void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004568{
4569 struct drm_device *dev = crtc->base.dev;
4570 struct drm_i915_private *dev_priv = dev->dev_private;
4571
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004572 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004573 return;
4574
4575 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004576 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004577 mutex_lock(&dev_priv->rps.hw_lock);
4578 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4579 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004580 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4581 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4582 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004583 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004584 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004585 POSTING_READ(IPS_CTL);
4586 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004587
4588 /* We need to wait for a vblank before we can disable the plane. */
4589 intel_wait_for_vblank(dev, crtc->pipe);
4590}
4591
4592/** Loads the palette/gamma unit for the CRTC with the prepared values */
4593static void intel_crtc_load_lut(struct drm_crtc *crtc)
4594{
4595 struct drm_device *dev = crtc->dev;
4596 struct drm_i915_private *dev_priv = dev->dev_private;
4597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4598 enum pipe pipe = intel_crtc->pipe;
4599 int palreg = PALETTE(pipe);
4600 int i;
4601 bool reenable_ips = false;
4602
4603 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004604 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004605 return;
4606
Imre Deak50360402015-01-16 00:55:16 -08004607 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004608 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004609 assert_dsi_pll_enabled(dev_priv);
4610 else
4611 assert_pll_enabled(dev_priv, pipe);
4612 }
4613
4614 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304615 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004616 palreg = LGC_PALETTE(pipe);
4617
4618 /* Workaround : Do not read or write the pipe palette/gamma data while
4619 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4620 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004621 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004622 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4623 GAMMA_MODE_MODE_SPLIT)) {
4624 hsw_disable_ips(intel_crtc);
4625 reenable_ips = true;
4626 }
4627
4628 for (i = 0; i < 256; i++) {
4629 I915_WRITE(palreg + 4 * i,
4630 (intel_crtc->lut_r[i] << 16) |
4631 (intel_crtc->lut_g[i] << 8) |
4632 intel_crtc->lut_b[i]);
4633 }
4634
4635 if (reenable_ips)
4636 hsw_enable_ips(intel_crtc);
4637}
4638
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004639static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004640{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004641 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004642 struct drm_device *dev = intel_crtc->base.dev;
4643 struct drm_i915_private *dev_priv = dev->dev_private;
4644
4645 mutex_lock(&dev->struct_mutex);
4646 dev_priv->mm.interruptible = false;
4647 (void) intel_overlay_switch_off(intel_crtc->overlay);
4648 dev_priv->mm.interruptible = true;
4649 mutex_unlock(&dev->struct_mutex);
4650 }
4651
4652 /* Let userspace switch the overlay on again. In most cases userspace
4653 * has to recompute where to put it anyway.
4654 */
4655}
4656
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004657/**
4658 * intel_post_enable_primary - Perform operations after enabling primary plane
4659 * @crtc: the CRTC whose primary plane was just enabled
4660 *
4661 * Performs potentially sleeping operations that must be done after the primary
4662 * plane is enabled, such as updating FBC and IPS. Note that this may be
4663 * called due to an explicit primary plane update, or due to an implicit
4664 * re-enable that is caused when a sprite plane is updated to no longer
4665 * completely hide the primary plane.
4666 */
4667static void
4668intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004669{
4670 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004671 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4673 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004674
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004675 /*
4676 * BDW signals flip done immediately if the plane
4677 * is disabled, even if the plane enable is already
4678 * armed to occur at the next vblank :(
4679 */
4680 if (IS_BROADWELL(dev))
4681 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004682
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004683 /*
4684 * FIXME IPS should be fine as long as one plane is
4685 * enabled, but in practice it seems to have problems
4686 * when going from primary only to sprite only and vice
4687 * versa.
4688 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004689 hsw_enable_ips(intel_crtc);
4690
Daniel Vetterf99d7062014-06-19 16:01:59 +02004691 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004692 * Gen2 reports pipe underruns whenever all planes are disabled.
4693 * So don't enable underrun reporting before at least some planes
4694 * are enabled.
4695 * FIXME: Need to fix the logic to work when we turn off all planes
4696 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004697 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004698 if (IS_GEN2(dev))
4699 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4700
4701 /* Underruns don't raise interrupts, so check manually. */
4702 if (HAS_GMCH_DISPLAY(dev))
4703 i9xx_check_fifo_underruns(dev_priv);
4704}
4705
4706/**
4707 * intel_pre_disable_primary - Perform operations before disabling primary plane
4708 * @crtc: the CRTC whose primary plane is to be disabled
4709 *
4710 * Performs potentially sleeping operations that must be done before the
4711 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4712 * be called due to an explicit primary plane update, or due to an implicit
4713 * disable that is caused when a sprite plane completely hides the primary
4714 * plane.
4715 */
4716static void
4717intel_pre_disable_primary(struct drm_crtc *crtc)
4718{
4719 struct drm_device *dev = crtc->dev;
4720 struct drm_i915_private *dev_priv = dev->dev_private;
4721 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4722 int pipe = intel_crtc->pipe;
4723
4724 /*
4725 * Gen2 reports pipe underruns whenever all planes are disabled.
4726 * So diasble underrun reporting before all the planes get disabled.
4727 * FIXME: Need to fix the logic to work when we turn off all planes
4728 * but leave the pipe running.
4729 */
4730 if (IS_GEN2(dev))
4731 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4732
4733 /*
4734 * Vblank time updates from the shadow to live plane control register
4735 * are blocked if the memory self-refresh mode is active at that
4736 * moment. So to make sure the plane gets truly disabled, disable
4737 * first the self-refresh mode. The self-refresh enable bit in turn
4738 * will be checked/applied by the HW only at the next frame start
4739 * event which is after the vblank start event, so we need to have a
4740 * wait-for-vblank between disabling the plane and the pipe.
4741 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004742 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004743 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004744 dev_priv->wm.vlv.cxsr = false;
4745 intel_wait_for_vblank(dev, pipe);
4746 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004747
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004748 /*
4749 * FIXME IPS should be fine as long as one plane is
4750 * enabled, but in practice it seems to have problems
4751 * when going from primary only to sprite only and vice
4752 * versa.
4753 */
4754 hsw_disable_ips(intel_crtc);
4755}
4756
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004757static void intel_post_plane_update(struct intel_crtc *crtc)
4758{
4759 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4760 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004761 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004762 struct drm_plane *plane;
4763
4764 if (atomic->wait_vblank)
4765 intel_wait_for_vblank(dev, crtc->pipe);
4766
4767 intel_frontbuffer_flip(dev, atomic->fb_bits);
4768
Ville Syrjälä852eb002015-06-24 22:00:07 +03004769 if (atomic->disable_cxsr)
4770 crtc->wm.cxsr_allowed = true;
4771
Ville Syrjäläf015c552015-06-24 22:00:02 +03004772 if (crtc->atomic.update_wm_post)
4773 intel_update_watermarks(&crtc->base);
4774
Paulo Zanonic80ac852015-07-02 19:25:13 -03004775 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004776 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004777
4778 if (atomic->post_enable_primary)
4779 intel_post_enable_primary(&crtc->base);
4780
4781 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4782 intel_update_sprite_watermarks(plane, &crtc->base,
4783 0, 0, 0, false, false);
4784
4785 memset(atomic, 0, sizeof(*atomic));
4786}
4787
4788static void intel_pre_plane_update(struct intel_crtc *crtc)
4789{
4790 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004791 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004792 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4793 struct drm_plane *p;
4794
4795 /* Track fb's for any planes being disabled */
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004796 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4797 struct intel_plane *plane = to_intel_plane(p);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004798
4799 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03004800 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4801 plane->frontbuffer_bit);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004802 mutex_unlock(&dev->struct_mutex);
4803 }
4804
4805 if (atomic->wait_for_flips)
4806 intel_crtc_wait_for_pending_flips(&crtc->base);
4807
Paulo Zanonic80ac852015-07-02 19:25:13 -03004808 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004809 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004810
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004811 if (crtc->atomic.disable_ips)
4812 hsw_disable_ips(crtc);
4813
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004814 if (atomic->pre_disable_primary)
4815 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004816
4817 if (atomic->disable_cxsr) {
4818 crtc->wm.cxsr_allowed = false;
4819 intel_set_memory_cxsr(dev_priv, false);
4820 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004821}
4822
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004823static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004824{
4825 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004827 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004828 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004829
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004830 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004831
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004832 drm_for_each_plane_mask(p, dev, plane_mask)
4833 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004834
Daniel Vetterf99d7062014-06-19 16:01:59 +02004835 /*
4836 * FIXME: Once we grow proper nuclear flip support out of this we need
4837 * to compute the mask of flip planes precisely. For the time being
4838 * consider this a flip to a NULL plane.
4839 */
4840 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004841}
4842
Jesse Barnesf67a5592011-01-05 10:31:48 -08004843static void ironlake_crtc_enable(struct drm_crtc *crtc)
4844{
4845 struct drm_device *dev = crtc->dev;
4846 struct drm_i915_private *dev_priv = dev->dev_private;
4847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004848 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004849 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004850
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004851 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004852 return;
4853
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004854 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004855 intel_prepare_shared_dpll(intel_crtc);
4856
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004857 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304858 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004859
4860 intel_set_pipe_timings(intel_crtc);
4861
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004862 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004863 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004864 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004865 }
4866
4867 ironlake_set_pipeconf(crtc);
4868
Jesse Barnesf67a5592011-01-05 10:31:48 -08004869 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004870
Daniel Vettera72e4c92014-09-30 10:56:47 +02004871 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4872 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004873
Daniel Vetterf6736a12013-06-05 13:34:30 +02004874 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004875 if (encoder->pre_enable)
4876 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004877
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004878 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004879 /* Note: FDI PLL enabling _must_ be done before we enable the
4880 * cpu pipes, hence this is separate from all the other fdi/pch
4881 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004882 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004883 } else {
4884 assert_fdi_tx_disabled(dev_priv, pipe);
4885 assert_fdi_rx_disabled(dev_priv, pipe);
4886 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004887
Jesse Barnesb074cec2013-04-25 12:55:02 -07004888 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004889
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004890 /*
4891 * On ILK+ LUT must be loaded before the pipe is running but with
4892 * clocks enabled
4893 */
4894 intel_crtc_load_lut(crtc);
4895
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004896 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004897 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004898
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004899 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004900 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004901
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004902 assert_vblank_disabled(crtc);
4903 drm_crtc_vblank_on(crtc);
4904
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004905 for_each_encoder_on_crtc(dev, crtc, encoder)
4906 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004907
4908 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004909 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004910}
4911
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004912/* IPS only exists on ULT machines and is tied to pipe A. */
4913static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4914{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004915 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004916}
4917
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004918static void haswell_crtc_enable(struct drm_crtc *crtc)
4919{
4920 struct drm_device *dev = crtc->dev;
4921 struct drm_i915_private *dev_priv = dev->dev_private;
4922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4923 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004924 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4925 struct intel_crtc_state *pipe_config =
4926 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004927
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004928 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004929 return;
4930
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004931 if (intel_crtc_to_shared_dpll(intel_crtc))
4932 intel_enable_shared_dpll(intel_crtc);
4933
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004934 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304935 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004936
4937 intel_set_pipe_timings(intel_crtc);
4938
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004939 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4940 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4941 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004942 }
4943
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004944 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004945 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004946 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004947 }
4948
4949 haswell_set_pipeconf(crtc);
4950
4951 intel_set_pipe_csc(crtc);
4952
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004953 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004954
Daniel Vettera72e4c92014-09-30 10:56:47 +02004955 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004956 for_each_encoder_on_crtc(dev, crtc, encoder)
4957 if (encoder->pre_enable)
4958 encoder->pre_enable(encoder);
4959
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004960 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004961 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4962 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004963 dev_priv->display.fdi_link_train(crtc);
4964 }
4965
Paulo Zanoni1f544382012-10-24 11:32:00 -02004966 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004967
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004968 if (INTEL_INFO(dev)->gen == 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004969 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004970 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004971 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004972 else
4973 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004974
4975 /*
4976 * On ILK+ LUT must be loaded before the pipe is running but with
4977 * clocks enabled
4978 */
4979 intel_crtc_load_lut(crtc);
4980
Paulo Zanoni1f544382012-10-24 11:32:00 -02004981 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004982 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004983
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004984 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004985 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004986
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004987 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004988 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004989
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004990 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004991 intel_ddi_set_vc_payload_alloc(crtc, true);
4992
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004993 assert_vblank_disabled(crtc);
4994 drm_crtc_vblank_on(crtc);
4995
Jani Nikula8807e552013-08-30 19:40:32 +03004996 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004997 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004998 intel_opregion_notify_encoder(encoder, true);
4999 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005000
Paulo Zanonie4916942013-09-20 16:21:19 -03005001 /* If we change the relative order between pipe/planes enabling, we need
5002 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005003 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5004 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5005 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5006 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5007 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005008}
5009
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005010static void ironlake_pfit_disable(struct intel_crtc *crtc)
5011{
5012 struct drm_device *dev = crtc->base.dev;
5013 struct drm_i915_private *dev_priv = dev->dev_private;
5014 int pipe = crtc->pipe;
5015
5016 /* To avoid upsetting the power well on haswell only disable the pfit if
5017 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005018 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005019 I915_WRITE(PF_CTL(pipe), 0);
5020 I915_WRITE(PF_WIN_POS(pipe), 0);
5021 I915_WRITE(PF_WIN_SZ(pipe), 0);
5022 }
5023}
5024
Jesse Barnes6be4a602010-09-10 10:26:01 -07005025static void ironlake_crtc_disable(struct drm_crtc *crtc)
5026{
5027 struct drm_device *dev = crtc->dev;
5028 struct drm_i915_private *dev_priv = dev->dev_private;
5029 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005030 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005031 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005032 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005033
Daniel Vetterea9d7582012-07-10 10:42:52 +02005034 for_each_encoder_on_crtc(dev, crtc, encoder)
5035 encoder->disable(encoder);
5036
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005037 drm_crtc_vblank_off(crtc);
5038 assert_vblank_disabled(crtc);
5039
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005040 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005041 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005042
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005043 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005044
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005045 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005046
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005047 if (intel_crtc->config->has_pch_encoder)
5048 ironlake_fdi_disable(crtc);
5049
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005050 for_each_encoder_on_crtc(dev, crtc, encoder)
5051 if (encoder->post_disable)
5052 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005053
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005054 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005055 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005056
Daniel Vetterd925c592013-06-05 13:34:04 +02005057 if (HAS_PCH_CPT(dev)) {
5058 /* disable TRANS_DP_CTL */
5059 reg = TRANS_DP_CTL(pipe);
5060 temp = I915_READ(reg);
5061 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5062 TRANS_DP_PORT_SEL_MASK);
5063 temp |= TRANS_DP_PORT_SEL_NONE;
5064 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005065
Daniel Vetterd925c592013-06-05 13:34:04 +02005066 /* disable DPLL_SEL */
5067 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005068 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005069 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005070 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005071
Daniel Vetterd925c592013-06-05 13:34:04 +02005072 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005073 }
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005074
5075 intel_crtc->active = false;
5076 intel_update_watermarks(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005077}
5078
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005079static void haswell_crtc_disable(struct drm_crtc *crtc)
5080{
5081 struct drm_device *dev = crtc->dev;
5082 struct drm_i915_private *dev_priv = dev->dev_private;
5083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5084 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005085 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005086
Jani Nikula8807e552013-08-30 19:40:32 +03005087 for_each_encoder_on_crtc(dev, crtc, encoder) {
5088 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005089 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005090 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005091
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005092 drm_crtc_vblank_off(crtc);
5093 assert_vblank_disabled(crtc);
5094
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005095 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005096 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5097 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005098 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005099
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005100 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005101 intel_ddi_set_vc_payload_alloc(crtc, false);
5102
Paulo Zanoniad80a812012-10-24 16:06:19 -02005103 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005104
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005105 if (INTEL_INFO(dev)->gen == 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005106 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005107 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005108 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005109 else
5110 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005111
Paulo Zanoni1f544382012-10-24 11:32:00 -02005112 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005113
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005114 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005115 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005116 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005117 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005118
Imre Deak97b040a2014-06-25 22:01:50 +03005119 for_each_encoder_on_crtc(dev, crtc, encoder)
5120 if (encoder->post_disable)
5121 encoder->post_disable(encoder);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005122
5123 intel_crtc->active = false;
5124 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005125}
5126
Jesse Barnes2dd24552013-04-25 12:55:01 -07005127static void i9xx_pfit_enable(struct intel_crtc *crtc)
5128{
5129 struct drm_device *dev = crtc->base.dev;
5130 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005131 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005132
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005133 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005134 return;
5135
Daniel Vetterc0b03412013-05-28 12:05:54 +02005136 /*
5137 * The panel fitter should only be adjusted whilst the pipe is disabled,
5138 * according to register description and PRM.
5139 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005140 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5141 assert_pipe_disabled(dev_priv, crtc->pipe);
5142
Jesse Barnesb074cec2013-04-25 12:55:02 -07005143 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5144 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005145
5146 /* Border color in case we don't scale up to the full screen. Black by
5147 * default, change to something else for debugging. */
5148 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005149}
5150
Dave Airlied05410f2014-06-05 13:22:59 +10005151static enum intel_display_power_domain port_to_power_domain(enum port port)
5152{
5153 switch (port) {
5154 case PORT_A:
5155 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5156 case PORT_B:
5157 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5158 case PORT_C:
5159 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5160 case PORT_D:
5161 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005162 case PORT_E:
5163 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005164 default:
5165 WARN_ON_ONCE(1);
5166 return POWER_DOMAIN_PORT_OTHER;
5167 }
5168}
5169
Imre Deak77d22dc2014-03-05 16:20:52 +02005170#define for_each_power_domain(domain, mask) \
5171 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5172 if ((1 << (domain)) & (mask))
5173
Imre Deak319be8a2014-03-04 19:22:57 +02005174enum intel_display_power_domain
5175intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005176{
Imre Deak319be8a2014-03-04 19:22:57 +02005177 struct drm_device *dev = intel_encoder->base.dev;
5178 struct intel_digital_port *intel_dig_port;
5179
5180 switch (intel_encoder->type) {
5181 case INTEL_OUTPUT_UNKNOWN:
5182 /* Only DDI platforms should ever use this output type */
5183 WARN_ON_ONCE(!HAS_DDI(dev));
5184 case INTEL_OUTPUT_DISPLAYPORT:
5185 case INTEL_OUTPUT_HDMI:
5186 case INTEL_OUTPUT_EDP:
5187 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005188 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005189 case INTEL_OUTPUT_DP_MST:
5190 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5191 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005192 case INTEL_OUTPUT_ANALOG:
5193 return POWER_DOMAIN_PORT_CRT;
5194 case INTEL_OUTPUT_DSI:
5195 return POWER_DOMAIN_PORT_DSI;
5196 default:
5197 return POWER_DOMAIN_PORT_OTHER;
5198 }
5199}
5200
5201static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5202{
5203 struct drm_device *dev = crtc->dev;
5204 struct intel_encoder *intel_encoder;
5205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5206 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005207 unsigned long mask;
5208 enum transcoder transcoder;
5209
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005210 if (!crtc->state->active)
5211 return 0;
5212
Imre Deak77d22dc2014-03-05 16:20:52 +02005213 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5214
5215 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5216 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005217 if (intel_crtc->config->pch_pfit.enabled ||
5218 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005219 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5220
Imre Deak319be8a2014-03-04 19:22:57 +02005221 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5222 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5223
Imre Deak77d22dc2014-03-05 16:20:52 +02005224 return mask;
5225}
5226
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005227static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5228{
5229 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5231 enum intel_display_power_domain domain;
5232 unsigned long domains, new_domains, old_domains;
5233
5234 old_domains = intel_crtc->enabled_power_domains;
5235 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5236
5237 domains = new_domains & ~old_domains;
5238
5239 for_each_power_domain(domain, domains)
5240 intel_display_power_get(dev_priv, domain);
5241
5242 return old_domains & ~new_domains;
5243}
5244
5245static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5246 unsigned long domains)
5247{
5248 enum intel_display_power_domain domain;
5249
5250 for_each_power_domain(domain, domains)
5251 intel_display_power_put(dev_priv, domain);
5252}
5253
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005254static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005255{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005256 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005257 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005258 unsigned long put_domains[I915_MAX_PIPES] = {};
5259 struct drm_crtc_state *crtc_state;
5260 struct drm_crtc *crtc;
5261 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005262
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005263 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5264 if (needs_modeset(crtc->state))
5265 put_domains[to_intel_crtc(crtc)->pipe] =
5266 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005267 }
5268
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005269 if (dev_priv->display.modeset_commit_cdclk) {
5270 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5271
5272 if (cdclk != dev_priv->cdclk_freq &&
5273 !WARN_ON(!state->allow_modeset))
5274 dev_priv->display.modeset_commit_cdclk(state);
5275 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005276
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005277 for (i = 0; i < I915_MAX_PIPES; i++)
5278 if (put_domains[i])
5279 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005280}
5281
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005282static void intel_update_max_cdclk(struct drm_device *dev)
5283{
5284 struct drm_i915_private *dev_priv = dev->dev_private;
5285
5286 if (IS_SKYLAKE(dev)) {
5287 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5288
5289 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5290 dev_priv->max_cdclk_freq = 675000;
5291 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5292 dev_priv->max_cdclk_freq = 540000;
5293 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5294 dev_priv->max_cdclk_freq = 450000;
5295 else
5296 dev_priv->max_cdclk_freq = 337500;
5297 } else if (IS_BROADWELL(dev)) {
5298 /*
5299 * FIXME with extra cooling we can allow
5300 * 540 MHz for ULX and 675 Mhz for ULT.
5301 * How can we know if extra cooling is
5302 * available? PCI ID, VTB, something else?
5303 */
5304 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5305 dev_priv->max_cdclk_freq = 450000;
5306 else if (IS_BDW_ULX(dev))
5307 dev_priv->max_cdclk_freq = 450000;
5308 else if (IS_BDW_ULT(dev))
5309 dev_priv->max_cdclk_freq = 540000;
5310 else
5311 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005312 } else if (IS_CHERRYVIEW(dev)) {
5313 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005314 } else if (IS_VALLEYVIEW(dev)) {
5315 dev_priv->max_cdclk_freq = 400000;
5316 } else {
5317 /* otherwise assume cdclk is fixed */
5318 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5319 }
5320
5321 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5322 dev_priv->max_cdclk_freq);
5323}
5324
5325static void intel_update_cdclk(struct drm_device *dev)
5326{
5327 struct drm_i915_private *dev_priv = dev->dev_private;
5328
5329 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5330 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5331 dev_priv->cdclk_freq);
5332
5333 /*
5334 * Program the gmbus_freq based on the cdclk frequency.
5335 * BSpec erroneously claims we should aim for 4MHz, but
5336 * in fact 1MHz is the correct frequency.
5337 */
5338 if (IS_VALLEYVIEW(dev)) {
5339 /*
5340 * Program the gmbus_freq based on the cdclk frequency.
5341 * BSpec erroneously claims we should aim for 4MHz, but
5342 * in fact 1MHz is the correct frequency.
5343 */
5344 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5345 }
5346
5347 if (dev_priv->max_cdclk_freq == 0)
5348 intel_update_max_cdclk(dev);
5349}
5350
Damien Lespiau70d0c572015-06-04 18:21:29 +01005351static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305352{
5353 struct drm_i915_private *dev_priv = dev->dev_private;
5354 uint32_t divider;
5355 uint32_t ratio;
5356 uint32_t current_freq;
5357 int ret;
5358
5359 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5360 switch (frequency) {
5361 case 144000:
5362 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5363 ratio = BXT_DE_PLL_RATIO(60);
5364 break;
5365 case 288000:
5366 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5367 ratio = BXT_DE_PLL_RATIO(60);
5368 break;
5369 case 384000:
5370 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5371 ratio = BXT_DE_PLL_RATIO(60);
5372 break;
5373 case 576000:
5374 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5375 ratio = BXT_DE_PLL_RATIO(60);
5376 break;
5377 case 624000:
5378 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5379 ratio = BXT_DE_PLL_RATIO(65);
5380 break;
5381 case 19200:
5382 /*
5383 * Bypass frequency with DE PLL disabled. Init ratio, divider
5384 * to suppress GCC warning.
5385 */
5386 ratio = 0;
5387 divider = 0;
5388 break;
5389 default:
5390 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5391
5392 return;
5393 }
5394
5395 mutex_lock(&dev_priv->rps.hw_lock);
5396 /* Inform power controller of upcoming frequency change */
5397 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5398 0x80000000);
5399 mutex_unlock(&dev_priv->rps.hw_lock);
5400
5401 if (ret) {
5402 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5403 ret, frequency);
5404 return;
5405 }
5406
5407 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5408 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5409 current_freq = current_freq * 500 + 1000;
5410
5411 /*
5412 * DE PLL has to be disabled when
5413 * - setting to 19.2MHz (bypass, PLL isn't used)
5414 * - before setting to 624MHz (PLL needs toggling)
5415 * - before setting to any frequency from 624MHz (PLL needs toggling)
5416 */
5417 if (frequency == 19200 || frequency == 624000 ||
5418 current_freq == 624000) {
5419 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5420 /* Timeout 200us */
5421 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5422 1))
5423 DRM_ERROR("timout waiting for DE PLL unlock\n");
5424 }
5425
5426 if (frequency != 19200) {
5427 uint32_t val;
5428
5429 val = I915_READ(BXT_DE_PLL_CTL);
5430 val &= ~BXT_DE_PLL_RATIO_MASK;
5431 val |= ratio;
5432 I915_WRITE(BXT_DE_PLL_CTL, val);
5433
5434 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5435 /* Timeout 200us */
5436 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5437 DRM_ERROR("timeout waiting for DE PLL lock\n");
5438
5439 val = I915_READ(CDCLK_CTL);
5440 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5441 val |= divider;
5442 /*
5443 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5444 * enable otherwise.
5445 */
5446 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5447 if (frequency >= 500000)
5448 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5449
5450 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5451 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5452 val |= (frequency - 1000) / 500;
5453 I915_WRITE(CDCLK_CTL, val);
5454 }
5455
5456 mutex_lock(&dev_priv->rps.hw_lock);
5457 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5458 DIV_ROUND_UP(frequency, 25000));
5459 mutex_unlock(&dev_priv->rps.hw_lock);
5460
5461 if (ret) {
5462 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5463 ret, frequency);
5464 return;
5465 }
5466
Damien Lespiaua47871b2015-06-04 18:21:34 +01005467 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305468}
5469
5470void broxton_init_cdclk(struct drm_device *dev)
5471{
5472 struct drm_i915_private *dev_priv = dev->dev_private;
5473 uint32_t val;
5474
5475 /*
5476 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5477 * or else the reset will hang because there is no PCH to respond.
5478 * Move the handshake programming to initialization sequence.
5479 * Previously was left up to BIOS.
5480 */
5481 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5482 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5483 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5484
5485 /* Enable PG1 for cdclk */
5486 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5487
5488 /* check if cd clock is enabled */
5489 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5490 DRM_DEBUG_KMS("Display already initialized\n");
5491 return;
5492 }
5493
5494 /*
5495 * FIXME:
5496 * - The initial CDCLK needs to be read from VBT.
5497 * Need to make this change after VBT has changes for BXT.
5498 * - check if setting the max (or any) cdclk freq is really necessary
5499 * here, it belongs to modeset time
5500 */
5501 broxton_set_cdclk(dev, 624000);
5502
5503 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005504 POSTING_READ(DBUF_CTL);
5505
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305506 udelay(10);
5507
5508 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5509 DRM_ERROR("DBuf power enable timeout!\n");
5510}
5511
5512void broxton_uninit_cdclk(struct drm_device *dev)
5513{
5514 struct drm_i915_private *dev_priv = dev->dev_private;
5515
5516 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005517 POSTING_READ(DBUF_CTL);
5518
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305519 udelay(10);
5520
5521 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5522 DRM_ERROR("DBuf power disable timeout!\n");
5523
5524 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5525 broxton_set_cdclk(dev, 19200);
5526
5527 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5528}
5529
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005530static const struct skl_cdclk_entry {
5531 unsigned int freq;
5532 unsigned int vco;
5533} skl_cdclk_frequencies[] = {
5534 { .freq = 308570, .vco = 8640 },
5535 { .freq = 337500, .vco = 8100 },
5536 { .freq = 432000, .vco = 8640 },
5537 { .freq = 450000, .vco = 8100 },
5538 { .freq = 540000, .vco = 8100 },
5539 { .freq = 617140, .vco = 8640 },
5540 { .freq = 675000, .vco = 8100 },
5541};
5542
5543static unsigned int skl_cdclk_decimal(unsigned int freq)
5544{
5545 return (freq - 1000) / 500;
5546}
5547
5548static unsigned int skl_cdclk_get_vco(unsigned int freq)
5549{
5550 unsigned int i;
5551
5552 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5553 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5554
5555 if (e->freq == freq)
5556 return e->vco;
5557 }
5558
5559 return 8100;
5560}
5561
5562static void
5563skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5564{
5565 unsigned int min_freq;
5566 u32 val;
5567
5568 /* select the minimum CDCLK before enabling DPLL 0 */
5569 val = I915_READ(CDCLK_CTL);
5570 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5571 val |= CDCLK_FREQ_337_308;
5572
5573 if (required_vco == 8640)
5574 min_freq = 308570;
5575 else
5576 min_freq = 337500;
5577
5578 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5579
5580 I915_WRITE(CDCLK_CTL, val);
5581 POSTING_READ(CDCLK_CTL);
5582
5583 /*
5584 * We always enable DPLL0 with the lowest link rate possible, but still
5585 * taking into account the VCO required to operate the eDP panel at the
5586 * desired frequency. The usual DP link rates operate with a VCO of
5587 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5588 * The modeset code is responsible for the selection of the exact link
5589 * rate later on, with the constraint of choosing a frequency that
5590 * works with required_vco.
5591 */
5592 val = I915_READ(DPLL_CTRL1);
5593
5594 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5595 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5596 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5597 if (required_vco == 8640)
5598 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5599 SKL_DPLL0);
5600 else
5601 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5602 SKL_DPLL0);
5603
5604 I915_WRITE(DPLL_CTRL1, val);
5605 POSTING_READ(DPLL_CTRL1);
5606
5607 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5608
5609 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5610 DRM_ERROR("DPLL0 not locked\n");
5611}
5612
5613static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5614{
5615 int ret;
5616 u32 val;
5617
5618 /* inform PCU we want to change CDCLK */
5619 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5620 mutex_lock(&dev_priv->rps.hw_lock);
5621 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5622 mutex_unlock(&dev_priv->rps.hw_lock);
5623
5624 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5625}
5626
5627static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5628{
5629 unsigned int i;
5630
5631 for (i = 0; i < 15; i++) {
5632 if (skl_cdclk_pcu_ready(dev_priv))
5633 return true;
5634 udelay(10);
5635 }
5636
5637 return false;
5638}
5639
5640static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5641{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005642 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005643 u32 freq_select, pcu_ack;
5644
5645 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5646
5647 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5648 DRM_ERROR("failed to inform PCU about cdclk change\n");
5649 return;
5650 }
5651
5652 /* set CDCLK_CTL */
5653 switch(freq) {
5654 case 450000:
5655 case 432000:
5656 freq_select = CDCLK_FREQ_450_432;
5657 pcu_ack = 1;
5658 break;
5659 case 540000:
5660 freq_select = CDCLK_FREQ_540;
5661 pcu_ack = 2;
5662 break;
5663 case 308570:
5664 case 337500:
5665 default:
5666 freq_select = CDCLK_FREQ_337_308;
5667 pcu_ack = 0;
5668 break;
5669 case 617140:
5670 case 675000:
5671 freq_select = CDCLK_FREQ_675_617;
5672 pcu_ack = 3;
5673 break;
5674 }
5675
5676 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5677 POSTING_READ(CDCLK_CTL);
5678
5679 /* inform PCU of the change */
5680 mutex_lock(&dev_priv->rps.hw_lock);
5681 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5682 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005683
5684 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005685}
5686
5687void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5688{
5689 /* disable DBUF power */
5690 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5691 POSTING_READ(DBUF_CTL);
5692
5693 udelay(10);
5694
5695 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5696 DRM_ERROR("DBuf power disable timeout\n");
5697
5698 /* disable DPLL0 */
5699 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5700 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5701 DRM_ERROR("Couldn't disable DPLL0\n");
5702
5703 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5704}
5705
5706void skl_init_cdclk(struct drm_i915_private *dev_priv)
5707{
5708 u32 val;
5709 unsigned int required_vco;
5710
5711 /* enable PCH reset handshake */
5712 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5713 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5714
5715 /* enable PG1 and Misc I/O */
5716 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5717
Gary Wang39d9b852015-08-28 16:40:34 +08005718 /* DPLL0 not enabled (happens on early BIOS versions) */
5719 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5720 /* enable DPLL0 */
5721 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5722 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005723 }
5724
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005725 /* set CDCLK to the frequency the BIOS chose */
5726 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5727
5728 /* enable DBUF power */
5729 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5730 POSTING_READ(DBUF_CTL);
5731
5732 udelay(10);
5733
5734 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5735 DRM_ERROR("DBuf power enable timeout\n");
5736}
5737
Ville Syrjälädfcab172014-06-13 13:37:47 +03005738/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005739static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005740{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005741 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005742
Jesse Barnes586f49d2013-11-04 16:06:59 -08005743 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005744 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005745 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5746 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005747 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005748
Ville Syrjälädfcab172014-06-13 13:37:47 +03005749 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005750}
5751
5752/* Adjust CDclk dividers to allow high res or save power if possible */
5753static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5754{
5755 struct drm_i915_private *dev_priv = dev->dev_private;
5756 u32 val, cmd;
5757
Vandana Kannan164dfd22014-11-24 13:37:41 +05305758 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5759 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005760
Ville Syrjälädfcab172014-06-13 13:37:47 +03005761 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005762 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005763 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005764 cmd = 1;
5765 else
5766 cmd = 0;
5767
5768 mutex_lock(&dev_priv->rps.hw_lock);
5769 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5770 val &= ~DSPFREQGUAR_MASK;
5771 val |= (cmd << DSPFREQGUAR_SHIFT);
5772 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5773 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5774 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5775 50)) {
5776 DRM_ERROR("timed out waiting for CDclk change\n");
5777 }
5778 mutex_unlock(&dev_priv->rps.hw_lock);
5779
Ville Syrjälä54433e92015-05-26 20:42:31 +03005780 mutex_lock(&dev_priv->sb_lock);
5781
Ville Syrjälädfcab172014-06-13 13:37:47 +03005782 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005783 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005784
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005785 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005786
Jesse Barnes30a970c2013-11-04 13:48:12 -08005787 /* adjust cdclk divider */
5788 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005789 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005790 val |= divider;
5791 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005792
5793 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5794 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5795 50))
5796 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005797 }
5798
Jesse Barnes30a970c2013-11-04 13:48:12 -08005799 /* adjust self-refresh exit latency value */
5800 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5801 val &= ~0x7f;
5802
5803 /*
5804 * For high bandwidth configs, we set a higher latency in the bunit
5805 * so that the core display fetch happens in time to avoid underruns.
5806 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005807 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005808 val |= 4500 / 250; /* 4.5 usec */
5809 else
5810 val |= 3000 / 250; /* 3.0 usec */
5811 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005812
Ville Syrjäläa5805162015-05-26 20:42:30 +03005813 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005814
Ville Syrjäläb6283052015-06-03 15:45:07 +03005815 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005816}
5817
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005818static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5819{
5820 struct drm_i915_private *dev_priv = dev->dev_private;
5821 u32 val, cmd;
5822
Vandana Kannan164dfd22014-11-24 13:37:41 +05305823 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5824 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005825
5826 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005827 case 333333:
5828 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005829 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005830 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005831 break;
5832 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005833 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005834 return;
5835 }
5836
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005837 /*
5838 * Specs are full of misinformation, but testing on actual
5839 * hardware has shown that we just need to write the desired
5840 * CCK divider into the Punit register.
5841 */
5842 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5843
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005844 mutex_lock(&dev_priv->rps.hw_lock);
5845 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5846 val &= ~DSPFREQGUAR_MASK_CHV;
5847 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5848 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5849 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5850 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5851 50)) {
5852 DRM_ERROR("timed out waiting for CDclk change\n");
5853 }
5854 mutex_unlock(&dev_priv->rps.hw_lock);
5855
Ville Syrjäläb6283052015-06-03 15:45:07 +03005856 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005857}
5858
Jesse Barnes30a970c2013-11-04 13:48:12 -08005859static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5860 int max_pixclk)
5861{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005862 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005863 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005864
Jesse Barnes30a970c2013-11-04 13:48:12 -08005865 /*
5866 * Really only a few cases to deal with, as only 4 CDclks are supported:
5867 * 200MHz
5868 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005869 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005870 * 400MHz (VLV only)
5871 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5872 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005873 *
5874 * We seem to get an unstable or solid color picture at 200MHz.
5875 * Not sure what's wrong. For now use 200MHz only when all pipes
5876 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005877 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005878 if (!IS_CHERRYVIEW(dev_priv) &&
5879 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005880 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005881 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005882 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005883 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005884 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005885 else
5886 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005887}
5888
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305889static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5890 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005891{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305892 /*
5893 * FIXME:
5894 * - remove the guardband, it's not needed on BXT
5895 * - set 19.2MHz bypass frequency if there are no active pipes
5896 */
5897 if (max_pixclk > 576000*9/10)
5898 return 624000;
5899 else if (max_pixclk > 384000*9/10)
5900 return 576000;
5901 else if (max_pixclk > 288000*9/10)
5902 return 384000;
5903 else if (max_pixclk > 144000*9/10)
5904 return 288000;
5905 else
5906 return 144000;
5907}
5908
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005909/* Compute the max pixel clock for new configuration. Uses atomic state if
5910 * that's non-NULL, look at current state otherwise. */
5911static int intel_mode_max_pixclk(struct drm_device *dev,
5912 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005913{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005914 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005915 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005916 int max_pixclk = 0;
5917
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005918 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005919 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005920 if (IS_ERR(crtc_state))
5921 return PTR_ERR(crtc_state);
5922
5923 if (!crtc_state->base.enable)
5924 continue;
5925
5926 max_pixclk = max(max_pixclk,
5927 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005928 }
5929
5930 return max_pixclk;
5931}
5932
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005933static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005934{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005935 struct drm_device *dev = state->dev;
5936 struct drm_i915_private *dev_priv = dev->dev_private;
5937 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005938
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005939 if (max_pixclk < 0)
5940 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005941
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005942 to_intel_atomic_state(state)->cdclk =
5943 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305944
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005945 return 0;
5946}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005947
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005948static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5949{
5950 struct drm_device *dev = state->dev;
5951 struct drm_i915_private *dev_priv = dev->dev_private;
5952 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005953
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005954 if (max_pixclk < 0)
5955 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005956
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005957 to_intel_atomic_state(state)->cdclk =
5958 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005959
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005960 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005961}
5962
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005963static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5964{
5965 unsigned int credits, default_credits;
5966
5967 if (IS_CHERRYVIEW(dev_priv))
5968 default_credits = PFI_CREDIT(12);
5969 else
5970 default_credits = PFI_CREDIT(8);
5971
Vandana Kannan164dfd22014-11-24 13:37:41 +05305972 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005973 /* CHV suggested value is 31 or 63 */
5974 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005975 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005976 else
5977 credits = PFI_CREDIT(15);
5978 } else {
5979 credits = default_credits;
5980 }
5981
5982 /*
5983 * WA - write default credits before re-programming
5984 * FIXME: should we also set the resend bit here?
5985 */
5986 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5987 default_credits);
5988
5989 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5990 credits | PFI_CREDIT_RESEND);
5991
5992 /*
5993 * FIXME is this guaranteed to clear
5994 * immediately or should we poll for it?
5995 */
5996 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5997}
5998
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005999static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006000{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006001 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006002 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006003 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006004
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006005 /*
6006 * FIXME: We can end up here with all power domains off, yet
6007 * with a CDCLK frequency other than the minimum. To account
6008 * for this take the PIPE-A power domain, which covers the HW
6009 * blocks needed for the following programming. This can be
6010 * removed once it's guaranteed that we get here either with
6011 * the minimum CDCLK set, or the required power domains
6012 * enabled.
6013 */
6014 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006015
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006016 if (IS_CHERRYVIEW(dev))
6017 cherryview_set_cdclk(dev, req_cdclk);
6018 else
6019 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006020
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006021 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006022
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006023 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006024}
6025
Jesse Barnes89b667f2013-04-18 14:51:36 -07006026static void valleyview_crtc_enable(struct drm_crtc *crtc)
6027{
6028 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006029 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006030 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6031 struct intel_encoder *encoder;
6032 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006033 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006034
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006035 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006036 return;
6037
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006038 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306039
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006040 if (!is_dsi) {
6041 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006042 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006043 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006044 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006045 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02006046
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006047 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306048 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006049
6050 intel_set_pipe_timings(intel_crtc);
6051
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006052 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6053 struct drm_i915_private *dev_priv = dev->dev_private;
6054
6055 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6056 I915_WRITE(CHV_CANVAS(pipe), 0);
6057 }
6058
Daniel Vetter5b18e572014-04-24 23:55:06 +02006059 i9xx_set_pipeconf(intel_crtc);
6060
Jesse Barnes89b667f2013-04-18 14:51:36 -07006061 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006062
Daniel Vettera72e4c92014-09-30 10:56:47 +02006063 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006064
Jesse Barnes89b667f2013-04-18 14:51:36 -07006065 for_each_encoder_on_crtc(dev, crtc, encoder)
6066 if (encoder->pre_pll_enable)
6067 encoder->pre_pll_enable(encoder);
6068
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006069 if (!is_dsi) {
6070 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006071 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006072 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006073 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006074 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006075
6076 for_each_encoder_on_crtc(dev, crtc, encoder)
6077 if (encoder->pre_enable)
6078 encoder->pre_enable(encoder);
6079
Jesse Barnes2dd24552013-04-25 12:55:01 -07006080 i9xx_pfit_enable(intel_crtc);
6081
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006082 intel_crtc_load_lut(crtc);
6083
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006084 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006085
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006086 assert_vblank_disabled(crtc);
6087 drm_crtc_vblank_on(crtc);
6088
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006089 for_each_encoder_on_crtc(dev, crtc, encoder)
6090 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006091}
6092
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006093static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6094{
6095 struct drm_device *dev = crtc->base.dev;
6096 struct drm_i915_private *dev_priv = dev->dev_private;
6097
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006098 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6099 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006100}
6101
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006102static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006103{
6104 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006105 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006107 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006108 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006109
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006110 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006111 return;
6112
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006113 i9xx_set_pll_dividers(intel_crtc);
6114
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006115 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306116 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006117
6118 intel_set_pipe_timings(intel_crtc);
6119
Daniel Vetter5b18e572014-04-24 23:55:06 +02006120 i9xx_set_pipeconf(intel_crtc);
6121
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006122 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006123
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006124 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006125 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006126
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006127 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006128 if (encoder->pre_enable)
6129 encoder->pre_enable(encoder);
6130
Daniel Vetterf6736a12013-06-05 13:34:30 +02006131 i9xx_enable_pll(intel_crtc);
6132
Jesse Barnes2dd24552013-04-25 12:55:01 -07006133 i9xx_pfit_enable(intel_crtc);
6134
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006135 intel_crtc_load_lut(crtc);
6136
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006137 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006138 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006139
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006140 assert_vblank_disabled(crtc);
6141 drm_crtc_vblank_on(crtc);
6142
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006143 for_each_encoder_on_crtc(dev, crtc, encoder)
6144 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006145}
6146
Daniel Vetter87476d62013-04-11 16:29:06 +02006147static void i9xx_pfit_disable(struct intel_crtc *crtc)
6148{
6149 struct drm_device *dev = crtc->base.dev;
6150 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006151
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006152 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006153 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006154
6155 assert_pipe_disabled(dev_priv, crtc->pipe);
6156
Daniel Vetter328d8e82013-05-08 10:36:31 +02006157 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6158 I915_READ(PFIT_CONTROL));
6159 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006160}
6161
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006162static void i9xx_crtc_disable(struct drm_crtc *crtc)
6163{
6164 struct drm_device *dev = crtc->dev;
6165 struct drm_i915_private *dev_priv = dev->dev_private;
6166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006167 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006168 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006169
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006170 /*
6171 * On gen2 planes are double buffered but the pipe isn't, so we must
6172 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006173 * We also need to wait on all gmch platforms because of the
6174 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006175 */
Imre Deak564ed192014-06-13 14:54:21 +03006176 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006177
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006178 for_each_encoder_on_crtc(dev, crtc, encoder)
6179 encoder->disable(encoder);
6180
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006181 drm_crtc_vblank_off(crtc);
6182 assert_vblank_disabled(crtc);
6183
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006184 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006185
Daniel Vetter87476d62013-04-11 16:29:06 +02006186 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006187
Jesse Barnes89b667f2013-04-18 14:51:36 -07006188 for_each_encoder_on_crtc(dev, crtc, encoder)
6189 if (encoder->post_disable)
6190 encoder->post_disable(encoder);
6191
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006192 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006193 if (IS_CHERRYVIEW(dev))
6194 chv_disable_pll(dev_priv, pipe);
6195 else if (IS_VALLEYVIEW(dev))
6196 vlv_disable_pll(dev_priv, pipe);
6197 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006198 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006199 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006200
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006201 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006202 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02006203
6204 intel_crtc->active = false;
6205 intel_update_watermarks(crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006206}
6207
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006208static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006209{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006211 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006212 enum intel_display_power_domain domain;
6213 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006214
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006215 if (!intel_crtc->active)
6216 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006217
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006218 if (to_intel_plane_state(crtc->primary->state)->visible) {
6219 intel_crtc_wait_for_pending_flips(crtc);
6220 intel_pre_disable_primary(crtc);
6221 }
6222
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006223 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006224 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006225 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006226
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006227 domains = intel_crtc->enabled_power_domains;
6228 for_each_power_domain(domain, domains)
6229 intel_display_power_put(dev_priv, domain);
6230 intel_crtc->enabled_power_domains = 0;
6231}
6232
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006233/*
6234 * turn all crtc's off, but do not adjust state
6235 * This has to be paired with a call to intel_modeset_setup_hw_state.
6236 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006237int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006238{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006239 struct drm_mode_config *config = &dev->mode_config;
6240 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6241 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006242 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006243 unsigned crtc_mask = 0;
6244 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006245
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006246 if (WARN_ON(!ctx))
6247 return 0;
6248
6249 lockdep_assert_held(&ctx->ww_ctx);
6250 state = drm_atomic_state_alloc(dev);
6251 if (WARN_ON(!state))
6252 return -ENOMEM;
6253
6254 state->acquire_ctx = ctx;
6255 state->allow_modeset = true;
6256
6257 for_each_crtc(dev, crtc) {
6258 struct drm_crtc_state *crtc_state =
6259 drm_atomic_get_crtc_state(state, crtc);
6260
6261 ret = PTR_ERR_OR_ZERO(crtc_state);
6262 if (ret)
6263 goto free;
6264
6265 if (!crtc_state->active)
6266 continue;
6267
6268 crtc_state->active = false;
6269 crtc_mask |= 1 << drm_crtc_index(crtc);
6270 }
6271
6272 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006273 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006274
6275 if (!ret) {
6276 for_each_crtc(dev, crtc)
6277 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6278 crtc->state->active = true;
6279
6280 return ret;
6281 }
6282 }
6283
6284free:
6285 if (ret)
6286 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6287 drm_atomic_state_free(state);
6288 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006289}
6290
Chris Wilsonea5b2132010-08-04 13:50:23 +01006291void intel_encoder_destroy(struct drm_encoder *encoder)
6292{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006293 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006294
Chris Wilsonea5b2132010-08-04 13:50:23 +01006295 drm_encoder_cleanup(encoder);
6296 kfree(intel_encoder);
6297}
6298
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006299/* Cross check the actual hw state with our own modeset state tracking (and it's
6300 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006301static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006302{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006303 struct drm_crtc *crtc = connector->base.state->crtc;
6304
6305 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6306 connector->base.base.id,
6307 connector->base.name);
6308
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006309 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006310 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006311 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006312
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006313 I915_STATE_WARN(!crtc,
6314 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006315
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006316 if (!crtc)
Dave Airlie0e32b392014-05-02 14:02:48 +10006317 return;
6318
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006319 I915_STATE_WARN(!crtc->state->active,
6320 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006321
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006322 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006323 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006324
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006325 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006326 "atomic encoder doesn't match attached encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006327
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006328 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006329 "attached encoder crtc differs from connector crtc\n");
6330 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006331 I915_STATE_WARN(crtc && crtc->state->active,
6332 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006333 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6334 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006335 }
6336}
6337
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006338int intel_connector_init(struct intel_connector *connector)
6339{
6340 struct drm_connector_state *connector_state;
6341
6342 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6343 if (!connector_state)
6344 return -ENOMEM;
6345
6346 connector->base.state = connector_state;
6347 return 0;
6348}
6349
6350struct intel_connector *intel_connector_alloc(void)
6351{
6352 struct intel_connector *connector;
6353
6354 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6355 if (!connector)
6356 return NULL;
6357
6358 if (intel_connector_init(connector) < 0) {
6359 kfree(connector);
6360 return NULL;
6361 }
6362
6363 return connector;
6364}
6365
Daniel Vetterf0947c32012-07-02 13:10:34 +02006366/* Simple connector->get_hw_state implementation for encoders that support only
6367 * one connector and no cloning and hence the encoder state determines the state
6368 * of the connector. */
6369bool intel_connector_get_hw_state(struct intel_connector *connector)
6370{
Daniel Vetter24929352012-07-02 20:28:59 +02006371 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006372 struct intel_encoder *encoder = connector->encoder;
6373
6374 return encoder->get_hw_state(encoder, &pipe);
6375}
6376
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006377static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006378{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006379 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6380 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006381
6382 return 0;
6383}
6384
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006385static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006386 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006387{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006388 struct drm_atomic_state *state = pipe_config->base.state;
6389 struct intel_crtc *other_crtc;
6390 struct intel_crtc_state *other_crtc_state;
6391
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006392 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6393 pipe_name(pipe), pipe_config->fdi_lanes);
6394 if (pipe_config->fdi_lanes > 4) {
6395 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6396 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006397 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006398 }
6399
Paulo Zanonibafb6552013-11-02 21:07:44 -07006400 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006401 if (pipe_config->fdi_lanes > 2) {
6402 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6403 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006404 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006405 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006406 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006407 }
6408 }
6409
6410 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006411 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006412
6413 /* Ivybridge 3 pipe is really complicated */
6414 switch (pipe) {
6415 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006416 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006417 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006418 if (pipe_config->fdi_lanes <= 2)
6419 return 0;
6420
6421 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6422 other_crtc_state =
6423 intel_atomic_get_crtc_state(state, other_crtc);
6424 if (IS_ERR(other_crtc_state))
6425 return PTR_ERR(other_crtc_state);
6426
6427 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006428 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6429 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006430 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006431 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006432 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006433 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006434 if (pipe_config->fdi_lanes > 2) {
6435 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6436 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006437 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006438 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006439
6440 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6441 other_crtc_state =
6442 intel_atomic_get_crtc_state(state, other_crtc);
6443 if (IS_ERR(other_crtc_state))
6444 return PTR_ERR(other_crtc_state);
6445
6446 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006447 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006448 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006449 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006450 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006451 default:
6452 BUG();
6453 }
6454}
6455
Daniel Vettere29c22c2013-02-21 00:00:16 +01006456#define RETRY 1
6457static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006458 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006459{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006460 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006461 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006462 int lane, link_bw, fdi_dotclock, ret;
6463 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006464
Daniel Vettere29c22c2013-02-21 00:00:16 +01006465retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006466 /* FDI is a binary signal running at ~2.7GHz, encoding
6467 * each output octet as 10 bits. The actual frequency
6468 * is stored as a divider into a 100MHz clock, and the
6469 * mode pixel clock is stored in units of 1KHz.
6470 * Hence the bw of each lane in terms of the mode signal
6471 * is:
6472 */
6473 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6474
Damien Lespiau241bfc32013-09-25 16:45:37 +01006475 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006476
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006477 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006478 pipe_config->pipe_bpp);
6479
6480 pipe_config->fdi_lanes = lane;
6481
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006482 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006483 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006484
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006485 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6486 intel_crtc->pipe, pipe_config);
6487 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006488 pipe_config->pipe_bpp -= 2*3;
6489 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6490 pipe_config->pipe_bpp);
6491 needs_recompute = true;
6492 pipe_config->bw_constrained = true;
6493
6494 goto retry;
6495 }
6496
6497 if (needs_recompute)
6498 return RETRY;
6499
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006500 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006501}
6502
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006503static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6504 struct intel_crtc_state *pipe_config)
6505{
6506 if (pipe_config->pipe_bpp > 24)
6507 return false;
6508
6509 /* HSW can handle pixel rate up to cdclk? */
6510 if (IS_HASWELL(dev_priv->dev))
6511 return true;
6512
6513 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006514 * We compare against max which means we must take
6515 * the increased cdclk requirement into account when
6516 * calculating the new cdclk.
6517 *
6518 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006519 */
6520 return ilk_pipe_pixel_rate(pipe_config) <=
6521 dev_priv->max_cdclk_freq * 95 / 100;
6522}
6523
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006524static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006525 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006526{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006527 struct drm_device *dev = crtc->base.dev;
6528 struct drm_i915_private *dev_priv = dev->dev_private;
6529
Jani Nikulad330a952014-01-21 11:24:25 +02006530 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006531 hsw_crtc_supports_ips(crtc) &&
6532 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006533}
6534
Daniel Vettera43f6e02013-06-07 23:10:32 +02006535static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006536 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006537{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006538 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006539 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006540 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006541
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006542 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006543 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006544 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006545
6546 /*
6547 * Enable pixel doubling when the dot clock
6548 * is > 90% of the (display) core speed.
6549 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006550 * GDG double wide on either pipe,
6551 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006552 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006553 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006554 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006555 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006556 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006557 }
6558
Damien Lespiau241bfc32013-09-25 16:45:37 +01006559 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006560 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006561 }
Chris Wilson89749352010-09-12 18:25:19 +01006562
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006563 /*
6564 * Pipe horizontal size must be even in:
6565 * - DVO ganged mode
6566 * - LVDS dual channel mode
6567 * - Double wide pipe
6568 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006569 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006570 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6571 pipe_config->pipe_src_w &= ~1;
6572
Damien Lespiau8693a822013-05-03 18:48:11 +01006573 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6574 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006575 */
6576 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6577 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006578 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006579
Damien Lespiauf5adf942013-06-24 18:29:34 +01006580 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006581 hsw_compute_ips_config(crtc, pipe_config);
6582
Daniel Vetter877d48d2013-04-19 11:24:43 +02006583 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006584 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006585
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006586 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006587}
6588
Ville Syrjälä1652d192015-03-31 14:12:01 +03006589static int skylake_get_display_clock_speed(struct drm_device *dev)
6590{
6591 struct drm_i915_private *dev_priv = to_i915(dev);
6592 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6593 uint32_t cdctl = I915_READ(CDCLK_CTL);
6594 uint32_t linkrate;
6595
Damien Lespiau414355a2015-06-04 18:21:31 +01006596 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006597 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006598
6599 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6600 return 540000;
6601
6602 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006603 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006604
Damien Lespiau71cd8422015-04-30 16:39:17 +01006605 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6606 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006607 /* vco 8640 */
6608 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6609 case CDCLK_FREQ_450_432:
6610 return 432000;
6611 case CDCLK_FREQ_337_308:
6612 return 308570;
6613 case CDCLK_FREQ_675_617:
6614 return 617140;
6615 default:
6616 WARN(1, "Unknown cd freq selection\n");
6617 }
6618 } else {
6619 /* vco 8100 */
6620 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6621 case CDCLK_FREQ_450_432:
6622 return 450000;
6623 case CDCLK_FREQ_337_308:
6624 return 337500;
6625 case CDCLK_FREQ_675_617:
6626 return 675000;
6627 default:
6628 WARN(1, "Unknown cd freq selection\n");
6629 }
6630 }
6631
6632 /* error case, do as if DPLL0 isn't enabled */
6633 return 24000;
6634}
6635
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006636static int broxton_get_display_clock_speed(struct drm_device *dev)
6637{
6638 struct drm_i915_private *dev_priv = to_i915(dev);
6639 uint32_t cdctl = I915_READ(CDCLK_CTL);
6640 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6641 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6642 int cdclk;
6643
6644 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6645 return 19200;
6646
6647 cdclk = 19200 * pll_ratio / 2;
6648
6649 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6650 case BXT_CDCLK_CD2X_DIV_SEL_1:
6651 return cdclk; /* 576MHz or 624MHz */
6652 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6653 return cdclk * 2 / 3; /* 384MHz */
6654 case BXT_CDCLK_CD2X_DIV_SEL_2:
6655 return cdclk / 2; /* 288MHz */
6656 case BXT_CDCLK_CD2X_DIV_SEL_4:
6657 return cdclk / 4; /* 144MHz */
6658 }
6659
6660 /* error case, do as if DE PLL isn't enabled */
6661 return 19200;
6662}
6663
Ville Syrjälä1652d192015-03-31 14:12:01 +03006664static int broadwell_get_display_clock_speed(struct drm_device *dev)
6665{
6666 struct drm_i915_private *dev_priv = dev->dev_private;
6667 uint32_t lcpll = I915_READ(LCPLL_CTL);
6668 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6669
6670 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6671 return 800000;
6672 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6673 return 450000;
6674 else if (freq == LCPLL_CLK_FREQ_450)
6675 return 450000;
6676 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6677 return 540000;
6678 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6679 return 337500;
6680 else
6681 return 675000;
6682}
6683
6684static int haswell_get_display_clock_speed(struct drm_device *dev)
6685{
6686 struct drm_i915_private *dev_priv = dev->dev_private;
6687 uint32_t lcpll = I915_READ(LCPLL_CTL);
6688 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6689
6690 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6691 return 800000;
6692 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6693 return 450000;
6694 else if (freq == LCPLL_CLK_FREQ_450)
6695 return 450000;
6696 else if (IS_HSW_ULT(dev))
6697 return 337500;
6698 else
6699 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006700}
6701
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006702static int valleyview_get_display_clock_speed(struct drm_device *dev)
6703{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006704 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006705 u32 val;
6706 int divider;
6707
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006708 if (dev_priv->hpll_freq == 0)
6709 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6710
Ville Syrjäläa5805162015-05-26 20:42:30 +03006711 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006712 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006713 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006714
6715 divider = val & DISPLAY_FREQUENCY_VALUES;
6716
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006717 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6718 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6719 "cdclk change in progress\n");
6720
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006721 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006722}
6723
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006724static int ilk_get_display_clock_speed(struct drm_device *dev)
6725{
6726 return 450000;
6727}
6728
Jesse Barnese70236a2009-09-21 10:42:27 -07006729static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006730{
Jesse Barnese70236a2009-09-21 10:42:27 -07006731 return 400000;
6732}
Jesse Barnes79e53942008-11-07 14:24:08 -08006733
Jesse Barnese70236a2009-09-21 10:42:27 -07006734static int i915_get_display_clock_speed(struct drm_device *dev)
6735{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006736 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006737}
Jesse Barnes79e53942008-11-07 14:24:08 -08006738
Jesse Barnese70236a2009-09-21 10:42:27 -07006739static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6740{
6741 return 200000;
6742}
Jesse Barnes79e53942008-11-07 14:24:08 -08006743
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006744static int pnv_get_display_clock_speed(struct drm_device *dev)
6745{
6746 u16 gcfgc = 0;
6747
6748 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6749
6750 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6751 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006752 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006753 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006754 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006755 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006756 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006757 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6758 return 200000;
6759 default:
6760 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6761 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006762 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006763 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006764 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006765 }
6766}
6767
Jesse Barnese70236a2009-09-21 10:42:27 -07006768static int i915gm_get_display_clock_speed(struct drm_device *dev)
6769{
6770 u16 gcfgc = 0;
6771
6772 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6773
6774 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006775 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006776 else {
6777 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6778 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006779 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006780 default:
6781 case GC_DISPLAY_CLOCK_190_200_MHZ:
6782 return 190000;
6783 }
6784 }
6785}
Jesse Barnes79e53942008-11-07 14:24:08 -08006786
Jesse Barnese70236a2009-09-21 10:42:27 -07006787static int i865_get_display_clock_speed(struct drm_device *dev)
6788{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006789 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006790}
6791
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006792static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006793{
6794 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006795
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006796 /*
6797 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6798 * encoding is different :(
6799 * FIXME is this the right way to detect 852GM/852GMV?
6800 */
6801 if (dev->pdev->revision == 0x1)
6802 return 133333;
6803
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006804 pci_bus_read_config_word(dev->pdev->bus,
6805 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6806
Jesse Barnese70236a2009-09-21 10:42:27 -07006807 /* Assume that the hardware is in the high speed state. This
6808 * should be the default.
6809 */
6810 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6811 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006812 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006813 case GC_CLOCK_100_200:
6814 return 200000;
6815 case GC_CLOCK_166_250:
6816 return 250000;
6817 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006818 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006819 case GC_CLOCK_133_266:
6820 case GC_CLOCK_133_266_2:
6821 case GC_CLOCK_166_266:
6822 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006823 }
6824
6825 /* Shouldn't happen */
6826 return 0;
6827}
6828
6829static int i830_get_display_clock_speed(struct drm_device *dev)
6830{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006831 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006832}
6833
Ville Syrjälä34edce22015-05-22 11:22:33 +03006834static unsigned int intel_hpll_vco(struct drm_device *dev)
6835{
6836 struct drm_i915_private *dev_priv = dev->dev_private;
6837 static const unsigned int blb_vco[8] = {
6838 [0] = 3200000,
6839 [1] = 4000000,
6840 [2] = 5333333,
6841 [3] = 4800000,
6842 [4] = 6400000,
6843 };
6844 static const unsigned int pnv_vco[8] = {
6845 [0] = 3200000,
6846 [1] = 4000000,
6847 [2] = 5333333,
6848 [3] = 4800000,
6849 [4] = 2666667,
6850 };
6851 static const unsigned int cl_vco[8] = {
6852 [0] = 3200000,
6853 [1] = 4000000,
6854 [2] = 5333333,
6855 [3] = 6400000,
6856 [4] = 3333333,
6857 [5] = 3566667,
6858 [6] = 4266667,
6859 };
6860 static const unsigned int elk_vco[8] = {
6861 [0] = 3200000,
6862 [1] = 4000000,
6863 [2] = 5333333,
6864 [3] = 4800000,
6865 };
6866 static const unsigned int ctg_vco[8] = {
6867 [0] = 3200000,
6868 [1] = 4000000,
6869 [2] = 5333333,
6870 [3] = 6400000,
6871 [4] = 2666667,
6872 [5] = 4266667,
6873 };
6874 const unsigned int *vco_table;
6875 unsigned int vco;
6876 uint8_t tmp = 0;
6877
6878 /* FIXME other chipsets? */
6879 if (IS_GM45(dev))
6880 vco_table = ctg_vco;
6881 else if (IS_G4X(dev))
6882 vco_table = elk_vco;
6883 else if (IS_CRESTLINE(dev))
6884 vco_table = cl_vco;
6885 else if (IS_PINEVIEW(dev))
6886 vco_table = pnv_vco;
6887 else if (IS_G33(dev))
6888 vco_table = blb_vco;
6889 else
6890 return 0;
6891
6892 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6893
6894 vco = vco_table[tmp & 0x7];
6895 if (vco == 0)
6896 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6897 else
6898 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6899
6900 return vco;
6901}
6902
6903static int gm45_get_display_clock_speed(struct drm_device *dev)
6904{
6905 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6906 uint16_t tmp = 0;
6907
6908 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6909
6910 cdclk_sel = (tmp >> 12) & 0x1;
6911
6912 switch (vco) {
6913 case 2666667:
6914 case 4000000:
6915 case 5333333:
6916 return cdclk_sel ? 333333 : 222222;
6917 case 3200000:
6918 return cdclk_sel ? 320000 : 228571;
6919 default:
6920 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6921 return 222222;
6922 }
6923}
6924
6925static int i965gm_get_display_clock_speed(struct drm_device *dev)
6926{
6927 static const uint8_t div_3200[] = { 16, 10, 8 };
6928 static const uint8_t div_4000[] = { 20, 12, 10 };
6929 static const uint8_t div_5333[] = { 24, 16, 14 };
6930 const uint8_t *div_table;
6931 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6932 uint16_t tmp = 0;
6933
6934 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6935
6936 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6937
6938 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6939 goto fail;
6940
6941 switch (vco) {
6942 case 3200000:
6943 div_table = div_3200;
6944 break;
6945 case 4000000:
6946 div_table = div_4000;
6947 break;
6948 case 5333333:
6949 div_table = div_5333;
6950 break;
6951 default:
6952 goto fail;
6953 }
6954
6955 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6956
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006957fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006958 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6959 return 200000;
6960}
6961
6962static int g33_get_display_clock_speed(struct drm_device *dev)
6963{
6964 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6965 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6966 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6967 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6968 const uint8_t *div_table;
6969 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6970 uint16_t tmp = 0;
6971
6972 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6973
6974 cdclk_sel = (tmp >> 4) & 0x7;
6975
6976 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6977 goto fail;
6978
6979 switch (vco) {
6980 case 3200000:
6981 div_table = div_3200;
6982 break;
6983 case 4000000:
6984 div_table = div_4000;
6985 break;
6986 case 4800000:
6987 div_table = div_4800;
6988 break;
6989 case 5333333:
6990 div_table = div_5333;
6991 break;
6992 default:
6993 goto fail;
6994 }
6995
6996 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6997
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006998fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006999 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7000 return 190476;
7001}
7002
Zhenyu Wang2c072452009-06-05 15:38:42 +08007003static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007004intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007005{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007006 while (*num > DATA_LINK_M_N_MASK ||
7007 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007008 *num >>= 1;
7009 *den >>= 1;
7010 }
7011}
7012
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007013static void compute_m_n(unsigned int m, unsigned int n,
7014 uint32_t *ret_m, uint32_t *ret_n)
7015{
7016 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7017 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7018 intel_reduce_m_n_ratio(ret_m, ret_n);
7019}
7020
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007021void
7022intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7023 int pixel_clock, int link_clock,
7024 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007025{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007026 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007027
7028 compute_m_n(bits_per_pixel * pixel_clock,
7029 link_clock * nlanes * 8,
7030 &m_n->gmch_m, &m_n->gmch_n);
7031
7032 compute_m_n(pixel_clock, link_clock,
7033 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007034}
7035
Chris Wilsona7615032011-01-12 17:04:08 +00007036static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7037{
Jani Nikulad330a952014-01-21 11:24:25 +02007038 if (i915.panel_use_ssc >= 0)
7039 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007040 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007041 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007042}
7043
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007044static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7045 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007046{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007047 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007048 struct drm_i915_private *dev_priv = dev->dev_private;
7049 int refclk;
7050
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007051 WARN_ON(!crtc_state->base.state);
7052
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007053 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007054 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007055 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007056 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007057 refclk = dev_priv->vbt.lvds_ssc_freq;
7058 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007059 } else if (!IS_GEN2(dev)) {
7060 refclk = 96000;
7061 } else {
7062 refclk = 48000;
7063 }
7064
7065 return refclk;
7066}
7067
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007068static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007069{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007070 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007071}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007072
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007073static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7074{
7075 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007076}
7077
Daniel Vetterf47709a2013-03-28 10:42:02 +01007078static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007079 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007080 intel_clock_t *reduced_clock)
7081{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007082 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007083 u32 fp, fp2 = 0;
7084
7085 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007086 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007087 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007088 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007089 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007090 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007091 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007092 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007093 }
7094
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007095 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007096
Daniel Vetterf47709a2013-03-28 10:42:02 +01007097 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007098 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007099 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007100 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007101 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007102 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007103 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007104 }
7105}
7106
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007107static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7108 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007109{
7110 u32 reg_val;
7111
7112 /*
7113 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7114 * and set it to a reasonable value instead.
7115 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007116 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007117 reg_val &= 0xffffff00;
7118 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007119 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007120
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007121 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007122 reg_val &= 0x8cffffff;
7123 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007124 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007125
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007126 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007127 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007128 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007129
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007130 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007131 reg_val &= 0x00ffffff;
7132 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007133 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007134}
7135
Daniel Vetterb5518422013-05-03 11:49:48 +02007136static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7137 struct intel_link_m_n *m_n)
7138{
7139 struct drm_device *dev = crtc->base.dev;
7140 struct drm_i915_private *dev_priv = dev->dev_private;
7141 int pipe = crtc->pipe;
7142
Daniel Vettere3b95f12013-05-03 11:49:49 +02007143 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7144 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7145 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7146 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007147}
7148
7149static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007150 struct intel_link_m_n *m_n,
7151 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007152{
7153 struct drm_device *dev = crtc->base.dev;
7154 struct drm_i915_private *dev_priv = dev->dev_private;
7155 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007156 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007157
7158 if (INTEL_INFO(dev)->gen >= 5) {
7159 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7160 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7161 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7162 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007163 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7164 * for gen < 8) and if DRRS is supported (to make sure the
7165 * registers are not unnecessarily accessed).
7166 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307167 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007168 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007169 I915_WRITE(PIPE_DATA_M2(transcoder),
7170 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7171 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7172 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7173 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7174 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007175 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007176 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7177 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7178 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7179 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007180 }
7181}
7182
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307183void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007184{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307185 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7186
7187 if (m_n == M1_N1) {
7188 dp_m_n = &crtc->config->dp_m_n;
7189 dp_m2_n2 = &crtc->config->dp_m2_n2;
7190 } else if (m_n == M2_N2) {
7191
7192 /*
7193 * M2_N2 registers are not supported. Hence m2_n2 divider value
7194 * needs to be programmed into M1_N1.
7195 */
7196 dp_m_n = &crtc->config->dp_m2_n2;
7197 } else {
7198 DRM_ERROR("Unsupported divider value\n");
7199 return;
7200 }
7201
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007202 if (crtc->config->has_pch_encoder)
7203 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007204 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307205 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007206}
7207
Daniel Vetter251ac862015-06-18 10:30:24 +02007208static void vlv_compute_dpll(struct intel_crtc *crtc,
7209 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007210{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007211 u32 dpll, dpll_md;
7212
7213 /*
7214 * Enable DPIO clock input. We should never disable the reference
7215 * clock for pipe B, since VGA hotplug / manual detection depends
7216 * on it.
7217 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007218 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7219 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007220 /* We should never disable this, set it here for state tracking */
7221 if (crtc->pipe == PIPE_B)
7222 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7223 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007224 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007225
Ville Syrjäläd288f652014-10-28 13:20:22 +02007226 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007227 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007228 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007229}
7230
Ville Syrjäläd288f652014-10-28 13:20:22 +02007231static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007232 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007233{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007234 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007235 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007236 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007237 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007238 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007239 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007240
Ville Syrjäläa5805162015-05-26 20:42:30 +03007241 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007242
Ville Syrjäläd288f652014-10-28 13:20:22 +02007243 bestn = pipe_config->dpll.n;
7244 bestm1 = pipe_config->dpll.m1;
7245 bestm2 = pipe_config->dpll.m2;
7246 bestp1 = pipe_config->dpll.p1;
7247 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007248
Jesse Barnes89b667f2013-04-18 14:51:36 -07007249 /* See eDP HDMI DPIO driver vbios notes doc */
7250
7251 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007252 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007253 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007254
7255 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007256 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007257
7258 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007259 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007260 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007261 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007262
7263 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007264 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007265
7266 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007267 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7268 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7269 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007270 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007271
7272 /*
7273 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7274 * but we don't support that).
7275 * Note: don't use the DAC post divider as it seems unstable.
7276 */
7277 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007278 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007279
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007280 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007281 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007282
Jesse Barnes89b667f2013-04-18 14:51:36 -07007283 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007284 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007285 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7286 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007287 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007288 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007289 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007290 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007291 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007292
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007293 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007294 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007295 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007296 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007297 0x0df40000);
7298 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007299 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007300 0x0df70000);
7301 } else { /* HDMI or VGA */
7302 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007303 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007304 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007305 0x0df70000);
7306 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007307 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007308 0x0df40000);
7309 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007310
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007311 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007312 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007313 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7314 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007315 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007316 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007317
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007318 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007319 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007320}
7321
Daniel Vetter251ac862015-06-18 10:30:24 +02007322static void chv_compute_dpll(struct intel_crtc *crtc,
7323 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007324{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007325 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7326 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007327 DPLL_VCO_ENABLE;
7328 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007329 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007330
Ville Syrjäläd288f652014-10-28 13:20:22 +02007331 pipe_config->dpll_hw_state.dpll_md =
7332 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007333}
7334
Ville Syrjäläd288f652014-10-28 13:20:22 +02007335static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007336 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007337{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007338 struct drm_device *dev = crtc->base.dev;
7339 struct drm_i915_private *dev_priv = dev->dev_private;
7340 int pipe = crtc->pipe;
7341 int dpll_reg = DPLL(crtc->pipe);
7342 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307343 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007344 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307345 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307346 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007347
Ville Syrjäläd288f652014-10-28 13:20:22 +02007348 bestn = pipe_config->dpll.n;
7349 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7350 bestm1 = pipe_config->dpll.m1;
7351 bestm2 = pipe_config->dpll.m2 >> 22;
7352 bestp1 = pipe_config->dpll.p1;
7353 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307354 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307355 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307356 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007357
7358 /*
7359 * Enable Refclk and SSC
7360 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007361 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007362 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007363
Ville Syrjäläa5805162015-05-26 20:42:30 +03007364 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007365
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007366 /* p1 and p2 divider */
7367 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7368 5 << DPIO_CHV_S1_DIV_SHIFT |
7369 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7370 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7371 1 << DPIO_CHV_K_DIV_SHIFT);
7372
7373 /* Feedback post-divider - m2 */
7374 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7375
7376 /* Feedback refclk divider - n and m1 */
7377 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7378 DPIO_CHV_M1_DIV_BY_2 |
7379 1 << DPIO_CHV_N_DIV_SHIFT);
7380
7381 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307382 if (bestm2_frac)
7383 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007384
7385 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307386 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7387 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7388 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7389 if (bestm2_frac)
7390 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7391 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007392
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307393 /* Program digital lock detect threshold */
7394 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7395 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7396 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7397 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7398 if (!bestm2_frac)
7399 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7400 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7401
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007402 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307403 if (vco == 5400000) {
7404 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7405 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7406 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7407 tribuf_calcntr = 0x9;
7408 } else if (vco <= 6200000) {
7409 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7410 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7411 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7412 tribuf_calcntr = 0x9;
7413 } else if (vco <= 6480000) {
7414 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7415 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7416 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7417 tribuf_calcntr = 0x8;
7418 } else {
7419 /* Not supported. Apply the same limits as in the max case */
7420 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7421 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7422 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7423 tribuf_calcntr = 0;
7424 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007425 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7426
Ville Syrjälä968040b2015-03-11 22:52:08 +02007427 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307428 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7429 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7430 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7431
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007432 /* AFC Recal */
7433 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7434 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7435 DPIO_AFC_RECAL);
7436
Ville Syrjäläa5805162015-05-26 20:42:30 +03007437 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007438}
7439
Ville Syrjäläd288f652014-10-28 13:20:22 +02007440/**
7441 * vlv_force_pll_on - forcibly enable just the PLL
7442 * @dev_priv: i915 private structure
7443 * @pipe: pipe PLL to enable
7444 * @dpll: PLL configuration
7445 *
7446 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7447 * in cases where we need the PLL enabled even when @pipe is not going to
7448 * be enabled.
7449 */
7450void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7451 const struct dpll *dpll)
7452{
7453 struct intel_crtc *crtc =
7454 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007455 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007456 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007457 .pixel_multiplier = 1,
7458 .dpll = *dpll,
7459 };
7460
7461 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007462 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007463 chv_prepare_pll(crtc, &pipe_config);
7464 chv_enable_pll(crtc, &pipe_config);
7465 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007466 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007467 vlv_prepare_pll(crtc, &pipe_config);
7468 vlv_enable_pll(crtc, &pipe_config);
7469 }
7470}
7471
7472/**
7473 * vlv_force_pll_off - forcibly disable just the PLL
7474 * @dev_priv: i915 private structure
7475 * @pipe: pipe PLL to disable
7476 *
7477 * Disable the PLL for @pipe. To be used in cases where we need
7478 * the PLL enabled even when @pipe is not going to be enabled.
7479 */
7480void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7481{
7482 if (IS_CHERRYVIEW(dev))
7483 chv_disable_pll(to_i915(dev), pipe);
7484 else
7485 vlv_disable_pll(to_i915(dev), pipe);
7486}
7487
Daniel Vetter251ac862015-06-18 10:30:24 +02007488static void i9xx_compute_dpll(struct intel_crtc *crtc,
7489 struct intel_crtc_state *crtc_state,
7490 intel_clock_t *reduced_clock,
7491 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007492{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007493 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007494 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007495 u32 dpll;
7496 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007497 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007498
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007499 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307500
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007501 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7502 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007503
7504 dpll = DPLL_VGA_MODE_DIS;
7505
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007506 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007507 dpll |= DPLLB_MODE_LVDS;
7508 else
7509 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007510
Daniel Vetteref1b4602013-06-01 17:17:04 +02007511 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007512 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007513 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007514 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007515
7516 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007517 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007518
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007519 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007520 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007521
7522 /* compute bitmask from p1 value */
7523 if (IS_PINEVIEW(dev))
7524 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7525 else {
7526 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7527 if (IS_G4X(dev) && reduced_clock)
7528 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7529 }
7530 switch (clock->p2) {
7531 case 5:
7532 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7533 break;
7534 case 7:
7535 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7536 break;
7537 case 10:
7538 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7539 break;
7540 case 14:
7541 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7542 break;
7543 }
7544 if (INTEL_INFO(dev)->gen >= 4)
7545 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7546
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007547 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007548 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007549 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007550 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7551 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7552 else
7553 dpll |= PLL_REF_INPUT_DREFCLK;
7554
7555 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007556 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007557
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007558 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007559 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007560 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007561 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007562 }
7563}
7564
Daniel Vetter251ac862015-06-18 10:30:24 +02007565static void i8xx_compute_dpll(struct intel_crtc *crtc,
7566 struct intel_crtc_state *crtc_state,
7567 intel_clock_t *reduced_clock,
7568 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007569{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007570 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007571 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007572 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007573 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007574
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007575 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307576
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007577 dpll = DPLL_VGA_MODE_DIS;
7578
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007579 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007580 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7581 } else {
7582 if (clock->p1 == 2)
7583 dpll |= PLL_P1_DIVIDE_BY_TWO;
7584 else
7585 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7586 if (clock->p2 == 4)
7587 dpll |= PLL_P2_DIVIDE_BY_4;
7588 }
7589
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007590 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007591 dpll |= DPLL_DVO_2X_MODE;
7592
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007593 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007594 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7595 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7596 else
7597 dpll |= PLL_REF_INPUT_DREFCLK;
7598
7599 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007600 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007601}
7602
Daniel Vetter8a654f32013-06-01 17:16:22 +02007603static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007604{
7605 struct drm_device *dev = intel_crtc->base.dev;
7606 struct drm_i915_private *dev_priv = dev->dev_private;
7607 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007608 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007609 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007610 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007611 uint32_t crtc_vtotal, crtc_vblank_end;
7612 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007613
7614 /* We need to be careful not to changed the adjusted mode, for otherwise
7615 * the hw state checker will get angry at the mismatch. */
7616 crtc_vtotal = adjusted_mode->crtc_vtotal;
7617 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007618
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007619 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007620 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007621 crtc_vtotal -= 1;
7622 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007623
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007624 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007625 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7626 else
7627 vsyncshift = adjusted_mode->crtc_hsync_start -
7628 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007629 if (vsyncshift < 0)
7630 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007631 }
7632
7633 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007634 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007635
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007636 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007637 (adjusted_mode->crtc_hdisplay - 1) |
7638 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007639 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007640 (adjusted_mode->crtc_hblank_start - 1) |
7641 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007642 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007643 (adjusted_mode->crtc_hsync_start - 1) |
7644 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7645
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007646 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007647 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007648 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007649 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007650 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007651 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007652 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007653 (adjusted_mode->crtc_vsync_start - 1) |
7654 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7655
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007656 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7657 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7658 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7659 * bits. */
7660 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7661 (pipe == PIPE_B || pipe == PIPE_C))
7662 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7663
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007664 /* pipesrc controls the size that is scaled from, which should
7665 * always be the user's requested size.
7666 */
7667 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007668 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7669 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007670}
7671
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007672static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007673 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007674{
7675 struct drm_device *dev = crtc->base.dev;
7676 struct drm_i915_private *dev_priv = dev->dev_private;
7677 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7678 uint32_t tmp;
7679
7680 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007681 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7682 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007683 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007684 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7685 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007686 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007687 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7688 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007689
7690 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007691 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7692 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007693 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007694 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7695 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007696 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007697 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7698 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007699
7700 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007701 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7702 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7703 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007704 }
7705
7706 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007707 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7708 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7709
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007710 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7711 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007712}
7713
Daniel Vetterf6a83282014-02-11 15:28:57 -08007714void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007715 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007716{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007717 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7718 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7719 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7720 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007721
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007722 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7723 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7724 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7725 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007726
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007727 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007728 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007729
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007730 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7731 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007732
7733 mode->hsync = drm_mode_hsync(mode);
7734 mode->vrefresh = drm_mode_vrefresh(mode);
7735 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007736}
7737
Daniel Vetter84b046f2013-02-19 18:48:54 +01007738static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7739{
7740 struct drm_device *dev = intel_crtc->base.dev;
7741 struct drm_i915_private *dev_priv = dev->dev_private;
7742 uint32_t pipeconf;
7743
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007744 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007745
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007746 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7747 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7748 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007749
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007750 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007751 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007752
Daniel Vetterff9ce462013-04-24 14:57:17 +02007753 /* only g4x and later have fancy bpc/dither controls */
7754 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007755 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007756 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007757 pipeconf |= PIPECONF_DITHER_EN |
7758 PIPECONF_DITHER_TYPE_SP;
7759
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007760 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007761 case 18:
7762 pipeconf |= PIPECONF_6BPC;
7763 break;
7764 case 24:
7765 pipeconf |= PIPECONF_8BPC;
7766 break;
7767 case 30:
7768 pipeconf |= PIPECONF_10BPC;
7769 break;
7770 default:
7771 /* Case prevented by intel_choose_pipe_bpp_dither. */
7772 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007773 }
7774 }
7775
7776 if (HAS_PIPE_CXSR(dev)) {
7777 if (intel_crtc->lowfreq_avail) {
7778 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7779 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7780 } else {
7781 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007782 }
7783 }
7784
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007785 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007786 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007787 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007788 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7789 else
7790 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7791 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007792 pipeconf |= PIPECONF_PROGRESSIVE;
7793
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007794 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007795 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007796
Daniel Vetter84b046f2013-02-19 18:48:54 +01007797 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7798 POSTING_READ(PIPECONF(intel_crtc->pipe));
7799}
7800
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007801static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7802 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007803{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007804 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007805 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007806 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007807 intel_clock_t clock;
7808 bool ok;
7809 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007810 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007811 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007812 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007813 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007814 struct drm_connector_state *connector_state;
7815 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007816
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007817 memset(&crtc_state->dpll_hw_state, 0,
7818 sizeof(crtc_state->dpll_hw_state));
7819
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007820 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007821 if (connector_state->crtc != &crtc->base)
7822 continue;
7823
7824 encoder = to_intel_encoder(connector_state->best_encoder);
7825
Chris Wilson5eddb702010-09-11 13:48:45 +01007826 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007827 case INTEL_OUTPUT_DSI:
7828 is_dsi = true;
7829 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007830 default:
7831 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007832 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007833
Eric Anholtc751ce42010-03-25 11:48:48 -07007834 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007835 }
7836
Jani Nikulaf2335332013-09-13 11:03:09 +03007837 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007838 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007839
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007840 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007841 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007842
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007843 /*
7844 * Returns a set of divisors for the desired target clock with
7845 * the given refclk, or FALSE. The returned values represent
7846 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7847 * 2) / p1 / p2.
7848 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007849 limit = intel_limit(crtc_state, refclk);
7850 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007851 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007852 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007853 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007854 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7855 return -EINVAL;
7856 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007857
Jani Nikulaf2335332013-09-13 11:03:09 +03007858 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007859 crtc_state->dpll.n = clock.n;
7860 crtc_state->dpll.m1 = clock.m1;
7861 crtc_state->dpll.m2 = clock.m2;
7862 crtc_state->dpll.p1 = clock.p1;
7863 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007864 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007865
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007866 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007867 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007868 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007869 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007870 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007871 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007872 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007873 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007874 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007875 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007876 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007877
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007878 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007879}
7880
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007881static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007882 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007883{
7884 struct drm_device *dev = crtc->base.dev;
7885 struct drm_i915_private *dev_priv = dev->dev_private;
7886 uint32_t tmp;
7887
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007888 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7889 return;
7890
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007891 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007892 if (!(tmp & PFIT_ENABLE))
7893 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007894
Daniel Vetter06922822013-07-11 13:35:40 +02007895 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007896 if (INTEL_INFO(dev)->gen < 4) {
7897 if (crtc->pipe != PIPE_B)
7898 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007899 } else {
7900 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7901 return;
7902 }
7903
Daniel Vetter06922822013-07-11 13:35:40 +02007904 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007905 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7906 if (INTEL_INFO(dev)->gen < 5)
7907 pipe_config->gmch_pfit.lvds_border_bits =
7908 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7909}
7910
Jesse Barnesacbec812013-09-20 11:29:32 -07007911static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007912 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007913{
7914 struct drm_device *dev = crtc->base.dev;
7915 struct drm_i915_private *dev_priv = dev->dev_private;
7916 int pipe = pipe_config->cpu_transcoder;
7917 intel_clock_t clock;
7918 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007919 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007920
Shobhit Kumarf573de52014-07-30 20:32:37 +05307921 /* In case of MIPI DPLL will not even be used */
7922 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7923 return;
7924
Ville Syrjäläa5805162015-05-26 20:42:30 +03007925 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007926 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007927 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007928
7929 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7930 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7931 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7932 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7933 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7934
Imre Deakdccbea32015-06-22 23:35:51 +03007935 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007936}
7937
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007938static void
7939i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7940 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007941{
7942 struct drm_device *dev = crtc->base.dev;
7943 struct drm_i915_private *dev_priv = dev->dev_private;
7944 u32 val, base, offset;
7945 int pipe = crtc->pipe, plane = crtc->plane;
7946 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007947 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007948 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007949 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007950
Damien Lespiau42a7b082015-02-05 19:35:13 +00007951 val = I915_READ(DSPCNTR(plane));
7952 if (!(val & DISPLAY_PLANE_ENABLE))
7953 return;
7954
Damien Lespiaud9806c92015-01-21 14:07:19 +00007955 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007956 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007957 DRM_DEBUG_KMS("failed to alloc fb\n");
7958 return;
7959 }
7960
Damien Lespiau1b842c82015-01-21 13:50:54 +00007961 fb = &intel_fb->base;
7962
Daniel Vetter18c52472015-02-10 17:16:09 +00007963 if (INTEL_INFO(dev)->gen >= 4) {
7964 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007965 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007966 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7967 }
7968 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007969
7970 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007971 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007972 fb->pixel_format = fourcc;
7973 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007974
7975 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007976 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007977 offset = I915_READ(DSPTILEOFF(plane));
7978 else
7979 offset = I915_READ(DSPLINOFF(plane));
7980 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7981 } else {
7982 base = I915_READ(DSPADDR(plane));
7983 }
7984 plane_config->base = base;
7985
7986 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007987 fb->width = ((val >> 16) & 0xfff) + 1;
7988 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007989
7990 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007991 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007992
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007993 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007994 fb->pixel_format,
7995 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007996
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007997 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007998
Damien Lespiau2844a922015-01-20 12:51:48 +00007999 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8000 pipe_name(pipe), plane, fb->width, fb->height,
8001 fb->bits_per_pixel, base, fb->pitches[0],
8002 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008003
Damien Lespiau2d140302015-02-05 17:22:18 +00008004 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008005}
8006
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008007static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008008 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008009{
8010 struct drm_device *dev = crtc->base.dev;
8011 struct drm_i915_private *dev_priv = dev->dev_private;
8012 int pipe = pipe_config->cpu_transcoder;
8013 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8014 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008015 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008016 int refclk = 100000;
8017
Ville Syrjäläa5805162015-05-26 20:42:30 +03008018 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008019 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8020 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8021 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8022 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008023 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008024 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008025
8026 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008027 clock.m2 = (pll_dw0 & 0xff) << 22;
8028 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8029 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008030 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8031 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8032 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8033
Imre Deakdccbea32015-06-22 23:35:51 +03008034 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008035}
8036
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008037static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008038 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008039{
8040 struct drm_device *dev = crtc->base.dev;
8041 struct drm_i915_private *dev_priv = dev->dev_private;
8042 uint32_t tmp;
8043
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008044 if (!intel_display_power_is_enabled(dev_priv,
8045 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008046 return false;
8047
Daniel Vettere143a212013-07-04 12:01:15 +02008048 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008049 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008050
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008051 tmp = I915_READ(PIPECONF(crtc->pipe));
8052 if (!(tmp & PIPECONF_ENABLE))
8053 return false;
8054
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008055 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8056 switch (tmp & PIPECONF_BPC_MASK) {
8057 case PIPECONF_6BPC:
8058 pipe_config->pipe_bpp = 18;
8059 break;
8060 case PIPECONF_8BPC:
8061 pipe_config->pipe_bpp = 24;
8062 break;
8063 case PIPECONF_10BPC:
8064 pipe_config->pipe_bpp = 30;
8065 break;
8066 default:
8067 break;
8068 }
8069 }
8070
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008071 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8072 pipe_config->limited_color_range = true;
8073
Ville Syrjälä282740f2013-09-04 18:30:03 +03008074 if (INTEL_INFO(dev)->gen < 4)
8075 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8076
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008077 intel_get_pipe_timings(crtc, pipe_config);
8078
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008079 i9xx_get_pfit_config(crtc, pipe_config);
8080
Daniel Vetter6c49f242013-06-06 12:45:25 +02008081 if (INTEL_INFO(dev)->gen >= 4) {
8082 tmp = I915_READ(DPLL_MD(crtc->pipe));
8083 pipe_config->pixel_multiplier =
8084 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8085 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008086 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008087 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8088 tmp = I915_READ(DPLL(crtc->pipe));
8089 pipe_config->pixel_multiplier =
8090 ((tmp & SDVO_MULTIPLIER_MASK)
8091 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8092 } else {
8093 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8094 * port and will be fixed up in the encoder->get_config
8095 * function. */
8096 pipe_config->pixel_multiplier = 1;
8097 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008098 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8099 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008100 /*
8101 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8102 * on 830. Filter it out here so that we don't
8103 * report errors due to that.
8104 */
8105 if (IS_I830(dev))
8106 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8107
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008108 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8109 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008110 } else {
8111 /* Mask out read-only status bits. */
8112 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8113 DPLL_PORTC_READY_MASK |
8114 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008115 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008116
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008117 if (IS_CHERRYVIEW(dev))
8118 chv_crtc_clock_get(crtc, pipe_config);
8119 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008120 vlv_crtc_clock_get(crtc, pipe_config);
8121 else
8122 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008123
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008124 return true;
8125}
8126
Paulo Zanonidde86e22012-12-01 12:04:25 -02008127static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008128{
8129 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008130 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008131 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008132 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008133 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008134 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008135 bool has_ck505 = false;
8136 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008137
8138 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008139 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008140 switch (encoder->type) {
8141 case INTEL_OUTPUT_LVDS:
8142 has_panel = true;
8143 has_lvds = true;
8144 break;
8145 case INTEL_OUTPUT_EDP:
8146 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008147 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008148 has_cpu_edp = true;
8149 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008150 default:
8151 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008152 }
8153 }
8154
Keith Packard99eb6a02011-09-26 14:29:12 -07008155 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008156 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008157 can_ssc = has_ck505;
8158 } else {
8159 has_ck505 = false;
8160 can_ssc = true;
8161 }
8162
Imre Deak2de69052013-05-08 13:14:04 +03008163 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8164 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008165
8166 /* Ironlake: try to setup display ref clock before DPLL
8167 * enabling. This is only under driver's control after
8168 * PCH B stepping, previous chipset stepping should be
8169 * ignoring this setting.
8170 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008171 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008172
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008173 /* As we must carefully and slowly disable/enable each source in turn,
8174 * compute the final state we want first and check if we need to
8175 * make any changes at all.
8176 */
8177 final = val;
8178 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008179 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008180 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008181 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008182 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8183
8184 final &= ~DREF_SSC_SOURCE_MASK;
8185 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8186 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008187
Keith Packard199e5d72011-09-22 12:01:57 -07008188 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008189 final |= DREF_SSC_SOURCE_ENABLE;
8190
8191 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8192 final |= DREF_SSC1_ENABLE;
8193
8194 if (has_cpu_edp) {
8195 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8196 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8197 else
8198 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8199 } else
8200 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8201 } else {
8202 final |= DREF_SSC_SOURCE_DISABLE;
8203 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8204 }
8205
8206 if (final == val)
8207 return;
8208
8209 /* Always enable nonspread source */
8210 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8211
8212 if (has_ck505)
8213 val |= DREF_NONSPREAD_CK505_ENABLE;
8214 else
8215 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8216
8217 if (has_panel) {
8218 val &= ~DREF_SSC_SOURCE_MASK;
8219 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008220
Keith Packard199e5d72011-09-22 12:01:57 -07008221 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008222 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008223 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008224 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008225 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008226 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008227
8228 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008229 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008230 POSTING_READ(PCH_DREF_CONTROL);
8231 udelay(200);
8232
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008233 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008234
8235 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008236 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008237 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008238 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008239 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008240 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008241 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008242 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008243 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008244
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008245 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008246 POSTING_READ(PCH_DREF_CONTROL);
8247 udelay(200);
8248 } else {
8249 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8250
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008251 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008252
8253 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008254 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008255
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008256 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008257 POSTING_READ(PCH_DREF_CONTROL);
8258 udelay(200);
8259
8260 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008261 val &= ~DREF_SSC_SOURCE_MASK;
8262 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008263
8264 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008265 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008266
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008267 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008268 POSTING_READ(PCH_DREF_CONTROL);
8269 udelay(200);
8270 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008271
8272 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008273}
8274
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008275static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008276{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008277 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008278
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008279 tmp = I915_READ(SOUTH_CHICKEN2);
8280 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8281 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008282
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008283 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8284 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8285 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008286
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008287 tmp = I915_READ(SOUTH_CHICKEN2);
8288 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8289 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008290
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008291 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8292 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8293 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008294}
8295
8296/* WaMPhyProgramming:hsw */
8297static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8298{
8299 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008300
8301 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8302 tmp &= ~(0xFF << 24);
8303 tmp |= (0x12 << 24);
8304 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8305
Paulo Zanonidde86e22012-12-01 12:04:25 -02008306 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8307 tmp |= (1 << 11);
8308 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8309
8310 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8311 tmp |= (1 << 11);
8312 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8313
Paulo Zanonidde86e22012-12-01 12:04:25 -02008314 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8315 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8316 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8317
8318 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8319 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8320 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8321
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008322 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8323 tmp &= ~(7 << 13);
8324 tmp |= (5 << 13);
8325 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008326
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008327 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8328 tmp &= ~(7 << 13);
8329 tmp |= (5 << 13);
8330 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008331
8332 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8333 tmp &= ~0xFF;
8334 tmp |= 0x1C;
8335 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8336
8337 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8338 tmp &= ~0xFF;
8339 tmp |= 0x1C;
8340 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8341
8342 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8343 tmp &= ~(0xFF << 16);
8344 tmp |= (0x1C << 16);
8345 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8346
8347 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8348 tmp &= ~(0xFF << 16);
8349 tmp |= (0x1C << 16);
8350 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8351
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008352 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8353 tmp |= (1 << 27);
8354 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008355
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008356 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8357 tmp |= (1 << 27);
8358 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008359
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008360 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8361 tmp &= ~(0xF << 28);
8362 tmp |= (4 << 28);
8363 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008364
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008365 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8366 tmp &= ~(0xF << 28);
8367 tmp |= (4 << 28);
8368 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008369}
8370
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008371/* Implements 3 different sequences from BSpec chapter "Display iCLK
8372 * Programming" based on the parameters passed:
8373 * - Sequence to enable CLKOUT_DP
8374 * - Sequence to enable CLKOUT_DP without spread
8375 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8376 */
8377static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8378 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008379{
8380 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008381 uint32_t reg, tmp;
8382
8383 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8384 with_spread = true;
8385 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8386 with_fdi, "LP PCH doesn't have FDI\n"))
8387 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008388
Ville Syrjäläa5805162015-05-26 20:42:30 +03008389 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008390
8391 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8392 tmp &= ~SBI_SSCCTL_DISABLE;
8393 tmp |= SBI_SSCCTL_PATHALT;
8394 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8395
8396 udelay(24);
8397
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008398 if (with_spread) {
8399 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8400 tmp &= ~SBI_SSCCTL_PATHALT;
8401 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008402
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008403 if (with_fdi) {
8404 lpt_reset_fdi_mphy(dev_priv);
8405 lpt_program_fdi_mphy(dev_priv);
8406 }
8407 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008408
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008409 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8410 SBI_GEN0 : SBI_DBUFF0;
8411 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8412 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8413 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008414
Ville Syrjäläa5805162015-05-26 20:42:30 +03008415 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008416}
8417
Paulo Zanoni47701c32013-07-23 11:19:25 -03008418/* Sequence to disable CLKOUT_DP */
8419static void lpt_disable_clkout_dp(struct drm_device *dev)
8420{
8421 struct drm_i915_private *dev_priv = dev->dev_private;
8422 uint32_t reg, tmp;
8423
Ville Syrjäläa5805162015-05-26 20:42:30 +03008424 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008425
8426 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8427 SBI_GEN0 : SBI_DBUFF0;
8428 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8429 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8430 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8431
8432 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8433 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8434 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8435 tmp |= SBI_SSCCTL_PATHALT;
8436 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8437 udelay(32);
8438 }
8439 tmp |= SBI_SSCCTL_DISABLE;
8440 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8441 }
8442
Ville Syrjäläa5805162015-05-26 20:42:30 +03008443 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008444}
8445
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008446static void lpt_init_pch_refclk(struct drm_device *dev)
8447{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008448 struct intel_encoder *encoder;
8449 bool has_vga = false;
8450
Damien Lespiaub2784e12014-08-05 11:29:37 +01008451 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008452 switch (encoder->type) {
8453 case INTEL_OUTPUT_ANALOG:
8454 has_vga = true;
8455 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008456 default:
8457 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008458 }
8459 }
8460
Paulo Zanoni47701c32013-07-23 11:19:25 -03008461 if (has_vga)
8462 lpt_enable_clkout_dp(dev, true, true);
8463 else
8464 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008465}
8466
Paulo Zanonidde86e22012-12-01 12:04:25 -02008467/*
8468 * Initialize reference clocks when the driver loads
8469 */
8470void intel_init_pch_refclk(struct drm_device *dev)
8471{
8472 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8473 ironlake_init_pch_refclk(dev);
8474 else if (HAS_PCH_LPT(dev))
8475 lpt_init_pch_refclk(dev);
8476}
8477
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008478static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008479{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008480 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008481 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008482 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008483 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008484 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008485 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008486 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008487 bool is_lvds = false;
8488
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008489 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008490 if (connector_state->crtc != crtc_state->base.crtc)
8491 continue;
8492
8493 encoder = to_intel_encoder(connector_state->best_encoder);
8494
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008495 switch (encoder->type) {
8496 case INTEL_OUTPUT_LVDS:
8497 is_lvds = true;
8498 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008499 default:
8500 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008501 }
8502 num_connectors++;
8503 }
8504
8505 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008506 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008507 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008508 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008509 }
8510
8511 return 120000;
8512}
8513
Daniel Vetter6ff93602013-04-19 11:24:36 +02008514static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008515{
8516 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8518 int pipe = intel_crtc->pipe;
8519 uint32_t val;
8520
Daniel Vetter78114072013-06-13 00:54:57 +02008521 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008522
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008523 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008524 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008525 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008526 break;
8527 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008528 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008529 break;
8530 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008531 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008532 break;
8533 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008534 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008535 break;
8536 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008537 /* Case prevented by intel_choose_pipe_bpp_dither. */
8538 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008539 }
8540
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008541 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008542 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8543
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008544 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008545 val |= PIPECONF_INTERLACED_ILK;
8546 else
8547 val |= PIPECONF_PROGRESSIVE;
8548
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008549 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008550 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008551
Paulo Zanonic8203562012-09-12 10:06:29 -03008552 I915_WRITE(PIPECONF(pipe), val);
8553 POSTING_READ(PIPECONF(pipe));
8554}
8555
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008556/*
8557 * Set up the pipe CSC unit.
8558 *
8559 * Currently only full range RGB to limited range RGB conversion
8560 * is supported, but eventually this should handle various
8561 * RGB<->YCbCr scenarios as well.
8562 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008563static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008564{
8565 struct drm_device *dev = crtc->dev;
8566 struct drm_i915_private *dev_priv = dev->dev_private;
8567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8568 int pipe = intel_crtc->pipe;
8569 uint16_t coeff = 0x7800; /* 1.0 */
8570
8571 /*
8572 * TODO: Check what kind of values actually come out of the pipe
8573 * with these coeff/postoff values and adjust to get the best
8574 * accuracy. Perhaps we even need to take the bpc value into
8575 * consideration.
8576 */
8577
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008578 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008579 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8580
8581 /*
8582 * GY/GU and RY/RU should be the other way around according
8583 * to BSpec, but reality doesn't agree. Just set them up in
8584 * a way that results in the correct picture.
8585 */
8586 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8587 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8588
8589 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8590 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8591
8592 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8593 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8594
8595 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8596 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8597 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8598
8599 if (INTEL_INFO(dev)->gen > 6) {
8600 uint16_t postoff = 0;
8601
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008602 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008603 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008604
8605 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8606 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8607 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8608
8609 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8610 } else {
8611 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8612
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008613 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008614 mode |= CSC_BLACK_SCREEN_OFFSET;
8615
8616 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8617 }
8618}
8619
Daniel Vetter6ff93602013-04-19 11:24:36 +02008620static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008621{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008622 struct drm_device *dev = crtc->dev;
8623 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008625 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008626 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008627 uint32_t val;
8628
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008629 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008630
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008631 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008632 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8633
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008634 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008635 val |= PIPECONF_INTERLACED_ILK;
8636 else
8637 val |= PIPECONF_PROGRESSIVE;
8638
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008639 I915_WRITE(PIPECONF(cpu_transcoder), val);
8640 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008641
8642 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8643 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008644
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308645 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008646 val = 0;
8647
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008648 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008649 case 18:
8650 val |= PIPEMISC_DITHER_6_BPC;
8651 break;
8652 case 24:
8653 val |= PIPEMISC_DITHER_8_BPC;
8654 break;
8655 case 30:
8656 val |= PIPEMISC_DITHER_10_BPC;
8657 break;
8658 case 36:
8659 val |= PIPEMISC_DITHER_12_BPC;
8660 break;
8661 default:
8662 /* Case prevented by pipe_config_set_bpp. */
8663 BUG();
8664 }
8665
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008666 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008667 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8668
8669 I915_WRITE(PIPEMISC(pipe), val);
8670 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008671}
8672
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008673static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008674 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008675 intel_clock_t *clock,
8676 bool *has_reduced_clock,
8677 intel_clock_t *reduced_clock)
8678{
8679 struct drm_device *dev = crtc->dev;
8680 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008681 int refclk;
8682 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008683 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008684
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008685 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008686
8687 /*
8688 * Returns a set of divisors for the desired target clock with the given
8689 * refclk, or FALSE. The returned values represent the clock equation:
8690 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8691 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008692 limit = intel_limit(crtc_state, refclk);
8693 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008694 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008695 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008696 if (!ret)
8697 return false;
8698
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008699 return true;
8700}
8701
Paulo Zanonid4b19312012-11-29 11:29:32 -02008702int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8703{
8704 /*
8705 * Account for spread spectrum to avoid
8706 * oversubscribing the link. Max center spread
8707 * is 2.5%; use 5% for safety's sake.
8708 */
8709 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008710 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008711}
8712
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008713static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008714{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008715 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008716}
8717
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008718static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008719 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008720 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008721 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008722{
8723 struct drm_crtc *crtc = &intel_crtc->base;
8724 struct drm_device *dev = crtc->dev;
8725 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008726 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008727 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008728 struct drm_connector_state *connector_state;
8729 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008730 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008731 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008732 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008733
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008734 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008735 if (connector_state->crtc != crtc_state->base.crtc)
8736 continue;
8737
8738 encoder = to_intel_encoder(connector_state->best_encoder);
8739
8740 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008741 case INTEL_OUTPUT_LVDS:
8742 is_lvds = true;
8743 break;
8744 case INTEL_OUTPUT_SDVO:
8745 case INTEL_OUTPUT_HDMI:
8746 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008747 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008748 default:
8749 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008750 }
8751
8752 num_connectors++;
8753 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008754
Chris Wilsonc1858122010-12-03 21:35:48 +00008755 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008756 factor = 21;
8757 if (is_lvds) {
8758 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008759 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008760 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008761 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008762 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008763 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008764
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008765 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008766 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008767
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008768 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8769 *fp2 |= FP_CB_TUNE;
8770
Chris Wilson5eddb702010-09-11 13:48:45 +01008771 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008772
Eric Anholta07d6782011-03-30 13:01:08 -07008773 if (is_lvds)
8774 dpll |= DPLLB_MODE_LVDS;
8775 else
8776 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008777
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008778 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008779 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008780
8781 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008782 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008783 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008784 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008785
Eric Anholta07d6782011-03-30 13:01:08 -07008786 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008787 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008788 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008789 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008790
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008791 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008792 case 5:
8793 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8794 break;
8795 case 7:
8796 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8797 break;
8798 case 10:
8799 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8800 break;
8801 case 14:
8802 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8803 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008804 }
8805
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008806 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008807 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008808 else
8809 dpll |= PLL_REF_INPUT_DREFCLK;
8810
Daniel Vetter959e16d2013-06-05 13:34:21 +02008811 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008812}
8813
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008814static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8815 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008816{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008817 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008818 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008819 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008820 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008821 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008822 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008823
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008824 memset(&crtc_state->dpll_hw_state, 0,
8825 sizeof(crtc_state->dpll_hw_state));
8826
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008827 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008828
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008829 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8830 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8831
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008832 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008833 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008834 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008835 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8836 return -EINVAL;
8837 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008838 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008839 if (!crtc_state->clock_set) {
8840 crtc_state->dpll.n = clock.n;
8841 crtc_state->dpll.m1 = clock.m1;
8842 crtc_state->dpll.m2 = clock.m2;
8843 crtc_state->dpll.p1 = clock.p1;
8844 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008845 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008846
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008847 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008848 if (crtc_state->has_pch_encoder) {
8849 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008850 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008851 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008852
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008853 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008854 &fp, &reduced_clock,
8855 has_reduced_clock ? &fp2 : NULL);
8856
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008857 crtc_state->dpll_hw_state.dpll = dpll;
8858 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008859 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008860 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008861 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008862 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008863
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008864 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008865 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008866 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008867 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008868 return -EINVAL;
8869 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008870 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008871
Rodrigo Viviab585de2015-03-24 12:40:09 -07008872 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008873 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008874 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008875 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008876
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008877 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008878}
8879
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008880static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8881 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008882{
8883 struct drm_device *dev = crtc->base.dev;
8884 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008885 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008886
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008887 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8888 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8889 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8890 & ~TU_SIZE_MASK;
8891 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8892 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8893 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8894}
8895
8896static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8897 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008898 struct intel_link_m_n *m_n,
8899 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008900{
8901 struct drm_device *dev = crtc->base.dev;
8902 struct drm_i915_private *dev_priv = dev->dev_private;
8903 enum pipe pipe = crtc->pipe;
8904
8905 if (INTEL_INFO(dev)->gen >= 5) {
8906 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8907 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8908 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8909 & ~TU_SIZE_MASK;
8910 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8911 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8912 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008913 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8914 * gen < 8) and if DRRS is supported (to make sure the
8915 * registers are not unnecessarily read).
8916 */
8917 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008918 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008919 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8920 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8921 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8922 & ~TU_SIZE_MASK;
8923 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8924 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8925 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8926 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008927 } else {
8928 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8929 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8930 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8931 & ~TU_SIZE_MASK;
8932 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8933 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8934 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8935 }
8936}
8937
8938void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008939 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008940{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008941 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008942 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8943 else
8944 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008945 &pipe_config->dp_m_n,
8946 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008947}
8948
Daniel Vetter72419202013-04-04 13:28:53 +02008949static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008950 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008951{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008952 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008953 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008954}
8955
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008956static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008957 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008958{
8959 struct drm_device *dev = crtc->base.dev;
8960 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008961 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8962 uint32_t ps_ctrl = 0;
8963 int id = -1;
8964 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008965
Chandra Kondurua1b22782015-04-07 15:28:45 -07008966 /* find scaler attached to this pipe */
8967 for (i = 0; i < crtc->num_scalers; i++) {
8968 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8969 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8970 id = i;
8971 pipe_config->pch_pfit.enabled = true;
8972 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8973 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8974 break;
8975 }
8976 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008977
Chandra Kondurua1b22782015-04-07 15:28:45 -07008978 scaler_state->scaler_id = id;
8979 if (id >= 0) {
8980 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8981 } else {
8982 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008983 }
8984}
8985
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008986static void
8987skylake_get_initial_plane_config(struct intel_crtc *crtc,
8988 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008989{
8990 struct drm_device *dev = crtc->base.dev;
8991 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008992 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008993 int pipe = crtc->pipe;
8994 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008995 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008996 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008997 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008998
Damien Lespiaud9806c92015-01-21 14:07:19 +00008999 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009000 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009001 DRM_DEBUG_KMS("failed to alloc fb\n");
9002 return;
9003 }
9004
Damien Lespiau1b842c82015-01-21 13:50:54 +00009005 fb = &intel_fb->base;
9006
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009007 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009008 if (!(val & PLANE_CTL_ENABLE))
9009 goto error;
9010
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009011 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9012 fourcc = skl_format_to_fourcc(pixel_format,
9013 val & PLANE_CTL_ORDER_RGBX,
9014 val & PLANE_CTL_ALPHA_MASK);
9015 fb->pixel_format = fourcc;
9016 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9017
Damien Lespiau40f46282015-02-27 11:15:21 +00009018 tiling = val & PLANE_CTL_TILED_MASK;
9019 switch (tiling) {
9020 case PLANE_CTL_TILED_LINEAR:
9021 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9022 break;
9023 case PLANE_CTL_TILED_X:
9024 plane_config->tiling = I915_TILING_X;
9025 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9026 break;
9027 case PLANE_CTL_TILED_Y:
9028 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9029 break;
9030 case PLANE_CTL_TILED_YF:
9031 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9032 break;
9033 default:
9034 MISSING_CASE(tiling);
9035 goto error;
9036 }
9037
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009038 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9039 plane_config->base = base;
9040
9041 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9042
9043 val = I915_READ(PLANE_SIZE(pipe, 0));
9044 fb->height = ((val >> 16) & 0xfff) + 1;
9045 fb->width = ((val >> 0) & 0x1fff) + 1;
9046
9047 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009048 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9049 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009050 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9051
9052 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009053 fb->pixel_format,
9054 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009055
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009056 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009057
9058 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9059 pipe_name(pipe), fb->width, fb->height,
9060 fb->bits_per_pixel, base, fb->pitches[0],
9061 plane_config->size);
9062
Damien Lespiau2d140302015-02-05 17:22:18 +00009063 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009064 return;
9065
9066error:
9067 kfree(fb);
9068}
9069
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009070static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009071 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009072{
9073 struct drm_device *dev = crtc->base.dev;
9074 struct drm_i915_private *dev_priv = dev->dev_private;
9075 uint32_t tmp;
9076
9077 tmp = I915_READ(PF_CTL(crtc->pipe));
9078
9079 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009080 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009081 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9082 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009083
9084 /* We currently do not free assignements of panel fitters on
9085 * ivb/hsw (since we don't use the higher upscaling modes which
9086 * differentiates them) so just WARN about this case for now. */
9087 if (IS_GEN7(dev)) {
9088 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9089 PF_PIPE_SEL_IVB(crtc->pipe));
9090 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009091 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009092}
9093
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009094static void
9095ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9096 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009097{
9098 struct drm_device *dev = crtc->base.dev;
9099 struct drm_i915_private *dev_priv = dev->dev_private;
9100 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009101 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009102 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009103 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009104 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009105 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009106
Damien Lespiau42a7b082015-02-05 19:35:13 +00009107 val = I915_READ(DSPCNTR(pipe));
9108 if (!(val & DISPLAY_PLANE_ENABLE))
9109 return;
9110
Damien Lespiaud9806c92015-01-21 14:07:19 +00009111 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009112 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009113 DRM_DEBUG_KMS("failed to alloc fb\n");
9114 return;
9115 }
9116
Damien Lespiau1b842c82015-01-21 13:50:54 +00009117 fb = &intel_fb->base;
9118
Daniel Vetter18c52472015-02-10 17:16:09 +00009119 if (INTEL_INFO(dev)->gen >= 4) {
9120 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009121 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009122 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9123 }
9124 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009125
9126 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009127 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009128 fb->pixel_format = fourcc;
9129 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009130
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009131 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009132 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009133 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009134 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009135 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009136 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009137 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009138 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009139 }
9140 plane_config->base = base;
9141
9142 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009143 fb->width = ((val >> 16) & 0xfff) + 1;
9144 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009145
9146 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009147 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009148
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009149 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009150 fb->pixel_format,
9151 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009152
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009153 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009154
Damien Lespiau2844a922015-01-20 12:51:48 +00009155 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9156 pipe_name(pipe), fb->width, fb->height,
9157 fb->bits_per_pixel, base, fb->pitches[0],
9158 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009159
Damien Lespiau2d140302015-02-05 17:22:18 +00009160 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009161}
9162
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009163static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009164 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009165{
9166 struct drm_device *dev = crtc->base.dev;
9167 struct drm_i915_private *dev_priv = dev->dev_private;
9168 uint32_t tmp;
9169
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009170 if (!intel_display_power_is_enabled(dev_priv,
9171 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009172 return false;
9173
Daniel Vettere143a212013-07-04 12:01:15 +02009174 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009175 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009176
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009177 tmp = I915_READ(PIPECONF(crtc->pipe));
9178 if (!(tmp & PIPECONF_ENABLE))
9179 return false;
9180
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009181 switch (tmp & PIPECONF_BPC_MASK) {
9182 case PIPECONF_6BPC:
9183 pipe_config->pipe_bpp = 18;
9184 break;
9185 case PIPECONF_8BPC:
9186 pipe_config->pipe_bpp = 24;
9187 break;
9188 case PIPECONF_10BPC:
9189 pipe_config->pipe_bpp = 30;
9190 break;
9191 case PIPECONF_12BPC:
9192 pipe_config->pipe_bpp = 36;
9193 break;
9194 default:
9195 break;
9196 }
9197
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009198 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9199 pipe_config->limited_color_range = true;
9200
Daniel Vetterab9412b2013-05-03 11:49:46 +02009201 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009202 struct intel_shared_dpll *pll;
9203
Daniel Vetter88adfff2013-03-28 10:42:01 +01009204 pipe_config->has_pch_encoder = true;
9205
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009206 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9207 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9208 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009209
9210 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009211
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009212 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009213 pipe_config->shared_dpll =
9214 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009215 } else {
9216 tmp = I915_READ(PCH_DPLL_SEL);
9217 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9218 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9219 else
9220 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9221 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009222
9223 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9224
9225 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9226 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009227
9228 tmp = pipe_config->dpll_hw_state.dpll;
9229 pipe_config->pixel_multiplier =
9230 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9231 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009232
9233 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009234 } else {
9235 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009236 }
9237
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009238 intel_get_pipe_timings(crtc, pipe_config);
9239
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009240 ironlake_get_pfit_config(crtc, pipe_config);
9241
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009242 return true;
9243}
9244
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009245static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9246{
9247 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009248 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009249
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009250 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009251 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009252 pipe_name(crtc->pipe));
9253
Rob Clarke2c719b2014-12-15 13:56:32 -05009254 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9255 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9256 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9257 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9258 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9259 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009260 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009261 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009262 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009263 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009264 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009265 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009266 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009267 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009268 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009269
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009270 /*
9271 * In theory we can still leave IRQs enabled, as long as only the HPD
9272 * interrupts remain enabled. We used to check for that, but since it's
9273 * gen-specific and since we only disable LCPLL after we fully disable
9274 * the interrupts, the check below should be enough.
9275 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009276 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009277}
9278
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009279static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9280{
9281 struct drm_device *dev = dev_priv->dev;
9282
9283 if (IS_HASWELL(dev))
9284 return I915_READ(D_COMP_HSW);
9285 else
9286 return I915_READ(D_COMP_BDW);
9287}
9288
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009289static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9290{
9291 struct drm_device *dev = dev_priv->dev;
9292
9293 if (IS_HASWELL(dev)) {
9294 mutex_lock(&dev_priv->rps.hw_lock);
9295 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9296 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009297 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009298 mutex_unlock(&dev_priv->rps.hw_lock);
9299 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009300 I915_WRITE(D_COMP_BDW, val);
9301 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009302 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009303}
9304
9305/*
9306 * This function implements pieces of two sequences from BSpec:
9307 * - Sequence for display software to disable LCPLL
9308 * - Sequence for display software to allow package C8+
9309 * The steps implemented here are just the steps that actually touch the LCPLL
9310 * register. Callers should take care of disabling all the display engine
9311 * functions, doing the mode unset, fixing interrupts, etc.
9312 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009313static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9314 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009315{
9316 uint32_t val;
9317
9318 assert_can_disable_lcpll(dev_priv);
9319
9320 val = I915_READ(LCPLL_CTL);
9321
9322 if (switch_to_fclk) {
9323 val |= LCPLL_CD_SOURCE_FCLK;
9324 I915_WRITE(LCPLL_CTL, val);
9325
9326 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9327 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9328 DRM_ERROR("Switching to FCLK failed\n");
9329
9330 val = I915_READ(LCPLL_CTL);
9331 }
9332
9333 val |= LCPLL_PLL_DISABLE;
9334 I915_WRITE(LCPLL_CTL, val);
9335 POSTING_READ(LCPLL_CTL);
9336
9337 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9338 DRM_ERROR("LCPLL still locked\n");
9339
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009340 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009341 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009342 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009343 ndelay(100);
9344
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009345 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9346 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009347 DRM_ERROR("D_COMP RCOMP still in progress\n");
9348
9349 if (allow_power_down) {
9350 val = I915_READ(LCPLL_CTL);
9351 val |= LCPLL_POWER_DOWN_ALLOW;
9352 I915_WRITE(LCPLL_CTL, val);
9353 POSTING_READ(LCPLL_CTL);
9354 }
9355}
9356
9357/*
9358 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9359 * source.
9360 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009361static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009362{
9363 uint32_t val;
9364
9365 val = I915_READ(LCPLL_CTL);
9366
9367 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9368 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9369 return;
9370
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009371 /*
9372 * Make sure we're not on PC8 state before disabling PC8, otherwise
9373 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009374 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009375 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009376
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009377 if (val & LCPLL_POWER_DOWN_ALLOW) {
9378 val &= ~LCPLL_POWER_DOWN_ALLOW;
9379 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009380 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009381 }
9382
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009383 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009384 val |= D_COMP_COMP_FORCE;
9385 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009386 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009387
9388 val = I915_READ(LCPLL_CTL);
9389 val &= ~LCPLL_PLL_DISABLE;
9390 I915_WRITE(LCPLL_CTL, val);
9391
9392 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9393 DRM_ERROR("LCPLL not locked yet\n");
9394
9395 if (val & LCPLL_CD_SOURCE_FCLK) {
9396 val = I915_READ(LCPLL_CTL);
9397 val &= ~LCPLL_CD_SOURCE_FCLK;
9398 I915_WRITE(LCPLL_CTL, val);
9399
9400 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9401 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9402 DRM_ERROR("Switching back to LCPLL failed\n");
9403 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009404
Mika Kuoppala59bad942015-01-16 11:34:40 +02009405 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009406 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009407}
9408
Paulo Zanoni765dab672014-03-07 20:08:18 -03009409/*
9410 * Package states C8 and deeper are really deep PC states that can only be
9411 * reached when all the devices on the system allow it, so even if the graphics
9412 * device allows PC8+, it doesn't mean the system will actually get to these
9413 * states. Our driver only allows PC8+ when going into runtime PM.
9414 *
9415 * The requirements for PC8+ are that all the outputs are disabled, the power
9416 * well is disabled and most interrupts are disabled, and these are also
9417 * requirements for runtime PM. When these conditions are met, we manually do
9418 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9419 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9420 * hang the machine.
9421 *
9422 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9423 * the state of some registers, so when we come back from PC8+ we need to
9424 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9425 * need to take care of the registers kept by RC6. Notice that this happens even
9426 * if we don't put the device in PCI D3 state (which is what currently happens
9427 * because of the runtime PM support).
9428 *
9429 * For more, read "Display Sequences for Package C8" on the hardware
9430 * documentation.
9431 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009432void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009433{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009434 struct drm_device *dev = dev_priv->dev;
9435 uint32_t val;
9436
Paulo Zanonic67a4702013-08-19 13:18:09 -03009437 DRM_DEBUG_KMS("Enabling package C8+\n");
9438
Paulo Zanonic67a4702013-08-19 13:18:09 -03009439 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9440 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9441 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9442 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9443 }
9444
9445 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009446 hsw_disable_lcpll(dev_priv, true, true);
9447}
9448
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009449void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009450{
9451 struct drm_device *dev = dev_priv->dev;
9452 uint32_t val;
9453
Paulo Zanonic67a4702013-08-19 13:18:09 -03009454 DRM_DEBUG_KMS("Disabling package C8+\n");
9455
9456 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009457 lpt_init_pch_refclk(dev);
9458
9459 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9460 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9461 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9462 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9463 }
9464
9465 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009466}
9467
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009468static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309469{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009470 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009471 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309472
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009473 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309474}
9475
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009476/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009477static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009478{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009479 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009480 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009481 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009482
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009483 for_each_intel_crtc(state->dev, intel_crtc) {
9484 int pixel_rate;
9485
9486 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9487 if (IS_ERR(crtc_state))
9488 return PTR_ERR(crtc_state);
9489
9490 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009491 continue;
9492
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009493 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009494
9495 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009496 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009497 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9498
9499 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9500 }
9501
9502 return max_pixel_rate;
9503}
9504
9505static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9506{
9507 struct drm_i915_private *dev_priv = dev->dev_private;
9508 uint32_t val, data;
9509 int ret;
9510
9511 if (WARN((I915_READ(LCPLL_CTL) &
9512 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9513 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9514 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9515 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9516 "trying to change cdclk frequency with cdclk not enabled\n"))
9517 return;
9518
9519 mutex_lock(&dev_priv->rps.hw_lock);
9520 ret = sandybridge_pcode_write(dev_priv,
9521 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9522 mutex_unlock(&dev_priv->rps.hw_lock);
9523 if (ret) {
9524 DRM_ERROR("failed to inform pcode about cdclk change\n");
9525 return;
9526 }
9527
9528 val = I915_READ(LCPLL_CTL);
9529 val |= LCPLL_CD_SOURCE_FCLK;
9530 I915_WRITE(LCPLL_CTL, val);
9531
9532 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9533 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9534 DRM_ERROR("Switching to FCLK failed\n");
9535
9536 val = I915_READ(LCPLL_CTL);
9537 val &= ~LCPLL_CLK_FREQ_MASK;
9538
9539 switch (cdclk) {
9540 case 450000:
9541 val |= LCPLL_CLK_FREQ_450;
9542 data = 0;
9543 break;
9544 case 540000:
9545 val |= LCPLL_CLK_FREQ_54O_BDW;
9546 data = 1;
9547 break;
9548 case 337500:
9549 val |= LCPLL_CLK_FREQ_337_5_BDW;
9550 data = 2;
9551 break;
9552 case 675000:
9553 val |= LCPLL_CLK_FREQ_675_BDW;
9554 data = 3;
9555 break;
9556 default:
9557 WARN(1, "invalid cdclk frequency\n");
9558 return;
9559 }
9560
9561 I915_WRITE(LCPLL_CTL, val);
9562
9563 val = I915_READ(LCPLL_CTL);
9564 val &= ~LCPLL_CD_SOURCE_FCLK;
9565 I915_WRITE(LCPLL_CTL, val);
9566
9567 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9568 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9569 DRM_ERROR("Switching back to LCPLL failed\n");
9570
9571 mutex_lock(&dev_priv->rps.hw_lock);
9572 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9573 mutex_unlock(&dev_priv->rps.hw_lock);
9574
9575 intel_update_cdclk(dev);
9576
9577 WARN(cdclk != dev_priv->cdclk_freq,
9578 "cdclk requested %d kHz but got %d kHz\n",
9579 cdclk, dev_priv->cdclk_freq);
9580}
9581
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009582static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009583{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009584 struct drm_i915_private *dev_priv = to_i915(state->dev);
9585 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009586 int cdclk;
9587
9588 /*
9589 * FIXME should also account for plane ratio
9590 * once 64bpp pixel formats are supported.
9591 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009592 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009593 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009594 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009595 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009596 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009597 cdclk = 450000;
9598 else
9599 cdclk = 337500;
9600
9601 /*
9602 * FIXME move the cdclk caclulation to
9603 * compute_config() so we can fail gracegully.
9604 */
9605 if (cdclk > dev_priv->max_cdclk_freq) {
9606 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9607 cdclk, dev_priv->max_cdclk_freq);
9608 cdclk = dev_priv->max_cdclk_freq;
9609 }
9610
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009611 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009612
9613 return 0;
9614}
9615
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009616static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009617{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009618 struct drm_device *dev = old_state->dev;
9619 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009620
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009621 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009622}
9623
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009624static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9625 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009626{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009627 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009628 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009629
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009630 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009631
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009632 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009633}
9634
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309635static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9636 enum port port,
9637 struct intel_crtc_state *pipe_config)
9638{
9639 switch (port) {
9640 case PORT_A:
9641 pipe_config->ddi_pll_sel = SKL_DPLL0;
9642 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9643 break;
9644 case PORT_B:
9645 pipe_config->ddi_pll_sel = SKL_DPLL1;
9646 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9647 break;
9648 case PORT_C:
9649 pipe_config->ddi_pll_sel = SKL_DPLL2;
9650 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9651 break;
9652 default:
9653 DRM_ERROR("Incorrect port type\n");
9654 }
9655}
9656
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009657static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9658 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009659 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009660{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009661 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009662
9663 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9664 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9665
9666 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009667 case SKL_DPLL0:
9668 /*
9669 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9670 * of the shared DPLL framework and thus needs to be read out
9671 * separately
9672 */
9673 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9674 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9675 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009676 case SKL_DPLL1:
9677 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9678 break;
9679 case SKL_DPLL2:
9680 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9681 break;
9682 case SKL_DPLL3:
9683 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9684 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009685 }
9686}
9687
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009688static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9689 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009690 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009691{
9692 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9693
9694 switch (pipe_config->ddi_pll_sel) {
9695 case PORT_CLK_SEL_WRPLL1:
9696 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9697 break;
9698 case PORT_CLK_SEL_WRPLL2:
9699 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9700 break;
9701 }
9702}
9703
Daniel Vetter26804af2014-06-25 22:01:55 +03009704static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009705 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009706{
9707 struct drm_device *dev = crtc->base.dev;
9708 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009709 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009710 enum port port;
9711 uint32_t tmp;
9712
9713 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9714
9715 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9716
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009717 if (IS_SKYLAKE(dev))
9718 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309719 else if (IS_BROXTON(dev))
9720 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009721 else
9722 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009723
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009724 if (pipe_config->shared_dpll >= 0) {
9725 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9726
9727 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9728 &pipe_config->dpll_hw_state));
9729 }
9730
Daniel Vetter26804af2014-06-25 22:01:55 +03009731 /*
9732 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9733 * DDI E. So just check whether this pipe is wired to DDI E and whether
9734 * the PCH transcoder is on.
9735 */
Damien Lespiauca370452013-12-03 13:56:24 +00009736 if (INTEL_INFO(dev)->gen < 9 &&
9737 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009738 pipe_config->has_pch_encoder = true;
9739
9740 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9741 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9742 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9743
9744 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9745 }
9746}
9747
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009748static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009749 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009750{
9751 struct drm_device *dev = crtc->base.dev;
9752 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009753 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009754 uint32_t tmp;
9755
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009756 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009757 POWER_DOMAIN_PIPE(crtc->pipe)))
9758 return false;
9759
Daniel Vettere143a212013-07-04 12:01:15 +02009760 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009761 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9762
Daniel Vettereccb1402013-05-22 00:50:22 +02009763 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9764 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9765 enum pipe trans_edp_pipe;
9766 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9767 default:
9768 WARN(1, "unknown pipe linked to edp transcoder\n");
9769 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9770 case TRANS_DDI_EDP_INPUT_A_ON:
9771 trans_edp_pipe = PIPE_A;
9772 break;
9773 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9774 trans_edp_pipe = PIPE_B;
9775 break;
9776 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9777 trans_edp_pipe = PIPE_C;
9778 break;
9779 }
9780
9781 if (trans_edp_pipe == crtc->pipe)
9782 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9783 }
9784
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009785 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009786 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009787 return false;
9788
Daniel Vettereccb1402013-05-22 00:50:22 +02009789 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009790 if (!(tmp & PIPECONF_ENABLE))
9791 return false;
9792
Daniel Vetter26804af2014-06-25 22:01:55 +03009793 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009794
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009795 intel_get_pipe_timings(crtc, pipe_config);
9796
Chandra Kondurua1b22782015-04-07 15:28:45 -07009797 if (INTEL_INFO(dev)->gen >= 9) {
9798 skl_init_scalers(dev, crtc, pipe_config);
9799 }
9800
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009801 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009802
9803 if (INTEL_INFO(dev)->gen >= 9) {
9804 pipe_config->scaler_state.scaler_id = -1;
9805 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9806 }
9807
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009808 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009809 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009810 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009811 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009812 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009813 else
9814 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009815 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009816
Jesse Barnese59150d2014-01-07 13:30:45 -08009817 if (IS_HASWELL(dev))
9818 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9819 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009820
Clint Taylorebb69c92014-09-30 10:30:22 -07009821 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9822 pipe_config->pixel_multiplier =
9823 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9824 } else {
9825 pipe_config->pixel_multiplier = 1;
9826 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009827
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009828 return true;
9829}
9830
Chris Wilson560b85b2010-08-07 11:01:38 +01009831static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9832{
9833 struct drm_device *dev = crtc->dev;
9834 struct drm_i915_private *dev_priv = dev->dev_private;
9835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009836 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009837
Ville Syrjälädc41c152014-08-13 11:57:05 +03009838 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009839 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9840 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009841 unsigned int stride = roundup_pow_of_two(width) * 4;
9842
9843 switch (stride) {
9844 default:
9845 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9846 width, stride);
9847 stride = 256;
9848 /* fallthrough */
9849 case 256:
9850 case 512:
9851 case 1024:
9852 case 2048:
9853 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009854 }
9855
Ville Syrjälädc41c152014-08-13 11:57:05 +03009856 cntl |= CURSOR_ENABLE |
9857 CURSOR_GAMMA_ENABLE |
9858 CURSOR_FORMAT_ARGB |
9859 CURSOR_STRIDE(stride);
9860
9861 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009862 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009863
Ville Syrjälädc41c152014-08-13 11:57:05 +03009864 if (intel_crtc->cursor_cntl != 0 &&
9865 (intel_crtc->cursor_base != base ||
9866 intel_crtc->cursor_size != size ||
9867 intel_crtc->cursor_cntl != cntl)) {
9868 /* On these chipsets we can only modify the base/size/stride
9869 * whilst the cursor is disabled.
9870 */
9871 I915_WRITE(_CURACNTR, 0);
9872 POSTING_READ(_CURACNTR);
9873 intel_crtc->cursor_cntl = 0;
9874 }
9875
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009876 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009877 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009878 intel_crtc->cursor_base = base;
9879 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009880
9881 if (intel_crtc->cursor_size != size) {
9882 I915_WRITE(CURSIZE, size);
9883 intel_crtc->cursor_size = size;
9884 }
9885
Chris Wilson4b0e3332014-05-30 16:35:26 +03009886 if (intel_crtc->cursor_cntl != cntl) {
9887 I915_WRITE(_CURACNTR, cntl);
9888 POSTING_READ(_CURACNTR);
9889 intel_crtc->cursor_cntl = cntl;
9890 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009891}
9892
9893static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9894{
9895 struct drm_device *dev = crtc->dev;
9896 struct drm_i915_private *dev_priv = dev->dev_private;
9897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9898 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009899 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009900
Chris Wilson4b0e3332014-05-30 16:35:26 +03009901 cntl = 0;
9902 if (base) {
9903 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009904 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309905 case 64:
9906 cntl |= CURSOR_MODE_64_ARGB_AX;
9907 break;
9908 case 128:
9909 cntl |= CURSOR_MODE_128_ARGB_AX;
9910 break;
9911 case 256:
9912 cntl |= CURSOR_MODE_256_ARGB_AX;
9913 break;
9914 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009915 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309916 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009917 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009918 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009919
9920 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9921 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009922 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009923
Matt Roper8e7d6882015-01-21 16:35:41 -08009924 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009925 cntl |= CURSOR_ROTATE_180;
9926
Chris Wilson4b0e3332014-05-30 16:35:26 +03009927 if (intel_crtc->cursor_cntl != cntl) {
9928 I915_WRITE(CURCNTR(pipe), cntl);
9929 POSTING_READ(CURCNTR(pipe));
9930 intel_crtc->cursor_cntl = cntl;
9931 }
9932
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009933 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009934 I915_WRITE(CURBASE(pipe), base);
9935 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009936
9937 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009938}
9939
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009940/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009941static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9942 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009943{
9944 struct drm_device *dev = crtc->dev;
9945 struct drm_i915_private *dev_priv = dev->dev_private;
9946 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9947 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07009948 int x = crtc->cursor_x;
9949 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009950 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009951
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009952 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009953 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009954
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009955 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009956 base = 0;
9957
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009958 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009959 base = 0;
9960
9961 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009962 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009963 base = 0;
9964
9965 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9966 x = -x;
9967 }
9968 pos |= x << CURSOR_X_SHIFT;
9969
9970 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009971 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009972 base = 0;
9973
9974 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9975 y = -y;
9976 }
9977 pos |= y << CURSOR_Y_SHIFT;
9978
Chris Wilson4b0e3332014-05-30 16:35:26 +03009979 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009980 return;
9981
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009982 I915_WRITE(CURPOS(pipe), pos);
9983
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009984 /* ILK+ do this automagically */
9985 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009986 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009987 base += (intel_crtc->base.cursor->state->crtc_h *
9988 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009989 }
9990
Ville Syrjälä8ac54662014-08-12 19:39:54 +03009991 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009992 i845_update_cursor(crtc, base);
9993 else
9994 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009995}
9996
Ville Syrjälädc41c152014-08-13 11:57:05 +03009997static bool cursor_size_ok(struct drm_device *dev,
9998 uint32_t width, uint32_t height)
9999{
10000 if (width == 0 || height == 0)
10001 return false;
10002
10003 /*
10004 * 845g/865g are special in that they are only limited by
10005 * the width of their cursors, the height is arbitrary up to
10006 * the precision of the register. Everything else requires
10007 * square cursors, limited to a few power-of-two sizes.
10008 */
10009 if (IS_845G(dev) || IS_I865G(dev)) {
10010 if ((width & 63) != 0)
10011 return false;
10012
10013 if (width > (IS_845G(dev) ? 64 : 512))
10014 return false;
10015
10016 if (height > 1023)
10017 return false;
10018 } else {
10019 switch (width | height) {
10020 case 256:
10021 case 128:
10022 if (IS_GEN2(dev))
10023 return false;
10024 case 64:
10025 break;
10026 default:
10027 return false;
10028 }
10029 }
10030
10031 return true;
10032}
10033
Jesse Barnes79e53942008-11-07 14:24:08 -080010034static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010035 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010036{
James Simmons72034252010-08-03 01:33:19 +010010037 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010039
James Simmons72034252010-08-03 01:33:19 +010010040 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010041 intel_crtc->lut_r[i] = red[i] >> 8;
10042 intel_crtc->lut_g[i] = green[i] >> 8;
10043 intel_crtc->lut_b[i] = blue[i] >> 8;
10044 }
10045
10046 intel_crtc_load_lut(crtc);
10047}
10048
Jesse Barnes79e53942008-11-07 14:24:08 -080010049/* VESA 640x480x72Hz mode to set on the pipe */
10050static struct drm_display_mode load_detect_mode = {
10051 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10052 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10053};
10054
Daniel Vettera8bb6812014-02-10 18:00:39 +010010055struct drm_framebuffer *
10056__intel_framebuffer_create(struct drm_device *dev,
10057 struct drm_mode_fb_cmd2 *mode_cmd,
10058 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010059{
10060 struct intel_framebuffer *intel_fb;
10061 int ret;
10062
10063 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10064 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010065 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010066 return ERR_PTR(-ENOMEM);
10067 }
10068
10069 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010070 if (ret)
10071 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010072
10073 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010074err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010075 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010076 kfree(intel_fb);
10077
10078 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010079}
10080
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010081static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010082intel_framebuffer_create(struct drm_device *dev,
10083 struct drm_mode_fb_cmd2 *mode_cmd,
10084 struct drm_i915_gem_object *obj)
10085{
10086 struct drm_framebuffer *fb;
10087 int ret;
10088
10089 ret = i915_mutex_lock_interruptible(dev);
10090 if (ret)
10091 return ERR_PTR(ret);
10092 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10093 mutex_unlock(&dev->struct_mutex);
10094
10095 return fb;
10096}
10097
Chris Wilsond2dff872011-04-19 08:36:26 +010010098static u32
10099intel_framebuffer_pitch_for_width(int width, int bpp)
10100{
10101 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10102 return ALIGN(pitch, 64);
10103}
10104
10105static u32
10106intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10107{
10108 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010109 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010110}
10111
10112static struct drm_framebuffer *
10113intel_framebuffer_create_for_mode(struct drm_device *dev,
10114 struct drm_display_mode *mode,
10115 int depth, int bpp)
10116{
10117 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010118 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010119
10120 obj = i915_gem_alloc_object(dev,
10121 intel_framebuffer_size_for_mode(mode, bpp));
10122 if (obj == NULL)
10123 return ERR_PTR(-ENOMEM);
10124
10125 mode_cmd.width = mode->hdisplay;
10126 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010127 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10128 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010129 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010130
10131 return intel_framebuffer_create(dev, &mode_cmd, obj);
10132}
10133
10134static struct drm_framebuffer *
10135mode_fits_in_fbdev(struct drm_device *dev,
10136 struct drm_display_mode *mode)
10137{
Daniel Vetter06957262015-08-10 13:34:08 +020010138#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010139 struct drm_i915_private *dev_priv = dev->dev_private;
10140 struct drm_i915_gem_object *obj;
10141 struct drm_framebuffer *fb;
10142
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010143 if (!dev_priv->fbdev)
10144 return NULL;
10145
10146 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010147 return NULL;
10148
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010149 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010150 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010151
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010152 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010153 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10154 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010155 return NULL;
10156
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010157 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010158 return NULL;
10159
10160 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010161#else
10162 return NULL;
10163#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010164}
10165
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010166static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10167 struct drm_crtc *crtc,
10168 struct drm_display_mode *mode,
10169 struct drm_framebuffer *fb,
10170 int x, int y)
10171{
10172 struct drm_plane_state *plane_state;
10173 int hdisplay, vdisplay;
10174 int ret;
10175
10176 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10177 if (IS_ERR(plane_state))
10178 return PTR_ERR(plane_state);
10179
10180 if (mode)
10181 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10182 else
10183 hdisplay = vdisplay = 0;
10184
10185 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10186 if (ret)
10187 return ret;
10188 drm_atomic_set_fb_for_plane(plane_state, fb);
10189 plane_state->crtc_x = 0;
10190 plane_state->crtc_y = 0;
10191 plane_state->crtc_w = hdisplay;
10192 plane_state->crtc_h = vdisplay;
10193 plane_state->src_x = x << 16;
10194 plane_state->src_y = y << 16;
10195 plane_state->src_w = hdisplay << 16;
10196 plane_state->src_h = vdisplay << 16;
10197
10198 return 0;
10199}
10200
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010201bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010202 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010203 struct intel_load_detect_pipe *old,
10204 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010205{
10206 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010207 struct intel_encoder *intel_encoder =
10208 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010209 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010210 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010211 struct drm_crtc *crtc = NULL;
10212 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010213 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010214 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010215 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010216 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010217 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010218 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010219
Chris Wilsond2dff872011-04-19 08:36:26 +010010220 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010221 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010222 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010223
Rob Clark51fd3712013-11-19 12:10:12 -050010224retry:
10225 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10226 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010227 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010228
Jesse Barnes79e53942008-11-07 14:24:08 -080010229 /*
10230 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010231 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010232 * - if the connector already has an assigned crtc, use it (but make
10233 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010234 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010235 * - try to find the first unused crtc that can drive this connector,
10236 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010237 */
10238
10239 /* See if we already have a CRTC for this connector */
10240 if (encoder->crtc) {
10241 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010242
Rob Clark51fd3712013-11-19 12:10:12 -050010243 ret = drm_modeset_lock(&crtc->mutex, ctx);
10244 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010245 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010246 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10247 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010248 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010249
Daniel Vetter24218aa2012-08-12 19:27:11 +020010250 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010251 old->load_detect_temp = false;
10252
10253 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010254 if (connector->dpms != DRM_MODE_DPMS_ON)
10255 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010256
Chris Wilson71731882011-04-19 23:10:58 +010010257 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010258 }
10259
10260 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010261 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010262 i++;
10263 if (!(encoder->possible_crtcs & (1 << i)))
10264 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010265 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010266 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010267
10268 crtc = possible_crtc;
10269 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010270 }
10271
10272 /*
10273 * If we didn't find an unused CRTC, don't use any.
10274 */
10275 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010276 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010277 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010278 }
10279
Rob Clark51fd3712013-11-19 12:10:12 -050010280 ret = drm_modeset_lock(&crtc->mutex, ctx);
10281 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010282 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010283 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10284 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010285 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010286
10287 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010288 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010289 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010290 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010291
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010292 state = drm_atomic_state_alloc(dev);
10293 if (!state)
10294 return false;
10295
10296 state->acquire_ctx = ctx;
10297
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010298 connector_state = drm_atomic_get_connector_state(state, connector);
10299 if (IS_ERR(connector_state)) {
10300 ret = PTR_ERR(connector_state);
10301 goto fail;
10302 }
10303
10304 connector_state->crtc = crtc;
10305 connector_state->best_encoder = &intel_encoder->base;
10306
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010307 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10308 if (IS_ERR(crtc_state)) {
10309 ret = PTR_ERR(crtc_state);
10310 goto fail;
10311 }
10312
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010313 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010314
Chris Wilson64927112011-04-20 07:25:26 +010010315 if (!mode)
10316 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010317
Chris Wilsond2dff872011-04-19 08:36:26 +010010318 /* We need a framebuffer large enough to accommodate all accesses
10319 * that the plane may generate whilst we perform load detection.
10320 * We can not rely on the fbcon either being present (we get called
10321 * during its initialisation to detect all boot displays, or it may
10322 * not even exist) or that it is large enough to satisfy the
10323 * requested mode.
10324 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010325 fb = mode_fits_in_fbdev(dev, mode);
10326 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010327 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010328 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10329 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010330 } else
10331 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010332 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010333 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010334 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010335 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010336
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010337 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10338 if (ret)
10339 goto fail;
10340
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010341 drm_mode_copy(&crtc_state->base.mode, mode);
10342
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010343 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010344 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010345 if (old->release_fb)
10346 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010347 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010348 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010349 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010350
Jesse Barnes79e53942008-11-07 14:24:08 -080010351 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010352 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010353 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010354
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010355fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010356 drm_atomic_state_free(state);
10357 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010358
Rob Clark51fd3712013-11-19 12:10:12 -050010359 if (ret == -EDEADLK) {
10360 drm_modeset_backoff(ctx);
10361 goto retry;
10362 }
10363
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010364 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010365}
10366
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010367void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010368 struct intel_load_detect_pipe *old,
10369 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010370{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010371 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010372 struct intel_encoder *intel_encoder =
10373 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010374 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010375 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010377 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010378 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010379 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010380 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010381
Chris Wilsond2dff872011-04-19 08:36:26 +010010382 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010383 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010384 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010385
Chris Wilson8261b192011-04-19 23:18:09 +010010386 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010387 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010388 if (!state)
10389 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010390
10391 state->acquire_ctx = ctx;
10392
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010393 connector_state = drm_atomic_get_connector_state(state, connector);
10394 if (IS_ERR(connector_state))
10395 goto fail;
10396
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010397 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10398 if (IS_ERR(crtc_state))
10399 goto fail;
10400
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010401 connector_state->best_encoder = NULL;
10402 connector_state->crtc = NULL;
10403
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010404 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010405
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010406 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10407 0, 0);
10408 if (ret)
10409 goto fail;
10410
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010411 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010412 if (ret)
10413 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010414
Daniel Vetter36206362012-12-10 20:42:17 +010010415 if (old->release_fb) {
10416 drm_framebuffer_unregister_private(old->release_fb);
10417 drm_framebuffer_unreference(old->release_fb);
10418 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010419
Chris Wilson0622a532011-04-21 09:32:11 +010010420 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010421 }
10422
Eric Anholtc751ce42010-03-25 11:48:48 -070010423 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010424 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10425 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010426
10427 return;
10428fail:
10429 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10430 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010431}
10432
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010433static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010434 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010435{
10436 struct drm_i915_private *dev_priv = dev->dev_private;
10437 u32 dpll = pipe_config->dpll_hw_state.dpll;
10438
10439 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010440 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010441 else if (HAS_PCH_SPLIT(dev))
10442 return 120000;
10443 else if (!IS_GEN2(dev))
10444 return 96000;
10445 else
10446 return 48000;
10447}
10448
Jesse Barnes79e53942008-11-07 14:24:08 -080010449/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010450static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010451 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010452{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010453 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010454 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010455 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010456 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010457 u32 fp;
10458 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010459 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010460 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010461
10462 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010463 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010464 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010465 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010466
10467 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010468 if (IS_PINEVIEW(dev)) {
10469 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10470 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010471 } else {
10472 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10473 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10474 }
10475
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010476 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010477 if (IS_PINEVIEW(dev))
10478 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10479 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010480 else
10481 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010482 DPLL_FPA01_P1_POST_DIV_SHIFT);
10483
10484 switch (dpll & DPLL_MODE_MASK) {
10485 case DPLLB_MODE_DAC_SERIAL:
10486 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10487 5 : 10;
10488 break;
10489 case DPLLB_MODE_LVDS:
10490 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10491 7 : 14;
10492 break;
10493 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010494 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010495 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010496 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010497 }
10498
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010499 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010500 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010501 else
Imre Deakdccbea32015-06-22 23:35:51 +030010502 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010503 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010504 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010505 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010506
10507 if (is_lvds) {
10508 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10509 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010510
10511 if (lvds & LVDS_CLKB_POWER_UP)
10512 clock.p2 = 7;
10513 else
10514 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010515 } else {
10516 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10517 clock.p1 = 2;
10518 else {
10519 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10520 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10521 }
10522 if (dpll & PLL_P2_DIVIDE_BY_4)
10523 clock.p2 = 4;
10524 else
10525 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010526 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010527
Imre Deakdccbea32015-06-22 23:35:51 +030010528 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010529 }
10530
Ville Syrjälä18442d02013-09-13 16:00:08 +030010531 /*
10532 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010533 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010534 * encoder's get_config() function.
10535 */
Imre Deakdccbea32015-06-22 23:35:51 +030010536 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010537}
10538
Ville Syrjälä6878da02013-09-13 15:59:11 +030010539int intel_dotclock_calculate(int link_freq,
10540 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010541{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010542 /*
10543 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010544 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010545 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010546 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010547 *
10548 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010549 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010550 */
10551
Ville Syrjälä6878da02013-09-13 15:59:11 +030010552 if (!m_n->link_n)
10553 return 0;
10554
10555 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10556}
10557
Ville Syrjälä18442d02013-09-13 16:00:08 +030010558static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010559 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010560{
10561 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010562
10563 /* read out port_clock from the DPLL */
10564 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010565
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010566 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010567 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010568 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010569 * agree once we know their relationship in the encoder's
10570 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010571 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010572 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010573 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10574 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010575}
10576
10577/** Returns the currently programmed mode of the given pipe. */
10578struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10579 struct drm_crtc *crtc)
10580{
Jesse Barnes548f2452011-02-17 10:40:53 -080010581 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010582 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010583 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010584 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010585 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010586 int htot = I915_READ(HTOTAL(cpu_transcoder));
10587 int hsync = I915_READ(HSYNC(cpu_transcoder));
10588 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10589 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010590 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010591
10592 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10593 if (!mode)
10594 return NULL;
10595
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010596 /*
10597 * Construct a pipe_config sufficient for getting the clock info
10598 * back out of crtc_clock_get.
10599 *
10600 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10601 * to use a real value here instead.
10602 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010603 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010604 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010605 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10606 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10607 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010608 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10609
Ville Syrjälä773ae032013-09-23 17:48:20 +030010610 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010611 mode->hdisplay = (htot & 0xffff) + 1;
10612 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10613 mode->hsync_start = (hsync & 0xffff) + 1;
10614 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10615 mode->vdisplay = (vtot & 0xffff) + 1;
10616 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10617 mode->vsync_start = (vsync & 0xffff) + 1;
10618 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10619
10620 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010621
10622 return mode;
10623}
10624
Chris Wilsonf047e392012-07-21 12:31:41 +010010625void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010626{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010627 struct drm_i915_private *dev_priv = dev->dev_private;
10628
Chris Wilsonf62a0072014-02-21 17:55:39 +000010629 if (dev_priv->mm.busy)
10630 return;
10631
Paulo Zanoni43694d62014-03-07 20:08:08 -030010632 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010633 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010634 if (INTEL_INFO(dev)->gen >= 6)
10635 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010636 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010637}
10638
10639void intel_mark_idle(struct drm_device *dev)
10640{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010641 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010642
Chris Wilsonf62a0072014-02-21 17:55:39 +000010643 if (!dev_priv->mm.busy)
10644 return;
10645
10646 dev_priv->mm.busy = false;
10647
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010648 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010649 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010650
Paulo Zanoni43694d62014-03-07 20:08:08 -030010651 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010652}
10653
Jesse Barnes79e53942008-11-07 14:24:08 -080010654static void intel_crtc_destroy(struct drm_crtc *crtc)
10655{
10656 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010657 struct drm_device *dev = crtc->dev;
10658 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010659
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010660 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010661 work = intel_crtc->unpin_work;
10662 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010663 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010664
10665 if (work) {
10666 cancel_work_sync(&work->work);
10667 kfree(work);
10668 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010669
10670 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010671
Jesse Barnes79e53942008-11-07 14:24:08 -080010672 kfree(intel_crtc);
10673}
10674
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010675static void intel_unpin_work_fn(struct work_struct *__work)
10676{
10677 struct intel_unpin_work *work =
10678 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010679 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10680 struct drm_device *dev = crtc->base.dev;
10681 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010682
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010683 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010684 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010685 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010686
John Harrisonf06cc1b2014-11-24 18:49:37 +000010687 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010688 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010689 mutex_unlock(&dev->struct_mutex);
10690
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010691 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010692 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010693
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010694 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10695 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010696
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010697 kfree(work);
10698}
10699
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010700static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010701 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010702{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010703 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10704 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010705 unsigned long flags;
10706
10707 /* Ignore early vblank irqs */
10708 if (intel_crtc == NULL)
10709 return;
10710
Daniel Vetterf3260382014-09-15 14:55:23 +020010711 /*
10712 * This is called both by irq handlers and the reset code (to complete
10713 * lost pageflips) so needs the full irqsave spinlocks.
10714 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010715 spin_lock_irqsave(&dev->event_lock, flags);
10716 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010717
10718 /* Ensure we don't miss a work->pending update ... */
10719 smp_rmb();
10720
10721 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010722 spin_unlock_irqrestore(&dev->event_lock, flags);
10723 return;
10724 }
10725
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010726 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010727
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010728 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010729}
10730
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010731void intel_finish_page_flip(struct drm_device *dev, int pipe)
10732{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010733 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010734 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10735
Mario Kleiner49b14a52010-12-09 07:00:07 +010010736 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010737}
10738
10739void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10740{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010741 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010742 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10743
Mario Kleiner49b14a52010-12-09 07:00:07 +010010744 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010745}
10746
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010747/* Is 'a' after or equal to 'b'? */
10748static bool g4x_flip_count_after_eq(u32 a, u32 b)
10749{
10750 return !((a - b) & 0x80000000);
10751}
10752
10753static bool page_flip_finished(struct intel_crtc *crtc)
10754{
10755 struct drm_device *dev = crtc->base.dev;
10756 struct drm_i915_private *dev_priv = dev->dev_private;
10757
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010758 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10759 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10760 return true;
10761
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010762 /*
10763 * The relevant registers doen't exist on pre-ctg.
10764 * As the flip done interrupt doesn't trigger for mmio
10765 * flips on gmch platforms, a flip count check isn't
10766 * really needed there. But since ctg has the registers,
10767 * include it in the check anyway.
10768 */
10769 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10770 return true;
10771
10772 /*
10773 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10774 * used the same base address. In that case the mmio flip might
10775 * have completed, but the CS hasn't even executed the flip yet.
10776 *
10777 * A flip count check isn't enough as the CS might have updated
10778 * the base address just after start of vblank, but before we
10779 * managed to process the interrupt. This means we'd complete the
10780 * CS flip too soon.
10781 *
10782 * Combining both checks should get us a good enough result. It may
10783 * still happen that the CS flip has been executed, but has not
10784 * yet actually completed. But in case the base address is the same
10785 * anyway, we don't really care.
10786 */
10787 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10788 crtc->unpin_work->gtt_offset &&
10789 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10790 crtc->unpin_work->flip_count);
10791}
10792
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010793void intel_prepare_page_flip(struct drm_device *dev, int plane)
10794{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010795 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010796 struct intel_crtc *intel_crtc =
10797 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10798 unsigned long flags;
10799
Daniel Vetterf3260382014-09-15 14:55:23 +020010800
10801 /*
10802 * This is called both by irq handlers and the reset code (to complete
10803 * lost pageflips) so needs the full irqsave spinlocks.
10804 *
10805 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010806 * generate a page-flip completion irq, i.e. every modeset
10807 * is also accompanied by a spurious intel_prepare_page_flip().
10808 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010809 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010810 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010811 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010812 spin_unlock_irqrestore(&dev->event_lock, flags);
10813}
10814
Robin Schroereba905b2014-05-18 02:24:50 +020010815static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010816{
10817 /* Ensure that the work item is consistent when activating it ... */
10818 smp_wmb();
10819 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10820 /* and that it is marked active as soon as the irq could fire. */
10821 smp_wmb();
10822}
10823
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010824static int intel_gen2_queue_flip(struct drm_device *dev,
10825 struct drm_crtc *crtc,
10826 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010827 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010828 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010829 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010830{
John Harrison6258fbe2015-05-29 17:43:48 +010010831 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010833 u32 flip_mask;
10834 int ret;
10835
John Harrison5fb9de12015-05-29 17:44:07 +010010836 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010837 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010838 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010839
10840 /* Can't queue multiple flips, so wait for the previous
10841 * one to finish before executing the next.
10842 */
10843 if (intel_crtc->plane)
10844 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10845 else
10846 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010847 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10848 intel_ring_emit(ring, MI_NOOP);
10849 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10850 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10851 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010852 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010853 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010854
10855 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010856 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010857}
10858
10859static int intel_gen3_queue_flip(struct drm_device *dev,
10860 struct drm_crtc *crtc,
10861 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010862 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010863 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010864 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010865{
John Harrison6258fbe2015-05-29 17:43:48 +010010866 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010868 u32 flip_mask;
10869 int ret;
10870
John Harrison5fb9de12015-05-29 17:44:07 +010010871 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010872 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010873 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010874
10875 if (intel_crtc->plane)
10876 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10877 else
10878 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010879 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10880 intel_ring_emit(ring, MI_NOOP);
10881 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10882 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10883 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010884 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010885 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010886
Chris Wilsone7d841c2012-12-03 11:36:30 +000010887 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010888 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010889}
10890
10891static int intel_gen4_queue_flip(struct drm_device *dev,
10892 struct drm_crtc *crtc,
10893 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010894 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010895 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010896 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010897{
John Harrison6258fbe2015-05-29 17:43:48 +010010898 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010899 struct drm_i915_private *dev_priv = dev->dev_private;
10900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10901 uint32_t pf, pipesrc;
10902 int ret;
10903
John Harrison5fb9de12015-05-29 17:44:07 +010010904 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010905 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010906 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010907
10908 /* i965+ uses the linear or tiled offsets from the
10909 * Display Registers (which do not change across a page-flip)
10910 * so we need only reprogram the base address.
10911 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010912 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10913 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10914 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010915 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010916 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010917
10918 /* XXX Enabling the panel-fitter across page-flip is so far
10919 * untested on non-native modes, so ignore it for now.
10920 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10921 */
10922 pf = 0;
10923 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010924 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010925
10926 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010927 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010928}
10929
10930static int intel_gen6_queue_flip(struct drm_device *dev,
10931 struct drm_crtc *crtc,
10932 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010933 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010934 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010935 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010936{
John Harrison6258fbe2015-05-29 17:43:48 +010010937 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010938 struct drm_i915_private *dev_priv = dev->dev_private;
10939 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10940 uint32_t pf, pipesrc;
10941 int ret;
10942
John Harrison5fb9de12015-05-29 17:44:07 +010010943 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010944 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010945 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010946
Daniel Vetter6d90c952012-04-26 23:28:05 +020010947 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10948 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10949 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010950 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010951
Chris Wilson99d9acd2012-04-17 20:37:00 +010010952 /* Contrary to the suggestions in the documentation,
10953 * "Enable Panel Fitter" does not seem to be required when page
10954 * flipping with a non-native mode, and worse causes a normal
10955 * modeset to fail.
10956 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10957 */
10958 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010959 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010960 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010961
10962 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010963 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010964}
10965
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010966static int intel_gen7_queue_flip(struct drm_device *dev,
10967 struct drm_crtc *crtc,
10968 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010969 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010970 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010971 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010972{
John Harrison6258fbe2015-05-29 17:43:48 +010010973 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010974 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010975 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010976 int len, ret;
10977
Robin Schroereba905b2014-05-18 02:24:50 +020010978 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010979 case PLANE_A:
10980 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10981 break;
10982 case PLANE_B:
10983 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10984 break;
10985 case PLANE_C:
10986 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10987 break;
10988 default:
10989 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010990 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010991 }
10992
Chris Wilsonffe74d72013-08-26 20:58:12 +010010993 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010010994 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010010995 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010010996 /*
10997 * On Gen 8, SRM is now taking an extra dword to accommodate
10998 * 48bits addresses, and we need a NOOP for the batch size to
10999 * stay even.
11000 */
11001 if (IS_GEN8(dev))
11002 len += 2;
11003 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011004
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011005 /*
11006 * BSpec MI_DISPLAY_FLIP for IVB:
11007 * "The full packet must be contained within the same cache line."
11008 *
11009 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11010 * cacheline, if we ever start emitting more commands before
11011 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11012 * then do the cacheline alignment, and finally emit the
11013 * MI_DISPLAY_FLIP.
11014 */
John Harrisonbba09b12015-05-29 17:44:06 +010011015 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011016 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011017 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011018
John Harrison5fb9de12015-05-29 17:44:07 +010011019 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011020 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011021 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011022
Chris Wilsonffe74d72013-08-26 20:58:12 +010011023 /* Unmask the flip-done completion message. Note that the bspec says that
11024 * we should do this for both the BCS and RCS, and that we must not unmask
11025 * more than one flip event at any time (or ensure that one flip message
11026 * can be sent by waiting for flip-done prior to queueing new flips).
11027 * Experimentation says that BCS works despite DERRMR masking all
11028 * flip-done completion events and that unmasking all planes at once
11029 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11030 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11031 */
11032 if (ring->id == RCS) {
11033 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11034 intel_ring_emit(ring, DERRMR);
11035 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11036 DERRMR_PIPEB_PRI_FLIP_DONE |
11037 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011038 if (IS_GEN8(dev))
11039 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11040 MI_SRM_LRM_GLOBAL_GTT);
11041 else
11042 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11043 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011044 intel_ring_emit(ring, DERRMR);
11045 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011046 if (IS_GEN8(dev)) {
11047 intel_ring_emit(ring, 0);
11048 intel_ring_emit(ring, MI_NOOP);
11049 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011050 }
11051
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011052 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011053 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011054 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011055 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011056
11057 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011058 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011059}
11060
Sourab Gupta84c33a62014-06-02 16:47:17 +053011061static bool use_mmio_flip(struct intel_engine_cs *ring,
11062 struct drm_i915_gem_object *obj)
11063{
11064 /*
11065 * This is not being used for older platforms, because
11066 * non-availability of flip done interrupt forces us to use
11067 * CS flips. Older platforms derive flip done using some clever
11068 * tricks involving the flip_pending status bits and vblank irqs.
11069 * So using MMIO flips there would disrupt this mechanism.
11070 */
11071
Chris Wilson8e09bf82014-07-08 10:40:30 +010011072 if (ring == NULL)
11073 return true;
11074
Sourab Gupta84c33a62014-06-02 16:47:17 +053011075 if (INTEL_INFO(ring->dev)->gen < 5)
11076 return false;
11077
11078 if (i915.use_mmio_flip < 0)
11079 return false;
11080 else if (i915.use_mmio_flip > 0)
11081 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011082 else if (i915.enable_execlists)
11083 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011084 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011085 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011086}
11087
Damien Lespiauff944562014-11-20 14:58:16 +000011088static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11089{
11090 struct drm_device *dev = intel_crtc->base.dev;
11091 struct drm_i915_private *dev_priv = dev->dev_private;
11092 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011093 const enum pipe pipe = intel_crtc->pipe;
11094 u32 ctl, stride;
11095
11096 ctl = I915_READ(PLANE_CTL(pipe, 0));
11097 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011098 switch (fb->modifier[0]) {
11099 case DRM_FORMAT_MOD_NONE:
11100 break;
11101 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011102 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011103 break;
11104 case I915_FORMAT_MOD_Y_TILED:
11105 ctl |= PLANE_CTL_TILED_Y;
11106 break;
11107 case I915_FORMAT_MOD_Yf_TILED:
11108 ctl |= PLANE_CTL_TILED_YF;
11109 break;
11110 default:
11111 MISSING_CASE(fb->modifier[0]);
11112 }
Damien Lespiauff944562014-11-20 14:58:16 +000011113
11114 /*
11115 * The stride is either expressed as a multiple of 64 bytes chunks for
11116 * linear buffers or in number of tiles for tiled buffers.
11117 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011118 stride = fb->pitches[0] /
11119 intel_fb_stride_alignment(dev, fb->modifier[0],
11120 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011121
11122 /*
11123 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11124 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11125 */
11126 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11127 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11128
11129 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11130 POSTING_READ(PLANE_SURF(pipe, 0));
11131}
11132
11133static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011134{
11135 struct drm_device *dev = intel_crtc->base.dev;
11136 struct drm_i915_private *dev_priv = dev->dev_private;
11137 struct intel_framebuffer *intel_fb =
11138 to_intel_framebuffer(intel_crtc->base.primary->fb);
11139 struct drm_i915_gem_object *obj = intel_fb->obj;
11140 u32 dspcntr;
11141 u32 reg;
11142
Sourab Gupta84c33a62014-06-02 16:47:17 +053011143 reg = DSPCNTR(intel_crtc->plane);
11144 dspcntr = I915_READ(reg);
11145
Damien Lespiauc5d97472014-10-25 00:11:11 +010011146 if (obj->tiling_mode != I915_TILING_NONE)
11147 dspcntr |= DISPPLANE_TILED;
11148 else
11149 dspcntr &= ~DISPPLANE_TILED;
11150
Sourab Gupta84c33a62014-06-02 16:47:17 +053011151 I915_WRITE(reg, dspcntr);
11152
11153 I915_WRITE(DSPSURF(intel_crtc->plane),
11154 intel_crtc->unpin_work->gtt_offset);
11155 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011156
Damien Lespiauff944562014-11-20 14:58:16 +000011157}
11158
11159/*
11160 * XXX: This is the temporary way to update the plane registers until we get
11161 * around to using the usual plane update functions for MMIO flips
11162 */
11163static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11164{
11165 struct drm_device *dev = intel_crtc->base.dev;
Damien Lespiauff944562014-11-20 14:58:16 +000011166 u32 start_vbl_count;
11167
11168 intel_mark_page_flip_active(intel_crtc);
11169
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020011170 intel_pipe_update_start(intel_crtc, &start_vbl_count);
Damien Lespiauff944562014-11-20 14:58:16 +000011171
11172 if (INTEL_INFO(dev)->gen >= 9)
11173 skl_do_mmio_flip(intel_crtc);
11174 else
11175 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11176 ilk_do_mmio_flip(intel_crtc);
11177
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020011178 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011179}
11180
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011181static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011182{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011183 struct intel_mmio_flip *mmio_flip =
11184 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011185
Daniel Vettereed29a52015-05-21 14:21:25 +020011186 if (mmio_flip->req)
11187 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011188 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011189 false, NULL,
11190 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011191
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011192 intel_do_mmio_flip(mmio_flip->crtc);
11193
Daniel Vettereed29a52015-05-21 14:21:25 +020011194 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011195 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011196}
11197
11198static int intel_queue_mmio_flip(struct drm_device *dev,
11199 struct drm_crtc *crtc,
11200 struct drm_framebuffer *fb,
11201 struct drm_i915_gem_object *obj,
11202 struct intel_engine_cs *ring,
11203 uint32_t flags)
11204{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011205 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011206
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011207 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11208 if (mmio_flip == NULL)
11209 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011210
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011211 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011212 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011213 mmio_flip->crtc = to_intel_crtc(crtc);
11214
11215 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11216 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011217
Sourab Gupta84c33a62014-06-02 16:47:17 +053011218 return 0;
11219}
11220
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011221static int intel_default_queue_flip(struct drm_device *dev,
11222 struct drm_crtc *crtc,
11223 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011224 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011225 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011226 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011227{
11228 return -ENODEV;
11229}
11230
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011231static bool __intel_pageflip_stall_check(struct drm_device *dev,
11232 struct drm_crtc *crtc)
11233{
11234 struct drm_i915_private *dev_priv = dev->dev_private;
11235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11236 struct intel_unpin_work *work = intel_crtc->unpin_work;
11237 u32 addr;
11238
11239 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11240 return true;
11241
11242 if (!work->enable_stall_check)
11243 return false;
11244
11245 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011246 if (work->flip_queued_req &&
11247 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011248 return false;
11249
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011250 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011251 }
11252
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011253 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011254 return false;
11255
11256 /* Potential stall - if we see that the flip has happened,
11257 * assume a missed interrupt. */
11258 if (INTEL_INFO(dev)->gen >= 4)
11259 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11260 else
11261 addr = I915_READ(DSPADDR(intel_crtc->plane));
11262
11263 /* There is a potential issue here with a false positive after a flip
11264 * to the same address. We could address this by checking for a
11265 * non-incrementing frame counter.
11266 */
11267 return addr == work->gtt_offset;
11268}
11269
11270void intel_check_page_flip(struct drm_device *dev, int pipe)
11271{
11272 struct drm_i915_private *dev_priv = dev->dev_private;
11273 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011275 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011276
Dave Gordon6c51d462015-03-06 15:34:26 +000011277 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011278
11279 if (crtc == NULL)
11280 return;
11281
Daniel Vetterf3260382014-09-15 14:55:23 +020011282 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011283 work = intel_crtc->unpin_work;
11284 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011285 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011286 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011287 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011288 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011289 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011290 if (work != NULL &&
11291 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11292 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011293 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011294}
11295
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011296static int intel_crtc_page_flip(struct drm_crtc *crtc,
11297 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011298 struct drm_pending_vblank_event *event,
11299 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011300{
11301 struct drm_device *dev = crtc->dev;
11302 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011303 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011304 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011306 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011307 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011308 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011309 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011310 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011311 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011312 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011313
Matt Roper2ff8fde2014-07-08 07:50:07 -070011314 /*
11315 * drm_mode_page_flip_ioctl() should already catch this, but double
11316 * check to be safe. In the future we may enable pageflipping from
11317 * a disabled primary plane.
11318 */
11319 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11320 return -EBUSY;
11321
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011322 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011323 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011324 return -EINVAL;
11325
11326 /*
11327 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11328 * Note that pitch changes could also affect these register.
11329 */
11330 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011331 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11332 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011333 return -EINVAL;
11334
Chris Wilsonf900db42014-02-20 09:26:13 +000011335 if (i915_terminally_wedged(&dev_priv->gpu_error))
11336 goto out_hang;
11337
Daniel Vetterb14c5672013-09-19 12:18:32 +020011338 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011339 if (work == NULL)
11340 return -ENOMEM;
11341
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011342 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011343 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011344 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011345 INIT_WORK(&work->work, intel_unpin_work_fn);
11346
Daniel Vetter87b6b102014-05-15 15:33:46 +020011347 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011348 if (ret)
11349 goto free_work;
11350
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011351 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011352 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011353 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011354 /* Before declaring the flip queue wedged, check if
11355 * the hardware completed the operation behind our backs.
11356 */
11357 if (__intel_pageflip_stall_check(dev, crtc)) {
11358 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11359 page_flip_completed(intel_crtc);
11360 } else {
11361 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011362 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011363
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011364 drm_crtc_vblank_put(crtc);
11365 kfree(work);
11366 return -EBUSY;
11367 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011368 }
11369 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011370 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011371
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011372 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11373 flush_workqueue(dev_priv->wq);
11374
Jesse Barnes75dfca82010-02-10 15:09:44 -080011375 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011376 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011377 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011378
Matt Roperf4510a22014-04-01 15:22:40 -070011379 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011380 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011381
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011382 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011383
Chris Wilson89ed88b2015-02-16 14:31:49 +000011384 ret = i915_mutex_lock_interruptible(dev);
11385 if (ret)
11386 goto cleanup;
11387
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011388 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011389 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011390
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011391 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011392 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011393
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011394 if (IS_VALLEYVIEW(dev)) {
11395 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011396 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011397 /* vlv: DISPLAY_FLIP fails to change tiling */
11398 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011399 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011400 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011401 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011402 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011403 if (ring == NULL || ring->id != RCS)
11404 ring = &dev_priv->ring[BCS];
11405 } else {
11406 ring = &dev_priv->ring[RCS];
11407 }
11408
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011409 mmio_flip = use_mmio_flip(ring, obj);
11410
11411 /* When using CS flips, we want to emit semaphores between rings.
11412 * However, when using mmio flips we will create a task to do the
11413 * synchronisation, so all we want here is to pin the framebuffer
11414 * into the display plane and skip any waits.
11415 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011416 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011417 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011418 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011419 if (ret)
11420 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011421
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011422 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11423 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011424
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011425 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011426 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11427 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011428 if (ret)
11429 goto cleanup_unpin;
11430
John Harrisonf06cc1b2014-11-24 18:49:37 +000011431 i915_gem_request_assign(&work->flip_queued_req,
11432 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011433 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011434 if (!request) {
11435 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11436 if (ret)
11437 goto cleanup_unpin;
11438 }
11439
11440 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011441 page_flip_flags);
11442 if (ret)
11443 goto cleanup_unpin;
11444
John Harrison6258fbe2015-05-29 17:43:48 +010011445 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011446 }
11447
John Harrison91af1272015-06-18 13:14:56 +010011448 if (request)
John Harrison75289872015-05-29 17:43:49 +010011449 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011450
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011451 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011452 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011453
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011454 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011455 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011456 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011457
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011458 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011459 intel_frontbuffer_flip_prepare(dev,
11460 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011461
Jesse Barnese5510fa2010-07-01 16:48:37 -070011462 trace_i915_flip_request(intel_crtc->plane, obj);
11463
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011464 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011465
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011466cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011467 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011468cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011469 if (request)
11470 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011471 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011472 mutex_unlock(&dev->struct_mutex);
11473cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011474 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011475 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011476
Chris Wilson89ed88b2015-02-16 14:31:49 +000011477 drm_gem_object_unreference_unlocked(&obj->base);
11478 drm_framebuffer_unreference(work->old_fb);
11479
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011480 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011481 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011482 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011483
Daniel Vetter87b6b102014-05-15 15:33:46 +020011484 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011485free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011486 kfree(work);
11487
Chris Wilsonf900db42014-02-20 09:26:13 +000011488 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011489 struct drm_atomic_state *state;
11490 struct drm_plane_state *plane_state;
11491
Chris Wilsonf900db42014-02-20 09:26:13 +000011492out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011493 state = drm_atomic_state_alloc(dev);
11494 if (!state)
11495 return -ENOMEM;
11496 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11497
11498retry:
11499 plane_state = drm_atomic_get_plane_state(state, primary);
11500 ret = PTR_ERR_OR_ZERO(plane_state);
11501 if (!ret) {
11502 drm_atomic_set_fb_for_plane(plane_state, fb);
11503
11504 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11505 if (!ret)
11506 ret = drm_atomic_commit(state);
11507 }
11508
11509 if (ret == -EDEADLK) {
11510 drm_modeset_backoff(state->acquire_ctx);
11511 drm_atomic_state_clear(state);
11512 goto retry;
11513 }
11514
11515 if (ret)
11516 drm_atomic_state_free(state);
11517
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011518 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011519 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011520 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011521 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011522 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011523 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011524 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011525}
11526
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011527
11528/**
11529 * intel_wm_need_update - Check whether watermarks need updating
11530 * @plane: drm plane
11531 * @state: new plane state
11532 *
11533 * Check current plane state versus the new one to determine whether
11534 * watermarks need to be recalculated.
11535 *
11536 * Returns true or false.
11537 */
11538static bool intel_wm_need_update(struct drm_plane *plane,
11539 struct drm_plane_state *state)
11540{
11541 /* Update watermarks on tiling changes. */
11542 if (!plane->state->fb || !state->fb ||
11543 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11544 plane->state->rotation != state->rotation)
11545 return true;
11546
11547 if (plane->state->crtc_w != state->crtc_w)
11548 return true;
11549
11550 return false;
11551}
11552
11553int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11554 struct drm_plane_state *plane_state)
11555{
11556 struct drm_crtc *crtc = crtc_state->crtc;
11557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11558 struct drm_plane *plane = plane_state->plane;
11559 struct drm_device *dev = crtc->dev;
11560 struct drm_i915_private *dev_priv = dev->dev_private;
11561 struct intel_plane_state *old_plane_state =
11562 to_intel_plane_state(plane->state);
11563 int idx = intel_crtc->base.base.id, ret;
11564 int i = drm_plane_index(plane);
11565 bool mode_changed = needs_modeset(crtc_state);
11566 bool was_crtc_enabled = crtc->state->active;
11567 bool is_crtc_enabled = crtc_state->active;
11568
11569 bool turn_off, turn_on, visible, was_visible;
11570 struct drm_framebuffer *fb = plane_state->fb;
11571
11572 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11573 plane->type != DRM_PLANE_TYPE_CURSOR) {
11574 ret = skl_update_scaler_plane(
11575 to_intel_crtc_state(crtc_state),
11576 to_intel_plane_state(plane_state));
11577 if (ret)
11578 return ret;
11579 }
11580
11581 /*
11582 * Disabling a plane is always okay; we just need to update
11583 * fb tracking in a special way since cleanup_fb() won't
11584 * get called by the plane helpers.
11585 */
11586 if (old_plane_state->base.fb && !fb)
11587 intel_crtc->atomic.disabled_planes |= 1 << i;
11588
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011589 was_visible = old_plane_state->visible;
11590 visible = to_intel_plane_state(plane_state)->visible;
11591
11592 if (!was_crtc_enabled && WARN_ON(was_visible))
11593 was_visible = false;
11594
11595 if (!is_crtc_enabled && WARN_ON(visible))
11596 visible = false;
11597
11598 if (!was_visible && !visible)
11599 return 0;
11600
11601 turn_off = was_visible && (!visible || mode_changed);
11602 turn_on = visible && (!was_visible || mode_changed);
11603
11604 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11605 plane->base.id, fb ? fb->base.id : -1);
11606
11607 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11608 plane->base.id, was_visible, visible,
11609 turn_off, turn_on, mode_changed);
11610
Ville Syrjälä852eb002015-06-24 22:00:07 +030011611 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011612 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011613 /* must disable cxsr around plane enable/disable */
11614 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11615 intel_crtc->atomic.disable_cxsr = true;
11616 /* to potentially re-enable cxsr */
11617 intel_crtc->atomic.wait_vblank = true;
11618 intel_crtc->atomic.update_wm_post = true;
11619 }
11620 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011621 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011622 /* must disable cxsr around plane enable/disable */
11623 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11624 if (is_crtc_enabled)
11625 intel_crtc->atomic.wait_vblank = true;
11626 intel_crtc->atomic.disable_cxsr = true;
11627 }
11628 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011629 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011630 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011631
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011632 if (visible)
11633 intel_crtc->atomic.fb_bits |=
11634 to_intel_plane(plane)->frontbuffer_bit;
11635
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011636 switch (plane->type) {
11637 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011638 intel_crtc->atomic.wait_for_flips = true;
11639 intel_crtc->atomic.pre_disable_primary = turn_off;
11640 intel_crtc->atomic.post_enable_primary = turn_on;
11641
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011642 if (turn_off) {
11643 /*
11644 * FIXME: Actually if we will still have any other
11645 * plane enabled on the pipe we could let IPS enabled
11646 * still, but for now lets consider that when we make
11647 * primary invisible by setting DSPCNTR to 0 on
11648 * update_primary_plane function IPS needs to be
11649 * disable.
11650 */
11651 intel_crtc->atomic.disable_ips = true;
11652
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011653 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011654 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011655
11656 /*
11657 * FBC does not work on some platforms for rotated
11658 * planes, so disable it when rotation is not 0 and
11659 * update it when rotation is set back to 0.
11660 *
11661 * FIXME: This is redundant with the fbc update done in
11662 * the primary plane enable function except that that
11663 * one is done too late. We eventually need to unify
11664 * this.
11665 */
11666
11667 if (visible &&
11668 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11669 dev_priv->fbc.crtc == intel_crtc &&
11670 plane_state->rotation != BIT(DRM_ROTATE_0))
11671 intel_crtc->atomic.disable_fbc = true;
11672
11673 /*
11674 * BDW signals flip done immediately if the plane
11675 * is disabled, even if the plane enable is already
11676 * armed to occur at the next vblank :(
11677 */
11678 if (turn_on && IS_BROADWELL(dev))
11679 intel_crtc->atomic.wait_vblank = true;
11680
11681 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11682 break;
11683 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011684 break;
11685 case DRM_PLANE_TYPE_OVERLAY:
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011686 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011687 intel_crtc->atomic.wait_vblank = true;
11688 intel_crtc->atomic.update_sprite_watermarks |=
11689 1 << i;
11690 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011691 }
11692 return 0;
11693}
11694
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011695static bool encoders_cloneable(const struct intel_encoder *a,
11696 const struct intel_encoder *b)
11697{
11698 /* masks could be asymmetric, so check both ways */
11699 return a == b || (a->cloneable & (1 << b->type) &&
11700 b->cloneable & (1 << a->type));
11701}
11702
11703static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11704 struct intel_crtc *crtc,
11705 struct intel_encoder *encoder)
11706{
11707 struct intel_encoder *source_encoder;
11708 struct drm_connector *connector;
11709 struct drm_connector_state *connector_state;
11710 int i;
11711
11712 for_each_connector_in_state(state, connector, connector_state, i) {
11713 if (connector_state->crtc != &crtc->base)
11714 continue;
11715
11716 source_encoder =
11717 to_intel_encoder(connector_state->best_encoder);
11718 if (!encoders_cloneable(encoder, source_encoder))
11719 return false;
11720 }
11721
11722 return true;
11723}
11724
11725static bool check_encoder_cloning(struct drm_atomic_state *state,
11726 struct intel_crtc *crtc)
11727{
11728 struct intel_encoder *encoder;
11729 struct drm_connector *connector;
11730 struct drm_connector_state *connector_state;
11731 int i;
11732
11733 for_each_connector_in_state(state, connector, connector_state, i) {
11734 if (connector_state->crtc != &crtc->base)
11735 continue;
11736
11737 encoder = to_intel_encoder(connector_state->best_encoder);
11738 if (!check_single_encoder_cloning(state, crtc, encoder))
11739 return false;
11740 }
11741
11742 return true;
11743}
11744
11745static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11746 struct drm_crtc_state *crtc_state)
11747{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011748 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011749 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011750 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011751 struct intel_crtc_state *pipe_config =
11752 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011753 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011754 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011755 bool mode_changed = needs_modeset(crtc_state);
11756
11757 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11758 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11759 return -EINVAL;
11760 }
11761
Ville Syrjälä852eb002015-06-24 22:00:07 +030011762 if (mode_changed && !crtc_state->active)
11763 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011764
Maarten Lankhorstad421372015-06-15 12:33:42 +020011765 if (mode_changed && crtc_state->enable &&
11766 dev_priv->display.crtc_compute_clock &&
11767 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11768 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11769 pipe_config);
11770 if (ret)
11771 return ret;
11772 }
11773
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011774 ret = 0;
11775 if (INTEL_INFO(dev)->gen >= 9) {
11776 if (mode_changed)
11777 ret = skl_update_scaler_crtc(pipe_config);
11778
11779 if (!ret)
11780 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11781 pipe_config);
11782 }
11783
11784 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011785}
11786
Jani Nikula65b38e02015-04-13 11:26:56 +030011787static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011788 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11789 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011790 .atomic_begin = intel_begin_crtc_commit,
11791 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011792 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011793};
11794
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011795static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11796{
11797 struct intel_connector *connector;
11798
11799 for_each_intel_connector(dev, connector) {
11800 if (connector->base.encoder) {
11801 connector->base.state->best_encoder =
11802 connector->base.encoder;
11803 connector->base.state->crtc =
11804 connector->base.encoder->crtc;
11805 } else {
11806 connector->base.state->best_encoder = NULL;
11807 connector->base.state->crtc = NULL;
11808 }
11809 }
11810}
11811
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011812static void
Robin Schroereba905b2014-05-18 02:24:50 +020011813connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011814 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011815{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011816 int bpp = pipe_config->pipe_bpp;
11817
11818 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11819 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011820 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011821
11822 /* Don't use an invalid EDID bpc value */
11823 if (connector->base.display_info.bpc &&
11824 connector->base.display_info.bpc * 3 < bpp) {
11825 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11826 bpp, connector->base.display_info.bpc*3);
11827 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11828 }
11829
11830 /* Clamp bpp to 8 on screens without EDID 1.4 */
11831 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11832 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11833 bpp);
11834 pipe_config->pipe_bpp = 24;
11835 }
11836}
11837
11838static int
11839compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011840 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011841{
11842 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011843 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011844 struct drm_connector *connector;
11845 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011846 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011847
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011848 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011849 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011850 else if (INTEL_INFO(dev)->gen >= 5)
11851 bpp = 12*3;
11852 else
11853 bpp = 8*3;
11854
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011855
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011856 pipe_config->pipe_bpp = bpp;
11857
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011858 state = pipe_config->base.state;
11859
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011860 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011861 for_each_connector_in_state(state, connector, connector_state, i) {
11862 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011863 continue;
11864
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011865 connected_sink_compute_bpp(to_intel_connector(connector),
11866 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011867 }
11868
11869 return bpp;
11870}
11871
Daniel Vetter644db712013-09-19 14:53:58 +020011872static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11873{
11874 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11875 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011876 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011877 mode->crtc_hdisplay, mode->crtc_hsync_start,
11878 mode->crtc_hsync_end, mode->crtc_htotal,
11879 mode->crtc_vdisplay, mode->crtc_vsync_start,
11880 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11881}
11882
Daniel Vetterc0b03412013-05-28 12:05:54 +020011883static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011884 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011885 const char *context)
11886{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011887 struct drm_device *dev = crtc->base.dev;
11888 struct drm_plane *plane;
11889 struct intel_plane *intel_plane;
11890 struct intel_plane_state *state;
11891 struct drm_framebuffer *fb;
11892
11893 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11894 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011895
11896 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11897 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11898 pipe_config->pipe_bpp, pipe_config->dither);
11899 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11900 pipe_config->has_pch_encoder,
11901 pipe_config->fdi_lanes,
11902 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11903 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11904 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011905 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11906 pipe_config->has_dp_encoder,
11907 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11908 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11909 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011910
11911 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11912 pipe_config->has_dp_encoder,
11913 pipe_config->dp_m2_n2.gmch_m,
11914 pipe_config->dp_m2_n2.gmch_n,
11915 pipe_config->dp_m2_n2.link_m,
11916 pipe_config->dp_m2_n2.link_n,
11917 pipe_config->dp_m2_n2.tu);
11918
Daniel Vetter55072d12014-11-20 16:10:28 +010011919 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11920 pipe_config->has_audio,
11921 pipe_config->has_infoframe);
11922
Daniel Vetterc0b03412013-05-28 12:05:54 +020011923 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011924 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011925 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011926 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11927 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011928 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011929 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11930 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011931 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11932 crtc->num_scalers,
11933 pipe_config->scaler_state.scaler_users,
11934 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011935 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11936 pipe_config->gmch_pfit.control,
11937 pipe_config->gmch_pfit.pgm_ratios,
11938 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011939 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011940 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011941 pipe_config->pch_pfit.size,
11942 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011943 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011944 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011945
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011946 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030011947 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011948 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030011949 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011950 pipe_config->ddi_pll_sel,
11951 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030011952 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011953 pipe_config->dpll_hw_state.pll0,
11954 pipe_config->dpll_hw_state.pll1,
11955 pipe_config->dpll_hw_state.pll2,
11956 pipe_config->dpll_hw_state.pll3,
11957 pipe_config->dpll_hw_state.pll6,
11958 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030011959 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030011960 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011961 pipe_config->dpll_hw_state.pcsdw12);
11962 } else if (IS_SKYLAKE(dev)) {
11963 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11964 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11965 pipe_config->ddi_pll_sel,
11966 pipe_config->dpll_hw_state.ctrl1,
11967 pipe_config->dpll_hw_state.cfgcr1,
11968 pipe_config->dpll_hw_state.cfgcr2);
11969 } else if (HAS_DDI(dev)) {
11970 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11971 pipe_config->ddi_pll_sel,
11972 pipe_config->dpll_hw_state.wrpll);
11973 } else {
11974 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11975 "fp0: 0x%x, fp1: 0x%x\n",
11976 pipe_config->dpll_hw_state.dpll,
11977 pipe_config->dpll_hw_state.dpll_md,
11978 pipe_config->dpll_hw_state.fp0,
11979 pipe_config->dpll_hw_state.fp1);
11980 }
11981
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011982 DRM_DEBUG_KMS("planes on this crtc\n");
11983 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11984 intel_plane = to_intel_plane(plane);
11985 if (intel_plane->pipe != crtc->pipe)
11986 continue;
11987
11988 state = to_intel_plane_state(plane->state);
11989 fb = state->base.fb;
11990 if (!fb) {
11991 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11992 "disabled, scaler_id = %d\n",
11993 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11994 plane->base.id, intel_plane->pipe,
11995 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11996 drm_plane_index(plane), state->scaler_id);
11997 continue;
11998 }
11999
12000 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12001 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12002 plane->base.id, intel_plane->pipe,
12003 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12004 drm_plane_index(plane));
12005 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12006 fb->base.id, fb->width, fb->height, fb->pixel_format);
12007 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12008 state->scaler_id,
12009 state->src.x1 >> 16, state->src.y1 >> 16,
12010 drm_rect_width(&state->src) >> 16,
12011 drm_rect_height(&state->src) >> 16,
12012 state->dst.x1, state->dst.y1,
12013 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12014 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012015}
12016
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012017static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012018{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012019 struct drm_device *dev = state->dev;
12020 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012021 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012022 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012023 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012024 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012025
12026 /*
12027 * Walk the connector list instead of the encoder
12028 * list to detect the problem on ddi platforms
12029 * where there's just one encoder per digital port.
12030 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012031 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012032 if (!connector_state->best_encoder)
12033 continue;
12034
12035 encoder = to_intel_encoder(connector_state->best_encoder);
12036
12037 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012038
12039 switch (encoder->type) {
12040 unsigned int port_mask;
12041 case INTEL_OUTPUT_UNKNOWN:
12042 if (WARN_ON(!HAS_DDI(dev)))
12043 break;
12044 case INTEL_OUTPUT_DISPLAYPORT:
12045 case INTEL_OUTPUT_HDMI:
12046 case INTEL_OUTPUT_EDP:
12047 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12048
12049 /* the same port mustn't appear more than once */
12050 if (used_ports & port_mask)
12051 return false;
12052
12053 used_ports |= port_mask;
12054 default:
12055 break;
12056 }
12057 }
12058
12059 return true;
12060}
12061
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012062static void
12063clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12064{
12065 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012066 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012067 struct intel_dpll_hw_state dpll_hw_state;
12068 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012069 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012070 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012071
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012072 /* FIXME: before the switch to atomic started, a new pipe_config was
12073 * kzalloc'd. Code that depends on any field being zero should be
12074 * fixed, so that the crtc_state can be safely duplicated. For now,
12075 * only fields that are know to not cause problems are preserved. */
12076
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012077 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012078 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012079 shared_dpll = crtc_state->shared_dpll;
12080 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012081 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012082 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012083
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012084 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012085
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012086 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012087 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012088 crtc_state->shared_dpll = shared_dpll;
12089 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012090 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012091 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012092}
12093
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012094static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012095intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012096 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012097{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012098 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012099 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012100 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012101 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012102 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012103 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012104 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012105
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012106 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012107
Daniel Vettere143a212013-07-04 12:01:15 +020012108 pipe_config->cpu_transcoder =
12109 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012110
Imre Deak2960bc92013-07-30 13:36:32 +030012111 /*
12112 * Sanitize sync polarity flags based on requested ones. If neither
12113 * positive or negative polarity is requested, treat this as meaning
12114 * negative polarity.
12115 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012116 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012117 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012118 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012119
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012120 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012121 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012122 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012123
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012124 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12125 * plane pixel format and any sink constraints into account. Returns the
12126 * source plane bpp so that dithering can be selected on mismatches
12127 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012128 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12129 pipe_config);
12130 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012131 goto fail;
12132
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012133 /*
12134 * Determine the real pipe dimensions. Note that stereo modes can
12135 * increase the actual pipe size due to the frame doubling and
12136 * insertion of additional space for blanks between the frame. This
12137 * is stored in the crtc timings. We use the requested mode to do this
12138 * computation to clearly distinguish it from the adjusted mode, which
12139 * can be changed by the connectors in the below retry loop.
12140 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012141 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012142 &pipe_config->pipe_src_w,
12143 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012144
Daniel Vettere29c22c2013-02-21 00:00:16 +010012145encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012146 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012147 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012148 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012149
Daniel Vetter135c81b2013-07-21 21:37:09 +020012150 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012151 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12152 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012153
Daniel Vetter7758a112012-07-08 19:40:39 +020012154 /* Pass our mode to the connectors and the CRTC to give them a chance to
12155 * adjust it according to limitations or connector properties, and also
12156 * a chance to reject the mode entirely.
12157 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012158 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012159 if (connector_state->crtc != crtc)
12160 continue;
12161
12162 encoder = to_intel_encoder(connector_state->best_encoder);
12163
Daniel Vetterefea6e82013-07-21 21:36:59 +020012164 if (!(encoder->compute_config(encoder, pipe_config))) {
12165 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012166 goto fail;
12167 }
12168 }
12169
Daniel Vetterff9a6752013-06-01 17:16:21 +020012170 /* Set default port clock if not overwritten by the encoder. Needs to be
12171 * done afterwards in case the encoder adjusts the mode. */
12172 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012173 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012174 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012175
Daniel Vettera43f6e02013-06-07 23:10:32 +020012176 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012177 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012178 DRM_DEBUG_KMS("CRTC fixup failed\n");
12179 goto fail;
12180 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012181
12182 if (ret == RETRY) {
12183 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12184 ret = -EINVAL;
12185 goto fail;
12186 }
12187
12188 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12189 retry = false;
12190 goto encoder_retry;
12191 }
12192
Daniel Vettere8fa4272015-08-12 11:43:34 +020012193 /* Dithering seems to not pass-through bits correctly when it should, so
12194 * only enable it on 6bpc panels. */
12195 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012196 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012197 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012198
Daniel Vetter7758a112012-07-08 19:40:39 +020012199fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012200 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012201}
12202
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012203static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012204intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012205{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012206 struct drm_crtc *crtc;
12207 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012208 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012209
Ville Syrjälä76688512014-01-10 11:28:06 +020012210 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012211 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012212 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012213
12214 /* Update hwmode for vblank functions */
12215 if (crtc->state->active)
12216 crtc->hwmode = crtc->state->adjusted_mode;
12217 else
12218 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012219 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012220}
12221
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012222static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012223{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012224 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012225
12226 if (clock1 == clock2)
12227 return true;
12228
12229 if (!clock1 || !clock2)
12230 return false;
12231
12232 diff = abs(clock1 - clock2);
12233
12234 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12235 return true;
12236
12237 return false;
12238}
12239
Daniel Vetter25c5b262012-07-08 22:08:04 +020012240#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12241 list_for_each_entry((intel_crtc), \
12242 &(dev)->mode_config.crtc_list, \
12243 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012244 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012245
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012246
12247static bool
12248intel_compare_m_n(unsigned int m, unsigned int n,
12249 unsigned int m2, unsigned int n2,
12250 bool exact)
12251{
12252 if (m == m2 && n == n2)
12253 return true;
12254
12255 if (exact || !m || !n || !m2 || !n2)
12256 return false;
12257
12258 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12259
12260 if (m > m2) {
12261 while (m > m2) {
12262 m2 <<= 1;
12263 n2 <<= 1;
12264 }
12265 } else if (m < m2) {
12266 while (m < m2) {
12267 m <<= 1;
12268 n <<= 1;
12269 }
12270 }
12271
12272 return m == m2 && n == n2;
12273}
12274
12275static bool
12276intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12277 struct intel_link_m_n *m2_n2,
12278 bool adjust)
12279{
12280 if (m_n->tu == m2_n2->tu &&
12281 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12282 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12283 intel_compare_m_n(m_n->link_m, m_n->link_n,
12284 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12285 if (adjust)
12286 *m2_n2 = *m_n;
12287
12288 return true;
12289 }
12290
12291 return false;
12292}
12293
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012294static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012295intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012296 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012297 struct intel_crtc_state *pipe_config,
12298 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012299{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012300 bool ret = true;
12301
12302#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12303 do { \
12304 if (!adjust) \
12305 DRM_ERROR(fmt, ##__VA_ARGS__); \
12306 else \
12307 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12308 } while (0)
12309
Daniel Vetter66e985c2013-06-05 13:34:20 +020012310#define PIPE_CONF_CHECK_X(name) \
12311 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012312 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012313 "(expected 0x%08x, found 0x%08x)\n", \
12314 current_config->name, \
12315 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012316 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012317 }
12318
Daniel Vetter08a24032013-04-19 11:25:34 +020012319#define PIPE_CONF_CHECK_I(name) \
12320 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012321 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012322 "(expected %i, found %i)\n", \
12323 current_config->name, \
12324 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012325 ret = false; \
12326 }
12327
12328#define PIPE_CONF_CHECK_M_N(name) \
12329 if (!intel_compare_link_m_n(&current_config->name, \
12330 &pipe_config->name,\
12331 adjust)) { \
12332 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12333 "(expected tu %i gmch %i/%i link %i/%i, " \
12334 "found tu %i, gmch %i/%i link %i/%i)\n", \
12335 current_config->name.tu, \
12336 current_config->name.gmch_m, \
12337 current_config->name.gmch_n, \
12338 current_config->name.link_m, \
12339 current_config->name.link_n, \
12340 pipe_config->name.tu, \
12341 pipe_config->name.gmch_m, \
12342 pipe_config->name.gmch_n, \
12343 pipe_config->name.link_m, \
12344 pipe_config->name.link_n); \
12345 ret = false; \
12346 }
12347
12348#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12349 if (!intel_compare_link_m_n(&current_config->name, \
12350 &pipe_config->name, adjust) && \
12351 !intel_compare_link_m_n(&current_config->alt_name, \
12352 &pipe_config->name, adjust)) { \
12353 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12354 "(expected tu %i gmch %i/%i link %i/%i, " \
12355 "or tu %i gmch %i/%i link %i/%i, " \
12356 "found tu %i, gmch %i/%i link %i/%i)\n", \
12357 current_config->name.tu, \
12358 current_config->name.gmch_m, \
12359 current_config->name.gmch_n, \
12360 current_config->name.link_m, \
12361 current_config->name.link_n, \
12362 current_config->alt_name.tu, \
12363 current_config->alt_name.gmch_m, \
12364 current_config->alt_name.gmch_n, \
12365 current_config->alt_name.link_m, \
12366 current_config->alt_name.link_n, \
12367 pipe_config->name.tu, \
12368 pipe_config->name.gmch_m, \
12369 pipe_config->name.gmch_n, \
12370 pipe_config->name.link_m, \
12371 pipe_config->name.link_n); \
12372 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012373 }
12374
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012375/* This is required for BDW+ where there is only one set of registers for
12376 * switching between high and low RR.
12377 * This macro can be used whenever a comparison has to be made between one
12378 * hw state and multiple sw state variables.
12379 */
12380#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12381 if ((current_config->name != pipe_config->name) && \
12382 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012383 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012384 "(expected %i or %i, found %i)\n", \
12385 current_config->name, \
12386 current_config->alt_name, \
12387 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012388 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012389 }
12390
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012391#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12392 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012393 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012394 "(expected %i, found %i)\n", \
12395 current_config->name & (mask), \
12396 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012397 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012398 }
12399
Ville Syrjälä5e550652013-09-06 23:29:07 +030012400#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12401 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012402 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012403 "(expected %i, found %i)\n", \
12404 current_config->name, \
12405 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012406 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012407 }
12408
Daniel Vetterbb760062013-06-06 14:55:52 +020012409#define PIPE_CONF_QUIRK(quirk) \
12410 ((current_config->quirks | pipe_config->quirks) & (quirk))
12411
Daniel Vettereccb1402013-05-22 00:50:22 +020012412 PIPE_CONF_CHECK_I(cpu_transcoder);
12413
Daniel Vetter08a24032013-04-19 11:25:34 +020012414 PIPE_CONF_CHECK_I(has_pch_encoder);
12415 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012416 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012417
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012418 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012419
12420 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012421 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012422
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012423 PIPE_CONF_CHECK_I(has_drrs);
12424 if (current_config->has_drrs)
12425 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12426 } else
12427 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012428
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012429 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12430 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12431 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12432 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12433 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12434 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012435
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012436 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12437 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12438 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12439 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12440 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12441 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012442
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012443 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012444 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012445 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12446 IS_VALLEYVIEW(dev))
12447 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012448 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012449
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012450 PIPE_CONF_CHECK_I(has_audio);
12451
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012452 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012453 DRM_MODE_FLAG_INTERLACE);
12454
Daniel Vetterbb760062013-06-06 14:55:52 +020012455 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012456 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012457 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012458 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012459 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012460 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012461 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012462 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012463 DRM_MODE_FLAG_NVSYNC);
12464 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012465
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012466 PIPE_CONF_CHECK_I(pipe_src_w);
12467 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012468
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012469 PIPE_CONF_CHECK_I(gmch_pfit.control);
12470 /* pfit ratios are autocomputed by the hw on gen4+ */
12471 if (INTEL_INFO(dev)->gen < 4)
12472 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12473 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012474
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012475 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12476 if (current_config->pch_pfit.enabled) {
12477 PIPE_CONF_CHECK_I(pch_pfit.pos);
12478 PIPE_CONF_CHECK_I(pch_pfit.size);
12479 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012480
Chandra Kondurua1b22782015-04-07 15:28:45 -070012481 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12482
Jesse Barnese59150d2014-01-07 13:30:45 -080012483 /* BDW+ don't expose a synchronous way to read the state */
12484 if (IS_HASWELL(dev))
12485 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012486
Ville Syrjälä282740f2013-09-04 18:30:03 +030012487 PIPE_CONF_CHECK_I(double_wide);
12488
Daniel Vetter26804af2014-06-25 22:01:55 +030012489 PIPE_CONF_CHECK_X(ddi_pll_sel);
12490
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012491 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012492 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012493 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012494 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12495 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012496 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012497 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12498 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12499 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012500
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012501 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12502 PIPE_CONF_CHECK_I(pipe_bpp);
12503
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012504 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012505 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012506
Daniel Vetter66e985c2013-06-05 13:34:20 +020012507#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012508#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012509#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012510#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012511#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012512#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012513#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012514
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012515 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012516}
12517
Damien Lespiau08db6652014-11-04 17:06:52 +000012518static void check_wm_state(struct drm_device *dev)
12519{
12520 struct drm_i915_private *dev_priv = dev->dev_private;
12521 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12522 struct intel_crtc *intel_crtc;
12523 int plane;
12524
12525 if (INTEL_INFO(dev)->gen < 9)
12526 return;
12527
12528 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12529 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12530
12531 for_each_intel_crtc(dev, intel_crtc) {
12532 struct skl_ddb_entry *hw_entry, *sw_entry;
12533 const enum pipe pipe = intel_crtc->pipe;
12534
12535 if (!intel_crtc->active)
12536 continue;
12537
12538 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012539 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012540 hw_entry = &hw_ddb.plane[pipe][plane];
12541 sw_entry = &sw_ddb->plane[pipe][plane];
12542
12543 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12544 continue;
12545
12546 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12547 "(expected (%u,%u), found (%u,%u))\n",
12548 pipe_name(pipe), plane + 1,
12549 sw_entry->start, sw_entry->end,
12550 hw_entry->start, hw_entry->end);
12551 }
12552
12553 /* cursor */
12554 hw_entry = &hw_ddb.cursor[pipe];
12555 sw_entry = &sw_ddb->cursor[pipe];
12556
12557 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12558 continue;
12559
12560 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12561 "(expected (%u,%u), found (%u,%u))\n",
12562 pipe_name(pipe),
12563 sw_entry->start, sw_entry->end,
12564 hw_entry->start, hw_entry->end);
12565 }
12566}
12567
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012568static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012569check_connector_state(struct drm_device *dev,
12570 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012571{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012572 struct drm_connector_state *old_conn_state;
12573 struct drm_connector *connector;
12574 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012575
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012576 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12577 struct drm_encoder *encoder = connector->encoder;
12578 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012579
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012580 /* This also checks the encoder/connector hw state with the
12581 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012582 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012583
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012584 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012585 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012586 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012587}
12588
12589static void
12590check_encoder_state(struct drm_device *dev)
12591{
12592 struct intel_encoder *encoder;
12593 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012594
Damien Lespiaub2784e12014-08-05 11:29:37 +010012595 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012596 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012597 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012598
12599 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12600 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012601 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012602
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012603 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012604 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012605 continue;
12606 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012607
12608 I915_STATE_WARN(connector->base.state->crtc !=
12609 encoder->base.crtc,
12610 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012611 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012612
Rob Clarke2c719b2014-12-15 13:56:32 -050012613 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012614 "encoder's enabled state mismatch "
12615 "(expected %i, found %i)\n",
12616 !!encoder->base.crtc, enabled);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012617
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012618 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012619 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012620
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012621 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012622 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012623 "encoder detached but still enabled on pipe %c.\n",
12624 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012625 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012626 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012627}
12628
12629static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012630check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012631{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012632 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012633 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012634 struct drm_crtc_state *old_crtc_state;
12635 struct drm_crtc *crtc;
12636 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012637
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012638 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12639 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12640 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012641 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012642
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012643 if (!needs_modeset(crtc->state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012644 continue;
12645
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012646 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12647 pipe_config = to_intel_crtc_state(old_crtc_state);
12648 memset(pipe_config, 0, sizeof(*pipe_config));
12649 pipe_config->base.crtc = crtc;
12650 pipe_config->base.state = old_state;
12651
12652 DRM_DEBUG_KMS("[CRTC:%d]\n",
12653 crtc->base.id);
12654
12655 active = dev_priv->display.get_pipe_config(intel_crtc,
12656 pipe_config);
12657
12658 /* hw state is inconsistent with the pipe quirk */
12659 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12660 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12661 active = crtc->state->active;
12662
12663 I915_STATE_WARN(crtc->state->active != active,
12664 "crtc active state doesn't match with hw state "
12665 "(expected %i, found %i)\n", crtc->state->active, active);
12666
12667 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12668 "transitional active state does not match atomic hw state "
12669 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12670
12671 for_each_encoder_on_crtc(dev, crtc, encoder) {
12672 enum pipe pipe;
12673
12674 active = encoder->get_hw_state(encoder, &pipe);
12675 I915_STATE_WARN(active != crtc->state->active,
12676 "[ENCODER:%i] active %i with crtc active %i\n",
12677 encoder->base.base.id, active, crtc->state->active);
12678
12679 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12680 "Encoder connected to wrong pipe %c\n",
12681 pipe_name(pipe));
12682
12683 if (active)
12684 encoder->get_config(encoder, pipe_config);
12685 }
12686
12687 if (!crtc->state->active)
12688 continue;
12689
12690 sw_config = to_intel_crtc_state(crtc->state);
12691 if (!intel_pipe_config_compare(dev, sw_config,
12692 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012693 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012694 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012695 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012696 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012697 "[sw state]");
12698 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012699 }
12700}
12701
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012702static void
12703check_shared_dpll_state(struct drm_device *dev)
12704{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012705 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012706 struct intel_crtc *crtc;
12707 struct intel_dpll_hw_state dpll_hw_state;
12708 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012709
12710 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12711 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12712 int enabled_crtcs = 0, active_crtcs = 0;
12713 bool active;
12714
12715 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12716
12717 DRM_DEBUG_KMS("%s\n", pll->name);
12718
12719 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12720
Rob Clarke2c719b2014-12-15 13:56:32 -050012721 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012722 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012723 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012724 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012725 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012726 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012727 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012728 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012729 "pll on state mismatch (expected %i, found %i)\n",
12730 pll->on, active);
12731
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012732 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012733 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012734 enabled_crtcs++;
12735 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12736 active_crtcs++;
12737 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012738 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012739 "pll active crtcs mismatch (expected %i, found %i)\n",
12740 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012741 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012742 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012743 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012744
Rob Clarke2c719b2014-12-15 13:56:32 -050012745 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012746 sizeof(dpll_hw_state)),
12747 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012748 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012749}
12750
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012751static void
12752intel_modeset_check_state(struct drm_device *dev,
12753 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012754{
Damien Lespiau08db6652014-11-04 17:06:52 +000012755 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012756 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012757 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012758 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012759 check_shared_dpll_state(dev);
12760}
12761
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012762void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012763 int dotclock)
12764{
12765 /*
12766 * FDI already provided one idea for the dotclock.
12767 * Yell if the encoder disagrees.
12768 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012769 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012770 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012771 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012772}
12773
Ville Syrjälä80715b22014-05-15 20:23:23 +030012774static void update_scanline_offset(struct intel_crtc *crtc)
12775{
12776 struct drm_device *dev = crtc->base.dev;
12777
12778 /*
12779 * The scanline counter increments at the leading edge of hsync.
12780 *
12781 * On most platforms it starts counting from vtotal-1 on the
12782 * first active line. That means the scanline counter value is
12783 * always one less than what we would expect. Ie. just after
12784 * start of vblank, which also occurs at start of hsync (on the
12785 * last active line), the scanline counter will read vblank_start-1.
12786 *
12787 * On gen2 the scanline counter starts counting from 1 instead
12788 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12789 * to keep the value positive), instead of adding one.
12790 *
12791 * On HSW+ the behaviour of the scanline counter depends on the output
12792 * type. For DP ports it behaves like most other platforms, but on HDMI
12793 * there's an extra 1 line difference. So we need to add two instead of
12794 * one to the value.
12795 */
12796 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012797 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012798 int vtotal;
12799
12800 vtotal = mode->crtc_vtotal;
12801 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12802 vtotal /= 2;
12803
12804 crtc->scanline_offset = vtotal - 1;
12805 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012806 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012807 crtc->scanline_offset = 2;
12808 } else
12809 crtc->scanline_offset = 1;
12810}
12811
Maarten Lankhorstad421372015-06-15 12:33:42 +020012812static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012813{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012814 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012815 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012816 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012817 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012818 struct intel_crtc_state *intel_crtc_state;
12819 struct drm_crtc *crtc;
12820 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012821 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012822
12823 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012824 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012825
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012826 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012827 int dpll;
12828
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012829 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012830 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012831 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012832
Maarten Lankhorstad421372015-06-15 12:33:42 +020012833 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012834 continue;
12835
Maarten Lankhorstad421372015-06-15 12:33:42 +020012836 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012837
Maarten Lankhorstad421372015-06-15 12:33:42 +020012838 if (!shared_dpll)
12839 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12840
12841 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012842 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012843}
12844
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012845/*
12846 * This implements the workaround described in the "notes" section of the mode
12847 * set sequence documentation. When going from no pipes or single pipe to
12848 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12849 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12850 */
12851static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12852{
12853 struct drm_crtc_state *crtc_state;
12854 struct intel_crtc *intel_crtc;
12855 struct drm_crtc *crtc;
12856 struct intel_crtc_state *first_crtc_state = NULL;
12857 struct intel_crtc_state *other_crtc_state = NULL;
12858 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12859 int i;
12860
12861 /* look at all crtc's that are going to be enabled in during modeset */
12862 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12863 intel_crtc = to_intel_crtc(crtc);
12864
12865 if (!crtc_state->active || !needs_modeset(crtc_state))
12866 continue;
12867
12868 if (first_crtc_state) {
12869 other_crtc_state = to_intel_crtc_state(crtc_state);
12870 break;
12871 } else {
12872 first_crtc_state = to_intel_crtc_state(crtc_state);
12873 first_pipe = intel_crtc->pipe;
12874 }
12875 }
12876
12877 /* No workaround needed? */
12878 if (!first_crtc_state)
12879 return 0;
12880
12881 /* w/a possibly needed, check how many crtc's are already enabled. */
12882 for_each_intel_crtc(state->dev, intel_crtc) {
12883 struct intel_crtc_state *pipe_config;
12884
12885 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12886 if (IS_ERR(pipe_config))
12887 return PTR_ERR(pipe_config);
12888
12889 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12890
12891 if (!pipe_config->base.active ||
12892 needs_modeset(&pipe_config->base))
12893 continue;
12894
12895 /* 2 or more enabled crtcs means no need for w/a */
12896 if (enabled_pipe != INVALID_PIPE)
12897 return 0;
12898
12899 enabled_pipe = intel_crtc->pipe;
12900 }
12901
12902 if (enabled_pipe != INVALID_PIPE)
12903 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12904 else if (other_crtc_state)
12905 other_crtc_state->hsw_workaround_pipe = first_pipe;
12906
12907 return 0;
12908}
12909
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012910static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12911{
12912 struct drm_crtc *crtc;
12913 struct drm_crtc_state *crtc_state;
12914 int ret = 0;
12915
12916 /* add all active pipes to the state */
12917 for_each_crtc(state->dev, crtc) {
12918 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12919 if (IS_ERR(crtc_state))
12920 return PTR_ERR(crtc_state);
12921
12922 if (!crtc_state->active || needs_modeset(crtc_state))
12923 continue;
12924
12925 crtc_state->mode_changed = true;
12926
12927 ret = drm_atomic_add_affected_connectors(state, crtc);
12928 if (ret)
12929 break;
12930
12931 ret = drm_atomic_add_affected_planes(state, crtc);
12932 if (ret)
12933 break;
12934 }
12935
12936 return ret;
12937}
12938
12939
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012940static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012941{
12942 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012943 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012944 int ret;
12945
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012946 if (!check_digital_port_conflicts(state)) {
12947 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12948 return -EINVAL;
12949 }
12950
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012951 /*
12952 * See if the config requires any additional preparation, e.g.
12953 * to adjust global state with pipes off. We need to do this
12954 * here so we can get the modeset_pipe updated config for the new
12955 * mode set on this crtc. For other crtcs we need to use the
12956 * adjusted_mode bits in the crtc directly.
12957 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012958 if (dev_priv->display.modeset_calc_cdclk) {
12959 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030012960
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012961 ret = dev_priv->display.modeset_calc_cdclk(state);
12962
12963 cdclk = to_intel_atomic_state(state)->cdclk;
12964 if (!ret && cdclk != dev_priv->cdclk_freq)
12965 ret = intel_modeset_all_pipes(state);
12966
12967 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012968 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012969 } else
12970 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012971
Maarten Lankhorstad421372015-06-15 12:33:42 +020012972 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012973
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012974 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012975 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012976
Maarten Lankhorstad421372015-06-15 12:33:42 +020012977 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012978}
12979
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012980/**
12981 * intel_atomic_check - validate state object
12982 * @dev: drm device
12983 * @state: state to validate
12984 */
12985static int intel_atomic_check(struct drm_device *dev,
12986 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020012987{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012988 struct drm_crtc *crtc;
12989 struct drm_crtc_state *crtc_state;
12990 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020012991 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012992
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020012993 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020012994 if (ret)
12995 return ret;
12996
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012997 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012998 struct intel_crtc_state *pipe_config =
12999 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013000
13001 /* Catch I915_MODE_FLAG_INHERITED */
13002 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13003 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013004
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013005 if (!crtc_state->enable) {
13006 if (needs_modeset(crtc_state))
13007 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013008 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013009 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013010
Daniel Vetter26495482015-07-15 14:15:52 +020013011 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013012 continue;
13013
Daniel Vetter26495482015-07-15 14:15:52 +020013014 /* FIXME: For only active_changed we shouldn't need to do any
13015 * state recomputation at all. */
13016
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013017 ret = drm_atomic_add_affected_connectors(state, crtc);
13018 if (ret)
13019 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013020
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013021 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013022 if (ret)
13023 return ret;
13024
Daniel Vetter26495482015-07-15 14:15:52 +020013025 if (i915.fastboot &&
13026 intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013027 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013028 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013029 crtc_state->mode_changed = false;
13030 }
13031
13032 if (needs_modeset(crtc_state)) {
13033 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013034
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013035 ret = drm_atomic_add_affected_planes(state, crtc);
13036 if (ret)
13037 return ret;
13038 }
13039
Daniel Vetter26495482015-07-15 14:15:52 +020013040 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13041 needs_modeset(crtc_state) ?
13042 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013043 }
13044
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013045 if (any_ms) {
13046 ret = intel_modeset_checks(state);
13047
13048 if (ret)
13049 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013050 } else
13051 to_intel_atomic_state(state)->cdclk =
13052 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013053
13054 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013055}
13056
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013057/**
13058 * intel_atomic_commit - commit validated state object
13059 * @dev: DRM device
13060 * @state: the top-level driver state object
13061 * @async: asynchronous commit
13062 *
13063 * This function commits a top-level state object that has been validated
13064 * with drm_atomic_helper_check().
13065 *
13066 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13067 * we can only handle plane-related operations and do not yet support
13068 * asynchronous commit.
13069 *
13070 * RETURNS
13071 * Zero for success or -errno.
13072 */
13073static int intel_atomic_commit(struct drm_device *dev,
13074 struct drm_atomic_state *state,
13075 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013076{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013077 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013078 struct drm_crtc *crtc;
13079 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013080 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013081 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013082 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013083
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013084 if (async) {
13085 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13086 return -EINVAL;
13087 }
13088
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013089 ret = drm_atomic_helper_prepare_planes(dev, state);
13090 if (ret)
13091 return ret;
13092
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013093 drm_atomic_helper_swap_state(dev, state);
13094
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013095 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013096 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13097
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013098 if (!needs_modeset(crtc->state))
13099 continue;
13100
13101 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013102 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013103
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013104 if (crtc_state->active) {
13105 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13106 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013107 intel_crtc->active = false;
13108 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013109 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013110 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013111
Daniel Vetterea9d7582012-07-10 10:42:52 +020013112 /* Only after disabling all output pipelines that will be changed can we
13113 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013114 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013115
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013116 if (any_ms) {
13117 intel_shared_dpll_commit(state);
13118
13119 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013120 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013121 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013122
Daniel Vettera6778b32012-07-02 09:56:42 +020013123 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013124 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013125 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13126 bool modeset = needs_modeset(crtc->state);
13127
13128 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013129 update_scanline_offset(to_intel_crtc(crtc));
13130 dev_priv->display.crtc_enable(crtc);
13131 }
13132
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013133 if (!modeset)
13134 intel_pre_plane_update(intel_crtc);
13135
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013136 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013137 intel_post_plane_update(intel_crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013138 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013139
Daniel Vettera6778b32012-07-02 09:56:42 +020013140 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013141
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013142 drm_atomic_helper_wait_for_vblanks(dev, state);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013143 drm_atomic_helper_cleanup_planes(dev, state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013144
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013145 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013146 intel_modeset_check_state(dev, state);
13147
13148 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013149
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013150 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013151}
13152
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013153void intel_crtc_restore_mode(struct drm_crtc *crtc)
13154{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013155 struct drm_device *dev = crtc->dev;
13156 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013157 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013158 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013159
13160 state = drm_atomic_state_alloc(dev);
13161 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013162 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013163 crtc->base.id);
13164 return;
13165 }
13166
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013167 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013168
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013169retry:
13170 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13171 ret = PTR_ERR_OR_ZERO(crtc_state);
13172 if (!ret) {
13173 if (!crtc_state->active)
13174 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013175
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013176 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013177 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013178 }
13179
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013180 if (ret == -EDEADLK) {
13181 drm_atomic_state_clear(state);
13182 drm_modeset_backoff(state->acquire_ctx);
13183 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013184 }
13185
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013186 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013187out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013188 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013189}
13190
Daniel Vetter25c5b262012-07-08 22:08:04 +020013191#undef for_each_intel_crtc_masked
13192
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013193static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013194 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013195 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013196 .destroy = intel_crtc_destroy,
13197 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013198 .atomic_duplicate_state = intel_crtc_duplicate_state,
13199 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013200};
13201
Daniel Vetter53589012013-06-05 13:34:16 +020013202static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13203 struct intel_shared_dpll *pll,
13204 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013205{
Daniel Vetter53589012013-06-05 13:34:16 +020013206 uint32_t val;
13207
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013208 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013209 return false;
13210
Daniel Vetter53589012013-06-05 13:34:16 +020013211 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013212 hw_state->dpll = val;
13213 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13214 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013215
13216 return val & DPLL_VCO_ENABLE;
13217}
13218
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013219static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13220 struct intel_shared_dpll *pll)
13221{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013222 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13223 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013224}
13225
Daniel Vettere7b903d2013-06-05 13:34:14 +020013226static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13227 struct intel_shared_dpll *pll)
13228{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013229 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013230 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013231
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013232 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013233
13234 /* Wait for the clocks to stabilize. */
13235 POSTING_READ(PCH_DPLL(pll->id));
13236 udelay(150);
13237
13238 /* The pixel multiplier can only be updated once the
13239 * DPLL is enabled and the clocks are stable.
13240 *
13241 * So write it again.
13242 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013243 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013244 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013245 udelay(200);
13246}
13247
13248static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13249 struct intel_shared_dpll *pll)
13250{
13251 struct drm_device *dev = dev_priv->dev;
13252 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013253
13254 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013255 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013256 if (intel_crtc_to_shared_dpll(crtc) == pll)
13257 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13258 }
13259
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013260 I915_WRITE(PCH_DPLL(pll->id), 0);
13261 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013262 udelay(200);
13263}
13264
Daniel Vetter46edb022013-06-05 13:34:12 +020013265static char *ibx_pch_dpll_names[] = {
13266 "PCH DPLL A",
13267 "PCH DPLL B",
13268};
13269
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013270static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013271{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013272 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013273 int i;
13274
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013275 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013276
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013277 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013278 dev_priv->shared_dplls[i].id = i;
13279 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013280 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013281 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13282 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013283 dev_priv->shared_dplls[i].get_hw_state =
13284 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013285 }
13286}
13287
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013288static void intel_shared_dpll_init(struct drm_device *dev)
13289{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013290 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013291
Ville Syrjäläb6283052015-06-03 15:45:07 +030013292 intel_update_cdclk(dev);
13293
Daniel Vetter9cd86932014-06-25 22:01:57 +030013294 if (HAS_DDI(dev))
13295 intel_ddi_pll_init(dev);
13296 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013297 ibx_pch_dpll_init(dev);
13298 else
13299 dev_priv->num_shared_dpll = 0;
13300
13301 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013302}
13303
Matt Roper6beb8c232014-12-01 15:40:14 -080013304/**
13305 * intel_prepare_plane_fb - Prepare fb for usage on plane
13306 * @plane: drm plane to prepare for
13307 * @fb: framebuffer to prepare for presentation
13308 *
13309 * Prepares a framebuffer for usage on a display plane. Generally this
13310 * involves pinning the underlying object and updating the frontbuffer tracking
13311 * bits. Some older platforms need special physical address handling for
13312 * cursor planes.
13313 *
13314 * Returns 0 on success, negative error code on failure.
13315 */
13316int
13317intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013318 struct drm_framebuffer *fb,
13319 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013320{
13321 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013322 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013323 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13324 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013325 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013326
Matt Roperea2c67b2014-12-23 10:41:52 -080013327 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013328 return 0;
13329
Matt Roper4c345742014-07-09 16:22:10 -070013330 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013331
Matt Roper6beb8c232014-12-01 15:40:14 -080013332 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13333 INTEL_INFO(dev)->cursor_needs_physical) {
13334 int align = IS_I830(dev) ? 16 * 1024 : 256;
13335 ret = i915_gem_object_attach_phys(obj, align);
13336 if (ret)
13337 DRM_DEBUG_KMS("failed to attach phys object\n");
13338 } else {
John Harrison91af1272015-06-18 13:14:56 +010013339 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013340 }
13341
13342 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013343 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013344
13345 mutex_unlock(&dev->struct_mutex);
13346
13347 return ret;
13348}
13349
Matt Roper38f3ce32014-12-02 07:45:25 -080013350/**
13351 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13352 * @plane: drm plane to clean up for
13353 * @fb: old framebuffer that was on plane
13354 *
13355 * Cleans up a framebuffer that has just been removed from a plane.
13356 */
13357void
13358intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013359 struct drm_framebuffer *fb,
13360 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013361{
13362 struct drm_device *dev = plane->dev;
13363 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13364
13365 if (WARN_ON(!obj))
13366 return;
13367
13368 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13369 !INTEL_INFO(dev)->cursor_needs_physical) {
13370 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013371 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013372 mutex_unlock(&dev->struct_mutex);
13373 }
Matt Roper465c1202014-05-29 08:06:54 -070013374}
13375
Chandra Konduru6156a452015-04-27 13:48:39 -070013376int
13377skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13378{
13379 int max_scale;
13380 struct drm_device *dev;
13381 struct drm_i915_private *dev_priv;
13382 int crtc_clock, cdclk;
13383
13384 if (!intel_crtc || !crtc_state)
13385 return DRM_PLANE_HELPER_NO_SCALING;
13386
13387 dev = intel_crtc->base.dev;
13388 dev_priv = dev->dev_private;
13389 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013390 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013391
13392 if (!crtc_clock || !cdclk)
13393 return DRM_PLANE_HELPER_NO_SCALING;
13394
13395 /*
13396 * skl max scale is lower of:
13397 * close to 3 but not 3, -1 is for that purpose
13398 * or
13399 * cdclk/crtc_clock
13400 */
13401 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13402
13403 return max_scale;
13404}
13405
Matt Roper465c1202014-05-29 08:06:54 -070013406static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013407intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013408 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013409 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013410{
Matt Roper2b875c22014-12-01 15:40:13 -080013411 struct drm_crtc *crtc = state->base.crtc;
13412 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013413 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013414 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13415 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013416
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013417 /* use scaler when colorkey is not required */
13418 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013419 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013420 min_scale = 1;
13421 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013422 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013423 }
Sonika Jindald8106362015-04-10 14:37:28 +053013424
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013425 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13426 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013427 min_scale, max_scale,
13428 can_position, true,
13429 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013430}
13431
Gustavo Padovan14af2932014-10-24 14:51:31 +010013432static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013433intel_commit_primary_plane(struct drm_plane *plane,
13434 struct intel_plane_state *state)
13435{
Matt Roper2b875c22014-12-01 15:40:13 -080013436 struct drm_crtc *crtc = state->base.crtc;
13437 struct drm_framebuffer *fb = state->base.fb;
13438 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013439 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013440 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013441 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013442
Matt Roperea2c67b2014-12-23 10:41:52 -080013443 crtc = crtc ? crtc : plane->crtc;
13444 intel_crtc = to_intel_crtc(crtc);
13445
Matt Ropercf4c7c12014-12-04 10:27:42 -080013446 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013447 crtc->x = src->x1 >> 16;
13448 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013449
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013450 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013451 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013452
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013453 if (state->visible)
13454 /* FIXME: kill this fastboot hack */
13455 intel_update_pipe_size(intel_crtc);
13456
13457 dev_priv->display.update_primary_plane(crtc, fb, crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013458}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013459
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013460static void
13461intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013462 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013463{
13464 struct drm_device *dev = plane->dev;
13465 struct drm_i915_private *dev_priv = dev->dev_private;
13466
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013467 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13468}
13469
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013470static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13471 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013472{
13473 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013475
Ville Syrjäläf015c552015-06-24 22:00:02 +030013476 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013477 intel_update_watermarks(crtc);
13478
Matt Roperc34c9ee2014-12-23 10:41:50 -080013479 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013480 if (crtc->state->active)
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020013481 intel_pipe_update_start(intel_crtc, &intel_crtc->start_vbl_count);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013482
13483 if (!needs_modeset(crtc->state) && INTEL_INFO(dev)->gen >= 9)
13484 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013485}
13486
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013487static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13488 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013489{
Matt Roper32b7eee2014-12-24 07:59:06 -080013490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013491
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020013492 if (crtc->state->active)
13493 intel_pipe_update_end(intel_crtc, intel_crtc->start_vbl_count);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013494}
13495
Matt Ropercf4c7c12014-12-04 10:27:42 -080013496/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013497 * intel_plane_destroy - destroy a plane
13498 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013499 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013500 * Common destruction function for all types of planes (primary, cursor,
13501 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013502 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013503void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013504{
13505 struct intel_plane *intel_plane = to_intel_plane(plane);
13506 drm_plane_cleanup(plane);
13507 kfree(intel_plane);
13508}
13509
Matt Roper65a3fea2015-01-21 16:35:42 -080013510const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013511 .update_plane = drm_atomic_helper_update_plane,
13512 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013513 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013514 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013515 .atomic_get_property = intel_plane_atomic_get_property,
13516 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013517 .atomic_duplicate_state = intel_plane_duplicate_state,
13518 .atomic_destroy_state = intel_plane_destroy_state,
13519
Matt Roper465c1202014-05-29 08:06:54 -070013520};
13521
13522static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13523 int pipe)
13524{
13525 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013526 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013527 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013528 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013529
13530 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13531 if (primary == NULL)
13532 return NULL;
13533
Matt Roper8e7d6882015-01-21 16:35:41 -080013534 state = intel_create_plane_state(&primary->base);
13535 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013536 kfree(primary);
13537 return NULL;
13538 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013539 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013540
Matt Roper465c1202014-05-29 08:06:54 -070013541 primary->can_scale = false;
13542 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013543 if (INTEL_INFO(dev)->gen >= 9) {
13544 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013545 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013546 }
Matt Roper465c1202014-05-29 08:06:54 -070013547 primary->pipe = pipe;
13548 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013549 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013550 primary->check_plane = intel_check_primary_plane;
13551 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013552 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013553 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13554 primary->plane = !pipe;
13555
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013556 if (INTEL_INFO(dev)->gen >= 9) {
13557 intel_primary_formats = skl_primary_formats;
13558 num_formats = ARRAY_SIZE(skl_primary_formats);
13559 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013560 intel_primary_formats = i965_primary_formats;
13561 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013562 } else {
13563 intel_primary_formats = i8xx_primary_formats;
13564 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013565 }
13566
13567 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013568 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013569 intel_primary_formats, num_formats,
13570 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013571
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013572 if (INTEL_INFO(dev)->gen >= 4)
13573 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013574
Matt Roperea2c67b2014-12-23 10:41:52 -080013575 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13576
Matt Roper465c1202014-05-29 08:06:54 -070013577 return &primary->base;
13578}
13579
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013580void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13581{
13582 if (!dev->mode_config.rotation_property) {
13583 unsigned long flags = BIT(DRM_ROTATE_0) |
13584 BIT(DRM_ROTATE_180);
13585
13586 if (INTEL_INFO(dev)->gen >= 9)
13587 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13588
13589 dev->mode_config.rotation_property =
13590 drm_mode_create_rotation_property(dev, flags);
13591 }
13592 if (dev->mode_config.rotation_property)
13593 drm_object_attach_property(&plane->base.base,
13594 dev->mode_config.rotation_property,
13595 plane->base.state->rotation);
13596}
13597
Matt Roper3d7d6512014-06-10 08:28:13 -070013598static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013599intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013600 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013601 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013602{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013603 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013604 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013605 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013606 unsigned stride;
13607 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013608
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013609 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13610 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013611 DRM_PLANE_HELPER_NO_SCALING,
13612 DRM_PLANE_HELPER_NO_SCALING,
13613 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013614 if (ret)
13615 return ret;
13616
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013617 /* if we want to turn off the cursor ignore width and height */
13618 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013619 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013620
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013621 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013622 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013623 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13624 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013625 return -EINVAL;
13626 }
13627
Matt Roperea2c67b2014-12-23 10:41:52 -080013628 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13629 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013630 DRM_DEBUG_KMS("buffer is too small\n");
13631 return -ENOMEM;
13632 }
13633
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013634 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013635 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013636 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013637 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013638
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013639 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013640}
13641
Matt Roperf4a2cf22014-12-01 15:40:12 -080013642static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013643intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013644 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013645{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013646 intel_crtc_update_cursor(crtc, false);
13647}
13648
13649static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013650intel_commit_cursor_plane(struct drm_plane *plane,
13651 struct intel_plane_state *state)
13652{
Matt Roper2b875c22014-12-01 15:40:13 -080013653 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013654 struct drm_device *dev = plane->dev;
13655 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013656 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013657 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013658
Matt Roperea2c67b2014-12-23 10:41:52 -080013659 crtc = crtc ? crtc : plane->crtc;
13660 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013661
Matt Roperea2c67b2014-12-23 10:41:52 -080013662 plane->fb = state->base.fb;
13663 crtc->cursor_x = state->base.crtc_x;
13664 crtc->cursor_y = state->base.crtc_y;
13665
Gustavo Padovana912f122014-12-01 15:40:10 -080013666 if (intel_crtc->cursor_bo == obj)
13667 goto update;
13668
Matt Roperf4a2cf22014-12-01 15:40:12 -080013669 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013670 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013671 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013672 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013673 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013674 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013675
Gustavo Padovana912f122014-12-01 15:40:10 -080013676 intel_crtc->cursor_addr = addr;
13677 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013678
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013679update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013680 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013681 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013682}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013683
Matt Roper3d7d6512014-06-10 08:28:13 -070013684static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13685 int pipe)
13686{
13687 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013688 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013689
13690 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13691 if (cursor == NULL)
13692 return NULL;
13693
Matt Roper8e7d6882015-01-21 16:35:41 -080013694 state = intel_create_plane_state(&cursor->base);
13695 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013696 kfree(cursor);
13697 return NULL;
13698 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013699 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013700
Matt Roper3d7d6512014-06-10 08:28:13 -070013701 cursor->can_scale = false;
13702 cursor->max_downscale = 1;
13703 cursor->pipe = pipe;
13704 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013705 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013706 cursor->check_plane = intel_check_cursor_plane;
13707 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013708 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013709
13710 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013711 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013712 intel_cursor_formats,
13713 ARRAY_SIZE(intel_cursor_formats),
13714 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013715
13716 if (INTEL_INFO(dev)->gen >= 4) {
13717 if (!dev->mode_config.rotation_property)
13718 dev->mode_config.rotation_property =
13719 drm_mode_create_rotation_property(dev,
13720 BIT(DRM_ROTATE_0) |
13721 BIT(DRM_ROTATE_180));
13722 if (dev->mode_config.rotation_property)
13723 drm_object_attach_property(&cursor->base.base,
13724 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013725 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013726 }
13727
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013728 if (INTEL_INFO(dev)->gen >=9)
13729 state->scaler_id = -1;
13730
Matt Roperea2c67b2014-12-23 10:41:52 -080013731 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13732
Matt Roper3d7d6512014-06-10 08:28:13 -070013733 return &cursor->base;
13734}
13735
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013736static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13737 struct intel_crtc_state *crtc_state)
13738{
13739 int i;
13740 struct intel_scaler *intel_scaler;
13741 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13742
13743 for (i = 0; i < intel_crtc->num_scalers; i++) {
13744 intel_scaler = &scaler_state->scalers[i];
13745 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013746 intel_scaler->mode = PS_SCALER_MODE_DYN;
13747 }
13748
13749 scaler_state->scaler_id = -1;
13750}
13751
Hannes Ederb358d0a2008-12-18 21:18:47 +010013752static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013753{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013754 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013755 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013756 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013757 struct drm_plane *primary = NULL;
13758 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013759 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013760
Daniel Vetter955382f2013-09-19 14:05:45 +020013761 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013762 if (intel_crtc == NULL)
13763 return;
13764
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013765 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13766 if (!crtc_state)
13767 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013768 intel_crtc->config = crtc_state;
13769 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013770 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013771
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013772 /* initialize shared scalers */
13773 if (INTEL_INFO(dev)->gen >= 9) {
13774 if (pipe == PIPE_C)
13775 intel_crtc->num_scalers = 1;
13776 else
13777 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13778
13779 skl_init_scalers(dev, intel_crtc, crtc_state);
13780 }
13781
Matt Roper465c1202014-05-29 08:06:54 -070013782 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013783 if (!primary)
13784 goto fail;
13785
13786 cursor = intel_cursor_plane_create(dev, pipe);
13787 if (!cursor)
13788 goto fail;
13789
Matt Roper465c1202014-05-29 08:06:54 -070013790 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013791 cursor, &intel_crtc_funcs);
13792 if (ret)
13793 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013794
13795 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013796 for (i = 0; i < 256; i++) {
13797 intel_crtc->lut_r[i] = i;
13798 intel_crtc->lut_g[i] = i;
13799 intel_crtc->lut_b[i] = i;
13800 }
13801
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013802 /*
13803 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013804 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013805 */
Jesse Barnes80824002009-09-10 15:28:06 -070013806 intel_crtc->pipe = pipe;
13807 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013808 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013809 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013810 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013811 }
13812
Chris Wilson4b0e3332014-05-30 16:35:26 +030013813 intel_crtc->cursor_base = ~0;
13814 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013815 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013816
Ville Syrjälä852eb002015-06-24 22:00:07 +030013817 intel_crtc->wm.cxsr_allowed = true;
13818
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013819 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13820 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13821 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13822 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13823
Jesse Barnes79e53942008-11-07 14:24:08 -080013824 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013825
13826 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013827 return;
13828
13829fail:
13830 if (primary)
13831 drm_plane_cleanup(primary);
13832 if (cursor)
13833 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013834 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013835 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013836}
13837
Jesse Barnes752aa882013-10-31 18:55:49 +020013838enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13839{
13840 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013841 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013842
Rob Clark51fd3712013-11-19 12:10:12 -050013843 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013844
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013845 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013846 return INVALID_PIPE;
13847
13848 return to_intel_crtc(encoder->crtc)->pipe;
13849}
13850
Carl Worth08d7b3d2009-04-29 14:43:54 -070013851int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013852 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013853{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013854 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013855 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013856 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013857
Rob Clark7707e652014-07-17 23:30:04 -040013858 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013859
Rob Clark7707e652014-07-17 23:30:04 -040013860 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013861 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013862 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013863 }
13864
Rob Clark7707e652014-07-17 23:30:04 -040013865 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013866 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013867
Daniel Vetterc05422d2009-08-11 16:05:30 +020013868 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013869}
13870
Daniel Vetter66a92782012-07-12 20:08:18 +020013871static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013872{
Daniel Vetter66a92782012-07-12 20:08:18 +020013873 struct drm_device *dev = encoder->base.dev;
13874 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013875 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013876 int entry = 0;
13877
Damien Lespiaub2784e12014-08-05 11:29:37 +010013878 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013879 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013880 index_mask |= (1 << entry);
13881
Jesse Barnes79e53942008-11-07 14:24:08 -080013882 entry++;
13883 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013884
Jesse Barnes79e53942008-11-07 14:24:08 -080013885 return index_mask;
13886}
13887
Chris Wilson4d302442010-12-14 19:21:29 +000013888static bool has_edp_a(struct drm_device *dev)
13889{
13890 struct drm_i915_private *dev_priv = dev->dev_private;
13891
13892 if (!IS_MOBILE(dev))
13893 return false;
13894
13895 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13896 return false;
13897
Damien Lespiaue3589902014-02-07 19:12:50 +000013898 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013899 return false;
13900
13901 return true;
13902}
13903
Jesse Barnes84b4e042014-06-25 08:24:29 -070013904static bool intel_crt_present(struct drm_device *dev)
13905{
13906 struct drm_i915_private *dev_priv = dev->dev_private;
13907
Damien Lespiau884497e2013-12-03 13:56:23 +000013908 if (INTEL_INFO(dev)->gen >= 9)
13909 return false;
13910
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013911 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013912 return false;
13913
13914 if (IS_CHERRYVIEW(dev))
13915 return false;
13916
13917 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13918 return false;
13919
13920 return true;
13921}
13922
Jesse Barnes79e53942008-11-07 14:24:08 -080013923static void intel_setup_outputs(struct drm_device *dev)
13924{
Eric Anholt725e30a2009-01-22 13:01:02 -080013925 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013926 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013927 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013928
Daniel Vetterc9093352013-06-06 22:22:47 +020013929 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013930
Jesse Barnes84b4e042014-06-25 08:24:29 -070013931 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013932 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013933
Vandana Kannanc776eb22014-08-19 12:05:01 +053013934 if (IS_BROXTON(dev)) {
13935 /*
13936 * FIXME: Broxton doesn't support port detection via the
13937 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13938 * detect the ports.
13939 */
13940 intel_ddi_init(dev, PORT_A);
13941 intel_ddi_init(dev, PORT_B);
13942 intel_ddi_init(dev, PORT_C);
13943 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013944 int found;
13945
Jesse Barnesde31fac2015-03-06 15:53:32 -080013946 /*
13947 * Haswell uses DDI functions to detect digital outputs.
13948 * On SKL pre-D0 the strap isn't connected, so we assume
13949 * it's there.
13950 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013951 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013952 /* WaIgnoreDDIAStrap: skl */
Jani Nikula5a2376d2015-08-14 10:53:17 +030013953 if (found || IS_SKYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013954 intel_ddi_init(dev, PORT_A);
13955
13956 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13957 * register */
13958 found = I915_READ(SFUSE_STRAP);
13959
13960 if (found & SFUSE_STRAP_DDIB_DETECTED)
13961 intel_ddi_init(dev, PORT_B);
13962 if (found & SFUSE_STRAP_DDIC_DETECTED)
13963 intel_ddi_init(dev, PORT_C);
13964 if (found & SFUSE_STRAP_DDID_DETECTED)
13965 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070013966 /*
13967 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13968 */
13969 if (IS_SKYLAKE(dev) &&
13970 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13971 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13972 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
13973 intel_ddi_init(dev, PORT_E);
13974
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013975 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013976 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020013977 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020013978
13979 if (has_edp_a(dev))
13980 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013981
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013982 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080013983 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010013984 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013985 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013986 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013987 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013988 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013989 }
13990
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013991 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013992 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013993
Paulo Zanonidc0fa712013-02-19 16:21:46 -030013994 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030013995 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080013996
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013997 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030013998 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080013999
Daniel Vetter270b3042012-10-27 15:52:05 +020014000 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014001 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014002 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014003 /*
14004 * The DP_DETECTED bit is the latched state of the DDC
14005 * SDA pin at boot. However since eDP doesn't require DDC
14006 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14007 * eDP ports may have been muxed to an alternate function.
14008 * Thus we can't rely on the DP_DETECTED bit alone to detect
14009 * eDP ports. Consult the VBT as well as DP_DETECTED to
14010 * detect eDP ports.
14011 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014012 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14013 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014014 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14015 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014016 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14017 intel_dp_is_edp(dev, PORT_B))
14018 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014019
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014020 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14021 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014022 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14023 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014024 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14025 intel_dp_is_edp(dev, PORT_C))
14026 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014027
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014028 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014029 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014030 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14031 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014032 /* eDP not supported on port D, so don't check VBT */
14033 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14034 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014035 }
14036
Jani Nikula3cfca972013-08-27 15:12:26 +030014037 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014038 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014039 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014040
Paulo Zanonie2debe92013-02-18 19:00:27 -030014041 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014042 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014043 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014044 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014045 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014046 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014047 }
Ma Ling27185ae2009-08-24 13:50:23 +080014048
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014049 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014050 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014051 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014052
14053 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014054
Paulo Zanonie2debe92013-02-18 19:00:27 -030014055 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014056 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014057 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014058 }
Ma Ling27185ae2009-08-24 13:50:23 +080014059
Paulo Zanonie2debe92013-02-18 19:00:27 -030014060 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014061
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014062 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014063 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014064 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014065 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014066 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014067 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014068 }
Ma Ling27185ae2009-08-24 13:50:23 +080014069
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014070 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014071 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014072 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014073 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014074 intel_dvo_init(dev);
14075
Zhenyu Wang103a1962009-11-27 11:44:36 +080014076 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014077 intel_tv_init(dev);
14078
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014079 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014080
Damien Lespiaub2784e12014-08-05 11:29:37 +010014081 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014082 encoder->base.possible_crtcs = encoder->crtc_mask;
14083 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014084 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014085 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014086
Paulo Zanonidde86e22012-12-01 12:04:25 -020014087 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014088
14089 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014090}
14091
14092static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14093{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014094 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014095 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014096
Daniel Vetteref2d6332014-02-10 18:00:38 +010014097 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014098 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014099 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014100 drm_gem_object_unreference(&intel_fb->obj->base);
14101 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014102 kfree(intel_fb);
14103}
14104
14105static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014106 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014107 unsigned int *handle)
14108{
14109 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014110 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014111
Chris Wilson05394f32010-11-08 19:18:58 +000014112 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014113}
14114
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014115static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14116 struct drm_file *file,
14117 unsigned flags, unsigned color,
14118 struct drm_clip_rect *clips,
14119 unsigned num_clips)
14120{
14121 struct drm_device *dev = fb->dev;
14122 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14123 struct drm_i915_gem_object *obj = intel_fb->obj;
14124
14125 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014126 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014127 mutex_unlock(&dev->struct_mutex);
14128
14129 return 0;
14130}
14131
Jesse Barnes79e53942008-11-07 14:24:08 -080014132static const struct drm_framebuffer_funcs intel_fb_funcs = {
14133 .destroy = intel_user_framebuffer_destroy,
14134 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014135 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014136};
14137
Damien Lespiaub3218032015-02-27 11:15:18 +000014138static
14139u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14140 uint32_t pixel_format)
14141{
14142 u32 gen = INTEL_INFO(dev)->gen;
14143
14144 if (gen >= 9) {
14145 /* "The stride in bytes must not exceed the of the size of 8K
14146 * pixels and 32K bytes."
14147 */
14148 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14149 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14150 return 32*1024;
14151 } else if (gen >= 4) {
14152 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14153 return 16*1024;
14154 else
14155 return 32*1024;
14156 } else if (gen >= 3) {
14157 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14158 return 8*1024;
14159 else
14160 return 16*1024;
14161 } else {
14162 /* XXX DSPC is limited to 4k tiled */
14163 return 8*1024;
14164 }
14165}
14166
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014167static int intel_framebuffer_init(struct drm_device *dev,
14168 struct intel_framebuffer *intel_fb,
14169 struct drm_mode_fb_cmd2 *mode_cmd,
14170 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014171{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014172 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014173 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014174 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014175
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014176 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14177
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014178 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14179 /* Enforce that fb modifier and tiling mode match, but only for
14180 * X-tiled. This is needed for FBC. */
14181 if (!!(obj->tiling_mode == I915_TILING_X) !=
14182 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14183 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14184 return -EINVAL;
14185 }
14186 } else {
14187 if (obj->tiling_mode == I915_TILING_X)
14188 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14189 else if (obj->tiling_mode == I915_TILING_Y) {
14190 DRM_DEBUG("No Y tiling for legacy addfb\n");
14191 return -EINVAL;
14192 }
14193 }
14194
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014195 /* Passed in modifier sanity checking. */
14196 switch (mode_cmd->modifier[0]) {
14197 case I915_FORMAT_MOD_Y_TILED:
14198 case I915_FORMAT_MOD_Yf_TILED:
14199 if (INTEL_INFO(dev)->gen < 9) {
14200 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14201 mode_cmd->modifier[0]);
14202 return -EINVAL;
14203 }
14204 case DRM_FORMAT_MOD_NONE:
14205 case I915_FORMAT_MOD_X_TILED:
14206 break;
14207 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014208 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14209 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014210 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014211 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014212
Damien Lespiaub3218032015-02-27 11:15:18 +000014213 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14214 mode_cmd->pixel_format);
14215 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14216 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14217 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014218 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014219 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014220
Damien Lespiaub3218032015-02-27 11:15:18 +000014221 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14222 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014223 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014224 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14225 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014226 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014227 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014228 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014229 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014230
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014231 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014232 mode_cmd->pitches[0] != obj->stride) {
14233 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14234 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014235 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014236 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014237
Ville Syrjälä57779d02012-10-31 17:50:14 +020014238 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014239 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014240 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014241 case DRM_FORMAT_RGB565:
14242 case DRM_FORMAT_XRGB8888:
14243 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014244 break;
14245 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014246 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014247 DRM_DEBUG("unsupported pixel format: %s\n",
14248 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014249 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014250 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014251 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014252 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014253 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14254 DRM_DEBUG("unsupported pixel format: %s\n",
14255 drm_get_format_name(mode_cmd->pixel_format));
14256 return -EINVAL;
14257 }
14258 break;
14259 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014260 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014261 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014262 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014263 DRM_DEBUG("unsupported pixel format: %s\n",
14264 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014265 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014266 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014267 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014268 case DRM_FORMAT_ABGR2101010:
14269 if (!IS_VALLEYVIEW(dev)) {
14270 DRM_DEBUG("unsupported pixel format: %s\n",
14271 drm_get_format_name(mode_cmd->pixel_format));
14272 return -EINVAL;
14273 }
14274 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014275 case DRM_FORMAT_YUYV:
14276 case DRM_FORMAT_UYVY:
14277 case DRM_FORMAT_YVYU:
14278 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014279 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014280 DRM_DEBUG("unsupported pixel format: %s\n",
14281 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014282 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014283 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014284 break;
14285 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014286 DRM_DEBUG("unsupported pixel format: %s\n",
14287 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014288 return -EINVAL;
14289 }
14290
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014291 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14292 if (mode_cmd->offsets[0] != 0)
14293 return -EINVAL;
14294
Damien Lespiauec2c9812015-01-20 12:51:45 +000014295 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014296 mode_cmd->pixel_format,
14297 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014298 /* FIXME drm helper for size checks (especially planar formats)? */
14299 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14300 return -EINVAL;
14301
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014302 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14303 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014304 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014305
Jesse Barnes79e53942008-11-07 14:24:08 -080014306 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14307 if (ret) {
14308 DRM_ERROR("framebuffer init failed %d\n", ret);
14309 return ret;
14310 }
14311
Jesse Barnes79e53942008-11-07 14:24:08 -080014312 return 0;
14313}
14314
Jesse Barnes79e53942008-11-07 14:24:08 -080014315static struct drm_framebuffer *
14316intel_user_framebuffer_create(struct drm_device *dev,
14317 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014318 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014319{
Chris Wilson05394f32010-11-08 19:18:58 +000014320 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014321
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014322 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14323 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014324 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014325 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014326
Chris Wilsond2dff872011-04-19 08:36:26 +010014327 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014328}
14329
Daniel Vetter06957262015-08-10 13:34:08 +020014330#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014331static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014332{
14333}
14334#endif
14335
Jesse Barnes79e53942008-11-07 14:24:08 -080014336static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014337 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014338 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014339 .atomic_check = intel_atomic_check,
14340 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014341 .atomic_state_alloc = intel_atomic_state_alloc,
14342 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014343};
14344
Jesse Barnese70236a2009-09-21 10:42:27 -070014345/* Set up chip specific display functions */
14346static void intel_init_display(struct drm_device *dev)
14347{
14348 struct drm_i915_private *dev_priv = dev->dev_private;
14349
Daniel Vetteree9300b2013-06-03 22:40:22 +020014350 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14351 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014352 else if (IS_CHERRYVIEW(dev))
14353 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014354 else if (IS_VALLEYVIEW(dev))
14355 dev_priv->display.find_dpll = vlv_find_best_dpll;
14356 else if (IS_PINEVIEW(dev))
14357 dev_priv->display.find_dpll = pnv_find_best_dpll;
14358 else
14359 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14360
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014361 if (INTEL_INFO(dev)->gen >= 9) {
14362 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014363 dev_priv->display.get_initial_plane_config =
14364 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014365 dev_priv->display.crtc_compute_clock =
14366 haswell_crtc_compute_clock;
14367 dev_priv->display.crtc_enable = haswell_crtc_enable;
14368 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014369 dev_priv->display.update_primary_plane =
14370 skylake_update_primary_plane;
14371 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014372 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014373 dev_priv->display.get_initial_plane_config =
14374 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014375 dev_priv->display.crtc_compute_clock =
14376 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014377 dev_priv->display.crtc_enable = haswell_crtc_enable;
14378 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014379 dev_priv->display.update_primary_plane =
14380 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014381 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014382 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014383 dev_priv->display.get_initial_plane_config =
14384 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014385 dev_priv->display.crtc_compute_clock =
14386 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014387 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14388 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014389 dev_priv->display.update_primary_plane =
14390 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014391 } else if (IS_VALLEYVIEW(dev)) {
14392 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014393 dev_priv->display.get_initial_plane_config =
14394 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014395 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014396 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14397 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014398 dev_priv->display.update_primary_plane =
14399 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014400 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014401 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014402 dev_priv->display.get_initial_plane_config =
14403 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014404 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014405 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14406 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014407 dev_priv->display.update_primary_plane =
14408 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014409 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014410
Jesse Barnese70236a2009-09-21 10:42:27 -070014411 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014412 if (IS_SKYLAKE(dev))
14413 dev_priv->display.get_display_clock_speed =
14414 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014415 else if (IS_BROXTON(dev))
14416 dev_priv->display.get_display_clock_speed =
14417 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014418 else if (IS_BROADWELL(dev))
14419 dev_priv->display.get_display_clock_speed =
14420 broadwell_get_display_clock_speed;
14421 else if (IS_HASWELL(dev))
14422 dev_priv->display.get_display_clock_speed =
14423 haswell_get_display_clock_speed;
14424 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014425 dev_priv->display.get_display_clock_speed =
14426 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014427 else if (IS_GEN5(dev))
14428 dev_priv->display.get_display_clock_speed =
14429 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014430 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014431 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014432 dev_priv->display.get_display_clock_speed =
14433 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014434 else if (IS_GM45(dev))
14435 dev_priv->display.get_display_clock_speed =
14436 gm45_get_display_clock_speed;
14437 else if (IS_CRESTLINE(dev))
14438 dev_priv->display.get_display_clock_speed =
14439 i965gm_get_display_clock_speed;
14440 else if (IS_PINEVIEW(dev))
14441 dev_priv->display.get_display_clock_speed =
14442 pnv_get_display_clock_speed;
14443 else if (IS_G33(dev) || IS_G4X(dev))
14444 dev_priv->display.get_display_clock_speed =
14445 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014446 else if (IS_I915G(dev))
14447 dev_priv->display.get_display_clock_speed =
14448 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014449 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014450 dev_priv->display.get_display_clock_speed =
14451 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014452 else if (IS_PINEVIEW(dev))
14453 dev_priv->display.get_display_clock_speed =
14454 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014455 else if (IS_I915GM(dev))
14456 dev_priv->display.get_display_clock_speed =
14457 i915gm_get_display_clock_speed;
14458 else if (IS_I865G(dev))
14459 dev_priv->display.get_display_clock_speed =
14460 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014461 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014462 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014463 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014464 else { /* 830 */
14465 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014466 dev_priv->display.get_display_clock_speed =
14467 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014468 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014469
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014470 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014471 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014472 } else if (IS_GEN6(dev)) {
14473 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014474 } else if (IS_IVYBRIDGE(dev)) {
14475 /* FIXME: detect B0+ stepping and use auto training */
14476 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014477 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014478 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014479 if (IS_BROADWELL(dev)) {
14480 dev_priv->display.modeset_commit_cdclk =
14481 broadwell_modeset_commit_cdclk;
14482 dev_priv->display.modeset_calc_cdclk =
14483 broadwell_modeset_calc_cdclk;
14484 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014485 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014486 dev_priv->display.modeset_commit_cdclk =
14487 valleyview_modeset_commit_cdclk;
14488 dev_priv->display.modeset_calc_cdclk =
14489 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014490 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014491 dev_priv->display.modeset_commit_cdclk =
14492 broxton_modeset_commit_cdclk;
14493 dev_priv->display.modeset_calc_cdclk =
14494 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014495 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014496
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014497 switch (INTEL_INFO(dev)->gen) {
14498 case 2:
14499 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14500 break;
14501
14502 case 3:
14503 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14504 break;
14505
14506 case 4:
14507 case 5:
14508 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14509 break;
14510
14511 case 6:
14512 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14513 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014514 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014515 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014516 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14517 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014518 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014519 /* Drop through - unsupported since execlist only. */
14520 default:
14521 /* Default just returns -ENODEV to indicate unsupported */
14522 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014523 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014524
14525 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014526
14527 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014528}
14529
Jesse Barnesb690e962010-07-19 13:53:12 -070014530/*
14531 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14532 * resume, or other times. This quirk makes sure that's the case for
14533 * affected systems.
14534 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014535static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014536{
14537 struct drm_i915_private *dev_priv = dev->dev_private;
14538
14539 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014540 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014541}
14542
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014543static void quirk_pipeb_force(struct drm_device *dev)
14544{
14545 struct drm_i915_private *dev_priv = dev->dev_private;
14546
14547 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14548 DRM_INFO("applying pipe b force quirk\n");
14549}
14550
Keith Packard435793d2011-07-12 14:56:22 -070014551/*
14552 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14553 */
14554static void quirk_ssc_force_disable(struct drm_device *dev)
14555{
14556 struct drm_i915_private *dev_priv = dev->dev_private;
14557 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014558 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014559}
14560
Carsten Emde4dca20e2012-03-15 15:56:26 +010014561/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014562 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14563 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014564 */
14565static void quirk_invert_brightness(struct drm_device *dev)
14566{
14567 struct drm_i915_private *dev_priv = dev->dev_private;
14568 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014569 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014570}
14571
Scot Doyle9c72cc62014-07-03 23:27:50 +000014572/* Some VBT's incorrectly indicate no backlight is present */
14573static void quirk_backlight_present(struct drm_device *dev)
14574{
14575 struct drm_i915_private *dev_priv = dev->dev_private;
14576 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14577 DRM_INFO("applying backlight present quirk\n");
14578}
14579
Jesse Barnesb690e962010-07-19 13:53:12 -070014580struct intel_quirk {
14581 int device;
14582 int subsystem_vendor;
14583 int subsystem_device;
14584 void (*hook)(struct drm_device *dev);
14585};
14586
Egbert Eich5f85f172012-10-14 15:46:38 +020014587/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14588struct intel_dmi_quirk {
14589 void (*hook)(struct drm_device *dev);
14590 const struct dmi_system_id (*dmi_id_list)[];
14591};
14592
14593static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14594{
14595 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14596 return 1;
14597}
14598
14599static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14600 {
14601 .dmi_id_list = &(const struct dmi_system_id[]) {
14602 {
14603 .callback = intel_dmi_reverse_brightness,
14604 .ident = "NCR Corporation",
14605 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14606 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14607 },
14608 },
14609 { } /* terminating entry */
14610 },
14611 .hook = quirk_invert_brightness,
14612 },
14613};
14614
Ben Widawskyc43b5632012-04-16 14:07:40 -070014615static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014616 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14617 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14618
Jesse Barnesb690e962010-07-19 13:53:12 -070014619 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14620 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14621
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014622 /* 830 needs to leave pipe A & dpll A up */
14623 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14624
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014625 /* 830 needs to leave pipe B & dpll B up */
14626 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14627
Keith Packard435793d2011-07-12 14:56:22 -070014628 /* Lenovo U160 cannot use SSC on LVDS */
14629 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014630
14631 /* Sony Vaio Y cannot use SSC on LVDS */
14632 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014633
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014634 /* Acer Aspire 5734Z must invert backlight brightness */
14635 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14636
14637 /* Acer/eMachines G725 */
14638 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14639
14640 /* Acer/eMachines e725 */
14641 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14642
14643 /* Acer/Packard Bell NCL20 */
14644 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14645
14646 /* Acer Aspire 4736Z */
14647 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014648
14649 /* Acer Aspire 5336 */
14650 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014651
14652 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14653 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014654
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014655 /* Acer C720 Chromebook (Core i3 4005U) */
14656 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14657
jens steinb2a96012014-10-28 20:25:53 +010014658 /* Apple Macbook 2,1 (Core 2 T7400) */
14659 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14660
Scot Doyled4967d82014-07-03 23:27:52 +000014661 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14662 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014663
14664 /* HP Chromebook 14 (Celeron 2955U) */
14665 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014666
14667 /* Dell Chromebook 11 */
14668 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014669};
14670
14671static void intel_init_quirks(struct drm_device *dev)
14672{
14673 struct pci_dev *d = dev->pdev;
14674 int i;
14675
14676 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14677 struct intel_quirk *q = &intel_quirks[i];
14678
14679 if (d->device == q->device &&
14680 (d->subsystem_vendor == q->subsystem_vendor ||
14681 q->subsystem_vendor == PCI_ANY_ID) &&
14682 (d->subsystem_device == q->subsystem_device ||
14683 q->subsystem_device == PCI_ANY_ID))
14684 q->hook(dev);
14685 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014686 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14687 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14688 intel_dmi_quirks[i].hook(dev);
14689 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014690}
14691
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014692/* Disable the VGA plane that we never use */
14693static void i915_disable_vga(struct drm_device *dev)
14694{
14695 struct drm_i915_private *dev_priv = dev->dev_private;
14696 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014697 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014698
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014699 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014700 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014701 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014702 sr1 = inb(VGA_SR_DATA);
14703 outb(sr1 | 1<<5, VGA_SR_DATA);
14704 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14705 udelay(300);
14706
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014707 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014708 POSTING_READ(vga_reg);
14709}
14710
Daniel Vetterf8175862012-04-10 15:50:11 +020014711void intel_modeset_init_hw(struct drm_device *dev)
14712{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014713 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014714 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014715 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014716 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014717}
14718
Jesse Barnes79e53942008-11-07 14:24:08 -080014719void intel_modeset_init(struct drm_device *dev)
14720{
Jesse Barnes652c3932009-08-17 13:31:43 -070014721 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014722 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014723 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014724 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014725
14726 drm_mode_config_init(dev);
14727
14728 dev->mode_config.min_width = 0;
14729 dev->mode_config.min_height = 0;
14730
Dave Airlie019d96c2011-09-29 16:20:42 +010014731 dev->mode_config.preferred_depth = 24;
14732 dev->mode_config.prefer_shadow = 1;
14733
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014734 dev->mode_config.allow_fb_modifiers = true;
14735
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014736 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014737
Jesse Barnesb690e962010-07-19 13:53:12 -070014738 intel_init_quirks(dev);
14739
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014740 intel_init_pm(dev);
14741
Ben Widawskye3c74752013-04-05 13:12:39 -070014742 if (INTEL_INFO(dev)->num_pipes == 0)
14743 return;
14744
Lukas Wunner69f92f62015-07-15 13:57:35 +020014745 /*
14746 * There may be no VBT; and if the BIOS enabled SSC we can
14747 * just keep using it to avoid unnecessary flicker. Whereas if the
14748 * BIOS isn't using it, don't assume it will work even if the VBT
14749 * indicates as much.
14750 */
14751 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14752 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14753 DREF_SSC1_ENABLE);
14754
14755 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14756 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14757 bios_lvds_use_ssc ? "en" : "dis",
14758 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14759 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14760 }
14761 }
14762
Jesse Barnese70236a2009-09-21 10:42:27 -070014763 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014764 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014765
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014766 if (IS_GEN2(dev)) {
14767 dev->mode_config.max_width = 2048;
14768 dev->mode_config.max_height = 2048;
14769 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014770 dev->mode_config.max_width = 4096;
14771 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014772 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014773 dev->mode_config.max_width = 8192;
14774 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014775 }
Damien Lespiau068be562014-03-28 14:17:49 +000014776
Ville Syrjälädc41c152014-08-13 11:57:05 +030014777 if (IS_845G(dev) || IS_I865G(dev)) {
14778 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14779 dev->mode_config.cursor_height = 1023;
14780 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014781 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14782 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14783 } else {
14784 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14785 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14786 }
14787
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014788 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014789
Zhao Yakui28c97732009-10-09 11:39:41 +080014790 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014791 INTEL_INFO(dev)->num_pipes,
14792 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014793
Damien Lespiau055e3932014-08-18 13:49:10 +010014794 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014795 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014796 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014797 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014798 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014799 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014800 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014801 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014802 }
14803
Jesse Barnesf42bb702013-12-16 16:34:23 -080014804 intel_init_dpio(dev);
14805
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014806 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014807
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014808 /* Just disable it once at startup */
14809 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014810 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014811
14812 /* Just in case the BIOS is doing something questionable. */
Paulo Zanoni7733b492015-07-07 15:26:04 -030014813 intel_fbc_disable(dev_priv);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014814
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014815 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020014816 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014817 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014818
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014819 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014820 struct intel_initial_plane_config plane_config = {};
14821
Jesse Barnes46f297f2014-03-07 08:57:48 -080014822 if (!crtc->active)
14823 continue;
14824
Jesse Barnes46f297f2014-03-07 08:57:48 -080014825 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014826 * Note that reserving the BIOS fb up front prevents us
14827 * from stuffing other stolen allocations like the ring
14828 * on top. This prevents some ugliness at boot time, and
14829 * can even allow for smooth boot transitions if the BIOS
14830 * fb is large enough for the active pipe configuration.
14831 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014832 dev_priv->display.get_initial_plane_config(crtc,
14833 &plane_config);
14834
14835 /*
14836 * If the fb is shared between multiple heads, we'll
14837 * just get the first one.
14838 */
14839 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014840 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014841}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014842
Daniel Vetter7fad7982012-07-04 17:51:47 +020014843static void intel_enable_pipe_a(struct drm_device *dev)
14844{
14845 struct intel_connector *connector;
14846 struct drm_connector *crt = NULL;
14847 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014848 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014849
14850 /* We can't just switch on the pipe A, we need to set things up with a
14851 * proper mode and output configuration. As a gross hack, enable pipe A
14852 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014853 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014854 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14855 crt = &connector->base;
14856 break;
14857 }
14858 }
14859
14860 if (!crt)
14861 return;
14862
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014863 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014864 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014865}
14866
Daniel Vetterfa555832012-10-10 23:14:00 +020014867static bool
14868intel_check_plane_mapping(struct intel_crtc *crtc)
14869{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014870 struct drm_device *dev = crtc->base.dev;
14871 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014872 u32 reg, val;
14873
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014874 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014875 return true;
14876
14877 reg = DSPCNTR(!crtc->plane);
14878 val = I915_READ(reg);
14879
14880 if ((val & DISPLAY_PLANE_ENABLE) &&
14881 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14882 return false;
14883
14884 return true;
14885}
14886
Daniel Vetter24929352012-07-02 20:28:59 +020014887static void intel_sanitize_crtc(struct intel_crtc *crtc)
14888{
14889 struct drm_device *dev = crtc->base.dev;
14890 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014891 struct intel_encoder *encoder;
Daniel Vetterfa555832012-10-10 23:14:00 +020014892 u32 reg;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014893 bool enable;
Daniel Vetter24929352012-07-02 20:28:59 +020014894
Daniel Vetter24929352012-07-02 20:28:59 +020014895 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014896 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014897 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14898
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014899 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014900 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014901 if (crtc->active) {
Maarten Lankhorst3a03dfb2015-07-14 13:46:40 +020014902 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014903 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010014904 drm_crtc_vblank_on(&crtc->base);
14905 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014906
Daniel Vetter24929352012-07-02 20:28:59 +020014907 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014908 * disable the crtc (and hence change the state) if it is wrong. Note
14909 * that gen4+ has a fixed plane -> pipe mapping. */
14910 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014911 bool plane;
14912
Daniel Vetter24929352012-07-02 20:28:59 +020014913 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14914 crtc->base.base.id);
14915
14916 /* Pipe has the wrong plane attached and the plane is active.
14917 * Temporarily change the plane mapping and disable everything
14918 * ... */
14919 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014920 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014921 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014922 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014923 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020014924 }
Daniel Vetter24929352012-07-02 20:28:59 +020014925
Daniel Vetter7fad7982012-07-04 17:51:47 +020014926 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14927 crtc->pipe == PIPE_A && !crtc->active) {
14928 /* BIOS forgot to enable pipe A, this mostly happens after
14929 * resume. Force-enable the pipe to fix this, the update_dpms
14930 * call below we restore the pipe to the right state, but leave
14931 * the required bits on. */
14932 intel_enable_pipe_a(dev);
14933 }
14934
Daniel Vetter24929352012-07-02 20:28:59 +020014935 /* Adjust the state of the output pipe according to whether we
14936 * have active connectors/encoders. */
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014937 enable = false;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020014938 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
14939 enable = true;
14940 break;
14941 }
Daniel Vetter24929352012-07-02 20:28:59 +020014942
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014943 if (!enable)
14944 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014945
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020014946 if (crtc->active != crtc->base.state->active) {
Daniel Vetter24929352012-07-02 20:28:59 +020014947
14948 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014949 * functions or because of calls to intel_crtc_disable_noatomic,
14950 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020014951 * pipe A quirk. */
14952 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
14953 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080014954 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020014955 crtc->active ? "enabled" : "disabled");
14956
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020014957 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020014958 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020014959 crtc->base.enabled = crtc->active;
14960
14961 /* Because we only establish the connector -> encoder ->
14962 * crtc links if something is active, this means the
14963 * crtc is now deactivated. Break the links. connector
14964 * -> encoder links are only establish when things are
14965 * actually up, hence no need to break them. */
14966 WARN_ON(crtc->active);
14967
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020014968 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020014969 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020014970 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014971
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030014972 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010014973 /*
14974 * We start out with underrun reporting disabled to avoid races.
14975 * For correct bookkeeping mark this on active crtcs.
14976 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020014977 * Also on gmch platforms we dont have any hardware bits to
14978 * disable the underrun reporting. Which means we need to start
14979 * out with underrun reporting disabled also on inactive pipes,
14980 * since otherwise we'll complain about the garbage we read when
14981 * e.g. coming up after runtime pm.
14982 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010014983 * No protection against concurrent access is required - at
14984 * worst a fifo underrun happens which also sets this to false.
14985 */
14986 crtc->cpu_fifo_underrun_disabled = true;
14987 crtc->pch_fifo_underrun_disabled = true;
14988 }
Daniel Vetter24929352012-07-02 20:28:59 +020014989}
14990
14991static void intel_sanitize_encoder(struct intel_encoder *encoder)
14992{
14993 struct intel_connector *connector;
14994 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020014995 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020014996
14997 /* We need to check both for a crtc link (meaning that the
14998 * encoder is active and trying to read from a pipe) and the
14999 * pipe itself being active. */
15000 bool has_active_crtc = encoder->base.crtc &&
15001 to_intel_crtc(encoder->base.crtc)->active;
15002
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015003 for_each_intel_connector(dev, connector) {
15004 if (connector->base.encoder != &encoder->base)
15005 continue;
15006
15007 active = true;
15008 break;
15009 }
15010
15011 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015012 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15013 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015014 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015015
15016 /* Connector is active, but has no active pipe. This is
15017 * fallout from our resume register restoring. Disable
15018 * the encoder manually again. */
15019 if (encoder->base.crtc) {
15020 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15021 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015022 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015023 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015024 if (encoder->post_disable)
15025 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015026 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015027 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015028
15029 /* Inconsistent output/port/pipe state happens presumably due to
15030 * a bug in one of the get_hw_state functions. Or someplace else
15031 * in our code, like the register restore mess on resume. Clamp
15032 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015033 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015034 if (connector->encoder != encoder)
15035 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015036 connector->base.dpms = DRM_MODE_DPMS_OFF;
15037 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015038 }
15039 }
15040 /* Enabled encoders without active connectors will be fixed in
15041 * the crtc fixup. */
15042}
15043
Imre Deak04098752014-02-18 00:02:16 +020015044void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015045{
15046 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015047 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015048
Imre Deak04098752014-02-18 00:02:16 +020015049 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15050 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15051 i915_disable_vga(dev);
15052 }
15053}
15054
15055void i915_redisable_vga(struct drm_device *dev)
15056{
15057 struct drm_i915_private *dev_priv = dev->dev_private;
15058
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015059 /* This function can be called both from intel_modeset_setup_hw_state or
15060 * at a very early point in our resume sequence, where the power well
15061 * structures are not yet restored. Since this function is at a very
15062 * paranoid "someone might have enabled VGA while we were not looking"
15063 * level, just check if the power well is enabled instead of trying to
15064 * follow the "don't touch the power well if we don't need it" policy
15065 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015066 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015067 return;
15068
Imre Deak04098752014-02-18 00:02:16 +020015069 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015070}
15071
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015072static bool primary_get_hw_state(struct intel_crtc *crtc)
15073{
15074 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15075
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015076 return !!(I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE);
15077}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015078
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015079static void readout_plane_state(struct intel_crtc *crtc,
15080 struct intel_crtc_state *crtc_state)
15081{
15082 struct intel_plane *p;
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015083 struct intel_plane_state *plane_state;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015084 bool active = crtc_state->base.active;
15085
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015086 for_each_intel_plane(crtc->base.dev, p) {
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015087 if (crtc->pipe != p->pipe)
15088 continue;
15089
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015090 plane_state = to_intel_plane_state(p->base.state);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020015091
Maarten Lankhorst721a09f2015-09-15 14:28:54 +020015092 if (p->base.type == DRM_PLANE_TYPE_PRIMARY) {
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015093 plane_state->visible = primary_get_hw_state(crtc);
Maarten Lankhorst721a09f2015-09-15 14:28:54 +020015094 if (plane_state->visible)
15095 crtc->base.state->plane_mask |=
15096 1 << drm_plane_index(&p->base);
15097 } else {
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015098 if (active)
15099 p->disable_plane(&p->base, &crtc->base);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020015100
Maarten Lankhorst4cf0ebb2015-07-13 16:30:20 +020015101 plane_state->visible = false;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015102 }
15103 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015104}
15105
Daniel Vetter30e984d2013-06-05 13:34:17 +020015106static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015107{
15108 struct drm_i915_private *dev_priv = dev->dev_private;
15109 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015110 struct intel_crtc *crtc;
15111 struct intel_encoder *encoder;
15112 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015113 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015114
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015115 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015116 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015117 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015118 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015119
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015120 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015121 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015122
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015123 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015124 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015125
Maarten Lankhorst5c1e3422015-07-14 15:58:28 +020015126 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15127 if (crtc->base.state->active) {
15128 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15129 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15130 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15131
15132 /*
15133 * The initial mode needs to be set in order to keep
15134 * the atomic core happy. It wants a valid mode if the
15135 * crtc's enabled, so we do the above call.
15136 *
15137 * At this point some state updated by the connectors
15138 * in their ->detect() callback has not run yet, so
15139 * no recalculation can be done yet.
15140 *
15141 * Even if we could do a recalculation and modeset
15142 * right now it would cause a double modeset if
15143 * fbdev or userspace chooses a different initial mode.
15144 *
Maarten Lankhorst5c1e3422015-07-14 15:58:28 +020015145 * If that happens, someone indicated they wanted a
15146 * mode change, which means it's safe to do a full
15147 * recalculation.
15148 */
Daniel Vetter1ed51de2015-07-15 14:15:51 +020015149 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Maarten Lankhorst5c1e3422015-07-14 15:58:28 +020015150 }
15151
15152 crtc->base.hwmode = crtc->config->base.adjusted_mode;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015153 readout_plane_state(crtc, to_intel_crtc_state(crtc->base.state));
Daniel Vetter24929352012-07-02 20:28:59 +020015154
15155 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15156 crtc->base.base.id,
15157 crtc->active ? "enabled" : "disabled");
15158 }
15159
Daniel Vetter53589012013-06-05 13:34:16 +020015160 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15161 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15162
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015163 pll->on = pll->get_hw_state(dev_priv, pll,
15164 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015165 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015166 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015167 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015168 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015169 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015170 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015171 }
Daniel Vetter53589012013-06-05 13:34:16 +020015172 }
Daniel Vetter53589012013-06-05 13:34:16 +020015173
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015174 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015175 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015176
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015177 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015178 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015179 }
15180
Damien Lespiaub2784e12014-08-05 11:29:37 +010015181 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015182 pipe = 0;
15183
15184 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015185 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15186 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015187 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015188 } else {
15189 encoder->base.crtc = NULL;
15190 }
15191
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015192 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015193 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015194 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015195 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015196 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015197 }
15198
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015199 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015200 if (connector->get_hw_state(connector)) {
15201 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015202 connector->base.encoder = &connector->encoder->base;
15203 } else {
15204 connector->base.dpms = DRM_MODE_DPMS_OFF;
15205 connector->base.encoder = NULL;
15206 }
15207 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15208 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015209 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015210 connector->base.encoder ? "enabled" : "disabled");
15211 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015212}
15213
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015214/* Scan out the current hw modeset state,
15215 * and sanitizes it to the current state
15216 */
15217static void
15218intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015219{
15220 struct drm_i915_private *dev_priv = dev->dev_private;
15221 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015222 struct intel_crtc *crtc;
15223 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015224 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015225
15226 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015227
15228 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015229 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015230 intel_sanitize_encoder(encoder);
15231 }
15232
Damien Lespiau055e3932014-08-18 13:49:10 +010015233 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015234 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15235 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015236 intel_dump_pipe_config(crtc, crtc->config,
15237 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015238 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015239
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015240 intel_modeset_update_connector_atomic_state(dev);
15241
Daniel Vetter35c95372013-07-17 06:55:04 +020015242 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15243 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15244
15245 if (!pll->on || pll->active)
15246 continue;
15247
15248 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15249
15250 pll->disable(dev_priv, pll);
15251 pll->on = false;
15252 }
15253
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015254 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015255 vlv_wm_get_hw_state(dev);
15256 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015257 skl_wm_get_hw_state(dev);
15258 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015259 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015260
15261 for_each_intel_crtc(dev, crtc) {
15262 unsigned long put_domains;
15263
15264 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15265 if (WARN_ON(put_domains))
15266 modeset_put_power_domains(dev_priv, put_domains);
15267 }
15268 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015269}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015270
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015271void intel_display_resume(struct drm_device *dev)
15272{
15273 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15274 struct intel_connector *conn;
15275 struct intel_plane *plane;
15276 struct drm_crtc *crtc;
15277 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015278
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015279 if (!state)
15280 return;
15281
15282 state->acquire_ctx = dev->mode_config.acquire_ctx;
15283
15284 /* preserve complete old state, including dpll */
15285 intel_atomic_get_shared_dpll_state(state);
15286
15287 for_each_crtc(dev, crtc) {
15288 struct drm_crtc_state *crtc_state =
15289 drm_atomic_get_crtc_state(state, crtc);
15290
15291 ret = PTR_ERR_OR_ZERO(crtc_state);
15292 if (ret)
15293 goto err;
15294
15295 /* force a restore */
15296 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015297 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015298
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015299 for_each_intel_plane(dev, plane) {
15300 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15301 if (ret)
15302 goto err;
15303 }
15304
15305 for_each_intel_connector(dev, conn) {
15306 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15307 if (ret)
15308 goto err;
15309 }
15310
15311 intel_modeset_setup_hw_state(dev);
15312
15313 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015314 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015315 if (!ret)
15316 return;
15317
15318err:
15319 DRM_ERROR("Restoring old state failed with %i\n", ret);
15320 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015321}
15322
15323void intel_modeset_gem_init(struct drm_device *dev)
15324{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015325 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015326 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015327 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015328
Imre Deakae484342014-03-31 15:10:44 +030015329 mutex_lock(&dev->struct_mutex);
15330 intel_init_gt_powersave(dev);
15331 mutex_unlock(&dev->struct_mutex);
15332
Chris Wilson1833b132012-05-09 11:56:28 +010015333 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015334
15335 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015336
15337 /*
15338 * Make sure any fbs we allocated at startup are properly
15339 * pinned & fenced. When we do the allocation it's too early
15340 * for this.
15341 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015342 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015343 obj = intel_fb_obj(c->primary->fb);
15344 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015345 continue;
15346
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015347 mutex_lock(&dev->struct_mutex);
15348 ret = intel_pin_and_fence_fb_obj(c->primary,
15349 c->primary->fb,
15350 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015351 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015352 mutex_unlock(&dev->struct_mutex);
15353 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015354 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15355 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015356 drm_framebuffer_unreference(c->primary->fb);
15357 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015358 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015359 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015360 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015361 }
15362 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015363
15364 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015365}
15366
Imre Deak4932e2c2014-02-11 17:12:48 +020015367void intel_connector_unregister(struct intel_connector *intel_connector)
15368{
15369 struct drm_connector *connector = &intel_connector->base;
15370
15371 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015372 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015373}
15374
Jesse Barnes79e53942008-11-07 14:24:08 -080015375void intel_modeset_cleanup(struct drm_device *dev)
15376{
Jesse Barnes652c3932009-08-17 13:31:43 -070015377 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015378 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015379
Imre Deak2eb52522014-11-19 15:30:05 +020015380 intel_disable_gt_powersave(dev);
15381
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015382 intel_backlight_unregister(dev);
15383
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015384 /*
15385 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015386 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015387 * experience fancy races otherwise.
15388 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015389 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015390
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015391 /*
15392 * Due to the hpd irq storm handling the hotplug work can re-arm the
15393 * poll handlers. Hence disable polling after hpd handling is shut down.
15394 */
Keith Packardf87ea762010-10-03 19:36:26 -070015395 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015396
Jesse Barnes723bfd72010-10-07 16:01:13 -070015397 intel_unregister_dsm_handler();
15398
Paulo Zanoni7733b492015-07-07 15:26:04 -030015399 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015400
Chris Wilson1630fe72011-07-08 12:22:42 +010015401 /* flush any delayed tasks or pending work */
15402 flush_scheduled_work();
15403
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015404 /* destroy the backlight and sysfs files before encoders/connectors */
15405 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015406 struct intel_connector *intel_connector;
15407
15408 intel_connector = to_intel_connector(connector);
15409 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015410 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015411
Jesse Barnes79e53942008-11-07 14:24:08 -080015412 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015413
15414 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015415
15416 mutex_lock(&dev->struct_mutex);
15417 intel_cleanup_gt_powersave(dev);
15418 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015419}
15420
Dave Airlie28d52042009-09-21 14:33:58 +100015421/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015422 * Return which encoder is currently attached for connector.
15423 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015424struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015425{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015426 return &intel_attached_encoder(connector)->base;
15427}
Jesse Barnes79e53942008-11-07 14:24:08 -080015428
Chris Wilsondf0e9242010-09-09 16:20:55 +010015429void intel_connector_attach_encoder(struct intel_connector *connector,
15430 struct intel_encoder *encoder)
15431{
15432 connector->encoder = encoder;
15433 drm_mode_connector_attach_encoder(&connector->base,
15434 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015435}
Dave Airlie28d52042009-09-21 14:33:58 +100015436
15437/*
15438 * set vga decode state - true == enable VGA decode
15439 */
15440int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15441{
15442 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015443 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015444 u16 gmch_ctrl;
15445
Chris Wilson75fa0412014-02-07 18:37:02 -020015446 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15447 DRM_ERROR("failed to read control word\n");
15448 return -EIO;
15449 }
15450
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015451 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15452 return 0;
15453
Dave Airlie28d52042009-09-21 14:33:58 +100015454 if (state)
15455 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15456 else
15457 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015458
15459 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15460 DRM_ERROR("failed to write control word\n");
15461 return -EIO;
15462 }
15463
Dave Airlie28d52042009-09-21 14:33:58 +100015464 return 0;
15465}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015466
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015467struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015468
15469 u32 power_well_driver;
15470
Chris Wilson63b66e52013-08-08 15:12:06 +020015471 int num_transcoders;
15472
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015473 struct intel_cursor_error_state {
15474 u32 control;
15475 u32 position;
15476 u32 base;
15477 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015478 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015479
15480 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015481 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015482 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015483 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015484 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015485
15486 struct intel_plane_error_state {
15487 u32 control;
15488 u32 stride;
15489 u32 size;
15490 u32 pos;
15491 u32 addr;
15492 u32 surface;
15493 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015494 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015495
15496 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015497 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015498 enum transcoder cpu_transcoder;
15499
15500 u32 conf;
15501
15502 u32 htotal;
15503 u32 hblank;
15504 u32 hsync;
15505 u32 vtotal;
15506 u32 vblank;
15507 u32 vsync;
15508 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015509};
15510
15511struct intel_display_error_state *
15512intel_display_capture_error_state(struct drm_device *dev)
15513{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015514 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015515 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015516 int transcoders[] = {
15517 TRANSCODER_A,
15518 TRANSCODER_B,
15519 TRANSCODER_C,
15520 TRANSCODER_EDP,
15521 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015522 int i;
15523
Chris Wilson63b66e52013-08-08 15:12:06 +020015524 if (INTEL_INFO(dev)->num_pipes == 0)
15525 return NULL;
15526
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015527 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015528 if (error == NULL)
15529 return NULL;
15530
Imre Deak190be112013-11-25 17:15:31 +020015531 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015532 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15533
Damien Lespiau055e3932014-08-18 13:49:10 +010015534 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015535 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015536 __intel_display_power_is_enabled(dev_priv,
15537 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015538 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015539 continue;
15540
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015541 error->cursor[i].control = I915_READ(CURCNTR(i));
15542 error->cursor[i].position = I915_READ(CURPOS(i));
15543 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015544
15545 error->plane[i].control = I915_READ(DSPCNTR(i));
15546 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015547 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015548 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015549 error->plane[i].pos = I915_READ(DSPPOS(i));
15550 }
Paulo Zanonica291362013-03-06 20:03:14 -030015551 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15552 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015553 if (INTEL_INFO(dev)->gen >= 4) {
15554 error->plane[i].surface = I915_READ(DSPSURF(i));
15555 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15556 }
15557
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015558 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015559
Sonika Jindal3abfce72014-07-21 15:23:43 +053015560 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015561 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015562 }
15563
15564 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15565 if (HAS_DDI(dev_priv->dev))
15566 error->num_transcoders++; /* Account for eDP. */
15567
15568 for (i = 0; i < error->num_transcoders; i++) {
15569 enum transcoder cpu_transcoder = transcoders[i];
15570
Imre Deakddf9c532013-11-27 22:02:02 +020015571 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015572 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015573 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015574 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015575 continue;
15576
Chris Wilson63b66e52013-08-08 15:12:06 +020015577 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15578
15579 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15580 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15581 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15582 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15583 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15584 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15585 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015586 }
15587
15588 return error;
15589}
15590
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015591#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15592
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015593void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015594intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015595 struct drm_device *dev,
15596 struct intel_display_error_state *error)
15597{
Damien Lespiau055e3932014-08-18 13:49:10 +010015598 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015599 int i;
15600
Chris Wilson63b66e52013-08-08 15:12:06 +020015601 if (!error)
15602 return;
15603
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015604 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015605 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015606 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015607 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015608 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015609 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015610 err_printf(m, " Power: %s\n",
15611 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015612 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015613 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015614
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015615 err_printf(m, "Plane [%d]:\n", i);
15616 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15617 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015618 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015619 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15620 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015621 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015622 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015623 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015624 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015625 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15626 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015627 }
15628
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015629 err_printf(m, "Cursor [%d]:\n", i);
15630 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15631 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15632 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015633 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015634
15635 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015636 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015637 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015638 err_printf(m, " Power: %s\n",
15639 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015640 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15641 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15642 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15643 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15644 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15645 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15646 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15647 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015648}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015649
15650void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15651{
15652 struct intel_crtc *crtc;
15653
15654 for_each_intel_crtc(dev, crtc) {
15655 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015656
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015657 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015658
15659 work = crtc->unpin_work;
15660
15661 if (work && work->event &&
15662 work->event->base.file_priv == file) {
15663 kfree(work->event);
15664 work->event = NULL;
15665 }
15666
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015667 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015668 }
15669}