blob: 9b1989166dbcd90b3e1cae5259ae256c890dd4c9 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053075 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070079};
80
Matt Roper3d7d6512014-06-10 08:28:13 -070081/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
Chris Wilson6b383a72010-09-13 13:54:26 +010086static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080087
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100119
Jesse Barnes79e53942008-11-07 14:24:08 -0800120typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800122} intel_range_t;
123
124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int dot_limit;
126 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800127} intel_p2_t;
128
Ma Lingd4906092009-03-18 20:13:27 +0800129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800133};
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
Daniel Vetterd2acd212012-10-20 20:57:43 +0200135int
136intel_pch_rawclk(struct drm_device *dev)
137{
138 struct drm_i915_private *dev_priv = dev->dev_private;
139
140 WARN_ON(!HAS_PCH_SPLIT(dev));
141
142 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
143}
144
Jani Nikula79e50a42015-08-26 10:58:20 +0300145/* hrawclock is 1/4 the FSB frequency */
146int intel_hrawclk(struct drm_device *dev)
147{
148 struct drm_i915_private *dev_priv = dev->dev_private;
149 uint32_t clkcfg;
150
151 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
152 if (IS_VALLEYVIEW(dev))
153 return 200;
154
155 clkcfg = I915_READ(CLKCFG);
156 switch (clkcfg & CLKCFG_FSB_MASK) {
157 case CLKCFG_FSB_400:
158 return 100;
159 case CLKCFG_FSB_533:
160 return 133;
161 case CLKCFG_FSB_667:
162 return 166;
163 case CLKCFG_FSB_800:
164 return 200;
165 case CLKCFG_FSB_1067:
166 return 266;
167 case CLKCFG_FSB_1333:
168 return 333;
169 /* these two are just a guess; one of them might be right */
170 case CLKCFG_FSB_1600:
171 case CLKCFG_FSB_1600_ALT:
172 return 400;
173 default:
174 return 133;
175 }
176}
177
Chris Wilson021357a2010-09-07 20:54:59 +0100178static inline u32 /* units of 100MHz */
179intel_fdi_link_freq(struct drm_device *dev)
180{
Chris Wilson8b99e682010-10-13 09:59:17 +0100181 if (IS_GEN5(dev)) {
182 struct drm_i915_private *dev_priv = dev->dev_private;
183 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
184 } else
185 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100186}
187
Daniel Vetter5d536e22013-07-06 12:52:06 +0200188static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200190 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200191 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400192 .m = { .min = 96, .max = 140 },
193 .m1 = { .min = 18, .max = 26 },
194 .m2 = { .min = 6, .max = 16 },
195 .p = { .min = 4, .max = 128 },
196 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700197 .p2 = { .dot_limit = 165000,
198 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700199};
200
Daniel Vetter5d536e22013-07-06 12:52:06 +0200201static const intel_limit_t intel_limits_i8xx_dvo = {
202 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200203 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200204 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200205 .m = { .min = 96, .max = 140 },
206 .m1 = { .min = 18, .max = 26 },
207 .m2 = { .min = 6, .max = 16 },
208 .p = { .min = 4, .max = 128 },
209 .p1 = { .min = 2, .max = 33 },
210 .p2 = { .dot_limit = 165000,
211 .p2_slow = 4, .p2_fast = 4 },
212};
213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400215 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200216 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200217 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400218 .m = { .min = 96, .max = 140 },
219 .m1 = { .min = 18, .max = 26 },
220 .m2 = { .min = 6, .max = 16 },
221 .p = { .min = 4, .max = 128 },
222 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700223 .p2 = { .dot_limit = 165000,
224 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700225};
Eric Anholt273e27c2011-03-30 13:01:10 -0700226
Keith Packarde4b36692009-06-05 19:22:17 -0700227static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400228 .dot = { .min = 20000, .max = 400000 },
229 .vco = { .min = 1400000, .max = 2800000 },
230 .n = { .min = 1, .max = 6 },
231 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100232 .m1 = { .min = 8, .max = 18 },
233 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400234 .p = { .min = 5, .max = 80 },
235 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700236 .p2 = { .dot_limit = 200000,
237 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700238};
239
240static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400241 .dot = { .min = 20000, .max = 400000 },
242 .vco = { .min = 1400000, .max = 2800000 },
243 .n = { .min = 1, .max = 6 },
244 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100245 .m1 = { .min = 8, .max = 18 },
246 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400247 .p = { .min = 7, .max = 98 },
248 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700249 .p2 = { .dot_limit = 112000,
250 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700251};
252
Eric Anholt273e27c2011-03-30 13:01:10 -0700253
Keith Packarde4b36692009-06-05 19:22:17 -0700254static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700255 .dot = { .min = 25000, .max = 270000 },
256 .vco = { .min = 1750000, .max = 3500000},
257 .n = { .min = 1, .max = 4 },
258 .m = { .min = 104, .max = 138 },
259 .m1 = { .min = 17, .max = 23 },
260 .m2 = { .min = 5, .max = 11 },
261 .p = { .min = 10, .max = 30 },
262 .p1 = { .min = 1, .max = 3},
263 .p2 = { .dot_limit = 270000,
264 .p2_slow = 10,
265 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800266 },
Keith Packarde4b36692009-06-05 19:22:17 -0700267};
268
269static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 22000, .max = 400000 },
271 .vco = { .min = 1750000, .max = 3500000},
272 .n = { .min = 1, .max = 4 },
273 .m = { .min = 104, .max = 138 },
274 .m1 = { .min = 16, .max = 23 },
275 .m2 = { .min = 5, .max = 11 },
276 .p = { .min = 5, .max = 80 },
277 .p1 = { .min = 1, .max = 8},
278 .p2 = { .dot_limit = 165000,
279 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700280};
281
282static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 20000, .max = 115000 },
284 .vco = { .min = 1750000, .max = 3500000 },
285 .n = { .min = 1, .max = 3 },
286 .m = { .min = 104, .max = 138 },
287 .m1 = { .min = 17, .max = 23 },
288 .m2 = { .min = 5, .max = 11 },
289 .p = { .min = 28, .max = 112 },
290 .p1 = { .min = 2, .max = 8 },
291 .p2 = { .dot_limit = 0,
292 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800293 },
Keith Packarde4b36692009-06-05 19:22:17 -0700294};
295
296static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .dot = { .min = 80000, .max = 224000 },
298 .vco = { .min = 1750000, .max = 3500000 },
299 .n = { .min = 1, .max = 3 },
300 .m = { .min = 104, .max = 138 },
301 .m1 = { .min = 17, .max = 23 },
302 .m2 = { .min = 5, .max = 11 },
303 .p = { .min = 14, .max = 42 },
304 .p1 = { .min = 2, .max = 6 },
305 .p2 = { .dot_limit = 0,
306 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800307 },
Keith Packarde4b36692009-06-05 19:22:17 -0700308};
309
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500310static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400311 .dot = { .min = 20000, .max = 400000},
312 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700313 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400314 .n = { .min = 3, .max = 6 },
315 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700316 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400317 .m1 = { .min = 0, .max = 0 },
318 .m2 = { .min = 0, .max = 254 },
319 .p = { .min = 5, .max = 80 },
320 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .p2 = { .dot_limit = 200000,
322 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700323};
324
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500325static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400326 .dot = { .min = 20000, .max = 400000 },
327 .vco = { .min = 1700000, .max = 3500000 },
328 .n = { .min = 3, .max = 6 },
329 .m = { .min = 2, .max = 256 },
330 .m1 = { .min = 0, .max = 0 },
331 .m2 = { .min = 0, .max = 254 },
332 .p = { .min = 7, .max = 112 },
333 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700334 .p2 = { .dot_limit = 112000,
335 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700336};
337
Eric Anholt273e27c2011-03-30 13:01:10 -0700338/* Ironlake / Sandybridge
339 *
340 * We calculate clock using (register_value + 2) for N/M1/M2, so here
341 * the range value for them is (actual_value - 2).
342 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 5 },
347 .m = { .min = 79, .max = 127 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 5, .max = 80 },
351 .p1 = { .min = 1, .max = 8 },
352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700354};
355
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 118 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 28, .max = 112 },
364 .p1 = { .min = 2, .max = 8 },
365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800367};
368
369static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700370 .dot = { .min = 25000, .max = 350000 },
371 .vco = { .min = 1760000, .max = 3510000 },
372 .n = { .min = 1, .max = 3 },
373 .m = { .min = 79, .max = 127 },
374 .m1 = { .min = 12, .max = 22 },
375 .m2 = { .min = 5, .max = 9 },
376 .p = { .min = 14, .max = 56 },
377 .p1 = { .min = 2, .max = 8 },
378 .p2 = { .dot_limit = 225000,
379 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800380};
381
Eric Anholt273e27c2011-03-30 13:01:10 -0700382/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800383static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700384 .dot = { .min = 25000, .max = 350000 },
385 .vco = { .min = 1760000, .max = 3510000 },
386 .n = { .min = 1, .max = 2 },
387 .m = { .min = 79, .max = 126 },
388 .m1 = { .min = 12, .max = 22 },
389 .m2 = { .min = 5, .max = 9 },
390 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400391 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700392 .p2 = { .dot_limit = 225000,
393 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800394};
395
396static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700397 .dot = { .min = 25000, .max = 350000 },
398 .vco = { .min = 1760000, .max = 3510000 },
399 .n = { .min = 1, .max = 3 },
400 .m = { .min = 79, .max = 126 },
401 .m1 = { .min = 12, .max = 22 },
402 .m2 = { .min = 5, .max = 9 },
403 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400404 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700405 .p2 = { .dot_limit = 225000,
406 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800407};
408
Ville Syrjälädc730512013-09-24 21:26:30 +0300409static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300410 /*
411 * These are the data rate limits (measured in fast clocks)
412 * since those are the strictest limits we have. The fast
413 * clock and actual rate limits are more relaxed, so checking
414 * them would make no difference.
415 */
416 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200417 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700418 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700419 .m1 = { .min = 2, .max = 3 },
420 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300421 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300422 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700423};
424
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300425static const intel_limit_t intel_limits_chv = {
426 /*
427 * These are the data rate limits (measured in fast clocks)
428 * since those are the strictest limits we have. The fast
429 * clock and actual rate limits are more relaxed, so checking
430 * them would make no difference.
431 */
432 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200433 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300434 .n = { .min = 1, .max = 1 },
435 .m1 = { .min = 2, .max = 2 },
436 .m2 = { .min = 24 << 22, .max = 175 << 22 },
437 .p1 = { .min = 2, .max = 4 },
438 .p2 = { .p2_slow = 1, .p2_fast = 14 },
439};
440
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200441static const intel_limit_t intel_limits_bxt = {
442 /* FIXME: find real dot limits */
443 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530444 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200445 .n = { .min = 1, .max = 1 },
446 .m1 = { .min = 2, .max = 2 },
447 /* FIXME: find real m2 limits */
448 .m2 = { .min = 2 << 22, .max = 255 << 22 },
449 .p1 = { .min = 2, .max = 4 },
450 .p2 = { .p2_slow = 1, .p2_fast = 20 },
451};
452
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200453static bool
454needs_modeset(struct drm_crtc_state *state)
455{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200456 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200457}
458
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300459/**
460 * Returns whether any output on the specified pipe is of the specified type
461 */
Damien Lespiau40935612014-10-29 11:16:59 +0000462bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300463{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300464 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300465 struct intel_encoder *encoder;
466
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300467 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300468 if (encoder->type == type)
469 return true;
470
471 return false;
472}
473
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200474/**
475 * Returns whether any output on the specified pipe will have the specified
476 * type after a staged modeset is complete, i.e., the same as
477 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
478 * encoder->crtc.
479 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200480static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
481 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200482{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200483 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300484 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200485 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200486 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200487 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200488
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300489 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200490 if (connector_state->crtc != crtc_state->base.crtc)
491 continue;
492
493 num_connectors++;
494
495 encoder = to_intel_encoder(connector_state->best_encoder);
496 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200497 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200498 }
499
500 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200501
502 return false;
503}
504
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200505static const intel_limit_t *
506intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800507{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200508 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800509 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800510
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200511 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100512 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000513 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800514 limit = &intel_limits_ironlake_dual_lvds_100m;
515 else
516 limit = &intel_limits_ironlake_dual_lvds;
517 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000518 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800519 limit = &intel_limits_ironlake_single_lvds_100m;
520 else
521 limit = &intel_limits_ironlake_single_lvds;
522 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200523 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800524 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800525
526 return limit;
527}
528
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200529static const intel_limit_t *
530intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800531{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800533 const intel_limit_t *limit;
534
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100536 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700537 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800538 else
Keith Packarde4b36692009-06-05 19:22:17 -0700539 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200540 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
541 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700542 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200543 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700544 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800545 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700546 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800547
548 return limit;
549}
550
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200551static const intel_limit_t *
552intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800553{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200554 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800555 const intel_limit_t *limit;
556
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200557 if (IS_BROXTON(dev))
558 limit = &intel_limits_bxt;
559 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200560 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800561 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200562 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500563 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200564 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500565 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800566 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500567 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300568 } else if (IS_CHERRYVIEW(dev)) {
569 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700570 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300571 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100572 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200573 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100574 limit = &intel_limits_i9xx_lvds;
575 else
576 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800577 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200578 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700579 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200580 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700581 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200582 else
583 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 }
585 return limit;
586}
587
Imre Deakdccbea32015-06-22 23:35:51 +0300588/*
589 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
590 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
591 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
592 * The helpers' return value is the rate of the clock that is fed to the
593 * display engine's pipe which can be the above fast dot clock rate or a
594 * divided-down version of it.
595 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500596/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300597static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800598{
Shaohua Li21778322009-02-23 15:19:16 +0800599 clock->m = clock->m2 + 2;
600 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200601 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300602 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300603 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
604 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300605
606 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800607}
608
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200609static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
610{
611 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
612}
613
Imre Deakdccbea32015-06-22 23:35:51 +0300614static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800615{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200616 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200618 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300619 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300620 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
621 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300622
623 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624}
625
Imre Deakdccbea32015-06-22 23:35:51 +0300626static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300627{
628 clock->m = clock->m1 * clock->m2;
629 clock->p = clock->p1 * clock->p2;
630 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300631 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300632 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
633 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300634
635 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300636}
637
Imre Deakdccbea32015-06-22 23:35:51 +0300638int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300639{
640 clock->m = clock->m1 * clock->m2;
641 clock->p = clock->p1 * clock->p2;
642 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300643 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300644 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
645 clock->n << 22);
646 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300647
648 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300649}
650
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800651#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800652/**
653 * Returns whether the given set of divisors are valid for a given refclk with
654 * the given connectors.
655 */
656
Chris Wilson1b894b52010-12-14 20:04:54 +0000657static bool intel_PLL_is_valid(struct drm_device *dev,
658 const intel_limit_t *limit,
659 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800660{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300661 if (clock->n < limit->n.min || limit->n.max < clock->n)
662 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400664 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400666 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800667 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400668 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300669
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200670 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300671 if (clock->m1 <= clock->m2)
672 INTELPllInvalid("m1 <= m2\n");
673
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200674 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300675 if (clock->p < limit->p.min || limit->p.max < clock->p)
676 INTELPllInvalid("p out of range\n");
677 if (clock->m < limit->m.min || limit->m.max < clock->m)
678 INTELPllInvalid("m out of range\n");
679 }
680
Jesse Barnes79e53942008-11-07 14:24:08 -0800681 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400682 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
684 * connector, etc., rather than just a single range.
685 */
686 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400687 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800688
689 return true;
690}
691
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300692static int
693i9xx_select_p2_div(const intel_limit_t *limit,
694 const struct intel_crtc_state *crtc_state,
695 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800696{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300697 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800698
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200699 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100701 * For LVDS just rely on its current settings for dual-channel.
702 * We haven't figured out how to reliably set up different
703 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800704 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100705 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300706 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800707 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300708 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800709 } else {
710 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300711 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300713 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300715}
716
717static bool
718i9xx_find_best_dpll(const intel_limit_t *limit,
719 struct intel_crtc_state *crtc_state,
720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
722{
723 struct drm_device *dev = crtc_state->base.crtc->dev;
724 intel_clock_t clock;
725 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726
Akshay Joshi0206e352011-08-16 15:34:10 -0400727 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800728
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300729 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
730
Zhao Yakui42158662009-11-20 11:24:18 +0800731 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
732 clock.m1++) {
733 for (clock.m2 = limit->m2.min;
734 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200735 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800736 break;
737 for (clock.n = limit->n.min;
738 clock.n <= limit->n.max; clock.n++) {
739 for (clock.p1 = limit->p1.min;
740 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800741 int this_err;
742
Imre Deakdccbea32015-06-22 23:35:51 +0300743 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000744 if (!intel_PLL_is_valid(dev, limit,
745 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800746 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800747 if (match_clock &&
748 clock.p != match_clock->p)
749 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800750
751 this_err = abs(clock.dot - target);
752 if (this_err < err) {
753 *best_clock = clock;
754 err = this_err;
755 }
756 }
757 }
758 }
759 }
760
761 return (err != target);
762}
763
Ma Lingd4906092009-03-18 20:13:27 +0800764static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200765pnv_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200769{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300770 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200771 intel_clock_t clock;
772 int err = target;
773
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200774 memset(best_clock, 0, sizeof(*best_clock));
775
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200782 for (clock.n = limit->n.min;
783 clock.n <= limit->n.max; clock.n++) {
784 for (clock.p1 = limit->p1.min;
785 clock.p1 <= limit->p1.max; clock.p1++) {
786 int this_err;
787
Imre Deakdccbea32015-06-22 23:35:51 +0300788 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800789 if (!intel_PLL_is_valid(dev, limit,
790 &clock))
791 continue;
792 if (match_clock &&
793 clock.p != match_clock->p)
794 continue;
795
796 this_err = abs(clock.dot - target);
797 if (this_err < err) {
798 *best_clock = clock;
799 err = this_err;
800 }
801 }
802 }
803 }
804 }
805
806 return (err != target);
807}
808
Ma Lingd4906092009-03-18 20:13:27 +0800809static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200810g4x_find_best_dpll(const intel_limit_t *limit,
811 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200812 int target, int refclk, intel_clock_t *match_clock,
813 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800814{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300815 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800816 intel_clock_t clock;
817 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300818 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400819 /* approximately equals target * 0.00585 */
820 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800821
822 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300823
824 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
825
Ma Lingd4906092009-03-18 20:13:27 +0800826 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200827 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800828 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200829 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800830 for (clock.m1 = limit->m1.max;
831 clock.m1 >= limit->m1.min; clock.m1--) {
832 for (clock.m2 = limit->m2.max;
833 clock.m2 >= limit->m2.min; clock.m2--) {
834 for (clock.p1 = limit->p1.max;
835 clock.p1 >= limit->p1.min; clock.p1--) {
836 int this_err;
837
Imre Deakdccbea32015-06-22 23:35:51 +0300838 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000839 if (!intel_PLL_is_valid(dev, limit,
840 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800841 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000842
843 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800844 if (this_err < err_most) {
845 *best_clock = clock;
846 err_most = this_err;
847 max_n = clock.n;
848 found = true;
849 }
850 }
851 }
852 }
853 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800854 return found;
855}
Ma Lingd4906092009-03-18 20:13:27 +0800856
Imre Deakd5dd62b2015-03-17 11:40:03 +0200857/*
858 * Check if the calculated PLL configuration is more optimal compared to the
859 * best configuration and error found so far. Return the calculated error.
860 */
861static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
862 const intel_clock_t *calculated_clock,
863 const intel_clock_t *best_clock,
864 unsigned int best_error_ppm,
865 unsigned int *error_ppm)
866{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200867 /*
868 * For CHV ignore the error and consider only the P value.
869 * Prefer a bigger P value based on HW requirements.
870 */
871 if (IS_CHERRYVIEW(dev)) {
872 *error_ppm = 0;
873
874 return calculated_clock->p > best_clock->p;
875 }
876
Imre Deak24be4e42015-03-17 11:40:04 +0200877 if (WARN_ON_ONCE(!target_freq))
878 return false;
879
Imre Deakd5dd62b2015-03-17 11:40:03 +0200880 *error_ppm = div_u64(1000000ULL *
881 abs(target_freq - calculated_clock->dot),
882 target_freq);
883 /*
884 * Prefer a better P value over a better (smaller) error if the error
885 * is small. Ensure this preference for future configurations too by
886 * setting the error to 0.
887 */
888 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
889 *error_ppm = 0;
890
891 return true;
892 }
893
894 return *error_ppm + 10 < best_error_ppm;
895}
896
Zhenyu Wang2c072452009-06-05 15:38:42 +0800897static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200898vlv_find_best_dpll(const intel_limit_t *limit,
899 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200900 int target, int refclk, intel_clock_t *match_clock,
901 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700902{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200903 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300904 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300905 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300906 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300907 /* min update 19.2 MHz */
908 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300909 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700910
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300911 target *= 5; /* fast clock */
912
913 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700914
915 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300916 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300917 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300918 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300919 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300920 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700921 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300922 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200923 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300924
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300925 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
926 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300927
Imre Deakdccbea32015-06-22 23:35:51 +0300928 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300929
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300930 if (!intel_PLL_is_valid(dev, limit,
931 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300932 continue;
933
Imre Deakd5dd62b2015-03-17 11:40:03 +0200934 if (!vlv_PLL_is_optimal(dev, target,
935 &clock,
936 best_clock,
937 bestppm, &ppm))
938 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300939
Imre Deakd5dd62b2015-03-17 11:40:03 +0200940 *best_clock = clock;
941 bestppm = ppm;
942 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700943 }
944 }
945 }
946 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700947
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300948 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700949}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700950
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300951static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200952chv_find_best_dpll(const intel_limit_t *limit,
953 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300954 int target, int refclk, intel_clock_t *match_clock,
955 intel_clock_t *best_clock)
956{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200957 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300958 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200959 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300960 intel_clock_t clock;
961 uint64_t m2;
962 int found = false;
963
964 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200965 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300966
967 /*
968 * Based on hardware doc, the n always set to 1, and m1 always
969 * set to 2. If requires to support 200Mhz refclk, we need to
970 * revisit this because n may not 1 anymore.
971 */
972 clock.n = 1, clock.m1 = 2;
973 target *= 5; /* fast clock */
974
975 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
976 for (clock.p2 = limit->p2.p2_fast;
977 clock.p2 >= limit->p2.p2_slow;
978 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200979 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300980
981 clock.p = clock.p1 * clock.p2;
982
983 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
984 clock.n) << 22, refclk * clock.m1);
985
986 if (m2 > INT_MAX/clock.m1)
987 continue;
988
989 clock.m2 = m2;
990
Imre Deakdccbea32015-06-22 23:35:51 +0300991 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300992
993 if (!intel_PLL_is_valid(dev, limit, &clock))
994 continue;
995
Imre Deak9ca3ba02015-03-17 11:40:05 +0200996 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
997 best_error_ppm, &error_ppm))
998 continue;
999
1000 *best_clock = clock;
1001 best_error_ppm = error_ppm;
1002 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001003 }
1004 }
1005
1006 return found;
1007}
1008
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001009bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1010 intel_clock_t *best_clock)
1011{
1012 int refclk = i9xx_get_refclk(crtc_state, 0);
1013
1014 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1015 target_clock, refclk, NULL, best_clock);
1016}
1017
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001018bool intel_crtc_active(struct drm_crtc *crtc)
1019{
1020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1021
1022 /* Be paranoid as we can arrive here with only partial
1023 * state retrieved from the hardware during setup.
1024 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001025 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001026 * as Haswell has gained clock readout/fastboot support.
1027 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001028 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001029 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001030 *
1031 * FIXME: The intel_crtc->active here should be switched to
1032 * crtc->state->active once we have proper CRTC states wired up
1033 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001034 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001035 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001036 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001037}
1038
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001039enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1040 enum pipe pipe)
1041{
1042 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1043 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1044
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001045 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001046}
1047
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001048static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1049{
1050 struct drm_i915_private *dev_priv = dev->dev_private;
1051 u32 reg = PIPEDSL(pipe);
1052 u32 line1, line2;
1053 u32 line_mask;
1054
1055 if (IS_GEN2(dev))
1056 line_mask = DSL_LINEMASK_GEN2;
1057 else
1058 line_mask = DSL_LINEMASK_GEN3;
1059
1060 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001061 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001062 line2 = I915_READ(reg) & line_mask;
1063
1064 return line1 == line2;
1065}
1066
Keith Packardab7ad7f2010-10-03 00:33:06 -07001067/*
1068 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001069 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001070 *
1071 * After disabling a pipe, we can't wait for vblank in the usual way,
1072 * spinning on the vblank interrupt status bit, since we won't actually
1073 * see an interrupt when the pipe is disabled.
1074 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001075 * On Gen4 and above:
1076 * wait for the pipe register state bit to turn off
1077 *
1078 * Otherwise:
1079 * wait for the display line value to settle (it usually
1080 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001081 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001082 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001083static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001084{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001085 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001086 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001087 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001088 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001089
Keith Packardab7ad7f2010-10-03 00:33:06 -07001090 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001091 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001092
Keith Packardab7ad7f2010-10-03 00:33:06 -07001093 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001094 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1095 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001096 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001097 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001098 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001099 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001100 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001101 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001102}
1103
Jesse Barnesb24e7172011-01-04 15:09:30 -08001104static const char *state_string(bool enabled)
1105{
1106 return enabled ? "on" : "off";
1107}
1108
1109/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001110void assert_pll(struct drm_i915_private *dev_priv,
1111 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001112{
1113 int reg;
1114 u32 val;
1115 bool cur_state;
1116
1117 reg = DPLL(pipe);
1118 val = I915_READ(reg);
1119 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001120 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001121 "PLL state assertion failure (expected %s, current %s)\n",
1122 state_string(state), state_string(cur_state));
1123}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001124
Jani Nikula23538ef2013-08-27 15:12:22 +03001125/* XXX: the dsi pll is shared between MIPI DSI ports */
1126static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1127{
1128 u32 val;
1129 bool cur_state;
1130
Ville Syrjäläa5805162015-05-26 20:42:30 +03001131 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001132 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001133 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001134
1135 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001136 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001137 "DSI PLL state assertion failure (expected %s, current %s)\n",
1138 state_string(state), state_string(cur_state));
1139}
1140#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1141#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1142
Daniel Vetter55607e82013-06-16 21:42:39 +02001143struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001144intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001145{
Daniel Vettere2b78262013-06-07 23:10:03 +02001146 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1147
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001148 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001149 return NULL;
1150
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001151 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001152}
1153
Jesse Barnesb24e7172011-01-04 15:09:30 -08001154/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001155void assert_shared_dpll(struct drm_i915_private *dev_priv,
1156 struct intel_shared_dpll *pll,
1157 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001158{
Jesse Barnes040484a2011-01-03 12:14:26 -08001159 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001160 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001161
Chris Wilson92b27b02012-05-20 18:10:50 +01001162 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001163 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001164 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001165
Daniel Vetter53589012013-06-05 13:34:16 +02001166 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001167 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001168 "%s assertion failure (expected %s, current %s)\n",
1169 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001170}
Jesse Barnes040484a2011-01-03 12:14:26 -08001171
1172static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1173 enum pipe pipe, bool state)
1174{
1175 int reg;
1176 u32 val;
1177 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001178 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1179 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001180
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001181 if (HAS_DDI(dev_priv->dev)) {
1182 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001183 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001184 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001185 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001186 } else {
1187 reg = FDI_TX_CTL(pipe);
1188 val = I915_READ(reg);
1189 cur_state = !!(val & FDI_TX_ENABLE);
1190 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001191 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001192 "FDI TX state assertion failure (expected %s, current %s)\n",
1193 state_string(state), state_string(cur_state));
1194}
1195#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1196#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1197
1198static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
1200{
1201 int reg;
1202 u32 val;
1203 bool cur_state;
1204
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001205 reg = FDI_RX_CTL(pipe);
1206 val = I915_READ(reg);
1207 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001208 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001209 "FDI RX state assertion failure (expected %s, current %s)\n",
1210 state_string(state), state_string(cur_state));
1211}
1212#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1213#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1214
1215static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1216 enum pipe pipe)
1217{
1218 int reg;
1219 u32 val;
1220
1221 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001222 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001223 return;
1224
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001225 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001226 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001227 return;
1228
Jesse Barnes040484a2011-01-03 12:14:26 -08001229 reg = FDI_TX_CTL(pipe);
1230 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001231 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001232}
1233
Daniel Vetter55607e82013-06-16 21:42:39 +02001234void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1235 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001236{
1237 int reg;
1238 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001239 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001240
1241 reg = FDI_RX_CTL(pipe);
1242 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001243 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001244 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001245 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1246 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001247}
1248
Daniel Vetterb680c372014-09-19 18:27:27 +02001249void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1250 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001251{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001252 struct drm_device *dev = dev_priv->dev;
1253 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001254 u32 val;
1255 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001256 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001257
Jani Nikulabedd4db2014-08-22 15:04:13 +03001258 if (WARN_ON(HAS_DDI(dev)))
1259 return;
1260
1261 if (HAS_PCH_SPLIT(dev)) {
1262 u32 port_sel;
1263
Jesse Barnesea0760c2011-01-04 15:09:32 -08001264 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001265 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1266
1267 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1268 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1269 panel_pipe = PIPE_B;
1270 /* XXX: else fix for eDP */
1271 } else if (IS_VALLEYVIEW(dev)) {
1272 /* presumably write lock depends on pipe, not port select */
1273 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1274 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001275 } else {
1276 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001277 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1278 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001279 }
1280
1281 val = I915_READ(pp_reg);
1282 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001283 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001284 locked = false;
1285
Rob Clarke2c719b2014-12-15 13:56:32 -05001286 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001287 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001288 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001289}
1290
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001291static void assert_cursor(struct drm_i915_private *dev_priv,
1292 enum pipe pipe, bool state)
1293{
1294 struct drm_device *dev = dev_priv->dev;
1295 bool cur_state;
1296
Paulo Zanonid9d82082014-02-27 16:30:56 -03001297 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001298 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001299 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001300 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001301
Rob Clarke2c719b2014-12-15 13:56:32 -05001302 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001303 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1304 pipe_name(pipe), state_string(state), state_string(cur_state));
1305}
1306#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1307#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1308
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001309void assert_pipe(struct drm_i915_private *dev_priv,
1310 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001311{
1312 int reg;
1313 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001314 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001315 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1316 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001317
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001318 /* if we need the pipe quirk it must be always on */
1319 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1320 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001321 state = true;
1322
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001323 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001324 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001325 cur_state = false;
1326 } else {
1327 reg = PIPECONF(cpu_transcoder);
1328 val = I915_READ(reg);
1329 cur_state = !!(val & PIPECONF_ENABLE);
1330 }
1331
Rob Clarke2c719b2014-12-15 13:56:32 -05001332 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001333 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001334 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001335}
1336
Chris Wilson931872f2012-01-16 23:01:13 +00001337static void assert_plane(struct drm_i915_private *dev_priv,
1338 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001339{
1340 int reg;
1341 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001342 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001343
1344 reg = DSPCNTR(plane);
1345 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001346 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001347 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001348 "plane %c assertion failure (expected %s, current %s)\n",
1349 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350}
1351
Chris Wilson931872f2012-01-16 23:01:13 +00001352#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1353#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1354
Jesse Barnesb24e7172011-01-04 15:09:30 -08001355static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1356 enum pipe pipe)
1357{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001358 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001359 int reg, i;
1360 u32 val;
1361 int cur_pipe;
1362
Ville Syrjälä653e1022013-06-04 13:49:05 +03001363 /* Primary planes are fixed to pipes on gen4+ */
1364 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001365 reg = DSPCNTR(pipe);
1366 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001367 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001368 "plane %c assertion failure, should be disabled but not\n",
1369 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001370 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001371 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001372
Jesse Barnesb24e7172011-01-04 15:09:30 -08001373 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001374 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001375 reg = DSPCNTR(i);
1376 val = I915_READ(reg);
1377 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1378 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001379 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001380 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1381 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001382 }
1383}
1384
Jesse Barnes19332d72013-03-28 09:55:38 -07001385static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001388 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001389 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001390 u32 val;
1391
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001392 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001393 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001394 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001395 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001396 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1397 sprite, pipe_name(pipe));
1398 }
1399 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001400 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001401 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001402 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001403 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001404 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001405 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001406 }
1407 } else if (INTEL_INFO(dev)->gen >= 7) {
1408 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001409 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001410 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001411 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001412 plane_name(pipe), pipe_name(pipe));
1413 } else if (INTEL_INFO(dev)->gen >= 5) {
1414 reg = DVSCNTR(pipe);
1415 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001416 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001417 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1418 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001419 }
1420}
1421
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001422static void assert_vblank_disabled(struct drm_crtc *crtc)
1423{
Rob Clarke2c719b2014-12-15 13:56:32 -05001424 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001425 drm_crtc_vblank_put(crtc);
1426}
1427
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001428static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001429{
1430 u32 val;
1431 bool enabled;
1432
Rob Clarke2c719b2014-12-15 13:56:32 -05001433 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001434
Jesse Barnes92f25842011-01-04 15:09:34 -08001435 val = I915_READ(PCH_DREF_CONTROL);
1436 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1437 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001439}
1440
Daniel Vetterab9412b2013-05-03 11:49:46 +02001441static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1442 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001443{
1444 int reg;
1445 u32 val;
1446 bool enabled;
1447
Daniel Vetterab9412b2013-05-03 11:49:46 +02001448 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001449 val = I915_READ(reg);
1450 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001451 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001452 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1453 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001454}
1455
Keith Packard4e634382011-08-06 10:39:45 -07001456static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1457 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001458{
1459 if ((val & DP_PORT_EN) == 0)
1460 return false;
1461
1462 if (HAS_PCH_CPT(dev_priv->dev)) {
1463 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1464 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1465 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1466 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001467 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1468 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1469 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001470 } else {
1471 if ((val & DP_PIPE_MASK) != (pipe << 30))
1472 return false;
1473 }
1474 return true;
1475}
1476
Keith Packard1519b992011-08-06 10:35:34 -07001477static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1478 enum pipe pipe, u32 val)
1479{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001480 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001481 return false;
1482
1483 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001484 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001485 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001486 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1487 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1488 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001489 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001490 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001491 return false;
1492 }
1493 return true;
1494}
1495
1496static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1497 enum pipe pipe, u32 val)
1498{
1499 if ((val & LVDS_PORT_EN) == 0)
1500 return false;
1501
1502 if (HAS_PCH_CPT(dev_priv->dev)) {
1503 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1504 return false;
1505 } else {
1506 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1507 return false;
1508 }
1509 return true;
1510}
1511
1512static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1513 enum pipe pipe, u32 val)
1514{
1515 if ((val & ADPA_DAC_ENABLE) == 0)
1516 return false;
1517 if (HAS_PCH_CPT(dev_priv->dev)) {
1518 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1519 return false;
1520 } else {
1521 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1522 return false;
1523 }
1524 return true;
1525}
1526
Jesse Barnes291906f2011-02-02 12:28:03 -08001527static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001528 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001529{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001530 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001531 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001532 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001533 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001534
Rob Clarke2c719b2014-12-15 13:56:32 -05001535 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001536 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001537 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001538}
1539
1540static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1541 enum pipe pipe, int reg)
1542{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001543 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001544 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001545 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001546 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001547
Rob Clarke2c719b2014-12-15 13:56:32 -05001548 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001549 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001550 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001551}
1552
1553static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1554 enum pipe pipe)
1555{
1556 int reg;
1557 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001558
Keith Packardf0575e92011-07-25 22:12:43 -07001559 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1560 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1561 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001562
1563 reg = PCH_ADPA;
1564 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001565 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001566 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001567 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001568
1569 reg = PCH_LVDS;
1570 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001571 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001572 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001573 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001574
Paulo Zanonie2debe92013-02-18 19:00:27 -03001575 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1576 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1577 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001578}
1579
Ville Syrjäläd288f652014-10-28 13:20:22 +02001580static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001581 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001582{
Daniel Vetter426115c2013-07-11 22:13:42 +02001583 struct drm_device *dev = crtc->base.dev;
1584 struct drm_i915_private *dev_priv = dev->dev_private;
1585 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001586 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001587
Daniel Vetter426115c2013-07-11 22:13:42 +02001588 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001589
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001590 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001591 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1592
1593 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001594 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001595 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001596
Daniel Vetter426115c2013-07-11 22:13:42 +02001597 I915_WRITE(reg, dpll);
1598 POSTING_READ(reg);
1599 udelay(150);
1600
1601 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1602 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1603
Ville Syrjäläd288f652014-10-28 13:20:22 +02001604 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001606
1607 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001608 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001609 POSTING_READ(reg);
1610 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001611 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001612 POSTING_READ(reg);
1613 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001615 POSTING_READ(reg);
1616 udelay(150); /* wait for warmup */
1617}
1618
Ville Syrjäläd288f652014-10-28 13:20:22 +02001619static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001620 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001621{
1622 struct drm_device *dev = crtc->base.dev;
1623 struct drm_i915_private *dev_priv = dev->dev_private;
1624 int pipe = crtc->pipe;
1625 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001626 u32 tmp;
1627
1628 assert_pipe_disabled(dev_priv, crtc->pipe);
1629
1630 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1631
Ville Syrjäläa5805162015-05-26 20:42:30 +03001632 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001633
1634 /* Enable back the 10bit clock to display controller */
1635 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1636 tmp |= DPIO_DCLKP_EN;
1637 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1638
Ville Syrjälä54433e92015-05-26 20:42:31 +03001639 mutex_unlock(&dev_priv->sb_lock);
1640
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001641 /*
1642 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1643 */
1644 udelay(1);
1645
1646 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001647 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001648
1649 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001650 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001651 DRM_ERROR("PLL %d failed to lock\n", pipe);
1652
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001653 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001654 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001655 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001656}
1657
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001658static int intel_num_dvo_pipes(struct drm_device *dev)
1659{
1660 struct intel_crtc *crtc;
1661 int count = 0;
1662
1663 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001664 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001665 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001666
1667 return count;
1668}
1669
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001670static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001671{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001672 struct drm_device *dev = crtc->base.dev;
1673 struct drm_i915_private *dev_priv = dev->dev_private;
1674 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001675 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001676
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001677 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001678
1679 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001680 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001681
1682 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001683 if (IS_MOBILE(dev) && !IS_I830(dev))
1684 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001685
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001686 /* Enable DVO 2x clock on both PLLs if necessary */
1687 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1688 /*
1689 * It appears to be important that we don't enable this
1690 * for the current pipe before otherwise configuring the
1691 * PLL. No idea how this should be handled if multiple
1692 * DVO outputs are enabled simultaneosly.
1693 */
1694 dpll |= DPLL_DVO_2X_MODE;
1695 I915_WRITE(DPLL(!crtc->pipe),
1696 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1697 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001698
1699 /* Wait for the clocks to stabilize. */
1700 POSTING_READ(reg);
1701 udelay(150);
1702
1703 if (INTEL_INFO(dev)->gen >= 4) {
1704 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001705 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001706 } else {
1707 /* The pixel multiplier can only be updated once the
1708 * DPLL is enabled and the clocks are stable.
1709 *
1710 * So write it again.
1711 */
1712 I915_WRITE(reg, dpll);
1713 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001714
1715 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001716 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001717 POSTING_READ(reg);
1718 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001719 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001720 POSTING_READ(reg);
1721 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001722 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001723 POSTING_READ(reg);
1724 udelay(150); /* wait for warmup */
1725}
1726
1727/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001728 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001729 * @dev_priv: i915 private structure
1730 * @pipe: pipe PLL to disable
1731 *
1732 * Disable the PLL for @pipe, making sure the pipe is off first.
1733 *
1734 * Note! This is for pre-ILK only.
1735 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001736static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001738 struct drm_device *dev = crtc->base.dev;
1739 struct drm_i915_private *dev_priv = dev->dev_private;
1740 enum pipe pipe = crtc->pipe;
1741
1742 /* Disable DVO 2x clock on both PLLs if necessary */
1743 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001744 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001745 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001746 I915_WRITE(DPLL(PIPE_B),
1747 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1748 I915_WRITE(DPLL(PIPE_A),
1749 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1750 }
1751
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001752 /* Don't disable pipe or pipe PLLs if needed */
1753 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1754 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001755 return;
1756
1757 /* Make sure the pipe isn't still relying on us */
1758 assert_pipe_disabled(dev_priv, pipe);
1759
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001760 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001761 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001762}
1763
Jesse Barnesf6071162013-10-01 10:41:38 -07001764static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1765{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001766 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001767
1768 /* Make sure the pipe isn't still relying on us */
1769 assert_pipe_disabled(dev_priv, pipe);
1770
Imre Deake5cbfbf2014-01-09 17:08:16 +02001771 /*
1772 * Leave integrated clock source and reference clock enabled for pipe B.
1773 * The latter is needed for VGA hotplug / manual detection.
1774 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001775 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001776 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001777 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001778 I915_WRITE(DPLL(pipe), val);
1779 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001780
1781}
1782
1783static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1784{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001785 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001786 u32 val;
1787
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001788 /* Make sure the pipe isn't still relying on us */
1789 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001790
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001791 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001792 val = DPLL_SSC_REF_CLK_CHV |
1793 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001794 if (pipe != PIPE_A)
1795 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1796 I915_WRITE(DPLL(pipe), val);
1797 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001798
Ville Syrjäläa5805162015-05-26 20:42:30 +03001799 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001800
1801 /* Disable 10bit clock to display controller */
1802 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1803 val &= ~DPIO_DCLKP_EN;
1804 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1805
Ville Syrjäläa5805162015-05-26 20:42:30 +03001806 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001807}
1808
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001809void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001810 struct intel_digital_port *dport,
1811 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001812{
1813 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001814 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001815
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001816 switch (dport->port) {
1817 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001818 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001819 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001820 break;
1821 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001822 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001823 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001824 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001825 break;
1826 case PORT_D:
1827 port_mask = DPLL_PORTD_READY_MASK;
1828 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001829 break;
1830 default:
1831 BUG();
1832 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001833
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001834 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1835 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1836 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001837}
1838
Daniel Vetterb14b1052014-04-24 23:55:13 +02001839static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1840{
1841 struct drm_device *dev = crtc->base.dev;
1842 struct drm_i915_private *dev_priv = dev->dev_private;
1843 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1844
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001845 if (WARN_ON(pll == NULL))
1846 return;
1847
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001848 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001849 if (pll->active == 0) {
1850 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1851 WARN_ON(pll->on);
1852 assert_shared_dpll_disabled(dev_priv, pll);
1853
1854 pll->mode_set(dev_priv, pll);
1855 }
1856}
1857
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001858/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001859 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001860 * @dev_priv: i915 private structure
1861 * @pipe: pipe PLL to enable
1862 *
1863 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1864 * drives the transcoder clock.
1865 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001866static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001867{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001868 struct drm_device *dev = crtc->base.dev;
1869 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001870 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001871
Daniel Vetter87a875b2013-06-05 13:34:19 +02001872 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001873 return;
1874
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001875 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001876 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001877
Damien Lespiau74dd6922014-07-29 18:06:17 +01001878 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001879 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001880 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001881
Daniel Vettercdbd2312013-06-05 13:34:03 +02001882 if (pll->active++) {
1883 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001884 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001885 return;
1886 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001887 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001888
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001889 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1890
Daniel Vetter46edb022013-06-05 13:34:12 +02001891 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001892 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001893 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001894}
1895
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001896static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001897{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001898 struct drm_device *dev = crtc->base.dev;
1899 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001900 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001901
Jesse Barnes92f25842011-01-04 15:09:34 -08001902 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001903 if (INTEL_INFO(dev)->gen < 5)
1904 return;
1905
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001906 if (pll == NULL)
1907 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001908
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001909 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001910 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001911
Daniel Vetter46edb022013-06-05 13:34:12 +02001912 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1913 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001914 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001915
Chris Wilson48da64a2012-05-13 20:16:12 +01001916 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001917 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001918 return;
1919 }
1920
Daniel Vettere9d69442013-06-05 13:34:15 +02001921 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001922 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001923 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001924 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Daniel Vetter46edb022013-06-05 13:34:12 +02001926 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001927 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001929
1930 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001931}
1932
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001933static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1934 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001935{
Daniel Vetter23670b322012-11-01 09:15:30 +01001936 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001937 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001939 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001940
1941 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001942 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001943
1944 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001945 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001946 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001947
1948 /* FDI must be feeding us bits for PCH ports */
1949 assert_fdi_tx_enabled(dev_priv, pipe);
1950 assert_fdi_rx_enabled(dev_priv, pipe);
1951
Daniel Vetter23670b322012-11-01 09:15:30 +01001952 if (HAS_PCH_CPT(dev)) {
1953 /* Workaround: Set the timing override bit before enabling the
1954 * pch transcoder. */
1955 reg = TRANS_CHICKEN2(pipe);
1956 val = I915_READ(reg);
1957 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1958 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001959 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001960
Daniel Vetterab9412b2013-05-03 11:49:46 +02001961 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001962 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001963 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001964
1965 if (HAS_PCH_IBX(dev_priv->dev)) {
1966 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001967 * Make the BPC in transcoder be consistent with
1968 * that in pipeconf reg. For HDMI we must use 8bpc
1969 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001970 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001971 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001972 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1973 val |= PIPECONF_8BPC;
1974 else
1975 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001976 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001977
1978 val &= ~TRANS_INTERLACE_MASK;
1979 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001980 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001981 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001982 val |= TRANS_LEGACY_INTERLACED_ILK;
1983 else
1984 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001985 else
1986 val |= TRANS_PROGRESSIVE;
1987
Jesse Barnes040484a2011-01-03 12:14:26 -08001988 I915_WRITE(reg, val | TRANS_ENABLE);
1989 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001990 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001991}
1992
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001993static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001994 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001995{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001996 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001997
1998 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001999 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002000
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002001 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002002 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002003 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002004
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002005 /* Workaround: set timing override bit. */
2006 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002007 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002008 I915_WRITE(_TRANSA_CHICKEN2, val);
2009
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002010 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002011 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002012
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002013 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2014 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002015 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002016 else
2017 val |= TRANS_PROGRESSIVE;
2018
Daniel Vetterab9412b2013-05-03 11:49:46 +02002019 I915_WRITE(LPT_TRANSCONF, val);
2020 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002021 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002022}
2023
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002024static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2025 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002026{
Daniel Vetter23670b322012-11-01 09:15:30 +01002027 struct drm_device *dev = dev_priv->dev;
2028 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002029
2030 /* FDI relies on the transcoder */
2031 assert_fdi_tx_disabled(dev_priv, pipe);
2032 assert_fdi_rx_disabled(dev_priv, pipe);
2033
Jesse Barnes291906f2011-02-02 12:28:03 -08002034 /* Ports must be off as well */
2035 assert_pch_ports_disabled(dev_priv, pipe);
2036
Daniel Vetterab9412b2013-05-03 11:49:46 +02002037 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002038 val = I915_READ(reg);
2039 val &= ~TRANS_ENABLE;
2040 I915_WRITE(reg, val);
2041 /* wait for PCH transcoder off, transcoder state */
2042 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002043 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002044
2045 if (!HAS_PCH_IBX(dev)) {
2046 /* Workaround: Clear the timing override chicken bit again. */
2047 reg = TRANS_CHICKEN2(pipe);
2048 val = I915_READ(reg);
2049 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2050 I915_WRITE(reg, val);
2051 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002052}
2053
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002054static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002055{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002056 u32 val;
2057
Daniel Vetterab9412b2013-05-03 11:49:46 +02002058 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002059 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002060 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002061 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002062 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002063 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002064
2065 /* Workaround: clear timing override bit. */
2066 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002067 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002068 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002069}
2070
2071/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002072 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002073 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002074 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002075 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002076 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002077 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002078static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002079{
Paulo Zanoni03722642014-01-17 13:51:09 -02002080 struct drm_device *dev = crtc->base.dev;
2081 struct drm_i915_private *dev_priv = dev->dev_private;
2082 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002083 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2084 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002085 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002086 int reg;
2087 u32 val;
2088
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002089 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2090
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002091 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002092 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002093 assert_sprites_disabled(dev_priv, pipe);
2094
Paulo Zanoni681e5812012-12-06 11:12:38 -02002095 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002096 pch_transcoder = TRANSCODER_A;
2097 else
2098 pch_transcoder = pipe;
2099
Jesse Barnesb24e7172011-01-04 15:09:30 -08002100 /*
2101 * A pipe without a PLL won't actually be able to drive bits from
2102 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2103 * need the check.
2104 */
Imre Deak50360402015-01-16 00:55:16 -08002105 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002106 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002107 assert_dsi_pll_enabled(dev_priv);
2108 else
2109 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002110 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002111 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002112 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002113 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002114 assert_fdi_tx_pll_enabled(dev_priv,
2115 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002116 }
2117 /* FIXME: assert CPU port conditions for SNB+ */
2118 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002119
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002120 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002122 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002123 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2124 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002125 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002126 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002127
2128 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002129 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002130}
2131
2132/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002133 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002134 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002135 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002136 * Disable the pipe of @crtc, making sure that various hardware
2137 * specific requirements are met, if applicable, e.g. plane
2138 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139 *
2140 * Will wait until the pipe has shut down before returning.
2141 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002142static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002143{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002144 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002145 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002146 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002147 int reg;
2148 u32 val;
2149
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002150 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2151
Jesse Barnesb24e7172011-01-04 15:09:30 -08002152 /*
2153 * Make sure planes won't keep trying to pump pixels to us,
2154 * or we might hang the display.
2155 */
2156 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002157 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002158 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002160 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002162 if ((val & PIPECONF_ENABLE) == 0)
2163 return;
2164
Ville Syrjälä67adc642014-08-15 01:21:57 +03002165 /*
2166 * Double wide has implications for planes
2167 * so best keep it disabled when not needed.
2168 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002169 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002170 val &= ~PIPECONF_DOUBLE_WIDE;
2171
2172 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002173 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2174 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002175 val &= ~PIPECONF_ENABLE;
2176
2177 I915_WRITE(reg, val);
2178 if ((val & PIPECONF_ENABLE) == 0)
2179 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180}
2181
Chris Wilson693db182013-03-05 14:52:39 +00002182static bool need_vtd_wa(struct drm_device *dev)
2183{
2184#ifdef CONFIG_INTEL_IOMMU
2185 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2186 return true;
2187#endif
2188 return false;
2189}
2190
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002191unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002192intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002193 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002194{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002195 unsigned int tile_height;
2196 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002197
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002198 switch (fb_format_modifier) {
2199 case DRM_FORMAT_MOD_NONE:
2200 tile_height = 1;
2201 break;
2202 case I915_FORMAT_MOD_X_TILED:
2203 tile_height = IS_GEN2(dev) ? 16 : 8;
2204 break;
2205 case I915_FORMAT_MOD_Y_TILED:
2206 tile_height = 32;
2207 break;
2208 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002209 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002210 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002211 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002212 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002213 tile_height = 64;
2214 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002215 case 2:
2216 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002217 tile_height = 32;
2218 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002219 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002220 tile_height = 16;
2221 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002222 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002223 WARN_ONCE(1,
2224 "128-bit pixels are not supported for display!");
2225 tile_height = 16;
2226 break;
2227 }
2228 break;
2229 default:
2230 MISSING_CASE(fb_format_modifier);
2231 tile_height = 1;
2232 break;
2233 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002234
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002235 return tile_height;
2236}
2237
2238unsigned int
2239intel_fb_align_height(struct drm_device *dev, unsigned int height,
2240 uint32_t pixel_format, uint64_t fb_format_modifier)
2241{
2242 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002243 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002244}
2245
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002246static int
2247intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2248 const struct drm_plane_state *plane_state)
2249{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002250 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002251 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002252
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002253 *view = i915_ggtt_view_normal;
2254
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002255 if (!plane_state)
2256 return 0;
2257
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002258 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002259 return 0;
2260
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002261 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002262
2263 info->height = fb->height;
2264 info->pixel_format = fb->pixel_format;
2265 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002266 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002267 info->fb_modifier = fb->modifier[0];
2268
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002269 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002270 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002271 tile_pitch = PAGE_SIZE / tile_height;
2272 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2273 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2274 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2275
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002276 if (info->pixel_format == DRM_FORMAT_NV12) {
2277 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2278 fb->modifier[0], 1);
2279 tile_pitch = PAGE_SIZE / tile_height;
2280 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2281 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2282 tile_height);
2283 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2284 PAGE_SIZE;
2285 }
2286
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002287 return 0;
2288}
2289
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002290static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2291{
2292 if (INTEL_INFO(dev_priv)->gen >= 9)
2293 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002294 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2295 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002296 return 128 * 1024;
2297 else if (INTEL_INFO(dev_priv)->gen >= 4)
2298 return 4 * 1024;
2299 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002300 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002301}
2302
Chris Wilson127bd2a2010-07-23 23:32:05 +01002303int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002304intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2305 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002306 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002307 struct intel_engine_cs *pipelined,
2308 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002309{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002310 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002311 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002312 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002313 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002314 u32 alignment;
2315 int ret;
2316
Matt Roperebcdd392014-07-09 16:22:11 -07002317 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2318
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002319 switch (fb->modifier[0]) {
2320 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002321 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002322 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002323 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002324 if (INTEL_INFO(dev)->gen >= 9)
2325 alignment = 256 * 1024;
2326 else {
2327 /* pin() will align the object as required by fence */
2328 alignment = 0;
2329 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002330 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002331 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002332 case I915_FORMAT_MOD_Yf_TILED:
2333 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2334 "Y tiling bo slipped through, driver bug!\n"))
2335 return -EINVAL;
2336 alignment = 1 * 1024 * 1024;
2337 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002338 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002339 MISSING_CASE(fb->modifier[0]);
2340 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002341 }
2342
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002343 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2344 if (ret)
2345 return ret;
2346
Chris Wilson693db182013-03-05 14:52:39 +00002347 /* Note that the w/a also requires 64 PTE of padding following the
2348 * bo. We currently fill all unused PTE with the shadow page and so
2349 * we should always have valid PTE following the scanout preventing
2350 * the VT-d warning.
2351 */
2352 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2353 alignment = 256 * 1024;
2354
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002355 /*
2356 * Global gtt pte registers are special registers which actually forward
2357 * writes to a chunk of system memory. Which means that there is no risk
2358 * that the register values disappear as soon as we call
2359 * intel_runtime_pm_put(), so it is correct to wrap only the
2360 * pin/unpin/fence and not more.
2361 */
2362 intel_runtime_pm_get(dev_priv);
2363
Chris Wilsonce453d82011-02-21 14:43:56 +00002364 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002365 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002366 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002367 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002368 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002369
2370 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2371 * fence, whereas 965+ only requires a fence if using
2372 * framebuffer compression. For simplicity, we always install
2373 * a fence as the cost is not that onerous.
2374 */
Chris Wilson06d98132012-04-17 15:31:24 +01002375 ret = i915_gem_object_get_fence(obj);
Maarten Lankhorst842315e2015-08-05 12:37:11 +02002376 if (ret == -EDEADLK) {
2377 /*
2378 * -EDEADLK means there are no free fences
2379 * no pending flips.
2380 *
2381 * This is propagated to atomic, but it uses
2382 * -EDEADLK to force a locking recovery, so
2383 * change the returned error to -EBUSY.
2384 */
2385 ret = -EBUSY;
2386 goto err_unpin;
2387 } else if (ret)
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002388 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002389
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002390 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002391
Chris Wilsonce453d82011-02-21 14:43:56 +00002392 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002393 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002394 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002395
2396err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002397 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002398err_interruptible:
2399 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002400 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002401 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002402}
2403
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002404static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2405 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002406{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002407 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002408 struct i915_ggtt_view view;
2409 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002410
Matt Roperebcdd392014-07-09 16:22:11 -07002411 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2412
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002413 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2414 WARN_ONCE(ret, "Couldn't get view from plane state!");
2415
Chris Wilson1690e1e2011-12-14 13:57:08 +01002416 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002417 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002418}
2419
Daniel Vetterc2c75132012-07-05 12:17:30 +02002420/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2421 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002422unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2423 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002424 unsigned int tiling_mode,
2425 unsigned int cpp,
2426 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002427{
Chris Wilsonbc752862013-02-21 20:04:31 +00002428 if (tiling_mode != I915_TILING_NONE) {
2429 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002430
Chris Wilsonbc752862013-02-21 20:04:31 +00002431 tile_rows = *y / 8;
2432 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002433
Chris Wilsonbc752862013-02-21 20:04:31 +00002434 tiles = *x / (512/cpp);
2435 *x %= 512/cpp;
2436
2437 return tile_rows * pitch * 8 + tiles * 4096;
2438 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002439 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002440 unsigned int offset;
2441
2442 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002443 *y = (offset & alignment) / pitch;
2444 *x = ((offset & alignment) - *y * pitch) / cpp;
2445 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002446 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002447}
2448
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002449static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002450{
2451 switch (format) {
2452 case DISPPLANE_8BPP:
2453 return DRM_FORMAT_C8;
2454 case DISPPLANE_BGRX555:
2455 return DRM_FORMAT_XRGB1555;
2456 case DISPPLANE_BGRX565:
2457 return DRM_FORMAT_RGB565;
2458 default:
2459 case DISPPLANE_BGRX888:
2460 return DRM_FORMAT_XRGB8888;
2461 case DISPPLANE_RGBX888:
2462 return DRM_FORMAT_XBGR8888;
2463 case DISPPLANE_BGRX101010:
2464 return DRM_FORMAT_XRGB2101010;
2465 case DISPPLANE_RGBX101010:
2466 return DRM_FORMAT_XBGR2101010;
2467 }
2468}
2469
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002470static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2471{
2472 switch (format) {
2473 case PLANE_CTL_FORMAT_RGB_565:
2474 return DRM_FORMAT_RGB565;
2475 default:
2476 case PLANE_CTL_FORMAT_XRGB_8888:
2477 if (rgb_order) {
2478 if (alpha)
2479 return DRM_FORMAT_ABGR8888;
2480 else
2481 return DRM_FORMAT_XBGR8888;
2482 } else {
2483 if (alpha)
2484 return DRM_FORMAT_ARGB8888;
2485 else
2486 return DRM_FORMAT_XRGB8888;
2487 }
2488 case PLANE_CTL_FORMAT_XRGB_2101010:
2489 if (rgb_order)
2490 return DRM_FORMAT_XBGR2101010;
2491 else
2492 return DRM_FORMAT_XRGB2101010;
2493 }
2494}
2495
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002496static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002497intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2498 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002499{
2500 struct drm_device *dev = crtc->base.dev;
2501 struct drm_i915_gem_object *obj = NULL;
2502 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002503 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002504 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2505 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2506 PAGE_SIZE);
2507
2508 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002509
Chris Wilsonff2652e2014-03-10 08:07:02 +00002510 if (plane_config->size == 0)
2511 return false;
2512
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002513 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2514 base_aligned,
2515 base_aligned,
2516 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002517 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002518 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002519
Damien Lespiau49af4492015-01-20 12:51:44 +00002520 obj->tiling_mode = plane_config->tiling;
2521 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002522 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002523
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002524 mode_cmd.pixel_format = fb->pixel_format;
2525 mode_cmd.width = fb->width;
2526 mode_cmd.height = fb->height;
2527 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002528 mode_cmd.modifier[0] = fb->modifier[0];
2529 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002530
2531 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002532 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002533 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002534 DRM_DEBUG_KMS("intel fb init failed\n");
2535 goto out_unref_obj;
2536 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002537 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002538
Daniel Vetterf6936e22015-03-26 12:17:05 +01002539 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002540 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002541
2542out_unref_obj:
2543 drm_gem_object_unreference(&obj->base);
2544 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002545 return false;
2546}
2547
Matt Roperafd65eb2015-02-03 13:10:04 -08002548/* Update plane->state->fb to match plane->fb after driver-internal updates */
2549static void
2550update_state_fb(struct drm_plane *plane)
2551{
2552 if (plane->fb == plane->state->fb)
2553 return;
2554
2555 if (plane->state->fb)
2556 drm_framebuffer_unreference(plane->state->fb);
2557 plane->state->fb = plane->fb;
2558 if (plane->state->fb)
2559 drm_framebuffer_reference(plane->state->fb);
2560}
2561
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002562static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002563intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2564 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002565{
2566 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002567 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002568 struct drm_crtc *c;
2569 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002570 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002571 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002572 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002573 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574
Damien Lespiau2d140302015-02-05 17:22:18 +00002575 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002576 return;
2577
Daniel Vetterf6936e22015-03-26 12:17:05 +01002578 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002579 fb = &plane_config->fb->base;
2580 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002581 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002582
Damien Lespiau2d140302015-02-05 17:22:18 +00002583 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002584
2585 /*
2586 * Failed to alloc the obj, check to see if we should share
2587 * an fb with another CRTC instead
2588 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002589 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002590 i = to_intel_crtc(c);
2591
2592 if (c == &intel_crtc->base)
2593 continue;
2594
Matt Roper2ff8fde2014-07-08 07:50:07 -07002595 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002596 continue;
2597
Daniel Vetter88595ac2015-03-26 12:42:24 +01002598 fb = c->primary->fb;
2599 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002600 continue;
2601
Daniel Vetter88595ac2015-03-26 12:42:24 +01002602 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002603 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002604 drm_framebuffer_reference(fb);
2605 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002606 }
2607 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002608
2609 return;
2610
2611valid_fb:
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002612 plane_state->src_x = plane_state->src_y = 0;
2613 plane_state->src_w = fb->width << 16;
2614 plane_state->src_h = fb->height << 16;
2615
2616 plane_state->crtc_x = plane_state->src_y = 0;
2617 plane_state->crtc_w = fb->width;
2618 plane_state->crtc_h = fb->height;
2619
Daniel Vetter88595ac2015-03-26 12:42:24 +01002620 obj = intel_fb_obj(fb);
2621 if (obj->tiling_mode != I915_TILING_NONE)
2622 dev_priv->preserve_bios_swizzle = true;
2623
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002624 drm_framebuffer_reference(fb);
2625 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002626 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002627 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002628 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002629}
2630
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002631static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2632 struct drm_framebuffer *fb,
2633 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002634{
2635 struct drm_device *dev = crtc->dev;
2636 struct drm_i915_private *dev_priv = dev->dev_private;
2637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002638 struct drm_plane *primary = crtc->primary;
2639 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002640 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002641 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002642 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002643 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002644 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302645 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002646
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002647 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002648 I915_WRITE(reg, 0);
2649 if (INTEL_INFO(dev)->gen >= 4)
2650 I915_WRITE(DSPSURF(plane), 0);
2651 else
2652 I915_WRITE(DSPADDR(plane), 0);
2653 POSTING_READ(reg);
2654 return;
2655 }
2656
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002657 obj = intel_fb_obj(fb);
2658 if (WARN_ON(obj == NULL))
2659 return;
2660
2661 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2662
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002663 dspcntr = DISPPLANE_GAMMA_ENABLE;
2664
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002665 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002666
2667 if (INTEL_INFO(dev)->gen < 4) {
2668 if (intel_crtc->pipe == PIPE_B)
2669 dspcntr |= DISPPLANE_SEL_PIPE_B;
2670
2671 /* pipesrc and dspsize control the size that is scaled from,
2672 * which should always be the user's requested size.
2673 */
2674 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002675 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2676 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002677 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002678 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2679 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002680 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2681 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002682 I915_WRITE(PRIMPOS(plane), 0);
2683 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002684 }
2685
Ville Syrjälä57779d02012-10-31 17:50:14 +02002686 switch (fb->pixel_format) {
2687 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002688 dspcntr |= DISPPLANE_8BPP;
2689 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002690 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002691 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002692 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002693 case DRM_FORMAT_RGB565:
2694 dspcntr |= DISPPLANE_BGRX565;
2695 break;
2696 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002697 dspcntr |= DISPPLANE_BGRX888;
2698 break;
2699 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002700 dspcntr |= DISPPLANE_RGBX888;
2701 break;
2702 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002703 dspcntr |= DISPPLANE_BGRX101010;
2704 break;
2705 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002706 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002707 break;
2708 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002709 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002710 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002711
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002712 if (INTEL_INFO(dev)->gen >= 4 &&
2713 obj->tiling_mode != I915_TILING_NONE)
2714 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002715
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002716 if (IS_G4X(dev))
2717 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2718
Ville Syrjäläb98971272014-08-27 16:51:22 +03002719 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002720
Daniel Vetterc2c75132012-07-05 12:17:30 +02002721 if (INTEL_INFO(dev)->gen >= 4) {
2722 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002723 intel_gen4_compute_page_offset(dev_priv,
2724 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002725 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002726 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002727 linear_offset -= intel_crtc->dspaddr_offset;
2728 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002729 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002730 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002731
Matt Roper8e7d6882015-01-21 16:35:41 -08002732 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302733 dspcntr |= DISPPLANE_ROTATE_180;
2734
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002735 x += (intel_crtc->config->pipe_src_w - 1);
2736 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302737
2738 /* Finding the last pixel of the last line of the display
2739 data and adding to linear_offset*/
2740 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002741 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2742 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302743 }
2744
Paulo Zanoni2db33662015-09-14 15:20:03 -03002745 intel_crtc->adjusted_x = x;
2746 intel_crtc->adjusted_y = y;
2747
Sonika Jindal48404c12014-08-22 14:06:04 +05302748 I915_WRITE(reg, dspcntr);
2749
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002750 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002751 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002752 I915_WRITE(DSPSURF(plane),
2753 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002754 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002755 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002756 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002757 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002758 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002759}
2760
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002761static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2762 struct drm_framebuffer *fb,
2763 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002764{
2765 struct drm_device *dev = crtc->dev;
2766 struct drm_i915_private *dev_priv = dev->dev_private;
2767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002768 struct drm_plane *primary = crtc->primary;
2769 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002770 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002771 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002772 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002773 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002774 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302775 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002776
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002777 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002778 I915_WRITE(reg, 0);
2779 I915_WRITE(DSPSURF(plane), 0);
2780 POSTING_READ(reg);
2781 return;
2782 }
2783
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002784 obj = intel_fb_obj(fb);
2785 if (WARN_ON(obj == NULL))
2786 return;
2787
2788 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2789
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002790 dspcntr = DISPPLANE_GAMMA_ENABLE;
2791
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002792 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002793
2794 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2795 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2796
Ville Syrjälä57779d02012-10-31 17:50:14 +02002797 switch (fb->pixel_format) {
2798 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002799 dspcntr |= DISPPLANE_8BPP;
2800 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002801 case DRM_FORMAT_RGB565:
2802 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002803 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002804 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002805 dspcntr |= DISPPLANE_BGRX888;
2806 break;
2807 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002808 dspcntr |= DISPPLANE_RGBX888;
2809 break;
2810 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002811 dspcntr |= DISPPLANE_BGRX101010;
2812 break;
2813 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002814 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002815 break;
2816 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002817 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002818 }
2819
2820 if (obj->tiling_mode != I915_TILING_NONE)
2821 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002822
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002823 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002824 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002825
Ville Syrjäläb98971272014-08-27 16:51:22 +03002826 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002827 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002828 intel_gen4_compute_page_offset(dev_priv,
2829 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002830 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002831 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002832 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002833 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302834 dspcntr |= DISPPLANE_ROTATE_180;
2835
2836 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002837 x += (intel_crtc->config->pipe_src_w - 1);
2838 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302839
2840 /* Finding the last pixel of the last line of the display
2841 data and adding to linear_offset*/
2842 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002843 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2844 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302845 }
2846 }
2847
Paulo Zanoni2db33662015-09-14 15:20:03 -03002848 intel_crtc->adjusted_x = x;
2849 intel_crtc->adjusted_y = y;
2850
Sonika Jindal48404c12014-08-22 14:06:04 +05302851 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002852
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002853 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002854 I915_WRITE(DSPSURF(plane),
2855 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002856 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002857 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2858 } else {
2859 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2860 I915_WRITE(DSPLINOFF(plane), linear_offset);
2861 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002862 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002863}
2864
Damien Lespiaub3218032015-02-27 11:15:18 +00002865u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2866 uint32_t pixel_format)
2867{
2868 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2869
2870 /*
2871 * The stride is either expressed as a multiple of 64 bytes
2872 * chunks for linear buffers or in number of tiles for tiled
2873 * buffers.
2874 */
2875 switch (fb_modifier) {
2876 case DRM_FORMAT_MOD_NONE:
2877 return 64;
2878 case I915_FORMAT_MOD_X_TILED:
2879 if (INTEL_INFO(dev)->gen == 2)
2880 return 128;
2881 return 512;
2882 case I915_FORMAT_MOD_Y_TILED:
2883 /* No need to check for old gens and Y tiling since this is
2884 * about the display engine and those will be blocked before
2885 * we get here.
2886 */
2887 return 128;
2888 case I915_FORMAT_MOD_Yf_TILED:
2889 if (bits_per_pixel == 8)
2890 return 64;
2891 else
2892 return 128;
2893 default:
2894 MISSING_CASE(fb_modifier);
2895 return 64;
2896 }
2897}
2898
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002899unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002900 struct drm_i915_gem_object *obj,
2901 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002902{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002903 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002904 struct i915_vma *vma;
2905 unsigned char *offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002906
2907 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002908 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002909
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002910 vma = i915_gem_obj_to_ggtt_view(obj, view);
2911 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2912 view->type))
2913 return -1;
2914
2915 offset = (unsigned char *)vma->node.start;
2916
2917 if (plane == 1) {
2918 offset += vma->ggtt_view.rotation_info.uv_start_page *
2919 PAGE_SIZE;
2920 }
2921
2922 return (unsigned long)offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002923}
2924
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002925static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2926{
2927 struct drm_device *dev = intel_crtc->base.dev;
2928 struct drm_i915_private *dev_priv = dev->dev_private;
2929
2930 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2931 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2932 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002933}
2934
Chandra Kondurua1b22782015-04-07 15:28:45 -07002935/*
2936 * This function detaches (aka. unbinds) unused scalers in hardware
2937 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002938static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002939{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002940 struct intel_crtc_scaler_state *scaler_state;
2941 int i;
2942
Chandra Kondurua1b22782015-04-07 15:28:45 -07002943 scaler_state = &intel_crtc->config->scaler_state;
2944
2945 /* loop through and disable scalers that aren't in use */
2946 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002947 if (!scaler_state->scalers[i].in_use)
2948 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002949 }
2950}
2951
Chandra Konduru6156a452015-04-27 13:48:39 -07002952u32 skl_plane_ctl_format(uint32_t pixel_format)
2953{
Chandra Konduru6156a452015-04-27 13:48:39 -07002954 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002955 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002956 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002957 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002958 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002959 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002960 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002961 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002962 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002963 /*
2964 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2965 * to be already pre-multiplied. We need to add a knob (or a different
2966 * DRM_FORMAT) for user-space to configure that.
2967 */
2968 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002969 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002970 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002971 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002972 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002973 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002974 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002975 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002976 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002977 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002978 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002979 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002980 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002981 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002982 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002983 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002984 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002985 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002986 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002987 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002989
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002990 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002991}
2992
2993u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2994{
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 switch (fb_modifier) {
2996 case DRM_FORMAT_MOD_NONE:
2997 break;
2998 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002999 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003000 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003001 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003002 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 default:
3005 MISSING_CASE(fb_modifier);
3006 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003007
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003008 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003009}
3010
3011u32 skl_plane_ctl_rotation(unsigned int rotation)
3012{
Chandra Konduru6156a452015-04-27 13:48:39 -07003013 switch (rotation) {
3014 case BIT(DRM_ROTATE_0):
3015 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303016 /*
3017 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3018 * while i915 HW rotation is clockwise, thats why this swapping.
3019 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003020 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303021 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003022 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003023 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303025 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003026 default:
3027 MISSING_CASE(rotation);
3028 }
3029
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003030 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003031}
3032
Damien Lespiau70d21f02013-07-03 21:06:04 +01003033static void skylake_update_primary_plane(struct drm_crtc *crtc,
3034 struct drm_framebuffer *fb,
3035 int x, int y)
3036{
3037 struct drm_device *dev = crtc->dev;
3038 struct drm_i915_private *dev_priv = dev->dev_private;
3039 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003040 struct drm_plane *plane = crtc->primary;
3041 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003042 struct drm_i915_gem_object *obj;
3043 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303044 u32 plane_ctl, stride_div, stride;
3045 u32 tile_height, plane_offset, plane_size;
3046 unsigned int rotation;
3047 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003048 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003049 struct intel_crtc_state *crtc_state = intel_crtc->config;
3050 struct intel_plane_state *plane_state;
3051 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3052 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3053 int scaler_id = -1;
3054
Chandra Konduru6156a452015-04-27 13:48:39 -07003055 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003056
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003057 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003058 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3059 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3060 POSTING_READ(PLANE_CTL(pipe, 0));
3061 return;
3062 }
3063
3064 plane_ctl = PLANE_CTL_ENABLE |
3065 PLANE_CTL_PIPE_GAMMA_ENABLE |
3066 PLANE_CTL_PIPE_CSC_ENABLE;
3067
Chandra Konduru6156a452015-04-27 13:48:39 -07003068 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3069 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003070 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303071
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303072 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003073 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003074
Damien Lespiaub3218032015-02-27 11:15:18 +00003075 obj = intel_fb_obj(fb);
3076 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3077 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003078 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303079
Chandra Konduru6156a452015-04-27 13:48:39 -07003080 /*
3081 * FIXME: intel_plane_state->src, dst aren't set when transitional
3082 * update_plane helpers are called from legacy paths.
3083 * Once full atomic crtc is available, below check can be avoided.
3084 */
3085 if (drm_rect_width(&plane_state->src)) {
3086 scaler_id = plane_state->scaler_id;
3087 src_x = plane_state->src.x1 >> 16;
3088 src_y = plane_state->src.y1 >> 16;
3089 src_w = drm_rect_width(&plane_state->src) >> 16;
3090 src_h = drm_rect_height(&plane_state->src) >> 16;
3091 dst_x = plane_state->dst.x1;
3092 dst_y = plane_state->dst.y1;
3093 dst_w = drm_rect_width(&plane_state->dst);
3094 dst_h = drm_rect_height(&plane_state->dst);
3095
3096 WARN_ON(x != src_x || y != src_y);
3097 } else {
3098 src_w = intel_crtc->config->pipe_src_w;
3099 src_h = intel_crtc->config->pipe_src_h;
3100 }
3101
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303102 if (intel_rotation_90_or_270(rotation)) {
3103 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003104 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003105 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303106 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003107 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303108 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003109 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303110 } else {
3111 stride = fb->pitches[0] / stride_div;
3112 x_offset = x;
3113 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003114 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303115 }
3116 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003117
Paulo Zanoni2db33662015-09-14 15:20:03 -03003118 intel_crtc->adjusted_x = x_offset;
3119 intel_crtc->adjusted_y = y_offset;
3120
Damien Lespiau70d21f02013-07-03 21:06:04 +01003121 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303122 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3123 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3124 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003125
3126 if (scaler_id >= 0) {
3127 uint32_t ps_ctrl = 0;
3128
3129 WARN_ON(!dst_w || !dst_h);
3130 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3131 crtc_state->scaler_state.scalers[scaler_id].mode;
3132 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3133 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3134 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3135 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3136 I915_WRITE(PLANE_POS(pipe, 0), 0);
3137 } else {
3138 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3139 }
3140
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003141 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003142
3143 POSTING_READ(PLANE_SURF(pipe, 0));
3144}
3145
Jesse Barnes17638cd2011-06-24 12:19:23 -07003146/* Assume fb object is pinned & idle & fenced and just update base pointers */
3147static int
3148intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3149 int x, int y, enum mode_set_atomic state)
3150{
3151 struct drm_device *dev = crtc->dev;
3152 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003153
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003154 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003155 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003156
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003157 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3158
3159 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003160}
3161
Ville Syrjälä75147472014-11-24 18:28:11 +02003162static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003163{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003164 struct drm_crtc *crtc;
3165
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003166 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3168 enum plane plane = intel_crtc->plane;
3169
3170 intel_prepare_page_flip(dev, plane);
3171 intel_finish_page_flip_plane(dev, plane);
3172 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003173}
3174
3175static void intel_update_primary_planes(struct drm_device *dev)
3176{
Ville Syrjälä75147472014-11-24 18:28:11 +02003177 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003178
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003179 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003180 struct intel_plane *plane = to_intel_plane(crtc->primary);
3181 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003182
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003183 drm_modeset_lock_crtc(crtc, &plane->base);
3184
3185 plane_state = to_intel_plane_state(plane->base.state);
3186
3187 if (plane_state->base.fb)
3188 plane->commit_plane(&plane->base, plane_state);
3189
3190 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003191 }
3192}
3193
Ville Syrjälä75147472014-11-24 18:28:11 +02003194void intel_prepare_reset(struct drm_device *dev)
3195{
3196 /* no reset support for gen2 */
3197 if (IS_GEN2(dev))
3198 return;
3199
3200 /* reset doesn't touch the display */
3201 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3202 return;
3203
3204 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003205 /*
3206 * Disabling the crtcs gracefully seems nicer. Also the
3207 * g33 docs say we should at least disable all the planes.
3208 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003209 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003210}
3211
3212void intel_finish_reset(struct drm_device *dev)
3213{
3214 struct drm_i915_private *dev_priv = to_i915(dev);
3215
3216 /*
3217 * Flips in the rings will be nuked by the reset,
3218 * so complete all pending flips so that user space
3219 * will get its events and not get stuck.
3220 */
3221 intel_complete_page_flips(dev);
3222
3223 /* no reset support for gen2 */
3224 if (IS_GEN2(dev))
3225 return;
3226
3227 /* reset doesn't touch the display */
3228 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3229 /*
3230 * Flips in the rings have been nuked by the reset,
3231 * so update the base address of all primary
3232 * planes to the the last fb to make sure we're
3233 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003234 *
3235 * FIXME: Atomic will make this obsolete since we won't schedule
3236 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003237 */
3238 intel_update_primary_planes(dev);
3239 return;
3240 }
3241
3242 /*
3243 * The display has been reset as well,
3244 * so need a full re-initialization.
3245 */
3246 intel_runtime_pm_disable_interrupts(dev_priv);
3247 intel_runtime_pm_enable_interrupts(dev_priv);
3248
3249 intel_modeset_init_hw(dev);
3250
3251 spin_lock_irq(&dev_priv->irq_lock);
3252 if (dev_priv->display.hpd_irq_setup)
3253 dev_priv->display.hpd_irq_setup(dev);
3254 spin_unlock_irq(&dev_priv->irq_lock);
3255
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003256 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003257
3258 intel_hpd_init(dev_priv);
3259
3260 drm_modeset_unlock_all(dev);
3261}
3262
Chris Wilson2e2f3512015-04-27 13:41:14 +01003263static void
Chris Wilson14667a42012-04-03 17:58:35 +01003264intel_finish_fb(struct drm_framebuffer *old_fb)
3265{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003266 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003267 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003268 bool was_interruptible = dev_priv->mm.interruptible;
3269 int ret;
3270
Chris Wilson14667a42012-04-03 17:58:35 +01003271 /* Big Hammer, we also need to ensure that any pending
3272 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3273 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003274 * framebuffer. Note that we rely on userspace rendering
3275 * into the buffer attached to the pipe they are waiting
3276 * on. If not, userspace generates a GPU hang with IPEHR
3277 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003278 *
3279 * This should only fail upon a hung GPU, in which case we
3280 * can safely continue.
3281 */
3282 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003283 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003284 dev_priv->mm.interruptible = was_interruptible;
3285
Chris Wilson2e2f3512015-04-27 13:41:14 +01003286 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003287}
3288
Chris Wilson7d5e3792014-03-04 13:15:08 +00003289static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3290{
3291 struct drm_device *dev = crtc->dev;
3292 struct drm_i915_private *dev_priv = dev->dev_private;
3293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003294 bool pending;
3295
3296 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3297 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3298 return false;
3299
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003300 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003301 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003302 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003303
3304 return pending;
3305}
3306
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003307static void intel_update_pipe_config(struct intel_crtc *crtc,
3308 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003309{
3310 struct drm_device *dev = crtc->base.dev;
3311 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003312 struct intel_crtc_state *pipe_config =
3313 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003314
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003315 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3316 crtc->base.mode = crtc->base.state->mode;
3317
3318 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3319 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3320 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003321
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003322 if (HAS_DDI(dev))
3323 intel_set_pipe_csc(&crtc->base);
3324
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003325 /*
3326 * Update pipe size and adjust fitter if needed: the reason for this is
3327 * that in compute_mode_changes we check the native mode (not the pfit
3328 * mode) to see if we can flip rather than do a full mode set. In the
3329 * fastboot case, we'll flip, but if we don't update the pipesrc and
3330 * pfit state, we'll end up with a big fb scanned out into the wrong
3331 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003332 */
3333
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003334 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003335 ((pipe_config->pipe_src_w - 1) << 16) |
3336 (pipe_config->pipe_src_h - 1));
3337
3338 /* on skylake this is done by detaching scalers */
3339 if (INTEL_INFO(dev)->gen >= 9) {
3340 skl_detach_scalers(crtc);
3341
3342 if (pipe_config->pch_pfit.enabled)
3343 skylake_pfit_enable(crtc);
3344 } else if (HAS_PCH_SPLIT(dev)) {
3345 if (pipe_config->pch_pfit.enabled)
3346 ironlake_pfit_enable(crtc);
3347 else if (old_crtc_state->pch_pfit.enabled)
3348 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003349 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003350}
3351
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003352static void intel_fdi_normal_train(struct drm_crtc *crtc)
3353{
3354 struct drm_device *dev = crtc->dev;
3355 struct drm_i915_private *dev_priv = dev->dev_private;
3356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3357 int pipe = intel_crtc->pipe;
3358 u32 reg, temp;
3359
3360 /* enable normal train */
3361 reg = FDI_TX_CTL(pipe);
3362 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003363 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003364 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3365 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003366 } else {
3367 temp &= ~FDI_LINK_TRAIN_NONE;
3368 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003369 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003370 I915_WRITE(reg, temp);
3371
3372 reg = FDI_RX_CTL(pipe);
3373 temp = I915_READ(reg);
3374 if (HAS_PCH_CPT(dev)) {
3375 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3376 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3377 } else {
3378 temp &= ~FDI_LINK_TRAIN_NONE;
3379 temp |= FDI_LINK_TRAIN_NONE;
3380 }
3381 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3382
3383 /* wait one idle pattern time */
3384 POSTING_READ(reg);
3385 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003386
3387 /* IVB wants error correction enabled */
3388 if (IS_IVYBRIDGE(dev))
3389 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3390 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003391}
3392
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003393/* The FDI link training functions for ILK/Ibexpeak. */
3394static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3395{
3396 struct drm_device *dev = crtc->dev;
3397 struct drm_i915_private *dev_priv = dev->dev_private;
3398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3399 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003401
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003402 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003403 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003404
Adam Jacksone1a44742010-06-25 15:32:14 -04003405 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3406 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003407 reg = FDI_RX_IMR(pipe);
3408 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003409 temp &= ~FDI_RX_SYMBOL_LOCK;
3410 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003411 I915_WRITE(reg, temp);
3412 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003413 udelay(150);
3414
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003415 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003416 reg = FDI_TX_CTL(pipe);
3417 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003418 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003419 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420 temp &= ~FDI_LINK_TRAIN_NONE;
3421 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003422 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423
Chris Wilson5eddb702010-09-11 13:48:45 +01003424 reg = FDI_RX_CTL(pipe);
3425 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426 temp &= ~FDI_LINK_TRAIN_NONE;
3427 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003428 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3429
3430 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003431 udelay(150);
3432
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003433 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003434 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3435 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3436 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003437
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003439 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003440 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3442
3443 if ((temp & FDI_RX_BIT_LOCK)) {
3444 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003445 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 break;
3447 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003449 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451
3452 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 reg = FDI_TX_CTL(pipe);
3454 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 temp &= ~FDI_LINK_TRAIN_NONE;
3456 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458
Chris Wilson5eddb702010-09-11 13:48:45 +01003459 reg = FDI_RX_CTL(pipe);
3460 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461 temp &= ~FDI_LINK_TRAIN_NONE;
3462 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003463 I915_WRITE(reg, temp);
3464
3465 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003466 udelay(150);
3467
Chris Wilson5eddb702010-09-11 13:48:45 +01003468 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003469 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003471 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3472
3473 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003474 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 DRM_DEBUG_KMS("FDI train 2 done.\n");
3476 break;
3477 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003479 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003480 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481
3482 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003483
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003484}
3485
Akshay Joshi0206e352011-08-16 15:34:10 -04003486static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3488 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3489 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3490 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3491};
3492
3493/* The FDI link training functions for SNB/Cougarpoint. */
3494static void gen6_fdi_link_train(struct drm_crtc *crtc)
3495{
3496 struct drm_device *dev = crtc->dev;
3497 struct drm_i915_private *dev_priv = dev->dev_private;
3498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3499 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003500 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003501
Adam Jacksone1a44742010-06-25 15:32:14 -04003502 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3503 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003504 reg = FDI_RX_IMR(pipe);
3505 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003506 temp &= ~FDI_RX_SYMBOL_LOCK;
3507 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003508 I915_WRITE(reg, temp);
3509
3510 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003511 udelay(150);
3512
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003513 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003514 reg = FDI_TX_CTL(pipe);
3515 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003516 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003517 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003518 temp &= ~FDI_LINK_TRAIN_NONE;
3519 temp |= FDI_LINK_TRAIN_PATTERN_1;
3520 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3521 /* SNB-B */
3522 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003523 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003524
Daniel Vetterd74cf322012-10-26 10:58:13 +02003525 I915_WRITE(FDI_RX_MISC(pipe),
3526 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3527
Chris Wilson5eddb702010-09-11 13:48:45 +01003528 reg = FDI_RX_CTL(pipe);
3529 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530 if (HAS_PCH_CPT(dev)) {
3531 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3532 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3533 } else {
3534 temp &= ~FDI_LINK_TRAIN_NONE;
3535 temp |= FDI_LINK_TRAIN_PATTERN_1;
3536 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003537 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3538
3539 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003540 udelay(150);
3541
Akshay Joshi0206e352011-08-16 15:34:10 -04003542 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003543 reg = FDI_TX_CTL(pipe);
3544 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003545 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3546 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003547 I915_WRITE(reg, temp);
3548
3549 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003550 udelay(500);
3551
Sean Paulfa37d392012-03-02 12:53:39 -05003552 for (retry = 0; retry < 5; retry++) {
3553 reg = FDI_RX_IIR(pipe);
3554 temp = I915_READ(reg);
3555 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3556 if (temp & FDI_RX_BIT_LOCK) {
3557 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3558 DRM_DEBUG_KMS("FDI train 1 done.\n");
3559 break;
3560 }
3561 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003562 }
Sean Paulfa37d392012-03-02 12:53:39 -05003563 if (retry < 5)
3564 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003565 }
3566 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003567 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003568
3569 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003570 reg = FDI_TX_CTL(pipe);
3571 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003572 temp &= ~FDI_LINK_TRAIN_NONE;
3573 temp |= FDI_LINK_TRAIN_PATTERN_2;
3574 if (IS_GEN6(dev)) {
3575 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3576 /* SNB-B */
3577 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3578 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003579 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003580
Chris Wilson5eddb702010-09-11 13:48:45 +01003581 reg = FDI_RX_CTL(pipe);
3582 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003583 if (HAS_PCH_CPT(dev)) {
3584 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3585 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3586 } else {
3587 temp &= ~FDI_LINK_TRAIN_NONE;
3588 temp |= FDI_LINK_TRAIN_PATTERN_2;
3589 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003590 I915_WRITE(reg, temp);
3591
3592 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003593 udelay(150);
3594
Akshay Joshi0206e352011-08-16 15:34:10 -04003595 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003596 reg = FDI_TX_CTL(pipe);
3597 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003598 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3599 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003600 I915_WRITE(reg, temp);
3601
3602 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003603 udelay(500);
3604
Sean Paulfa37d392012-03-02 12:53:39 -05003605 for (retry = 0; retry < 5; retry++) {
3606 reg = FDI_RX_IIR(pipe);
3607 temp = I915_READ(reg);
3608 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3609 if (temp & FDI_RX_SYMBOL_LOCK) {
3610 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3611 DRM_DEBUG_KMS("FDI train 2 done.\n");
3612 break;
3613 }
3614 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003615 }
Sean Paulfa37d392012-03-02 12:53:39 -05003616 if (retry < 5)
3617 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003618 }
3619 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003620 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003621
3622 DRM_DEBUG_KMS("FDI train done.\n");
3623}
3624
Jesse Barnes357555c2011-04-28 15:09:55 -07003625/* Manual link training for Ivy Bridge A0 parts */
3626static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3627{
3628 struct drm_device *dev = crtc->dev;
3629 struct drm_i915_private *dev_priv = dev->dev_private;
3630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3631 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003632 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003633
3634 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3635 for train result */
3636 reg = FDI_RX_IMR(pipe);
3637 temp = I915_READ(reg);
3638 temp &= ~FDI_RX_SYMBOL_LOCK;
3639 temp &= ~FDI_RX_BIT_LOCK;
3640 I915_WRITE(reg, temp);
3641
3642 POSTING_READ(reg);
3643 udelay(150);
3644
Daniel Vetter01a415f2012-10-27 15:58:40 +02003645 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3646 I915_READ(FDI_RX_IIR(pipe)));
3647
Jesse Barnes139ccd32013-08-19 11:04:55 -07003648 /* Try each vswing and preemphasis setting twice before moving on */
3649 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3650 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003651 reg = FDI_TX_CTL(pipe);
3652 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003653 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3654 temp &= ~FDI_TX_ENABLE;
3655 I915_WRITE(reg, temp);
3656
3657 reg = FDI_RX_CTL(pipe);
3658 temp = I915_READ(reg);
3659 temp &= ~FDI_LINK_TRAIN_AUTO;
3660 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3661 temp &= ~FDI_RX_ENABLE;
3662 I915_WRITE(reg, temp);
3663
3664 /* enable CPU FDI TX and PCH FDI RX */
3665 reg = FDI_TX_CTL(pipe);
3666 temp = I915_READ(reg);
3667 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003668 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003669 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003670 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003671 temp |= snb_b_fdi_train_param[j/2];
3672 temp |= FDI_COMPOSITE_SYNC;
3673 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3674
3675 I915_WRITE(FDI_RX_MISC(pipe),
3676 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3677
3678 reg = FDI_RX_CTL(pipe);
3679 temp = I915_READ(reg);
3680 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3681 temp |= FDI_COMPOSITE_SYNC;
3682 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3683
3684 POSTING_READ(reg);
3685 udelay(1); /* should be 0.5us */
3686
3687 for (i = 0; i < 4; i++) {
3688 reg = FDI_RX_IIR(pipe);
3689 temp = I915_READ(reg);
3690 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3691
3692 if (temp & FDI_RX_BIT_LOCK ||
3693 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3694 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3695 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3696 i);
3697 break;
3698 }
3699 udelay(1); /* should be 0.5us */
3700 }
3701 if (i == 4) {
3702 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3703 continue;
3704 }
3705
3706 /* Train 2 */
3707 reg = FDI_TX_CTL(pipe);
3708 temp = I915_READ(reg);
3709 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3710 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3711 I915_WRITE(reg, temp);
3712
3713 reg = FDI_RX_CTL(pipe);
3714 temp = I915_READ(reg);
3715 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3716 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003717 I915_WRITE(reg, temp);
3718
3719 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003720 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003721
Jesse Barnes139ccd32013-08-19 11:04:55 -07003722 for (i = 0; i < 4; i++) {
3723 reg = FDI_RX_IIR(pipe);
3724 temp = I915_READ(reg);
3725 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003726
Jesse Barnes139ccd32013-08-19 11:04:55 -07003727 if (temp & FDI_RX_SYMBOL_LOCK ||
3728 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3729 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3730 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3731 i);
3732 goto train_done;
3733 }
3734 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003735 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003736 if (i == 4)
3737 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003738 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003739
Jesse Barnes139ccd32013-08-19 11:04:55 -07003740train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003741 DRM_DEBUG_KMS("FDI train done.\n");
3742}
3743
Daniel Vetter88cefb62012-08-12 19:27:14 +02003744static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003745{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003746 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003747 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003748 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003749 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003750
Jesse Barnesc64e3112010-09-10 11:27:03 -07003751
Jesse Barnes0e23b992010-09-10 11:10:00 -07003752 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003753 reg = FDI_RX_CTL(pipe);
3754 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003755 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003756 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003757 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003758 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3759
3760 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003761 udelay(200);
3762
3763 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003764 temp = I915_READ(reg);
3765 I915_WRITE(reg, temp | FDI_PCDCLK);
3766
3767 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003768 udelay(200);
3769
Paulo Zanoni20749732012-11-23 15:30:38 -02003770 /* Enable CPU FDI TX PLL, always on for Ironlake */
3771 reg = FDI_TX_CTL(pipe);
3772 temp = I915_READ(reg);
3773 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3774 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003775
Paulo Zanoni20749732012-11-23 15:30:38 -02003776 POSTING_READ(reg);
3777 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003778 }
3779}
3780
Daniel Vetter88cefb62012-08-12 19:27:14 +02003781static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3782{
3783 struct drm_device *dev = intel_crtc->base.dev;
3784 struct drm_i915_private *dev_priv = dev->dev_private;
3785 int pipe = intel_crtc->pipe;
3786 u32 reg, temp;
3787
3788 /* Switch from PCDclk to Rawclk */
3789 reg = FDI_RX_CTL(pipe);
3790 temp = I915_READ(reg);
3791 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3792
3793 /* Disable CPU FDI TX PLL */
3794 reg = FDI_TX_CTL(pipe);
3795 temp = I915_READ(reg);
3796 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3797
3798 POSTING_READ(reg);
3799 udelay(100);
3800
3801 reg = FDI_RX_CTL(pipe);
3802 temp = I915_READ(reg);
3803 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3804
3805 /* Wait for the clocks to turn off. */
3806 POSTING_READ(reg);
3807 udelay(100);
3808}
3809
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003810static void ironlake_fdi_disable(struct drm_crtc *crtc)
3811{
3812 struct drm_device *dev = crtc->dev;
3813 struct drm_i915_private *dev_priv = dev->dev_private;
3814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3815 int pipe = intel_crtc->pipe;
3816 u32 reg, temp;
3817
3818 /* disable CPU FDI tx and PCH FDI rx */
3819 reg = FDI_TX_CTL(pipe);
3820 temp = I915_READ(reg);
3821 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3822 POSTING_READ(reg);
3823
3824 reg = FDI_RX_CTL(pipe);
3825 temp = I915_READ(reg);
3826 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003827 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003828 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3829
3830 POSTING_READ(reg);
3831 udelay(100);
3832
3833 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003834 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003835 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003836
3837 /* still set train pattern 1 */
3838 reg = FDI_TX_CTL(pipe);
3839 temp = I915_READ(reg);
3840 temp &= ~FDI_LINK_TRAIN_NONE;
3841 temp |= FDI_LINK_TRAIN_PATTERN_1;
3842 I915_WRITE(reg, temp);
3843
3844 reg = FDI_RX_CTL(pipe);
3845 temp = I915_READ(reg);
3846 if (HAS_PCH_CPT(dev)) {
3847 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3848 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3849 } else {
3850 temp &= ~FDI_LINK_TRAIN_NONE;
3851 temp |= FDI_LINK_TRAIN_PATTERN_1;
3852 }
3853 /* BPC in FDI rx is consistent with that in PIPECONF */
3854 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003855 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003856 I915_WRITE(reg, temp);
3857
3858 POSTING_READ(reg);
3859 udelay(100);
3860}
3861
Chris Wilson5dce5b932014-01-20 10:17:36 +00003862bool intel_has_pending_fb_unpin(struct drm_device *dev)
3863{
3864 struct intel_crtc *crtc;
3865
3866 /* Note that we don't need to be called with mode_config.lock here
3867 * as our list of CRTC objects is static for the lifetime of the
3868 * device and so cannot disappear as we iterate. Similarly, we can
3869 * happily treat the predicates as racy, atomic checks as userspace
3870 * cannot claim and pin a new fb without at least acquring the
3871 * struct_mutex and so serialising with us.
3872 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003873 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003874 if (atomic_read(&crtc->unpin_work_count) == 0)
3875 continue;
3876
3877 if (crtc->unpin_work)
3878 intel_wait_for_vblank(dev, crtc->pipe);
3879
3880 return true;
3881 }
3882
3883 return false;
3884}
3885
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003886static void page_flip_completed(struct intel_crtc *intel_crtc)
3887{
3888 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3889 struct intel_unpin_work *work = intel_crtc->unpin_work;
3890
3891 /* ensure that the unpin work is consistent wrt ->pending. */
3892 smp_rmb();
3893 intel_crtc->unpin_work = NULL;
3894
3895 if (work->event)
3896 drm_send_vblank_event(intel_crtc->base.dev,
3897 intel_crtc->pipe,
3898 work->event);
3899
3900 drm_crtc_vblank_put(&intel_crtc->base);
3901
3902 wake_up_all(&dev_priv->pending_flip_queue);
3903 queue_work(dev_priv->wq, &work->work);
3904
3905 trace_i915_flip_complete(intel_crtc->plane,
3906 work->pending_flip_obj);
3907}
3908
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003909void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003910{
Chris Wilson0f911282012-04-17 10:05:38 +01003911 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003912 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003913
Daniel Vetter2c10d572012-12-20 21:24:07 +01003914 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003915 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3916 !intel_crtc_has_pending_flip(crtc),
3917 60*HZ) == 0)) {
3918 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003919
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003920 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003921 if (intel_crtc->unpin_work) {
3922 WARN_ONCE(1, "Removing stuck page flip\n");
3923 page_flip_completed(intel_crtc);
3924 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003925 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003926 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003927
Chris Wilson975d5682014-08-20 13:13:34 +01003928 if (crtc->primary->fb) {
3929 mutex_lock(&dev->struct_mutex);
3930 intel_finish_fb(crtc->primary->fb);
3931 mutex_unlock(&dev->struct_mutex);
3932 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003933}
3934
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003935/* Program iCLKIP clock to the desired frequency */
3936static void lpt_program_iclkip(struct drm_crtc *crtc)
3937{
3938 struct drm_device *dev = crtc->dev;
3939 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003940 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003941 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3942 u32 temp;
3943
Ville Syrjäläa5805162015-05-26 20:42:30 +03003944 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003945
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003946 /* It is necessary to ungate the pixclk gate prior to programming
3947 * the divisors, and gate it back when it is done.
3948 */
3949 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3950
3951 /* Disable SSCCTL */
3952 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003953 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3954 SBI_SSCCTL_DISABLE,
3955 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003956
3957 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003958 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003959 auxdiv = 1;
3960 divsel = 0x41;
3961 phaseinc = 0x20;
3962 } else {
3963 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003964 * but the adjusted_mode->crtc_clock in in KHz. To get the
3965 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003966 * convert the virtual clock precision to KHz here for higher
3967 * precision.
3968 */
3969 u32 iclk_virtual_root_freq = 172800 * 1000;
3970 u32 iclk_pi_range = 64;
3971 u32 desired_divisor, msb_divisor_value, pi_value;
3972
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003973 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003974 msb_divisor_value = desired_divisor / iclk_pi_range;
3975 pi_value = desired_divisor % iclk_pi_range;
3976
3977 auxdiv = 0;
3978 divsel = msb_divisor_value - 2;
3979 phaseinc = pi_value;
3980 }
3981
3982 /* This should not happen with any sane values */
3983 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3984 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3985 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3986 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3987
3988 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003989 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003990 auxdiv,
3991 divsel,
3992 phasedir,
3993 phaseinc);
3994
3995 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003996 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003997 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3998 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3999 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4000 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4001 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4002 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004003 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004004
4005 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004006 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004007 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4008 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004009 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004010
4011 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004012 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004013 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004014 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004015
4016 /* Wait for initialization time */
4017 udelay(24);
4018
4019 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004020
Ville Syrjäläa5805162015-05-26 20:42:30 +03004021 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004022}
4023
Daniel Vetter275f01b22013-05-03 11:49:47 +02004024static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4025 enum pipe pch_transcoder)
4026{
4027 struct drm_device *dev = crtc->base.dev;
4028 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004029 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004030
4031 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4032 I915_READ(HTOTAL(cpu_transcoder)));
4033 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4034 I915_READ(HBLANK(cpu_transcoder)));
4035 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4036 I915_READ(HSYNC(cpu_transcoder)));
4037
4038 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4039 I915_READ(VTOTAL(cpu_transcoder)));
4040 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4041 I915_READ(VBLANK(cpu_transcoder)));
4042 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4043 I915_READ(VSYNC(cpu_transcoder)));
4044 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4045 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4046}
4047
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004048static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004049{
4050 struct drm_i915_private *dev_priv = dev->dev_private;
4051 uint32_t temp;
4052
4053 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004054 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004055 return;
4056
4057 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4058 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4059
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004060 temp &= ~FDI_BC_BIFURCATION_SELECT;
4061 if (enable)
4062 temp |= FDI_BC_BIFURCATION_SELECT;
4063
4064 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004065 I915_WRITE(SOUTH_CHICKEN1, temp);
4066 POSTING_READ(SOUTH_CHICKEN1);
4067}
4068
4069static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4070{
4071 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004072
4073 switch (intel_crtc->pipe) {
4074 case PIPE_A:
4075 break;
4076 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004077 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004078 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004079 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004080 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004081
4082 break;
4083 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004084 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004085
4086 break;
4087 default:
4088 BUG();
4089 }
4090}
4091
Jesse Barnesf67a5592011-01-05 10:31:48 -08004092/*
4093 * Enable PCH resources required for PCH ports:
4094 * - PCH PLLs
4095 * - FDI training & RX/TX
4096 * - update transcoder timings
4097 * - DP transcoding bits
4098 * - transcoder
4099 */
4100static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004101{
4102 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004103 struct drm_i915_private *dev_priv = dev->dev_private;
4104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4105 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004106 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004107
Daniel Vetterab9412b2013-05-03 11:49:46 +02004108 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004109
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004110 if (IS_IVYBRIDGE(dev))
4111 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4112
Daniel Vettercd986ab2012-10-26 10:58:12 +02004113 /* Write the TU size bits before fdi link training, so that error
4114 * detection works. */
4115 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4116 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4117
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004118 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004119 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004120
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004121 /* We need to program the right clock selection before writing the pixel
4122 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004123 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004124 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004125
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004126 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004127 temp |= TRANS_DPLL_ENABLE(pipe);
4128 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004129 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004130 temp |= sel;
4131 else
4132 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004133 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004134 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004135
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004136 /* XXX: pch pll's can be enabled any time before we enable the PCH
4137 * transcoder, and we actually should do this to not upset any PCH
4138 * transcoder that already use the clock when we share it.
4139 *
4140 * Note that enable_shared_dpll tries to do the right thing, but
4141 * get_shared_dpll unconditionally resets the pll - we need that to have
4142 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004143 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004144
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004145 /* set transcoder timing, panel must allow it */
4146 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004147 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004148
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004149 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004150
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004151 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004152 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004153 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004154 reg = TRANS_DP_CTL(pipe);
4155 temp = I915_READ(reg);
4156 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004157 TRANS_DP_SYNC_MASK |
4158 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004159 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004160 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004161
4162 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004163 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004164 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004165 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004166
4167 switch (intel_trans_dp_port_sel(crtc)) {
4168 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004169 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004170 break;
4171 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004172 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004173 break;
4174 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004175 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004176 break;
4177 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004178 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004179 }
4180
Chris Wilson5eddb702010-09-11 13:48:45 +01004181 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004182 }
4183
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004184 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004185}
4186
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004187static void lpt_pch_enable(struct drm_crtc *crtc)
4188{
4189 struct drm_device *dev = crtc->dev;
4190 struct drm_i915_private *dev_priv = dev->dev_private;
4191 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004192 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004193
Daniel Vetterab9412b2013-05-03 11:49:46 +02004194 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004195
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004196 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004197
Paulo Zanoni0540e482012-10-31 18:12:40 -02004198 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004199 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004200
Paulo Zanoni937bb612012-10-31 18:12:47 -02004201 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004202}
4203
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004204struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4205 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004206{
Daniel Vettere2b78262013-06-07 23:10:03 +02004207 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004208 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004209 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004210 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004211
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004212 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4213
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004214 if (HAS_PCH_IBX(dev_priv->dev)) {
4215 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004216 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004217 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004218
Daniel Vetter46edb022013-06-05 13:34:12 +02004219 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4220 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004221
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004222 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004223
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004224 goto found;
4225 }
4226
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304227 if (IS_BROXTON(dev_priv->dev)) {
4228 /* PLL is attached to port in bxt */
4229 struct intel_encoder *encoder;
4230 struct intel_digital_port *intel_dig_port;
4231
4232 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4233 if (WARN_ON(!encoder))
4234 return NULL;
4235
4236 intel_dig_port = enc_to_dig_port(&encoder->base);
4237 /* 1:1 mapping between ports and PLLs */
4238 i = (enum intel_dpll_id)intel_dig_port->port;
4239 pll = &dev_priv->shared_dplls[i];
4240 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4241 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004242 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304243
4244 goto found;
4245 }
4246
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004247 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4248 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004249
4250 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004251 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004252 continue;
4253
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004254 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004255 &shared_dpll[i].hw_state,
4256 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004257 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004258 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004259 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004260 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004261 goto found;
4262 }
4263 }
4264
4265 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004266 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4267 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004268 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004269 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4270 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004271 goto found;
4272 }
4273 }
4274
4275 return NULL;
4276
4277found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004278 if (shared_dpll[i].crtc_mask == 0)
4279 shared_dpll[i].hw_state =
4280 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004281
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004282 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004283 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4284 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004285
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004286 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004287
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004288 return pll;
4289}
4290
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004291static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004292{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004293 struct drm_i915_private *dev_priv = to_i915(state->dev);
4294 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004295 struct intel_shared_dpll *pll;
4296 enum intel_dpll_id i;
4297
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004298 if (!to_intel_atomic_state(state)->dpll_set)
4299 return;
4300
4301 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004302 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4303 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004304 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004305 }
4306}
4307
Daniel Vettera1520312013-05-03 11:49:50 +02004308static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004309{
4310 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004311 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004312 u32 temp;
4313
4314 temp = I915_READ(dslreg);
4315 udelay(500);
4316 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004317 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004318 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004319 }
4320}
4321
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004322static int
4323skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4324 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4325 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004326{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004327 struct intel_crtc_scaler_state *scaler_state =
4328 &crtc_state->scaler_state;
4329 struct intel_crtc *intel_crtc =
4330 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004331 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004332
4333 need_scaling = intel_rotation_90_or_270(rotation) ?
4334 (src_h != dst_w || src_w != dst_h):
4335 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004336
4337 /*
4338 * if plane is being disabled or scaler is no more required or force detach
4339 * - free scaler binded to this plane/crtc
4340 * - in order to do this, update crtc->scaler_usage
4341 *
4342 * Here scaler state in crtc_state is set free so that
4343 * scaler can be assigned to other user. Actual register
4344 * update to free the scaler is done in plane/panel-fit programming.
4345 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4346 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004347 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004348 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004349 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004350 scaler_state->scalers[*scaler_id].in_use = 0;
4351
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004352 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4353 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4354 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004355 scaler_state->scaler_users);
4356 *scaler_id = -1;
4357 }
4358 return 0;
4359 }
4360
4361 /* range checks */
4362 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4363 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4364
4365 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4366 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004367 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004368 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004369 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004370 return -EINVAL;
4371 }
4372
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004373 /* mark this plane as a scaler user in crtc_state */
4374 scaler_state->scaler_users |= (1 << scaler_user);
4375 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4376 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4377 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4378 scaler_state->scaler_users);
4379
4380 return 0;
4381}
4382
4383/**
4384 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4385 *
4386 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004387 *
4388 * Return
4389 * 0 - scaler_usage updated successfully
4390 * error - requested scaling cannot be supported or other error condition
4391 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004392int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004393{
4394 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4395 struct drm_display_mode *adjusted_mode =
4396 &state->base.adjusted_mode;
4397
4398 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4399 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4400
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004401 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004402 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4403 state->pipe_src_w, state->pipe_src_h,
Imre Deak8c6cda22015-06-23 20:40:27 +03004404 adjusted_mode->hdisplay, adjusted_mode->vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004405}
4406
4407/**
4408 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4409 *
4410 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004411 * @plane_state: atomic plane state to update
4412 *
4413 * Return
4414 * 0 - scaler_usage updated successfully
4415 * error - requested scaling cannot be supported or other error condition
4416 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004417static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4418 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004419{
4420
4421 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004422 struct intel_plane *intel_plane =
4423 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004424 struct drm_framebuffer *fb = plane_state->base.fb;
4425 int ret;
4426
4427 bool force_detach = !fb || !plane_state->visible;
4428
4429 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4430 intel_plane->base.base.id, intel_crtc->pipe,
4431 drm_plane_index(&intel_plane->base));
4432
4433 ret = skl_update_scaler(crtc_state, force_detach,
4434 drm_plane_index(&intel_plane->base),
4435 &plane_state->scaler_id,
4436 plane_state->base.rotation,
4437 drm_rect_width(&plane_state->src) >> 16,
4438 drm_rect_height(&plane_state->src) >> 16,
4439 drm_rect_width(&plane_state->dst),
4440 drm_rect_height(&plane_state->dst));
4441
4442 if (ret || plane_state->scaler_id < 0)
4443 return ret;
4444
Chandra Kondurua1b22782015-04-07 15:28:45 -07004445 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004446 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004447 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004448 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004449 return -EINVAL;
4450 }
4451
4452 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004453 switch (fb->pixel_format) {
4454 case DRM_FORMAT_RGB565:
4455 case DRM_FORMAT_XBGR8888:
4456 case DRM_FORMAT_XRGB8888:
4457 case DRM_FORMAT_ABGR8888:
4458 case DRM_FORMAT_ARGB8888:
4459 case DRM_FORMAT_XRGB2101010:
4460 case DRM_FORMAT_XBGR2101010:
4461 case DRM_FORMAT_YUYV:
4462 case DRM_FORMAT_YVYU:
4463 case DRM_FORMAT_UYVY:
4464 case DRM_FORMAT_VYUY:
4465 break;
4466 default:
4467 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4468 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4469 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004470 }
4471
Chandra Kondurua1b22782015-04-07 15:28:45 -07004472 return 0;
4473}
4474
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004475static void skylake_scaler_disable(struct intel_crtc *crtc)
4476{
4477 int i;
4478
4479 for (i = 0; i < crtc->num_scalers; i++)
4480 skl_detach_scaler(crtc, i);
4481}
4482
4483static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004484{
4485 struct drm_device *dev = crtc->base.dev;
4486 struct drm_i915_private *dev_priv = dev->dev_private;
4487 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004488 struct intel_crtc_scaler_state *scaler_state =
4489 &crtc->config->scaler_state;
4490
4491 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4492
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004493 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004494 int id;
4495
4496 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4497 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4498 return;
4499 }
4500
4501 id = scaler_state->scaler_id;
4502 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4503 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4504 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4505 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4506
4507 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004508 }
4509}
4510
Jesse Barnesb074cec2013-04-25 12:55:02 -07004511static void ironlake_pfit_enable(struct intel_crtc *crtc)
4512{
4513 struct drm_device *dev = crtc->base.dev;
4514 struct drm_i915_private *dev_priv = dev->dev_private;
4515 int pipe = crtc->pipe;
4516
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004517 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004518 /* Force use of hard-coded filter coefficients
4519 * as some pre-programmed values are broken,
4520 * e.g. x201.
4521 */
4522 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4523 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4524 PF_PIPE_SEL_IVB(pipe));
4525 else
4526 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004527 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4528 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004529 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004530}
4531
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004532void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004533{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004534 struct drm_device *dev = crtc->base.dev;
4535 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004536
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004537 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004538 return;
4539
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004540 /* We can only enable IPS after we enable a plane and wait for a vblank */
4541 intel_wait_for_vblank(dev, crtc->pipe);
4542
Paulo Zanonid77e4532013-09-24 13:52:55 -03004543 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004544 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004545 mutex_lock(&dev_priv->rps.hw_lock);
4546 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4547 mutex_unlock(&dev_priv->rps.hw_lock);
4548 /* Quoting Art Runyan: "its not safe to expect any particular
4549 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004550 * mailbox." Moreover, the mailbox may return a bogus state,
4551 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004552 */
4553 } else {
4554 I915_WRITE(IPS_CTL, IPS_ENABLE);
4555 /* The bit only becomes 1 in the next vblank, so this wait here
4556 * is essentially intel_wait_for_vblank. If we don't have this
4557 * and don't wait for vblanks until the end of crtc_enable, then
4558 * the HW state readout code will complain that the expected
4559 * IPS_CTL value is not the one we read. */
4560 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4561 DRM_ERROR("Timed out waiting for IPS enable\n");
4562 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004563}
4564
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004565void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004566{
4567 struct drm_device *dev = crtc->base.dev;
4568 struct drm_i915_private *dev_priv = dev->dev_private;
4569
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004570 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004571 return;
4572
4573 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004574 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004575 mutex_lock(&dev_priv->rps.hw_lock);
4576 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4577 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004578 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4579 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4580 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004581 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004582 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004583 POSTING_READ(IPS_CTL);
4584 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004585
4586 /* We need to wait for a vblank before we can disable the plane. */
4587 intel_wait_for_vblank(dev, crtc->pipe);
4588}
4589
4590/** Loads the palette/gamma unit for the CRTC with the prepared values */
4591static void intel_crtc_load_lut(struct drm_crtc *crtc)
4592{
4593 struct drm_device *dev = crtc->dev;
4594 struct drm_i915_private *dev_priv = dev->dev_private;
4595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4596 enum pipe pipe = intel_crtc->pipe;
4597 int palreg = PALETTE(pipe);
4598 int i;
4599 bool reenable_ips = false;
4600
4601 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004602 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004603 return;
4604
Imre Deak50360402015-01-16 00:55:16 -08004605 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004606 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004607 assert_dsi_pll_enabled(dev_priv);
4608 else
4609 assert_pll_enabled(dev_priv, pipe);
4610 }
4611
4612 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304613 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004614 palreg = LGC_PALETTE(pipe);
4615
4616 /* Workaround : Do not read or write the pipe palette/gamma data while
4617 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4618 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004619 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004620 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4621 GAMMA_MODE_MODE_SPLIT)) {
4622 hsw_disable_ips(intel_crtc);
4623 reenable_ips = true;
4624 }
4625
4626 for (i = 0; i < 256; i++) {
4627 I915_WRITE(palreg + 4 * i,
4628 (intel_crtc->lut_r[i] << 16) |
4629 (intel_crtc->lut_g[i] << 8) |
4630 intel_crtc->lut_b[i]);
4631 }
4632
4633 if (reenable_ips)
4634 hsw_enable_ips(intel_crtc);
4635}
4636
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004637static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004638{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004639 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004640 struct drm_device *dev = intel_crtc->base.dev;
4641 struct drm_i915_private *dev_priv = dev->dev_private;
4642
4643 mutex_lock(&dev->struct_mutex);
4644 dev_priv->mm.interruptible = false;
4645 (void) intel_overlay_switch_off(intel_crtc->overlay);
4646 dev_priv->mm.interruptible = true;
4647 mutex_unlock(&dev->struct_mutex);
4648 }
4649
4650 /* Let userspace switch the overlay on again. In most cases userspace
4651 * has to recompute where to put it anyway.
4652 */
4653}
4654
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004655/**
4656 * intel_post_enable_primary - Perform operations after enabling primary plane
4657 * @crtc: the CRTC whose primary plane was just enabled
4658 *
4659 * Performs potentially sleeping operations that must be done after the primary
4660 * plane is enabled, such as updating FBC and IPS. Note that this may be
4661 * called due to an explicit primary plane update, or due to an implicit
4662 * re-enable that is caused when a sprite plane is updated to no longer
4663 * completely hide the primary plane.
4664 */
4665static void
4666intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004667{
4668 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004669 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4671 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004672
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004673 /*
4674 * BDW signals flip done immediately if the plane
4675 * is disabled, even if the plane enable is already
4676 * armed to occur at the next vblank :(
4677 */
4678 if (IS_BROADWELL(dev))
4679 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004680
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004681 /*
4682 * FIXME IPS should be fine as long as one plane is
4683 * enabled, but in practice it seems to have problems
4684 * when going from primary only to sprite only and vice
4685 * versa.
4686 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004687 hsw_enable_ips(intel_crtc);
4688
Daniel Vetterf99d7062014-06-19 16:01:59 +02004689 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004690 * Gen2 reports pipe underruns whenever all planes are disabled.
4691 * So don't enable underrun reporting before at least some planes
4692 * are enabled.
4693 * FIXME: Need to fix the logic to work when we turn off all planes
4694 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004695 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004696 if (IS_GEN2(dev))
4697 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4698
4699 /* Underruns don't raise interrupts, so check manually. */
4700 if (HAS_GMCH_DISPLAY(dev))
4701 i9xx_check_fifo_underruns(dev_priv);
4702}
4703
4704/**
4705 * intel_pre_disable_primary - Perform operations before disabling primary plane
4706 * @crtc: the CRTC whose primary plane is to be disabled
4707 *
4708 * Performs potentially sleeping operations that must be done before the
4709 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4710 * be called due to an explicit primary plane update, or due to an implicit
4711 * disable that is caused when a sprite plane completely hides the primary
4712 * plane.
4713 */
4714static void
4715intel_pre_disable_primary(struct drm_crtc *crtc)
4716{
4717 struct drm_device *dev = crtc->dev;
4718 struct drm_i915_private *dev_priv = dev->dev_private;
4719 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4720 int pipe = intel_crtc->pipe;
4721
4722 /*
4723 * Gen2 reports pipe underruns whenever all planes are disabled.
4724 * So diasble underrun reporting before all the planes get disabled.
4725 * FIXME: Need to fix the logic to work when we turn off all planes
4726 * but leave the pipe running.
4727 */
4728 if (IS_GEN2(dev))
4729 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4730
4731 /*
4732 * Vblank time updates from the shadow to live plane control register
4733 * are blocked if the memory self-refresh mode is active at that
4734 * moment. So to make sure the plane gets truly disabled, disable
4735 * first the self-refresh mode. The self-refresh enable bit in turn
4736 * will be checked/applied by the HW only at the next frame start
4737 * event which is after the vblank start event, so we need to have a
4738 * wait-for-vblank between disabling the plane and the pipe.
4739 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004740 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004741 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004742 dev_priv->wm.vlv.cxsr = false;
4743 intel_wait_for_vblank(dev, pipe);
4744 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004745
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004746 /*
4747 * FIXME IPS should be fine as long as one plane is
4748 * enabled, but in practice it seems to have problems
4749 * when going from primary only to sprite only and vice
4750 * versa.
4751 */
4752 hsw_disable_ips(intel_crtc);
4753}
4754
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004755static void intel_post_plane_update(struct intel_crtc *crtc)
4756{
4757 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4758 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004759 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004760 struct drm_plane *plane;
4761
4762 if (atomic->wait_vblank)
4763 intel_wait_for_vblank(dev, crtc->pipe);
4764
4765 intel_frontbuffer_flip(dev, atomic->fb_bits);
4766
Ville Syrjälä852eb002015-06-24 22:00:07 +03004767 if (atomic->disable_cxsr)
4768 crtc->wm.cxsr_allowed = true;
4769
Ville Syrjäläf015c552015-06-24 22:00:02 +03004770 if (crtc->atomic.update_wm_post)
4771 intel_update_watermarks(&crtc->base);
4772
Paulo Zanonic80ac852015-07-02 19:25:13 -03004773 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004774 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004775
4776 if (atomic->post_enable_primary)
4777 intel_post_enable_primary(&crtc->base);
4778
4779 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4780 intel_update_sprite_watermarks(plane, &crtc->base,
4781 0, 0, 0, false, false);
4782
4783 memset(atomic, 0, sizeof(*atomic));
4784}
4785
4786static void intel_pre_plane_update(struct intel_crtc *crtc)
4787{
4788 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004789 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004790 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4791 struct drm_plane *p;
4792
4793 /* Track fb's for any planes being disabled */
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004794 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4795 struct intel_plane *plane = to_intel_plane(p);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004796
4797 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03004798 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4799 plane->frontbuffer_bit);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004800 mutex_unlock(&dev->struct_mutex);
4801 }
4802
4803 if (atomic->wait_for_flips)
4804 intel_crtc_wait_for_pending_flips(&crtc->base);
4805
Paulo Zanonic80ac852015-07-02 19:25:13 -03004806 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004807 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004808
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004809 if (crtc->atomic.disable_ips)
4810 hsw_disable_ips(crtc);
4811
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004812 if (atomic->pre_disable_primary)
4813 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004814
4815 if (atomic->disable_cxsr) {
4816 crtc->wm.cxsr_allowed = false;
4817 intel_set_memory_cxsr(dev_priv, false);
4818 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004819}
4820
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004821static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004822{
4823 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004824 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004825 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004826 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004827
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004828 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004829
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004830 drm_for_each_plane_mask(p, dev, plane_mask)
4831 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004832
Daniel Vetterf99d7062014-06-19 16:01:59 +02004833 /*
4834 * FIXME: Once we grow proper nuclear flip support out of this we need
4835 * to compute the mask of flip planes precisely. For the time being
4836 * consider this a flip to a NULL plane.
4837 */
4838 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004839}
4840
Jesse Barnesf67a5592011-01-05 10:31:48 -08004841static void ironlake_crtc_enable(struct drm_crtc *crtc)
4842{
4843 struct drm_device *dev = crtc->dev;
4844 struct drm_i915_private *dev_priv = dev->dev_private;
4845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004846 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004847 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004848
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004849 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004850 return;
4851
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004852 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004853 intel_prepare_shared_dpll(intel_crtc);
4854
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004855 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304856 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004857
4858 intel_set_pipe_timings(intel_crtc);
4859
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004860 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004861 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004862 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004863 }
4864
4865 ironlake_set_pipeconf(crtc);
4866
Jesse Barnesf67a5592011-01-05 10:31:48 -08004867 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004868
Daniel Vettera72e4c92014-09-30 10:56:47 +02004869 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4870 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004871
Daniel Vetterf6736a12013-06-05 13:34:30 +02004872 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004873 if (encoder->pre_enable)
4874 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004875
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004876 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004877 /* Note: FDI PLL enabling _must_ be done before we enable the
4878 * cpu pipes, hence this is separate from all the other fdi/pch
4879 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004880 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004881 } else {
4882 assert_fdi_tx_disabled(dev_priv, pipe);
4883 assert_fdi_rx_disabled(dev_priv, pipe);
4884 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004885
Jesse Barnesb074cec2013-04-25 12:55:02 -07004886 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004887
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004888 /*
4889 * On ILK+ LUT must be loaded before the pipe is running but with
4890 * clocks enabled
4891 */
4892 intel_crtc_load_lut(crtc);
4893
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004894 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004895 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004896
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004897 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004898 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004899
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004900 assert_vblank_disabled(crtc);
4901 drm_crtc_vblank_on(crtc);
4902
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004903 for_each_encoder_on_crtc(dev, crtc, encoder)
4904 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004905
4906 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004907 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004908}
4909
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004910/* IPS only exists on ULT machines and is tied to pipe A. */
4911static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4912{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004913 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004914}
4915
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004916static void haswell_crtc_enable(struct drm_crtc *crtc)
4917{
4918 struct drm_device *dev = crtc->dev;
4919 struct drm_i915_private *dev_priv = dev->dev_private;
4920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4921 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004922 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4923 struct intel_crtc_state *pipe_config =
4924 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004925
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004926 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004927 return;
4928
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004929 if (intel_crtc_to_shared_dpll(intel_crtc))
4930 intel_enable_shared_dpll(intel_crtc);
4931
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004932 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304933 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004934
4935 intel_set_pipe_timings(intel_crtc);
4936
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004937 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4938 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4939 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004940 }
4941
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004942 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004943 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004944 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004945 }
4946
4947 haswell_set_pipeconf(crtc);
4948
4949 intel_set_pipe_csc(crtc);
4950
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004951 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004952
Daniel Vettera72e4c92014-09-30 10:56:47 +02004953 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004954 for_each_encoder_on_crtc(dev, crtc, encoder)
4955 if (encoder->pre_enable)
4956 encoder->pre_enable(encoder);
4957
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004958 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004959 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4960 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004961 dev_priv->display.fdi_link_train(crtc);
4962 }
4963
Paulo Zanoni1f544382012-10-24 11:32:00 -02004964 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004965
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004966 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004967 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004968 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004969 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004970
4971 /*
4972 * On ILK+ LUT must be loaded before the pipe is running but with
4973 * clocks enabled
4974 */
4975 intel_crtc_load_lut(crtc);
4976
Paulo Zanoni1f544382012-10-24 11:32:00 -02004977 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004978 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004979
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004980 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004981 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004982
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004983 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004984 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004985
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004986 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004987 intel_ddi_set_vc_payload_alloc(crtc, true);
4988
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004989 assert_vblank_disabled(crtc);
4990 drm_crtc_vblank_on(crtc);
4991
Jani Nikula8807e552013-08-30 19:40:32 +03004992 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004993 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004994 intel_opregion_notify_encoder(encoder, true);
4995 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004996
Paulo Zanonie4916942013-09-20 16:21:19 -03004997 /* If we change the relative order between pipe/planes enabling, we need
4998 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004999 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5000 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5001 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5002 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5003 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005004}
5005
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005006static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005007{
5008 struct drm_device *dev = crtc->base.dev;
5009 struct drm_i915_private *dev_priv = dev->dev_private;
5010 int pipe = crtc->pipe;
5011
5012 /* To avoid upsetting the power well on haswell only disable the pfit if
5013 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005014 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005015 I915_WRITE(PF_CTL(pipe), 0);
5016 I915_WRITE(PF_WIN_POS(pipe), 0);
5017 I915_WRITE(PF_WIN_SZ(pipe), 0);
5018 }
5019}
5020
Jesse Barnes6be4a602010-09-10 10:26:01 -07005021static void ironlake_crtc_disable(struct drm_crtc *crtc)
5022{
5023 struct drm_device *dev = crtc->dev;
5024 struct drm_i915_private *dev_priv = dev->dev_private;
5025 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005026 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005027 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005028 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005029
Daniel Vetterea9d7582012-07-10 10:42:52 +02005030 for_each_encoder_on_crtc(dev, crtc, encoder)
5031 encoder->disable(encoder);
5032
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005033 drm_crtc_vblank_off(crtc);
5034 assert_vblank_disabled(crtc);
5035
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005036 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005037 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005038
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005039 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005040
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005041 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005042
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005043 if (intel_crtc->config->has_pch_encoder)
5044 ironlake_fdi_disable(crtc);
5045
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005046 for_each_encoder_on_crtc(dev, crtc, encoder)
5047 if (encoder->post_disable)
5048 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005049
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005050 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005051 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005052
Daniel Vetterd925c592013-06-05 13:34:04 +02005053 if (HAS_PCH_CPT(dev)) {
5054 /* disable TRANS_DP_CTL */
5055 reg = TRANS_DP_CTL(pipe);
5056 temp = I915_READ(reg);
5057 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5058 TRANS_DP_PORT_SEL_MASK);
5059 temp |= TRANS_DP_PORT_SEL_NONE;
5060 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005061
Daniel Vetterd925c592013-06-05 13:34:04 +02005062 /* disable DPLL_SEL */
5063 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005064 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005065 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005066 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005067
Daniel Vetterd925c592013-06-05 13:34:04 +02005068 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005069 }
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005070
5071 intel_crtc->active = false;
5072 intel_update_watermarks(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005073}
5074
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005075static void haswell_crtc_disable(struct drm_crtc *crtc)
5076{
5077 struct drm_device *dev = crtc->dev;
5078 struct drm_i915_private *dev_priv = dev->dev_private;
5079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5080 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005081 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005082
Jani Nikula8807e552013-08-30 19:40:32 +03005083 for_each_encoder_on_crtc(dev, crtc, encoder) {
5084 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005085 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005086 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005087
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005088 drm_crtc_vblank_off(crtc);
5089 assert_vblank_disabled(crtc);
5090
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005091 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005092 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5093 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005094 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005095
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005096 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005097 intel_ddi_set_vc_payload_alloc(crtc, false);
5098
Paulo Zanoniad80a812012-10-24 16:06:19 -02005099 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005100
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005101 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005102 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005103 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005104 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005105
Paulo Zanoni1f544382012-10-24 11:32:00 -02005106 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005107
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005108 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005109 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005110 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005111 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005112
Imre Deak97b040a2014-06-25 22:01:50 +03005113 for_each_encoder_on_crtc(dev, crtc, encoder)
5114 if (encoder->post_disable)
5115 encoder->post_disable(encoder);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02005116
5117 intel_crtc->active = false;
5118 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005119}
5120
Jesse Barnes2dd24552013-04-25 12:55:01 -07005121static void i9xx_pfit_enable(struct intel_crtc *crtc)
5122{
5123 struct drm_device *dev = crtc->base.dev;
5124 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005125 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005126
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005127 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005128 return;
5129
Daniel Vetterc0b03412013-05-28 12:05:54 +02005130 /*
5131 * The panel fitter should only be adjusted whilst the pipe is disabled,
5132 * according to register description and PRM.
5133 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005134 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5135 assert_pipe_disabled(dev_priv, crtc->pipe);
5136
Jesse Barnesb074cec2013-04-25 12:55:02 -07005137 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5138 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005139
5140 /* Border color in case we don't scale up to the full screen. Black by
5141 * default, change to something else for debugging. */
5142 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005143}
5144
Dave Airlied05410f2014-06-05 13:22:59 +10005145static enum intel_display_power_domain port_to_power_domain(enum port port)
5146{
5147 switch (port) {
5148 case PORT_A:
5149 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5150 case PORT_B:
5151 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5152 case PORT_C:
5153 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5154 case PORT_D:
5155 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005156 case PORT_E:
5157 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005158 default:
5159 WARN_ON_ONCE(1);
5160 return POWER_DOMAIN_PORT_OTHER;
5161 }
5162}
5163
Imre Deak77d22dc2014-03-05 16:20:52 +02005164#define for_each_power_domain(domain, mask) \
5165 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5166 if ((1 << (domain)) & (mask))
5167
Imre Deak319be8a2014-03-04 19:22:57 +02005168enum intel_display_power_domain
5169intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005170{
Imre Deak319be8a2014-03-04 19:22:57 +02005171 struct drm_device *dev = intel_encoder->base.dev;
5172 struct intel_digital_port *intel_dig_port;
5173
5174 switch (intel_encoder->type) {
5175 case INTEL_OUTPUT_UNKNOWN:
5176 /* Only DDI platforms should ever use this output type */
5177 WARN_ON_ONCE(!HAS_DDI(dev));
5178 case INTEL_OUTPUT_DISPLAYPORT:
5179 case INTEL_OUTPUT_HDMI:
5180 case INTEL_OUTPUT_EDP:
5181 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005182 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005183 case INTEL_OUTPUT_DP_MST:
5184 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5185 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005186 case INTEL_OUTPUT_ANALOG:
5187 return POWER_DOMAIN_PORT_CRT;
5188 case INTEL_OUTPUT_DSI:
5189 return POWER_DOMAIN_PORT_DSI;
5190 default:
5191 return POWER_DOMAIN_PORT_OTHER;
5192 }
5193}
5194
5195static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5196{
5197 struct drm_device *dev = crtc->dev;
5198 struct intel_encoder *intel_encoder;
5199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5200 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005201 unsigned long mask;
5202 enum transcoder transcoder;
5203
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005204 if (!crtc->state->active)
5205 return 0;
5206
Imre Deak77d22dc2014-03-05 16:20:52 +02005207 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5208
5209 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5210 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005211 if (intel_crtc->config->pch_pfit.enabled ||
5212 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005213 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5214
Imre Deak319be8a2014-03-04 19:22:57 +02005215 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5216 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5217
Imre Deak77d22dc2014-03-05 16:20:52 +02005218 return mask;
5219}
5220
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005221static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5222{
5223 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5225 enum intel_display_power_domain domain;
5226 unsigned long domains, new_domains, old_domains;
5227
5228 old_domains = intel_crtc->enabled_power_domains;
5229 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5230
5231 domains = new_domains & ~old_domains;
5232
5233 for_each_power_domain(domain, domains)
5234 intel_display_power_get(dev_priv, domain);
5235
5236 return old_domains & ~new_domains;
5237}
5238
5239static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5240 unsigned long domains)
5241{
5242 enum intel_display_power_domain domain;
5243
5244 for_each_power_domain(domain, domains)
5245 intel_display_power_put(dev_priv, domain);
5246}
5247
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005248static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005249{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005250 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005251 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005252 unsigned long put_domains[I915_MAX_PIPES] = {};
5253 struct drm_crtc_state *crtc_state;
5254 struct drm_crtc *crtc;
5255 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005256
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005257 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5258 if (needs_modeset(crtc->state))
5259 put_domains[to_intel_crtc(crtc)->pipe] =
5260 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005261 }
5262
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005263 if (dev_priv->display.modeset_commit_cdclk) {
5264 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5265
5266 if (cdclk != dev_priv->cdclk_freq &&
5267 !WARN_ON(!state->allow_modeset))
5268 dev_priv->display.modeset_commit_cdclk(state);
5269 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005270
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005271 for (i = 0; i < I915_MAX_PIPES; i++)
5272 if (put_domains[i])
5273 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005274}
5275
Mika Kaholaadafdc62015-08-18 14:36:59 +03005276static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5277{
5278 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5279
5280 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5281 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5282 return max_cdclk_freq;
5283 else if (IS_CHERRYVIEW(dev_priv))
5284 return max_cdclk_freq*95/100;
5285 else if (INTEL_INFO(dev_priv)->gen < 4)
5286 return 2*max_cdclk_freq*90/100;
5287 else
5288 return max_cdclk_freq*90/100;
5289}
5290
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005291static void intel_update_max_cdclk(struct drm_device *dev)
5292{
5293 struct drm_i915_private *dev_priv = dev->dev_private;
5294
5295 if (IS_SKYLAKE(dev)) {
5296 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5297
5298 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5299 dev_priv->max_cdclk_freq = 675000;
5300 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5301 dev_priv->max_cdclk_freq = 540000;
5302 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5303 dev_priv->max_cdclk_freq = 450000;
5304 else
5305 dev_priv->max_cdclk_freq = 337500;
5306 } else if (IS_BROADWELL(dev)) {
5307 /*
5308 * FIXME with extra cooling we can allow
5309 * 540 MHz for ULX and 675 Mhz for ULT.
5310 * How can we know if extra cooling is
5311 * available? PCI ID, VTB, something else?
5312 */
5313 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5314 dev_priv->max_cdclk_freq = 450000;
5315 else if (IS_BDW_ULX(dev))
5316 dev_priv->max_cdclk_freq = 450000;
5317 else if (IS_BDW_ULT(dev))
5318 dev_priv->max_cdclk_freq = 540000;
5319 else
5320 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005321 } else if (IS_CHERRYVIEW(dev)) {
5322 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005323 } else if (IS_VALLEYVIEW(dev)) {
5324 dev_priv->max_cdclk_freq = 400000;
5325 } else {
5326 /* otherwise assume cdclk is fixed */
5327 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5328 }
5329
Mika Kaholaadafdc62015-08-18 14:36:59 +03005330 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5331
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005332 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5333 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005334
5335 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5336 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005337}
5338
5339static void intel_update_cdclk(struct drm_device *dev)
5340{
5341 struct drm_i915_private *dev_priv = dev->dev_private;
5342
5343 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5344 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5345 dev_priv->cdclk_freq);
5346
5347 /*
5348 * Program the gmbus_freq based on the cdclk frequency.
5349 * BSpec erroneously claims we should aim for 4MHz, but
5350 * in fact 1MHz is the correct frequency.
5351 */
5352 if (IS_VALLEYVIEW(dev)) {
5353 /*
5354 * Program the gmbus_freq based on the cdclk frequency.
5355 * BSpec erroneously claims we should aim for 4MHz, but
5356 * in fact 1MHz is the correct frequency.
5357 */
5358 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5359 }
5360
5361 if (dev_priv->max_cdclk_freq == 0)
5362 intel_update_max_cdclk(dev);
5363}
5364
Damien Lespiau70d0c572015-06-04 18:21:29 +01005365static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305366{
5367 struct drm_i915_private *dev_priv = dev->dev_private;
5368 uint32_t divider;
5369 uint32_t ratio;
5370 uint32_t current_freq;
5371 int ret;
5372
5373 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5374 switch (frequency) {
5375 case 144000:
5376 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5377 ratio = BXT_DE_PLL_RATIO(60);
5378 break;
5379 case 288000:
5380 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5381 ratio = BXT_DE_PLL_RATIO(60);
5382 break;
5383 case 384000:
5384 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5385 ratio = BXT_DE_PLL_RATIO(60);
5386 break;
5387 case 576000:
5388 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5389 ratio = BXT_DE_PLL_RATIO(60);
5390 break;
5391 case 624000:
5392 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5393 ratio = BXT_DE_PLL_RATIO(65);
5394 break;
5395 case 19200:
5396 /*
5397 * Bypass frequency with DE PLL disabled. Init ratio, divider
5398 * to suppress GCC warning.
5399 */
5400 ratio = 0;
5401 divider = 0;
5402 break;
5403 default:
5404 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5405
5406 return;
5407 }
5408
5409 mutex_lock(&dev_priv->rps.hw_lock);
5410 /* Inform power controller of upcoming frequency change */
5411 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5412 0x80000000);
5413 mutex_unlock(&dev_priv->rps.hw_lock);
5414
5415 if (ret) {
5416 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5417 ret, frequency);
5418 return;
5419 }
5420
5421 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5422 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5423 current_freq = current_freq * 500 + 1000;
5424
5425 /*
5426 * DE PLL has to be disabled when
5427 * - setting to 19.2MHz (bypass, PLL isn't used)
5428 * - before setting to 624MHz (PLL needs toggling)
5429 * - before setting to any frequency from 624MHz (PLL needs toggling)
5430 */
5431 if (frequency == 19200 || frequency == 624000 ||
5432 current_freq == 624000) {
5433 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5434 /* Timeout 200us */
5435 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5436 1))
5437 DRM_ERROR("timout waiting for DE PLL unlock\n");
5438 }
5439
5440 if (frequency != 19200) {
5441 uint32_t val;
5442
5443 val = I915_READ(BXT_DE_PLL_CTL);
5444 val &= ~BXT_DE_PLL_RATIO_MASK;
5445 val |= ratio;
5446 I915_WRITE(BXT_DE_PLL_CTL, val);
5447
5448 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5449 /* Timeout 200us */
5450 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5451 DRM_ERROR("timeout waiting for DE PLL lock\n");
5452
5453 val = I915_READ(CDCLK_CTL);
5454 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5455 val |= divider;
5456 /*
5457 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5458 * enable otherwise.
5459 */
5460 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5461 if (frequency >= 500000)
5462 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5463
5464 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5465 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5466 val |= (frequency - 1000) / 500;
5467 I915_WRITE(CDCLK_CTL, val);
5468 }
5469
5470 mutex_lock(&dev_priv->rps.hw_lock);
5471 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5472 DIV_ROUND_UP(frequency, 25000));
5473 mutex_unlock(&dev_priv->rps.hw_lock);
5474
5475 if (ret) {
5476 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5477 ret, frequency);
5478 return;
5479 }
5480
Damien Lespiaua47871b2015-06-04 18:21:34 +01005481 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305482}
5483
5484void broxton_init_cdclk(struct drm_device *dev)
5485{
5486 struct drm_i915_private *dev_priv = dev->dev_private;
5487 uint32_t val;
5488
5489 /*
5490 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5491 * or else the reset will hang because there is no PCH to respond.
5492 * Move the handshake programming to initialization sequence.
5493 * Previously was left up to BIOS.
5494 */
5495 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5496 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5497 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5498
5499 /* Enable PG1 for cdclk */
5500 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5501
5502 /* check if cd clock is enabled */
5503 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5504 DRM_DEBUG_KMS("Display already initialized\n");
5505 return;
5506 }
5507
5508 /*
5509 * FIXME:
5510 * - The initial CDCLK needs to be read from VBT.
5511 * Need to make this change after VBT has changes for BXT.
5512 * - check if setting the max (or any) cdclk freq is really necessary
5513 * here, it belongs to modeset time
5514 */
5515 broxton_set_cdclk(dev, 624000);
5516
5517 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005518 POSTING_READ(DBUF_CTL);
5519
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305520 udelay(10);
5521
5522 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5523 DRM_ERROR("DBuf power enable timeout!\n");
5524}
5525
5526void broxton_uninit_cdclk(struct drm_device *dev)
5527{
5528 struct drm_i915_private *dev_priv = dev->dev_private;
5529
5530 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005531 POSTING_READ(DBUF_CTL);
5532
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305533 udelay(10);
5534
5535 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5536 DRM_ERROR("DBuf power disable timeout!\n");
5537
5538 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5539 broxton_set_cdclk(dev, 19200);
5540
5541 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5542}
5543
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005544static const struct skl_cdclk_entry {
5545 unsigned int freq;
5546 unsigned int vco;
5547} skl_cdclk_frequencies[] = {
5548 { .freq = 308570, .vco = 8640 },
5549 { .freq = 337500, .vco = 8100 },
5550 { .freq = 432000, .vco = 8640 },
5551 { .freq = 450000, .vco = 8100 },
5552 { .freq = 540000, .vco = 8100 },
5553 { .freq = 617140, .vco = 8640 },
5554 { .freq = 675000, .vco = 8100 },
5555};
5556
5557static unsigned int skl_cdclk_decimal(unsigned int freq)
5558{
5559 return (freq - 1000) / 500;
5560}
5561
5562static unsigned int skl_cdclk_get_vco(unsigned int freq)
5563{
5564 unsigned int i;
5565
5566 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5567 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5568
5569 if (e->freq == freq)
5570 return e->vco;
5571 }
5572
5573 return 8100;
5574}
5575
5576static void
5577skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5578{
5579 unsigned int min_freq;
5580 u32 val;
5581
5582 /* select the minimum CDCLK before enabling DPLL 0 */
5583 val = I915_READ(CDCLK_CTL);
5584 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5585 val |= CDCLK_FREQ_337_308;
5586
5587 if (required_vco == 8640)
5588 min_freq = 308570;
5589 else
5590 min_freq = 337500;
5591
5592 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5593
5594 I915_WRITE(CDCLK_CTL, val);
5595 POSTING_READ(CDCLK_CTL);
5596
5597 /*
5598 * We always enable DPLL0 with the lowest link rate possible, but still
5599 * taking into account the VCO required to operate the eDP panel at the
5600 * desired frequency. The usual DP link rates operate with a VCO of
5601 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5602 * The modeset code is responsible for the selection of the exact link
5603 * rate later on, with the constraint of choosing a frequency that
5604 * works with required_vco.
5605 */
5606 val = I915_READ(DPLL_CTRL1);
5607
5608 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5609 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5610 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5611 if (required_vco == 8640)
5612 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5613 SKL_DPLL0);
5614 else
5615 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5616 SKL_DPLL0);
5617
5618 I915_WRITE(DPLL_CTRL1, val);
5619 POSTING_READ(DPLL_CTRL1);
5620
5621 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5622
5623 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5624 DRM_ERROR("DPLL0 not locked\n");
5625}
5626
5627static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5628{
5629 int ret;
5630 u32 val;
5631
5632 /* inform PCU we want to change CDCLK */
5633 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5634 mutex_lock(&dev_priv->rps.hw_lock);
5635 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5636 mutex_unlock(&dev_priv->rps.hw_lock);
5637
5638 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5639}
5640
5641static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5642{
5643 unsigned int i;
5644
5645 for (i = 0; i < 15; i++) {
5646 if (skl_cdclk_pcu_ready(dev_priv))
5647 return true;
5648 udelay(10);
5649 }
5650
5651 return false;
5652}
5653
5654static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5655{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005656 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005657 u32 freq_select, pcu_ack;
5658
5659 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5660
5661 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5662 DRM_ERROR("failed to inform PCU about cdclk change\n");
5663 return;
5664 }
5665
5666 /* set CDCLK_CTL */
5667 switch(freq) {
5668 case 450000:
5669 case 432000:
5670 freq_select = CDCLK_FREQ_450_432;
5671 pcu_ack = 1;
5672 break;
5673 case 540000:
5674 freq_select = CDCLK_FREQ_540;
5675 pcu_ack = 2;
5676 break;
5677 case 308570:
5678 case 337500:
5679 default:
5680 freq_select = CDCLK_FREQ_337_308;
5681 pcu_ack = 0;
5682 break;
5683 case 617140:
5684 case 675000:
5685 freq_select = CDCLK_FREQ_675_617;
5686 pcu_ack = 3;
5687 break;
5688 }
5689
5690 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5691 POSTING_READ(CDCLK_CTL);
5692
5693 /* inform PCU of the change */
5694 mutex_lock(&dev_priv->rps.hw_lock);
5695 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5696 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005697
5698 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005699}
5700
5701void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5702{
5703 /* disable DBUF power */
5704 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5705 POSTING_READ(DBUF_CTL);
5706
5707 udelay(10);
5708
5709 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5710 DRM_ERROR("DBuf power disable timeout\n");
5711
5712 /* disable DPLL0 */
5713 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5714 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5715 DRM_ERROR("Couldn't disable DPLL0\n");
5716
5717 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5718}
5719
5720void skl_init_cdclk(struct drm_i915_private *dev_priv)
5721{
5722 u32 val;
5723 unsigned int required_vco;
5724
5725 /* enable PCH reset handshake */
5726 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5727 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5728
5729 /* enable PG1 and Misc I/O */
5730 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5731
Gary Wang39d9b852015-08-28 16:40:34 +08005732 /* DPLL0 not enabled (happens on early BIOS versions) */
5733 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5734 /* enable DPLL0 */
5735 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5736 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005737 }
5738
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005739 /* set CDCLK to the frequency the BIOS chose */
5740 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5741
5742 /* enable DBUF power */
5743 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5744 POSTING_READ(DBUF_CTL);
5745
5746 udelay(10);
5747
5748 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5749 DRM_ERROR("DBuf power enable timeout\n");
5750}
5751
Ville Syrjälädfcab172014-06-13 13:37:47 +03005752/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005753static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005754{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005755 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005756
Jesse Barnes586f49d2013-11-04 16:06:59 -08005757 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005758 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005759 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5760 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005761 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005762
Ville Syrjälädfcab172014-06-13 13:37:47 +03005763 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005764}
5765
5766/* Adjust CDclk dividers to allow high res or save power if possible */
5767static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5768{
5769 struct drm_i915_private *dev_priv = dev->dev_private;
5770 u32 val, cmd;
5771
Vandana Kannan164dfd22014-11-24 13:37:41 +05305772 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5773 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005774
Ville Syrjälädfcab172014-06-13 13:37:47 +03005775 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005776 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005777 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005778 cmd = 1;
5779 else
5780 cmd = 0;
5781
5782 mutex_lock(&dev_priv->rps.hw_lock);
5783 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5784 val &= ~DSPFREQGUAR_MASK;
5785 val |= (cmd << DSPFREQGUAR_SHIFT);
5786 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5787 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5788 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5789 50)) {
5790 DRM_ERROR("timed out waiting for CDclk change\n");
5791 }
5792 mutex_unlock(&dev_priv->rps.hw_lock);
5793
Ville Syrjälä54433e92015-05-26 20:42:31 +03005794 mutex_lock(&dev_priv->sb_lock);
5795
Ville Syrjälädfcab172014-06-13 13:37:47 +03005796 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005797 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005798
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005799 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005800
Jesse Barnes30a970c2013-11-04 13:48:12 -08005801 /* adjust cdclk divider */
5802 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005803 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005804 val |= divider;
5805 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005806
5807 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5808 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5809 50))
5810 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005811 }
5812
Jesse Barnes30a970c2013-11-04 13:48:12 -08005813 /* adjust self-refresh exit latency value */
5814 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5815 val &= ~0x7f;
5816
5817 /*
5818 * For high bandwidth configs, we set a higher latency in the bunit
5819 * so that the core display fetch happens in time to avoid underruns.
5820 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005821 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005822 val |= 4500 / 250; /* 4.5 usec */
5823 else
5824 val |= 3000 / 250; /* 3.0 usec */
5825 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005826
Ville Syrjäläa5805162015-05-26 20:42:30 +03005827 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005828
Ville Syrjäläb6283052015-06-03 15:45:07 +03005829 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005830}
5831
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005832static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5833{
5834 struct drm_i915_private *dev_priv = dev->dev_private;
5835 u32 val, cmd;
5836
Vandana Kannan164dfd22014-11-24 13:37:41 +05305837 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5838 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005839
5840 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005841 case 333333:
5842 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005843 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005844 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005845 break;
5846 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005847 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005848 return;
5849 }
5850
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005851 /*
5852 * Specs are full of misinformation, but testing on actual
5853 * hardware has shown that we just need to write the desired
5854 * CCK divider into the Punit register.
5855 */
5856 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5857
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005858 mutex_lock(&dev_priv->rps.hw_lock);
5859 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5860 val &= ~DSPFREQGUAR_MASK_CHV;
5861 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5862 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5863 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5864 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5865 50)) {
5866 DRM_ERROR("timed out waiting for CDclk change\n");
5867 }
5868 mutex_unlock(&dev_priv->rps.hw_lock);
5869
Ville Syrjäläb6283052015-06-03 15:45:07 +03005870 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005871}
5872
Jesse Barnes30a970c2013-11-04 13:48:12 -08005873static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5874 int max_pixclk)
5875{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005876 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005877 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005878
Jesse Barnes30a970c2013-11-04 13:48:12 -08005879 /*
5880 * Really only a few cases to deal with, as only 4 CDclks are supported:
5881 * 200MHz
5882 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005883 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005884 * 400MHz (VLV only)
5885 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5886 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005887 *
5888 * We seem to get an unstable or solid color picture at 200MHz.
5889 * Not sure what's wrong. For now use 200MHz only when all pipes
5890 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005891 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005892 if (!IS_CHERRYVIEW(dev_priv) &&
5893 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005894 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005895 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005896 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005897 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005898 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005899 else
5900 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005901}
5902
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305903static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5904 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005905{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305906 /*
5907 * FIXME:
5908 * - remove the guardband, it's not needed on BXT
5909 * - set 19.2MHz bypass frequency if there are no active pipes
5910 */
5911 if (max_pixclk > 576000*9/10)
5912 return 624000;
5913 else if (max_pixclk > 384000*9/10)
5914 return 576000;
5915 else if (max_pixclk > 288000*9/10)
5916 return 384000;
5917 else if (max_pixclk > 144000*9/10)
5918 return 288000;
5919 else
5920 return 144000;
5921}
5922
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005923/* Compute the max pixel clock for new configuration. Uses atomic state if
5924 * that's non-NULL, look at current state otherwise. */
5925static int intel_mode_max_pixclk(struct drm_device *dev,
5926 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005927{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005928 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005929 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005930 int max_pixclk = 0;
5931
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005932 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005933 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005934 if (IS_ERR(crtc_state))
5935 return PTR_ERR(crtc_state);
5936
5937 if (!crtc_state->base.enable)
5938 continue;
5939
5940 max_pixclk = max(max_pixclk,
5941 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005942 }
5943
5944 return max_pixclk;
5945}
5946
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005947static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005948{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005949 struct drm_device *dev = state->dev;
5950 struct drm_i915_private *dev_priv = dev->dev_private;
5951 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005952
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005953 if (max_pixclk < 0)
5954 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005955
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005956 to_intel_atomic_state(state)->cdclk =
5957 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305958
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005959 return 0;
5960}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005961
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005962static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5963{
5964 struct drm_device *dev = state->dev;
5965 struct drm_i915_private *dev_priv = dev->dev_private;
5966 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005967
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005968 if (max_pixclk < 0)
5969 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005970
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005971 to_intel_atomic_state(state)->cdclk =
5972 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005973
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005974 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005975}
5976
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005977static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5978{
5979 unsigned int credits, default_credits;
5980
5981 if (IS_CHERRYVIEW(dev_priv))
5982 default_credits = PFI_CREDIT(12);
5983 else
5984 default_credits = PFI_CREDIT(8);
5985
Vandana Kannan164dfd22014-11-24 13:37:41 +05305986 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005987 /* CHV suggested value is 31 or 63 */
5988 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005989 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005990 else
5991 credits = PFI_CREDIT(15);
5992 } else {
5993 credits = default_credits;
5994 }
5995
5996 /*
5997 * WA - write default credits before re-programming
5998 * FIXME: should we also set the resend bit here?
5999 */
6000 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6001 default_credits);
6002
6003 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6004 credits | PFI_CREDIT_RESEND);
6005
6006 /*
6007 * FIXME is this guaranteed to clear
6008 * immediately or should we poll for it?
6009 */
6010 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6011}
6012
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006013static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006014{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006015 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006016 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006017 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006018
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006019 /*
6020 * FIXME: We can end up here with all power domains off, yet
6021 * with a CDCLK frequency other than the minimum. To account
6022 * for this take the PIPE-A power domain, which covers the HW
6023 * blocks needed for the following programming. This can be
6024 * removed once it's guaranteed that we get here either with
6025 * the minimum CDCLK set, or the required power domains
6026 * enabled.
6027 */
6028 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006029
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006030 if (IS_CHERRYVIEW(dev))
6031 cherryview_set_cdclk(dev, req_cdclk);
6032 else
6033 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006034
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006035 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006036
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006037 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006038}
6039
Jesse Barnes89b667f2013-04-18 14:51:36 -07006040static void valleyview_crtc_enable(struct drm_crtc *crtc)
6041{
6042 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006043 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006044 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6045 struct intel_encoder *encoder;
6046 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006047 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006048
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006049 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006050 return;
6051
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006052 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306053
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006054 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306055 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006056
6057 intel_set_pipe_timings(intel_crtc);
6058
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006059 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6060 struct drm_i915_private *dev_priv = dev->dev_private;
6061
6062 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6063 I915_WRITE(CHV_CANVAS(pipe), 0);
6064 }
6065
Daniel Vetter5b18e572014-04-24 23:55:06 +02006066 i9xx_set_pipeconf(intel_crtc);
6067
Jesse Barnes89b667f2013-04-18 14:51:36 -07006068 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006069
Daniel Vettera72e4c92014-09-30 10:56:47 +02006070 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006071
Jesse Barnes89b667f2013-04-18 14:51:36 -07006072 for_each_encoder_on_crtc(dev, crtc, encoder)
6073 if (encoder->pre_pll_enable)
6074 encoder->pre_pll_enable(encoder);
6075
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006076 if (!is_dsi) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006077 if (IS_CHERRYVIEW(dev)) {
6078 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006079 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006080 } else {
6081 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006082 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006083 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006084 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006085
6086 for_each_encoder_on_crtc(dev, crtc, encoder)
6087 if (encoder->pre_enable)
6088 encoder->pre_enable(encoder);
6089
Jesse Barnes2dd24552013-04-25 12:55:01 -07006090 i9xx_pfit_enable(intel_crtc);
6091
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006092 intel_crtc_load_lut(crtc);
6093
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006094 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006095
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006096 assert_vblank_disabled(crtc);
6097 drm_crtc_vblank_on(crtc);
6098
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006099 for_each_encoder_on_crtc(dev, crtc, encoder)
6100 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006101}
6102
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006103static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6104{
6105 struct drm_device *dev = crtc->base.dev;
6106 struct drm_i915_private *dev_priv = dev->dev_private;
6107
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006108 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6109 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006110}
6111
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006112static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006113{
6114 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006115 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006117 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006118 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006119
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006120 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006121 return;
6122
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006123 i9xx_set_pll_dividers(intel_crtc);
6124
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006125 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306126 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006127
6128 intel_set_pipe_timings(intel_crtc);
6129
Daniel Vetter5b18e572014-04-24 23:55:06 +02006130 i9xx_set_pipeconf(intel_crtc);
6131
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006132 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006133
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006134 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006135 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006136
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006137 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006138 if (encoder->pre_enable)
6139 encoder->pre_enable(encoder);
6140
Daniel Vetterf6736a12013-06-05 13:34:30 +02006141 i9xx_enable_pll(intel_crtc);
6142
Jesse Barnes2dd24552013-04-25 12:55:01 -07006143 i9xx_pfit_enable(intel_crtc);
6144
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006145 intel_crtc_load_lut(crtc);
6146
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006147 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006148 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006149
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006150 assert_vblank_disabled(crtc);
6151 drm_crtc_vblank_on(crtc);
6152
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006153 for_each_encoder_on_crtc(dev, crtc, encoder)
6154 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006155}
6156
Daniel Vetter87476d62013-04-11 16:29:06 +02006157static void i9xx_pfit_disable(struct intel_crtc *crtc)
6158{
6159 struct drm_device *dev = crtc->base.dev;
6160 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006161
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006162 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006163 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006164
6165 assert_pipe_disabled(dev_priv, crtc->pipe);
6166
Daniel Vetter328d8e82013-05-08 10:36:31 +02006167 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6168 I915_READ(PFIT_CONTROL));
6169 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006170}
6171
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006172static void i9xx_crtc_disable(struct drm_crtc *crtc)
6173{
6174 struct drm_device *dev = crtc->dev;
6175 struct drm_i915_private *dev_priv = dev->dev_private;
6176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006177 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006178 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006179
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006180 /*
6181 * On gen2 planes are double buffered but the pipe isn't, so we must
6182 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006183 * We also need to wait on all gmch platforms because of the
6184 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006185 */
Imre Deak564ed192014-06-13 14:54:21 +03006186 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006187
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006188 for_each_encoder_on_crtc(dev, crtc, encoder)
6189 encoder->disable(encoder);
6190
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006191 drm_crtc_vblank_off(crtc);
6192 assert_vblank_disabled(crtc);
6193
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006194 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006195
Daniel Vetter87476d62013-04-11 16:29:06 +02006196 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006197
Jesse Barnes89b667f2013-04-18 14:51:36 -07006198 for_each_encoder_on_crtc(dev, crtc, encoder)
6199 if (encoder->post_disable)
6200 encoder->post_disable(encoder);
6201
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006202 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006203 if (IS_CHERRYVIEW(dev))
6204 chv_disable_pll(dev_priv, pipe);
6205 else if (IS_VALLEYVIEW(dev))
6206 vlv_disable_pll(dev_priv, pipe);
6207 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006208 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006209 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006210
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006211 for_each_encoder_on_crtc(dev, crtc, encoder)
6212 if (encoder->post_pll_disable)
6213 encoder->post_pll_disable(encoder);
6214
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006215 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006216 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Patrik Jakobssone4ca0612015-07-08 15:31:52 +02006217
6218 intel_crtc->active = false;
6219 intel_update_watermarks(crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006220}
6221
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006222static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006223{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006225 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006226 enum intel_display_power_domain domain;
6227 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006228
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006229 if (!intel_crtc->active)
6230 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006231
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006232 if (to_intel_plane_state(crtc->primary->state)->visible) {
6233 intel_crtc_wait_for_pending_flips(crtc);
6234 intel_pre_disable_primary(crtc);
6235 }
6236
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006237 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006238 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006239 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006240
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006241 domains = intel_crtc->enabled_power_domains;
6242 for_each_power_domain(domain, domains)
6243 intel_display_power_put(dev_priv, domain);
6244 intel_crtc->enabled_power_domains = 0;
6245}
6246
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006247/*
6248 * turn all crtc's off, but do not adjust state
6249 * This has to be paired with a call to intel_modeset_setup_hw_state.
6250 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006251int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006252{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006253 struct drm_mode_config *config = &dev->mode_config;
6254 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6255 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006256 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006257 unsigned crtc_mask = 0;
6258 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006259
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006260 if (WARN_ON(!ctx))
6261 return 0;
6262
6263 lockdep_assert_held(&ctx->ww_ctx);
6264 state = drm_atomic_state_alloc(dev);
6265 if (WARN_ON(!state))
6266 return -ENOMEM;
6267
6268 state->acquire_ctx = ctx;
6269 state->allow_modeset = true;
6270
6271 for_each_crtc(dev, crtc) {
6272 struct drm_crtc_state *crtc_state =
6273 drm_atomic_get_crtc_state(state, crtc);
6274
6275 ret = PTR_ERR_OR_ZERO(crtc_state);
6276 if (ret)
6277 goto free;
6278
6279 if (!crtc_state->active)
6280 continue;
6281
6282 crtc_state->active = false;
6283 crtc_mask |= 1 << drm_crtc_index(crtc);
6284 }
6285
6286 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006287 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006288
6289 if (!ret) {
6290 for_each_crtc(dev, crtc)
6291 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6292 crtc->state->active = true;
6293
6294 return ret;
6295 }
6296 }
6297
6298free:
6299 if (ret)
6300 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6301 drm_atomic_state_free(state);
6302 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006303}
6304
Chris Wilsonea5b2132010-08-04 13:50:23 +01006305void intel_encoder_destroy(struct drm_encoder *encoder)
6306{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006307 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006308
Chris Wilsonea5b2132010-08-04 13:50:23 +01006309 drm_encoder_cleanup(encoder);
6310 kfree(intel_encoder);
6311}
6312
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006313/* Cross check the actual hw state with our own modeset state tracking (and it's
6314 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006315static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006316{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006317 struct drm_crtc *crtc = connector->base.state->crtc;
6318
6319 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6320 connector->base.base.id,
6321 connector->base.name);
6322
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006323 if (connector->get_hw_state(connector)) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006324 struct drm_encoder *encoder = &connector->encoder->base;
6325 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006326
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006327 I915_STATE_WARN(!crtc,
6328 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006329
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006330 if (!crtc)
6331 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006332
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006333 I915_STATE_WARN(!crtc->state->active,
6334 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006335
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006336 if (!encoder)
6337 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006338
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006339 I915_STATE_WARN(conn_state->best_encoder != encoder,
6340 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006341
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006342 I915_STATE_WARN(conn_state->crtc != encoder->crtc,
6343 "attached encoder crtc differs from connector crtc\n");
6344 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006345 I915_STATE_WARN(crtc && crtc->state->active,
6346 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006347 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6348 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006349 }
6350}
6351
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006352int intel_connector_init(struct intel_connector *connector)
6353{
6354 struct drm_connector_state *connector_state;
6355
6356 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6357 if (!connector_state)
6358 return -ENOMEM;
6359
6360 connector->base.state = connector_state;
6361 return 0;
6362}
6363
6364struct intel_connector *intel_connector_alloc(void)
6365{
6366 struct intel_connector *connector;
6367
6368 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6369 if (!connector)
6370 return NULL;
6371
6372 if (intel_connector_init(connector) < 0) {
6373 kfree(connector);
6374 return NULL;
6375 }
6376
6377 return connector;
6378}
6379
Daniel Vetterf0947c32012-07-02 13:10:34 +02006380/* Simple connector->get_hw_state implementation for encoders that support only
6381 * one connector and no cloning and hence the encoder state determines the state
6382 * of the connector. */
6383bool intel_connector_get_hw_state(struct intel_connector *connector)
6384{
Daniel Vetter24929352012-07-02 20:28:59 +02006385 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006386 struct intel_encoder *encoder = connector->encoder;
6387
6388 return encoder->get_hw_state(encoder, &pipe);
6389}
6390
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006391static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006392{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006393 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6394 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006395
6396 return 0;
6397}
6398
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006399static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006400 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006401{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006402 struct drm_atomic_state *state = pipe_config->base.state;
6403 struct intel_crtc *other_crtc;
6404 struct intel_crtc_state *other_crtc_state;
6405
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006406 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6407 pipe_name(pipe), pipe_config->fdi_lanes);
6408 if (pipe_config->fdi_lanes > 4) {
6409 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6410 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006411 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006412 }
6413
Paulo Zanonibafb6552013-11-02 21:07:44 -07006414 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006415 if (pipe_config->fdi_lanes > 2) {
6416 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6417 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006418 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006419 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006420 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006421 }
6422 }
6423
6424 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006425 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006426
6427 /* Ivybridge 3 pipe is really complicated */
6428 switch (pipe) {
6429 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006430 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006431 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006432 if (pipe_config->fdi_lanes <= 2)
6433 return 0;
6434
6435 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6436 other_crtc_state =
6437 intel_atomic_get_crtc_state(state, other_crtc);
6438 if (IS_ERR(other_crtc_state))
6439 return PTR_ERR(other_crtc_state);
6440
6441 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006442 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6443 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006444 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006445 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006446 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006447 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006448 if (pipe_config->fdi_lanes > 2) {
6449 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6450 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006451 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006452 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006453
6454 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6455 other_crtc_state =
6456 intel_atomic_get_crtc_state(state, other_crtc);
6457 if (IS_ERR(other_crtc_state))
6458 return PTR_ERR(other_crtc_state);
6459
6460 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006461 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006462 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006463 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006464 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006465 default:
6466 BUG();
6467 }
6468}
6469
Daniel Vettere29c22c2013-02-21 00:00:16 +01006470#define RETRY 1
6471static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006472 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006473{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006474 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006475 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006476 int lane, link_bw, fdi_dotclock, ret;
6477 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006478
Daniel Vettere29c22c2013-02-21 00:00:16 +01006479retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006480 /* FDI is a binary signal running at ~2.7GHz, encoding
6481 * each output octet as 10 bits. The actual frequency
6482 * is stored as a divider into a 100MHz clock, and the
6483 * mode pixel clock is stored in units of 1KHz.
6484 * Hence the bw of each lane in terms of the mode signal
6485 * is:
6486 */
6487 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6488
Damien Lespiau241bfc32013-09-25 16:45:37 +01006489 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006490
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006491 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006492 pipe_config->pipe_bpp);
6493
6494 pipe_config->fdi_lanes = lane;
6495
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006496 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006497 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006498
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006499 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6500 intel_crtc->pipe, pipe_config);
6501 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006502 pipe_config->pipe_bpp -= 2*3;
6503 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6504 pipe_config->pipe_bpp);
6505 needs_recompute = true;
6506 pipe_config->bw_constrained = true;
6507
6508 goto retry;
6509 }
6510
6511 if (needs_recompute)
6512 return RETRY;
6513
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006514 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006515}
6516
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006517static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6518 struct intel_crtc_state *pipe_config)
6519{
6520 if (pipe_config->pipe_bpp > 24)
6521 return false;
6522
6523 /* HSW can handle pixel rate up to cdclk? */
6524 if (IS_HASWELL(dev_priv->dev))
6525 return true;
6526
6527 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006528 * We compare against max which means we must take
6529 * the increased cdclk requirement into account when
6530 * calculating the new cdclk.
6531 *
6532 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006533 */
6534 return ilk_pipe_pixel_rate(pipe_config) <=
6535 dev_priv->max_cdclk_freq * 95 / 100;
6536}
6537
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006538static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006539 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006540{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006541 struct drm_device *dev = crtc->base.dev;
6542 struct drm_i915_private *dev_priv = dev->dev_private;
6543
Jani Nikulad330a952014-01-21 11:24:25 +02006544 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006545 hsw_crtc_supports_ips(crtc) &&
6546 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006547}
6548
Daniel Vettera43f6e02013-06-07 23:10:32 +02006549static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006550 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006551{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006552 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006553 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006554 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006555
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006556 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006557 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006558 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006559
6560 /*
6561 * Enable pixel doubling when the dot clock
6562 * is > 90% of the (display) core speed.
6563 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006564 * GDG double wide on either pipe,
6565 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006566 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006567 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006568 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006569 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006570 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006571 }
6572
Damien Lespiau241bfc32013-09-25 16:45:37 +01006573 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006574 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006575 }
Chris Wilson89749352010-09-12 18:25:19 +01006576
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006577 /*
6578 * Pipe horizontal size must be even in:
6579 * - DVO ganged mode
6580 * - LVDS dual channel mode
6581 * - Double wide pipe
6582 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006583 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006584 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6585 pipe_config->pipe_src_w &= ~1;
6586
Damien Lespiau8693a822013-05-03 18:48:11 +01006587 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6588 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006589 */
6590 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6591 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006592 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006593
Damien Lespiauf5adf942013-06-24 18:29:34 +01006594 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006595 hsw_compute_ips_config(crtc, pipe_config);
6596
Daniel Vetter877d48d2013-04-19 11:24:43 +02006597 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006598 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006599
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006600 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006601}
6602
Ville Syrjälä1652d192015-03-31 14:12:01 +03006603static int skylake_get_display_clock_speed(struct drm_device *dev)
6604{
6605 struct drm_i915_private *dev_priv = to_i915(dev);
6606 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6607 uint32_t cdctl = I915_READ(CDCLK_CTL);
6608 uint32_t linkrate;
6609
Damien Lespiau414355a2015-06-04 18:21:31 +01006610 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006611 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006612
6613 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6614 return 540000;
6615
6616 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006617 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006618
Damien Lespiau71cd8422015-04-30 16:39:17 +01006619 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6620 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006621 /* vco 8640 */
6622 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6623 case CDCLK_FREQ_450_432:
6624 return 432000;
6625 case CDCLK_FREQ_337_308:
6626 return 308570;
6627 case CDCLK_FREQ_675_617:
6628 return 617140;
6629 default:
6630 WARN(1, "Unknown cd freq selection\n");
6631 }
6632 } else {
6633 /* vco 8100 */
6634 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6635 case CDCLK_FREQ_450_432:
6636 return 450000;
6637 case CDCLK_FREQ_337_308:
6638 return 337500;
6639 case CDCLK_FREQ_675_617:
6640 return 675000;
6641 default:
6642 WARN(1, "Unknown cd freq selection\n");
6643 }
6644 }
6645
6646 /* error case, do as if DPLL0 isn't enabled */
6647 return 24000;
6648}
6649
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006650static int broxton_get_display_clock_speed(struct drm_device *dev)
6651{
6652 struct drm_i915_private *dev_priv = to_i915(dev);
6653 uint32_t cdctl = I915_READ(CDCLK_CTL);
6654 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6655 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6656 int cdclk;
6657
6658 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6659 return 19200;
6660
6661 cdclk = 19200 * pll_ratio / 2;
6662
6663 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6664 case BXT_CDCLK_CD2X_DIV_SEL_1:
6665 return cdclk; /* 576MHz or 624MHz */
6666 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6667 return cdclk * 2 / 3; /* 384MHz */
6668 case BXT_CDCLK_CD2X_DIV_SEL_2:
6669 return cdclk / 2; /* 288MHz */
6670 case BXT_CDCLK_CD2X_DIV_SEL_4:
6671 return cdclk / 4; /* 144MHz */
6672 }
6673
6674 /* error case, do as if DE PLL isn't enabled */
6675 return 19200;
6676}
6677
Ville Syrjälä1652d192015-03-31 14:12:01 +03006678static int broadwell_get_display_clock_speed(struct drm_device *dev)
6679{
6680 struct drm_i915_private *dev_priv = dev->dev_private;
6681 uint32_t lcpll = I915_READ(LCPLL_CTL);
6682 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6683
6684 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6685 return 800000;
6686 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6687 return 450000;
6688 else if (freq == LCPLL_CLK_FREQ_450)
6689 return 450000;
6690 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6691 return 540000;
6692 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6693 return 337500;
6694 else
6695 return 675000;
6696}
6697
6698static int haswell_get_display_clock_speed(struct drm_device *dev)
6699{
6700 struct drm_i915_private *dev_priv = dev->dev_private;
6701 uint32_t lcpll = I915_READ(LCPLL_CTL);
6702 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6703
6704 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6705 return 800000;
6706 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6707 return 450000;
6708 else if (freq == LCPLL_CLK_FREQ_450)
6709 return 450000;
6710 else if (IS_HSW_ULT(dev))
6711 return 337500;
6712 else
6713 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006714}
6715
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006716static int valleyview_get_display_clock_speed(struct drm_device *dev)
6717{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006718 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006719 u32 val;
6720 int divider;
6721
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006722 if (dev_priv->hpll_freq == 0)
6723 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6724
Ville Syrjäläa5805162015-05-26 20:42:30 +03006725 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006726 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006727 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006728
6729 divider = val & DISPLAY_FREQUENCY_VALUES;
6730
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006731 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6732 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6733 "cdclk change in progress\n");
6734
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006735 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006736}
6737
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006738static int ilk_get_display_clock_speed(struct drm_device *dev)
6739{
6740 return 450000;
6741}
6742
Jesse Barnese70236a2009-09-21 10:42:27 -07006743static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006744{
Jesse Barnese70236a2009-09-21 10:42:27 -07006745 return 400000;
6746}
Jesse Barnes79e53942008-11-07 14:24:08 -08006747
Jesse Barnese70236a2009-09-21 10:42:27 -07006748static int i915_get_display_clock_speed(struct drm_device *dev)
6749{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006750 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006751}
Jesse Barnes79e53942008-11-07 14:24:08 -08006752
Jesse Barnese70236a2009-09-21 10:42:27 -07006753static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6754{
6755 return 200000;
6756}
Jesse Barnes79e53942008-11-07 14:24:08 -08006757
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006758static int pnv_get_display_clock_speed(struct drm_device *dev)
6759{
6760 u16 gcfgc = 0;
6761
6762 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6763
6764 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6765 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006766 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006767 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006768 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006769 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006770 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006771 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6772 return 200000;
6773 default:
6774 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6775 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006776 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006777 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006778 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006779 }
6780}
6781
Jesse Barnese70236a2009-09-21 10:42:27 -07006782static int i915gm_get_display_clock_speed(struct drm_device *dev)
6783{
6784 u16 gcfgc = 0;
6785
6786 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6787
6788 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006789 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006790 else {
6791 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6792 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006793 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006794 default:
6795 case GC_DISPLAY_CLOCK_190_200_MHZ:
6796 return 190000;
6797 }
6798 }
6799}
Jesse Barnes79e53942008-11-07 14:24:08 -08006800
Jesse Barnese70236a2009-09-21 10:42:27 -07006801static int i865_get_display_clock_speed(struct drm_device *dev)
6802{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006803 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006804}
6805
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006806static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006807{
6808 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006809
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006810 /*
6811 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6812 * encoding is different :(
6813 * FIXME is this the right way to detect 852GM/852GMV?
6814 */
6815 if (dev->pdev->revision == 0x1)
6816 return 133333;
6817
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006818 pci_bus_read_config_word(dev->pdev->bus,
6819 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6820
Jesse Barnese70236a2009-09-21 10:42:27 -07006821 /* Assume that the hardware is in the high speed state. This
6822 * should be the default.
6823 */
6824 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6825 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006826 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006827 case GC_CLOCK_100_200:
6828 return 200000;
6829 case GC_CLOCK_166_250:
6830 return 250000;
6831 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006832 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006833 case GC_CLOCK_133_266:
6834 case GC_CLOCK_133_266_2:
6835 case GC_CLOCK_166_266:
6836 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006837 }
6838
6839 /* Shouldn't happen */
6840 return 0;
6841}
6842
6843static int i830_get_display_clock_speed(struct drm_device *dev)
6844{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006845 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006846}
6847
Ville Syrjälä34edce22015-05-22 11:22:33 +03006848static unsigned int intel_hpll_vco(struct drm_device *dev)
6849{
6850 struct drm_i915_private *dev_priv = dev->dev_private;
6851 static const unsigned int blb_vco[8] = {
6852 [0] = 3200000,
6853 [1] = 4000000,
6854 [2] = 5333333,
6855 [3] = 4800000,
6856 [4] = 6400000,
6857 };
6858 static const unsigned int pnv_vco[8] = {
6859 [0] = 3200000,
6860 [1] = 4000000,
6861 [2] = 5333333,
6862 [3] = 4800000,
6863 [4] = 2666667,
6864 };
6865 static const unsigned int cl_vco[8] = {
6866 [0] = 3200000,
6867 [1] = 4000000,
6868 [2] = 5333333,
6869 [3] = 6400000,
6870 [4] = 3333333,
6871 [5] = 3566667,
6872 [6] = 4266667,
6873 };
6874 static const unsigned int elk_vco[8] = {
6875 [0] = 3200000,
6876 [1] = 4000000,
6877 [2] = 5333333,
6878 [3] = 4800000,
6879 };
6880 static const unsigned int ctg_vco[8] = {
6881 [0] = 3200000,
6882 [1] = 4000000,
6883 [2] = 5333333,
6884 [3] = 6400000,
6885 [4] = 2666667,
6886 [5] = 4266667,
6887 };
6888 const unsigned int *vco_table;
6889 unsigned int vco;
6890 uint8_t tmp = 0;
6891
6892 /* FIXME other chipsets? */
6893 if (IS_GM45(dev))
6894 vco_table = ctg_vco;
6895 else if (IS_G4X(dev))
6896 vco_table = elk_vco;
6897 else if (IS_CRESTLINE(dev))
6898 vco_table = cl_vco;
6899 else if (IS_PINEVIEW(dev))
6900 vco_table = pnv_vco;
6901 else if (IS_G33(dev))
6902 vco_table = blb_vco;
6903 else
6904 return 0;
6905
6906 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6907
6908 vco = vco_table[tmp & 0x7];
6909 if (vco == 0)
6910 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6911 else
6912 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6913
6914 return vco;
6915}
6916
6917static int gm45_get_display_clock_speed(struct drm_device *dev)
6918{
6919 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6920 uint16_t tmp = 0;
6921
6922 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6923
6924 cdclk_sel = (tmp >> 12) & 0x1;
6925
6926 switch (vco) {
6927 case 2666667:
6928 case 4000000:
6929 case 5333333:
6930 return cdclk_sel ? 333333 : 222222;
6931 case 3200000:
6932 return cdclk_sel ? 320000 : 228571;
6933 default:
6934 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6935 return 222222;
6936 }
6937}
6938
6939static int i965gm_get_display_clock_speed(struct drm_device *dev)
6940{
6941 static const uint8_t div_3200[] = { 16, 10, 8 };
6942 static const uint8_t div_4000[] = { 20, 12, 10 };
6943 static const uint8_t div_5333[] = { 24, 16, 14 };
6944 const uint8_t *div_table;
6945 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6946 uint16_t tmp = 0;
6947
6948 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6949
6950 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6951
6952 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6953 goto fail;
6954
6955 switch (vco) {
6956 case 3200000:
6957 div_table = div_3200;
6958 break;
6959 case 4000000:
6960 div_table = div_4000;
6961 break;
6962 case 5333333:
6963 div_table = div_5333;
6964 break;
6965 default:
6966 goto fail;
6967 }
6968
6969 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6970
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006971fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006972 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6973 return 200000;
6974}
6975
6976static int g33_get_display_clock_speed(struct drm_device *dev)
6977{
6978 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6979 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6980 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6981 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6982 const uint8_t *div_table;
6983 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6984 uint16_t tmp = 0;
6985
6986 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6987
6988 cdclk_sel = (tmp >> 4) & 0x7;
6989
6990 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6991 goto fail;
6992
6993 switch (vco) {
6994 case 3200000:
6995 div_table = div_3200;
6996 break;
6997 case 4000000:
6998 div_table = div_4000;
6999 break;
7000 case 4800000:
7001 div_table = div_4800;
7002 break;
7003 case 5333333:
7004 div_table = div_5333;
7005 break;
7006 default:
7007 goto fail;
7008 }
7009
7010 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7011
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007012fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007013 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7014 return 190476;
7015}
7016
Zhenyu Wang2c072452009-06-05 15:38:42 +08007017static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007018intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007019{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007020 while (*num > DATA_LINK_M_N_MASK ||
7021 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007022 *num >>= 1;
7023 *den >>= 1;
7024 }
7025}
7026
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007027static void compute_m_n(unsigned int m, unsigned int n,
7028 uint32_t *ret_m, uint32_t *ret_n)
7029{
7030 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7031 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7032 intel_reduce_m_n_ratio(ret_m, ret_n);
7033}
7034
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007035void
7036intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7037 int pixel_clock, int link_clock,
7038 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007039{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007040 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007041
7042 compute_m_n(bits_per_pixel * pixel_clock,
7043 link_clock * nlanes * 8,
7044 &m_n->gmch_m, &m_n->gmch_n);
7045
7046 compute_m_n(pixel_clock, link_clock,
7047 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007048}
7049
Chris Wilsona7615032011-01-12 17:04:08 +00007050static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7051{
Jani Nikulad330a952014-01-21 11:24:25 +02007052 if (i915.panel_use_ssc >= 0)
7053 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007054 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007055 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007056}
7057
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007058static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7059 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007060{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007061 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007062 struct drm_i915_private *dev_priv = dev->dev_private;
7063 int refclk;
7064
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007065 WARN_ON(!crtc_state->base.state);
7066
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007067 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007068 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007069 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007070 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007071 refclk = dev_priv->vbt.lvds_ssc_freq;
7072 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007073 } else if (!IS_GEN2(dev)) {
7074 refclk = 96000;
7075 } else {
7076 refclk = 48000;
7077 }
7078
7079 return refclk;
7080}
7081
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007082static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007083{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007084 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007085}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007086
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007087static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7088{
7089 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007090}
7091
Daniel Vetterf47709a2013-03-28 10:42:02 +01007092static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007093 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007094 intel_clock_t *reduced_clock)
7095{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007096 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007097 u32 fp, fp2 = 0;
7098
7099 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007100 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007101 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007102 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007103 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007104 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007105 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007106 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007107 }
7108
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007109 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007110
Daniel Vetterf47709a2013-03-28 10:42:02 +01007111 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007112 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007113 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007114 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007115 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007116 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007117 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007118 }
7119}
7120
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007121static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7122 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007123{
7124 u32 reg_val;
7125
7126 /*
7127 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7128 * and set it to a reasonable value instead.
7129 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007130 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007131 reg_val &= 0xffffff00;
7132 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007133 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007134
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007135 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007136 reg_val &= 0x8cffffff;
7137 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007138 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007139
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007140 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007141 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007142 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007143
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007144 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007145 reg_val &= 0x00ffffff;
7146 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007147 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007148}
7149
Daniel Vetterb5518422013-05-03 11:49:48 +02007150static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7151 struct intel_link_m_n *m_n)
7152{
7153 struct drm_device *dev = crtc->base.dev;
7154 struct drm_i915_private *dev_priv = dev->dev_private;
7155 int pipe = crtc->pipe;
7156
Daniel Vettere3b95f12013-05-03 11:49:49 +02007157 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7158 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7159 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7160 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007161}
7162
7163static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007164 struct intel_link_m_n *m_n,
7165 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007166{
7167 struct drm_device *dev = crtc->base.dev;
7168 struct drm_i915_private *dev_priv = dev->dev_private;
7169 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007170 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007171
7172 if (INTEL_INFO(dev)->gen >= 5) {
7173 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7174 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7175 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7176 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007177 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7178 * for gen < 8) and if DRRS is supported (to make sure the
7179 * registers are not unnecessarily accessed).
7180 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307181 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007182 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007183 I915_WRITE(PIPE_DATA_M2(transcoder),
7184 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7185 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7186 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7187 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7188 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007189 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007190 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7191 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7192 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7193 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007194 }
7195}
7196
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307197void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007198{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307199 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7200
7201 if (m_n == M1_N1) {
7202 dp_m_n = &crtc->config->dp_m_n;
7203 dp_m2_n2 = &crtc->config->dp_m2_n2;
7204 } else if (m_n == M2_N2) {
7205
7206 /*
7207 * M2_N2 registers are not supported. Hence m2_n2 divider value
7208 * needs to be programmed into M1_N1.
7209 */
7210 dp_m_n = &crtc->config->dp_m2_n2;
7211 } else {
7212 DRM_ERROR("Unsupported divider value\n");
7213 return;
7214 }
7215
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007216 if (crtc->config->has_pch_encoder)
7217 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007218 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307219 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007220}
7221
Daniel Vetter251ac862015-06-18 10:30:24 +02007222static void vlv_compute_dpll(struct intel_crtc *crtc,
7223 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007224{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007225 u32 dpll, dpll_md;
7226
7227 /*
7228 * Enable DPIO clock input. We should never disable the reference
7229 * clock for pipe B, since VGA hotplug / manual detection depends
7230 * on it.
7231 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007232 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7233 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007234 /* We should never disable this, set it here for state tracking */
7235 if (crtc->pipe == PIPE_B)
7236 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7237 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007238 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007239
Ville Syrjäläd288f652014-10-28 13:20:22 +02007240 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007241 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007242 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007243}
7244
Ville Syrjäläd288f652014-10-28 13:20:22 +02007245static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007246 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007247{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007248 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007249 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007250 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007251 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007252 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007253 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007254
Ville Syrjäläa5805162015-05-26 20:42:30 +03007255 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007256
Ville Syrjäläd288f652014-10-28 13:20:22 +02007257 bestn = pipe_config->dpll.n;
7258 bestm1 = pipe_config->dpll.m1;
7259 bestm2 = pipe_config->dpll.m2;
7260 bestp1 = pipe_config->dpll.p1;
7261 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007262
Jesse Barnes89b667f2013-04-18 14:51:36 -07007263 /* See eDP HDMI DPIO driver vbios notes doc */
7264
7265 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007266 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007267 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007268
7269 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007270 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007271
7272 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007273 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007274 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007275 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007276
7277 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007278 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007279
7280 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007281 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7282 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7283 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007284 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007285
7286 /*
7287 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7288 * but we don't support that).
7289 * Note: don't use the DAC post divider as it seems unstable.
7290 */
7291 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007292 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007293
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007294 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007295 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007296
Jesse Barnes89b667f2013-04-18 14:51:36 -07007297 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007298 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007299 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7300 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007301 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007302 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007303 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007304 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007305 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007306
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007307 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007308 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007309 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007310 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007311 0x0df40000);
7312 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007313 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007314 0x0df70000);
7315 } else { /* HDMI or VGA */
7316 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007317 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007318 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007319 0x0df70000);
7320 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007321 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007322 0x0df40000);
7323 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007324
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007325 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007326 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007327 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7328 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007329 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007330 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007331
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007332 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007333 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007334}
7335
Daniel Vetter251ac862015-06-18 10:30:24 +02007336static void chv_compute_dpll(struct intel_crtc *crtc,
7337 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007338{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007339 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7340 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007341 DPLL_VCO_ENABLE;
7342 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007343 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007344
Ville Syrjäläd288f652014-10-28 13:20:22 +02007345 pipe_config->dpll_hw_state.dpll_md =
7346 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007347}
7348
Ville Syrjäläd288f652014-10-28 13:20:22 +02007349static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007350 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007351{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007352 struct drm_device *dev = crtc->base.dev;
7353 struct drm_i915_private *dev_priv = dev->dev_private;
7354 int pipe = crtc->pipe;
7355 int dpll_reg = DPLL(crtc->pipe);
7356 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307357 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007358 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307359 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307360 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007361
Ville Syrjäläd288f652014-10-28 13:20:22 +02007362 bestn = pipe_config->dpll.n;
7363 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7364 bestm1 = pipe_config->dpll.m1;
7365 bestm2 = pipe_config->dpll.m2 >> 22;
7366 bestp1 = pipe_config->dpll.p1;
7367 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307368 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307369 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307370 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007371
7372 /*
7373 * Enable Refclk and SSC
7374 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007375 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007376 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007377
Ville Syrjäläa5805162015-05-26 20:42:30 +03007378 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007379
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007380 /* p1 and p2 divider */
7381 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7382 5 << DPIO_CHV_S1_DIV_SHIFT |
7383 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7384 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7385 1 << DPIO_CHV_K_DIV_SHIFT);
7386
7387 /* Feedback post-divider - m2 */
7388 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7389
7390 /* Feedback refclk divider - n and m1 */
7391 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7392 DPIO_CHV_M1_DIV_BY_2 |
7393 1 << DPIO_CHV_N_DIV_SHIFT);
7394
7395 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007396 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007397
7398 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307399 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7400 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7401 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7402 if (bestm2_frac)
7403 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7404 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007405
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307406 /* Program digital lock detect threshold */
7407 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7408 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7409 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7410 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7411 if (!bestm2_frac)
7412 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7413 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7414
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007415 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307416 if (vco == 5400000) {
7417 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7418 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7419 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7420 tribuf_calcntr = 0x9;
7421 } else if (vco <= 6200000) {
7422 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7423 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7424 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7425 tribuf_calcntr = 0x9;
7426 } else if (vco <= 6480000) {
7427 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7428 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7429 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7430 tribuf_calcntr = 0x8;
7431 } else {
7432 /* Not supported. Apply the same limits as in the max case */
7433 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7434 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7435 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7436 tribuf_calcntr = 0;
7437 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007438 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7439
Ville Syrjälä968040b2015-03-11 22:52:08 +02007440 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307441 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7442 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7443 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7444
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007445 /* AFC Recal */
7446 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7447 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7448 DPIO_AFC_RECAL);
7449
Ville Syrjäläa5805162015-05-26 20:42:30 +03007450 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007451}
7452
Ville Syrjäläd288f652014-10-28 13:20:22 +02007453/**
7454 * vlv_force_pll_on - forcibly enable just the PLL
7455 * @dev_priv: i915 private structure
7456 * @pipe: pipe PLL to enable
7457 * @dpll: PLL configuration
7458 *
7459 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7460 * in cases where we need the PLL enabled even when @pipe is not going to
7461 * be enabled.
7462 */
7463void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7464 const struct dpll *dpll)
7465{
7466 struct intel_crtc *crtc =
7467 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007468 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007469 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007470 .pixel_multiplier = 1,
7471 .dpll = *dpll,
7472 };
7473
7474 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007475 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007476 chv_prepare_pll(crtc, &pipe_config);
7477 chv_enable_pll(crtc, &pipe_config);
7478 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007479 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007480 vlv_prepare_pll(crtc, &pipe_config);
7481 vlv_enable_pll(crtc, &pipe_config);
7482 }
7483}
7484
7485/**
7486 * vlv_force_pll_off - forcibly disable just the PLL
7487 * @dev_priv: i915 private structure
7488 * @pipe: pipe PLL to disable
7489 *
7490 * Disable the PLL for @pipe. To be used in cases where we need
7491 * the PLL enabled even when @pipe is not going to be enabled.
7492 */
7493void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7494{
7495 if (IS_CHERRYVIEW(dev))
7496 chv_disable_pll(to_i915(dev), pipe);
7497 else
7498 vlv_disable_pll(to_i915(dev), pipe);
7499}
7500
Daniel Vetter251ac862015-06-18 10:30:24 +02007501static void i9xx_compute_dpll(struct intel_crtc *crtc,
7502 struct intel_crtc_state *crtc_state,
7503 intel_clock_t *reduced_clock,
7504 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007505{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007506 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007507 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007508 u32 dpll;
7509 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007510 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007511
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007512 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307513
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007514 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7515 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007516
7517 dpll = DPLL_VGA_MODE_DIS;
7518
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007519 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007520 dpll |= DPLLB_MODE_LVDS;
7521 else
7522 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007523
Daniel Vetteref1b4602013-06-01 17:17:04 +02007524 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007525 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007526 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007527 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007528
7529 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007530 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007531
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007532 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007533 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007534
7535 /* compute bitmask from p1 value */
7536 if (IS_PINEVIEW(dev))
7537 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7538 else {
7539 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7540 if (IS_G4X(dev) && reduced_clock)
7541 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7542 }
7543 switch (clock->p2) {
7544 case 5:
7545 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7546 break;
7547 case 7:
7548 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7549 break;
7550 case 10:
7551 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7552 break;
7553 case 14:
7554 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7555 break;
7556 }
7557 if (INTEL_INFO(dev)->gen >= 4)
7558 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7559
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007560 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007561 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007562 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007563 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7564 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7565 else
7566 dpll |= PLL_REF_INPUT_DREFCLK;
7567
7568 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007569 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007570
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007571 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007572 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007573 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007574 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007575 }
7576}
7577
Daniel Vetter251ac862015-06-18 10:30:24 +02007578static void i8xx_compute_dpll(struct intel_crtc *crtc,
7579 struct intel_crtc_state *crtc_state,
7580 intel_clock_t *reduced_clock,
7581 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007582{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007583 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007584 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007585 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007586 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007587
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007588 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307589
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007590 dpll = DPLL_VGA_MODE_DIS;
7591
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007592 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007593 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7594 } else {
7595 if (clock->p1 == 2)
7596 dpll |= PLL_P1_DIVIDE_BY_TWO;
7597 else
7598 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7599 if (clock->p2 == 4)
7600 dpll |= PLL_P2_DIVIDE_BY_4;
7601 }
7602
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007603 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007604 dpll |= DPLL_DVO_2X_MODE;
7605
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007606 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007607 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7608 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7609 else
7610 dpll |= PLL_REF_INPUT_DREFCLK;
7611
7612 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007613 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007614}
7615
Daniel Vetter8a654f32013-06-01 17:16:22 +02007616static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007617{
7618 struct drm_device *dev = intel_crtc->base.dev;
7619 struct drm_i915_private *dev_priv = dev->dev_private;
7620 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007621 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007622 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007623 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007624 uint32_t crtc_vtotal, crtc_vblank_end;
7625 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007626
7627 /* We need to be careful not to changed the adjusted mode, for otherwise
7628 * the hw state checker will get angry at the mismatch. */
7629 crtc_vtotal = adjusted_mode->crtc_vtotal;
7630 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007631
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007632 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007633 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007634 crtc_vtotal -= 1;
7635 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007636
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007637 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007638 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7639 else
7640 vsyncshift = adjusted_mode->crtc_hsync_start -
7641 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007642 if (vsyncshift < 0)
7643 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007644 }
7645
7646 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007647 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007648
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007649 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007650 (adjusted_mode->crtc_hdisplay - 1) |
7651 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007652 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007653 (adjusted_mode->crtc_hblank_start - 1) |
7654 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007655 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007656 (adjusted_mode->crtc_hsync_start - 1) |
7657 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7658
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007659 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007660 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007661 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007662 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007663 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007664 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007665 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007666 (adjusted_mode->crtc_vsync_start - 1) |
7667 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7668
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007669 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7670 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7671 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7672 * bits. */
7673 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7674 (pipe == PIPE_B || pipe == PIPE_C))
7675 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7676
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007677 /* pipesrc controls the size that is scaled from, which should
7678 * always be the user's requested size.
7679 */
7680 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007681 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7682 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007683}
7684
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007685static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007686 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007687{
7688 struct drm_device *dev = crtc->base.dev;
7689 struct drm_i915_private *dev_priv = dev->dev_private;
7690 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7691 uint32_t tmp;
7692
7693 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007694 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7695 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007696 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007697 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7698 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007699 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007700 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7701 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007702
7703 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007704 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7705 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007706 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007707 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7708 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007709 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007710 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7711 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007712
7713 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007714 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7715 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7716 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007717 }
7718
7719 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007720 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7721 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7722
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007723 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7724 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007725}
7726
Daniel Vetterf6a83282014-02-11 15:28:57 -08007727void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007728 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007729{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007730 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7731 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7732 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7733 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007734
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007735 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7736 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7737 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7738 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007739
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007740 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007741 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007742
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007743 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7744 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007745
7746 mode->hsync = drm_mode_hsync(mode);
7747 mode->vrefresh = drm_mode_vrefresh(mode);
7748 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007749}
7750
Daniel Vetter84b046f2013-02-19 18:48:54 +01007751static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7752{
7753 struct drm_device *dev = intel_crtc->base.dev;
7754 struct drm_i915_private *dev_priv = dev->dev_private;
7755 uint32_t pipeconf;
7756
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007757 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007758
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007759 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7760 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7761 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007762
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007763 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007764 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007765
Daniel Vetterff9ce462013-04-24 14:57:17 +02007766 /* only g4x and later have fancy bpc/dither controls */
7767 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007768 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007769 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007770 pipeconf |= PIPECONF_DITHER_EN |
7771 PIPECONF_DITHER_TYPE_SP;
7772
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007773 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007774 case 18:
7775 pipeconf |= PIPECONF_6BPC;
7776 break;
7777 case 24:
7778 pipeconf |= PIPECONF_8BPC;
7779 break;
7780 case 30:
7781 pipeconf |= PIPECONF_10BPC;
7782 break;
7783 default:
7784 /* Case prevented by intel_choose_pipe_bpp_dither. */
7785 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007786 }
7787 }
7788
7789 if (HAS_PIPE_CXSR(dev)) {
7790 if (intel_crtc->lowfreq_avail) {
7791 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7792 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7793 } else {
7794 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007795 }
7796 }
7797
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007798 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007799 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007800 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007801 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7802 else
7803 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7804 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007805 pipeconf |= PIPECONF_PROGRESSIVE;
7806
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007807 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007808 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007809
Daniel Vetter84b046f2013-02-19 18:48:54 +01007810 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7811 POSTING_READ(PIPECONF(intel_crtc->pipe));
7812}
7813
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007814static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7815 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007816{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007817 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007818 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007819 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007820 intel_clock_t clock;
7821 bool ok;
7822 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007823 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007824 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007825 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007826 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007827 struct drm_connector_state *connector_state;
7828 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007829
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007830 memset(&crtc_state->dpll_hw_state, 0,
7831 sizeof(crtc_state->dpll_hw_state));
7832
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007833 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007834 if (connector_state->crtc != &crtc->base)
7835 continue;
7836
7837 encoder = to_intel_encoder(connector_state->best_encoder);
7838
Chris Wilson5eddb702010-09-11 13:48:45 +01007839 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007840 case INTEL_OUTPUT_DSI:
7841 is_dsi = true;
7842 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007843 default:
7844 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007845 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007846
Eric Anholtc751ce42010-03-25 11:48:48 -07007847 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007848 }
7849
Jani Nikulaf2335332013-09-13 11:03:09 +03007850 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007851 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007852
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007853 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007854 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007855
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007856 /*
7857 * Returns a set of divisors for the desired target clock with
7858 * the given refclk, or FALSE. The returned values represent
7859 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7860 * 2) / p1 / p2.
7861 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007862 limit = intel_limit(crtc_state, refclk);
7863 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007864 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007865 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007866 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007867 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7868 return -EINVAL;
7869 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007870
Jani Nikulaf2335332013-09-13 11:03:09 +03007871 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007872 crtc_state->dpll.n = clock.n;
7873 crtc_state->dpll.m1 = clock.m1;
7874 crtc_state->dpll.m2 = clock.m2;
7875 crtc_state->dpll.p1 = clock.p1;
7876 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007877 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007878
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007879 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007880 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007881 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007882 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007883 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007884 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007885 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007886 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007887 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007888 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007889 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007890
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007891 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007892}
7893
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007894static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007895 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007896{
7897 struct drm_device *dev = crtc->base.dev;
7898 struct drm_i915_private *dev_priv = dev->dev_private;
7899 uint32_t tmp;
7900
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007901 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7902 return;
7903
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007904 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007905 if (!(tmp & PFIT_ENABLE))
7906 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007907
Daniel Vetter06922822013-07-11 13:35:40 +02007908 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007909 if (INTEL_INFO(dev)->gen < 4) {
7910 if (crtc->pipe != PIPE_B)
7911 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007912 } else {
7913 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7914 return;
7915 }
7916
Daniel Vetter06922822013-07-11 13:35:40 +02007917 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007918 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7919 if (INTEL_INFO(dev)->gen < 5)
7920 pipe_config->gmch_pfit.lvds_border_bits =
7921 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7922}
7923
Jesse Barnesacbec812013-09-20 11:29:32 -07007924static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007925 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007926{
7927 struct drm_device *dev = crtc->base.dev;
7928 struct drm_i915_private *dev_priv = dev->dev_private;
7929 int pipe = pipe_config->cpu_transcoder;
7930 intel_clock_t clock;
7931 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007932 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007933
Shobhit Kumarf573de52014-07-30 20:32:37 +05307934 /* In case of MIPI DPLL will not even be used */
7935 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7936 return;
7937
Ville Syrjäläa5805162015-05-26 20:42:30 +03007938 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007939 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007940 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007941
7942 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7943 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7944 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7945 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7946 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7947
Imre Deakdccbea32015-06-22 23:35:51 +03007948 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007949}
7950
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007951static void
7952i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7953 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007954{
7955 struct drm_device *dev = crtc->base.dev;
7956 struct drm_i915_private *dev_priv = dev->dev_private;
7957 u32 val, base, offset;
7958 int pipe = crtc->pipe, plane = crtc->plane;
7959 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007960 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007961 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007962 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007963
Damien Lespiau42a7b082015-02-05 19:35:13 +00007964 val = I915_READ(DSPCNTR(plane));
7965 if (!(val & DISPLAY_PLANE_ENABLE))
7966 return;
7967
Damien Lespiaud9806c92015-01-21 14:07:19 +00007968 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007969 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007970 DRM_DEBUG_KMS("failed to alloc fb\n");
7971 return;
7972 }
7973
Damien Lespiau1b842c82015-01-21 13:50:54 +00007974 fb = &intel_fb->base;
7975
Daniel Vetter18c52472015-02-10 17:16:09 +00007976 if (INTEL_INFO(dev)->gen >= 4) {
7977 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007978 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007979 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7980 }
7981 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007982
7983 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007984 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007985 fb->pixel_format = fourcc;
7986 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007987
7988 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007989 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007990 offset = I915_READ(DSPTILEOFF(plane));
7991 else
7992 offset = I915_READ(DSPLINOFF(plane));
7993 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7994 } else {
7995 base = I915_READ(DSPADDR(plane));
7996 }
7997 plane_config->base = base;
7998
7999 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008000 fb->width = ((val >> 16) & 0xfff) + 1;
8001 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008002
8003 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008004 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008005
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008006 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008007 fb->pixel_format,
8008 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008009
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008010 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008011
Damien Lespiau2844a922015-01-20 12:51:48 +00008012 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8013 pipe_name(pipe), plane, fb->width, fb->height,
8014 fb->bits_per_pixel, base, fb->pitches[0],
8015 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008016
Damien Lespiau2d140302015-02-05 17:22:18 +00008017 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008018}
8019
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008020static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008021 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008022{
8023 struct drm_device *dev = crtc->base.dev;
8024 struct drm_i915_private *dev_priv = dev->dev_private;
8025 int pipe = pipe_config->cpu_transcoder;
8026 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8027 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008028 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008029 int refclk = 100000;
8030
Ville Syrjäläa5805162015-05-26 20:42:30 +03008031 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008032 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8033 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8034 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8035 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008036 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008037 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008038
8039 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008040 clock.m2 = (pll_dw0 & 0xff) << 22;
8041 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8042 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008043 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8044 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8045 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8046
Imre Deakdccbea32015-06-22 23:35:51 +03008047 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008048}
8049
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008050static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008051 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008052{
8053 struct drm_device *dev = crtc->base.dev;
8054 struct drm_i915_private *dev_priv = dev->dev_private;
8055 uint32_t tmp;
8056
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008057 if (!intel_display_power_is_enabled(dev_priv,
8058 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008059 return false;
8060
Daniel Vettere143a212013-07-04 12:01:15 +02008061 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008062 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008063
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008064 tmp = I915_READ(PIPECONF(crtc->pipe));
8065 if (!(tmp & PIPECONF_ENABLE))
8066 return false;
8067
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008068 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8069 switch (tmp & PIPECONF_BPC_MASK) {
8070 case PIPECONF_6BPC:
8071 pipe_config->pipe_bpp = 18;
8072 break;
8073 case PIPECONF_8BPC:
8074 pipe_config->pipe_bpp = 24;
8075 break;
8076 case PIPECONF_10BPC:
8077 pipe_config->pipe_bpp = 30;
8078 break;
8079 default:
8080 break;
8081 }
8082 }
8083
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008084 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8085 pipe_config->limited_color_range = true;
8086
Ville Syrjälä282740f2013-09-04 18:30:03 +03008087 if (INTEL_INFO(dev)->gen < 4)
8088 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8089
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008090 intel_get_pipe_timings(crtc, pipe_config);
8091
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008092 i9xx_get_pfit_config(crtc, pipe_config);
8093
Daniel Vetter6c49f242013-06-06 12:45:25 +02008094 if (INTEL_INFO(dev)->gen >= 4) {
8095 tmp = I915_READ(DPLL_MD(crtc->pipe));
8096 pipe_config->pixel_multiplier =
8097 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8098 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008099 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008100 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8101 tmp = I915_READ(DPLL(crtc->pipe));
8102 pipe_config->pixel_multiplier =
8103 ((tmp & SDVO_MULTIPLIER_MASK)
8104 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8105 } else {
8106 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8107 * port and will be fixed up in the encoder->get_config
8108 * function. */
8109 pipe_config->pixel_multiplier = 1;
8110 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008111 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8112 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008113 /*
8114 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8115 * on 830. Filter it out here so that we don't
8116 * report errors due to that.
8117 */
8118 if (IS_I830(dev))
8119 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8120
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008121 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8122 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008123 } else {
8124 /* Mask out read-only status bits. */
8125 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8126 DPLL_PORTC_READY_MASK |
8127 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008128 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008129
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008130 if (IS_CHERRYVIEW(dev))
8131 chv_crtc_clock_get(crtc, pipe_config);
8132 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008133 vlv_crtc_clock_get(crtc, pipe_config);
8134 else
8135 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008136
Ville Syrjälä0f646142015-08-26 19:39:18 +03008137 /*
8138 * Normally the dotclock is filled in by the encoder .get_config()
8139 * but in case the pipe is enabled w/o any ports we need a sane
8140 * default.
8141 */
8142 pipe_config->base.adjusted_mode.crtc_clock =
8143 pipe_config->port_clock / pipe_config->pixel_multiplier;
8144
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008145 return true;
8146}
8147
Paulo Zanonidde86e22012-12-01 12:04:25 -02008148static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008149{
8150 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008151 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008152 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008153 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008154 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008155 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008156 bool has_ck505 = false;
8157 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008158
8159 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008160 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008161 switch (encoder->type) {
8162 case INTEL_OUTPUT_LVDS:
8163 has_panel = true;
8164 has_lvds = true;
8165 break;
8166 case INTEL_OUTPUT_EDP:
8167 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008168 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008169 has_cpu_edp = true;
8170 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008171 default:
8172 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008173 }
8174 }
8175
Keith Packard99eb6a02011-09-26 14:29:12 -07008176 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008177 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008178 can_ssc = has_ck505;
8179 } else {
8180 has_ck505 = false;
8181 can_ssc = true;
8182 }
8183
Imre Deak2de69052013-05-08 13:14:04 +03008184 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8185 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008186
8187 /* Ironlake: try to setup display ref clock before DPLL
8188 * enabling. This is only under driver's control after
8189 * PCH B stepping, previous chipset stepping should be
8190 * ignoring this setting.
8191 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008192 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008193
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008194 /* As we must carefully and slowly disable/enable each source in turn,
8195 * compute the final state we want first and check if we need to
8196 * make any changes at all.
8197 */
8198 final = val;
8199 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008200 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008201 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008202 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008203 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8204
8205 final &= ~DREF_SSC_SOURCE_MASK;
8206 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8207 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008208
Keith Packard199e5d72011-09-22 12:01:57 -07008209 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008210 final |= DREF_SSC_SOURCE_ENABLE;
8211
8212 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8213 final |= DREF_SSC1_ENABLE;
8214
8215 if (has_cpu_edp) {
8216 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8217 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8218 else
8219 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8220 } else
8221 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8222 } else {
8223 final |= DREF_SSC_SOURCE_DISABLE;
8224 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8225 }
8226
8227 if (final == val)
8228 return;
8229
8230 /* Always enable nonspread source */
8231 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8232
8233 if (has_ck505)
8234 val |= DREF_NONSPREAD_CK505_ENABLE;
8235 else
8236 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8237
8238 if (has_panel) {
8239 val &= ~DREF_SSC_SOURCE_MASK;
8240 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008241
Keith Packard199e5d72011-09-22 12:01:57 -07008242 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008243 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008244 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008245 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008246 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008247 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008248
8249 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008250 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008251 POSTING_READ(PCH_DREF_CONTROL);
8252 udelay(200);
8253
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008254 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008255
8256 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008257 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008258 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008259 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008260 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008261 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008262 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008263 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008264 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008265
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008266 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008267 POSTING_READ(PCH_DREF_CONTROL);
8268 udelay(200);
8269 } else {
8270 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8271
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008272 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008273
8274 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008275 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008276
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008277 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008278 POSTING_READ(PCH_DREF_CONTROL);
8279 udelay(200);
8280
8281 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008282 val &= ~DREF_SSC_SOURCE_MASK;
8283 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008284
8285 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008286 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008287
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008288 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008289 POSTING_READ(PCH_DREF_CONTROL);
8290 udelay(200);
8291 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008292
8293 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008294}
8295
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008296static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008297{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008298 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008299
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008300 tmp = I915_READ(SOUTH_CHICKEN2);
8301 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8302 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008303
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008304 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8305 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8306 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008307
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008308 tmp = I915_READ(SOUTH_CHICKEN2);
8309 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8310 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008311
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008312 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8313 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8314 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008315}
8316
8317/* WaMPhyProgramming:hsw */
8318static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8319{
8320 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008321
8322 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8323 tmp &= ~(0xFF << 24);
8324 tmp |= (0x12 << 24);
8325 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8326
Paulo Zanonidde86e22012-12-01 12:04:25 -02008327 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8328 tmp |= (1 << 11);
8329 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8330
8331 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8332 tmp |= (1 << 11);
8333 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8334
Paulo Zanonidde86e22012-12-01 12:04:25 -02008335 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8336 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8337 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8338
8339 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8340 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8341 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8342
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008343 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8344 tmp &= ~(7 << 13);
8345 tmp |= (5 << 13);
8346 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008347
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008348 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8349 tmp &= ~(7 << 13);
8350 tmp |= (5 << 13);
8351 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008352
8353 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8354 tmp &= ~0xFF;
8355 tmp |= 0x1C;
8356 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8357
8358 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8359 tmp &= ~0xFF;
8360 tmp |= 0x1C;
8361 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8362
8363 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8364 tmp &= ~(0xFF << 16);
8365 tmp |= (0x1C << 16);
8366 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8367
8368 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8369 tmp &= ~(0xFF << 16);
8370 tmp |= (0x1C << 16);
8371 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8372
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008373 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8374 tmp |= (1 << 27);
8375 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008376
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008377 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8378 tmp |= (1 << 27);
8379 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008380
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008381 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8382 tmp &= ~(0xF << 28);
8383 tmp |= (4 << 28);
8384 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008385
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008386 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8387 tmp &= ~(0xF << 28);
8388 tmp |= (4 << 28);
8389 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008390}
8391
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008392/* Implements 3 different sequences from BSpec chapter "Display iCLK
8393 * Programming" based on the parameters passed:
8394 * - Sequence to enable CLKOUT_DP
8395 * - Sequence to enable CLKOUT_DP without spread
8396 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8397 */
8398static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8399 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008400{
8401 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008402 uint32_t reg, tmp;
8403
8404 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8405 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008406 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008407 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008408
Ville Syrjäläa5805162015-05-26 20:42:30 +03008409 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008410
8411 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8412 tmp &= ~SBI_SSCCTL_DISABLE;
8413 tmp |= SBI_SSCCTL_PATHALT;
8414 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8415
8416 udelay(24);
8417
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008418 if (with_spread) {
8419 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8420 tmp &= ~SBI_SSCCTL_PATHALT;
8421 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008422
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008423 if (with_fdi) {
8424 lpt_reset_fdi_mphy(dev_priv);
8425 lpt_program_fdi_mphy(dev_priv);
8426 }
8427 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008428
Ville Syrjäläc2699522015-08-27 23:55:59 +03008429 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008430 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8431 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8432 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008433
Ville Syrjäläa5805162015-05-26 20:42:30 +03008434 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008435}
8436
Paulo Zanoni47701c32013-07-23 11:19:25 -03008437/* Sequence to disable CLKOUT_DP */
8438static void lpt_disable_clkout_dp(struct drm_device *dev)
8439{
8440 struct drm_i915_private *dev_priv = dev->dev_private;
8441 uint32_t reg, tmp;
8442
Ville Syrjäläa5805162015-05-26 20:42:30 +03008443 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008444
Ville Syrjäläc2699522015-08-27 23:55:59 +03008445 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008446 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8447 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8448 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8449
8450 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8451 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8452 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8453 tmp |= SBI_SSCCTL_PATHALT;
8454 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8455 udelay(32);
8456 }
8457 tmp |= SBI_SSCCTL_DISABLE;
8458 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8459 }
8460
Ville Syrjäläa5805162015-05-26 20:42:30 +03008461 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008462}
8463
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008464static void lpt_init_pch_refclk(struct drm_device *dev)
8465{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008466 struct intel_encoder *encoder;
8467 bool has_vga = false;
8468
Damien Lespiaub2784e12014-08-05 11:29:37 +01008469 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008470 switch (encoder->type) {
8471 case INTEL_OUTPUT_ANALOG:
8472 has_vga = true;
8473 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008474 default:
8475 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008476 }
8477 }
8478
Paulo Zanoni47701c32013-07-23 11:19:25 -03008479 if (has_vga)
8480 lpt_enable_clkout_dp(dev, true, true);
8481 else
8482 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008483}
8484
Paulo Zanonidde86e22012-12-01 12:04:25 -02008485/*
8486 * Initialize reference clocks when the driver loads
8487 */
8488void intel_init_pch_refclk(struct drm_device *dev)
8489{
8490 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8491 ironlake_init_pch_refclk(dev);
8492 else if (HAS_PCH_LPT(dev))
8493 lpt_init_pch_refclk(dev);
8494}
8495
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008496static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008497{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008498 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008499 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008500 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008501 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008502 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008503 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008504 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008505 bool is_lvds = false;
8506
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008507 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008508 if (connector_state->crtc != crtc_state->base.crtc)
8509 continue;
8510
8511 encoder = to_intel_encoder(connector_state->best_encoder);
8512
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008513 switch (encoder->type) {
8514 case INTEL_OUTPUT_LVDS:
8515 is_lvds = true;
8516 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008517 default:
8518 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008519 }
8520 num_connectors++;
8521 }
8522
8523 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008524 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008525 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008526 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008527 }
8528
8529 return 120000;
8530}
8531
Daniel Vetter6ff93602013-04-19 11:24:36 +02008532static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008533{
8534 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8535 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8536 int pipe = intel_crtc->pipe;
8537 uint32_t val;
8538
Daniel Vetter78114072013-06-13 00:54:57 +02008539 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008540
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008541 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008542 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008543 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008544 break;
8545 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008546 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008547 break;
8548 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008549 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008550 break;
8551 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008552 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008553 break;
8554 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008555 /* Case prevented by intel_choose_pipe_bpp_dither. */
8556 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008557 }
8558
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008559 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008560 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8561
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008562 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008563 val |= PIPECONF_INTERLACED_ILK;
8564 else
8565 val |= PIPECONF_PROGRESSIVE;
8566
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008567 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008568 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008569
Paulo Zanonic8203562012-09-12 10:06:29 -03008570 I915_WRITE(PIPECONF(pipe), val);
8571 POSTING_READ(PIPECONF(pipe));
8572}
8573
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008574/*
8575 * Set up the pipe CSC unit.
8576 *
8577 * Currently only full range RGB to limited range RGB conversion
8578 * is supported, but eventually this should handle various
8579 * RGB<->YCbCr scenarios as well.
8580 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008581static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008582{
8583 struct drm_device *dev = crtc->dev;
8584 struct drm_i915_private *dev_priv = dev->dev_private;
8585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8586 int pipe = intel_crtc->pipe;
8587 uint16_t coeff = 0x7800; /* 1.0 */
8588
8589 /*
8590 * TODO: Check what kind of values actually come out of the pipe
8591 * with these coeff/postoff values and adjust to get the best
8592 * accuracy. Perhaps we even need to take the bpc value into
8593 * consideration.
8594 */
8595
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008596 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008597 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8598
8599 /*
8600 * GY/GU and RY/RU should be the other way around according
8601 * to BSpec, but reality doesn't agree. Just set them up in
8602 * a way that results in the correct picture.
8603 */
8604 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8605 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8606
8607 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8608 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8609
8610 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8611 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8612
8613 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8614 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8615 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8616
8617 if (INTEL_INFO(dev)->gen > 6) {
8618 uint16_t postoff = 0;
8619
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008620 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008621 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008622
8623 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8624 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8625 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8626
8627 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8628 } else {
8629 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8630
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008631 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008632 mode |= CSC_BLACK_SCREEN_OFFSET;
8633
8634 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8635 }
8636}
8637
Daniel Vetter6ff93602013-04-19 11:24:36 +02008638static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008639{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008640 struct drm_device *dev = crtc->dev;
8641 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008643 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008644 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008645 uint32_t val;
8646
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008647 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008648
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008649 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008650 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8651
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008652 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008653 val |= PIPECONF_INTERLACED_ILK;
8654 else
8655 val |= PIPECONF_PROGRESSIVE;
8656
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008657 I915_WRITE(PIPECONF(cpu_transcoder), val);
8658 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008659
8660 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8661 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008662
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308663 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008664 val = 0;
8665
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008666 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008667 case 18:
8668 val |= PIPEMISC_DITHER_6_BPC;
8669 break;
8670 case 24:
8671 val |= PIPEMISC_DITHER_8_BPC;
8672 break;
8673 case 30:
8674 val |= PIPEMISC_DITHER_10_BPC;
8675 break;
8676 case 36:
8677 val |= PIPEMISC_DITHER_12_BPC;
8678 break;
8679 default:
8680 /* Case prevented by pipe_config_set_bpp. */
8681 BUG();
8682 }
8683
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008684 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008685 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8686
8687 I915_WRITE(PIPEMISC(pipe), val);
8688 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008689}
8690
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008691static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008692 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008693 intel_clock_t *clock,
8694 bool *has_reduced_clock,
8695 intel_clock_t *reduced_clock)
8696{
8697 struct drm_device *dev = crtc->dev;
8698 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008699 int refclk;
8700 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008701 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008702
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008703 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008704
8705 /*
8706 * Returns a set of divisors for the desired target clock with the given
8707 * refclk, or FALSE. The returned values represent the clock equation:
8708 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8709 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008710 limit = intel_limit(crtc_state, refclk);
8711 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008712 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008713 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008714 if (!ret)
8715 return false;
8716
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008717 return true;
8718}
8719
Paulo Zanonid4b19312012-11-29 11:29:32 -02008720int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8721{
8722 /*
8723 * Account for spread spectrum to avoid
8724 * oversubscribing the link. Max center spread
8725 * is 2.5%; use 5% for safety's sake.
8726 */
8727 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008728 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008729}
8730
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008731static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008732{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008733 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008734}
8735
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008736static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008737 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008738 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008739 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008740{
8741 struct drm_crtc *crtc = &intel_crtc->base;
8742 struct drm_device *dev = crtc->dev;
8743 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008744 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008745 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008746 struct drm_connector_state *connector_state;
8747 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008748 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008749 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008750 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008751
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008752 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008753 if (connector_state->crtc != crtc_state->base.crtc)
8754 continue;
8755
8756 encoder = to_intel_encoder(connector_state->best_encoder);
8757
8758 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008759 case INTEL_OUTPUT_LVDS:
8760 is_lvds = true;
8761 break;
8762 case INTEL_OUTPUT_SDVO:
8763 case INTEL_OUTPUT_HDMI:
8764 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008765 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008766 default:
8767 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008768 }
8769
8770 num_connectors++;
8771 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008772
Chris Wilsonc1858122010-12-03 21:35:48 +00008773 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008774 factor = 21;
8775 if (is_lvds) {
8776 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008777 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008778 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008779 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008780 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008781 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008782
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008783 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008784 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008785
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008786 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8787 *fp2 |= FP_CB_TUNE;
8788
Chris Wilson5eddb702010-09-11 13:48:45 +01008789 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008790
Eric Anholta07d6782011-03-30 13:01:08 -07008791 if (is_lvds)
8792 dpll |= DPLLB_MODE_LVDS;
8793 else
8794 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008795
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008796 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008797 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008798
8799 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008800 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008801 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008802 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008803
Eric Anholta07d6782011-03-30 13:01:08 -07008804 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008805 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008806 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008807 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008808
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008809 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008810 case 5:
8811 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8812 break;
8813 case 7:
8814 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8815 break;
8816 case 10:
8817 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8818 break;
8819 case 14:
8820 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8821 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008822 }
8823
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008824 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008825 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008826 else
8827 dpll |= PLL_REF_INPUT_DREFCLK;
8828
Daniel Vetter959e16d2013-06-05 13:34:21 +02008829 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008830}
8831
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008832static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8833 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008834{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008835 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008836 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008837 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008838 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008839 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008840 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008841
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008842 memset(&crtc_state->dpll_hw_state, 0,
8843 sizeof(crtc_state->dpll_hw_state));
8844
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008845 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008846
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008847 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8848 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8849
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008850 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008851 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008852 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008853 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8854 return -EINVAL;
8855 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008856 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008857 if (!crtc_state->clock_set) {
8858 crtc_state->dpll.n = clock.n;
8859 crtc_state->dpll.m1 = clock.m1;
8860 crtc_state->dpll.m2 = clock.m2;
8861 crtc_state->dpll.p1 = clock.p1;
8862 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008863 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008864
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008865 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008866 if (crtc_state->has_pch_encoder) {
8867 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008868 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008869 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008870
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008871 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008872 &fp, &reduced_clock,
8873 has_reduced_clock ? &fp2 : NULL);
8874
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008875 crtc_state->dpll_hw_state.dpll = dpll;
8876 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008877 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008878 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008879 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008880 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008881
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008882 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008883 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008884 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008885 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008886 return -EINVAL;
8887 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008888 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008889
Rodrigo Viviab585de2015-03-24 12:40:09 -07008890 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008891 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008892 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008893 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008894
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008895 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008896}
8897
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008898static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8899 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008900{
8901 struct drm_device *dev = crtc->base.dev;
8902 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008903 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008904
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008905 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8906 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8907 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8908 & ~TU_SIZE_MASK;
8909 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8910 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8911 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8912}
8913
8914static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8915 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008916 struct intel_link_m_n *m_n,
8917 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008918{
8919 struct drm_device *dev = crtc->base.dev;
8920 struct drm_i915_private *dev_priv = dev->dev_private;
8921 enum pipe pipe = crtc->pipe;
8922
8923 if (INTEL_INFO(dev)->gen >= 5) {
8924 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8925 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8926 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8927 & ~TU_SIZE_MASK;
8928 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8929 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8930 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008931 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8932 * gen < 8) and if DRRS is supported (to make sure the
8933 * registers are not unnecessarily read).
8934 */
8935 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008936 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008937 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8938 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8939 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8940 & ~TU_SIZE_MASK;
8941 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8942 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8943 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8944 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008945 } else {
8946 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8947 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8948 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8949 & ~TU_SIZE_MASK;
8950 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8951 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8952 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8953 }
8954}
8955
8956void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008957 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008958{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008959 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008960 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8961 else
8962 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008963 &pipe_config->dp_m_n,
8964 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008965}
8966
Daniel Vetter72419202013-04-04 13:28:53 +02008967static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008968 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008969{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008970 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008971 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008972}
8973
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008974static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008975 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008976{
8977 struct drm_device *dev = crtc->base.dev;
8978 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008979 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8980 uint32_t ps_ctrl = 0;
8981 int id = -1;
8982 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008983
Chandra Kondurua1b22782015-04-07 15:28:45 -07008984 /* find scaler attached to this pipe */
8985 for (i = 0; i < crtc->num_scalers; i++) {
8986 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8987 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8988 id = i;
8989 pipe_config->pch_pfit.enabled = true;
8990 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8991 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8992 break;
8993 }
8994 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008995
Chandra Kondurua1b22782015-04-07 15:28:45 -07008996 scaler_state->scaler_id = id;
8997 if (id >= 0) {
8998 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8999 } else {
9000 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009001 }
9002}
9003
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009004static void
9005skylake_get_initial_plane_config(struct intel_crtc *crtc,
9006 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009007{
9008 struct drm_device *dev = crtc->base.dev;
9009 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009010 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009011 int pipe = crtc->pipe;
9012 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009013 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009014 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009015 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009016
Damien Lespiaud9806c92015-01-21 14:07:19 +00009017 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009018 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009019 DRM_DEBUG_KMS("failed to alloc fb\n");
9020 return;
9021 }
9022
Damien Lespiau1b842c82015-01-21 13:50:54 +00009023 fb = &intel_fb->base;
9024
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009025 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009026 if (!(val & PLANE_CTL_ENABLE))
9027 goto error;
9028
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009029 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9030 fourcc = skl_format_to_fourcc(pixel_format,
9031 val & PLANE_CTL_ORDER_RGBX,
9032 val & PLANE_CTL_ALPHA_MASK);
9033 fb->pixel_format = fourcc;
9034 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9035
Damien Lespiau40f46282015-02-27 11:15:21 +00009036 tiling = val & PLANE_CTL_TILED_MASK;
9037 switch (tiling) {
9038 case PLANE_CTL_TILED_LINEAR:
9039 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9040 break;
9041 case PLANE_CTL_TILED_X:
9042 plane_config->tiling = I915_TILING_X;
9043 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9044 break;
9045 case PLANE_CTL_TILED_Y:
9046 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9047 break;
9048 case PLANE_CTL_TILED_YF:
9049 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9050 break;
9051 default:
9052 MISSING_CASE(tiling);
9053 goto error;
9054 }
9055
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009056 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9057 plane_config->base = base;
9058
9059 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9060
9061 val = I915_READ(PLANE_SIZE(pipe, 0));
9062 fb->height = ((val >> 16) & 0xfff) + 1;
9063 fb->width = ((val >> 0) & 0x1fff) + 1;
9064
9065 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009066 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9067 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009068 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9069
9070 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009071 fb->pixel_format,
9072 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009073
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009074 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009075
9076 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9077 pipe_name(pipe), fb->width, fb->height,
9078 fb->bits_per_pixel, base, fb->pitches[0],
9079 plane_config->size);
9080
Damien Lespiau2d140302015-02-05 17:22:18 +00009081 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009082 return;
9083
9084error:
9085 kfree(fb);
9086}
9087
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009088static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009089 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009090{
9091 struct drm_device *dev = crtc->base.dev;
9092 struct drm_i915_private *dev_priv = dev->dev_private;
9093 uint32_t tmp;
9094
9095 tmp = I915_READ(PF_CTL(crtc->pipe));
9096
9097 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009098 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009099 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9100 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009101
9102 /* We currently do not free assignements of panel fitters on
9103 * ivb/hsw (since we don't use the higher upscaling modes which
9104 * differentiates them) so just WARN about this case for now. */
9105 if (IS_GEN7(dev)) {
9106 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9107 PF_PIPE_SEL_IVB(crtc->pipe));
9108 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009109 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009110}
9111
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009112static void
9113ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9114 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009115{
9116 struct drm_device *dev = crtc->base.dev;
9117 struct drm_i915_private *dev_priv = dev->dev_private;
9118 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009119 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009120 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009121 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009122 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009123 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009124
Damien Lespiau42a7b082015-02-05 19:35:13 +00009125 val = I915_READ(DSPCNTR(pipe));
9126 if (!(val & DISPLAY_PLANE_ENABLE))
9127 return;
9128
Damien Lespiaud9806c92015-01-21 14:07:19 +00009129 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009130 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009131 DRM_DEBUG_KMS("failed to alloc fb\n");
9132 return;
9133 }
9134
Damien Lespiau1b842c82015-01-21 13:50:54 +00009135 fb = &intel_fb->base;
9136
Daniel Vetter18c52472015-02-10 17:16:09 +00009137 if (INTEL_INFO(dev)->gen >= 4) {
9138 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009139 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009140 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9141 }
9142 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009143
9144 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009145 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009146 fb->pixel_format = fourcc;
9147 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009148
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009149 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009150 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009151 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009152 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009153 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009154 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009155 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009156 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009157 }
9158 plane_config->base = base;
9159
9160 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009161 fb->width = ((val >> 16) & 0xfff) + 1;
9162 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009163
9164 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009165 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009166
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009167 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009168 fb->pixel_format,
9169 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009170
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009171 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009172
Damien Lespiau2844a922015-01-20 12:51:48 +00009173 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9174 pipe_name(pipe), fb->width, fb->height,
9175 fb->bits_per_pixel, base, fb->pitches[0],
9176 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009177
Damien Lespiau2d140302015-02-05 17:22:18 +00009178 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009179}
9180
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009181static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009182 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009183{
9184 struct drm_device *dev = crtc->base.dev;
9185 struct drm_i915_private *dev_priv = dev->dev_private;
9186 uint32_t tmp;
9187
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009188 if (!intel_display_power_is_enabled(dev_priv,
9189 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009190 return false;
9191
Daniel Vettere143a212013-07-04 12:01:15 +02009192 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009193 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009194
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009195 tmp = I915_READ(PIPECONF(crtc->pipe));
9196 if (!(tmp & PIPECONF_ENABLE))
9197 return false;
9198
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009199 switch (tmp & PIPECONF_BPC_MASK) {
9200 case PIPECONF_6BPC:
9201 pipe_config->pipe_bpp = 18;
9202 break;
9203 case PIPECONF_8BPC:
9204 pipe_config->pipe_bpp = 24;
9205 break;
9206 case PIPECONF_10BPC:
9207 pipe_config->pipe_bpp = 30;
9208 break;
9209 case PIPECONF_12BPC:
9210 pipe_config->pipe_bpp = 36;
9211 break;
9212 default:
9213 break;
9214 }
9215
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009216 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9217 pipe_config->limited_color_range = true;
9218
Daniel Vetterab9412b2013-05-03 11:49:46 +02009219 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009220 struct intel_shared_dpll *pll;
9221
Daniel Vetter88adfff2013-03-28 10:42:01 +01009222 pipe_config->has_pch_encoder = true;
9223
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009224 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9225 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9226 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009227
9228 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009229
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009230 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009231 pipe_config->shared_dpll =
9232 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009233 } else {
9234 tmp = I915_READ(PCH_DPLL_SEL);
9235 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9236 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9237 else
9238 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9239 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009240
9241 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9242
9243 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9244 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009245
9246 tmp = pipe_config->dpll_hw_state.dpll;
9247 pipe_config->pixel_multiplier =
9248 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9249 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009250
9251 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009252 } else {
9253 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009254 }
9255
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009256 intel_get_pipe_timings(crtc, pipe_config);
9257
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009258 ironlake_get_pfit_config(crtc, pipe_config);
9259
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009260 return true;
9261}
9262
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009263static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9264{
9265 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009266 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009267
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009268 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009269 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009270 pipe_name(crtc->pipe));
9271
Rob Clarke2c719b2014-12-15 13:56:32 -05009272 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9273 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9274 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9275 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9276 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9277 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009278 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009279 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009280 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009281 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009282 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009283 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009284 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009285 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009286 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009287
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009288 /*
9289 * In theory we can still leave IRQs enabled, as long as only the HPD
9290 * interrupts remain enabled. We used to check for that, but since it's
9291 * gen-specific and since we only disable LCPLL after we fully disable
9292 * the interrupts, the check below should be enough.
9293 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009294 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009295}
9296
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009297static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9298{
9299 struct drm_device *dev = dev_priv->dev;
9300
9301 if (IS_HASWELL(dev))
9302 return I915_READ(D_COMP_HSW);
9303 else
9304 return I915_READ(D_COMP_BDW);
9305}
9306
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009307static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9308{
9309 struct drm_device *dev = dev_priv->dev;
9310
9311 if (IS_HASWELL(dev)) {
9312 mutex_lock(&dev_priv->rps.hw_lock);
9313 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9314 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009315 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009316 mutex_unlock(&dev_priv->rps.hw_lock);
9317 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009318 I915_WRITE(D_COMP_BDW, val);
9319 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009320 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009321}
9322
9323/*
9324 * This function implements pieces of two sequences from BSpec:
9325 * - Sequence for display software to disable LCPLL
9326 * - Sequence for display software to allow package C8+
9327 * The steps implemented here are just the steps that actually touch the LCPLL
9328 * register. Callers should take care of disabling all the display engine
9329 * functions, doing the mode unset, fixing interrupts, etc.
9330 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009331static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9332 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009333{
9334 uint32_t val;
9335
9336 assert_can_disable_lcpll(dev_priv);
9337
9338 val = I915_READ(LCPLL_CTL);
9339
9340 if (switch_to_fclk) {
9341 val |= LCPLL_CD_SOURCE_FCLK;
9342 I915_WRITE(LCPLL_CTL, val);
9343
9344 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9345 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9346 DRM_ERROR("Switching to FCLK failed\n");
9347
9348 val = I915_READ(LCPLL_CTL);
9349 }
9350
9351 val |= LCPLL_PLL_DISABLE;
9352 I915_WRITE(LCPLL_CTL, val);
9353 POSTING_READ(LCPLL_CTL);
9354
9355 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9356 DRM_ERROR("LCPLL still locked\n");
9357
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009358 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009359 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009360 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009361 ndelay(100);
9362
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009363 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9364 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009365 DRM_ERROR("D_COMP RCOMP still in progress\n");
9366
9367 if (allow_power_down) {
9368 val = I915_READ(LCPLL_CTL);
9369 val |= LCPLL_POWER_DOWN_ALLOW;
9370 I915_WRITE(LCPLL_CTL, val);
9371 POSTING_READ(LCPLL_CTL);
9372 }
9373}
9374
9375/*
9376 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9377 * source.
9378 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009379static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009380{
9381 uint32_t val;
9382
9383 val = I915_READ(LCPLL_CTL);
9384
9385 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9386 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9387 return;
9388
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009389 /*
9390 * Make sure we're not on PC8 state before disabling PC8, otherwise
9391 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009392 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009393 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009394
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009395 if (val & LCPLL_POWER_DOWN_ALLOW) {
9396 val &= ~LCPLL_POWER_DOWN_ALLOW;
9397 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009398 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009399 }
9400
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009401 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009402 val |= D_COMP_COMP_FORCE;
9403 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009404 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009405
9406 val = I915_READ(LCPLL_CTL);
9407 val &= ~LCPLL_PLL_DISABLE;
9408 I915_WRITE(LCPLL_CTL, val);
9409
9410 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9411 DRM_ERROR("LCPLL not locked yet\n");
9412
9413 if (val & LCPLL_CD_SOURCE_FCLK) {
9414 val = I915_READ(LCPLL_CTL);
9415 val &= ~LCPLL_CD_SOURCE_FCLK;
9416 I915_WRITE(LCPLL_CTL, val);
9417
9418 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9419 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9420 DRM_ERROR("Switching back to LCPLL failed\n");
9421 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009422
Mika Kuoppala59bad942015-01-16 11:34:40 +02009423 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009424 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009425}
9426
Paulo Zanoni765dab672014-03-07 20:08:18 -03009427/*
9428 * Package states C8 and deeper are really deep PC states that can only be
9429 * reached when all the devices on the system allow it, so even if the graphics
9430 * device allows PC8+, it doesn't mean the system will actually get to these
9431 * states. Our driver only allows PC8+ when going into runtime PM.
9432 *
9433 * The requirements for PC8+ are that all the outputs are disabled, the power
9434 * well is disabled and most interrupts are disabled, and these are also
9435 * requirements for runtime PM. When these conditions are met, we manually do
9436 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9437 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9438 * hang the machine.
9439 *
9440 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9441 * the state of some registers, so when we come back from PC8+ we need to
9442 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9443 * need to take care of the registers kept by RC6. Notice that this happens even
9444 * if we don't put the device in PCI D3 state (which is what currently happens
9445 * because of the runtime PM support).
9446 *
9447 * For more, read "Display Sequences for Package C8" on the hardware
9448 * documentation.
9449 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009450void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009451{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009452 struct drm_device *dev = dev_priv->dev;
9453 uint32_t val;
9454
Paulo Zanonic67a4702013-08-19 13:18:09 -03009455 DRM_DEBUG_KMS("Enabling package C8+\n");
9456
Ville Syrjäläc2699522015-08-27 23:55:59 +03009457 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009458 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9459 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9460 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9461 }
9462
9463 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009464 hsw_disable_lcpll(dev_priv, true, true);
9465}
9466
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009467void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009468{
9469 struct drm_device *dev = dev_priv->dev;
9470 uint32_t val;
9471
Paulo Zanonic67a4702013-08-19 13:18:09 -03009472 DRM_DEBUG_KMS("Disabling package C8+\n");
9473
9474 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009475 lpt_init_pch_refclk(dev);
9476
Ville Syrjäläc2699522015-08-27 23:55:59 +03009477 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009478 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9479 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9480 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9481 }
9482
9483 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009484}
9485
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009486static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309487{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009488 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009489 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309490
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009491 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309492}
9493
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009494/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009495static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009496{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009497 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009498 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009499 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009500
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009501 for_each_intel_crtc(state->dev, intel_crtc) {
9502 int pixel_rate;
9503
9504 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9505 if (IS_ERR(crtc_state))
9506 return PTR_ERR(crtc_state);
9507
9508 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009509 continue;
9510
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009511 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009512
9513 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009514 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009515 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9516
9517 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9518 }
9519
9520 return max_pixel_rate;
9521}
9522
9523static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9524{
9525 struct drm_i915_private *dev_priv = dev->dev_private;
9526 uint32_t val, data;
9527 int ret;
9528
9529 if (WARN((I915_READ(LCPLL_CTL) &
9530 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9531 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9532 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9533 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9534 "trying to change cdclk frequency with cdclk not enabled\n"))
9535 return;
9536
9537 mutex_lock(&dev_priv->rps.hw_lock);
9538 ret = sandybridge_pcode_write(dev_priv,
9539 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9540 mutex_unlock(&dev_priv->rps.hw_lock);
9541 if (ret) {
9542 DRM_ERROR("failed to inform pcode about cdclk change\n");
9543 return;
9544 }
9545
9546 val = I915_READ(LCPLL_CTL);
9547 val |= LCPLL_CD_SOURCE_FCLK;
9548 I915_WRITE(LCPLL_CTL, val);
9549
9550 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9551 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9552 DRM_ERROR("Switching to FCLK failed\n");
9553
9554 val = I915_READ(LCPLL_CTL);
9555 val &= ~LCPLL_CLK_FREQ_MASK;
9556
9557 switch (cdclk) {
9558 case 450000:
9559 val |= LCPLL_CLK_FREQ_450;
9560 data = 0;
9561 break;
9562 case 540000:
9563 val |= LCPLL_CLK_FREQ_54O_BDW;
9564 data = 1;
9565 break;
9566 case 337500:
9567 val |= LCPLL_CLK_FREQ_337_5_BDW;
9568 data = 2;
9569 break;
9570 case 675000:
9571 val |= LCPLL_CLK_FREQ_675_BDW;
9572 data = 3;
9573 break;
9574 default:
9575 WARN(1, "invalid cdclk frequency\n");
9576 return;
9577 }
9578
9579 I915_WRITE(LCPLL_CTL, val);
9580
9581 val = I915_READ(LCPLL_CTL);
9582 val &= ~LCPLL_CD_SOURCE_FCLK;
9583 I915_WRITE(LCPLL_CTL, val);
9584
9585 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9586 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9587 DRM_ERROR("Switching back to LCPLL failed\n");
9588
9589 mutex_lock(&dev_priv->rps.hw_lock);
9590 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9591 mutex_unlock(&dev_priv->rps.hw_lock);
9592
9593 intel_update_cdclk(dev);
9594
9595 WARN(cdclk != dev_priv->cdclk_freq,
9596 "cdclk requested %d kHz but got %d kHz\n",
9597 cdclk, dev_priv->cdclk_freq);
9598}
9599
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009600static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009601{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009602 struct drm_i915_private *dev_priv = to_i915(state->dev);
9603 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009604 int cdclk;
9605
9606 /*
9607 * FIXME should also account for plane ratio
9608 * once 64bpp pixel formats are supported.
9609 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009610 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009611 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009612 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009613 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009614 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009615 cdclk = 450000;
9616 else
9617 cdclk = 337500;
9618
9619 /*
9620 * FIXME move the cdclk caclulation to
9621 * compute_config() so we can fail gracegully.
9622 */
9623 if (cdclk > dev_priv->max_cdclk_freq) {
9624 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9625 cdclk, dev_priv->max_cdclk_freq);
9626 cdclk = dev_priv->max_cdclk_freq;
9627 }
9628
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009629 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009630
9631 return 0;
9632}
9633
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009634static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009635{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009636 struct drm_device *dev = old_state->dev;
9637 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009638
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009639 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009640}
9641
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009642static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9643 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009644{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009645 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009646 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009647
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009648 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009649
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009650 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009651}
9652
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309653static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9654 enum port port,
9655 struct intel_crtc_state *pipe_config)
9656{
9657 switch (port) {
9658 case PORT_A:
9659 pipe_config->ddi_pll_sel = SKL_DPLL0;
9660 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9661 break;
9662 case PORT_B:
9663 pipe_config->ddi_pll_sel = SKL_DPLL1;
9664 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9665 break;
9666 case PORT_C:
9667 pipe_config->ddi_pll_sel = SKL_DPLL2;
9668 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9669 break;
9670 default:
9671 DRM_ERROR("Incorrect port type\n");
9672 }
9673}
9674
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009675static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9676 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009677 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009678{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009679 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009680
9681 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9682 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9683
9684 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009685 case SKL_DPLL0:
9686 /*
9687 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9688 * of the shared DPLL framework and thus needs to be read out
9689 * separately
9690 */
9691 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9692 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9693 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009694 case SKL_DPLL1:
9695 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9696 break;
9697 case SKL_DPLL2:
9698 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9699 break;
9700 case SKL_DPLL3:
9701 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9702 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009703 }
9704}
9705
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009706static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9707 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009708 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009709{
9710 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9711
9712 switch (pipe_config->ddi_pll_sel) {
9713 case PORT_CLK_SEL_WRPLL1:
9714 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9715 break;
9716 case PORT_CLK_SEL_WRPLL2:
9717 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9718 break;
9719 }
9720}
9721
Daniel Vetter26804af2014-06-25 22:01:55 +03009722static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009723 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009724{
9725 struct drm_device *dev = crtc->base.dev;
9726 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009727 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009728 enum port port;
9729 uint32_t tmp;
9730
9731 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9732
9733 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9734
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009735 if (IS_SKYLAKE(dev))
9736 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309737 else if (IS_BROXTON(dev))
9738 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009739 else
9740 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009741
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009742 if (pipe_config->shared_dpll >= 0) {
9743 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9744
9745 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9746 &pipe_config->dpll_hw_state));
9747 }
9748
Daniel Vetter26804af2014-06-25 22:01:55 +03009749 /*
9750 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9751 * DDI E. So just check whether this pipe is wired to DDI E and whether
9752 * the PCH transcoder is on.
9753 */
Damien Lespiauca370452013-12-03 13:56:24 +00009754 if (INTEL_INFO(dev)->gen < 9 &&
9755 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009756 pipe_config->has_pch_encoder = true;
9757
9758 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9759 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9760 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9761
9762 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9763 }
9764}
9765
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009766static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009767 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009768{
9769 struct drm_device *dev = crtc->base.dev;
9770 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009771 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009772 uint32_t tmp;
9773
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009774 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009775 POWER_DOMAIN_PIPE(crtc->pipe)))
9776 return false;
9777
Daniel Vettere143a212013-07-04 12:01:15 +02009778 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009779 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9780
Daniel Vettereccb1402013-05-22 00:50:22 +02009781 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9782 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9783 enum pipe trans_edp_pipe;
9784 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9785 default:
9786 WARN(1, "unknown pipe linked to edp transcoder\n");
9787 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9788 case TRANS_DDI_EDP_INPUT_A_ON:
9789 trans_edp_pipe = PIPE_A;
9790 break;
9791 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9792 trans_edp_pipe = PIPE_B;
9793 break;
9794 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9795 trans_edp_pipe = PIPE_C;
9796 break;
9797 }
9798
9799 if (trans_edp_pipe == crtc->pipe)
9800 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9801 }
9802
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009803 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009804 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009805 return false;
9806
Daniel Vettereccb1402013-05-22 00:50:22 +02009807 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009808 if (!(tmp & PIPECONF_ENABLE))
9809 return false;
9810
Daniel Vetter26804af2014-06-25 22:01:55 +03009811 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009812
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009813 intel_get_pipe_timings(crtc, pipe_config);
9814
Chandra Kondurua1b22782015-04-07 15:28:45 -07009815 if (INTEL_INFO(dev)->gen >= 9) {
9816 skl_init_scalers(dev, crtc, pipe_config);
9817 }
9818
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009819 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009820
9821 if (INTEL_INFO(dev)->gen >= 9) {
9822 pipe_config->scaler_state.scaler_id = -1;
9823 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9824 }
9825
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009826 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009827 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009828 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009829 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009830 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009831 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009832
Jesse Barnese59150d2014-01-07 13:30:45 -08009833 if (IS_HASWELL(dev))
9834 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9835 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009836
Clint Taylorebb69c92014-09-30 10:30:22 -07009837 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9838 pipe_config->pixel_multiplier =
9839 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9840 } else {
9841 pipe_config->pixel_multiplier = 1;
9842 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009843
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009844 return true;
9845}
9846
Chris Wilson560b85b2010-08-07 11:01:38 +01009847static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9848{
9849 struct drm_device *dev = crtc->dev;
9850 struct drm_i915_private *dev_priv = dev->dev_private;
9851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009852 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009853
Ville Syrjälädc41c152014-08-13 11:57:05 +03009854 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009855 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9856 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009857 unsigned int stride = roundup_pow_of_two(width) * 4;
9858
9859 switch (stride) {
9860 default:
9861 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9862 width, stride);
9863 stride = 256;
9864 /* fallthrough */
9865 case 256:
9866 case 512:
9867 case 1024:
9868 case 2048:
9869 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009870 }
9871
Ville Syrjälädc41c152014-08-13 11:57:05 +03009872 cntl |= CURSOR_ENABLE |
9873 CURSOR_GAMMA_ENABLE |
9874 CURSOR_FORMAT_ARGB |
9875 CURSOR_STRIDE(stride);
9876
9877 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009878 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009879
Ville Syrjälädc41c152014-08-13 11:57:05 +03009880 if (intel_crtc->cursor_cntl != 0 &&
9881 (intel_crtc->cursor_base != base ||
9882 intel_crtc->cursor_size != size ||
9883 intel_crtc->cursor_cntl != cntl)) {
9884 /* On these chipsets we can only modify the base/size/stride
9885 * whilst the cursor is disabled.
9886 */
9887 I915_WRITE(_CURACNTR, 0);
9888 POSTING_READ(_CURACNTR);
9889 intel_crtc->cursor_cntl = 0;
9890 }
9891
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009892 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009893 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009894 intel_crtc->cursor_base = base;
9895 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009896
9897 if (intel_crtc->cursor_size != size) {
9898 I915_WRITE(CURSIZE, size);
9899 intel_crtc->cursor_size = size;
9900 }
9901
Chris Wilson4b0e3332014-05-30 16:35:26 +03009902 if (intel_crtc->cursor_cntl != cntl) {
9903 I915_WRITE(_CURACNTR, cntl);
9904 POSTING_READ(_CURACNTR);
9905 intel_crtc->cursor_cntl = cntl;
9906 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009907}
9908
9909static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9910{
9911 struct drm_device *dev = crtc->dev;
9912 struct drm_i915_private *dev_priv = dev->dev_private;
9913 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9914 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009915 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009916
Chris Wilson4b0e3332014-05-30 16:35:26 +03009917 cntl = 0;
9918 if (base) {
9919 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009920 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309921 case 64:
9922 cntl |= CURSOR_MODE_64_ARGB_AX;
9923 break;
9924 case 128:
9925 cntl |= CURSOR_MODE_128_ARGB_AX;
9926 break;
9927 case 256:
9928 cntl |= CURSOR_MODE_256_ARGB_AX;
9929 break;
9930 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009931 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309932 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009933 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009934 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009935
9936 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9937 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009938 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009939
Matt Roper8e7d6882015-01-21 16:35:41 -08009940 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009941 cntl |= CURSOR_ROTATE_180;
9942
Chris Wilson4b0e3332014-05-30 16:35:26 +03009943 if (intel_crtc->cursor_cntl != cntl) {
9944 I915_WRITE(CURCNTR(pipe), cntl);
9945 POSTING_READ(CURCNTR(pipe));
9946 intel_crtc->cursor_cntl = cntl;
9947 }
9948
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009949 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009950 I915_WRITE(CURBASE(pipe), base);
9951 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009952
9953 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009954}
9955
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009956/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009957static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9958 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009959{
9960 struct drm_device *dev = crtc->dev;
9961 struct drm_i915_private *dev_priv = dev->dev_private;
9962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9963 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009964 struct drm_plane_state *cursor_state = crtc->cursor->state;
9965 int x = cursor_state->crtc_x;
9966 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009967 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009968
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009969 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009970 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009971
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009972 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009973 base = 0;
9974
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009975 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009976 base = 0;
9977
9978 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009979 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009980 base = 0;
9981
9982 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9983 x = -x;
9984 }
9985 pos |= x << CURSOR_X_SHIFT;
9986
9987 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009988 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009989 base = 0;
9990
9991 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9992 y = -y;
9993 }
9994 pos |= y << CURSOR_Y_SHIFT;
9995
Chris Wilson4b0e3332014-05-30 16:35:26 +03009996 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009997 return;
9998
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009999 I915_WRITE(CURPOS(pipe), pos);
10000
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010001 /* ILK+ do this automagically */
10002 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010003 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010004 base += (cursor_state->crtc_h *
10005 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010006 }
10007
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010008 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010009 i845_update_cursor(crtc, base);
10010 else
10011 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010012}
10013
Ville Syrjälädc41c152014-08-13 11:57:05 +030010014static bool cursor_size_ok(struct drm_device *dev,
10015 uint32_t width, uint32_t height)
10016{
10017 if (width == 0 || height == 0)
10018 return false;
10019
10020 /*
10021 * 845g/865g are special in that they are only limited by
10022 * the width of their cursors, the height is arbitrary up to
10023 * the precision of the register. Everything else requires
10024 * square cursors, limited to a few power-of-two sizes.
10025 */
10026 if (IS_845G(dev) || IS_I865G(dev)) {
10027 if ((width & 63) != 0)
10028 return false;
10029
10030 if (width > (IS_845G(dev) ? 64 : 512))
10031 return false;
10032
10033 if (height > 1023)
10034 return false;
10035 } else {
10036 switch (width | height) {
10037 case 256:
10038 case 128:
10039 if (IS_GEN2(dev))
10040 return false;
10041 case 64:
10042 break;
10043 default:
10044 return false;
10045 }
10046 }
10047
10048 return true;
10049}
10050
Jesse Barnes79e53942008-11-07 14:24:08 -080010051static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010052 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010053{
James Simmons72034252010-08-03 01:33:19 +010010054 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010056
James Simmons72034252010-08-03 01:33:19 +010010057 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010058 intel_crtc->lut_r[i] = red[i] >> 8;
10059 intel_crtc->lut_g[i] = green[i] >> 8;
10060 intel_crtc->lut_b[i] = blue[i] >> 8;
10061 }
10062
10063 intel_crtc_load_lut(crtc);
10064}
10065
Jesse Barnes79e53942008-11-07 14:24:08 -080010066/* VESA 640x480x72Hz mode to set on the pipe */
10067static struct drm_display_mode load_detect_mode = {
10068 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10069 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10070};
10071
Daniel Vettera8bb6812014-02-10 18:00:39 +010010072struct drm_framebuffer *
10073__intel_framebuffer_create(struct drm_device *dev,
10074 struct drm_mode_fb_cmd2 *mode_cmd,
10075 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010076{
10077 struct intel_framebuffer *intel_fb;
10078 int ret;
10079
10080 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10081 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010082 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010083 return ERR_PTR(-ENOMEM);
10084 }
10085
10086 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010087 if (ret)
10088 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010089
10090 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010091err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010092 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010093 kfree(intel_fb);
10094
10095 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010096}
10097
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010098static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010099intel_framebuffer_create(struct drm_device *dev,
10100 struct drm_mode_fb_cmd2 *mode_cmd,
10101 struct drm_i915_gem_object *obj)
10102{
10103 struct drm_framebuffer *fb;
10104 int ret;
10105
10106 ret = i915_mutex_lock_interruptible(dev);
10107 if (ret)
10108 return ERR_PTR(ret);
10109 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10110 mutex_unlock(&dev->struct_mutex);
10111
10112 return fb;
10113}
10114
Chris Wilsond2dff872011-04-19 08:36:26 +010010115static u32
10116intel_framebuffer_pitch_for_width(int width, int bpp)
10117{
10118 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10119 return ALIGN(pitch, 64);
10120}
10121
10122static u32
10123intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10124{
10125 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010126 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010127}
10128
10129static struct drm_framebuffer *
10130intel_framebuffer_create_for_mode(struct drm_device *dev,
10131 struct drm_display_mode *mode,
10132 int depth, int bpp)
10133{
10134 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010135 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010136
10137 obj = i915_gem_alloc_object(dev,
10138 intel_framebuffer_size_for_mode(mode, bpp));
10139 if (obj == NULL)
10140 return ERR_PTR(-ENOMEM);
10141
10142 mode_cmd.width = mode->hdisplay;
10143 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010144 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10145 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010146 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010147
10148 return intel_framebuffer_create(dev, &mode_cmd, obj);
10149}
10150
10151static struct drm_framebuffer *
10152mode_fits_in_fbdev(struct drm_device *dev,
10153 struct drm_display_mode *mode)
10154{
Daniel Vetter06957262015-08-10 13:34:08 +020010155#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010156 struct drm_i915_private *dev_priv = dev->dev_private;
10157 struct drm_i915_gem_object *obj;
10158 struct drm_framebuffer *fb;
10159
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010160 if (!dev_priv->fbdev)
10161 return NULL;
10162
10163 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010164 return NULL;
10165
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010166 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010167 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010168
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010169 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010170 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10171 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010172 return NULL;
10173
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010174 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010175 return NULL;
10176
10177 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010178#else
10179 return NULL;
10180#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010181}
10182
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010183static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10184 struct drm_crtc *crtc,
10185 struct drm_display_mode *mode,
10186 struct drm_framebuffer *fb,
10187 int x, int y)
10188{
10189 struct drm_plane_state *plane_state;
10190 int hdisplay, vdisplay;
10191 int ret;
10192
10193 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10194 if (IS_ERR(plane_state))
10195 return PTR_ERR(plane_state);
10196
10197 if (mode)
10198 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10199 else
10200 hdisplay = vdisplay = 0;
10201
10202 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10203 if (ret)
10204 return ret;
10205 drm_atomic_set_fb_for_plane(plane_state, fb);
10206 plane_state->crtc_x = 0;
10207 plane_state->crtc_y = 0;
10208 plane_state->crtc_w = hdisplay;
10209 plane_state->crtc_h = vdisplay;
10210 plane_state->src_x = x << 16;
10211 plane_state->src_y = y << 16;
10212 plane_state->src_w = hdisplay << 16;
10213 plane_state->src_h = vdisplay << 16;
10214
10215 return 0;
10216}
10217
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010218bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010219 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010220 struct intel_load_detect_pipe *old,
10221 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010222{
10223 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010224 struct intel_encoder *intel_encoder =
10225 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010226 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010227 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010228 struct drm_crtc *crtc = NULL;
10229 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010230 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010231 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010232 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010233 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010234 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010235 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010236
Chris Wilsond2dff872011-04-19 08:36:26 +010010237 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010238 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010239 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010240
Rob Clark51fd3712013-11-19 12:10:12 -050010241retry:
10242 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10243 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010244 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010245
Jesse Barnes79e53942008-11-07 14:24:08 -080010246 /*
10247 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010248 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010249 * - if the connector already has an assigned crtc, use it (but make
10250 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010251 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010252 * - try to find the first unused crtc that can drive this connector,
10253 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010254 */
10255
10256 /* See if we already have a CRTC for this connector */
10257 if (encoder->crtc) {
10258 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010259
Rob Clark51fd3712013-11-19 12:10:12 -050010260 ret = drm_modeset_lock(&crtc->mutex, ctx);
10261 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010262 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010263 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10264 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010265 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010266
Daniel Vetter24218aa2012-08-12 19:27:11 +020010267 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010268 old->load_detect_temp = false;
10269
10270 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010271 if (connector->dpms != DRM_MODE_DPMS_ON)
10272 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010273
Chris Wilson71731882011-04-19 23:10:58 +010010274 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010275 }
10276
10277 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010278 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010279 i++;
10280 if (!(encoder->possible_crtcs & (1 << i)))
10281 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010282 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010283 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010284
10285 crtc = possible_crtc;
10286 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010287 }
10288
10289 /*
10290 * If we didn't find an unused CRTC, don't use any.
10291 */
10292 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010293 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010294 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010295 }
10296
Rob Clark51fd3712013-11-19 12:10:12 -050010297 ret = drm_modeset_lock(&crtc->mutex, ctx);
10298 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010299 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010300 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10301 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010302 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010303
10304 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010305 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010306 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010307 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010308
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010309 state = drm_atomic_state_alloc(dev);
10310 if (!state)
10311 return false;
10312
10313 state->acquire_ctx = ctx;
10314
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010315 connector_state = drm_atomic_get_connector_state(state, connector);
10316 if (IS_ERR(connector_state)) {
10317 ret = PTR_ERR(connector_state);
10318 goto fail;
10319 }
10320
10321 connector_state->crtc = crtc;
10322 connector_state->best_encoder = &intel_encoder->base;
10323
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010324 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10325 if (IS_ERR(crtc_state)) {
10326 ret = PTR_ERR(crtc_state);
10327 goto fail;
10328 }
10329
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010330 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010331
Chris Wilson64927112011-04-20 07:25:26 +010010332 if (!mode)
10333 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010334
Chris Wilsond2dff872011-04-19 08:36:26 +010010335 /* We need a framebuffer large enough to accommodate all accesses
10336 * that the plane may generate whilst we perform load detection.
10337 * We can not rely on the fbcon either being present (we get called
10338 * during its initialisation to detect all boot displays, or it may
10339 * not even exist) or that it is large enough to satisfy the
10340 * requested mode.
10341 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010342 fb = mode_fits_in_fbdev(dev, mode);
10343 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010344 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010345 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10346 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010347 } else
10348 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010349 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010350 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010351 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010352 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010353
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010354 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10355 if (ret)
10356 goto fail;
10357
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010358 drm_mode_copy(&crtc_state->base.mode, mode);
10359
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010360 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010361 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010362 if (old->release_fb)
10363 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010364 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010365 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010366 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010367
Jesse Barnes79e53942008-11-07 14:24:08 -080010368 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010369 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010370 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010371
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010372fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010373 drm_atomic_state_free(state);
10374 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010375
Rob Clark51fd3712013-11-19 12:10:12 -050010376 if (ret == -EDEADLK) {
10377 drm_modeset_backoff(ctx);
10378 goto retry;
10379 }
10380
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010381 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010382}
10383
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010384void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010385 struct intel_load_detect_pipe *old,
10386 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010387{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010388 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010389 struct intel_encoder *intel_encoder =
10390 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010391 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010392 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010394 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010395 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010396 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010397 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010398
Chris Wilsond2dff872011-04-19 08:36:26 +010010399 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010400 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010401 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010402
Chris Wilson8261b192011-04-19 23:18:09 +010010403 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010404 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010405 if (!state)
10406 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010407
10408 state->acquire_ctx = ctx;
10409
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010410 connector_state = drm_atomic_get_connector_state(state, connector);
10411 if (IS_ERR(connector_state))
10412 goto fail;
10413
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010414 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10415 if (IS_ERR(crtc_state))
10416 goto fail;
10417
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010418 connector_state->best_encoder = NULL;
10419 connector_state->crtc = NULL;
10420
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010421 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010422
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010423 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10424 0, 0);
10425 if (ret)
10426 goto fail;
10427
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010428 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010429 if (ret)
10430 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010431
Daniel Vetter36206362012-12-10 20:42:17 +010010432 if (old->release_fb) {
10433 drm_framebuffer_unregister_private(old->release_fb);
10434 drm_framebuffer_unreference(old->release_fb);
10435 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010436
Chris Wilson0622a532011-04-21 09:32:11 +010010437 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010438 }
10439
Eric Anholtc751ce42010-03-25 11:48:48 -070010440 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010441 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10442 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010443
10444 return;
10445fail:
10446 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10447 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010448}
10449
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010450static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010451 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010452{
10453 struct drm_i915_private *dev_priv = dev->dev_private;
10454 u32 dpll = pipe_config->dpll_hw_state.dpll;
10455
10456 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010457 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010458 else if (HAS_PCH_SPLIT(dev))
10459 return 120000;
10460 else if (!IS_GEN2(dev))
10461 return 96000;
10462 else
10463 return 48000;
10464}
10465
Jesse Barnes79e53942008-11-07 14:24:08 -080010466/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010467static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010468 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010469{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010470 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010471 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010472 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010473 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010474 u32 fp;
10475 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010476 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010477 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010478
10479 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010480 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010481 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010482 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010483
10484 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010485 if (IS_PINEVIEW(dev)) {
10486 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10487 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010488 } else {
10489 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10490 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10491 }
10492
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010493 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010494 if (IS_PINEVIEW(dev))
10495 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10496 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010497 else
10498 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010499 DPLL_FPA01_P1_POST_DIV_SHIFT);
10500
10501 switch (dpll & DPLL_MODE_MASK) {
10502 case DPLLB_MODE_DAC_SERIAL:
10503 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10504 5 : 10;
10505 break;
10506 case DPLLB_MODE_LVDS:
10507 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10508 7 : 14;
10509 break;
10510 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010511 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010512 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010513 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010514 }
10515
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010516 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010517 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010518 else
Imre Deakdccbea32015-06-22 23:35:51 +030010519 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010520 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010521 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010522 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010523
10524 if (is_lvds) {
10525 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10526 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010527
10528 if (lvds & LVDS_CLKB_POWER_UP)
10529 clock.p2 = 7;
10530 else
10531 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010532 } else {
10533 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10534 clock.p1 = 2;
10535 else {
10536 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10537 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10538 }
10539 if (dpll & PLL_P2_DIVIDE_BY_4)
10540 clock.p2 = 4;
10541 else
10542 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010543 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010544
Imre Deakdccbea32015-06-22 23:35:51 +030010545 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010546 }
10547
Ville Syrjälä18442d02013-09-13 16:00:08 +030010548 /*
10549 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010550 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010551 * encoder's get_config() function.
10552 */
Imre Deakdccbea32015-06-22 23:35:51 +030010553 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010554}
10555
Ville Syrjälä6878da02013-09-13 15:59:11 +030010556int intel_dotclock_calculate(int link_freq,
10557 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010558{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010559 /*
10560 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010561 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010562 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010563 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010564 *
10565 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010566 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010567 */
10568
Ville Syrjälä6878da02013-09-13 15:59:11 +030010569 if (!m_n->link_n)
10570 return 0;
10571
10572 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10573}
10574
Ville Syrjälä18442d02013-09-13 16:00:08 +030010575static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010576 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010577{
10578 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010579
10580 /* read out port_clock from the DPLL */
10581 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010582
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010583 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010584 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010585 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010586 * agree once we know their relationship in the encoder's
10587 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010588 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010589 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010590 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10591 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010592}
10593
10594/** Returns the currently programmed mode of the given pipe. */
10595struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10596 struct drm_crtc *crtc)
10597{
Jesse Barnes548f2452011-02-17 10:40:53 -080010598 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010599 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010600 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010601 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010602 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010603 int htot = I915_READ(HTOTAL(cpu_transcoder));
10604 int hsync = I915_READ(HSYNC(cpu_transcoder));
10605 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10606 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010607 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010608
10609 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10610 if (!mode)
10611 return NULL;
10612
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010613 /*
10614 * Construct a pipe_config sufficient for getting the clock info
10615 * back out of crtc_clock_get.
10616 *
10617 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10618 * to use a real value here instead.
10619 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010620 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010621 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010622 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10623 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10624 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010625 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10626
Ville Syrjälä773ae032013-09-23 17:48:20 +030010627 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010628 mode->hdisplay = (htot & 0xffff) + 1;
10629 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10630 mode->hsync_start = (hsync & 0xffff) + 1;
10631 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10632 mode->vdisplay = (vtot & 0xffff) + 1;
10633 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10634 mode->vsync_start = (vsync & 0xffff) + 1;
10635 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10636
10637 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010638
10639 return mode;
10640}
10641
Chris Wilsonf047e392012-07-21 12:31:41 +010010642void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010643{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010644 struct drm_i915_private *dev_priv = dev->dev_private;
10645
Chris Wilsonf62a0072014-02-21 17:55:39 +000010646 if (dev_priv->mm.busy)
10647 return;
10648
Paulo Zanoni43694d62014-03-07 20:08:08 -030010649 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010650 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010651 if (INTEL_INFO(dev)->gen >= 6)
10652 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010653 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010654}
10655
10656void intel_mark_idle(struct drm_device *dev)
10657{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010658 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010659
Chris Wilsonf62a0072014-02-21 17:55:39 +000010660 if (!dev_priv->mm.busy)
10661 return;
10662
10663 dev_priv->mm.busy = false;
10664
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010665 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010666 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010667
Paulo Zanoni43694d62014-03-07 20:08:08 -030010668 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010669}
10670
Jesse Barnes79e53942008-11-07 14:24:08 -080010671static void intel_crtc_destroy(struct drm_crtc *crtc)
10672{
10673 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010674 struct drm_device *dev = crtc->dev;
10675 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010676
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010677 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010678 work = intel_crtc->unpin_work;
10679 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010680 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010681
10682 if (work) {
10683 cancel_work_sync(&work->work);
10684 kfree(work);
10685 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010686
10687 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010688
Jesse Barnes79e53942008-11-07 14:24:08 -080010689 kfree(intel_crtc);
10690}
10691
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010692static void intel_unpin_work_fn(struct work_struct *__work)
10693{
10694 struct intel_unpin_work *work =
10695 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010696 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10697 struct drm_device *dev = crtc->base.dev;
10698 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010699
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010700 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010701 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010702 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010703
John Harrisonf06cc1b2014-11-24 18:49:37 +000010704 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010705 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010706 mutex_unlock(&dev->struct_mutex);
10707
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010708 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010709 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010710
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010711 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10712 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010713
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010714 kfree(work);
10715}
10716
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010717static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010718 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010719{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010720 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10721 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010722 unsigned long flags;
10723
10724 /* Ignore early vblank irqs */
10725 if (intel_crtc == NULL)
10726 return;
10727
Daniel Vetterf3260382014-09-15 14:55:23 +020010728 /*
10729 * This is called both by irq handlers and the reset code (to complete
10730 * lost pageflips) so needs the full irqsave spinlocks.
10731 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010732 spin_lock_irqsave(&dev->event_lock, flags);
10733 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010734
10735 /* Ensure we don't miss a work->pending update ... */
10736 smp_rmb();
10737
10738 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010739 spin_unlock_irqrestore(&dev->event_lock, flags);
10740 return;
10741 }
10742
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010743 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010744
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010745 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010746}
10747
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010748void intel_finish_page_flip(struct drm_device *dev, int pipe)
10749{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010750 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010751 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10752
Mario Kleiner49b14a52010-12-09 07:00:07 +010010753 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010754}
10755
10756void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10757{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010758 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010759 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10760
Mario Kleiner49b14a52010-12-09 07:00:07 +010010761 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010762}
10763
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010764/* Is 'a' after or equal to 'b'? */
10765static bool g4x_flip_count_after_eq(u32 a, u32 b)
10766{
10767 return !((a - b) & 0x80000000);
10768}
10769
10770static bool page_flip_finished(struct intel_crtc *crtc)
10771{
10772 struct drm_device *dev = crtc->base.dev;
10773 struct drm_i915_private *dev_priv = dev->dev_private;
10774
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010775 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10776 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10777 return true;
10778
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010779 /*
10780 * The relevant registers doen't exist on pre-ctg.
10781 * As the flip done interrupt doesn't trigger for mmio
10782 * flips on gmch platforms, a flip count check isn't
10783 * really needed there. But since ctg has the registers,
10784 * include it in the check anyway.
10785 */
10786 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10787 return true;
10788
10789 /*
10790 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10791 * used the same base address. In that case the mmio flip might
10792 * have completed, but the CS hasn't even executed the flip yet.
10793 *
10794 * A flip count check isn't enough as the CS might have updated
10795 * the base address just after start of vblank, but before we
10796 * managed to process the interrupt. This means we'd complete the
10797 * CS flip too soon.
10798 *
10799 * Combining both checks should get us a good enough result. It may
10800 * still happen that the CS flip has been executed, but has not
10801 * yet actually completed. But in case the base address is the same
10802 * anyway, we don't really care.
10803 */
10804 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10805 crtc->unpin_work->gtt_offset &&
10806 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10807 crtc->unpin_work->flip_count);
10808}
10809
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010810void intel_prepare_page_flip(struct drm_device *dev, int plane)
10811{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010812 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010813 struct intel_crtc *intel_crtc =
10814 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10815 unsigned long flags;
10816
Daniel Vetterf3260382014-09-15 14:55:23 +020010817
10818 /*
10819 * This is called both by irq handlers and the reset code (to complete
10820 * lost pageflips) so needs the full irqsave spinlocks.
10821 *
10822 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010823 * generate a page-flip completion irq, i.e. every modeset
10824 * is also accompanied by a spurious intel_prepare_page_flip().
10825 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010826 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010827 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010828 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010829 spin_unlock_irqrestore(&dev->event_lock, flags);
10830}
10831
Robin Schroereba905b2014-05-18 02:24:50 +020010832static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010833{
10834 /* Ensure that the work item is consistent when activating it ... */
10835 smp_wmb();
10836 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10837 /* and that it is marked active as soon as the irq could fire. */
10838 smp_wmb();
10839}
10840
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010841static int intel_gen2_queue_flip(struct drm_device *dev,
10842 struct drm_crtc *crtc,
10843 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010844 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010845 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010846 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010847{
John Harrison6258fbe2015-05-29 17:43:48 +010010848 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010849 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010850 u32 flip_mask;
10851 int ret;
10852
John Harrison5fb9de12015-05-29 17:44:07 +010010853 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010854 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010855 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010856
10857 /* Can't queue multiple flips, so wait for the previous
10858 * one to finish before executing the next.
10859 */
10860 if (intel_crtc->plane)
10861 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10862 else
10863 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010864 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10865 intel_ring_emit(ring, MI_NOOP);
10866 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10867 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10868 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010869 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010870 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010871
10872 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010873 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010874}
10875
10876static int intel_gen3_queue_flip(struct drm_device *dev,
10877 struct drm_crtc *crtc,
10878 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010879 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010880 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010881 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010882{
John Harrison6258fbe2015-05-29 17:43:48 +010010883 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010885 u32 flip_mask;
10886 int ret;
10887
John Harrison5fb9de12015-05-29 17:44:07 +010010888 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010889 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010890 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010891
10892 if (intel_crtc->plane)
10893 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10894 else
10895 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010896 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10897 intel_ring_emit(ring, MI_NOOP);
10898 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10899 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10900 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010901 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010902 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010903
Chris Wilsone7d841c2012-12-03 11:36:30 +000010904 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010905 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010906}
10907
10908static int intel_gen4_queue_flip(struct drm_device *dev,
10909 struct drm_crtc *crtc,
10910 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010911 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010912 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010913 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010914{
John Harrison6258fbe2015-05-29 17:43:48 +010010915 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010916 struct drm_i915_private *dev_priv = dev->dev_private;
10917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10918 uint32_t pf, pipesrc;
10919 int ret;
10920
John Harrison5fb9de12015-05-29 17:44:07 +010010921 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010922 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010923 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010924
10925 /* i965+ uses the linear or tiled offsets from the
10926 * Display Registers (which do not change across a page-flip)
10927 * so we need only reprogram the base address.
10928 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010929 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10930 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10931 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010932 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010933 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010934
10935 /* XXX Enabling the panel-fitter across page-flip is so far
10936 * untested on non-native modes, so ignore it for now.
10937 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10938 */
10939 pf = 0;
10940 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010941 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010942
10943 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010944 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010945}
10946
10947static int intel_gen6_queue_flip(struct drm_device *dev,
10948 struct drm_crtc *crtc,
10949 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010950 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010951 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010952 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010953{
John Harrison6258fbe2015-05-29 17:43:48 +010010954 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010955 struct drm_i915_private *dev_priv = dev->dev_private;
10956 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10957 uint32_t pf, pipesrc;
10958 int ret;
10959
John Harrison5fb9de12015-05-29 17:44:07 +010010960 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010961 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010962 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010963
Daniel Vetter6d90c952012-04-26 23:28:05 +020010964 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10965 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10966 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010967 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010968
Chris Wilson99d9acd2012-04-17 20:37:00 +010010969 /* Contrary to the suggestions in the documentation,
10970 * "Enable Panel Fitter" does not seem to be required when page
10971 * flipping with a non-native mode, and worse causes a normal
10972 * modeset to fail.
10973 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10974 */
10975 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010976 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010977 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010978
10979 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010980 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010981}
10982
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010983static int intel_gen7_queue_flip(struct drm_device *dev,
10984 struct drm_crtc *crtc,
10985 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010986 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010987 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010988 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010989{
John Harrison6258fbe2015-05-29 17:43:48 +010010990 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010991 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010992 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010993 int len, ret;
10994
Robin Schroereba905b2014-05-18 02:24:50 +020010995 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010996 case PLANE_A:
10997 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10998 break;
10999 case PLANE_B:
11000 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11001 break;
11002 case PLANE_C:
11003 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11004 break;
11005 default:
11006 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011007 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011008 }
11009
Chris Wilsonffe74d72013-08-26 20:58:12 +010011010 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011011 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011012 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011013 /*
11014 * On Gen 8, SRM is now taking an extra dword to accommodate
11015 * 48bits addresses, and we need a NOOP for the batch size to
11016 * stay even.
11017 */
11018 if (IS_GEN8(dev))
11019 len += 2;
11020 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011021
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011022 /*
11023 * BSpec MI_DISPLAY_FLIP for IVB:
11024 * "The full packet must be contained within the same cache line."
11025 *
11026 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11027 * cacheline, if we ever start emitting more commands before
11028 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11029 * then do the cacheline alignment, and finally emit the
11030 * MI_DISPLAY_FLIP.
11031 */
John Harrisonbba09b12015-05-29 17:44:06 +010011032 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011033 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011034 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011035
John Harrison5fb9de12015-05-29 17:44:07 +010011036 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011037 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011038 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011039
Chris Wilsonffe74d72013-08-26 20:58:12 +010011040 /* Unmask the flip-done completion message. Note that the bspec says that
11041 * we should do this for both the BCS and RCS, and that we must not unmask
11042 * more than one flip event at any time (or ensure that one flip message
11043 * can be sent by waiting for flip-done prior to queueing new flips).
11044 * Experimentation says that BCS works despite DERRMR masking all
11045 * flip-done completion events and that unmasking all planes at once
11046 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11047 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11048 */
11049 if (ring->id == RCS) {
11050 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11051 intel_ring_emit(ring, DERRMR);
11052 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11053 DERRMR_PIPEB_PRI_FLIP_DONE |
11054 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011055 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011056 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011057 MI_SRM_LRM_GLOBAL_GTT);
11058 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011059 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011060 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011061 intel_ring_emit(ring, DERRMR);
11062 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011063 if (IS_GEN8(dev)) {
11064 intel_ring_emit(ring, 0);
11065 intel_ring_emit(ring, MI_NOOP);
11066 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011067 }
11068
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011069 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011070 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011071 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011072 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011073
11074 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011075 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011076}
11077
Sourab Gupta84c33a62014-06-02 16:47:17 +053011078static bool use_mmio_flip(struct intel_engine_cs *ring,
11079 struct drm_i915_gem_object *obj)
11080{
11081 /*
11082 * This is not being used for older platforms, because
11083 * non-availability of flip done interrupt forces us to use
11084 * CS flips. Older platforms derive flip done using some clever
11085 * tricks involving the flip_pending status bits and vblank irqs.
11086 * So using MMIO flips there would disrupt this mechanism.
11087 */
11088
Chris Wilson8e09bf82014-07-08 10:40:30 +010011089 if (ring == NULL)
11090 return true;
11091
Sourab Gupta84c33a62014-06-02 16:47:17 +053011092 if (INTEL_INFO(ring->dev)->gen < 5)
11093 return false;
11094
11095 if (i915.use_mmio_flip < 0)
11096 return false;
11097 else if (i915.use_mmio_flip > 0)
11098 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011099 else if (i915.enable_execlists)
11100 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011101 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011102 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011103}
11104
Damien Lespiauff944562014-11-20 14:58:16 +000011105static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11106{
11107 struct drm_device *dev = intel_crtc->base.dev;
11108 struct drm_i915_private *dev_priv = dev->dev_private;
11109 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011110 const enum pipe pipe = intel_crtc->pipe;
11111 u32 ctl, stride;
11112
11113 ctl = I915_READ(PLANE_CTL(pipe, 0));
11114 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011115 switch (fb->modifier[0]) {
11116 case DRM_FORMAT_MOD_NONE:
11117 break;
11118 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011119 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011120 break;
11121 case I915_FORMAT_MOD_Y_TILED:
11122 ctl |= PLANE_CTL_TILED_Y;
11123 break;
11124 case I915_FORMAT_MOD_Yf_TILED:
11125 ctl |= PLANE_CTL_TILED_YF;
11126 break;
11127 default:
11128 MISSING_CASE(fb->modifier[0]);
11129 }
Damien Lespiauff944562014-11-20 14:58:16 +000011130
11131 /*
11132 * The stride is either expressed as a multiple of 64 bytes chunks for
11133 * linear buffers or in number of tiles for tiled buffers.
11134 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011135 stride = fb->pitches[0] /
11136 intel_fb_stride_alignment(dev, fb->modifier[0],
11137 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011138
11139 /*
11140 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11141 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11142 */
11143 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11144 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11145
11146 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11147 POSTING_READ(PLANE_SURF(pipe, 0));
11148}
11149
11150static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011151{
11152 struct drm_device *dev = intel_crtc->base.dev;
11153 struct drm_i915_private *dev_priv = dev->dev_private;
11154 struct intel_framebuffer *intel_fb =
11155 to_intel_framebuffer(intel_crtc->base.primary->fb);
11156 struct drm_i915_gem_object *obj = intel_fb->obj;
11157 u32 dspcntr;
11158 u32 reg;
11159
Sourab Gupta84c33a62014-06-02 16:47:17 +053011160 reg = DSPCNTR(intel_crtc->plane);
11161 dspcntr = I915_READ(reg);
11162
Damien Lespiauc5d97472014-10-25 00:11:11 +010011163 if (obj->tiling_mode != I915_TILING_NONE)
11164 dspcntr |= DISPPLANE_TILED;
11165 else
11166 dspcntr &= ~DISPPLANE_TILED;
11167
Sourab Gupta84c33a62014-06-02 16:47:17 +053011168 I915_WRITE(reg, dspcntr);
11169
11170 I915_WRITE(DSPSURF(intel_crtc->plane),
11171 intel_crtc->unpin_work->gtt_offset);
11172 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011173
Damien Lespiauff944562014-11-20 14:58:16 +000011174}
11175
11176/*
11177 * XXX: This is the temporary way to update the plane registers until we get
11178 * around to using the usual plane update functions for MMIO flips
11179 */
11180static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11181{
11182 struct drm_device *dev = intel_crtc->base.dev;
Damien Lespiauff944562014-11-20 14:58:16 +000011183
11184 intel_mark_page_flip_active(intel_crtc);
11185
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020011186 intel_pipe_update_start(intel_crtc);
Damien Lespiauff944562014-11-20 14:58:16 +000011187
11188 if (INTEL_INFO(dev)->gen >= 9)
11189 skl_do_mmio_flip(intel_crtc);
11190 else
11191 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11192 ilk_do_mmio_flip(intel_crtc);
11193
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020011194 intel_pipe_update_end(intel_crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011195}
11196
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011197static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011198{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011199 struct intel_mmio_flip *mmio_flip =
11200 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011201
Daniel Vettereed29a52015-05-21 14:21:25 +020011202 if (mmio_flip->req)
11203 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011204 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011205 false, NULL,
11206 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011207
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011208 intel_do_mmio_flip(mmio_flip->crtc);
11209
Daniel Vettereed29a52015-05-21 14:21:25 +020011210 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011211 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011212}
11213
11214static int intel_queue_mmio_flip(struct drm_device *dev,
11215 struct drm_crtc *crtc,
11216 struct drm_framebuffer *fb,
11217 struct drm_i915_gem_object *obj,
11218 struct intel_engine_cs *ring,
11219 uint32_t flags)
11220{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011221 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011222
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011223 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11224 if (mmio_flip == NULL)
11225 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011226
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011227 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011228 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011229 mmio_flip->crtc = to_intel_crtc(crtc);
11230
11231 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11232 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011233
Sourab Gupta84c33a62014-06-02 16:47:17 +053011234 return 0;
11235}
11236
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011237static int intel_default_queue_flip(struct drm_device *dev,
11238 struct drm_crtc *crtc,
11239 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011240 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011241 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011242 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011243{
11244 return -ENODEV;
11245}
11246
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011247static bool __intel_pageflip_stall_check(struct drm_device *dev,
11248 struct drm_crtc *crtc)
11249{
11250 struct drm_i915_private *dev_priv = dev->dev_private;
11251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11252 struct intel_unpin_work *work = intel_crtc->unpin_work;
11253 u32 addr;
11254
11255 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11256 return true;
11257
Chris Wilson908565c2015-08-12 13:08:22 +010011258 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11259 return false;
11260
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011261 if (!work->enable_stall_check)
11262 return false;
11263
11264 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011265 if (work->flip_queued_req &&
11266 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011267 return false;
11268
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011269 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011270 }
11271
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011272 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011273 return false;
11274
11275 /* Potential stall - if we see that the flip has happened,
11276 * assume a missed interrupt. */
11277 if (INTEL_INFO(dev)->gen >= 4)
11278 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11279 else
11280 addr = I915_READ(DSPADDR(intel_crtc->plane));
11281
11282 /* There is a potential issue here with a false positive after a flip
11283 * to the same address. We could address this by checking for a
11284 * non-incrementing frame counter.
11285 */
11286 return addr == work->gtt_offset;
11287}
11288
11289void intel_check_page_flip(struct drm_device *dev, int pipe)
11290{
11291 struct drm_i915_private *dev_priv = dev->dev_private;
11292 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011294 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011295
Dave Gordon6c51d462015-03-06 15:34:26 +000011296 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011297
11298 if (crtc == NULL)
11299 return;
11300
Daniel Vetterf3260382014-09-15 14:55:23 +020011301 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011302 work = intel_crtc->unpin_work;
11303 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011304 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011305 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011306 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011307 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011308 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011309 if (work != NULL &&
11310 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11311 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011312 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011313}
11314
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011315static int intel_crtc_page_flip(struct drm_crtc *crtc,
11316 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011317 struct drm_pending_vblank_event *event,
11318 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011319{
11320 struct drm_device *dev = crtc->dev;
11321 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011322 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011323 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011325 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011326 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011327 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011328 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011329 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011330 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011331 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011332
Matt Roper2ff8fde2014-07-08 07:50:07 -070011333 /*
11334 * drm_mode_page_flip_ioctl() should already catch this, but double
11335 * check to be safe. In the future we may enable pageflipping from
11336 * a disabled primary plane.
11337 */
11338 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11339 return -EBUSY;
11340
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011341 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011342 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011343 return -EINVAL;
11344
11345 /*
11346 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11347 * Note that pitch changes could also affect these register.
11348 */
11349 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011350 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11351 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011352 return -EINVAL;
11353
Chris Wilsonf900db42014-02-20 09:26:13 +000011354 if (i915_terminally_wedged(&dev_priv->gpu_error))
11355 goto out_hang;
11356
Daniel Vetterb14c5672013-09-19 12:18:32 +020011357 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011358 if (work == NULL)
11359 return -ENOMEM;
11360
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011361 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011362 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011363 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011364 INIT_WORK(&work->work, intel_unpin_work_fn);
11365
Daniel Vetter87b6b102014-05-15 15:33:46 +020011366 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011367 if (ret)
11368 goto free_work;
11369
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011370 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011371 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011372 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011373 /* Before declaring the flip queue wedged, check if
11374 * the hardware completed the operation behind our backs.
11375 */
11376 if (__intel_pageflip_stall_check(dev, crtc)) {
11377 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11378 page_flip_completed(intel_crtc);
11379 } else {
11380 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011381 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011382
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011383 drm_crtc_vblank_put(crtc);
11384 kfree(work);
11385 return -EBUSY;
11386 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011387 }
11388 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011389 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011390
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011391 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11392 flush_workqueue(dev_priv->wq);
11393
Jesse Barnes75dfca82010-02-10 15:09:44 -080011394 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011395 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011396 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011397
Matt Roperf4510a22014-04-01 15:22:40 -070011398 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011399 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011400
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011401 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011402
Chris Wilson89ed88b2015-02-16 14:31:49 +000011403 ret = i915_mutex_lock_interruptible(dev);
11404 if (ret)
11405 goto cleanup;
11406
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011407 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011408 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011409
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011410 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011411 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011412
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011413 if (IS_VALLEYVIEW(dev)) {
11414 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011415 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011416 /* vlv: DISPLAY_FLIP fails to change tiling */
11417 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011418 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011419 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011420 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011421 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011422 if (ring == NULL || ring->id != RCS)
11423 ring = &dev_priv->ring[BCS];
11424 } else {
11425 ring = &dev_priv->ring[RCS];
11426 }
11427
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011428 mmio_flip = use_mmio_flip(ring, obj);
11429
11430 /* When using CS flips, we want to emit semaphores between rings.
11431 * However, when using mmio flips we will create a task to do the
11432 * synchronisation, so all we want here is to pin the framebuffer
11433 * into the display plane and skip any waits.
11434 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011435 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011436 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011437 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011438 if (ret)
11439 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011440
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011441 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11442 obj, 0);
11443 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011444
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011445 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011446 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11447 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011448 if (ret)
11449 goto cleanup_unpin;
11450
John Harrisonf06cc1b2014-11-24 18:49:37 +000011451 i915_gem_request_assign(&work->flip_queued_req,
11452 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011453 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011454 if (!request) {
11455 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11456 if (ret)
11457 goto cleanup_unpin;
11458 }
11459
11460 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011461 page_flip_flags);
11462 if (ret)
11463 goto cleanup_unpin;
11464
John Harrison6258fbe2015-05-29 17:43:48 +010011465 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011466 }
11467
John Harrison91af1272015-06-18 13:14:56 +010011468 if (request)
John Harrison75289872015-05-29 17:43:49 +010011469 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011470
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011471 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011472 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011473
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011474 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011475 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011476 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011477
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011478 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011479 intel_frontbuffer_flip_prepare(dev,
11480 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011481
Jesse Barnese5510fa2010-07-01 16:48:37 -070011482 trace_i915_flip_request(intel_crtc->plane, obj);
11483
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011484 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011485
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011486cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011487 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011488cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011489 if (request)
11490 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011491 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011492 mutex_unlock(&dev->struct_mutex);
11493cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011494 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011495 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011496
Chris Wilson89ed88b2015-02-16 14:31:49 +000011497 drm_gem_object_unreference_unlocked(&obj->base);
11498 drm_framebuffer_unreference(work->old_fb);
11499
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011500 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011501 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011502 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011503
Daniel Vetter87b6b102014-05-15 15:33:46 +020011504 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011505free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011506 kfree(work);
11507
Chris Wilsonf900db42014-02-20 09:26:13 +000011508 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011509 struct drm_atomic_state *state;
11510 struct drm_plane_state *plane_state;
11511
Chris Wilsonf900db42014-02-20 09:26:13 +000011512out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011513 state = drm_atomic_state_alloc(dev);
11514 if (!state)
11515 return -ENOMEM;
11516 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11517
11518retry:
11519 plane_state = drm_atomic_get_plane_state(state, primary);
11520 ret = PTR_ERR_OR_ZERO(plane_state);
11521 if (!ret) {
11522 drm_atomic_set_fb_for_plane(plane_state, fb);
11523
11524 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11525 if (!ret)
11526 ret = drm_atomic_commit(state);
11527 }
11528
11529 if (ret == -EDEADLK) {
11530 drm_modeset_backoff(state->acquire_ctx);
11531 drm_atomic_state_clear(state);
11532 goto retry;
11533 }
11534
11535 if (ret)
11536 drm_atomic_state_free(state);
11537
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011538 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011539 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011540 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011541 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011542 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011543 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011544 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011545}
11546
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011547
11548/**
11549 * intel_wm_need_update - Check whether watermarks need updating
11550 * @plane: drm plane
11551 * @state: new plane state
11552 *
11553 * Check current plane state versus the new one to determine whether
11554 * watermarks need to be recalculated.
11555 *
11556 * Returns true or false.
11557 */
11558static bool intel_wm_need_update(struct drm_plane *plane,
11559 struct drm_plane_state *state)
11560{
11561 /* Update watermarks on tiling changes. */
11562 if (!plane->state->fb || !state->fb ||
11563 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11564 plane->state->rotation != state->rotation)
11565 return true;
11566
11567 if (plane->state->crtc_w != state->crtc_w)
11568 return true;
11569
11570 return false;
11571}
11572
11573int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11574 struct drm_plane_state *plane_state)
11575{
11576 struct drm_crtc *crtc = crtc_state->crtc;
11577 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11578 struct drm_plane *plane = plane_state->plane;
11579 struct drm_device *dev = crtc->dev;
11580 struct drm_i915_private *dev_priv = dev->dev_private;
11581 struct intel_plane_state *old_plane_state =
11582 to_intel_plane_state(plane->state);
11583 int idx = intel_crtc->base.base.id, ret;
11584 int i = drm_plane_index(plane);
11585 bool mode_changed = needs_modeset(crtc_state);
11586 bool was_crtc_enabled = crtc->state->active;
11587 bool is_crtc_enabled = crtc_state->active;
11588
11589 bool turn_off, turn_on, visible, was_visible;
11590 struct drm_framebuffer *fb = plane_state->fb;
11591
11592 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11593 plane->type != DRM_PLANE_TYPE_CURSOR) {
11594 ret = skl_update_scaler_plane(
11595 to_intel_crtc_state(crtc_state),
11596 to_intel_plane_state(plane_state));
11597 if (ret)
11598 return ret;
11599 }
11600
11601 /*
11602 * Disabling a plane is always okay; we just need to update
11603 * fb tracking in a special way since cleanup_fb() won't
11604 * get called by the plane helpers.
11605 */
11606 if (old_plane_state->base.fb && !fb)
11607 intel_crtc->atomic.disabled_planes |= 1 << i;
11608
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011609 was_visible = old_plane_state->visible;
11610 visible = to_intel_plane_state(plane_state)->visible;
11611
11612 if (!was_crtc_enabled && WARN_ON(was_visible))
11613 was_visible = false;
11614
11615 if (!is_crtc_enabled && WARN_ON(visible))
11616 visible = false;
11617
11618 if (!was_visible && !visible)
11619 return 0;
11620
11621 turn_off = was_visible && (!visible || mode_changed);
11622 turn_on = visible && (!was_visible || mode_changed);
11623
11624 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11625 plane->base.id, fb ? fb->base.id : -1);
11626
11627 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11628 plane->base.id, was_visible, visible,
11629 turn_off, turn_on, mode_changed);
11630
Ville Syrjälä852eb002015-06-24 22:00:07 +030011631 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011632 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011633 /* must disable cxsr around plane enable/disable */
11634 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11635 intel_crtc->atomic.disable_cxsr = true;
11636 /* to potentially re-enable cxsr */
11637 intel_crtc->atomic.wait_vblank = true;
11638 intel_crtc->atomic.update_wm_post = true;
11639 }
11640 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011641 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011642 /* must disable cxsr around plane enable/disable */
11643 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11644 if (is_crtc_enabled)
11645 intel_crtc->atomic.wait_vblank = true;
11646 intel_crtc->atomic.disable_cxsr = true;
11647 }
11648 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011649 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011650 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011651
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011652 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011653 intel_crtc->atomic.fb_bits |=
11654 to_intel_plane(plane)->frontbuffer_bit;
11655
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011656 switch (plane->type) {
11657 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011658 intel_crtc->atomic.wait_for_flips = true;
11659 intel_crtc->atomic.pre_disable_primary = turn_off;
11660 intel_crtc->atomic.post_enable_primary = turn_on;
11661
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011662 if (turn_off) {
11663 /*
11664 * FIXME: Actually if we will still have any other
11665 * plane enabled on the pipe we could let IPS enabled
11666 * still, but for now lets consider that when we make
11667 * primary invisible by setting DSPCNTR to 0 on
11668 * update_primary_plane function IPS needs to be
11669 * disable.
11670 */
11671 intel_crtc->atomic.disable_ips = true;
11672
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011673 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011674 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011675
11676 /*
11677 * FBC does not work on some platforms for rotated
11678 * planes, so disable it when rotation is not 0 and
11679 * update it when rotation is set back to 0.
11680 *
11681 * FIXME: This is redundant with the fbc update done in
11682 * the primary plane enable function except that that
11683 * one is done too late. We eventually need to unify
11684 * this.
11685 */
11686
11687 if (visible &&
11688 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11689 dev_priv->fbc.crtc == intel_crtc &&
11690 plane_state->rotation != BIT(DRM_ROTATE_0))
11691 intel_crtc->atomic.disable_fbc = true;
11692
11693 /*
11694 * BDW signals flip done immediately if the plane
11695 * is disabled, even if the plane enable is already
11696 * armed to occur at the next vblank :(
11697 */
11698 if (turn_on && IS_BROADWELL(dev))
11699 intel_crtc->atomic.wait_vblank = true;
11700
11701 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11702 break;
11703 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011704 break;
11705 case DRM_PLANE_TYPE_OVERLAY:
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011706 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011707 intel_crtc->atomic.wait_vblank = true;
11708 intel_crtc->atomic.update_sprite_watermarks |=
11709 1 << i;
11710 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011711 }
11712 return 0;
11713}
11714
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011715static bool encoders_cloneable(const struct intel_encoder *a,
11716 const struct intel_encoder *b)
11717{
11718 /* masks could be asymmetric, so check both ways */
11719 return a == b || (a->cloneable & (1 << b->type) &&
11720 b->cloneable & (1 << a->type));
11721}
11722
11723static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11724 struct intel_crtc *crtc,
11725 struct intel_encoder *encoder)
11726{
11727 struct intel_encoder *source_encoder;
11728 struct drm_connector *connector;
11729 struct drm_connector_state *connector_state;
11730 int i;
11731
11732 for_each_connector_in_state(state, connector, connector_state, i) {
11733 if (connector_state->crtc != &crtc->base)
11734 continue;
11735
11736 source_encoder =
11737 to_intel_encoder(connector_state->best_encoder);
11738 if (!encoders_cloneable(encoder, source_encoder))
11739 return false;
11740 }
11741
11742 return true;
11743}
11744
11745static bool check_encoder_cloning(struct drm_atomic_state *state,
11746 struct intel_crtc *crtc)
11747{
11748 struct intel_encoder *encoder;
11749 struct drm_connector *connector;
11750 struct drm_connector_state *connector_state;
11751 int i;
11752
11753 for_each_connector_in_state(state, connector, connector_state, i) {
11754 if (connector_state->crtc != &crtc->base)
11755 continue;
11756
11757 encoder = to_intel_encoder(connector_state->best_encoder);
11758 if (!check_single_encoder_cloning(state, crtc, encoder))
11759 return false;
11760 }
11761
11762 return true;
11763}
11764
11765static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11766 struct drm_crtc_state *crtc_state)
11767{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011768 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011769 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011771 struct intel_crtc_state *pipe_config =
11772 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011773 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011774 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011775 bool mode_changed = needs_modeset(crtc_state);
11776
11777 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11778 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11779 return -EINVAL;
11780 }
11781
Ville Syrjälä852eb002015-06-24 22:00:07 +030011782 if (mode_changed && !crtc_state->active)
11783 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011784
Maarten Lankhorstad421372015-06-15 12:33:42 +020011785 if (mode_changed && crtc_state->enable &&
11786 dev_priv->display.crtc_compute_clock &&
11787 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11788 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11789 pipe_config);
11790 if (ret)
11791 return ret;
11792 }
11793
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011794 ret = 0;
11795 if (INTEL_INFO(dev)->gen >= 9) {
11796 if (mode_changed)
11797 ret = skl_update_scaler_crtc(pipe_config);
11798
11799 if (!ret)
11800 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11801 pipe_config);
11802 }
11803
11804 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011805}
11806
Jani Nikula65b38e02015-04-13 11:26:56 +030011807static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011808 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11809 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011810 .atomic_begin = intel_begin_crtc_commit,
11811 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011812 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011813};
11814
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011815static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11816{
11817 struct intel_connector *connector;
11818
11819 for_each_intel_connector(dev, connector) {
11820 if (connector->base.encoder) {
11821 connector->base.state->best_encoder =
11822 connector->base.encoder;
11823 connector->base.state->crtc =
11824 connector->base.encoder->crtc;
11825 } else {
11826 connector->base.state->best_encoder = NULL;
11827 connector->base.state->crtc = NULL;
11828 }
11829 }
11830}
11831
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011832static void
Robin Schroereba905b2014-05-18 02:24:50 +020011833connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011834 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011835{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011836 int bpp = pipe_config->pipe_bpp;
11837
11838 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11839 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011840 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011841
11842 /* Don't use an invalid EDID bpc value */
11843 if (connector->base.display_info.bpc &&
11844 connector->base.display_info.bpc * 3 < bpp) {
11845 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11846 bpp, connector->base.display_info.bpc*3);
11847 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11848 }
11849
11850 /* Clamp bpp to 8 on screens without EDID 1.4 */
11851 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11852 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11853 bpp);
11854 pipe_config->pipe_bpp = 24;
11855 }
11856}
11857
11858static int
11859compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011860 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011861{
11862 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011863 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011864 struct drm_connector *connector;
11865 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011866 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011867
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011868 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011869 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011870 else if (INTEL_INFO(dev)->gen >= 5)
11871 bpp = 12*3;
11872 else
11873 bpp = 8*3;
11874
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011875
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011876 pipe_config->pipe_bpp = bpp;
11877
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011878 state = pipe_config->base.state;
11879
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011880 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011881 for_each_connector_in_state(state, connector, connector_state, i) {
11882 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011883 continue;
11884
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011885 connected_sink_compute_bpp(to_intel_connector(connector),
11886 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011887 }
11888
11889 return bpp;
11890}
11891
Daniel Vetter644db712013-09-19 14:53:58 +020011892static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11893{
11894 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11895 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011896 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011897 mode->crtc_hdisplay, mode->crtc_hsync_start,
11898 mode->crtc_hsync_end, mode->crtc_htotal,
11899 mode->crtc_vdisplay, mode->crtc_vsync_start,
11900 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11901}
11902
Daniel Vetterc0b03412013-05-28 12:05:54 +020011903static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011904 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011905 const char *context)
11906{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011907 struct drm_device *dev = crtc->base.dev;
11908 struct drm_plane *plane;
11909 struct intel_plane *intel_plane;
11910 struct intel_plane_state *state;
11911 struct drm_framebuffer *fb;
11912
11913 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11914 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011915
11916 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11917 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11918 pipe_config->pipe_bpp, pipe_config->dither);
11919 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11920 pipe_config->has_pch_encoder,
11921 pipe_config->fdi_lanes,
11922 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11923 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11924 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011925 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011926 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011927 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011928 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11929 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11930 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011931
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011932 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011933 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011934 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011935 pipe_config->dp_m2_n2.gmch_m,
11936 pipe_config->dp_m2_n2.gmch_n,
11937 pipe_config->dp_m2_n2.link_m,
11938 pipe_config->dp_m2_n2.link_n,
11939 pipe_config->dp_m2_n2.tu);
11940
Daniel Vetter55072d12014-11-20 16:10:28 +010011941 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11942 pipe_config->has_audio,
11943 pipe_config->has_infoframe);
11944
Daniel Vetterc0b03412013-05-28 12:05:54 +020011945 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011946 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011947 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011948 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11949 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011950 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011951 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11952 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011953 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11954 crtc->num_scalers,
11955 pipe_config->scaler_state.scaler_users,
11956 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011957 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11958 pipe_config->gmch_pfit.control,
11959 pipe_config->gmch_pfit.pgm_ratios,
11960 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011961 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011962 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011963 pipe_config->pch_pfit.size,
11964 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011965 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011966 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011967
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011968 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030011969 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011970 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030011971 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011972 pipe_config->ddi_pll_sel,
11973 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030011974 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011975 pipe_config->dpll_hw_state.pll0,
11976 pipe_config->dpll_hw_state.pll1,
11977 pipe_config->dpll_hw_state.pll2,
11978 pipe_config->dpll_hw_state.pll3,
11979 pipe_config->dpll_hw_state.pll6,
11980 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030011981 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030011982 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011983 pipe_config->dpll_hw_state.pcsdw12);
11984 } else if (IS_SKYLAKE(dev)) {
11985 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11986 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11987 pipe_config->ddi_pll_sel,
11988 pipe_config->dpll_hw_state.ctrl1,
11989 pipe_config->dpll_hw_state.cfgcr1,
11990 pipe_config->dpll_hw_state.cfgcr2);
11991 } else if (HAS_DDI(dev)) {
11992 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11993 pipe_config->ddi_pll_sel,
11994 pipe_config->dpll_hw_state.wrpll);
11995 } else {
11996 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11997 "fp0: 0x%x, fp1: 0x%x\n",
11998 pipe_config->dpll_hw_state.dpll,
11999 pipe_config->dpll_hw_state.dpll_md,
12000 pipe_config->dpll_hw_state.fp0,
12001 pipe_config->dpll_hw_state.fp1);
12002 }
12003
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012004 DRM_DEBUG_KMS("planes on this crtc\n");
12005 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12006 intel_plane = to_intel_plane(plane);
12007 if (intel_plane->pipe != crtc->pipe)
12008 continue;
12009
12010 state = to_intel_plane_state(plane->state);
12011 fb = state->base.fb;
12012 if (!fb) {
12013 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12014 "disabled, scaler_id = %d\n",
12015 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12016 plane->base.id, intel_plane->pipe,
12017 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12018 drm_plane_index(plane), state->scaler_id);
12019 continue;
12020 }
12021
12022 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12023 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12024 plane->base.id, intel_plane->pipe,
12025 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12026 drm_plane_index(plane));
12027 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12028 fb->base.id, fb->width, fb->height, fb->pixel_format);
12029 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12030 state->scaler_id,
12031 state->src.x1 >> 16, state->src.y1 >> 16,
12032 drm_rect_width(&state->src) >> 16,
12033 drm_rect_height(&state->src) >> 16,
12034 state->dst.x1, state->dst.y1,
12035 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12036 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012037}
12038
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012039static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012040{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012041 struct drm_device *dev = state->dev;
12042 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012043 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012044 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012045 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012046 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012047
12048 /*
12049 * Walk the connector list instead of the encoder
12050 * list to detect the problem on ddi platforms
12051 * where there's just one encoder per digital port.
12052 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012053 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012054 if (!connector_state->best_encoder)
12055 continue;
12056
12057 encoder = to_intel_encoder(connector_state->best_encoder);
12058
12059 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012060
12061 switch (encoder->type) {
12062 unsigned int port_mask;
12063 case INTEL_OUTPUT_UNKNOWN:
12064 if (WARN_ON(!HAS_DDI(dev)))
12065 break;
12066 case INTEL_OUTPUT_DISPLAYPORT:
12067 case INTEL_OUTPUT_HDMI:
12068 case INTEL_OUTPUT_EDP:
12069 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12070
12071 /* the same port mustn't appear more than once */
12072 if (used_ports & port_mask)
12073 return false;
12074
12075 used_ports |= port_mask;
12076 default:
12077 break;
12078 }
12079 }
12080
12081 return true;
12082}
12083
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012084static void
12085clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12086{
12087 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012088 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012089 struct intel_dpll_hw_state dpll_hw_state;
12090 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012091 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012092 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012093
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012094 /* FIXME: before the switch to atomic started, a new pipe_config was
12095 * kzalloc'd. Code that depends on any field being zero should be
12096 * fixed, so that the crtc_state can be safely duplicated. For now,
12097 * only fields that are know to not cause problems are preserved. */
12098
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012099 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012100 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012101 shared_dpll = crtc_state->shared_dpll;
12102 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012103 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012104 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012105
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012106 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012107
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012108 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012109 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012110 crtc_state->shared_dpll = shared_dpll;
12111 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012112 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012113 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012114}
12115
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012116static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012117intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012118 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012119{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012120 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012121 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012122 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012123 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012124 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012125 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012126 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012127
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012128 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012129
Daniel Vettere143a212013-07-04 12:01:15 +020012130 pipe_config->cpu_transcoder =
12131 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012132
Imre Deak2960bc92013-07-30 13:36:32 +030012133 /*
12134 * Sanitize sync polarity flags based on requested ones. If neither
12135 * positive or negative polarity is requested, treat this as meaning
12136 * negative polarity.
12137 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012138 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012139 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012140 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012141
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012142 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012143 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012144 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012145
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012146 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12147 pipe_config);
12148 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012149 goto fail;
12150
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012151 /*
12152 * Determine the real pipe dimensions. Note that stereo modes can
12153 * increase the actual pipe size due to the frame doubling and
12154 * insertion of additional space for blanks between the frame. This
12155 * is stored in the crtc timings. We use the requested mode to do this
12156 * computation to clearly distinguish it from the adjusted mode, which
12157 * can be changed by the connectors in the below retry loop.
12158 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012159 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012160 &pipe_config->pipe_src_w,
12161 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012162
Daniel Vettere29c22c2013-02-21 00:00:16 +010012163encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012164 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012165 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012166 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012167
Daniel Vetter135c81b2013-07-21 21:37:09 +020012168 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012169 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12170 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012171
Daniel Vetter7758a112012-07-08 19:40:39 +020012172 /* Pass our mode to the connectors and the CRTC to give them a chance to
12173 * adjust it according to limitations or connector properties, and also
12174 * a chance to reject the mode entirely.
12175 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012176 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012177 if (connector_state->crtc != crtc)
12178 continue;
12179
12180 encoder = to_intel_encoder(connector_state->best_encoder);
12181
Daniel Vetterefea6e82013-07-21 21:36:59 +020012182 if (!(encoder->compute_config(encoder, pipe_config))) {
12183 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012184 goto fail;
12185 }
12186 }
12187
Daniel Vetterff9a6752013-06-01 17:16:21 +020012188 /* Set default port clock if not overwritten by the encoder. Needs to be
12189 * done afterwards in case the encoder adjusts the mode. */
12190 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012191 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012192 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012193
Daniel Vettera43f6e02013-06-07 23:10:32 +020012194 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012195 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012196 DRM_DEBUG_KMS("CRTC fixup failed\n");
12197 goto fail;
12198 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012199
12200 if (ret == RETRY) {
12201 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12202 ret = -EINVAL;
12203 goto fail;
12204 }
12205
12206 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12207 retry = false;
12208 goto encoder_retry;
12209 }
12210
Daniel Vettere8fa4272015-08-12 11:43:34 +020012211 /* Dithering seems to not pass-through bits correctly when it should, so
12212 * only enable it on 6bpc panels. */
12213 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012214 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012215 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012216
Daniel Vetter7758a112012-07-08 19:40:39 +020012217fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012218 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012219}
12220
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012221static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012222intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012223{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012224 struct drm_crtc *crtc;
12225 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012226 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012227
Ville Syrjälä76688512014-01-10 11:28:06 +020012228 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012229 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012230 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012231
12232 /* Update hwmode for vblank functions */
12233 if (crtc->state->active)
12234 crtc->hwmode = crtc->state->adjusted_mode;
12235 else
12236 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012237 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012238}
12239
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012240static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012241{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012242 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012243
12244 if (clock1 == clock2)
12245 return true;
12246
12247 if (!clock1 || !clock2)
12248 return false;
12249
12250 diff = abs(clock1 - clock2);
12251
12252 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12253 return true;
12254
12255 return false;
12256}
12257
Daniel Vetter25c5b262012-07-08 22:08:04 +020012258#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12259 list_for_each_entry((intel_crtc), \
12260 &(dev)->mode_config.crtc_list, \
12261 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012262 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012263
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012264static bool
12265intel_compare_m_n(unsigned int m, unsigned int n,
12266 unsigned int m2, unsigned int n2,
12267 bool exact)
12268{
12269 if (m == m2 && n == n2)
12270 return true;
12271
12272 if (exact || !m || !n || !m2 || !n2)
12273 return false;
12274
12275 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12276
12277 if (m > m2) {
12278 while (m > m2) {
12279 m2 <<= 1;
12280 n2 <<= 1;
12281 }
12282 } else if (m < m2) {
12283 while (m < m2) {
12284 m <<= 1;
12285 n <<= 1;
12286 }
12287 }
12288
12289 return m == m2 && n == n2;
12290}
12291
12292static bool
12293intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12294 struct intel_link_m_n *m2_n2,
12295 bool adjust)
12296{
12297 if (m_n->tu == m2_n2->tu &&
12298 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12299 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12300 intel_compare_m_n(m_n->link_m, m_n->link_n,
12301 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12302 if (adjust)
12303 *m2_n2 = *m_n;
12304
12305 return true;
12306 }
12307
12308 return false;
12309}
12310
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012311static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012312intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012313 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012314 struct intel_crtc_state *pipe_config,
12315 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012316{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012317 bool ret = true;
12318
12319#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12320 do { \
12321 if (!adjust) \
12322 DRM_ERROR(fmt, ##__VA_ARGS__); \
12323 else \
12324 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12325 } while (0)
12326
Daniel Vetter66e985c2013-06-05 13:34:20 +020012327#define PIPE_CONF_CHECK_X(name) \
12328 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012329 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012330 "(expected 0x%08x, found 0x%08x)\n", \
12331 current_config->name, \
12332 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012333 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012334 }
12335
Daniel Vetter08a24032013-04-19 11:25:34 +020012336#define PIPE_CONF_CHECK_I(name) \
12337 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012338 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012339 "(expected %i, found %i)\n", \
12340 current_config->name, \
12341 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012342 ret = false; \
12343 }
12344
12345#define PIPE_CONF_CHECK_M_N(name) \
12346 if (!intel_compare_link_m_n(&current_config->name, \
12347 &pipe_config->name,\
12348 adjust)) { \
12349 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12350 "(expected tu %i gmch %i/%i link %i/%i, " \
12351 "found tu %i, gmch %i/%i link %i/%i)\n", \
12352 current_config->name.tu, \
12353 current_config->name.gmch_m, \
12354 current_config->name.gmch_n, \
12355 current_config->name.link_m, \
12356 current_config->name.link_n, \
12357 pipe_config->name.tu, \
12358 pipe_config->name.gmch_m, \
12359 pipe_config->name.gmch_n, \
12360 pipe_config->name.link_m, \
12361 pipe_config->name.link_n); \
12362 ret = false; \
12363 }
12364
12365#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12366 if (!intel_compare_link_m_n(&current_config->name, \
12367 &pipe_config->name, adjust) && \
12368 !intel_compare_link_m_n(&current_config->alt_name, \
12369 &pipe_config->name, adjust)) { \
12370 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12371 "(expected tu %i gmch %i/%i link %i/%i, " \
12372 "or tu %i gmch %i/%i link %i/%i, " \
12373 "found tu %i, gmch %i/%i link %i/%i)\n", \
12374 current_config->name.tu, \
12375 current_config->name.gmch_m, \
12376 current_config->name.gmch_n, \
12377 current_config->name.link_m, \
12378 current_config->name.link_n, \
12379 current_config->alt_name.tu, \
12380 current_config->alt_name.gmch_m, \
12381 current_config->alt_name.gmch_n, \
12382 current_config->alt_name.link_m, \
12383 current_config->alt_name.link_n, \
12384 pipe_config->name.tu, \
12385 pipe_config->name.gmch_m, \
12386 pipe_config->name.gmch_n, \
12387 pipe_config->name.link_m, \
12388 pipe_config->name.link_n); \
12389 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012390 }
12391
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012392/* This is required for BDW+ where there is only one set of registers for
12393 * switching between high and low RR.
12394 * This macro can be used whenever a comparison has to be made between one
12395 * hw state and multiple sw state variables.
12396 */
12397#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12398 if ((current_config->name != pipe_config->name) && \
12399 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012400 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012401 "(expected %i or %i, found %i)\n", \
12402 current_config->name, \
12403 current_config->alt_name, \
12404 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012405 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012406 }
12407
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012408#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12409 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012410 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012411 "(expected %i, found %i)\n", \
12412 current_config->name & (mask), \
12413 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012414 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012415 }
12416
Ville Syrjälä5e550652013-09-06 23:29:07 +030012417#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12418 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012419 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012420 "(expected %i, found %i)\n", \
12421 current_config->name, \
12422 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012423 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012424 }
12425
Daniel Vetterbb760062013-06-06 14:55:52 +020012426#define PIPE_CONF_QUIRK(quirk) \
12427 ((current_config->quirks | pipe_config->quirks) & (quirk))
12428
Daniel Vettereccb1402013-05-22 00:50:22 +020012429 PIPE_CONF_CHECK_I(cpu_transcoder);
12430
Daniel Vetter08a24032013-04-19 11:25:34 +020012431 PIPE_CONF_CHECK_I(has_pch_encoder);
12432 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012433 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012434
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012435 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012436 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012437
12438 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012439 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012440
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012441 PIPE_CONF_CHECK_I(has_drrs);
12442 if (current_config->has_drrs)
12443 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12444 } else
12445 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012446
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012447 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12448 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12449 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12450 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12451 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12452 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012453
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012454 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12455 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12456 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12457 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12458 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12459 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012460
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012461 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012462 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012463 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12464 IS_VALLEYVIEW(dev))
12465 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012466 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012467
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012468 PIPE_CONF_CHECK_I(has_audio);
12469
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012470 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012471 DRM_MODE_FLAG_INTERLACE);
12472
Daniel Vetterbb760062013-06-06 14:55:52 +020012473 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012474 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012475 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012476 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012477 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012478 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012479 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012480 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012481 DRM_MODE_FLAG_NVSYNC);
12482 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012483
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012484 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012485 /* pfit ratios are autocomputed by the hw on gen4+ */
12486 if (INTEL_INFO(dev)->gen < 4)
12487 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012488 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012489
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012490 if (!adjust) {
12491 PIPE_CONF_CHECK_I(pipe_src_w);
12492 PIPE_CONF_CHECK_I(pipe_src_h);
12493
12494 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12495 if (current_config->pch_pfit.enabled) {
12496 PIPE_CONF_CHECK_X(pch_pfit.pos);
12497 PIPE_CONF_CHECK_X(pch_pfit.size);
12498 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012499
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012500 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12501 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012502
Jesse Barnese59150d2014-01-07 13:30:45 -080012503 /* BDW+ don't expose a synchronous way to read the state */
12504 if (IS_HASWELL(dev))
12505 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012506
Ville Syrjälä282740f2013-09-04 18:30:03 +030012507 PIPE_CONF_CHECK_I(double_wide);
12508
Daniel Vetter26804af2014-06-25 22:01:55 +030012509 PIPE_CONF_CHECK_X(ddi_pll_sel);
12510
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012511 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012512 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012513 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012514 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12515 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012516 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012517 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12518 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12519 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012520
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012521 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12522 PIPE_CONF_CHECK_I(pipe_bpp);
12523
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012524 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012525 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012526
Daniel Vetter66e985c2013-06-05 13:34:20 +020012527#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012528#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012529#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012530#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012531#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012532#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012533#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012534
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012535 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012536}
12537
Damien Lespiau08db6652014-11-04 17:06:52 +000012538static void check_wm_state(struct drm_device *dev)
12539{
12540 struct drm_i915_private *dev_priv = dev->dev_private;
12541 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12542 struct intel_crtc *intel_crtc;
12543 int plane;
12544
12545 if (INTEL_INFO(dev)->gen < 9)
12546 return;
12547
12548 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12549 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12550
12551 for_each_intel_crtc(dev, intel_crtc) {
12552 struct skl_ddb_entry *hw_entry, *sw_entry;
12553 const enum pipe pipe = intel_crtc->pipe;
12554
12555 if (!intel_crtc->active)
12556 continue;
12557
12558 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012559 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012560 hw_entry = &hw_ddb.plane[pipe][plane];
12561 sw_entry = &sw_ddb->plane[pipe][plane];
12562
12563 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12564 continue;
12565
12566 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12567 "(expected (%u,%u), found (%u,%u))\n",
12568 pipe_name(pipe), plane + 1,
12569 sw_entry->start, sw_entry->end,
12570 hw_entry->start, hw_entry->end);
12571 }
12572
12573 /* cursor */
12574 hw_entry = &hw_ddb.cursor[pipe];
12575 sw_entry = &sw_ddb->cursor[pipe];
12576
12577 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12578 continue;
12579
12580 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12581 "(expected (%u,%u), found (%u,%u))\n",
12582 pipe_name(pipe),
12583 sw_entry->start, sw_entry->end,
12584 hw_entry->start, hw_entry->end);
12585 }
12586}
12587
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012588static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012589check_connector_state(struct drm_device *dev,
12590 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012591{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012592 struct drm_connector_state *old_conn_state;
12593 struct drm_connector *connector;
12594 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012595
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012596 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12597 struct drm_encoder *encoder = connector->encoder;
12598 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012599
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012600 /* This also checks the encoder/connector hw state with the
12601 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012602 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012603
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012604 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012605 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012606 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012607}
12608
12609static void
12610check_encoder_state(struct drm_device *dev)
12611{
12612 struct intel_encoder *encoder;
12613 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012614
Damien Lespiaub2784e12014-08-05 11:29:37 +010012615 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012616 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012617 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012618
12619 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12620 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012621 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012622
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012623 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012624 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012625 continue;
12626 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012627
12628 I915_STATE_WARN(connector->base.state->crtc !=
12629 encoder->base.crtc,
12630 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012631 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012632
Rob Clarke2c719b2014-12-15 13:56:32 -050012633 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012634 "encoder's enabled state mismatch "
12635 "(expected %i, found %i)\n",
12636 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012637
12638 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012639 bool active;
12640
12641 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012642 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012643 "encoder detached but still enabled on pipe %c.\n",
12644 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012645 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012646 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012647}
12648
12649static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012650check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012651{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012652 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012653 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012654 struct drm_crtc_state *old_crtc_state;
12655 struct drm_crtc *crtc;
12656 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012657
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012658 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12660 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012661 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012662
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012663 if (!needs_modeset(crtc->state) &&
12664 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012665 continue;
12666
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012667 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12668 pipe_config = to_intel_crtc_state(old_crtc_state);
12669 memset(pipe_config, 0, sizeof(*pipe_config));
12670 pipe_config->base.crtc = crtc;
12671 pipe_config->base.state = old_state;
12672
12673 DRM_DEBUG_KMS("[CRTC:%d]\n",
12674 crtc->base.id);
12675
12676 active = dev_priv->display.get_pipe_config(intel_crtc,
12677 pipe_config);
12678
12679 /* hw state is inconsistent with the pipe quirk */
12680 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12681 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12682 active = crtc->state->active;
12683
12684 I915_STATE_WARN(crtc->state->active != active,
12685 "crtc active state doesn't match with hw state "
12686 "(expected %i, found %i)\n", crtc->state->active, active);
12687
12688 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12689 "transitional active state does not match atomic hw state "
12690 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12691
12692 for_each_encoder_on_crtc(dev, crtc, encoder) {
12693 enum pipe pipe;
12694
12695 active = encoder->get_hw_state(encoder, &pipe);
12696 I915_STATE_WARN(active != crtc->state->active,
12697 "[ENCODER:%i] active %i with crtc active %i\n",
12698 encoder->base.base.id, active, crtc->state->active);
12699
12700 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12701 "Encoder connected to wrong pipe %c\n",
12702 pipe_name(pipe));
12703
12704 if (active)
12705 encoder->get_config(encoder, pipe_config);
12706 }
12707
12708 if (!crtc->state->active)
12709 continue;
12710
12711 sw_config = to_intel_crtc_state(crtc->state);
12712 if (!intel_pipe_config_compare(dev, sw_config,
12713 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012714 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012715 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012716 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012717 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012718 "[sw state]");
12719 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012720 }
12721}
12722
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012723static void
12724check_shared_dpll_state(struct drm_device *dev)
12725{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012726 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012727 struct intel_crtc *crtc;
12728 struct intel_dpll_hw_state dpll_hw_state;
12729 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012730
12731 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12732 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12733 int enabled_crtcs = 0, active_crtcs = 0;
12734 bool active;
12735
12736 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12737
12738 DRM_DEBUG_KMS("%s\n", pll->name);
12739
12740 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12741
Rob Clarke2c719b2014-12-15 13:56:32 -050012742 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012743 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012744 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012745 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012746 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012747 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012748 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012749 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012750 "pll on state mismatch (expected %i, found %i)\n",
12751 pll->on, active);
12752
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012753 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012754 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012755 enabled_crtcs++;
12756 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12757 active_crtcs++;
12758 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012759 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012760 "pll active crtcs mismatch (expected %i, found %i)\n",
12761 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012762 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012763 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012764 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012765
Rob Clarke2c719b2014-12-15 13:56:32 -050012766 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012767 sizeof(dpll_hw_state)),
12768 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012769 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012770}
12771
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012772static void
12773intel_modeset_check_state(struct drm_device *dev,
12774 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012775{
Damien Lespiau08db6652014-11-04 17:06:52 +000012776 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012777 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012778 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012779 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012780 check_shared_dpll_state(dev);
12781}
12782
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012783void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012784 int dotclock)
12785{
12786 /*
12787 * FDI already provided one idea for the dotclock.
12788 * Yell if the encoder disagrees.
12789 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012790 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012791 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012792 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012793}
12794
Ville Syrjälä80715b22014-05-15 20:23:23 +030012795static void update_scanline_offset(struct intel_crtc *crtc)
12796{
12797 struct drm_device *dev = crtc->base.dev;
12798
12799 /*
12800 * The scanline counter increments at the leading edge of hsync.
12801 *
12802 * On most platforms it starts counting from vtotal-1 on the
12803 * first active line. That means the scanline counter value is
12804 * always one less than what we would expect. Ie. just after
12805 * start of vblank, which also occurs at start of hsync (on the
12806 * last active line), the scanline counter will read vblank_start-1.
12807 *
12808 * On gen2 the scanline counter starts counting from 1 instead
12809 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12810 * to keep the value positive), instead of adding one.
12811 *
12812 * On HSW+ the behaviour of the scanline counter depends on the output
12813 * type. For DP ports it behaves like most other platforms, but on HDMI
12814 * there's an extra 1 line difference. So we need to add two instead of
12815 * one to the value.
12816 */
12817 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012818 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012819 int vtotal;
12820
12821 vtotal = mode->crtc_vtotal;
12822 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12823 vtotal /= 2;
12824
12825 crtc->scanline_offset = vtotal - 1;
12826 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012827 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012828 crtc->scanline_offset = 2;
12829 } else
12830 crtc->scanline_offset = 1;
12831}
12832
Maarten Lankhorstad421372015-06-15 12:33:42 +020012833static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012834{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012835 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012836 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012837 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012838 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012839 struct intel_crtc_state *intel_crtc_state;
12840 struct drm_crtc *crtc;
12841 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012842 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012843
12844 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012845 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012846
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012847 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012848 int dpll;
12849
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012850 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012851 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012852 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012853
Maarten Lankhorstad421372015-06-15 12:33:42 +020012854 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012855 continue;
12856
Maarten Lankhorstad421372015-06-15 12:33:42 +020012857 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012858
Maarten Lankhorstad421372015-06-15 12:33:42 +020012859 if (!shared_dpll)
12860 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12861
12862 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012863 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012864}
12865
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012866/*
12867 * This implements the workaround described in the "notes" section of the mode
12868 * set sequence documentation. When going from no pipes or single pipe to
12869 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12870 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12871 */
12872static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12873{
12874 struct drm_crtc_state *crtc_state;
12875 struct intel_crtc *intel_crtc;
12876 struct drm_crtc *crtc;
12877 struct intel_crtc_state *first_crtc_state = NULL;
12878 struct intel_crtc_state *other_crtc_state = NULL;
12879 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12880 int i;
12881
12882 /* look at all crtc's that are going to be enabled in during modeset */
12883 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12884 intel_crtc = to_intel_crtc(crtc);
12885
12886 if (!crtc_state->active || !needs_modeset(crtc_state))
12887 continue;
12888
12889 if (first_crtc_state) {
12890 other_crtc_state = to_intel_crtc_state(crtc_state);
12891 break;
12892 } else {
12893 first_crtc_state = to_intel_crtc_state(crtc_state);
12894 first_pipe = intel_crtc->pipe;
12895 }
12896 }
12897
12898 /* No workaround needed? */
12899 if (!first_crtc_state)
12900 return 0;
12901
12902 /* w/a possibly needed, check how many crtc's are already enabled. */
12903 for_each_intel_crtc(state->dev, intel_crtc) {
12904 struct intel_crtc_state *pipe_config;
12905
12906 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12907 if (IS_ERR(pipe_config))
12908 return PTR_ERR(pipe_config);
12909
12910 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12911
12912 if (!pipe_config->base.active ||
12913 needs_modeset(&pipe_config->base))
12914 continue;
12915
12916 /* 2 or more enabled crtcs means no need for w/a */
12917 if (enabled_pipe != INVALID_PIPE)
12918 return 0;
12919
12920 enabled_pipe = intel_crtc->pipe;
12921 }
12922
12923 if (enabled_pipe != INVALID_PIPE)
12924 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12925 else if (other_crtc_state)
12926 other_crtc_state->hsw_workaround_pipe = first_pipe;
12927
12928 return 0;
12929}
12930
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012931static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12932{
12933 struct drm_crtc *crtc;
12934 struct drm_crtc_state *crtc_state;
12935 int ret = 0;
12936
12937 /* add all active pipes to the state */
12938 for_each_crtc(state->dev, crtc) {
12939 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12940 if (IS_ERR(crtc_state))
12941 return PTR_ERR(crtc_state);
12942
12943 if (!crtc_state->active || needs_modeset(crtc_state))
12944 continue;
12945
12946 crtc_state->mode_changed = true;
12947
12948 ret = drm_atomic_add_affected_connectors(state, crtc);
12949 if (ret)
12950 break;
12951
12952 ret = drm_atomic_add_affected_planes(state, crtc);
12953 if (ret)
12954 break;
12955 }
12956
12957 return ret;
12958}
12959
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012960static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012961{
12962 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012963 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012964 int ret;
12965
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012966 if (!check_digital_port_conflicts(state)) {
12967 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12968 return -EINVAL;
12969 }
12970
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012971 /*
12972 * See if the config requires any additional preparation, e.g.
12973 * to adjust global state with pipes off. We need to do this
12974 * here so we can get the modeset_pipe updated config for the new
12975 * mode set on this crtc. For other crtcs we need to use the
12976 * adjusted_mode bits in the crtc directly.
12977 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012978 if (dev_priv->display.modeset_calc_cdclk) {
12979 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030012980
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012981 ret = dev_priv->display.modeset_calc_cdclk(state);
12982
12983 cdclk = to_intel_atomic_state(state)->cdclk;
12984 if (!ret && cdclk != dev_priv->cdclk_freq)
12985 ret = intel_modeset_all_pipes(state);
12986
12987 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012988 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012989 } else
12990 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012991
Maarten Lankhorstad421372015-06-15 12:33:42 +020012992 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012993
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012994 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020012995 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012996
Maarten Lankhorstad421372015-06-15 12:33:42 +020012997 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012998}
12999
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013000/**
13001 * intel_atomic_check - validate state object
13002 * @dev: drm device
13003 * @state: state to validate
13004 */
13005static int intel_atomic_check(struct drm_device *dev,
13006 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013007{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013008 struct drm_crtc *crtc;
13009 struct drm_crtc_state *crtc_state;
13010 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013011 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013012
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013013 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013014 if (ret)
13015 return ret;
13016
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013017 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013018 struct intel_crtc_state *pipe_config =
13019 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013020
13021 /* Catch I915_MODE_FLAG_INHERITED */
13022 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13023 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013024
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013025 if (!crtc_state->enable) {
13026 if (needs_modeset(crtc_state))
13027 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013028 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013029 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013030
Daniel Vetter26495482015-07-15 14:15:52 +020013031 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013032 continue;
13033
Daniel Vetter26495482015-07-15 14:15:52 +020013034 /* FIXME: For only active_changed we shouldn't need to do any
13035 * state recomputation at all. */
13036
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013037 ret = drm_atomic_add_affected_connectors(state, crtc);
13038 if (ret)
13039 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013040
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013041 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013042 if (ret)
13043 return ret;
13044
Maarten Lankhorst6764e9f2015-08-27 15:44:06 +020013045 if (intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013046 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013047 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013048 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013049 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013050 }
13051
13052 if (needs_modeset(crtc_state)) {
13053 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013054
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013055 ret = drm_atomic_add_affected_planes(state, crtc);
13056 if (ret)
13057 return ret;
13058 }
13059
Daniel Vetter26495482015-07-15 14:15:52 +020013060 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13061 needs_modeset(crtc_state) ?
13062 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013063 }
13064
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013065 if (any_ms) {
13066 ret = intel_modeset_checks(state);
13067
13068 if (ret)
13069 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013070 } else
13071 to_intel_atomic_state(state)->cdclk =
13072 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013073
13074 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013075}
13076
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013077/**
13078 * intel_atomic_commit - commit validated state object
13079 * @dev: DRM device
13080 * @state: the top-level driver state object
13081 * @async: asynchronous commit
13082 *
13083 * This function commits a top-level state object that has been validated
13084 * with drm_atomic_helper_check().
13085 *
13086 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13087 * we can only handle plane-related operations and do not yet support
13088 * asynchronous commit.
13089 *
13090 * RETURNS
13091 * Zero for success or -errno.
13092 */
13093static int intel_atomic_commit(struct drm_device *dev,
13094 struct drm_atomic_state *state,
13095 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013096{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013097 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013098 struct drm_crtc *crtc;
13099 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013100 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013101 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013102 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013103
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013104 if (async) {
13105 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13106 return -EINVAL;
13107 }
13108
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013109 ret = drm_atomic_helper_prepare_planes(dev, state);
13110 if (ret)
13111 return ret;
13112
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013113 drm_atomic_helper_swap_state(dev, state);
13114
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013115 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13117
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013118 if (!needs_modeset(crtc->state))
13119 continue;
13120
13121 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013122 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013123
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013124 if (crtc_state->active) {
13125 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13126 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013127 intel_crtc->active = false;
13128 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013129 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013130 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013131
Daniel Vetterea9d7582012-07-10 10:42:52 +020013132 /* Only after disabling all output pipelines that will be changed can we
13133 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013134 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013135
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013136 if (any_ms) {
13137 intel_shared_dpll_commit(state);
13138
13139 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013140 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013141 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013142
Daniel Vettera6778b32012-07-02 09:56:42 +020013143 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013144 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13146 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013147 bool update_pipe = !modeset &&
13148 to_intel_crtc_state(crtc->state)->update_pipe;
13149 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013150
13151 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013152 update_scanline_offset(to_intel_crtc(crtc));
13153 dev_priv->display.crtc_enable(crtc);
13154 }
13155
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013156 if (update_pipe) {
13157 put_domains = modeset_get_crtc_power_domains(crtc);
13158
13159 /* make sure intel_modeset_check_state runs */
13160 any_ms = true;
13161 }
13162
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013163 if (!modeset)
13164 intel_pre_plane_update(intel_crtc);
13165
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013166 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013167
13168 if (put_domains)
13169 modeset_put_power_domains(dev_priv, put_domains);
13170
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013171 intel_post_plane_update(intel_crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013172 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013173
Daniel Vettera6778b32012-07-02 09:56:42 +020013174 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013175
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013176 drm_atomic_helper_wait_for_vblanks(dev, state);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013177 drm_atomic_helper_cleanup_planes(dev, state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013178
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013179 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013180 intel_modeset_check_state(dev, state);
13181
13182 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013183
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013184 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013185}
13186
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013187void intel_crtc_restore_mode(struct drm_crtc *crtc)
13188{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013189 struct drm_device *dev = crtc->dev;
13190 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013191 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013192 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013193
13194 state = drm_atomic_state_alloc(dev);
13195 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013196 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013197 crtc->base.id);
13198 return;
13199 }
13200
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013201 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013202
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013203retry:
13204 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13205 ret = PTR_ERR_OR_ZERO(crtc_state);
13206 if (!ret) {
13207 if (!crtc_state->active)
13208 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013209
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013210 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013211 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013212 }
13213
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013214 if (ret == -EDEADLK) {
13215 drm_atomic_state_clear(state);
13216 drm_modeset_backoff(state->acquire_ctx);
13217 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013218 }
13219
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013220 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013221out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013222 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013223}
13224
Daniel Vetter25c5b262012-07-08 22:08:04 +020013225#undef for_each_intel_crtc_masked
13226
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013227static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013228 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013229 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013230 .destroy = intel_crtc_destroy,
13231 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013232 .atomic_duplicate_state = intel_crtc_duplicate_state,
13233 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013234};
13235
Daniel Vetter53589012013-06-05 13:34:16 +020013236static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13237 struct intel_shared_dpll *pll,
13238 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013239{
Daniel Vetter53589012013-06-05 13:34:16 +020013240 uint32_t val;
13241
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013242 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013243 return false;
13244
Daniel Vetter53589012013-06-05 13:34:16 +020013245 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013246 hw_state->dpll = val;
13247 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13248 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013249
13250 return val & DPLL_VCO_ENABLE;
13251}
13252
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013253static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13254 struct intel_shared_dpll *pll)
13255{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013256 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13257 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013258}
13259
Daniel Vettere7b903d2013-06-05 13:34:14 +020013260static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13261 struct intel_shared_dpll *pll)
13262{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013263 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013264 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013265
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013266 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013267
13268 /* Wait for the clocks to stabilize. */
13269 POSTING_READ(PCH_DPLL(pll->id));
13270 udelay(150);
13271
13272 /* The pixel multiplier can only be updated once the
13273 * DPLL is enabled and the clocks are stable.
13274 *
13275 * So write it again.
13276 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013277 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013278 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013279 udelay(200);
13280}
13281
13282static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13283 struct intel_shared_dpll *pll)
13284{
13285 struct drm_device *dev = dev_priv->dev;
13286 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013287
13288 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013289 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013290 if (intel_crtc_to_shared_dpll(crtc) == pll)
13291 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13292 }
13293
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013294 I915_WRITE(PCH_DPLL(pll->id), 0);
13295 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013296 udelay(200);
13297}
13298
Daniel Vetter46edb022013-06-05 13:34:12 +020013299static char *ibx_pch_dpll_names[] = {
13300 "PCH DPLL A",
13301 "PCH DPLL B",
13302};
13303
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013304static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013305{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013306 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013307 int i;
13308
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013309 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013310
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013311 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013312 dev_priv->shared_dplls[i].id = i;
13313 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013314 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013315 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13316 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013317 dev_priv->shared_dplls[i].get_hw_state =
13318 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013319 }
13320}
13321
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013322static void intel_shared_dpll_init(struct drm_device *dev)
13323{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013324 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013325
Ville Syrjäläb6283052015-06-03 15:45:07 +030013326 intel_update_cdclk(dev);
13327
Daniel Vetter9cd86932014-06-25 22:01:57 +030013328 if (HAS_DDI(dev))
13329 intel_ddi_pll_init(dev);
13330 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013331 ibx_pch_dpll_init(dev);
13332 else
13333 dev_priv->num_shared_dpll = 0;
13334
13335 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013336}
13337
Matt Roper6beb8c232014-12-01 15:40:14 -080013338/**
13339 * intel_prepare_plane_fb - Prepare fb for usage on plane
13340 * @plane: drm plane to prepare for
13341 * @fb: framebuffer to prepare for presentation
13342 *
13343 * Prepares a framebuffer for usage on a display plane. Generally this
13344 * involves pinning the underlying object and updating the frontbuffer tracking
13345 * bits. Some older platforms need special physical address handling for
13346 * cursor planes.
13347 *
13348 * Returns 0 on success, negative error code on failure.
13349 */
13350int
13351intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013352 struct drm_framebuffer *fb,
13353 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013354{
13355 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013356 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013357 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13358 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013359 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013360
Matt Roperea2c67b2014-12-23 10:41:52 -080013361 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013362 return 0;
13363
Matt Roper4c345742014-07-09 16:22:10 -070013364 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013365
Matt Roper6beb8c232014-12-01 15:40:14 -080013366 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13367 INTEL_INFO(dev)->cursor_needs_physical) {
13368 int align = IS_I830(dev) ? 16 * 1024 : 256;
13369 ret = i915_gem_object_attach_phys(obj, align);
13370 if (ret)
13371 DRM_DEBUG_KMS("failed to attach phys object\n");
13372 } else {
John Harrison91af1272015-06-18 13:14:56 +010013373 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013374 }
13375
13376 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013377 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013378
13379 mutex_unlock(&dev->struct_mutex);
13380
13381 return ret;
13382}
13383
Matt Roper38f3ce32014-12-02 07:45:25 -080013384/**
13385 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13386 * @plane: drm plane to clean up for
13387 * @fb: old framebuffer that was on plane
13388 *
13389 * Cleans up a framebuffer that has just been removed from a plane.
13390 */
13391void
13392intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013393 struct drm_framebuffer *fb,
13394 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013395{
13396 struct drm_device *dev = plane->dev;
13397 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13398
13399 if (WARN_ON(!obj))
13400 return;
13401
13402 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13403 !INTEL_INFO(dev)->cursor_needs_physical) {
13404 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013405 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013406 mutex_unlock(&dev->struct_mutex);
13407 }
Matt Roper465c1202014-05-29 08:06:54 -070013408}
13409
Chandra Konduru6156a452015-04-27 13:48:39 -070013410int
13411skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13412{
13413 int max_scale;
13414 struct drm_device *dev;
13415 struct drm_i915_private *dev_priv;
13416 int crtc_clock, cdclk;
13417
13418 if (!intel_crtc || !crtc_state)
13419 return DRM_PLANE_HELPER_NO_SCALING;
13420
13421 dev = intel_crtc->base.dev;
13422 dev_priv = dev->dev_private;
13423 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013424 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013425
13426 if (!crtc_clock || !cdclk)
13427 return DRM_PLANE_HELPER_NO_SCALING;
13428
13429 /*
13430 * skl max scale is lower of:
13431 * close to 3 but not 3, -1 is for that purpose
13432 * or
13433 * cdclk/crtc_clock
13434 */
13435 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13436
13437 return max_scale;
13438}
13439
Matt Roper465c1202014-05-29 08:06:54 -070013440static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013441intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013442 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013443 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013444{
Matt Roper2b875c22014-12-01 15:40:13 -080013445 struct drm_crtc *crtc = state->base.crtc;
13446 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013447 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013448 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13449 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013450
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013451 /* use scaler when colorkey is not required */
13452 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013453 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013454 min_scale = 1;
13455 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013456 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013457 }
Sonika Jindald8106362015-04-10 14:37:28 +053013458
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013459 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13460 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013461 min_scale, max_scale,
13462 can_position, true,
13463 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013464}
13465
Gustavo Padovan14af2932014-10-24 14:51:31 +010013466static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013467intel_commit_primary_plane(struct drm_plane *plane,
13468 struct intel_plane_state *state)
13469{
Matt Roper2b875c22014-12-01 15:40:13 -080013470 struct drm_crtc *crtc = state->base.crtc;
13471 struct drm_framebuffer *fb = state->base.fb;
13472 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013473 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013474 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013475 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013476
Matt Roperea2c67b2014-12-23 10:41:52 -080013477 crtc = crtc ? crtc : plane->crtc;
13478 intel_crtc = to_intel_crtc(crtc);
13479
Matt Ropercf4c7c12014-12-04 10:27:42 -080013480 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013481 crtc->x = src->x1 >> 16;
13482 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013483
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013484 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013485 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013486
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013487 dev_priv->display.update_primary_plane(crtc, fb,
13488 state->src.x1 >> 16,
13489 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013490}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013491
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013492static void
13493intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013494 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013495{
13496 struct drm_device *dev = plane->dev;
13497 struct drm_i915_private *dev_priv = dev->dev_private;
13498
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013499 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13500}
13501
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013502static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13503 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013504{
13505 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013507 struct intel_crtc_state *old_intel_state =
13508 to_intel_crtc_state(old_crtc_state);
13509 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013510
Ville Syrjäläf015c552015-06-24 22:00:02 +030013511 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013512 intel_update_watermarks(crtc);
13513
Matt Roperc34c9ee2014-12-23 10:41:50 -080013514 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013515 if (crtc->state->active)
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020013516 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013517
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013518 if (modeset)
13519 return;
13520
13521 if (to_intel_crtc_state(crtc->state)->update_pipe)
13522 intel_update_pipe_config(intel_crtc, old_intel_state);
13523 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013524 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013525}
13526
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013527static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13528 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013529{
Matt Roper32b7eee2014-12-24 07:59:06 -080013530 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013531
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020013532 if (crtc->state->active)
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020013533 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013534}
13535
Matt Ropercf4c7c12014-12-04 10:27:42 -080013536/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013537 * intel_plane_destroy - destroy a plane
13538 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013539 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013540 * Common destruction function for all types of planes (primary, cursor,
13541 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013542 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013543void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013544{
13545 struct intel_plane *intel_plane = to_intel_plane(plane);
13546 drm_plane_cleanup(plane);
13547 kfree(intel_plane);
13548}
13549
Matt Roper65a3fea2015-01-21 16:35:42 -080013550const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013551 .update_plane = drm_atomic_helper_update_plane,
13552 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013553 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013554 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013555 .atomic_get_property = intel_plane_atomic_get_property,
13556 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013557 .atomic_duplicate_state = intel_plane_duplicate_state,
13558 .atomic_destroy_state = intel_plane_destroy_state,
13559
Matt Roper465c1202014-05-29 08:06:54 -070013560};
13561
13562static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13563 int pipe)
13564{
13565 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013566 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013567 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013568 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013569
13570 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13571 if (primary == NULL)
13572 return NULL;
13573
Matt Roper8e7d6882015-01-21 16:35:41 -080013574 state = intel_create_plane_state(&primary->base);
13575 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013576 kfree(primary);
13577 return NULL;
13578 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013579 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013580
Matt Roper465c1202014-05-29 08:06:54 -070013581 primary->can_scale = false;
13582 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013583 if (INTEL_INFO(dev)->gen >= 9) {
13584 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013585 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013586 }
Matt Roper465c1202014-05-29 08:06:54 -070013587 primary->pipe = pipe;
13588 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013589 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013590 primary->check_plane = intel_check_primary_plane;
13591 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013592 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013593 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13594 primary->plane = !pipe;
13595
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013596 if (INTEL_INFO(dev)->gen >= 9) {
13597 intel_primary_formats = skl_primary_formats;
13598 num_formats = ARRAY_SIZE(skl_primary_formats);
13599 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013600 intel_primary_formats = i965_primary_formats;
13601 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013602 } else {
13603 intel_primary_formats = i8xx_primary_formats;
13604 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013605 }
13606
13607 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013608 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013609 intel_primary_formats, num_formats,
13610 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013611
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013612 if (INTEL_INFO(dev)->gen >= 4)
13613 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013614
Matt Roperea2c67b2014-12-23 10:41:52 -080013615 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13616
Matt Roper465c1202014-05-29 08:06:54 -070013617 return &primary->base;
13618}
13619
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013620void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13621{
13622 if (!dev->mode_config.rotation_property) {
13623 unsigned long flags = BIT(DRM_ROTATE_0) |
13624 BIT(DRM_ROTATE_180);
13625
13626 if (INTEL_INFO(dev)->gen >= 9)
13627 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13628
13629 dev->mode_config.rotation_property =
13630 drm_mode_create_rotation_property(dev, flags);
13631 }
13632 if (dev->mode_config.rotation_property)
13633 drm_object_attach_property(&plane->base.base,
13634 dev->mode_config.rotation_property,
13635 plane->base.state->rotation);
13636}
13637
Matt Roper3d7d6512014-06-10 08:28:13 -070013638static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013639intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013640 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013641 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013642{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013643 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013644 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013645 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013646 unsigned stride;
13647 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013648
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013649 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13650 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013651 DRM_PLANE_HELPER_NO_SCALING,
13652 DRM_PLANE_HELPER_NO_SCALING,
13653 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013654 if (ret)
13655 return ret;
13656
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013657 /* if we want to turn off the cursor ignore width and height */
13658 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013659 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013660
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013661 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013662 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013663 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13664 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013665 return -EINVAL;
13666 }
13667
Matt Roperea2c67b2014-12-23 10:41:52 -080013668 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13669 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013670 DRM_DEBUG_KMS("buffer is too small\n");
13671 return -ENOMEM;
13672 }
13673
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013674 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013675 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013676 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013677 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013678
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013679 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013680}
13681
Matt Roperf4a2cf22014-12-01 15:40:12 -080013682static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013683intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013684 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013685{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013686 intel_crtc_update_cursor(crtc, false);
13687}
13688
13689static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013690intel_commit_cursor_plane(struct drm_plane *plane,
13691 struct intel_plane_state *state)
13692{
Matt Roper2b875c22014-12-01 15:40:13 -080013693 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013694 struct drm_device *dev = plane->dev;
13695 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013696 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013697 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013698
Matt Roperea2c67b2014-12-23 10:41:52 -080013699 crtc = crtc ? crtc : plane->crtc;
13700 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013701
Gustavo Padovana912f122014-12-01 15:40:10 -080013702 if (intel_crtc->cursor_bo == obj)
13703 goto update;
13704
Matt Roperf4a2cf22014-12-01 15:40:12 -080013705 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013706 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013707 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013708 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013709 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013710 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013711
Gustavo Padovana912f122014-12-01 15:40:10 -080013712 intel_crtc->cursor_addr = addr;
13713 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013714
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013715update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013716 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013717 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013718}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013719
Matt Roper3d7d6512014-06-10 08:28:13 -070013720static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13721 int pipe)
13722{
13723 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013724 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013725
13726 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13727 if (cursor == NULL)
13728 return NULL;
13729
Matt Roper8e7d6882015-01-21 16:35:41 -080013730 state = intel_create_plane_state(&cursor->base);
13731 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013732 kfree(cursor);
13733 return NULL;
13734 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013735 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013736
Matt Roper3d7d6512014-06-10 08:28:13 -070013737 cursor->can_scale = false;
13738 cursor->max_downscale = 1;
13739 cursor->pipe = pipe;
13740 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013741 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013742 cursor->check_plane = intel_check_cursor_plane;
13743 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013744 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013745
13746 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013747 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013748 intel_cursor_formats,
13749 ARRAY_SIZE(intel_cursor_formats),
13750 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013751
13752 if (INTEL_INFO(dev)->gen >= 4) {
13753 if (!dev->mode_config.rotation_property)
13754 dev->mode_config.rotation_property =
13755 drm_mode_create_rotation_property(dev,
13756 BIT(DRM_ROTATE_0) |
13757 BIT(DRM_ROTATE_180));
13758 if (dev->mode_config.rotation_property)
13759 drm_object_attach_property(&cursor->base.base,
13760 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013761 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013762 }
13763
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013764 if (INTEL_INFO(dev)->gen >=9)
13765 state->scaler_id = -1;
13766
Matt Roperea2c67b2014-12-23 10:41:52 -080013767 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13768
Matt Roper3d7d6512014-06-10 08:28:13 -070013769 return &cursor->base;
13770}
13771
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013772static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13773 struct intel_crtc_state *crtc_state)
13774{
13775 int i;
13776 struct intel_scaler *intel_scaler;
13777 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13778
13779 for (i = 0; i < intel_crtc->num_scalers; i++) {
13780 intel_scaler = &scaler_state->scalers[i];
13781 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013782 intel_scaler->mode = PS_SCALER_MODE_DYN;
13783 }
13784
13785 scaler_state->scaler_id = -1;
13786}
13787
Hannes Ederb358d0a2008-12-18 21:18:47 +010013788static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013789{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013790 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013791 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013792 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013793 struct drm_plane *primary = NULL;
13794 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013795 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013796
Daniel Vetter955382f2013-09-19 14:05:45 +020013797 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013798 if (intel_crtc == NULL)
13799 return;
13800
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013801 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13802 if (!crtc_state)
13803 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013804 intel_crtc->config = crtc_state;
13805 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013806 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013807
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013808 /* initialize shared scalers */
13809 if (INTEL_INFO(dev)->gen >= 9) {
13810 if (pipe == PIPE_C)
13811 intel_crtc->num_scalers = 1;
13812 else
13813 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13814
13815 skl_init_scalers(dev, intel_crtc, crtc_state);
13816 }
13817
Matt Roper465c1202014-05-29 08:06:54 -070013818 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013819 if (!primary)
13820 goto fail;
13821
13822 cursor = intel_cursor_plane_create(dev, pipe);
13823 if (!cursor)
13824 goto fail;
13825
Matt Roper465c1202014-05-29 08:06:54 -070013826 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013827 cursor, &intel_crtc_funcs);
13828 if (ret)
13829 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013830
13831 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013832 for (i = 0; i < 256; i++) {
13833 intel_crtc->lut_r[i] = i;
13834 intel_crtc->lut_g[i] = i;
13835 intel_crtc->lut_b[i] = i;
13836 }
13837
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013838 /*
13839 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013840 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013841 */
Jesse Barnes80824002009-09-10 15:28:06 -070013842 intel_crtc->pipe = pipe;
13843 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013844 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013845 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013846 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013847 }
13848
Chris Wilson4b0e3332014-05-30 16:35:26 +030013849 intel_crtc->cursor_base = ~0;
13850 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013851 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013852
Ville Syrjälä852eb002015-06-24 22:00:07 +030013853 intel_crtc->wm.cxsr_allowed = true;
13854
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013855 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13856 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13857 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13858 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13859
Jesse Barnes79e53942008-11-07 14:24:08 -080013860 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013861
13862 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013863 return;
13864
13865fail:
13866 if (primary)
13867 drm_plane_cleanup(primary);
13868 if (cursor)
13869 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013870 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013871 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013872}
13873
Jesse Barnes752aa882013-10-31 18:55:49 +020013874enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13875{
13876 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013877 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013878
Rob Clark51fd3712013-11-19 12:10:12 -050013879 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013880
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013881 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013882 return INVALID_PIPE;
13883
13884 return to_intel_crtc(encoder->crtc)->pipe;
13885}
13886
Carl Worth08d7b3d2009-04-29 14:43:54 -070013887int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013888 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013889{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013890 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013891 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013892 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013893
Rob Clark7707e652014-07-17 23:30:04 -040013894 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013895
Rob Clark7707e652014-07-17 23:30:04 -040013896 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013897 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013898 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013899 }
13900
Rob Clark7707e652014-07-17 23:30:04 -040013901 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013902 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013903
Daniel Vetterc05422d2009-08-11 16:05:30 +020013904 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013905}
13906
Daniel Vetter66a92782012-07-12 20:08:18 +020013907static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013908{
Daniel Vetter66a92782012-07-12 20:08:18 +020013909 struct drm_device *dev = encoder->base.dev;
13910 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013911 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013912 int entry = 0;
13913
Damien Lespiaub2784e12014-08-05 11:29:37 +010013914 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013915 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013916 index_mask |= (1 << entry);
13917
Jesse Barnes79e53942008-11-07 14:24:08 -080013918 entry++;
13919 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013920
Jesse Barnes79e53942008-11-07 14:24:08 -080013921 return index_mask;
13922}
13923
Chris Wilson4d302442010-12-14 19:21:29 +000013924static bool has_edp_a(struct drm_device *dev)
13925{
13926 struct drm_i915_private *dev_priv = dev->dev_private;
13927
13928 if (!IS_MOBILE(dev))
13929 return false;
13930
13931 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13932 return false;
13933
Damien Lespiaue3589902014-02-07 19:12:50 +000013934 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013935 return false;
13936
13937 return true;
13938}
13939
Jesse Barnes84b4e042014-06-25 08:24:29 -070013940static bool intel_crt_present(struct drm_device *dev)
13941{
13942 struct drm_i915_private *dev_priv = dev->dev_private;
13943
Damien Lespiau884497e2013-12-03 13:56:23 +000013944 if (INTEL_INFO(dev)->gen >= 9)
13945 return false;
13946
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013947 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013948 return false;
13949
13950 if (IS_CHERRYVIEW(dev))
13951 return false;
13952
13953 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13954 return false;
13955
13956 return true;
13957}
13958
Jesse Barnes79e53942008-11-07 14:24:08 -080013959static void intel_setup_outputs(struct drm_device *dev)
13960{
Eric Anholt725e30a2009-01-22 13:01:02 -080013961 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013962 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013963 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013964
Daniel Vetterc9093352013-06-06 22:22:47 +020013965 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013966
Jesse Barnes84b4e042014-06-25 08:24:29 -070013967 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013968 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013969
Vandana Kannanc776eb22014-08-19 12:05:01 +053013970 if (IS_BROXTON(dev)) {
13971 /*
13972 * FIXME: Broxton doesn't support port detection via the
13973 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13974 * detect the ports.
13975 */
13976 intel_ddi_init(dev, PORT_A);
13977 intel_ddi_init(dev, PORT_B);
13978 intel_ddi_init(dev, PORT_C);
13979 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013980 int found;
13981
Jesse Barnesde31fac2015-03-06 15:53:32 -080013982 /*
13983 * Haswell uses DDI functions to detect digital outputs.
13984 * On SKL pre-D0 the strap isn't connected, so we assume
13985 * it's there.
13986 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013987 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013988 /* WaIgnoreDDIAStrap: skl */
Jani Nikula5a2376d2015-08-14 10:53:17 +030013989 if (found || IS_SKYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013990 intel_ddi_init(dev, PORT_A);
13991
13992 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13993 * register */
13994 found = I915_READ(SFUSE_STRAP);
13995
13996 if (found & SFUSE_STRAP_DDIB_DETECTED)
13997 intel_ddi_init(dev, PORT_B);
13998 if (found & SFUSE_STRAP_DDIC_DETECTED)
13999 intel_ddi_init(dev, PORT_C);
14000 if (found & SFUSE_STRAP_DDID_DETECTED)
14001 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014002 /*
14003 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14004 */
14005 if (IS_SKYLAKE(dev) &&
14006 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14007 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14008 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14009 intel_ddi_init(dev, PORT_E);
14010
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014011 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014012 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014013 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014014
14015 if (has_edp_a(dev))
14016 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014017
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014018 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014019 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014020 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014021 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014022 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014023 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014024 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014025 }
14026
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014027 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014028 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014029
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014030 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014031 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014032
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014033 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014034 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014035
Daniel Vetter270b3042012-10-27 15:52:05 +020014036 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014037 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014038 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014039 /*
14040 * The DP_DETECTED bit is the latched state of the DDC
14041 * SDA pin at boot. However since eDP doesn't require DDC
14042 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14043 * eDP ports may have been muxed to an alternate function.
14044 * Thus we can't rely on the DP_DETECTED bit alone to detect
14045 * eDP ports. Consult the VBT as well as DP_DETECTED to
14046 * detect eDP ports.
14047 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014048 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14049 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014050 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14051 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014052 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14053 intel_dp_is_edp(dev, PORT_B))
14054 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014055
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014056 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14057 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014058 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14059 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014060 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14061 intel_dp_is_edp(dev, PORT_C))
14062 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014063
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014064 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014065 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014066 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14067 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014068 /* eDP not supported on port D, so don't check VBT */
14069 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14070 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014071 }
14072
Jani Nikula3cfca972013-08-27 15:12:26 +030014073 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014074 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014075 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014076
Paulo Zanonie2debe92013-02-18 19:00:27 -030014077 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014078 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014079 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014080 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014081 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014082 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014083 }
Ma Ling27185ae2009-08-24 13:50:23 +080014084
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014085 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014086 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014087 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014088
14089 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014090
Paulo Zanonie2debe92013-02-18 19:00:27 -030014091 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014092 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014093 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014094 }
Ma Ling27185ae2009-08-24 13:50:23 +080014095
Paulo Zanonie2debe92013-02-18 19:00:27 -030014096 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014097
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014098 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014099 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014100 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014101 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014102 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014103 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014104 }
Ma Ling27185ae2009-08-24 13:50:23 +080014105
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014106 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014107 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014108 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014109 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014110 intel_dvo_init(dev);
14111
Zhenyu Wang103a1962009-11-27 11:44:36 +080014112 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014113 intel_tv_init(dev);
14114
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014115 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014116
Damien Lespiaub2784e12014-08-05 11:29:37 +010014117 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014118 encoder->base.possible_crtcs = encoder->crtc_mask;
14119 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014120 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014121 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014122
Paulo Zanonidde86e22012-12-01 12:04:25 -020014123 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014124
14125 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014126}
14127
14128static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14129{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014130 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014131 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014132
Daniel Vetteref2d6332014-02-10 18:00:38 +010014133 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014134 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014135 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014136 drm_gem_object_unreference(&intel_fb->obj->base);
14137 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014138 kfree(intel_fb);
14139}
14140
14141static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014142 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014143 unsigned int *handle)
14144{
14145 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014146 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014147
Chris Wilson05394f32010-11-08 19:18:58 +000014148 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014149}
14150
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014151static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14152 struct drm_file *file,
14153 unsigned flags, unsigned color,
14154 struct drm_clip_rect *clips,
14155 unsigned num_clips)
14156{
14157 struct drm_device *dev = fb->dev;
14158 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14159 struct drm_i915_gem_object *obj = intel_fb->obj;
14160
14161 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014162 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014163 mutex_unlock(&dev->struct_mutex);
14164
14165 return 0;
14166}
14167
Jesse Barnes79e53942008-11-07 14:24:08 -080014168static const struct drm_framebuffer_funcs intel_fb_funcs = {
14169 .destroy = intel_user_framebuffer_destroy,
14170 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014171 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014172};
14173
Damien Lespiaub3218032015-02-27 11:15:18 +000014174static
14175u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14176 uint32_t pixel_format)
14177{
14178 u32 gen = INTEL_INFO(dev)->gen;
14179
14180 if (gen >= 9) {
14181 /* "The stride in bytes must not exceed the of the size of 8K
14182 * pixels and 32K bytes."
14183 */
14184 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14185 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14186 return 32*1024;
14187 } else if (gen >= 4) {
14188 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14189 return 16*1024;
14190 else
14191 return 32*1024;
14192 } else if (gen >= 3) {
14193 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14194 return 8*1024;
14195 else
14196 return 16*1024;
14197 } else {
14198 /* XXX DSPC is limited to 4k tiled */
14199 return 8*1024;
14200 }
14201}
14202
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014203static int intel_framebuffer_init(struct drm_device *dev,
14204 struct intel_framebuffer *intel_fb,
14205 struct drm_mode_fb_cmd2 *mode_cmd,
14206 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014207{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014208 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014209 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014210 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014211
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014212 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14213
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014214 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14215 /* Enforce that fb modifier and tiling mode match, but only for
14216 * X-tiled. This is needed for FBC. */
14217 if (!!(obj->tiling_mode == I915_TILING_X) !=
14218 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14219 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14220 return -EINVAL;
14221 }
14222 } else {
14223 if (obj->tiling_mode == I915_TILING_X)
14224 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14225 else if (obj->tiling_mode == I915_TILING_Y) {
14226 DRM_DEBUG("No Y tiling for legacy addfb\n");
14227 return -EINVAL;
14228 }
14229 }
14230
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014231 /* Passed in modifier sanity checking. */
14232 switch (mode_cmd->modifier[0]) {
14233 case I915_FORMAT_MOD_Y_TILED:
14234 case I915_FORMAT_MOD_Yf_TILED:
14235 if (INTEL_INFO(dev)->gen < 9) {
14236 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14237 mode_cmd->modifier[0]);
14238 return -EINVAL;
14239 }
14240 case DRM_FORMAT_MOD_NONE:
14241 case I915_FORMAT_MOD_X_TILED:
14242 break;
14243 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014244 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14245 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014246 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014247 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014248
Damien Lespiaub3218032015-02-27 11:15:18 +000014249 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14250 mode_cmd->pixel_format);
14251 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14252 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14253 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014254 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014255 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014256
Damien Lespiaub3218032015-02-27 11:15:18 +000014257 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14258 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014259 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014260 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14261 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014262 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014263 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014264 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014265 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014266
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014267 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014268 mode_cmd->pitches[0] != obj->stride) {
14269 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14270 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014271 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014272 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014273
Ville Syrjälä57779d02012-10-31 17:50:14 +020014274 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014275 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014276 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014277 case DRM_FORMAT_RGB565:
14278 case DRM_FORMAT_XRGB8888:
14279 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014280 break;
14281 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014282 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014283 DRM_DEBUG("unsupported pixel format: %s\n",
14284 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014285 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014286 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014287 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014288 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014289 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14290 DRM_DEBUG("unsupported pixel format: %s\n",
14291 drm_get_format_name(mode_cmd->pixel_format));
14292 return -EINVAL;
14293 }
14294 break;
14295 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014296 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014297 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014298 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014299 DRM_DEBUG("unsupported pixel format: %s\n",
14300 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014301 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014302 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014303 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014304 case DRM_FORMAT_ABGR2101010:
14305 if (!IS_VALLEYVIEW(dev)) {
14306 DRM_DEBUG("unsupported pixel format: %s\n",
14307 drm_get_format_name(mode_cmd->pixel_format));
14308 return -EINVAL;
14309 }
14310 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014311 case DRM_FORMAT_YUYV:
14312 case DRM_FORMAT_UYVY:
14313 case DRM_FORMAT_YVYU:
14314 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014315 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014316 DRM_DEBUG("unsupported pixel format: %s\n",
14317 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014318 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014319 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014320 break;
14321 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014322 DRM_DEBUG("unsupported pixel format: %s\n",
14323 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014324 return -EINVAL;
14325 }
14326
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014327 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14328 if (mode_cmd->offsets[0] != 0)
14329 return -EINVAL;
14330
Damien Lespiauec2c9812015-01-20 12:51:45 +000014331 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014332 mode_cmd->pixel_format,
14333 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014334 /* FIXME drm helper for size checks (especially planar formats)? */
14335 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14336 return -EINVAL;
14337
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014338 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14339 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014340 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014341
Jesse Barnes79e53942008-11-07 14:24:08 -080014342 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14343 if (ret) {
14344 DRM_ERROR("framebuffer init failed %d\n", ret);
14345 return ret;
14346 }
14347
Jesse Barnes79e53942008-11-07 14:24:08 -080014348 return 0;
14349}
14350
Jesse Barnes79e53942008-11-07 14:24:08 -080014351static struct drm_framebuffer *
14352intel_user_framebuffer_create(struct drm_device *dev,
14353 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014354 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014355{
Chris Wilson05394f32010-11-08 19:18:58 +000014356 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014357
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014358 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14359 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014360 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014361 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014362
Chris Wilsond2dff872011-04-19 08:36:26 +010014363 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014364}
14365
Daniel Vetter06957262015-08-10 13:34:08 +020014366#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014367static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014368{
14369}
14370#endif
14371
Jesse Barnes79e53942008-11-07 14:24:08 -080014372static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014373 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014374 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014375 .atomic_check = intel_atomic_check,
14376 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014377 .atomic_state_alloc = intel_atomic_state_alloc,
14378 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014379};
14380
Jesse Barnese70236a2009-09-21 10:42:27 -070014381/* Set up chip specific display functions */
14382static void intel_init_display(struct drm_device *dev)
14383{
14384 struct drm_i915_private *dev_priv = dev->dev_private;
14385
Daniel Vetteree9300b2013-06-03 22:40:22 +020014386 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14387 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014388 else if (IS_CHERRYVIEW(dev))
14389 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014390 else if (IS_VALLEYVIEW(dev))
14391 dev_priv->display.find_dpll = vlv_find_best_dpll;
14392 else if (IS_PINEVIEW(dev))
14393 dev_priv->display.find_dpll = pnv_find_best_dpll;
14394 else
14395 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14396
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014397 if (INTEL_INFO(dev)->gen >= 9) {
14398 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014399 dev_priv->display.get_initial_plane_config =
14400 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014401 dev_priv->display.crtc_compute_clock =
14402 haswell_crtc_compute_clock;
14403 dev_priv->display.crtc_enable = haswell_crtc_enable;
14404 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014405 dev_priv->display.update_primary_plane =
14406 skylake_update_primary_plane;
14407 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014408 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014409 dev_priv->display.get_initial_plane_config =
14410 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014411 dev_priv->display.crtc_compute_clock =
14412 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014413 dev_priv->display.crtc_enable = haswell_crtc_enable;
14414 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014415 dev_priv->display.update_primary_plane =
14416 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014417 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014418 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014419 dev_priv->display.get_initial_plane_config =
14420 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014421 dev_priv->display.crtc_compute_clock =
14422 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014423 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14424 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014425 dev_priv->display.update_primary_plane =
14426 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014427 } else if (IS_VALLEYVIEW(dev)) {
14428 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014429 dev_priv->display.get_initial_plane_config =
14430 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014431 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014432 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14433 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014434 dev_priv->display.update_primary_plane =
14435 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014436 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014437 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014438 dev_priv->display.get_initial_plane_config =
14439 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014440 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014441 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14442 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014443 dev_priv->display.update_primary_plane =
14444 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014445 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014446
Jesse Barnese70236a2009-09-21 10:42:27 -070014447 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014448 if (IS_SKYLAKE(dev))
14449 dev_priv->display.get_display_clock_speed =
14450 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014451 else if (IS_BROXTON(dev))
14452 dev_priv->display.get_display_clock_speed =
14453 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014454 else if (IS_BROADWELL(dev))
14455 dev_priv->display.get_display_clock_speed =
14456 broadwell_get_display_clock_speed;
14457 else if (IS_HASWELL(dev))
14458 dev_priv->display.get_display_clock_speed =
14459 haswell_get_display_clock_speed;
14460 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014461 dev_priv->display.get_display_clock_speed =
14462 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014463 else if (IS_GEN5(dev))
14464 dev_priv->display.get_display_clock_speed =
14465 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014466 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014467 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014468 dev_priv->display.get_display_clock_speed =
14469 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014470 else if (IS_GM45(dev))
14471 dev_priv->display.get_display_clock_speed =
14472 gm45_get_display_clock_speed;
14473 else if (IS_CRESTLINE(dev))
14474 dev_priv->display.get_display_clock_speed =
14475 i965gm_get_display_clock_speed;
14476 else if (IS_PINEVIEW(dev))
14477 dev_priv->display.get_display_clock_speed =
14478 pnv_get_display_clock_speed;
14479 else if (IS_G33(dev) || IS_G4X(dev))
14480 dev_priv->display.get_display_clock_speed =
14481 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014482 else if (IS_I915G(dev))
14483 dev_priv->display.get_display_clock_speed =
14484 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014485 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014486 dev_priv->display.get_display_clock_speed =
14487 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014488 else if (IS_PINEVIEW(dev))
14489 dev_priv->display.get_display_clock_speed =
14490 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014491 else if (IS_I915GM(dev))
14492 dev_priv->display.get_display_clock_speed =
14493 i915gm_get_display_clock_speed;
14494 else if (IS_I865G(dev))
14495 dev_priv->display.get_display_clock_speed =
14496 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014497 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014498 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014499 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014500 else { /* 830 */
14501 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014502 dev_priv->display.get_display_clock_speed =
14503 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014504 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014505
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014506 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014507 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014508 } else if (IS_GEN6(dev)) {
14509 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014510 } else if (IS_IVYBRIDGE(dev)) {
14511 /* FIXME: detect B0+ stepping and use auto training */
14512 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014513 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014514 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014515 if (IS_BROADWELL(dev)) {
14516 dev_priv->display.modeset_commit_cdclk =
14517 broadwell_modeset_commit_cdclk;
14518 dev_priv->display.modeset_calc_cdclk =
14519 broadwell_modeset_calc_cdclk;
14520 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014521 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014522 dev_priv->display.modeset_commit_cdclk =
14523 valleyview_modeset_commit_cdclk;
14524 dev_priv->display.modeset_calc_cdclk =
14525 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014526 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014527 dev_priv->display.modeset_commit_cdclk =
14528 broxton_modeset_commit_cdclk;
14529 dev_priv->display.modeset_calc_cdclk =
14530 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014531 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014532
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014533 switch (INTEL_INFO(dev)->gen) {
14534 case 2:
14535 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14536 break;
14537
14538 case 3:
14539 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14540 break;
14541
14542 case 4:
14543 case 5:
14544 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14545 break;
14546
14547 case 6:
14548 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14549 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014550 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014551 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014552 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14553 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014554 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014555 /* Drop through - unsupported since execlist only. */
14556 default:
14557 /* Default just returns -ENODEV to indicate unsupported */
14558 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014559 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014560
14561 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014562
14563 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014564}
14565
Jesse Barnesb690e962010-07-19 13:53:12 -070014566/*
14567 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14568 * resume, or other times. This quirk makes sure that's the case for
14569 * affected systems.
14570 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014571static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014572{
14573 struct drm_i915_private *dev_priv = dev->dev_private;
14574
14575 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014576 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014577}
14578
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014579static void quirk_pipeb_force(struct drm_device *dev)
14580{
14581 struct drm_i915_private *dev_priv = dev->dev_private;
14582
14583 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14584 DRM_INFO("applying pipe b force quirk\n");
14585}
14586
Keith Packard435793d2011-07-12 14:56:22 -070014587/*
14588 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14589 */
14590static void quirk_ssc_force_disable(struct drm_device *dev)
14591{
14592 struct drm_i915_private *dev_priv = dev->dev_private;
14593 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014594 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014595}
14596
Carsten Emde4dca20e2012-03-15 15:56:26 +010014597/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014598 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14599 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014600 */
14601static void quirk_invert_brightness(struct drm_device *dev)
14602{
14603 struct drm_i915_private *dev_priv = dev->dev_private;
14604 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014605 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014606}
14607
Scot Doyle9c72cc62014-07-03 23:27:50 +000014608/* Some VBT's incorrectly indicate no backlight is present */
14609static void quirk_backlight_present(struct drm_device *dev)
14610{
14611 struct drm_i915_private *dev_priv = dev->dev_private;
14612 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14613 DRM_INFO("applying backlight present quirk\n");
14614}
14615
Jesse Barnesb690e962010-07-19 13:53:12 -070014616struct intel_quirk {
14617 int device;
14618 int subsystem_vendor;
14619 int subsystem_device;
14620 void (*hook)(struct drm_device *dev);
14621};
14622
Egbert Eich5f85f172012-10-14 15:46:38 +020014623/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14624struct intel_dmi_quirk {
14625 void (*hook)(struct drm_device *dev);
14626 const struct dmi_system_id (*dmi_id_list)[];
14627};
14628
14629static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14630{
14631 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14632 return 1;
14633}
14634
14635static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14636 {
14637 .dmi_id_list = &(const struct dmi_system_id[]) {
14638 {
14639 .callback = intel_dmi_reverse_brightness,
14640 .ident = "NCR Corporation",
14641 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14642 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14643 },
14644 },
14645 { } /* terminating entry */
14646 },
14647 .hook = quirk_invert_brightness,
14648 },
14649};
14650
Ben Widawskyc43b5632012-04-16 14:07:40 -070014651static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014652 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14653 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14654
Jesse Barnesb690e962010-07-19 13:53:12 -070014655 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14656 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14657
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014658 /* 830 needs to leave pipe A & dpll A up */
14659 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14660
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014661 /* 830 needs to leave pipe B & dpll B up */
14662 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14663
Keith Packard435793d2011-07-12 14:56:22 -070014664 /* Lenovo U160 cannot use SSC on LVDS */
14665 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014666
14667 /* Sony Vaio Y cannot use SSC on LVDS */
14668 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014669
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014670 /* Acer Aspire 5734Z must invert backlight brightness */
14671 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14672
14673 /* Acer/eMachines G725 */
14674 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14675
14676 /* Acer/eMachines e725 */
14677 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14678
14679 /* Acer/Packard Bell NCL20 */
14680 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14681
14682 /* Acer Aspire 4736Z */
14683 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014684
14685 /* Acer Aspire 5336 */
14686 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014687
14688 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14689 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014690
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014691 /* Acer C720 Chromebook (Core i3 4005U) */
14692 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14693
jens steinb2a96012014-10-28 20:25:53 +010014694 /* Apple Macbook 2,1 (Core 2 T7400) */
14695 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14696
Scot Doyled4967d82014-07-03 23:27:52 +000014697 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14698 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014699
14700 /* HP Chromebook 14 (Celeron 2955U) */
14701 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014702
14703 /* Dell Chromebook 11 */
14704 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014705};
14706
14707static void intel_init_quirks(struct drm_device *dev)
14708{
14709 struct pci_dev *d = dev->pdev;
14710 int i;
14711
14712 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14713 struct intel_quirk *q = &intel_quirks[i];
14714
14715 if (d->device == q->device &&
14716 (d->subsystem_vendor == q->subsystem_vendor ||
14717 q->subsystem_vendor == PCI_ANY_ID) &&
14718 (d->subsystem_device == q->subsystem_device ||
14719 q->subsystem_device == PCI_ANY_ID))
14720 q->hook(dev);
14721 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014722 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14723 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14724 intel_dmi_quirks[i].hook(dev);
14725 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014726}
14727
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014728/* Disable the VGA plane that we never use */
14729static void i915_disable_vga(struct drm_device *dev)
14730{
14731 struct drm_i915_private *dev_priv = dev->dev_private;
14732 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014733 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014734
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014735 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014736 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014737 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014738 sr1 = inb(VGA_SR_DATA);
14739 outb(sr1 | 1<<5, VGA_SR_DATA);
14740 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14741 udelay(300);
14742
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014743 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014744 POSTING_READ(vga_reg);
14745}
14746
Daniel Vetterf8175862012-04-10 15:50:11 +020014747void intel_modeset_init_hw(struct drm_device *dev)
14748{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014749 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014750 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014751 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014752 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014753}
14754
Jesse Barnes79e53942008-11-07 14:24:08 -080014755void intel_modeset_init(struct drm_device *dev)
14756{
Jesse Barnes652c3932009-08-17 13:31:43 -070014757 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014758 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014759 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014760 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014761
14762 drm_mode_config_init(dev);
14763
14764 dev->mode_config.min_width = 0;
14765 dev->mode_config.min_height = 0;
14766
Dave Airlie019d96c2011-09-29 16:20:42 +010014767 dev->mode_config.preferred_depth = 24;
14768 dev->mode_config.prefer_shadow = 1;
14769
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014770 dev->mode_config.allow_fb_modifiers = true;
14771
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014772 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014773
Jesse Barnesb690e962010-07-19 13:53:12 -070014774 intel_init_quirks(dev);
14775
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014776 intel_init_pm(dev);
14777
Ben Widawskye3c74752013-04-05 13:12:39 -070014778 if (INTEL_INFO(dev)->num_pipes == 0)
14779 return;
14780
Lukas Wunner69f92f62015-07-15 13:57:35 +020014781 /*
14782 * There may be no VBT; and if the BIOS enabled SSC we can
14783 * just keep using it to avoid unnecessary flicker. Whereas if the
14784 * BIOS isn't using it, don't assume it will work even if the VBT
14785 * indicates as much.
14786 */
14787 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14788 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14789 DREF_SSC1_ENABLE);
14790
14791 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14792 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14793 bios_lvds_use_ssc ? "en" : "dis",
14794 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14795 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14796 }
14797 }
14798
Jesse Barnese70236a2009-09-21 10:42:27 -070014799 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014800 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014801
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014802 if (IS_GEN2(dev)) {
14803 dev->mode_config.max_width = 2048;
14804 dev->mode_config.max_height = 2048;
14805 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014806 dev->mode_config.max_width = 4096;
14807 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014808 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014809 dev->mode_config.max_width = 8192;
14810 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014811 }
Damien Lespiau068be562014-03-28 14:17:49 +000014812
Ville Syrjälädc41c152014-08-13 11:57:05 +030014813 if (IS_845G(dev) || IS_I865G(dev)) {
14814 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14815 dev->mode_config.cursor_height = 1023;
14816 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014817 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14818 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14819 } else {
14820 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14821 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14822 }
14823
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014824 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014825
Zhao Yakui28c97732009-10-09 11:39:41 +080014826 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014827 INTEL_INFO(dev)->num_pipes,
14828 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014829
Damien Lespiau055e3932014-08-18 13:49:10 +010014830 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014831 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014832 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014833 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014834 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014835 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014836 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014837 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014838 }
14839
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014840 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014841
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014842 /* Just disable it once at startup */
14843 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014844 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014845
14846 /* Just in case the BIOS is doing something questionable. */
Paulo Zanoni7733b492015-07-07 15:26:04 -030014847 intel_fbc_disable(dev_priv);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014848
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014849 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020014850 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014851 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014852
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014853 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014854 struct intel_initial_plane_config plane_config = {};
14855
Jesse Barnes46f297f2014-03-07 08:57:48 -080014856 if (!crtc->active)
14857 continue;
14858
Jesse Barnes46f297f2014-03-07 08:57:48 -080014859 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014860 * Note that reserving the BIOS fb up front prevents us
14861 * from stuffing other stolen allocations like the ring
14862 * on top. This prevents some ugliness at boot time, and
14863 * can even allow for smooth boot transitions if the BIOS
14864 * fb is large enough for the active pipe configuration.
14865 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014866 dev_priv->display.get_initial_plane_config(crtc,
14867 &plane_config);
14868
14869 /*
14870 * If the fb is shared between multiple heads, we'll
14871 * just get the first one.
14872 */
14873 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014874 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014875}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014876
Daniel Vetter7fad7982012-07-04 17:51:47 +020014877static void intel_enable_pipe_a(struct drm_device *dev)
14878{
14879 struct intel_connector *connector;
14880 struct drm_connector *crt = NULL;
14881 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014882 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014883
14884 /* We can't just switch on the pipe A, we need to set things up with a
14885 * proper mode and output configuration. As a gross hack, enable pipe A
14886 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014887 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014888 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14889 crt = &connector->base;
14890 break;
14891 }
14892 }
14893
14894 if (!crt)
14895 return;
14896
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014897 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014898 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014899}
14900
Daniel Vetterfa555832012-10-10 23:14:00 +020014901static bool
14902intel_check_plane_mapping(struct intel_crtc *crtc)
14903{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014904 struct drm_device *dev = crtc->base.dev;
14905 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014906 u32 reg, val;
14907
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014908 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014909 return true;
14910
14911 reg = DSPCNTR(!crtc->plane);
14912 val = I915_READ(reg);
14913
14914 if ((val & DISPLAY_PLANE_ENABLE) &&
14915 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14916 return false;
14917
14918 return true;
14919}
14920
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014921static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14922{
14923 struct drm_device *dev = crtc->base.dev;
14924 struct intel_encoder *encoder;
14925
14926 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14927 return true;
14928
14929 return false;
14930}
14931
Daniel Vetter24929352012-07-02 20:28:59 +020014932static void intel_sanitize_crtc(struct intel_crtc *crtc)
14933{
14934 struct drm_device *dev = crtc->base.dev;
14935 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014936 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020014937
Daniel Vetter24929352012-07-02 20:28:59 +020014938 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014939 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014940 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14941
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014942 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014943 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014944 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014945 struct intel_plane *plane;
14946
Daniel Vetter96256042015-02-13 21:03:42 +010014947 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014948
14949 /* Disable everything but the primary plane */
14950 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14951 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14952 continue;
14953
14954 plane->disable_plane(&plane->base, &crtc->base);
14955 }
Daniel Vetter96256042015-02-13 21:03:42 +010014956 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014957
Daniel Vetter24929352012-07-02 20:28:59 +020014958 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014959 * disable the crtc (and hence change the state) if it is wrong. Note
14960 * that gen4+ has a fixed plane -> pipe mapping. */
14961 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014962 bool plane;
14963
Daniel Vetter24929352012-07-02 20:28:59 +020014964 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14965 crtc->base.base.id);
14966
14967 /* Pipe has the wrong plane attached and the plane is active.
14968 * Temporarily change the plane mapping and disable everything
14969 * ... */
14970 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014971 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014972 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014973 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014974 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020014975 }
Daniel Vetter24929352012-07-02 20:28:59 +020014976
Daniel Vetter7fad7982012-07-04 17:51:47 +020014977 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14978 crtc->pipe == PIPE_A && !crtc->active) {
14979 /* BIOS forgot to enable pipe A, this mostly happens after
14980 * resume. Force-enable the pipe to fix this, the update_dpms
14981 * call below we restore the pipe to the right state, but leave
14982 * the required bits on. */
14983 intel_enable_pipe_a(dev);
14984 }
14985
Daniel Vetter24929352012-07-02 20:28:59 +020014986 /* Adjust the state of the output pipe according to whether we
14987 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014988 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014989 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014990
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020014991 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014992 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020014993
14994 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014995 * functions or because of calls to intel_crtc_disable_noatomic,
14996 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020014997 * pipe A quirk. */
14998 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
14999 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015000 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015001 crtc->active ? "enabled" : "disabled");
15002
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015003 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015004 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015005 crtc->base.enabled = crtc->active;
15006
15007 /* Because we only establish the connector -> encoder ->
15008 * crtc links if something is active, this means the
15009 * crtc is now deactivated. Break the links. connector
15010 * -> encoder links are only establish when things are
15011 * actually up, hence no need to break them. */
15012 WARN_ON(crtc->active);
15013
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015014 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015015 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015016 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015017
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015018 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015019 /*
15020 * We start out with underrun reporting disabled to avoid races.
15021 * For correct bookkeeping mark this on active crtcs.
15022 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015023 * Also on gmch platforms we dont have any hardware bits to
15024 * disable the underrun reporting. Which means we need to start
15025 * out with underrun reporting disabled also on inactive pipes,
15026 * since otherwise we'll complain about the garbage we read when
15027 * e.g. coming up after runtime pm.
15028 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015029 * No protection against concurrent access is required - at
15030 * worst a fifo underrun happens which also sets this to false.
15031 */
15032 crtc->cpu_fifo_underrun_disabled = true;
15033 crtc->pch_fifo_underrun_disabled = true;
15034 }
Daniel Vetter24929352012-07-02 20:28:59 +020015035}
15036
15037static void intel_sanitize_encoder(struct intel_encoder *encoder)
15038{
15039 struct intel_connector *connector;
15040 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015041 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015042
15043 /* We need to check both for a crtc link (meaning that the
15044 * encoder is active and trying to read from a pipe) and the
15045 * pipe itself being active. */
15046 bool has_active_crtc = encoder->base.crtc &&
15047 to_intel_crtc(encoder->base.crtc)->active;
15048
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015049 for_each_intel_connector(dev, connector) {
15050 if (connector->base.encoder != &encoder->base)
15051 continue;
15052
15053 active = true;
15054 break;
15055 }
15056
15057 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015058 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15059 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015060 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015061
15062 /* Connector is active, but has no active pipe. This is
15063 * fallout from our resume register restoring. Disable
15064 * the encoder manually again. */
15065 if (encoder->base.crtc) {
15066 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15067 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015068 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015069 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015070 if (encoder->post_disable)
15071 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015072 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015073 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015074
15075 /* Inconsistent output/port/pipe state happens presumably due to
15076 * a bug in one of the get_hw_state functions. Or someplace else
15077 * in our code, like the register restore mess on resume. Clamp
15078 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015079 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015080 if (connector->encoder != encoder)
15081 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015082 connector->base.dpms = DRM_MODE_DPMS_OFF;
15083 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015084 }
15085 }
15086 /* Enabled encoders without active connectors will be fixed in
15087 * the crtc fixup. */
15088}
15089
Imre Deak04098752014-02-18 00:02:16 +020015090void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015091{
15092 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015093 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015094
Imre Deak04098752014-02-18 00:02:16 +020015095 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15096 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15097 i915_disable_vga(dev);
15098 }
15099}
15100
15101void i915_redisable_vga(struct drm_device *dev)
15102{
15103 struct drm_i915_private *dev_priv = dev->dev_private;
15104
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015105 /* This function can be called both from intel_modeset_setup_hw_state or
15106 * at a very early point in our resume sequence, where the power well
15107 * structures are not yet restored. Since this function is at a very
15108 * paranoid "someone might have enabled VGA while we were not looking"
15109 * level, just check if the power well is enabled instead of trying to
15110 * follow the "don't touch the power well if we don't need it" policy
15111 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015112 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015113 return;
15114
Imre Deak04098752014-02-18 00:02:16 +020015115 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015116}
15117
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015118static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015119{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015120 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015121
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015122 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015123}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015124
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015125/* FIXME read out full plane state for all planes */
15126static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015127{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015128 struct intel_plane_state *plane_state =
15129 to_intel_plane_state(crtc->base.primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015130
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015131 plane_state->visible =
15132 primary_get_hw_state(to_intel_plane(crtc->base.primary));
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015133}
15134
Daniel Vetter30e984d2013-06-05 13:34:17 +020015135static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015136{
15137 struct drm_i915_private *dev_priv = dev->dev_private;
15138 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015139 struct intel_crtc *crtc;
15140 struct intel_encoder *encoder;
15141 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015142 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015143
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015144 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015145 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015146 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015147 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015148
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015149 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015150 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015151
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015152 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015153 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015154
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015155 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015156
15157 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15158 crtc->base.base.id,
15159 crtc->active ? "enabled" : "disabled");
15160 }
15161
Daniel Vetter53589012013-06-05 13:34:16 +020015162 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15163 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15164
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015165 pll->on = pll->get_hw_state(dev_priv, pll,
15166 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015167 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015168 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015169 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015170 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015171 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015172 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015173 }
Daniel Vetter53589012013-06-05 13:34:16 +020015174 }
Daniel Vetter53589012013-06-05 13:34:16 +020015175
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015176 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015177 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015178
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015179 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015180 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015181 }
15182
Damien Lespiaub2784e12014-08-05 11:29:37 +010015183 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015184 pipe = 0;
15185
15186 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015187 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15188 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015189 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015190 } else {
15191 encoder->base.crtc = NULL;
15192 }
15193
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015194 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015195 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015196 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015197 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015198 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015199 }
15200
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015201 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015202 if (connector->get_hw_state(connector)) {
15203 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015204 connector->base.encoder = &connector->encoder->base;
15205 } else {
15206 connector->base.dpms = DRM_MODE_DPMS_OFF;
15207 connector->base.encoder = NULL;
15208 }
15209 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15210 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015211 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015212 connector->base.encoder ? "enabled" : "disabled");
15213 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015214
15215 for_each_intel_crtc(dev, crtc) {
15216 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15217
15218 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15219 if (crtc->base.state->active) {
15220 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15221 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15222 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15223
15224 /*
15225 * The initial mode needs to be set in order to keep
15226 * the atomic core happy. It wants a valid mode if the
15227 * crtc's enabled, so we do the above call.
15228 *
15229 * At this point some state updated by the connectors
15230 * in their ->detect() callback has not run yet, so
15231 * no recalculation can be done yet.
15232 *
15233 * Even if we could do a recalculation and modeset
15234 * right now it would cause a double modeset if
15235 * fbdev or userspace chooses a different initial mode.
15236 *
15237 * If that happens, someone indicated they wanted a
15238 * mode change, which means it's safe to do a full
15239 * recalculation.
15240 */
15241 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015242
15243 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15244 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015245 }
15246 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015247}
15248
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015249/* Scan out the current hw modeset state,
15250 * and sanitizes it to the current state
15251 */
15252static void
15253intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015254{
15255 struct drm_i915_private *dev_priv = dev->dev_private;
15256 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015257 struct intel_crtc *crtc;
15258 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015259 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015260
15261 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015262
15263 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015264 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015265 intel_sanitize_encoder(encoder);
15266 }
15267
Damien Lespiau055e3932014-08-18 13:49:10 +010015268 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015269 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15270 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015271 intel_dump_pipe_config(crtc, crtc->config,
15272 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015273 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015274
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015275 intel_modeset_update_connector_atomic_state(dev);
15276
Daniel Vetter35c95372013-07-17 06:55:04 +020015277 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15278 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15279
15280 if (!pll->on || pll->active)
15281 continue;
15282
15283 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15284
15285 pll->disable(dev_priv, pll);
15286 pll->on = false;
15287 }
15288
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015289 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015290 vlv_wm_get_hw_state(dev);
15291 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015292 skl_wm_get_hw_state(dev);
15293 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015294 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015295
15296 for_each_intel_crtc(dev, crtc) {
15297 unsigned long put_domains;
15298
15299 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15300 if (WARN_ON(put_domains))
15301 modeset_put_power_domains(dev_priv, put_domains);
15302 }
15303 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015304}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015305
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015306void intel_display_resume(struct drm_device *dev)
15307{
15308 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15309 struct intel_connector *conn;
15310 struct intel_plane *plane;
15311 struct drm_crtc *crtc;
15312 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015313
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015314 if (!state)
15315 return;
15316
15317 state->acquire_ctx = dev->mode_config.acquire_ctx;
15318
15319 /* preserve complete old state, including dpll */
15320 intel_atomic_get_shared_dpll_state(state);
15321
15322 for_each_crtc(dev, crtc) {
15323 struct drm_crtc_state *crtc_state =
15324 drm_atomic_get_crtc_state(state, crtc);
15325
15326 ret = PTR_ERR_OR_ZERO(crtc_state);
15327 if (ret)
15328 goto err;
15329
15330 /* force a restore */
15331 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015332 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015333
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015334 for_each_intel_plane(dev, plane) {
15335 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15336 if (ret)
15337 goto err;
15338 }
15339
15340 for_each_intel_connector(dev, conn) {
15341 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15342 if (ret)
15343 goto err;
15344 }
15345
15346 intel_modeset_setup_hw_state(dev);
15347
15348 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015349 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015350 if (!ret)
15351 return;
15352
15353err:
15354 DRM_ERROR("Restoring old state failed with %i\n", ret);
15355 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015356}
15357
15358void intel_modeset_gem_init(struct drm_device *dev)
15359{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015360 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015361 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015362 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015363
Imre Deakae484342014-03-31 15:10:44 +030015364 mutex_lock(&dev->struct_mutex);
15365 intel_init_gt_powersave(dev);
15366 mutex_unlock(&dev->struct_mutex);
15367
Chris Wilson1833b132012-05-09 11:56:28 +010015368 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015369
15370 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015371
15372 /*
15373 * Make sure any fbs we allocated at startup are properly
15374 * pinned & fenced. When we do the allocation it's too early
15375 * for this.
15376 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015377 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015378 obj = intel_fb_obj(c->primary->fb);
15379 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015380 continue;
15381
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015382 mutex_lock(&dev->struct_mutex);
15383 ret = intel_pin_and_fence_fb_obj(c->primary,
15384 c->primary->fb,
15385 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015386 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015387 mutex_unlock(&dev->struct_mutex);
15388 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015389 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15390 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015391 drm_framebuffer_unreference(c->primary->fb);
15392 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015393 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015394 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015395 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015396 }
15397 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015398
15399 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015400}
15401
Imre Deak4932e2c2014-02-11 17:12:48 +020015402void intel_connector_unregister(struct intel_connector *intel_connector)
15403{
15404 struct drm_connector *connector = &intel_connector->base;
15405
15406 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015407 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015408}
15409
Jesse Barnes79e53942008-11-07 14:24:08 -080015410void intel_modeset_cleanup(struct drm_device *dev)
15411{
Jesse Barnes652c3932009-08-17 13:31:43 -070015412 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015413 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015414
Imre Deak2eb52522014-11-19 15:30:05 +020015415 intel_disable_gt_powersave(dev);
15416
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015417 intel_backlight_unregister(dev);
15418
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015419 /*
15420 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015421 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015422 * experience fancy races otherwise.
15423 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015424 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015425
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015426 /*
15427 * Due to the hpd irq storm handling the hotplug work can re-arm the
15428 * poll handlers. Hence disable polling after hpd handling is shut down.
15429 */
Keith Packardf87ea762010-10-03 19:36:26 -070015430 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015431
Jesse Barnes723bfd72010-10-07 16:01:13 -070015432 intel_unregister_dsm_handler();
15433
Paulo Zanoni7733b492015-07-07 15:26:04 -030015434 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015435
Chris Wilson1630fe72011-07-08 12:22:42 +010015436 /* flush any delayed tasks or pending work */
15437 flush_scheduled_work();
15438
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015439 /* destroy the backlight and sysfs files before encoders/connectors */
15440 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015441 struct intel_connector *intel_connector;
15442
15443 intel_connector = to_intel_connector(connector);
15444 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015445 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015446
Jesse Barnes79e53942008-11-07 14:24:08 -080015447 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015448
15449 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015450
15451 mutex_lock(&dev->struct_mutex);
15452 intel_cleanup_gt_powersave(dev);
15453 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015454}
15455
Dave Airlie28d52042009-09-21 14:33:58 +100015456/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015457 * Return which encoder is currently attached for connector.
15458 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015459struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015460{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015461 return &intel_attached_encoder(connector)->base;
15462}
Jesse Barnes79e53942008-11-07 14:24:08 -080015463
Chris Wilsondf0e9242010-09-09 16:20:55 +010015464void intel_connector_attach_encoder(struct intel_connector *connector,
15465 struct intel_encoder *encoder)
15466{
15467 connector->encoder = encoder;
15468 drm_mode_connector_attach_encoder(&connector->base,
15469 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015470}
Dave Airlie28d52042009-09-21 14:33:58 +100015471
15472/*
15473 * set vga decode state - true == enable VGA decode
15474 */
15475int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15476{
15477 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015478 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015479 u16 gmch_ctrl;
15480
Chris Wilson75fa0412014-02-07 18:37:02 -020015481 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15482 DRM_ERROR("failed to read control word\n");
15483 return -EIO;
15484 }
15485
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015486 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15487 return 0;
15488
Dave Airlie28d52042009-09-21 14:33:58 +100015489 if (state)
15490 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15491 else
15492 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015493
15494 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15495 DRM_ERROR("failed to write control word\n");
15496 return -EIO;
15497 }
15498
Dave Airlie28d52042009-09-21 14:33:58 +100015499 return 0;
15500}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015501
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015502struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015503
15504 u32 power_well_driver;
15505
Chris Wilson63b66e52013-08-08 15:12:06 +020015506 int num_transcoders;
15507
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015508 struct intel_cursor_error_state {
15509 u32 control;
15510 u32 position;
15511 u32 base;
15512 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015513 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015514
15515 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015516 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015517 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015518 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015519 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015520
15521 struct intel_plane_error_state {
15522 u32 control;
15523 u32 stride;
15524 u32 size;
15525 u32 pos;
15526 u32 addr;
15527 u32 surface;
15528 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015529 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015530
15531 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015532 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015533 enum transcoder cpu_transcoder;
15534
15535 u32 conf;
15536
15537 u32 htotal;
15538 u32 hblank;
15539 u32 hsync;
15540 u32 vtotal;
15541 u32 vblank;
15542 u32 vsync;
15543 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015544};
15545
15546struct intel_display_error_state *
15547intel_display_capture_error_state(struct drm_device *dev)
15548{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015549 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015550 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015551 int transcoders[] = {
15552 TRANSCODER_A,
15553 TRANSCODER_B,
15554 TRANSCODER_C,
15555 TRANSCODER_EDP,
15556 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015557 int i;
15558
Chris Wilson63b66e52013-08-08 15:12:06 +020015559 if (INTEL_INFO(dev)->num_pipes == 0)
15560 return NULL;
15561
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015562 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015563 if (error == NULL)
15564 return NULL;
15565
Imre Deak190be112013-11-25 17:15:31 +020015566 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015567 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15568
Damien Lespiau055e3932014-08-18 13:49:10 +010015569 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015570 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015571 __intel_display_power_is_enabled(dev_priv,
15572 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015573 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015574 continue;
15575
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015576 error->cursor[i].control = I915_READ(CURCNTR(i));
15577 error->cursor[i].position = I915_READ(CURPOS(i));
15578 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015579
15580 error->plane[i].control = I915_READ(DSPCNTR(i));
15581 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015582 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015583 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015584 error->plane[i].pos = I915_READ(DSPPOS(i));
15585 }
Paulo Zanonica291362013-03-06 20:03:14 -030015586 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15587 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015588 if (INTEL_INFO(dev)->gen >= 4) {
15589 error->plane[i].surface = I915_READ(DSPSURF(i));
15590 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15591 }
15592
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015593 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015594
Sonika Jindal3abfce72014-07-21 15:23:43 +053015595 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015596 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015597 }
15598
15599 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15600 if (HAS_DDI(dev_priv->dev))
15601 error->num_transcoders++; /* Account for eDP. */
15602
15603 for (i = 0; i < error->num_transcoders; i++) {
15604 enum transcoder cpu_transcoder = transcoders[i];
15605
Imre Deakddf9c532013-11-27 22:02:02 +020015606 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015607 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015608 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015609 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015610 continue;
15611
Chris Wilson63b66e52013-08-08 15:12:06 +020015612 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15613
15614 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15615 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15616 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15617 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15618 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15619 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15620 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015621 }
15622
15623 return error;
15624}
15625
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015626#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15627
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015628void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015629intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015630 struct drm_device *dev,
15631 struct intel_display_error_state *error)
15632{
Damien Lespiau055e3932014-08-18 13:49:10 +010015633 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015634 int i;
15635
Chris Wilson63b66e52013-08-08 15:12:06 +020015636 if (!error)
15637 return;
15638
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015639 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015640 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015641 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015642 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015643 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015644 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015645 err_printf(m, " Power: %s\n",
15646 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015647 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015648 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015649
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015650 err_printf(m, "Plane [%d]:\n", i);
15651 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15652 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015653 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015654 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15655 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015656 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015657 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015658 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015659 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015660 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15661 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015662 }
15663
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015664 err_printf(m, "Cursor [%d]:\n", i);
15665 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15666 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15667 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015668 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015669
15670 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015671 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015672 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015673 err_printf(m, " Power: %s\n",
15674 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015675 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15676 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15677 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15678 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15679 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15680 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15681 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15682 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015683}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015684
15685void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15686{
15687 struct intel_crtc *crtc;
15688
15689 for_each_intel_crtc(dev, crtc) {
15690 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015691
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015692 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015693
15694 work = crtc->unpin_work;
15695
15696 if (work && work->event &&
15697 work->event->base.file_priv == file) {
15698 kfree(work->event);
15699 work->event = NULL;
15700 }
15701
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015702 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015703 }
15704}