blob: 54b8c9428024078797098197f3fe4a449a3e51ac [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
34 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
80 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000081
82 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
83 !if (!eq (TypeVariantName, "i"),
84 !if (!eq (Size, 128), "v2i64",
85 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000086 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000087 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
88 VTName))), VTName));
89
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Adam Nemet09377232014-10-08 23:25:31 +0000125 // A vector type of the same width with element type i32. This is used to
126 // create the canonical constant zero node ImmAllZerosV.
127 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
128 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000129
130 string ZSuffix = !if (!eq (Size, 128), "Z128",
131 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132}
133
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000134def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
135def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
137def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000138def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
139def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141// "x" in v32i8x_info means RC = VR256X
142def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
143def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
144def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
145def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000146def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
147def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148
149def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
150def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
151def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
152def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
154def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000156// We map scalar types to the smallest (128-bit) vector type
157// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000158def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
159def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000160def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
161def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
164 X86VectorVTInfo i128> {
165 X86VectorVTInfo info512 = i512;
166 X86VectorVTInfo info256 = i256;
167 X86VectorVTInfo info128 = i128;
168}
169
170def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
171 v16i8x_info>;
172def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
173 v8i16x_info>;
174def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
175 v4i32x_info>;
176def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
177 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000178def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
179 v4f32x_info>;
180def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
181 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000182
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000183// This multiclass generates the masking variants from the non-masking
184// variant. It only provides the assembly pieces for the masking variants.
185// It assumes custom ISel patterns for masking which can be provided as
186// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000187multiclass AVX512_maskable_custom<bits<8> O, Format F,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 list<dag> Pattern,
193 list<dag> MaskingPattern,
194 list<dag> ZeroMaskingPattern,
195 string MaskingConstraint = "",
196 InstrItinClass itin = NoItinerary,
197 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 let isCommutable = IsCommutable in
199 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000200 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000201 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202 Pattern, itin>;
203
204 // Prefer over VMOV*rrk Pat<>
205 let AddedComplexity = 20 in
206 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
208 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 MaskingPattern, itin>,
210 EVEX_K {
211 // In case of the 3src subclass this is overridden with a let.
212 string Constraints = MaskingConstraint;
213 }
214 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
215 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000216 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
217 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 ZeroMaskingPattern,
219 itin>,
220 EVEX_KZ;
221}
222
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000223
Adam Nemet34801422014-10-08 23:25:39 +0000224// Common base class of AVX512_maskable and AVX512_maskable_3src.
225multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
226 dag Outs,
227 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
228 string OpcodeStr,
229 string AttSrcAsm, string IntelSrcAsm,
230 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000232 string MaskingConstraint = "",
233 InstrItinClass itin = NoItinerary,
234 bit IsCommutable = 0> :
235 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
236 AttSrcAsm, IntelSrcAsm,
237 [(set _.RC:$dst, RHS)],
238 [(set _.RC:$dst, MaskingRHS)],
239 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000242
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000246multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
247 dag Outs, dag Ins, string OpcodeStr,
248 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000249 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000250 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000251 bit IsCommutable = 0> :
252 AVX512_maskable_common<O, F, _, Outs, Ins,
253 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
254 !con((ins _.KRCWM:$mask), Ins),
255 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000256 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000257 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258
259// This multiclass generates the unconditional/non-masking, the masking and
260// the zero-masking variant of the scalar instruction.
261multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
262 dag Outs, dag Ins, string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000264 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 InstrItinClass itin = NoItinerary,
266 bit IsCommutable = 0> :
267 AVX512_maskable_common<O, F, _, Outs, Ins,
268 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
269 !con((ins _.KRCWM:$mask), Ins),
270 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000271 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
272 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000273
Adam Nemet34801422014-10-08 23:25:39 +0000274// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000275// ($src1) is already tied to $dst so we just use that for the preserved
276// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
277// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag NonTiedIns, string OpcodeStr,
280 string AttSrcAsm, string IntelSrcAsm,
281 dag RHS> :
282 AVX512_maskable_common<O, F, _, Outs,
283 !con((ins _.RC:$src1), NonTiedIns),
284 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
285 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
286 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
287 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000288
Craig Topperaad5f112015-11-30 00:13:24 +0000289// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
290// operand differs from the output VT. This requires a bitconvert on
291// the preserved vector going into the vselect.
292multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
293 X86VectorVTInfo InVT,
294 dag Outs, dag NonTiedIns, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
296 dag RHS> :
297 AVX512_maskable_common<O, F, OutVT, Outs,
298 !con((ins InVT.RC:$src1), NonTiedIns),
299 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
300 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
302 (vselect InVT.KRCWM:$mask, RHS,
303 (bitconvert InVT.RC:$src1))>;
304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
308 dag RHS> :
309 AVX512_maskable_common<O, F, _, Outs,
310 !con((ins _.RC:$src1), NonTiedIns),
311 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000314 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
315 X86selects>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000316
Adam Nemet34801422014-10-08 23:25:39 +0000317multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
318 dag Outs, dag Ins,
319 string OpcodeStr,
320 string AttSrcAsm, string IntelSrcAsm,
321 list<dag> Pattern> :
322 AVX512_maskable_custom<O, F, Outs, Ins,
323 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
324 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000325 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000326 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000327
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000328
329// Instruction with mask that puts result in mask register,
330// like "compare" and "vptest"
331multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
332 dag Outs,
333 dag Ins, dag MaskingIns,
334 string OpcodeStr,
335 string AttSrcAsm, string IntelSrcAsm,
336 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000337 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000338 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000339 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
340 "$dst, "#IntelSrcAsm#"}",
341 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000342
343 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000344 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
345 "$dst {${mask}}, "#IntelSrcAsm#"}",
346 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000347}
348
349multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
350 dag Outs,
351 dag Ins, dag MaskingIns,
352 string OpcodeStr,
353 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000354 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000355 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
356 AttSrcAsm, IntelSrcAsm,
357 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000358 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
361 dag Outs, dag Ins, string OpcodeStr,
362 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000363 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000364 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
365 !con((ins _.KRCWM:$mask), Ins),
366 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000367 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000368
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000369multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
370 dag Outs, dag Ins, string OpcodeStr,
371 string AttSrcAsm, string IntelSrcAsm> :
372 AVX512_maskable_custom_cmp<O, F, Outs,
373 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000374 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000375
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000376// Bitcasts between 512-bit vector types. Return the original type since
377// no instruction is needed for the conversion
378let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000379 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000380 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000381 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
382 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
383 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000384 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000385 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
386 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
387 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000388 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000389 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000390 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
391 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000392 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000393 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
394 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000395 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000396 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
397 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000398 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000399 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
400 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
401 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
402 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
403 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
404 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
405 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
406 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
407 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
408 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
409 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000410
411 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
412 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
413 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
414 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
415 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
416 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
417 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
418 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
419 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
420 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
421 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
422 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
423 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
424 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
425 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
426 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
427 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
428 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
429 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
430 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
431 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
432 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
433 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
434 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
435 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
436 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
437 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
438 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
439 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
440 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
441
442// Bitcasts between 256-bit vector types. Return the original type since
443// no instruction is needed for the conversion
444 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
445 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
446 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
447 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
448 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
449 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
450 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
451 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
452 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
453 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
454 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
455 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
456 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
457 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
458 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
459 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
460 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
461 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
462 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
463 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
464 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
465 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
466 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
467 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
468 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
469 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
470 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
471 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
472 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
473 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
474}
475
Craig Topper9d9251b2016-05-08 20:10:20 +0000476// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
477// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
478// swizzled by ExecutionDepsFix to pxor.
479// We set canFoldAsLoad because this can be converted to a constant-pool
480// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000481let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
482 isPseudo = 1, Predicates = [HasAVX512] in {
483def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000484 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000485}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000486
Craig Toppere5ce84a2016-05-08 21:33:53 +0000487let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
488 isPseudo = 1, Predicates = [HasVLX] in {
489def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
490 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
491def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
492 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
493}
494
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000495//===----------------------------------------------------------------------===//
496// AVX-512 - VECTOR INSERT
497//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000498multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
499 PatFrag vinsert_insert> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000500 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
502 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
503 "vinsert" # From.EltTypeName # "x" # From.NumElts,
504 "$src3, $src2, $src1", "$src1, $src2, $src3",
505 (vinsert_insert:$src3 (To.VT To.RC:$src1),
506 (From.VT From.RC:$src2),
507 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000508
Igor Breger0ede3cb2015-09-20 06:52:42 +0000509 let mayLoad = 1 in
510 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
511 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
512 "vinsert" # From.EltTypeName # "x" # From.NumElts,
513 "$src3, $src2, $src1", "$src1, $src2, $src3",
514 (vinsert_insert:$src3 (To.VT To.RC:$src1),
515 (From.VT (bitconvert (From.LdFrag addr:$src2))),
516 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
517 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000518 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000519}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000520
Igor Breger0ede3cb2015-09-20 06:52:42 +0000521multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
522 X86VectorVTInfo To, PatFrag vinsert_insert,
523 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
524 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000525 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000526 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
527 (To.VT (!cast<Instruction>(InstrStr#"rr")
528 To.RC:$src1, From.RC:$src2,
529 (INSERT_get_vinsert_imm To.RC:$ins)))>;
530
531 def : Pat<(vinsert_insert:$ins
532 (To.VT To.RC:$src1),
533 (From.VT (bitconvert (From.LdFrag addr:$src2))),
534 (iPTR imm)),
535 (To.VT (!cast<Instruction>(InstrStr#"rm")
536 To.RC:$src1, addr:$src2,
537 (INSERT_get_vinsert_imm To.RC:$ins)))>;
538 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539}
540
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000541multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
542 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000543
544 let Predicates = [HasVLX] in
545 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
546 X86VectorVTInfo< 4, EltVT32, VR128X>,
547 X86VectorVTInfo< 8, EltVT32, VR256X>,
548 vinsert128_insert>, EVEX_V256;
549
550 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000551 X86VectorVTInfo< 4, EltVT32, VR128X>,
552 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000553 vinsert128_insert>, EVEX_V512;
554
555 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000556 X86VectorVTInfo< 4, EltVT64, VR256X>,
557 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000558 vinsert256_insert>, VEX_W, EVEX_V512;
559
560 let Predicates = [HasVLX, HasDQI] in
561 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
562 X86VectorVTInfo< 2, EltVT64, VR128X>,
563 X86VectorVTInfo< 4, EltVT64, VR256X>,
564 vinsert128_insert>, VEX_W, EVEX_V256;
565
566 let Predicates = [HasDQI] in {
567 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
568 X86VectorVTInfo< 2, EltVT64, VR128X>,
569 X86VectorVTInfo< 8, EltVT64, VR512>,
570 vinsert128_insert>, VEX_W, EVEX_V512;
571
572 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
573 X86VectorVTInfo< 8, EltVT32, VR256X>,
574 X86VectorVTInfo<16, EltVT32, VR512>,
575 vinsert256_insert>, EVEX_V512;
576 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000577}
578
Adam Nemet4e2ef472014-10-02 23:18:28 +0000579defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
580defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000581
Igor Breger0ede3cb2015-09-20 06:52:42 +0000582// Codegen pattern with the alternative types,
583// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
584defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
585 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
586defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
587 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
588
589defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
591defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
592 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
593
594defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
595 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
596defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
597 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
598
599// Codegen pattern with the alternative types insert VEC128 into VEC256
600defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
601 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
602defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
603 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
604// Codegen pattern with the alternative types insert VEC128 into VEC512
605defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
606 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
607defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
608 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
609// Codegen pattern with the alternative types insert VEC256 into VEC512
610defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
611 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
612defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
613 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
614
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000615// vinsertps - insert f32 to XMM
616def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000617 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000618 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000619 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000620 EVEX_4V;
621def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000622 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000623 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000624 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000625 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
626 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
627
628//===----------------------------------------------------------------------===//
629// AVX-512 VECTOR EXTRACT
630//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000631
Igor Breger7f69a992015-09-10 12:54:54 +0000632multiclass vextract_for_size_first_position_lowering<X86VectorVTInfo From,
633 X86VectorVTInfo To> {
634 // A subvector extract from the first vector position is
Renato Golindb7ea862015-09-09 19:44:40 +0000635 // a subregister copy that needs no instruction.
Igor Breger7f69a992015-09-10 12:54:54 +0000636 def NAME # To.NumElts:
637 Pat<(To.VT (extract_subvector (From.VT From.RC:$src),(iPTR 0))),
638 (To.VT (EXTRACT_SUBREG (From.VT From.RC:$src), To.SubRegIdx))>;
639}
Renato Golindb7ea862015-09-09 19:44:40 +0000640
Igor Breger7f69a992015-09-10 12:54:54 +0000641multiclass vextract_for_size<int Opcode,
642 X86VectorVTInfo From, X86VectorVTInfo To,
643 PatFrag vextract_extract> :
644 vextract_for_size_first_position_lowering<From, To> {
645
646 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
647 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
648 // vextract_extract), we interesting only in patterns without mask,
649 // intrinsics pattern match generated bellow.
650 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
651 (ins From.RC:$src1, i32u8imm:$idx),
652 "vextract" # To.EltTypeName # "x" # To.NumElts,
653 "$idx, $src1", "$src1, $idx",
654 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
655 (iPTR imm)))]>,
656 AVX512AIi8Base, EVEX;
657 let mayStore = 1 in {
658 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
659 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$src2),
660 "vextract" # To.EltTypeName # "x" # To.NumElts #
661 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
662 []>, EVEX;
663
664 def rmk : AVX512AIi8<Opcode, MRMDestMem, (outs),
665 (ins To.MemOp:$dst, To.KRCWM:$mask,
666 From.RC:$src1, i32u8imm:$src2),
667 "vextract" # To.EltTypeName # "x" # To.NumElts #
668 "\t{$src2, $src1, $dst {${mask}}|"
669 "$dst {${mask}}, $src1, $src2}",
670 []>, EVEX_K, EVEX;
671 }//mayStore = 1
672 }
Renato Golindb7ea862015-09-09 19:44:40 +0000673
674 // Intrinsic call with masking.
675 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000676 "x" # To.NumElts # "_" # From.Size)
677 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
678 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
679 From.ZSuffix # "rrk")
680 To.RC:$src0,
681 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
682 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000683
684 // Intrinsic call with zero-masking.
685 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000686 "x" # To.NumElts # "_" # From.Size)
687 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
688 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
689 From.ZSuffix # "rrkz")
690 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
691 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000692
693 // Intrinsic call without masking.
694 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000695 "x" # To.NumElts # "_" # From.Size)
696 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
697 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
698 From.ZSuffix # "rr")
699 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000700}
701
Igor Bregerdefab3c2015-10-08 12:55:01 +0000702// Codegen pattern for the alternative types
703multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
704 X86VectorVTInfo To, PatFrag vextract_extract,
705 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> :
706 vextract_for_size_first_position_lowering<From, To> {
Igor Breger7f69a992015-09-10 12:54:54 +0000707
Igor Bregerdefab3c2015-10-08 12:55:01 +0000708 let Predicates = p in
709 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
710 (To.VT (!cast<Instruction>(InstrStr#"rr")
711 From.RC:$src1,
712 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Igor Breger7f69a992015-09-10 12:54:54 +0000713}
714
715multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000716 ValueType EltVT64, int Opcode256> {
717 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000718 X86VectorVTInfo<16, EltVT32, VR512>,
719 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000720 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000721 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000722 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000723 X86VectorVTInfo< 8, EltVT64, VR512>,
724 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000725 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000726 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
727 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000728 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000729 X86VectorVTInfo< 8, EltVT32, VR256X>,
730 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000731 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000732 EVEX_V256, EVEX_CD8<32, CD8VT4>;
733 let Predicates = [HasVLX, HasDQI] in
734 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
735 X86VectorVTInfo< 4, EltVT64, VR256X>,
736 X86VectorVTInfo< 2, EltVT64, VR128X>,
737 vextract128_extract>,
738 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
739 let Predicates = [HasDQI] in {
740 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
741 X86VectorVTInfo< 8, EltVT64, VR512>,
742 X86VectorVTInfo< 2, EltVT64, VR128X>,
743 vextract128_extract>,
744 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
745 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
746 X86VectorVTInfo<16, EltVT32, VR512>,
747 X86VectorVTInfo< 8, EltVT32, VR256X>,
748 vextract256_extract>,
749 EVEX_V512, EVEX_CD8<32, CD8VT8>;
750 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000751}
752
Adam Nemet55536c62014-09-25 23:48:45 +0000753defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
754defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000755
Igor Bregerdefab3c2015-10-08 12:55:01 +0000756// extract_subvector codegen patterns with the alternative types.
757// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
758defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
759 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
760defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
761 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
762
763defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000764 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000765defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
766 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
767
768defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
769 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
770defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
771 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
772
773// Codegen pattern with the alternative types extract VEC128 from VEC512
774defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
775 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
776defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
777 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
778// Codegen pattern with the alternative types extract VEC256 from VEC512
779defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
780 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
781defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
782 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
783
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000784// A 128-bit subvector insert to the first 512-bit vector position
785// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000786def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
787 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
788def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
789 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
790def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
791 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
792def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
793 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
794def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
795 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
796def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
797 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000798
Igor Bregerfca0a342016-01-28 13:19:25 +0000799def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000800 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000801def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000802 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000803def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000804 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000805def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000806 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000807def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000808 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000809def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000810 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000811
812// vextractps - extract 32 bits from XMM
813def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000814 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000815 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000816 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
817 EVEX;
818
819def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000820 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000821 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000823 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824
825//===---------------------------------------------------------------------===//
826// AVX-512 BROADCAST
827//---
Igor Breger131008f2016-05-01 08:40:00 +0000828// broadcast with a scalar argument.
829multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
830 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
831
832 let isCodeGenOnly = 1 in {
833 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
834 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
835 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
836 Requires<[HasAVX512]>, T8PD, EVEX;
837
838 let Constraints = "$src0 = $dst" in
839 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
840 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
841 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
842 [(set DestInfo.RC:$dst,
843 (vselect DestInfo.KRCWM:$mask,
844 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
845 DestInfo.RC:$src0))]>,
846 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
847
848 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
849 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
850 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
851 [(set DestInfo.RC:$dst,
852 (vselect DestInfo.KRCWM:$mask,
853 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
854 DestInfo.ImmAllZerosV))]>,
855 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
856 } // let isCodeGenOnly = 1 in
857}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000858
Igor Breger21296d22015-10-20 11:56:42 +0000859multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
860 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
861
862 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
863 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
864 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
865 T8PD, EVEX;
866 let mayLoad = 1 in
867 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
868 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
869 (DestInfo.VT (X86VBroadcast
870 (SrcInfo.ScalarLdFrag addr:$src)))>,
871 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000872}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000873
Igor Breger21296d22015-10-20 11:56:42 +0000874multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr,
875 AVX512VLVectorVTInfo _> {
876 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000877 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
Robert Khasanovaf318f72014-10-30 14:21:47 +0000878 EVEX_V512;
879
880 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000881 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000882 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000883 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000884 }
885}
886
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000887let ExeDomain = SSEPackedSingle in {
Igor Breger21296d22015-10-20 11:56:42 +0000888 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss",
889 avx512vl_f32_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000890 let Predicates = [HasVLX] in {
Igor Breger131008f2016-05-01 08:40:00 +0000891 defm VBROADCASTSSZ128 :
892 avx512_broadcast_rm<0x18, "vbroadcastss", v4f32x_info, v4f32x_info>,
893 avx512_broadcast_scalar<0x18, "vbroadcastss", v4f32x_info, v4f32x_info>,
894 EVEX_V128;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000895 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000896}
897
898let ExeDomain = SSEPackedDouble in {
Igor Breger21296d22015-10-20 11:56:42 +0000899 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd",
900 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000901}
902
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000903def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000904 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000905def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000906 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000907
Robert Khasanovcbc57032014-12-09 16:38:41 +0000908multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
909 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000910 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
911 (ins SrcRC:$src),
912 "vpbroadcast"##_.Suffix, "$src", "$src",
913 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000914}
915
Robert Khasanovcbc57032014-12-09 16:38:41 +0000916multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
917 RegisterClass SrcRC, Predicate prd> {
918 let Predicates = [prd] in
919 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
920 let Predicates = [prd, HasVLX] in {
921 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
922 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
923 }
924}
925
Igor Breger0aeda372016-02-07 08:30:50 +0000926let isCodeGenOnly = 1 in {
927defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000928 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000929defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000930 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000931}
932let isAsmParserOnly = 1 in {
933 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
934 GR32, HasBWI>;
935 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
936 GR32, HasBWI>;
937}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000938defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
939 HasAVX512>;
940defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
941 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000942
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000943def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000944 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000945def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000946 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000947
Igor Breger21296d22015-10-20 11:56:42 +0000948// Provide aliases for broadcast from the same register class that
949// automatically does the extract.
950multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
951 X86VectorVTInfo SrcInfo> {
952 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
953 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
954 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
955}
956
957multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
958 AVX512VLVectorVTInfo _, Predicate prd> {
959 let Predicates = [prd] in {
960 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
961 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
962 EVEX_V512;
963 // Defined separately to avoid redefinition.
964 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
965 }
966 let Predicates = [prd, HasVLX] in {
967 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
968 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
969 EVEX_V256;
970 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
971 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000972 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000973}
974
Igor Breger21296d22015-10-20 11:56:42 +0000975defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
976 avx512vl_i8_info, HasBWI>;
977defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
978 avx512vl_i16_info, HasBWI>;
979defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
980 avx512vl_i32_info, HasAVX512>;
981defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
982 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000983
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000984multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
985 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Asaf Badouhb0d91fa2015-12-27 12:14:34 +0000986 let mayLoad = 1 in
987 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
988 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
989 (_Dst.VT (X86SubVBroadcast
990 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
991 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +0000992}
993
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000994defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
995 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +0000996 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000997defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
998 v16f32_info, v4f32x_info>,
999 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1000defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1001 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001002 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001003defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1004 v8f64_info, v4f64x_info>, VEX_W,
1005 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1006
1007let Predicates = [HasVLX] in {
1008defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1009 v8i32x_info, v4i32x_info>,
1010 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1011defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1012 v8f32x_info, v4f32x_info>,
1013 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1014}
1015let Predicates = [HasVLX, HasDQI] in {
1016defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1017 v4i64x_info, v2i64x_info>, VEX_W,
1018 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1019defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1020 v4f64x_info, v2f64x_info>, VEX_W,
1021 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1022}
1023let Predicates = [HasDQI] in {
1024defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1025 v8i64_info, v2i64x_info>, VEX_W,
1026 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1027defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1028 v16i32_info, v8i32x_info>,
1029 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1030defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1031 v8f64_info, v2f64x_info>, VEX_W,
1032 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1033defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1034 v16f32_info, v8f32x_info>,
1035 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1036}
Adam Nemet73f72e12014-06-27 00:43:38 +00001037
Igor Bregerfa798a92015-11-02 07:39:36 +00001038multiclass avx512_broadcast_32x2<bits<8> opc, string OpcodeStr,
1039 X86VectorVTInfo _Dst, X86VectorVTInfo _Src,
1040 SDNode OpNode = X86SubVBroadcast> {
1041
1042 defm r : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
1043 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
1044 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src)))>,
1045 T8PD, EVEX;
1046 let mayLoad = 1 in
1047 defm m : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1048 (ins _Src.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
1049 (_Dst.VT (OpNode
1050 (_Src.VT (scalar_to_vector(loadi64 addr:$src)))))>,
1051 T8PD, EVEX, EVEX_CD8<_Src.EltSize, CD8VT2>;
1052}
1053
1054multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
1055 AVX512VLVectorVTInfo _> {
1056 let Predicates = [HasDQI] in
1057 defm Z : avx512_broadcast_32x2<opc, OpcodeStr, _.info512, _.info128>,
1058 EVEX_V512;
1059 let Predicates = [HasDQI, HasVLX] in
1060 defm Z256 : avx512_broadcast_32x2<opc, OpcodeStr, _.info256, _.info128>,
1061 EVEX_V256;
1062}
1063
1064multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
1065 AVX512VLVectorVTInfo _> :
1066 avx512_common_broadcast_32x2<opc, OpcodeStr, _> {
1067
1068 let Predicates = [HasDQI, HasVLX] in
1069 defm Z128 : avx512_broadcast_32x2<opc, OpcodeStr, _.info128, _.info128,
1070 X86SubV32x2Broadcast>, EVEX_V128;
1071}
1072
1073defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1074 avx512vl_i32_info>;
1075defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1076 avx512vl_f32_info>;
1077
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001078def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001079 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001080def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1081 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1082
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001083def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001084 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001085def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1086 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001087
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001088//===----------------------------------------------------------------------===//
1089// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1090//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001091multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1092 X86VectorVTInfo _, RegisterClass KRC> {
1093 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001094 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001095 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001096}
1097
Asaf Badouh0d957b82015-11-18 09:42:45 +00001098multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
1099 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1100 let Predicates = [HasCDI] in
1101 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1102 let Predicates = [HasCDI, HasVLX] in {
1103 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1104 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1105 }
1106}
1107
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001108defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001109 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001110defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001111 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001112
1113//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001114// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001115multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001116 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001117let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001118 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001119 (ins _.RC:$src2, _.RC:$src3),
1120 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001121 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001122 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001123
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001124 let mayLoad = 1 in
Craig Topperaad5f112015-11-30 00:13:24 +00001125 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001126 (ins _.RC:$src2, _.MemOp:$src3),
1127 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001128 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001129 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1130 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001131 }
1132}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001133multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001134 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001135 let mayLoad = 1, Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001136 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001137 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1138 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1139 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001140 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001141 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001142 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001143}
1144
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001145multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001146 AVX512VLVectorVTInfo VTInfo,
1147 AVX512VLVectorVTInfo ShuffleMask> {
1148 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1149 ShuffleMask.info512>,
1150 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1151 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001152 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001153 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1154 ShuffleMask.info128>,
1155 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1156 ShuffleMask.info128>, EVEX_V128;
1157 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1158 ShuffleMask.info256>,
1159 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1160 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001161 }
1162}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001163
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001164multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001165 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001166 AVX512VLVectorVTInfo Idx,
1167 Predicate Prd> {
1168 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001169 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1170 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001171 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001172 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1173 Idx.info128>, EVEX_V128;
1174 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1175 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001176 }
1177}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001178
Craig Topperaad5f112015-11-30 00:13:24 +00001179defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1180 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1181defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1182 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001183defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1184 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1185 VEX_W, EVEX_CD8<16, CD8VF>;
1186defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1187 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1188 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001189defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1190 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1191defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1192 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001193
Craig Topperaad5f112015-11-30 00:13:24 +00001194// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001195multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001196 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001197let Constraints = "$src1 = $dst" in {
1198 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1199 (ins IdxVT.RC:$src2, _.RC:$src3),
1200 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001201 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001202 AVX5128IBase;
1203
1204 let mayLoad = 1 in
1205 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1206 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1207 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001208 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001209 (bitconvert (_.LdFrag addr:$src3))))>,
1210 EVEX_4V, AVX5128IBase;
1211 }
1212}
1213multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001214 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001215 let mayLoad = 1, Constraints = "$src1 = $dst" in
1216 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1217 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1218 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1219 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001220 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001221 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1222 AVX5128IBase, EVEX_4V, EVEX_B;
1223}
1224
1225multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001226 AVX512VLVectorVTInfo VTInfo,
1227 AVX512VLVectorVTInfo ShuffleMask> {
1228 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001229 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001230 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001231 ShuffleMask.info512>, EVEX_V512;
1232 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001233 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001234 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001235 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001236 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001237 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001238 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001239 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1240 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001241 }
1242}
1243
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001244multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001245 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001246 AVX512VLVectorVTInfo Idx,
1247 Predicate Prd> {
1248 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001249 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1250 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001251 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001252 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1253 Idx.info128>, EVEX_V128;
1254 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1255 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001256 }
1257}
1258
Craig Toppera47576f2015-11-26 20:21:29 +00001259defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001260 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001261defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001262 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001263defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1264 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1265 VEX_W, EVEX_CD8<16, CD8VF>;
1266defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1267 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1268 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001269defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001270 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001271defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001272 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001273
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001274//===----------------------------------------------------------------------===//
1275// AVX-512 - BLEND using mask
1276//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001277multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1278 let ExeDomain = _.ExeDomain in {
1279 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1280 (ins _.RC:$src1, _.RC:$src2),
1281 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001282 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001283 []>, EVEX_4V;
1284 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1285 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001286 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001287 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001288 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1289 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1290 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1291 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1292 !strconcat(OpcodeStr,
1293 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1294 []>, EVEX_4V, EVEX_KZ;
1295 let mayLoad = 1 in {
1296 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1297 (ins _.RC:$src1, _.MemOp:$src2),
1298 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001299 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001300 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1301 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1302 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001303 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001304 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001305 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1306 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1307 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1308 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1309 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1310 !strconcat(OpcodeStr,
1311 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1312 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1313 }
1314 }
1315}
1316multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1317
1318 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1319 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1320 !strconcat(OpcodeStr,
1321 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1322 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1323 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1324 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001325 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001326
1327 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1328 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1329 !strconcat(OpcodeStr,
1330 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1331 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001332 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001333
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001334}
1335
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001336multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1337 AVX512VLVectorVTInfo VTInfo> {
1338 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1339 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001340
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001341 let Predicates = [HasVLX] in {
1342 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1343 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1344 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1345 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1346 }
1347}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001348
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001349multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1350 AVX512VLVectorVTInfo VTInfo> {
1351 let Predicates = [HasBWI] in
1352 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001353
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001354 let Predicates = [HasBWI, HasVLX] in {
1355 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1356 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1357 }
1358}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001359
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001360
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001361defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1362defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1363defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1364defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1365defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1366defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001367
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001368
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001369let Predicates = [HasAVX512] in {
1370def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1371 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001372 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001373 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001374 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1375 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1376
1377def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1378 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001379 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001380 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001381 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1382 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1383}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001384//===----------------------------------------------------------------------===//
1385// Compare Instructions
1386//===----------------------------------------------------------------------===//
1387
1388// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001389
1390multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1391
1392 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1393 (outs _.KRC:$dst),
1394 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1395 "vcmp${cc}"#_.Suffix,
1396 "$src2, $src1", "$src1, $src2",
1397 (OpNode (_.VT _.RC:$src1),
1398 (_.VT _.RC:$src2),
1399 imm:$cc)>, EVEX_4V;
1400 let mayLoad = 1 in
1401 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1402 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001403 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001404 "vcmp${cc}"#_.Suffix,
1405 "$src2, $src1", "$src1, $src2",
1406 (OpNode (_.VT _.RC:$src1),
1407 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1408 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1409
1410 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1411 (outs _.KRC:$dst),
1412 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1413 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001414 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001415 (OpNodeRnd (_.VT _.RC:$src1),
1416 (_.VT _.RC:$src2),
1417 imm:$cc,
1418 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1419 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001420 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001421 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1422 (outs VK1:$dst),
1423 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1424 "vcmp"#_.Suffix,
1425 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1426 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1427 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001428 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001429 "vcmp"#_.Suffix,
1430 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1431 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1432
1433 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1434 (outs _.KRC:$dst),
1435 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1436 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001437 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001438 EVEX_4V, EVEX_B;
1439 }// let isAsmParserOnly = 1, hasSideEffects = 0
1440
1441 let isCodeGenOnly = 1 in {
1442 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1443 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1444 !strconcat("vcmp${cc}", _.Suffix,
1445 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1446 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1447 _.FRC:$src2,
1448 imm:$cc))],
1449 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001450 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001451 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1452 (outs _.KRC:$dst),
1453 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1454 !strconcat("vcmp${cc}", _.Suffix,
1455 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1456 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1457 (_.ScalarLdFrag addr:$src2),
1458 imm:$cc))],
1459 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001460 }
1461}
1462
1463let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001464 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1465 AVX512XSIi8Base;
1466 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1467 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001468}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001469
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001470multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1471 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001472 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001473 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1474 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1475 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001476 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001477 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001478 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001479 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1480 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1481 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1482 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001483 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001484 def rrk : AVX512BI<opc, MRMSrcReg,
1485 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1486 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1487 "$dst {${mask}}, $src1, $src2}"),
1488 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1489 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1490 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1491 let mayLoad = 1 in
1492 def rmk : AVX512BI<opc, MRMSrcMem,
1493 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1494 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1495 "$dst {${mask}}, $src1, $src2}"),
1496 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1497 (OpNode (_.VT _.RC:$src1),
1498 (_.VT (bitconvert
1499 (_.LdFrag addr:$src2))))))],
1500 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001501}
1502
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001503multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001504 X86VectorVTInfo _> :
1505 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001506 let mayLoad = 1 in {
1507 def rmb : AVX512BI<opc, MRMSrcMem,
1508 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1509 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1510 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1511 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1512 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1513 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1514 def rmbk : AVX512BI<opc, MRMSrcMem,
1515 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1516 _.ScalarMemOp:$src2),
1517 !strconcat(OpcodeStr,
1518 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1519 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1520 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1521 (OpNode (_.VT _.RC:$src1),
1522 (X86VBroadcast
1523 (_.ScalarLdFrag addr:$src2)))))],
1524 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1525 }
1526}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001527
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001528multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1529 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1530 let Predicates = [prd] in
1531 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1532 EVEX_V512;
1533
1534 let Predicates = [prd, HasVLX] in {
1535 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1536 EVEX_V256;
1537 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1538 EVEX_V128;
1539 }
1540}
1541
1542multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1543 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1544 Predicate prd> {
1545 let Predicates = [prd] in
1546 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1547 EVEX_V512;
1548
1549 let Predicates = [prd, HasVLX] in {
1550 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1551 EVEX_V256;
1552 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1553 EVEX_V128;
1554 }
1555}
1556
1557defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1558 avx512vl_i8_info, HasBWI>,
1559 EVEX_CD8<8, CD8VF>;
1560
1561defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1562 avx512vl_i16_info, HasBWI>,
1563 EVEX_CD8<16, CD8VF>;
1564
Robert Khasanovf70f7982014-09-18 14:06:55 +00001565defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001566 avx512vl_i32_info, HasAVX512>,
1567 EVEX_CD8<32, CD8VF>;
1568
Robert Khasanovf70f7982014-09-18 14:06:55 +00001569defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001570 avx512vl_i64_info, HasAVX512>,
1571 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1572
1573defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1574 avx512vl_i8_info, HasBWI>,
1575 EVEX_CD8<8, CD8VF>;
1576
1577defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1578 avx512vl_i16_info, HasBWI>,
1579 EVEX_CD8<16, CD8VF>;
1580
Robert Khasanovf70f7982014-09-18 14:06:55 +00001581defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001582 avx512vl_i32_info, HasAVX512>,
1583 EVEX_CD8<32, CD8VF>;
1584
Robert Khasanovf70f7982014-09-18 14:06:55 +00001585defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001586 avx512vl_i64_info, HasAVX512>,
1587 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001588
1589def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001590 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001591 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1592 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1593
1594def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001595 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001596 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1597 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1598
Robert Khasanov29e3b962014-08-27 09:34:37 +00001599multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1600 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001601 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001602 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001603 !strconcat("vpcmp${cc}", Suffix,
1604 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001605 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1606 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001607 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001608 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001609 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001610 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001611 !strconcat("vpcmp${cc}", Suffix,
1612 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001613 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1614 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001615 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001616 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1617 def rrik : AVX512AIi8<opc, MRMSrcReg,
1618 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001619 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001620 !strconcat("vpcmp${cc}", Suffix,
1621 "\t{$src2, $src1, $dst {${mask}}|",
1622 "$dst {${mask}}, $src1, $src2}"),
1623 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1624 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001625 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001626 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1627 let mayLoad = 1 in
1628 def rmik : AVX512AIi8<opc, MRMSrcMem,
1629 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001630 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001631 !strconcat("vpcmp${cc}", Suffix,
1632 "\t{$src2, $src1, $dst {${mask}}|",
1633 "$dst {${mask}}, $src1, $src2}"),
1634 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1635 (OpNode (_.VT _.RC:$src1),
1636 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001637 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001638 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1639
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001640 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001641 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001642 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001643 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001644 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1645 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001646 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001647 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001648 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001649 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001650 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1651 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001652 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001653 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1654 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001655 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001656 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001657 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1658 "$dst {${mask}}, $src1, $src2, $cc}"),
1659 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001660 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001661 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1662 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001663 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001664 !strconcat("vpcmp", Suffix,
1665 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1666 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001667 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001668 }
1669}
1670
Robert Khasanov29e3b962014-08-27 09:34:37 +00001671multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001672 X86VectorVTInfo _> :
1673 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001674 def rmib : AVX512AIi8<opc, MRMSrcMem,
1675 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001676 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001677 !strconcat("vpcmp${cc}", Suffix,
1678 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1679 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1680 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1681 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001682 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001683 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1684 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1685 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001686 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001687 !strconcat("vpcmp${cc}", Suffix,
1688 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1689 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1690 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1691 (OpNode (_.VT _.RC:$src1),
1692 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001693 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001694 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001695
Robert Khasanov29e3b962014-08-27 09:34:37 +00001696 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001697 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001698 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1699 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001700 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001701 !strconcat("vpcmp", Suffix,
1702 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1703 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1704 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1705 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1706 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001707 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001708 !strconcat("vpcmp", Suffix,
1709 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1710 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1711 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1712 }
1713}
1714
1715multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1716 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1717 let Predicates = [prd] in
1718 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1719
1720 let Predicates = [prd, HasVLX] in {
1721 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1722 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1723 }
1724}
1725
1726multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1727 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1728 let Predicates = [prd] in
1729 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1730 EVEX_V512;
1731
1732 let Predicates = [prd, HasVLX] in {
1733 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1734 EVEX_V256;
1735 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1736 EVEX_V128;
1737 }
1738}
1739
1740defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1741 HasBWI>, EVEX_CD8<8, CD8VF>;
1742defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1743 HasBWI>, EVEX_CD8<8, CD8VF>;
1744
1745defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1746 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1747defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1748 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1749
Robert Khasanovf70f7982014-09-18 14:06:55 +00001750defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001751 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001752defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001753 HasAVX512>, EVEX_CD8<32, CD8VF>;
1754
Robert Khasanovf70f7982014-09-18 14:06:55 +00001755defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001756 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001757defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001758 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001759
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001760multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001761
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001762 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1763 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1764 "vcmp${cc}"#_.Suffix,
1765 "$src2, $src1", "$src1, $src2",
1766 (X86cmpm (_.VT _.RC:$src1),
1767 (_.VT _.RC:$src2),
1768 imm:$cc)>;
1769
1770 let mayLoad = 1 in {
1771 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1772 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1773 "vcmp${cc}"#_.Suffix,
1774 "$src2, $src1", "$src1, $src2",
1775 (X86cmpm (_.VT _.RC:$src1),
1776 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1777 imm:$cc)>;
1778
1779 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1780 (outs _.KRC:$dst),
1781 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1782 "vcmp${cc}"#_.Suffix,
1783 "${src2}"##_.BroadcastStr##", $src1",
1784 "$src1, ${src2}"##_.BroadcastStr,
1785 (X86cmpm (_.VT _.RC:$src1),
1786 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1787 imm:$cc)>,EVEX_B;
1788 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001789 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001790 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001791 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1792 (outs _.KRC:$dst),
1793 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1794 "vcmp"#_.Suffix,
1795 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1796
1797 let mayLoad = 1 in {
1798 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1799 (outs _.KRC:$dst),
1800 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1801 "vcmp"#_.Suffix,
1802 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1803
1804 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1805 (outs _.KRC:$dst),
1806 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1807 "vcmp"#_.Suffix,
1808 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1809 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1810 }
1811 }
1812}
1813
1814multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1815 // comparison code form (VCMP[EQ/LT/LE/...]
1816 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1817 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1818 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001819 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001820 (X86cmpmRnd (_.VT _.RC:$src1),
1821 (_.VT _.RC:$src2),
1822 imm:$cc,
1823 (i32 FROUND_NO_EXC))>, EVEX_B;
1824
1825 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1826 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1827 (outs _.KRC:$dst),
1828 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1829 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001830 "$cc, {sae}, $src2, $src1",
1831 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001832 }
1833}
1834
1835multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1836 let Predicates = [HasAVX512] in {
1837 defm Z : avx512_vcmp_common<_.info512>,
1838 avx512_vcmp_sae<_.info512>, EVEX_V512;
1839
1840 }
1841 let Predicates = [HasAVX512,HasVLX] in {
1842 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1843 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001844 }
1845}
1846
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001847defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1848 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1849defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1850 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001851
1852def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1853 (COPY_TO_REGCLASS (VCMPPSZrri
1854 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1855 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1856 imm:$cc), VK8)>;
1857def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1858 (COPY_TO_REGCLASS (VPCMPDZrri
1859 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1860 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1861 imm:$cc), VK8)>;
1862def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1863 (COPY_TO_REGCLASS (VPCMPUDZrri
1864 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1865 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1866 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001867
Asaf Badouh572bbce2015-09-20 08:46:07 +00001868// ----------------------------------------------------------------
1869// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001870//handle fpclass instruction mask = op(reg_scalar,imm)
1871// op(mem_scalar,imm)
1872multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1873 X86VectorVTInfo _, Predicate prd> {
1874 let Predicates = [prd] in {
1875 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1876 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001877 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001878 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1879 (i32 imm:$src2)))], NoItinerary>;
1880 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1881 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1882 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001883 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001884 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1885 (OpNode (_.VT _.RC:$src1),
1886 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1887 let mayLoad = 1, AddedComplexity = 20 in {
1888 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1889 (ins _.MemOp:$src1, i32u8imm:$src2),
1890 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001891 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001892 [(set _.KRC:$dst,
1893 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1894 (i32 imm:$src2)))], NoItinerary>;
1895 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1896 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1897 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001898 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001899 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1900 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1901 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1902 }
1903 }
1904}
1905
Asaf Badouh572bbce2015-09-20 08:46:07 +00001906//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1907// fpclass(reg_vec, mem_vec, imm)
1908// fpclass(reg_vec, broadcast(eltVt), imm)
1909multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1910 X86VectorVTInfo _, string mem, string broadcast>{
1911 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1912 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001913 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001914 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1915 (i32 imm:$src2)))], NoItinerary>;
1916 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1917 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1918 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001919 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001920 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1921 (OpNode (_.VT _.RC:$src1),
1922 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1923 let mayLoad = 1 in {
1924 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1925 (ins _.MemOp:$src1, i32u8imm:$src2),
1926 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001927 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001928 [(set _.KRC:$dst,(OpNode
1929 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1930 (i32 imm:$src2)))], NoItinerary>;
1931 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1932 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1933 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001934 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001935 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
1936 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1937 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1938 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1939 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1940 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001941 _.BroadcastStr##", $dst|$dst, ${src1}"
Asaf Badouh572bbce2015-09-20 08:46:07 +00001942 ##_.BroadcastStr##", $src2}",
1943 [(set _.KRC:$dst,(OpNode
1944 (_.VT (X86VBroadcast
1945 (_.ScalarLdFrag addr:$src1))),
1946 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1947 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1948 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1949 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001950 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
Asaf Badouh572bbce2015-09-20 08:46:07 +00001951 _.BroadcastStr##", $src2}",
1952 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1953 (_.VT (X86VBroadcast
1954 (_.ScalarLdFrag addr:$src1))),
1955 (i32 imm:$src2))))], NoItinerary>,
1956 EVEX_B, EVEX_K;
1957 }
1958}
1959
Asaf Badouh572bbce2015-09-20 08:46:07 +00001960multiclass avx512_vector_fpclass_all<string OpcodeStr,
1961 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
1962 string broadcast>{
1963 let Predicates = [prd] in {
1964 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
1965 broadcast>, EVEX_V512;
1966 }
1967 let Predicates = [prd, HasVLX] in {
1968 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1969 broadcast>, EVEX_V128;
1970 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1971 broadcast>, EVEX_V256;
1972 }
1973}
1974
1975multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001976 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001977 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001978 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001979 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001980 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
1981 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1982 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
1983 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1984 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001985}
1986
Asaf Badouh696e8e02015-10-18 11:04:38 +00001987defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
1988 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001989
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001990//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001991// Mask register copy, including
1992// - copy between mask registers
1993// - load/store mask registers
1994// - copy from GPR to mask register and vice versa
1995//
1996multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1997 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001998 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001999 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002000 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002001 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002002 let mayLoad = 1 in
2003 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002004 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00002005 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002006 let mayStore = 1 in
2007 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002008 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2009 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002010 }
2011}
2012
2013multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2014 string OpcodeStr,
2015 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002016 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002017 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002018 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002019 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002020 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002021 }
2022}
2023
Robert Khasanov74acbb72014-07-23 14:49:42 +00002024let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002025 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002026 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2027 VEX, PD;
2028
2029let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002030 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002031 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002032 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002033
2034let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002035 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2036 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002037 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2038 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002039 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2040 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002041 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2042 VEX, XD, VEX_W;
2043}
2044
2045// GR from/to mask register
2046let Predicates = [HasDQI] in {
2047 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2048 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
2049 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2050 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
2051}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002052let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002053 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2054 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2055 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2056 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002057}
2058let Predicates = [HasBWI] in {
2059 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2060 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2061}
2062let Predicates = [HasBWI] in {
2063 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2064 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2065}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002066
Robert Khasanov74acbb72014-07-23 14:49:42 +00002067// Load/store kreg
2068let Predicates = [HasDQI] in {
2069 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2070 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002071 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2072 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002073
2074 def : Pat<(store VK4:$src, addr:$dst),
2075 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2076 def : Pat<(store VK2:$src, addr:$dst),
2077 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002078 def : Pat<(store VK1:$src, addr:$dst),
2079 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002080
2081 def : Pat<(v2i1 (load addr:$src)),
2082 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2083 def : Pat<(v4i1 (load addr:$src)),
2084 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002085}
2086let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002087 def : Pat<(store VK1:$src, addr:$dst),
2088 (MOV8mr addr:$dst,
2089 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2090 sub_8bit))>;
2091 def : Pat<(store VK2:$src, addr:$dst),
2092 (MOV8mr addr:$dst,
2093 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2094 sub_8bit))>;
2095 def : Pat<(store VK4:$src, addr:$dst),
2096 (MOV8mr addr:$dst,
2097 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002098 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002099 def : Pat<(store VK8:$src, addr:$dst),
2100 (MOV8mr addr:$dst,
2101 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2102 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002103
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002104 def : Pat<(v8i1 (load addr:$src)),
2105 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK8)>;
2106 def : Pat<(v2i1 (load addr:$src)),
2107 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK2)>;
2108 def : Pat<(v4i1 (load addr:$src)),
2109 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002110}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002111
Robert Khasanov74acbb72014-07-23 14:49:42 +00002112let Predicates = [HasAVX512] in {
2113 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002114 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002115 def : Pat<(i1 (load addr:$src)),
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002116 (COPY_TO_REGCLASS (AND16ri (MOVZX16rm8 addr:$src), (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002117 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2118 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002119}
2120let Predicates = [HasBWI] in {
2121 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2122 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002123 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2124 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002125 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2126 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002127 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2128 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002129}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002130
Robert Khasanov74acbb72014-07-23 14:49:42 +00002131let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002132 def : Pat<(i1 (trunc (i64 GR64:$src))),
2133 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2134 (i32 1))), VK1)>;
2135
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002136 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002137 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002138
2139 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002140 (COPY_TO_REGCLASS
2141 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2142 VK1)>;
2143 def : Pat<(i1 (trunc (i16 GR16:$src))),
2144 (COPY_TO_REGCLASS
2145 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2146 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002147
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002148 def : Pat<(i32 (zext VK1:$src)),
2149 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002150 def : Pat<(i32 (anyext VK1:$src)),
2151 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002152
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002153 def : Pat<(i8 (zext VK1:$src)),
2154 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002155 (AND32ri (KMOVWrk
2156 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002157 def : Pat<(i8 (anyext VK1:$src)),
2158 (EXTRACT_SUBREG
2159 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2160
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002161 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002162 (AND64ri8 (SUBREG_TO_REG (i64 0),
2163 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002164 def : Pat<(i16 (zext VK1:$src)),
2165 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002166 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2167 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002168}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002169def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2170 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2171def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2172 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2173def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2174 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2175def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2176 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2177def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2178 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2179def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2180 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002181
Igor Bregerd6c187b2016-01-27 08:43:25 +00002182def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2183def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2184def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2185
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002186// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002187let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002188 // GR from/to 8-bit mask without native support
2189 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2190 (COPY_TO_REGCLASS
Igor Bregerdd6522c2016-01-18 12:02:45 +00002191 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002192 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2193 (EXTRACT_SUBREG
2194 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2195 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002196}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002197
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002198let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002199 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002200 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002201 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002202 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002203}
2204let Predicates = [HasBWI] in {
2205 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2206 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2207 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2208 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002209}
2210
2211// Mask unary operation
2212// - KNOT
2213multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002214 RegisterClass KRC, SDPatternOperator OpNode,
2215 Predicate prd> {
2216 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002217 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002218 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002219 [(set KRC:$dst, (OpNode KRC:$src))]>;
2220}
2221
Robert Khasanov74acbb72014-07-23 14:49:42 +00002222multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2223 SDPatternOperator OpNode> {
2224 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2225 HasDQI>, VEX, PD;
2226 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2227 HasAVX512>, VEX, PS;
2228 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2229 HasBWI>, VEX, PD, VEX_W;
2230 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2231 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002232}
2233
Robert Khasanov74acbb72014-07-23 14:49:42 +00002234defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002235
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002236multiclass avx512_mask_unop_int<string IntName, string InstName> {
2237 let Predicates = [HasAVX512] in
2238 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2239 (i16 GR16:$src)),
2240 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2241 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2242}
2243defm : avx512_mask_unop_int<"knot", "KNOT">;
2244
Robert Khasanov74acbb72014-07-23 14:49:42 +00002245let Predicates = [HasDQI] in
2246def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2247let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002248def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002249let Predicates = [HasBWI] in
2250def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2251let Predicates = [HasBWI] in
2252def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2253
2254// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002255let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002256def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2257 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002258def : Pat<(not VK8:$src),
2259 (COPY_TO_REGCLASS
2260 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002261}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002262def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2263 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2264def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2265 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002266
2267// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002268// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002269multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002270 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002271 Predicate prd, bit IsCommutable> {
2272 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002273 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2274 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002275 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002276 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2277}
2278
Robert Khasanov595683d2014-07-28 13:46:45 +00002279multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002280 SDPatternOperator OpNode, bit IsCommutable,
2281 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002282 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002283 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002284 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002285 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002286 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002287 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002288 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002289 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002290}
2291
2292def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2293def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2294
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002295defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2296defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2297defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2298defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2299defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002300defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002301
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002302multiclass avx512_mask_binop_int<string IntName, string InstName> {
2303 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002304 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2305 (i16 GR16:$src1), (i16 GR16:$src2)),
2306 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2307 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2308 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002309}
2310
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002311defm : avx512_mask_binop_int<"kand", "KAND">;
2312defm : avx512_mask_binop_int<"kandn", "KANDN">;
2313defm : avx512_mask_binop_int<"kor", "KOR">;
2314defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2315defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002316
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002317multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002318 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2319 // for the DQI set, this type is legal and KxxxB instruction is used
2320 let Predicates = [NoDQI] in
2321 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2322 (COPY_TO_REGCLASS
2323 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2324 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2325
2326 // All types smaller than 8 bits require conversion anyway
2327 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2328 (COPY_TO_REGCLASS (Inst
2329 (COPY_TO_REGCLASS VK1:$src1, VK16),
2330 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2331 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2332 (COPY_TO_REGCLASS (Inst
2333 (COPY_TO_REGCLASS VK2:$src1, VK16),
2334 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2335 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2336 (COPY_TO_REGCLASS (Inst
2337 (COPY_TO_REGCLASS VK4:$src1, VK16),
2338 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002339}
2340
2341defm : avx512_binop_pat<and, KANDWrr>;
2342defm : avx512_binop_pat<andn, KANDNWrr>;
2343defm : avx512_binop_pat<or, KORWrr>;
2344defm : avx512_binop_pat<xnor, KXNORWrr>;
2345defm : avx512_binop_pat<xor, KXORWrr>;
2346
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002347def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2348 (KXNORWrr VK16:$src1, VK16:$src2)>;
2349def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002350 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002351def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002352 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002353def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002354 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002355
2356let Predicates = [NoDQI] in
2357def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2358 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2359 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2360
2361def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2362 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2363 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2364
2365def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2366 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2367 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2368
2369def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2370 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2371 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2372
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002373// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002374multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2375 RegisterClass KRCSrc, Predicate prd> {
2376 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002377 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002378 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2379 (ins KRC:$src1, KRC:$src2),
2380 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2381 VEX_4V, VEX_L;
2382
2383 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2384 (!cast<Instruction>(NAME##rr)
2385 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2386 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2387 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002388}
2389
Igor Bregera54a1a82015-09-08 13:10:00 +00002390defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2391defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2392defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002393
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002394// Mask bit testing
2395multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002396 SDNode OpNode, Predicate prd> {
2397 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002398 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002399 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002400 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2401}
2402
Igor Breger5ea0a6812015-08-31 13:30:19 +00002403multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2404 Predicate prdW = HasAVX512> {
2405 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2406 VEX, PD;
2407 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2408 VEX, PS;
2409 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2410 VEX, PS, VEX_W;
2411 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2412 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002413}
2414
2415defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002416defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002417
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002418// Mask shift
2419multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2420 SDNode OpNode> {
2421 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002422 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002423 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002424 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002425 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2426}
2427
2428multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2429 SDNode OpNode> {
2430 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002431 VEX, TAPD, VEX_W;
2432 let Predicates = [HasDQI] in
2433 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2434 VEX, TAPD;
2435 let Predicates = [HasBWI] in {
2436 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2437 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002438 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2439 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002440 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002441}
2442
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002443defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2444defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002445
2446// Mask setting all 0s or 1s
2447multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2448 let Predicates = [HasAVX512] in
2449 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2450 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2451 [(set KRC:$dst, (VT Val))]>;
2452}
2453
2454multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002455 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002456 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002457 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2458 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002459}
2460
2461defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2462defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2463
2464// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2465let Predicates = [HasAVX512] in {
2466 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2467 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002468 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2469 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002470 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002471 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2472 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002473}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002474
2475// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2476multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2477 RegisterClass RC, ValueType VT> {
2478 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2479 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
2480
2481 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
2482 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
2483}
2484
2485defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2486defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2487defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2488defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2489defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2490
2491defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2492defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2493defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2494defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2495
2496defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2497defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2498defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2499
2500defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2501defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2502
2503defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002504
Igor Breger999ac752016-03-08 15:21:25 +00002505def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
2506 (v2i1 (COPY_TO_REGCLASS
2507 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2508 VK2))>;
2509def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
2510 (v4i1 (COPY_TO_REGCLASS
2511 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2512 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002513def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2514 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002515def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2516 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002517def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2518 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2519
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002520def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002521 (v8i1 (COPY_TO_REGCLASS
2522 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2523 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002524
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002525def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2526 (v4i1 (COPY_TO_REGCLASS
2527 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2528 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002529//===----------------------------------------------------------------------===//
2530// AVX-512 - Aligned and unaligned load and store
2531//
2532
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002533
2534multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002535 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002536 bit IsReMaterializable = 1,
2537 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002538 let hasSideEffects = 0 in {
2539 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002540 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002541 _.ExeDomain>, EVEX;
2542 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2543 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002544 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002545 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002546 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2547 (_.VT _.RC:$src),
2548 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002549 EVEX, EVEX_KZ;
2550
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002551 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2552 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002553 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002554 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002555 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2556 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002557
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002558 let Constraints = "$src0 = $dst" in {
2559 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2560 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2561 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2562 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002563 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002564 (_.VT _.RC:$src1),
2565 (_.VT _.RC:$src0))))], _.ExeDomain>,
2566 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002567 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002568 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2569 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002570 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2571 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002572 [(set _.RC:$dst, (_.VT
2573 (vselect _.KRCWM:$mask,
2574 (_.VT (bitconvert (ld_frag addr:$src1))),
2575 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002576 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002577 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002578 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2579 (ins _.KRCWM:$mask, _.MemOp:$src),
2580 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2581 "${dst} {${mask}} {z}, $src}",
2582 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2583 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2584 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002585 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002586 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2587 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2588
2589 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2590 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2591
2592 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2593 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2594 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002595}
2596
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002597multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2598 AVX512VLVectorVTInfo _,
2599 Predicate prd,
2600 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002601 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002602 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002603 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002604
2605 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002606 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002607 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002608 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002609 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002610 }
2611}
2612
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002613multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2614 AVX512VLVectorVTInfo _,
2615 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002616 bit IsReMaterializable = 1,
2617 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002618 let Predicates = [prd] in
2619 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002620 masked_load_unaligned, IsReMaterializable,
2621 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002622
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002623 let Predicates = [prd, HasVLX] in {
2624 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002625 masked_load_unaligned, IsReMaterializable,
2626 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002627 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002628 masked_load_unaligned, IsReMaterializable,
2629 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002630 }
2631}
2632
2633multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002634 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002635
Craig Topper99f6b622016-05-01 01:03:56 +00002636 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002637 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2638 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2639 [], _.ExeDomain>, EVEX;
2640 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2641 (ins _.KRCWM:$mask, _.RC:$src),
2642 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2643 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002644 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002645 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002646 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002647 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002648 "${dst} {${mask}} {z}, $src}",
2649 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002650 }
Igor Breger81b79de2015-11-19 07:43:43 +00002651
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002652 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002653 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002654 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002655 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002656 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2657 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2658 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002659
2660 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2661 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2662 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002663}
2664
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002665
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002666multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2667 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002668 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002669 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2670 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002671
2672 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002673 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2674 masked_store_unaligned>, EVEX_V256;
2675 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2676 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002677 }
2678}
2679
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002680multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2681 AVX512VLVectorVTInfo _, Predicate prd> {
2682 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002683 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2684 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002685
2686 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002687 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2688 masked_store_aligned256>, EVEX_V256;
2689 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2690 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002691 }
2692}
2693
2694defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2695 HasAVX512>,
2696 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2697 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2698
2699defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2700 HasAVX512>,
2701 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2702 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2703
Craig Topperc9293492016-02-26 06:50:29 +00002704defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2705 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002706 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002707 PS, EVEX_CD8<32, CD8VF>;
2708
Craig Topperc9293492016-02-26 06:50:29 +00002709defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2710 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002711 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2712 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002713
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002714defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2715 HasAVX512>,
2716 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2717 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002718
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002719defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2720 HasAVX512>,
2721 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2722 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002723
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002724defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2725 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002726 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2727
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002728defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2729 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002730 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2731
Craig Topperc9293492016-02-26 06:50:29 +00002732defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2733 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002734 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002735 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2736
Craig Topperc9293492016-02-26 06:50:29 +00002737defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2738 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002739 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002740 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002741
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002742let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002743def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002744 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002745 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002746 VK8), VR512:$src)>;
2747
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002748def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002749 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002750 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002751}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002752
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002753// Move Int Doubleword to Packed Double Int
2754//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002755def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002756 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002757 [(set VR128X:$dst,
2758 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002759 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002760def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002761 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002762 [(set VR128X:$dst,
2763 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002764 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002765def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002766 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002767 [(set VR128X:$dst,
2768 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002769 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002770let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2771def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2772 (ins i64mem:$src),
2773 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002774 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002775let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002776def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002777 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002778 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002779 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002780def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002781 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002782 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002783 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002784def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002785 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002786 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002787 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2788 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002789}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002790
2791// Move Int Doubleword to Single Scalar
2792//
Craig Topper88adf2a2013-10-12 05:41:08 +00002793let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002794def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002795 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002796 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002797 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002798
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002799def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002800 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002801 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002802 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002803}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002804
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002805// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002806//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002807def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002808 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002809 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002810 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002811 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002812def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002813 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002814 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002815 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002816 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002817 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002818
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002819// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002820//
2821def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002822 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002823 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2824 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00002825 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002826 Requires<[HasAVX512, In64BitMode]>;
2827
Craig Topperc648c9b2015-12-28 06:11:42 +00002828let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
2829def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
2830 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00002831 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00002832 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002833
Craig Topperc648c9b2015-12-28 06:11:42 +00002834def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
2835 (ins i64mem:$dst, VR128X:$src),
2836 "vmovq\t{$src, $dst|$dst, $src}",
2837 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2838 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002839 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002840 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2841
2842let hasSideEffects = 0 in
2843def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
2844 (ins VR128X:$src),
2845 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00002846 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00002847
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002848// Move Scalar Single to Double Int
2849//
Craig Topper88adf2a2013-10-12 05:41:08 +00002850let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002851def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002852 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002853 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002854 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002855 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002856def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002857 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002858 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002859 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00002860 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002861}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002862
2863// Move Quadword Int to Packed Quadword Int
2864//
Craig Topperc648c9b2015-12-28 06:11:42 +00002865def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002866 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002867 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002868 [(set VR128X:$dst,
2869 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002870 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002871
2872//===----------------------------------------------------------------------===//
2873// AVX-512 MOVSS, MOVSD
2874//===----------------------------------------------------------------------===//
2875
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002876multiclass avx512_move_scalar <string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00002877 X86VectorVTInfo _> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002878 defm rr_Int : AVX512_maskable_scalar<0x10, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002879 (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002880 asm, "$src2, $src1","$src1, $src2",
Asaf Badouh41ecf462015-12-06 13:26:56 +00002881 (_.VT (OpNode (_.VT _.RC:$src1),
2882 (_.VT _.RC:$src2))),
2883 IIC_SSE_MOV_S_RR>, EVEX_4V;
2884 let Constraints = "$src1 = $dst" , mayLoad = 1 in
2885 defm rm_Int : AVX512_maskable_3src_scalar<0x10, MRMSrcMem, _,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002886 (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002887 (ins _.ScalarMemOp:$src),
2888 asm,"$src","$src",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002889 (_.VT (OpNode (_.VT _.RC:$src1),
2890 (_.VT (scalar_to_vector
Asaf Badouh41ecf462015-12-06 13:26:56 +00002891 (_.ScalarLdFrag addr:$src)))))>, EVEX;
2892 let isCodeGenOnly = 1 in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002893 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002894 (ins _.RC:$src1, _.FRC:$src2),
2895 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2896 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
2897 (scalar_to_vector _.FRC:$src2))))],
2898 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
2899 let mayLoad = 1 in
2900 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
2901 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2902 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
2903 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
2904 }
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002905 let mayStore = 1 in {
Asaf Badouh41ecf462015-12-06 13:26:56 +00002906 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
2907 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2908 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
2909 EVEX;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002910 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002911 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
2912 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2913 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002914 } // mayStore
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002915}
2916
Asaf Badouh41ecf462015-12-06 13:26:56 +00002917defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
2918 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002919
Asaf Badouh41ecf462015-12-06 13:26:56 +00002920defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
2921 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002922
Craig Topper74ed0872016-05-18 06:55:59 +00002923def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002924 (COPY_TO_REGCLASS (VMOVSSZrr_Intk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2925 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002926
Craig Topper74ed0872016-05-18 06:55:59 +00002927def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002928 (COPY_TO_REGCLASS (VMOVSDZrr_Intk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2929 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002930
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002931def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2932 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2933 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2934
Craig Topper99f6b622016-05-01 01:03:56 +00002935let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00002936defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
2937 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2938 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
2939 XS, EVEX_4V, VEX_LIG;
2940
Craig Topper99f6b622016-05-01 01:03:56 +00002941let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00002942defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
2943 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2944 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
2945 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002946
2947let Predicates = [HasAVX512] in {
2948 let AddedComplexity = 15 in {
2949 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2950 // MOVS{S,D} to the lower bits.
2951 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2952 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2953 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2954 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2955 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2956 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2957 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2958 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2959
2960 // Move low f32 and clear high bits.
2961 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2962 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002963 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002964 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2965 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2966 (SUBREG_TO_REG (i32 0),
2967 (VMOVSSZrr (v4i32 (V_SET0)),
2968 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2969 }
2970
2971 let AddedComplexity = 20 in {
2972 // MOVSSrm zeros the high parts of the register; represent this
2973 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2974 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2975 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2976 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2977 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2978 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2979 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2980
2981 // MOVSDrm zeros the high parts of the register; represent this
2982 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2983 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2984 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2985 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2986 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2987 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2988 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2989 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2990 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2991 def : Pat<(v2f64 (X86vzload addr:$src)),
2992 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2993
2994 // Represent the same patterns above but in the form they appear for
2995 // 256-bit types
2996 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2997 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002998 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002999 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3000 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3001 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3002 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3003 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3004 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003005 def : Pat<(v4f64 (X86vzload addr:$src)),
3006 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003007
3008 // Represent the same patterns above but in the form they appear for
3009 // 512-bit types
3010 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3011 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3012 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3013 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3014 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3015 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3016 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3017 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3018 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003019 def : Pat<(v8f64 (X86vzload addr:$src)),
3020 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003021 }
3022 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3023 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3024 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3025 FR32X:$src)), sub_xmm)>;
3026 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3027 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3028 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3029 FR64X:$src)), sub_xmm)>;
3030 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3031 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003032 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003033
3034 // Move low f64 and clear high bits.
3035 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3036 (SUBREG_TO_REG (i32 0),
3037 (VMOVSDZrr (v2f64 (V_SET0)),
3038 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3039
3040 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3041 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3042 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3043
3044 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003045 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003046 addr:$dst),
3047 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003048
3049 // Shuffle with VMOVSS
3050 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3051 (VMOVSSZrr (v4i32 VR128X:$src1),
3052 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3053 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3054 (VMOVSSZrr (v4f32 VR128X:$src1),
3055 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3056
3057 // 256-bit variants
3058 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3059 (SUBREG_TO_REG (i32 0),
3060 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3061 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3062 sub_xmm)>;
3063 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3064 (SUBREG_TO_REG (i32 0),
3065 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3066 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3067 sub_xmm)>;
3068
3069 // Shuffle with VMOVSD
3070 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3071 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3072 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3073 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3074 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3075 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3076 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3077 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3078
3079 // 256-bit variants
3080 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3081 (SUBREG_TO_REG (i32 0),
3082 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3083 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3084 sub_xmm)>;
3085 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3086 (SUBREG_TO_REG (i32 0),
3087 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3088 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3089 sub_xmm)>;
3090
3091 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3092 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3093 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3094 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3095 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3096 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3097 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3098 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3099}
3100
3101let AddedComplexity = 15 in
3102def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3103 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003104 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003105 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003106 (v2i64 VR128X:$src))))],
3107 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3108
Igor Breger4ec5abf2015-11-03 07:30:17 +00003109let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003110def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3111 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003112 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003113 [(set VR128X:$dst, (v2i64 (X86vzmovl
3114 (loadv2i64 addr:$src))))],
3115 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3116 EVEX_CD8<8, CD8VT8>;
3117
3118let Predicates = [HasAVX512] in {
3119 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3120 let AddedComplexity = 20 in {
3121 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3122 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003123 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3124 (VMOV64toPQIZrr GR64:$src)>;
3125 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3126 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003127
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003128 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3129 (VMOVDI2PDIZrm addr:$src)>;
3130 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3131 (VMOVDI2PDIZrm addr:$src)>;
3132 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3133 (VMOVZPQILo2PQIZrm addr:$src)>;
3134 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3135 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003136 def : Pat<(v2i64 (X86vzload addr:$src)),
3137 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003138 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003139
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003140 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3141 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3142 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3143 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3144 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3145 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3146 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003147 def : Pat<(v4i64 (X86vzload addr:$src)),
3148 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
3149
3150 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
3151 def : Pat<(v8i64 (X86vzload addr:$src)),
3152 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003153}
3154
3155def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3156 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3157
3158def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3159 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3160
3161def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3162 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3163
3164def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3165 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3166
3167//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003168// AVX-512 - Non-temporals
3169//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003170let SchedRW = [WriteLoad] in {
3171 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3172 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3173 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3174 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3175 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003176
Robert Khasanoved882972014-08-13 10:46:00 +00003177 let Predicates = [HasAVX512, HasVLX] in {
3178 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
3179 (ins i256mem:$src),
3180 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3181 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3182 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003183
Robert Khasanoved882972014-08-13 10:46:00 +00003184 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
3185 (ins i128mem:$src),
3186 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3187 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3188 EVEX_CD8<64, CD8VF>;
3189 }
Adam Nemetefd07852014-06-18 16:51:10 +00003190}
3191
Igor Bregerd3341f52016-01-20 13:11:47 +00003192multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3193 PatFrag st_frag = alignednontemporalstore,
3194 InstrItinClass itin = IIC_SSE_MOVNT> {
Robert Khasanoved882972014-08-13 10:46:00 +00003195 let SchedRW = [WriteStore], mayStore = 1,
3196 AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003197 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003198 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003199 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3200 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003201}
3202
Igor Bregerd3341f52016-01-20 13:11:47 +00003203multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3204 AVX512VLVectorVTInfo VTInfo> {
3205 let Predicates = [HasAVX512] in
3206 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003207
Igor Bregerd3341f52016-01-20 13:11:47 +00003208 let Predicates = [HasAVX512, HasVLX] in {
3209 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3210 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003211 }
3212}
3213
Igor Bregerd3341f52016-01-20 13:11:47 +00003214defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3215defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3216defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003217
Craig Topper707c89c2016-05-08 23:43:17 +00003218let Predicates = [HasAVX512], AddedComplexity = 400 in {
3219 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3220 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3221 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3222 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3223 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3224 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3225}
3226
Craig Topperc41320d2016-05-08 23:08:45 +00003227let Predicates = [HasVLX], AddedComplexity = 400 in {
3228 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3229 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3230 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3231 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3232 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3233 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3234
3235 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3236 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3237 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3238 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3239 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3240 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3241}
3242
Adam Nemet7f62b232014-06-10 16:39:53 +00003243//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003244// AVX-512 - Integer arithmetic
3245//
3246multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003247 X86VectorVTInfo _, OpndItins itins,
3248 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003249 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003250 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003251 "$src2, $src1", "$src1, $src2",
3252 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003253 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003254 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003255
Robert Khasanov545d1b72014-10-14 14:36:19 +00003256 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003257 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003258 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003259 "$src2, $src1", "$src1, $src2",
3260 (_.VT (OpNode _.RC:$src1,
3261 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003262 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003263 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003264}
3265
3266multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3267 X86VectorVTInfo _, OpndItins itins,
3268 bit IsCommutable = 0> :
3269 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3270 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003271 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003272 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003273 "${src2}"##_.BroadcastStr##", $src1",
3274 "$src1, ${src2}"##_.BroadcastStr,
3275 (_.VT (OpNode _.RC:$src1,
3276 (X86VBroadcast
3277 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003278 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003279 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003280}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003281
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003282multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3283 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3284 Predicate prd, bit IsCommutable = 0> {
3285 let Predicates = [prd] in
3286 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3287 IsCommutable>, EVEX_V512;
3288
3289 let Predicates = [prd, HasVLX] in {
3290 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3291 IsCommutable>, EVEX_V256;
3292 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3293 IsCommutable>, EVEX_V128;
3294 }
3295}
3296
Robert Khasanov545d1b72014-10-14 14:36:19 +00003297multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3298 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3299 Predicate prd, bit IsCommutable = 0> {
3300 let Predicates = [prd] in
3301 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3302 IsCommutable>, EVEX_V512;
3303
3304 let Predicates = [prd, HasVLX] in {
3305 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3306 IsCommutable>, EVEX_V256;
3307 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3308 IsCommutable>, EVEX_V128;
3309 }
3310}
3311
3312multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3313 OpndItins itins, Predicate prd,
3314 bit IsCommutable = 0> {
3315 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3316 itins, prd, IsCommutable>,
3317 VEX_W, EVEX_CD8<64, CD8VF>;
3318}
3319
3320multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3321 OpndItins itins, Predicate prd,
3322 bit IsCommutable = 0> {
3323 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3324 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3325}
3326
3327multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3328 OpndItins itins, Predicate prd,
3329 bit IsCommutable = 0> {
3330 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3331 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3332}
3333
3334multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3335 OpndItins itins, Predicate prd,
3336 bit IsCommutable = 0> {
3337 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3338 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3339}
3340
3341multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3342 SDNode OpNode, OpndItins itins, Predicate prd,
3343 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003344 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003345 IsCommutable>;
3346
Igor Bregerf2460112015-07-26 14:41:44 +00003347 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003348 IsCommutable>;
3349}
3350
3351multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3352 SDNode OpNode, OpndItins itins, Predicate prd,
3353 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003354 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003355 IsCommutable>;
3356
Igor Bregerf2460112015-07-26 14:41:44 +00003357 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003358 IsCommutable>;
3359}
3360
3361multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3362 bits<8> opc_d, bits<8> opc_q,
3363 string OpcodeStr, SDNode OpNode,
3364 OpndItins itins, bit IsCommutable = 0> {
3365 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3366 itins, HasAVX512, IsCommutable>,
3367 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3368 itins, HasBWI, IsCommutable>;
3369}
3370
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003371multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003372 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003373 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3374 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003375 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003376 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003377 "$src2, $src1","$src1, $src2",
3378 (_Dst.VT (OpNode
3379 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003380 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003381 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003382 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003383 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003384 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3385 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3386 "$src2, $src1", "$src1, $src2",
3387 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3388 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003389 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003390 AVX512BIBase, EVEX_4V;
3391
3392 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003393 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003394 OpcodeStr,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003395 "${src2}"##_Brdct.BroadcastStr##", $src1",
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003396 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003397 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003398 (_Brdct.VT (X86VBroadcast
3399 (_Brdct.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003400 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003401 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003402 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003403}
3404
Robert Khasanov545d1b72014-10-14 14:36:19 +00003405defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3406 SSE_INTALU_ITINS_P, 1>;
3407defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3408 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003409defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3410 SSE_INTALU_ITINS_P, HasBWI, 1>;
3411defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3412 SSE_INTALU_ITINS_P, HasBWI, 0>;
3413defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003414 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003415defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003416 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003417defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003418 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003419defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003420 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003421defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003422 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003423defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003424 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003425defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003426 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003427defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003428 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003429defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003430 SSE_INTALU_ITINS_P, HasBWI, 1>;
3431
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003432multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003433 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3434 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3435 let Predicates = [prd] in
3436 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3437 _SrcVTInfo.info512, _DstVTInfo.info512,
3438 v8i64_info, IsCommutable>,
3439 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3440 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003441 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003442 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003443 v4i64x_info, IsCommutable>,
3444 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003445 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003446 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003447 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003448 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3449 }
Michael Liao66233b72015-08-06 09:06:20 +00003450}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003451
3452defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003453 avx512vl_i32_info, avx512vl_i64_info,
3454 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003455defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003456 avx512vl_i32_info, avx512vl_i64_info,
3457 X86pmuludq, HasAVX512, 1>;
3458defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3459 avx512vl_i8_info, avx512vl_i8_info,
3460 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003461
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003462multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3463 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3464 let mayLoad = 1 in {
3465 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003466 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003467 OpcodeStr,
3468 "${src2}"##_Src.BroadcastStr##", $src1",
3469 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003470 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3471 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003472 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003473 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3474 }
3475}
3476
Michael Liao66233b72015-08-06 09:06:20 +00003477multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3478 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003479 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003480 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003481 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003482 "$src2, $src1","$src1, $src2",
3483 (_Dst.VT (OpNode
3484 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003485 (_Src.VT _Src.RC:$src2)))>,
3486 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003487 let mayLoad = 1 in {
3488 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3489 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3490 "$src2, $src1", "$src1, $src2",
3491 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003492 (bitconvert (_Src.LdFrag addr:$src2))))>,
3493 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003494 }
3495}
3496
3497multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3498 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003499 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003500 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3501 v32i16_info>,
3502 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3503 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003504 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003505 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3506 v16i16x_info>,
3507 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3508 v16i16x_info>, EVEX_V256;
3509 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3510 v8i16x_info>,
3511 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3512 v8i16x_info>, EVEX_V128;
3513 }
3514}
3515multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3516 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003517 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003518 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3519 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003520 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003521 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3522 v32i8x_info>, EVEX_V256;
3523 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3524 v16i8x_info>, EVEX_V128;
3525 }
3526}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003527
3528multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3529 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3530 AVX512VLVectorVTInfo _Dst> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003531 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003532 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3533 _Dst.info512>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003534 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003535 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3536 _Dst.info256>, EVEX_V256;
3537 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3538 _Dst.info128>, EVEX_V128;
3539 }
3540}
3541
Craig Topperb6da6542016-05-01 17:38:32 +00003542defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3543defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3544defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3545defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003546
Craig Topper5acb5a12016-05-01 06:24:57 +00003547defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3548 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3549defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3550 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003551
Igor Bregerf2460112015-07-26 14:41:44 +00003552defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003553 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003554defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003555 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003556defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003557 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003558
Igor Bregerf2460112015-07-26 14:41:44 +00003559defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003560 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003561defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003562 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003563defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003564 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003565
Igor Bregerf2460112015-07-26 14:41:44 +00003566defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003567 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003568defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003569 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003570defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003571 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003572
Igor Bregerf2460112015-07-26 14:41:44 +00003573defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003574 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003575defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003576 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003577defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003578 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003579//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003580// AVX-512 Logical Instructions
3581//===----------------------------------------------------------------------===//
3582
Robert Khasanov545d1b72014-10-14 14:36:19 +00003583defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3584 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3585defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3586 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3587defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3588 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3589defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003590 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003591
3592//===----------------------------------------------------------------------===//
3593// AVX-512 FP arithmetic
3594//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003595multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3596 SDNode OpNode, SDNode VecNode, OpndItins itins,
3597 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003598
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003599 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3600 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3601 "$src2, $src1", "$src1, $src2",
3602 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3603 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003604 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003605
3606 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003607 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003608 "$src2, $src1", "$src1, $src2",
3609 (VecNode (_.VT _.RC:$src1),
3610 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3611 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003612 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003613 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3614 Predicates = [HasAVX512] in {
3615 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003616 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003617 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3618 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3619 itins.rr>;
3620 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003621 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003622 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3623 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3624 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3625 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003626}
3627
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003628multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003629 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003630
3631 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3632 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3633 "$rc, $src2, $src1", "$src1, $src2, $rc",
3634 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003635 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003636 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003637}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003638multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3639 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3640
3641 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3642 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003643 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003644 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003645 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003646}
3647
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003648multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3649 SDNode VecNode,
3650 SizeItins itins, bit IsCommutable> {
3651 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3652 itins.s, IsCommutable>,
3653 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3654 itins.s, IsCommutable>,
3655 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3656 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3657 itins.d, IsCommutable>,
3658 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3659 itins.d, IsCommutable>,
3660 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3661}
3662
3663multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3664 SDNode VecNode,
3665 SizeItins itins, bit IsCommutable> {
3666 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3667 itins.s, IsCommutable>,
3668 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3669 itins.s, IsCommutable>,
3670 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3671 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3672 itins.d, IsCommutable>,
3673 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3674 itins.d, IsCommutable>,
3675 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3676}
3677defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3678defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3679defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3680defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3681defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3682defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3683
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003684multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003685 X86VectorVTInfo _, bit IsCommutable> {
3686 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3687 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3688 "$src2, $src1", "$src1, $src2",
3689 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003690 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003691 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3692 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3693 "$src2, $src1", "$src1, $src2",
3694 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3695 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3696 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3697 "${src2}"##_.BroadcastStr##", $src1",
3698 "$src1, ${src2}"##_.BroadcastStr,
3699 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3700 (_.ScalarLdFrag addr:$src2))))>,
3701 EVEX_4V, EVEX_B;
3702 }//let mayLoad = 1
3703}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003704
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003705multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003706 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003707 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3708 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3709 "$rc, $src2, $src1", "$src1, $src2, $rc",
3710 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3711 EVEX_4V, EVEX_B, EVEX_RC;
3712}
3713
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003714
3715multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003716 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003717 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3718 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3719 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3720 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3721 EVEX_4V, EVEX_B;
3722}
3723
Michael Liao66233b72015-08-06 09:06:20 +00003724multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperdb290662016-05-01 05:57:06 +00003725 Predicate prd, bit IsCommutable = 0> {
3726 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003727 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3728 IsCommutable>, EVEX_V512, PS,
3729 EVEX_CD8<32, CD8VF>;
3730 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3731 IsCommutable>, EVEX_V512, PD, VEX_W,
3732 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00003733 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003734
Robert Khasanov595e5982014-10-29 15:43:02 +00003735 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00003736 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003737 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3738 IsCommutable>, EVEX_V128, PS,
3739 EVEX_CD8<32, CD8VF>;
3740 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3741 IsCommutable>, EVEX_V256, PS,
3742 EVEX_CD8<32, CD8VF>;
3743 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3744 IsCommutable>, EVEX_V128, PD, VEX_W,
3745 EVEX_CD8<64, CD8VF>;
3746 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3747 IsCommutable>, EVEX_V256, PD, VEX_W,
3748 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003749 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003750}
3751
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003752multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003753 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003754 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003755 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003756 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3757}
3758
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003759multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003760 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003761 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003762 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003763 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3764}
3765
Craig Topperdb290662016-05-01 05:57:06 +00003766defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003767 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003768defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003769 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003770defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003771 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003772defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003773 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003774defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003775 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003776defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003777 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003778let isCodeGenOnly = 1 in {
3779 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512, 1>;
3780 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512, 1>;
3781}
Craig Topperdb290662016-05-01 05:57:06 +00003782defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI, 1>;
3783defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI, 0>;
3784defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI, 1>;
3785defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003786
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003787multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3788 X86VectorVTInfo _> {
3789 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3790 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3791 "$src2, $src1", "$src1, $src2",
3792 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3793 let mayLoad = 1 in {
3794 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3795 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3796 "$src2, $src1", "$src1, $src2",
3797 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3798 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3799 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3800 "${src2}"##_.BroadcastStr##", $src1",
3801 "$src1, ${src2}"##_.BroadcastStr,
3802 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3803 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3804 EVEX_4V, EVEX_B;
3805 }//let mayLoad = 1
3806}
3807
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003808multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3809 X86VectorVTInfo _> {
3810 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3811 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3812 "$src2, $src1", "$src1, $src2",
3813 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3814 let mayLoad = 1 in {
3815 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003816 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003817 "$src2, $src1", "$src1, $src2",
Igor Breger4511e762016-02-22 11:48:27 +00003818 (OpNode _.RC:$src1,
3819 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3820 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003821 }//let mayLoad = 1
3822}
3823
3824multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode> {
Michael Liao66233b72015-08-06 09:06:20 +00003825 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003826 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3827 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003828 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003829 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3830 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003831 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f32x_info>,
3832 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNode, SSE_ALU_ITINS_S.s>,
3833 EVEX_4V,EVEX_CD8<32, CD8VT1>;
3834 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f64x_info>,
3835 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNode, SSE_ALU_ITINS_S.d>,
3836 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3837
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003838 // Define only if AVX512VL feature is present.
3839 let Predicates = [HasVLX] in {
3840 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3841 EVEX_V128, EVEX_CD8<32, CD8VF>;
3842 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3843 EVEX_V256, EVEX_CD8<32, CD8VF>;
3844 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3845 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3846 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3847 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3848 }
3849}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003850defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003851
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003852//===----------------------------------------------------------------------===//
3853// AVX-512 VPTESTM instructions
3854//===----------------------------------------------------------------------===//
3855
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003856multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3857 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00003858 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003859 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3860 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3861 "$src2, $src1", "$src1, $src2",
3862 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3863 EVEX_4V;
3864 let mayLoad = 1 in
3865 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3866 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3867 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003868 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003869 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3870 EVEX_4V,
3871 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003872}
3873
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003874multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3875 X86VectorVTInfo _> {
3876 let mayLoad = 1 in
3877 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3878 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3879 "${src2}"##_.BroadcastStr##", $src1",
3880 "$src1, ${src2}"##_.BroadcastStr,
3881 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3882 (_.ScalarLdFrag addr:$src2))))>,
3883 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003884}
Igor Bregerfca0a342016-01-28 13:19:25 +00003885
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003886// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00003887multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
3888 X86VectorVTInfo _, string Suffix> {
3889 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
3890 (_.KVT (COPY_TO_REGCLASS
3891 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003892 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003893 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003894 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003895 _.RC:$src2, _.SubRegIdx)),
3896 _.KRC))>;
3897}
3898
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003899multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003900 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003901 let Predicates = [HasAVX512] in
3902 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3903 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3904
3905 let Predicates = [HasAVX512, HasVLX] in {
3906 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3907 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3908 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3909 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3910 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003911 let Predicates = [HasAVX512, NoVLX] in {
3912 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
3913 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003914 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003915}
3916
3917multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3918 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003919 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003920 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003921 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003922}
3923
3924multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3925 SDNode OpNode> {
3926 let Predicates = [HasBWI] in {
3927 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3928 EVEX_V512, VEX_W;
3929 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3930 EVEX_V512;
3931 }
3932 let Predicates = [HasVLX, HasBWI] in {
3933
3934 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3935 EVEX_V256, VEX_W;
3936 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3937 EVEX_V128, VEX_W;
3938 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3939 EVEX_V256;
3940 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3941 EVEX_V128;
3942 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003943
Igor Bregerfca0a342016-01-28 13:19:25 +00003944 let Predicates = [HasAVX512, NoVLX] in {
3945 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
3946 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
3947 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
3948 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003949 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003950
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003951}
3952
3953multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3954 SDNode OpNode> :
3955 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3956 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3957
3958defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3959defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003960
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003961
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003962//===----------------------------------------------------------------------===//
3963// AVX-512 Shift instructions
3964//===----------------------------------------------------------------------===//
3965multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003966 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003967 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003968 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003969 "$src2, $src1", "$src1, $src2",
3970 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003971 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003972 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003973 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003974 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003975 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003976 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3977 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003978 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003979}
3980
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003981multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3982 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3983 let mayLoad = 1 in
3984 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3985 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3986 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3987 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003988 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003989}
3990
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003991multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003992 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003993 // src2 is always 128-bit
3994 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3995 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3996 "$src2, $src1", "$src1, $src2",
3997 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003998 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003999 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4000 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4001 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004002 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004003 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004004 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004005}
4006
Cameron McInally5fb084e2014-12-11 17:13:05 +00004007multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004008 ValueType SrcVT, PatFrag bc_frag,
4009 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4010 let Predicates = [prd] in
4011 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4012 VTInfo.info512>, EVEX_V512,
4013 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4014 let Predicates = [prd, HasVLX] in {
4015 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4016 VTInfo.info256>, EVEX_V256,
4017 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4018 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4019 VTInfo.info128>, EVEX_V128,
4020 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4021 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004022}
4023
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004024multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4025 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004026 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004027 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004028 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004029 avx512vl_i64_info, HasAVX512>, VEX_W;
4030 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4031 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004032}
4033
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004034multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4035 string OpcodeStr, SDNode OpNode,
4036 AVX512VLVectorVTInfo VTInfo> {
4037 let Predicates = [HasAVX512] in
4038 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4039 VTInfo.info512>,
4040 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4041 VTInfo.info512>, EVEX_V512;
4042 let Predicates = [HasAVX512, HasVLX] in {
4043 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4044 VTInfo.info256>,
4045 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4046 VTInfo.info256>, EVEX_V256;
4047 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4048 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004049 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004050 VTInfo.info128>, EVEX_V128;
4051 }
4052}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004053
Michael Liao66233b72015-08-06 09:06:20 +00004054multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004055 Format ImmFormR, Format ImmFormM,
4056 string OpcodeStr, SDNode OpNode> {
4057 let Predicates = [HasBWI] in
4058 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4059 v32i16_info>, EVEX_V512;
4060 let Predicates = [HasVLX, HasBWI] in {
4061 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4062 v16i16x_info>, EVEX_V256;
4063 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4064 v8i16x_info>, EVEX_V128;
4065 }
4066}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004067
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004068multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4069 Format ImmFormR, Format ImmFormM,
4070 string OpcodeStr, SDNode OpNode> {
4071 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4072 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4073 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4074 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4075}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004076
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004077defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004078 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004079
4080defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004081 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004082
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004083defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004084 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004085
Michael Zuckerman298a6802016-01-13 12:39:33 +00004086defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004087defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004088
4089defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4090defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4091defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004092
4093//===-------------------------------------------------------------------===//
4094// Variable Bit Shifts
4095//===-------------------------------------------------------------------===//
4096multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004097 X86VectorVTInfo _> {
4098 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4099 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4100 "$src2, $src1", "$src1, $src2",
4101 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004102 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004103 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00004104 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4105 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4106 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004107 (_.VT (OpNode _.RC:$src1,
4108 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004109 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004110 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004111}
4112
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004113multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4114 X86VectorVTInfo _> {
4115 let mayLoad = 1 in
4116 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4117 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4118 "${src2}"##_.BroadcastStr##", $src1",
4119 "$src1, ${src2}"##_.BroadcastStr,
4120 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4121 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004122 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004123 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4124}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004125multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4126 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004127 let Predicates = [HasAVX512] in
4128 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4129 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4130
4131 let Predicates = [HasAVX512, HasVLX] in {
4132 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4133 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4134 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4135 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4136 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004137}
4138
4139multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4140 SDNode OpNode> {
4141 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004142 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004143 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004144 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004145}
4146
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004147// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004148multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4149 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004150 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004151 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004152 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004153 (!cast<Instruction>(NAME#"WZrr")
4154 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4155 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4156 sub_ymm)>;
4157
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004158 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004159 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004160 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004161 (!cast<Instruction>(NAME#"WZrr")
4162 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4163 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4164 sub_xmm)>;
4165 }
4166}
4167
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004168multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4169 SDNode OpNode> {
4170 let Predicates = [HasBWI] in
4171 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4172 EVEX_V512, VEX_W;
4173 let Predicates = [HasVLX, HasBWI] in {
4174
4175 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4176 EVEX_V256, VEX_W;
4177 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4178 EVEX_V128, VEX_W;
4179 }
4180}
4181
4182defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004183 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4184 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004185defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004186 avx512_var_shift_w<0x11, "vpsravw", sra>,
4187 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004188defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004189 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4190 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004191defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4192defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004193
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004194//===-------------------------------------------------------------------===//
4195// 1-src variable permutation VPERMW/D/Q
4196//===-------------------------------------------------------------------===//
4197multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4198 AVX512VLVectorVTInfo _> {
4199 let Predicates = [HasAVX512] in
4200 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4201 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4202
4203 let Predicates = [HasAVX512, HasVLX] in
4204 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4205 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4206}
4207
4208multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4209 string OpcodeStr, SDNode OpNode,
4210 AVX512VLVectorVTInfo VTInfo> {
4211 let Predicates = [HasAVX512] in
4212 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4213 VTInfo.info512>,
4214 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4215 VTInfo.info512>, EVEX_V512;
4216 let Predicates = [HasAVX512, HasVLX] in
4217 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4218 VTInfo.info256>,
4219 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4220 VTInfo.info256>, EVEX_V256;
4221}
4222
Michael Zuckermand9cac592016-01-19 17:07:43 +00004223multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4224 Predicate prd, SDNode OpNode,
4225 AVX512VLVectorVTInfo _> {
4226 let Predicates = [prd] in
4227 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4228 EVEX_V512 ;
4229 let Predicates = [HasVLX, prd] in {
4230 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4231 EVEX_V256 ;
4232 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4233 EVEX_V128 ;
4234 }
4235}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004236
Michael Zuckermand9cac592016-01-19 17:07:43 +00004237defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4238 avx512vl_i16_info>, VEX_W;
4239defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4240 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004241
4242defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4243 avx512vl_i32_info>;
4244defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4245 avx512vl_i64_info>, VEX_W;
4246defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4247 avx512vl_f32_info>;
4248defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4249 avx512vl_f64_info>, VEX_W;
4250
4251defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4252 X86VPermi, avx512vl_i64_info>,
4253 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4254defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4255 X86VPermi, avx512vl_f64_info>,
4256 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004257//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004258// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004259//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004260
Igor Breger78741a12015-10-04 07:20:41 +00004261multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4262 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4263 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4264 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4265 "$src2, $src1", "$src1, $src2",
4266 (_.VT (OpNode _.RC:$src1,
4267 (Ctrl.VT Ctrl.RC:$src2)))>,
4268 T8PD, EVEX_4V;
4269 let mayLoad = 1 in {
4270 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4271 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4272 "$src2, $src1", "$src1, $src2",
4273 (_.VT (OpNode
4274 _.RC:$src1,
4275 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4276 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4277 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4278 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4279 "${src2}"##_.BroadcastStr##", $src1",
4280 "$src1, ${src2}"##_.BroadcastStr,
4281 (_.VT (OpNode
4282 _.RC:$src1,
4283 (Ctrl.VT (X86VBroadcast
4284 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4285 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
4286 }//let mayLoad = 1
4287}
4288
4289multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4290 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4291 let Predicates = [HasAVX512] in {
4292 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4293 Ctrl.info512>, EVEX_V512;
4294 }
4295 let Predicates = [HasAVX512, HasVLX] in {
4296 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4297 Ctrl.info128>, EVEX_V128;
4298 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4299 Ctrl.info256>, EVEX_V256;
4300 }
4301}
4302
4303multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4304 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4305
4306 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4307 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4308 X86VPermilpi, _>,
4309 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004310}
4311
4312defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4313 avx512vl_i32_info>;
4314defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4315 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004316//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004317// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4318//===----------------------------------------------------------------------===//
4319
4320defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004321 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004322 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4323defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004324 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004325defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004326 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004327
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004328multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4329 let Predicates = [HasBWI] in
4330 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4331
4332 let Predicates = [HasVLX, HasBWI] in {
4333 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4334 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4335 }
4336}
4337
4338defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4339
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004340//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004341// Move Low to High and High to Low packed FP Instructions
4342//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004343def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4344 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004345 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004346 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4347 IIC_SSE_MOV_LH>, EVEX_4V;
4348def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4349 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004350 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004351 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4352 IIC_SSE_MOV_LH>, EVEX_4V;
4353
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004354let Predicates = [HasAVX512] in {
4355 // MOVLHPS patterns
4356 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4357 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4358 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4359 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004360
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004361 // MOVHLPS patterns
4362 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4363 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4364}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004365
4366//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004367// VMOVHPS/PD VMOVLPS Instructions
4368// All patterns was taken from SSS implementation.
4369//===----------------------------------------------------------------------===//
4370multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4371 X86VectorVTInfo _> {
4372 let mayLoad = 1 in
4373 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4374 (ins _.RC:$src1, f64mem:$src2),
4375 !strconcat(OpcodeStr,
4376 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4377 [(set _.RC:$dst,
4378 (OpNode _.RC:$src1,
4379 (_.VT (bitconvert
4380 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4381 IIC_SSE_MOV_LH>, EVEX_4V;
4382}
4383
4384defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4385 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4386defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4387 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4388defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4389 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4390defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4391 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4392
4393let Predicates = [HasAVX512] in {
4394 // VMOVHPS patterns
4395 def : Pat<(X86Movlhps VR128X:$src1,
4396 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4397 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4398 def : Pat<(X86Movlhps VR128X:$src1,
4399 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4400 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4401 // VMOVHPD patterns
4402 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4403 (scalar_to_vector (loadf64 addr:$src2)))),
4404 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4405 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4406 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4407 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4408 // VMOVLPS patterns
4409 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4410 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4411 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4412 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4413 // VMOVLPD patterns
4414 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4415 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4416 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4417 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4418 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4419 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4420 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4421}
4422
4423let mayStore = 1 in {
4424def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4425 (ins f64mem:$dst, VR128X:$src),
4426 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004427 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004428 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4429 (bc_v2f64 (v4f32 VR128X:$src))),
4430 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4431 EVEX, EVEX_CD8<32, CD8VT2>;
4432def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4433 (ins f64mem:$dst, VR128X:$src),
4434 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004435 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004436 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4437 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4438 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4439def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4440 (ins f64mem:$dst, VR128X:$src),
4441 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004442 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004443 (iPTR 0))), addr:$dst)],
4444 IIC_SSE_MOV_LH>,
4445 EVEX, EVEX_CD8<32, CD8VT2>;
4446def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4447 (ins f64mem:$dst, VR128X:$src),
4448 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004449 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004450 (iPTR 0))), addr:$dst)],
4451 IIC_SSE_MOV_LH>,
4452 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4453}
4454let Predicates = [HasAVX512] in {
4455 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00004456 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004457 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4458 (iPTR 0))), addr:$dst),
4459 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4460 // VMOVLPS patterns
4461 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4462 addr:$src1),
4463 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4464 def : Pat<(store (v4i32 (X86Movlps
4465 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4466 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4467 // VMOVLPD patterns
4468 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4469 addr:$src1),
4470 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4471 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4472 addr:$src1),
4473 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4474}
4475//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004476// FMA - Fused Multiply Operations
4477//
Adam Nemet26371ce2014-10-24 00:02:55 +00004478
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004479let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004480multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4481 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004482 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004483 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004484 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004485 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004486 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004487
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004488 let mayLoad = 1 in {
4489 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004490 (ins _.RC:$src2, _.MemOp:$src3),
4491 OpcodeStr, "$src3, $src2", "$src2, $src3",
4492 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004493 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004494
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004495 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004496 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004497 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4498 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4499 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004500 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004501 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004502 }
4503}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004504
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004505multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4506 X86VectorVTInfo _> {
4507 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004508 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4509 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4510 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4511 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004512}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004513} // Constraints = "$src1 = $dst"
4514
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004515multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4516 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4517 let Predicates = [HasAVX512] in {
4518 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4519 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4520 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004521 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004522 let Predicates = [HasVLX, HasAVX512] in {
4523 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4524 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4525 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4526 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004527 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004528}
4529
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004530multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4531 SDNode OpNodeRnd > {
4532 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4533 avx512vl_f32_info>;
4534 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4535 avx512vl_f64_info>, VEX_W;
4536}
4537
4538defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4539defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4540defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4541defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4542defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4543defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4544
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004545
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004546let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004547multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4548 X86VectorVTInfo _> {
4549 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4550 (ins _.RC:$src2, _.RC:$src3),
4551 OpcodeStr, "$src3, $src2", "$src2, $src3",
4552 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4553 AVX512FMA3Base;
4554
4555 let mayLoad = 1 in {
4556 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4557 (ins _.RC:$src2, _.MemOp:$src3),
4558 OpcodeStr, "$src3, $src2", "$src2, $src3",
4559 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4560 AVX512FMA3Base;
4561
4562 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4563 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4564 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4565 "$src2, ${src3}"##_.BroadcastStr,
4566 (_.VT (OpNode _.RC:$src2,
4567 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4568 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4569 }
4570}
4571
4572multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4573 X86VectorVTInfo _> {
4574 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4575 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4576 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4577 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4578 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004579}
4580} // Constraints = "$src1 = $dst"
4581
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004582multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4583 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4584 let Predicates = [HasAVX512] in {
4585 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4586 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4587 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004588 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004589 let Predicates = [HasVLX, HasAVX512] in {
4590 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4591 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4592 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4593 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004594 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004595}
4596
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004597multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4598 SDNode OpNodeRnd > {
4599 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4600 avx512vl_f32_info>;
4601 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4602 avx512vl_f64_info>, VEX_W;
4603}
4604
4605defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4606defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4607defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4608defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4609defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4610defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4611
4612let Constraints = "$src1 = $dst" in {
4613multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4614 X86VectorVTInfo _> {
4615 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4616 (ins _.RC:$src3, _.RC:$src2),
4617 OpcodeStr, "$src2, $src3", "$src3, $src2",
4618 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4619 AVX512FMA3Base;
4620
4621 let mayLoad = 1 in {
4622 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4623 (ins _.RC:$src3, _.MemOp:$src2),
4624 OpcodeStr, "$src2, $src3", "$src3, $src2",
4625 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4626 AVX512FMA3Base;
4627
4628 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4629 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4630 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4631 "$src3, ${src2}"##_.BroadcastStr,
4632 (_.VT (OpNode _.RC:$src1,
4633 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4634 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4635 }
4636}
4637
4638multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4639 X86VectorVTInfo _> {
4640 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4641 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4642 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4643 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4644 AVX512FMA3Base, EVEX_B, EVEX_RC;
4645}
4646} // Constraints = "$src1 = $dst"
4647
4648multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4649 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4650 let Predicates = [HasAVX512] in {
4651 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4652 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4653 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4654 }
4655 let Predicates = [HasVLX, HasAVX512] in {
4656 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4657 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4658 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4659 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4660 }
4661}
4662
4663multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4664 SDNode OpNodeRnd > {
4665 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4666 avx512vl_f32_info>;
4667 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4668 avx512vl_f64_info>, VEX_W;
4669}
4670
4671defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4672defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4673defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4674defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4675defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4676defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004677
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004678// Scalar FMA
4679let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004680multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4681 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4682 dag RHS_r, dag RHS_m > {
4683 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4684 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4685 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004686
Igor Breger15820b02015-07-01 13:24:28 +00004687 let mayLoad = 1 in
4688 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004689 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Igor Breger15820b02015-07-01 13:24:28 +00004690 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4691
4692 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4693 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4694 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4695 AVX512FMA3Base, EVEX_B, EVEX_RC;
4696
4697 let isCodeGenOnly = 1 in {
4698 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4699 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4700 !strconcat(OpcodeStr,
4701 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4702 [RHS_r]>;
4703 let mayLoad = 1 in
4704 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4705 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4706 !strconcat(OpcodeStr,
4707 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4708 [RHS_m]>;
4709 }// isCodeGenOnly = 1
4710}
4711}// Constraints = "$src1 = $dst"
4712
4713multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4714 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4715 string SUFF> {
4716
4717 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004718 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
4719 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
4720 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004721 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4722 (i32 imm:$rc))),
4723 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4724 _.FRC:$src3))),
4725 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4726 (_.ScalarLdFrag addr:$src3))))>;
4727
4728 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004729 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
4730 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00004731 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004732 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004733 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4734 (i32 imm:$rc))),
4735 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4736 _.FRC:$src1))),
4737 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4738 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4739
4740 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004741 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
4742 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00004743 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004744 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004745 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4746 (i32 imm:$rc))),
4747 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4748 _.FRC:$src2))),
4749 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4750 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4751}
4752
4753multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4754 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4755 let Predicates = [HasAVX512] in {
4756 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4757 OpNodeRnd, f32x_info, "SS">,
4758 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4759 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4760 OpNodeRnd, f64x_info, "SD">,
4761 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4762 }
4763}
4764
4765defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4766defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4767defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4768defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004769
4770//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00004771// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
4772//===----------------------------------------------------------------------===//
4773let Constraints = "$src1 = $dst" in {
4774multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4775 X86VectorVTInfo _> {
4776 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4777 (ins _.RC:$src2, _.RC:$src3),
4778 OpcodeStr, "$src3, $src2", "$src2, $src3",
4779 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4780 AVX512FMA3Base;
4781
4782 let mayLoad = 1 in {
4783 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4784 (ins _.RC:$src2, _.MemOp:$src3),
4785 OpcodeStr, "$src3, $src2", "$src2, $src3",
4786 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4787 AVX512FMA3Base;
4788
4789 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4790 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4791 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4792 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4793 (OpNode _.RC:$src1,
4794 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
4795 AVX512FMA3Base, EVEX_B;
4796 }
4797}
4798} // Constraints = "$src1 = $dst"
4799
4800multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4801 AVX512VLVectorVTInfo _> {
4802 let Predicates = [HasIFMA] in {
4803 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
4804 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4805 }
4806 let Predicates = [HasVLX, HasIFMA] in {
4807 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
4808 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4809 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
4810 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4811 }
4812}
4813
4814defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
4815 avx512vl_i64_info>, VEX_W;
4816defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
4817 avx512vl_i64_info>, VEX_W;
4818
4819//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004820// AVX-512 Scalar convert from sign integer to float/double
4821//===----------------------------------------------------------------------===//
4822
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004823multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4824 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4825 PatFrag ld_frag, string asm> {
4826 let hasSideEffects = 0 in {
4827 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4828 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004829 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004830 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004831 let mayLoad = 1 in
4832 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4833 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004834 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004835 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004836 } // hasSideEffects = 0
4837 let isCodeGenOnly = 1 in {
4838 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4839 (ins DstVT.RC:$src1, SrcRC:$src2),
4840 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4841 [(set DstVT.RC:$dst,
4842 (OpNode (DstVT.VT DstVT.RC:$src1),
4843 SrcRC:$src2,
4844 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4845
4846 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4847 (ins DstVT.RC:$src1, x86memop:$src2),
4848 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4849 [(set DstVT.RC:$dst,
4850 (OpNode (DstVT.VT DstVT.RC:$src1),
4851 (ld_frag addr:$src2),
4852 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4853 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004854}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004855
Igor Bregerabe4a792015-06-14 12:44:55 +00004856multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004857 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004858 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4859 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004860 !strconcat(asm,
4861 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004862 [(set DstVT.RC:$dst,
4863 (OpNode (DstVT.VT DstVT.RC:$src1),
4864 SrcRC:$src2,
4865 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4866}
4867
4868multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004869 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4870 PatFrag ld_frag, string asm> {
4871 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4872 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4873 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004874}
4875
Andrew Trick15a47742013-10-09 05:11:10 +00004876let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004877defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004878 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4879 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004880defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004881 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4882 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004883defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004884 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4885 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004886defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004887 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4888 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004889
4890def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4891 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4892def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004893 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004894def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4895 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4896def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004897 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004898
4899def : Pat<(f32 (sint_to_fp GR32:$src)),
4900 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4901def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004902 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004903def : Pat<(f64 (sint_to_fp GR32:$src)),
4904 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4905def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004906 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4907
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004908defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004909 v4f32x_info, i32mem, loadi32,
4910 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004911defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004912 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
4913 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004914defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004915 i32mem, loadi32, "cvtusi2sd{l}">,
4916 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004917defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004918 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
4919 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004920
4921def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4922 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4923def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4924 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4925def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4926 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4927def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4928 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4929
4930def : Pat<(f32 (uint_to_fp GR32:$src)),
4931 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4932def : Pat<(f32 (uint_to_fp GR64:$src)),
4933 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4934def : Pat<(f64 (uint_to_fp GR32:$src)),
4935 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4936def : Pat<(f64 (uint_to_fp GR64:$src)),
4937 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004938}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004939
4940//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004941// AVX-512 Scalar convert from float/double to integer
4942//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004943multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
4944 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Asaf Badouh2744d212015-09-20 14:31:19 +00004945 let hasSideEffects = 0, Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004946 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00004947 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004948 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
4949 EVEX, VEX_LIG;
4950 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
4951 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
4952 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00004953 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
4954 let mayLoad = 1 in
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004955 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
4956 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4957 [(set DstVT.RC:$dst, (OpNode
4958 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
4959 (i32 FROUND_CURRENT)))]>,
4960 EVEX, VEX_LIG;
4961 } // hasSideEffects = 0, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004962}
Asaf Badouh2744d212015-09-20 14:31:19 +00004963
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004964// Convert float/double to signed/unsigned int 32/64
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004965defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
4966 X86cvtss2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004967 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004968defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
4969 X86cvtss2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004970 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004971defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
4972 X86cvtss2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004973 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004974defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
4975 X86cvtss2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004976 EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004977defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
4978 X86cvtsd2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004979 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004980defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
4981 X86cvtsd2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004982 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004983defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
4984 X86cvtsd2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004985 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004986defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
4987 X86cvtsd2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004988 EVEX_CD8<64, CD8VT1>;
4989
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004990// The SSE version of these instructions are disabled for AVX512.
4991// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
4992let Predicates = [HasAVX512] in {
4993 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
4994 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4995 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
4996 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4997 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
4998 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
4999 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
5000 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5001} // HasAVX512
5002
Asaf Badouh2744d212015-09-20 14:31:19 +00005003let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00005004 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5005 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
5006 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
5007 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5008 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
5009 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5010 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5011 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5012 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5013 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5014 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5015 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005016
Craig Topper9dd48c82014-01-02 17:28:14 +00005017 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5018 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5019 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005020} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005021
5022// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005023multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5024 X86VectorVTInfo _DstRC, SDNode OpNode,
Asaf Badouh2744d212015-09-20 14:31:19 +00005025 SDNode OpNodeRnd>{
5026let Predicates = [HasAVX512] in {
5027 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5028 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5029 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
5030 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5031 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5032 []>, EVEX, EVEX_B;
Igor Breger4511e762016-02-22 11:48:27 +00005033 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005034 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005035 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005036 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005037
Asaf Badouh2744d212015-09-20 14:31:19 +00005038 let isCodeGenOnly = 1,hasSideEffects = 0 in {
5039 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5040 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5041 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
5042 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5043 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5044 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005045 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
5046 (i32 FROUND_NO_EXC)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005047 EVEX,VEX_LIG , EVEX_B;
5048 let mayLoad = 1 in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005049 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Asaf Badouh2744d212015-09-20 14:31:19 +00005050 (ins _SrcRC.MemOp:$src),
5051 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5052 []>, EVEX, VEX_LIG;
5053
5054 } // isCodeGenOnly = 1, hasSideEffects = 0
5055} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005056}
5057
Asaf Badouh2744d212015-09-20 14:31:19 +00005058
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005059defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
5060 fp_to_sint,X86cvttss2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005061 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005062defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
5063 fp_to_sint,X86cvttss2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005064 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005065defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
Asaf Badouh2744d212015-09-20 14:31:19 +00005066 fp_to_sint,X86cvttsd2IntRnd>,
5067 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005068defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
5069 fp_to_sint,X86cvttsd2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005070 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5071
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005072defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
5073 fp_to_uint,X86cvttss2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005074 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005075defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
5076 fp_to_uint,X86cvttss2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005077 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005078defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
5079 fp_to_uint,X86cvttsd2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005080 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005081defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
5082 fp_to_uint,X86cvttsd2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005083 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5084let Predicates = [HasAVX512] in {
5085 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5086 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5087 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5088 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5089 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5090 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5091 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5092 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5093
Elena Demikhovskycf088092013-12-11 14:31:04 +00005094} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005095//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005096// AVX-512 Convert form float to double and back
5097//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005098multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5099 X86VectorVTInfo _Src, SDNode OpNode> {
5100 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005101 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005102 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005103 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005104 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005105 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5106 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005107 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005108 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005109 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005110 (_Src.VT (scalar_to_vector
5111 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005112 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005113}
5114
Asaf Badouh2744d212015-09-20 14:31:19 +00005115// Scalar Coversion with SAE - suppress all exceptions
5116multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5117 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5118 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005119 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005120 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005121 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005122 (_Src.VT _Src.RC:$src2),
5123 (i32 FROUND_NO_EXC)))>,
5124 EVEX_4V, VEX_LIG, EVEX_B;
5125}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005126
Asaf Badouh2744d212015-09-20 14:31:19 +00005127// Scalar Conversion with rounding control (RC)
5128multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5129 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5130 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005131 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005132 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005133 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005134 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5135 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5136 EVEX_B, EVEX_RC;
5137}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005138multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5139 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005140 X86VectorVTInfo _dst> {
5141 let Predicates = [HasAVX512] in {
5142 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5143 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5144 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5145 EVEX_V512, XD;
5146 }
5147}
5148
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005149multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5150 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005151 X86VectorVTInfo _dst> {
5152 let Predicates = [HasAVX512] in {
5153 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005154 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005155 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5156 }
5157}
5158defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5159 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005160defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005161 X86fpextRnd,f32x_info, f64x_info >;
5162
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005163def : Pat<(f64 (fextend FR32X:$src)),
5164 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005165 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5166 Requires<[HasAVX512]>;
5167def : Pat<(f64 (fextend (loadf32 addr:$src))),
5168 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5169 Requires<[HasAVX512]>;
5170
5171def : Pat<(f64 (extloadf32 addr:$src)),
5172 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005173 Requires<[HasAVX512, OptForSize]>;
5174
Asaf Badouh2744d212015-09-20 14:31:19 +00005175def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005176 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005177 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5178 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005179
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005180def : Pat<(f32 (fround FR64X:$src)),
5181 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005182 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005183 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005184//===----------------------------------------------------------------------===//
5185// AVX-512 Vector convert from signed/unsigned integer to float/double
5186// and from float/double to signed/unsigned integer
5187//===----------------------------------------------------------------------===//
5188
5189multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5190 X86VectorVTInfo _Src, SDNode OpNode,
5191 string Broadcast = _.BroadcastStr,
5192 string Alias = ""> {
5193
5194 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5195 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5196 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5197
5198 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5199 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5200 (_.VT (OpNode (_Src.VT
5201 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5202
5203 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005204 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005205 "${src}"##Broadcast, "${src}"##Broadcast,
5206 (_.VT (OpNode (_Src.VT
5207 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5208 ))>, EVEX, EVEX_B;
5209}
5210// Coversion with SAE - suppress all exceptions
5211multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5212 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5213 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5214 (ins _Src.RC:$src), OpcodeStr,
5215 "{sae}, $src", "$src, {sae}",
5216 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5217 (i32 FROUND_NO_EXC)))>,
5218 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005219}
5220
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005221// Conversion with rounding control (RC)
5222multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5223 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5224 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5225 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5226 "$rc, $src", "$src, $rc",
5227 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5228 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005229}
5230
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005231// Extend Float to Double
5232multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5233 let Predicates = [HasAVX512] in {
5234 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5235 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5236 X86vfpextRnd>, EVEX_V512;
5237 }
5238 let Predicates = [HasVLX] in {
5239 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5240 X86vfpext, "{1to2}">, EVEX_V128;
5241 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5242 EVEX_V256;
5243 }
5244}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005245
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005246// Truncate Double to Float
5247multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5248 let Predicates = [HasAVX512] in {
5249 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5250 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5251 X86vfproundRnd>, EVEX_V512;
5252 }
5253 let Predicates = [HasVLX] in {
5254 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5255 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5256 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5257 "{1to4}", "{y}">, EVEX_V256;
5258 }
5259}
5260
5261defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5262 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5263defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5264 PS, EVEX_CD8<32, CD8VH>;
5265
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005266def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5267 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005268
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005269let Predicates = [HasVLX] in {
5270 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5271 (VCVTPS2PDZ256rm addr:$src)>;
5272}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005273
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005274// Convert Signed/Unsigned Doubleword to Double
5275multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5276 SDNode OpNode128> {
5277 // No rounding in this op
5278 let Predicates = [HasAVX512] in
5279 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5280 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005281
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005282 let Predicates = [HasVLX] in {
5283 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5284 OpNode128, "{1to2}">, EVEX_V128;
5285 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5286 EVEX_V256;
5287 }
5288}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005289
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005290// Convert Signed/Unsigned Doubleword to Float
5291multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5292 SDNode OpNodeRnd> {
5293 let Predicates = [HasAVX512] in
5294 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5295 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5296 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005297
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005298 let Predicates = [HasVLX] in {
5299 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5300 EVEX_V128;
5301 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5302 EVEX_V256;
5303 }
5304}
5305
5306// Convert Float to Signed/Unsigned Doubleword with truncation
5307multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5308 SDNode OpNode, SDNode OpNodeRnd> {
5309 let Predicates = [HasAVX512] in {
5310 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5311 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5312 OpNodeRnd>, EVEX_V512;
5313 }
5314 let Predicates = [HasVLX] in {
5315 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5316 EVEX_V128;
5317 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5318 EVEX_V256;
5319 }
5320}
5321
5322// Convert Float to Signed/Unsigned Doubleword
5323multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5324 SDNode OpNode, SDNode OpNodeRnd> {
5325 let Predicates = [HasAVX512] in {
5326 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5327 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5328 OpNodeRnd>, EVEX_V512;
5329 }
5330 let Predicates = [HasVLX] in {
5331 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5332 EVEX_V128;
5333 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5334 EVEX_V256;
5335 }
5336}
5337
5338// Convert Double to Signed/Unsigned Doubleword with truncation
5339multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5340 SDNode OpNode, SDNode OpNodeRnd> {
5341 let Predicates = [HasAVX512] in {
5342 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5343 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5344 OpNodeRnd>, EVEX_V512;
5345 }
5346 let Predicates = [HasVLX] in {
5347 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5348 // memory forms of these instructions in Asm Parcer. They have the same
5349 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5350 // due to the same reason.
5351 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5352 "{1to2}", "{x}">, EVEX_V128;
5353 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5354 "{1to4}", "{y}">, EVEX_V256;
5355 }
5356}
5357
5358// Convert Double to Signed/Unsigned Doubleword
5359multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5360 SDNode OpNode, SDNode OpNodeRnd> {
5361 let Predicates = [HasAVX512] in {
5362 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5363 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5364 OpNodeRnd>, EVEX_V512;
5365 }
5366 let Predicates = [HasVLX] in {
5367 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5368 // memory forms of these instructions in Asm Parcer. They have the same
5369 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5370 // due to the same reason.
5371 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5372 "{1to2}", "{x}">, EVEX_V128;
5373 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5374 "{1to4}", "{y}">, EVEX_V256;
5375 }
5376}
5377
5378// Convert Double to Signed/Unsigned Quardword
5379multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5380 SDNode OpNode, SDNode OpNodeRnd> {
5381 let Predicates = [HasDQI] in {
5382 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5383 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5384 OpNodeRnd>, EVEX_V512;
5385 }
5386 let Predicates = [HasDQI, HasVLX] in {
5387 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5388 EVEX_V128;
5389 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5390 EVEX_V256;
5391 }
5392}
5393
5394// Convert Double to Signed/Unsigned Quardword with truncation
5395multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5396 SDNode OpNode, SDNode OpNodeRnd> {
5397 let Predicates = [HasDQI] in {
5398 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5399 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5400 OpNodeRnd>, EVEX_V512;
5401 }
5402 let Predicates = [HasDQI, HasVLX] in {
5403 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5404 EVEX_V128;
5405 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5406 EVEX_V256;
5407 }
5408}
5409
5410// Convert Signed/Unsigned Quardword to Double
5411multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5412 SDNode OpNode, SDNode OpNodeRnd> {
5413 let Predicates = [HasDQI] in {
5414 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5415 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5416 OpNodeRnd>, EVEX_V512;
5417 }
5418 let Predicates = [HasDQI, HasVLX] in {
5419 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5420 EVEX_V128;
5421 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5422 EVEX_V256;
5423 }
5424}
5425
5426// Convert Float to Signed/Unsigned Quardword
5427multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5428 SDNode OpNode, SDNode OpNodeRnd> {
5429 let Predicates = [HasDQI] in {
5430 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5431 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5432 OpNodeRnd>, EVEX_V512;
5433 }
5434 let Predicates = [HasDQI, HasVLX] in {
5435 // Explicitly specified broadcast string, since we take only 2 elements
5436 // from v4f32x_info source
5437 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5438 "{1to2}">, EVEX_V128;
5439 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5440 EVEX_V256;
5441 }
5442}
5443
5444// Convert Float to Signed/Unsigned Quardword with truncation
5445multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5446 SDNode OpNode, SDNode OpNodeRnd> {
5447 let Predicates = [HasDQI] in {
5448 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5449 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5450 OpNodeRnd>, EVEX_V512;
5451 }
5452 let Predicates = [HasDQI, HasVLX] in {
5453 // Explicitly specified broadcast string, since we take only 2 elements
5454 // from v4f32x_info source
5455 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5456 "{1to2}">, EVEX_V128;
5457 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5458 EVEX_V256;
5459 }
5460}
5461
5462// Convert Signed/Unsigned Quardword to Float
5463multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5464 SDNode OpNode, SDNode OpNodeRnd> {
5465 let Predicates = [HasDQI] in {
5466 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5467 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5468 OpNodeRnd>, EVEX_V512;
5469 }
5470 let Predicates = [HasDQI, HasVLX] in {
5471 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5472 // memory forms of these instructions in Asm Parcer. They have the same
5473 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5474 // due to the same reason.
5475 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5476 "{1to2}", "{x}">, EVEX_V128;
5477 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5478 "{1to4}", "{y}">, EVEX_V256;
5479 }
5480}
5481
5482defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005483 EVEX_CD8<32, CD8VH>;
5484
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005485defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5486 X86VSintToFpRnd>,
5487 PS, EVEX_CD8<32, CD8VF>;
5488
5489defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5490 X86VFpToSintRnd>,
5491 XS, EVEX_CD8<32, CD8VF>;
5492
5493defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5494 X86VFpToSintRnd>,
5495 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5496
5497defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5498 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005499 EVEX_CD8<32, CD8VF>;
5500
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005501defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5502 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005503 EVEX_CD8<64, CD8VF>;
5504
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005505defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5506 XS, EVEX_CD8<32, CD8VH>;
5507
5508defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5509 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005510 EVEX_CD8<32, CD8VF>;
5511
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005512defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtps2Int,
5513 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005514
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005515defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtpd2Int,
5516 X86cvtpd2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005517 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005518
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005519defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtps2UInt,
5520 X86cvtps2UIntRnd>,
5521 PS, EVEX_CD8<32, CD8VF>;
5522defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtpd2UInt,
5523 X86cvtpd2UIntRnd>, VEX_W,
5524 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005525
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005526defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtpd2Int,
5527 X86cvtpd2IntRnd>, VEX_W,
5528 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005529
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005530defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtps2Int,
5531 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005532
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005533defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtpd2UInt,
5534 X86cvtpd2UIntRnd>, VEX_W,
5535 PD, EVEX_CD8<64, CD8VF>;
5536
5537defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtps2UInt,
5538 X86cvtps2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
5539
5540defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
5541 X86VFpToSlongRnd>, VEX_W,
5542 PD, EVEX_CD8<64, CD8VF>;
5543
5544defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
5545 X86VFpToSlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5546
5547defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
5548 X86VFpToUlongRnd>, VEX_W,
5549 PD, EVEX_CD8<64, CD8VF>;
5550
5551defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
5552 X86VFpToUlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5553
5554defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
5555 X86VSlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5556
5557defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
5558 X86VUlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5559
5560defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
5561 X86VSlongToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
5562
5563defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
5564 X86VUlongToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
5565
Craig Toppere38c57a2015-11-27 05:44:02 +00005566let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005567def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005568 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005569 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005570
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005571def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5572 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5573 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5574
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00005575def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
5576 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
5577 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
5578
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005579def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5580 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5581 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005582
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005583def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5584 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5585 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005586
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005587def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5588 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5589 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005590}
5591
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005592let Predicates = [HasAVX512] in {
5593 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5594 (VCVTPD2PSZrm addr:$src)>;
5595 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5596 (VCVTPS2PDZrm addr:$src)>;
5597}
5598
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005599//===----------------------------------------------------------------------===//
5600// Half precision conversion instructions
5601//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005602multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00005603 X86MemOperand x86memop, PatFrag ld_frag> {
5604 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5605 "vcvtph2ps", "$src", "$src",
5606 (X86cvtph2ps (_src.VT _src.RC:$src),
5607 (i32 FROUND_CURRENT))>, T8PD;
5608 let hasSideEffects = 0, mayLoad = 1 in {
5609 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005610 "vcvtph2ps", "$src", "$src",
Asaf Badouh7c522452015-10-22 14:01:16 +00005611 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5612 (i32 FROUND_CURRENT))>, T8PD;
5613 }
5614}
5615
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005616multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005617 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5618 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5619 (X86cvtph2ps (_src.VT _src.RC:$src),
5620 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5621
5622}
5623
5624let Predicates = [HasAVX512] in {
5625 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005626 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005627 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5628 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005629 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00005630 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5631 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5632 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5633 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005634}
5635
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005636multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005637 X86MemOperand x86memop> {
5638 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5639 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005640 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005641 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005642 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005643 (i32 FROUND_CURRENT))>, AVX512AIi8Base;
5644 let hasSideEffects = 0, mayStore = 1 in {
5645 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5646 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005647 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005648 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5649 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5650 addr:$dst)]>;
5651 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5652 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005653 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005654 []>, EVEX_K;
5655 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005656}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005657multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5658 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5659 (ins _src.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00005660 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005661 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005662 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005663 (i32 FROUND_NO_EXC))>, EVEX_B, AVX512AIi8Base;
5664}
5665let Predicates = [HasAVX512] in {
5666 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5667 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5668 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5669 let Predicates = [HasVLX] in {
5670 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5671 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5672 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5673 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5674 }
5675}
Asaf Badouh2489f352015-12-02 08:17:51 +00005676
5677// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
5678multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
5679 string OpcodeStr> {
5680 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
5681 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005682 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00005683 (i32 FROUND_NO_EXC)))],
5684 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
5685 Sched<[WriteFAdd]>;
5686}
5687
5688let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5689 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
5690 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5691 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
5692 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5693 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
5694 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5695 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
5696 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5697}
5698
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005699let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5700 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005701 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005702 EVEX_CD8<32, CD8VT1>;
5703 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005704 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005705 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5706 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005707 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005708 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005709 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005710 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005711 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005712 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5713 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005714 let isCodeGenOnly = 1 in {
5715 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005716 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005717 EVEX_CD8<32, CD8VT1>;
5718 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005719 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005720 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005721
Craig Topper9dd48c82014-01-02 17:28:14 +00005722 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005723 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005724 EVEX_CD8<32, CD8VT1>;
5725 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005726 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005727 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5728 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005729}
Michael Liao5bf95782014-12-04 05:20:33 +00005730
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005731/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005732multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5733 X86VectorVTInfo _> {
5734 let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in {
5735 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5736 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5737 "$src2, $src1", "$src1, $src2",
5738 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005739 let mayLoad = 1 in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005740 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005741 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00005742 "$src2, $src1", "$src1, $src2",
5743 (OpNode (_.VT _.RC:$src1),
5744 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005745 }
5746}
5747}
5748
Asaf Badouheaf2da12015-09-21 10:23:53 +00005749defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5750 EVEX_CD8<32, CD8VT1>, T8PD;
5751defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5752 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5753defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5754 EVEX_CD8<32, CD8VT1>, T8PD;
5755defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5756 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005757
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005758/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5759multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005760 X86VectorVTInfo _> {
5761 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5762 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5763 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5764 let mayLoad = 1 in {
5765 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5766 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5767 (OpNode (_.FloatVT
5768 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5769 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5770 (ins _.ScalarMemOp:$src), OpcodeStr,
5771 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5772 (OpNode (_.FloatVT
5773 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5774 EVEX, T8PD, EVEX_B;
5775 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005776}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005777
5778multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5779 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5780 EVEX_V512, EVEX_CD8<32, CD8VF>;
5781 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5782 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5783
5784 // Define only if AVX512VL feature is present.
5785 let Predicates = [HasVLX] in {
5786 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5787 OpNode, v4f32x_info>,
5788 EVEX_V128, EVEX_CD8<32, CD8VF>;
5789 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5790 OpNode, v8f32x_info>,
5791 EVEX_V256, EVEX_CD8<32, CD8VF>;
5792 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5793 OpNode, v2f64x_info>,
5794 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5795 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5796 OpNode, v4f64x_info>,
5797 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5798 }
5799}
5800
5801defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5802defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005803
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005804/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005805multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5806 SDNode OpNode> {
5807
5808 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5809 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5810 "$src2, $src1", "$src1, $src2",
5811 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5812 (i32 FROUND_CURRENT))>;
5813
5814 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5815 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005816 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005817 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005818 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005819
5820 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005821 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005822 "$src2, $src1", "$src1, $src2",
5823 (OpNode (_.VT _.RC:$src1),
5824 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5825 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005826}
5827
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005828multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5829 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5830 EVEX_CD8<32, CD8VT1>;
5831 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5832 EVEX_CD8<64, CD8VT1>, VEX_W;
5833}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005834
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005835let hasSideEffects = 0, Predicates = [HasERI] in {
5836 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5837 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5838}
Igor Breger8352a0d2015-07-28 06:53:28 +00005839
5840defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005841/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005842
5843multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5844 SDNode OpNode> {
5845
5846 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5847 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5848 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5849
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005850 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5851 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5852 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005853 (bitconvert (_.LdFrag addr:$src))),
5854 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005855
5856 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005857 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005858 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005859 (OpNode (_.FloatVT
5860 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5861 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005862}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005863multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5864 SDNode OpNode> {
5865 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5866 (ins _.RC:$src), OpcodeStr,
5867 "{sae}, $src", "$src, {sae}",
5868 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5869}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005870
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005871multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5872 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005873 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5874 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005875 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005876 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5877 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005878}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005879
Asaf Badouh402ebb32015-06-03 13:41:48 +00005880multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5881 SDNode OpNode> {
5882 // Define only if AVX512VL feature is present.
5883 let Predicates = [HasVLX] in {
5884 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5885 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5886 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5887 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5888 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5889 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5890 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5891 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5892 }
5893}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005894let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00005895
Asaf Badouh402ebb32015-06-03 13:41:48 +00005896 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5897 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5898 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5899}
5900defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5901 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5902
5903multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5904 SDNode OpNodeRnd, X86VectorVTInfo _>{
5905 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5906 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5907 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5908 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005909}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005910
Robert Khasanoveb126392014-10-28 18:15:20 +00005911multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5912 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005913 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005914 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5915 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
5916 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005917 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005918 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5919 (OpNode (_.FloatVT
5920 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005921
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005922 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005923 (ins _.ScalarMemOp:$src), OpcodeStr,
5924 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5925 (OpNode (_.FloatVT
5926 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5927 EVEX, EVEX_B;
5928 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005929}
5930
Robert Khasanoveb126392014-10-28 18:15:20 +00005931multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5932 SDNode OpNode> {
5933 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5934 v16f32_info>,
5935 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5936 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5937 v8f64_info>,
5938 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5939 // Define only if AVX512VL feature is present.
5940 let Predicates = [HasVLX] in {
5941 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5942 OpNode, v4f32x_info>,
5943 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5944 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5945 OpNode, v8f32x_info>,
5946 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5947 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5948 OpNode, v2f64x_info>,
5949 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5950 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5951 OpNode, v4f64x_info>,
5952 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5953 }
5954}
5955
Asaf Badouh402ebb32015-06-03 13:41:48 +00005956multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5957 SDNode OpNodeRnd> {
5958 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5959 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5960 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5961 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5962}
5963
Igor Breger4c4cd782015-09-20 09:13:41 +00005964multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5965 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
5966
5967 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5968 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5969 "$src2, $src1", "$src1, $src2",
5970 (OpNodeRnd (_.VT _.RC:$src1),
5971 (_.VT _.RC:$src2),
5972 (i32 FROUND_CURRENT))>;
5973 let mayLoad = 1 in
5974 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005975 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Igor Breger4c4cd782015-09-20 09:13:41 +00005976 "$src2, $src1", "$src1, $src2",
5977 (OpNodeRnd (_.VT _.RC:$src1),
5978 (_.VT (scalar_to_vector
5979 (_.ScalarLdFrag addr:$src2))),
5980 (i32 FROUND_CURRENT))>;
5981
5982 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5983 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5984 "$rc, $src2, $src1", "$src1, $src2, $rc",
5985 (OpNodeRnd (_.VT _.RC:$src1),
5986 (_.VT _.RC:$src2),
5987 (i32 imm:$rc))>,
5988 EVEX_B, EVEX_RC;
5989
5990 let isCodeGenOnly = 1 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005991 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005992 (ins _.FRC:$src1, _.FRC:$src2),
5993 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5994
5995 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005996 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005997 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5998 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5999 }
6000
6001 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6002 (!cast<Instruction>(NAME#SUFF#Zr)
6003 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6004
6005 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6006 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006007 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006008}
6009
6010multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6011 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6012 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6013 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6014 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6015}
6016
Asaf Badouh402ebb32015-06-03 13:41:48 +00006017defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6018 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006019
Igor Breger4c4cd782015-09-20 09:13:41 +00006020defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006021
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006022let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006023 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006024 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006025 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006026 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006027 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006028 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006029 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006030 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006031 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006032 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006033}
6034
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006035multiclass
6036avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006037
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006038 let ExeDomain = _.ExeDomain in {
6039 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6040 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6041 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006042 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006043 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6044
6045 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6046 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006047 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6048 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006049 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006050
6051 let mayLoad = 1 in
6052 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006053 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6054 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006055 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006056 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006057 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6058 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6059 }
6060 let Predicates = [HasAVX512] in {
6061 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6062 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6063 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6064 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6065 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6066 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6067 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6068 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6069 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6070 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6071 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6072 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6073 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6074 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6075 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6076
6077 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6078 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6079 addr:$src, (i32 0x1))), _.FRC)>;
6080 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6081 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6082 addr:$src, (i32 0x2))), _.FRC)>;
6083 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6084 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6085 addr:$src, (i32 0x3))), _.FRC)>;
6086 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6087 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6088 addr:$src, (i32 0x4))), _.FRC)>;
6089 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6090 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6091 addr:$src, (i32 0xc))), _.FRC)>;
6092 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006093}
6094
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006095defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6096 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006097
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006098defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6099 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006100
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006101//-------------------------------------------------
6102// Integer truncate and extend operations
6103//-------------------------------------------------
6104
Igor Breger074a64e2015-07-24 17:24:15 +00006105multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6106 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6107 X86MemOperand x86memop> {
6108
6109 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6110 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6111 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6112 EVEX, T8XS;
6113
6114 // for intrinsic patter match
6115 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6116 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6117 undef)),
6118 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6119 SrcInfo.RC:$src1)>;
6120
6121 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6122 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6123 DestInfo.ImmAllZerosV)),
6124 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6125 SrcInfo.RC:$src1)>;
6126
6127 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6128 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6129 DestInfo.RC:$src0)),
6130 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6131 DestInfo.KRCWM:$mask ,
6132 SrcInfo.RC:$src1)>;
6133
Craig Topper99f6b622016-05-01 01:03:56 +00006134 let mayStore = 1, mayLoad = 1, hasSideEffects = 0 in {
Igor Breger074a64e2015-07-24 17:24:15 +00006135 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6136 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006137 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006138 []>, EVEX;
6139
Igor Breger074a64e2015-07-24 17:24:15 +00006140 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6141 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006142 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006143 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006144 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006145}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006146
Igor Breger074a64e2015-07-24 17:24:15 +00006147multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6148 X86VectorVTInfo DestInfo,
6149 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006150
Igor Breger074a64e2015-07-24 17:24:15 +00006151 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6152 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6153 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006154
Igor Breger074a64e2015-07-24 17:24:15 +00006155 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6156 (SrcInfo.VT SrcInfo.RC:$src)),
6157 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6158 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6159}
6160
6161multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6162 X86VectorVTInfo DestInfo, string sat > {
6163
6164 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6165 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6166 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6167 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6168 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6169 (SrcInfo.VT SrcInfo.RC:$src))>;
6170
6171 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6172 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6173 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6174 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6175 (SrcInfo.VT SrcInfo.RC:$src))>;
6176}
6177
6178multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6179 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6180 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6181 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6182 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6183 Predicate prd = HasAVX512>{
6184
6185 let Predicates = [HasVLX, prd] in {
6186 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6187 DestInfoZ128, x86memopZ128>,
6188 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6189 truncFrag, mtruncFrag>, EVEX_V128;
6190
6191 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6192 DestInfoZ256, x86memopZ256>,
6193 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6194 truncFrag, mtruncFrag>, EVEX_V256;
6195 }
6196 let Predicates = [prd] in
6197 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6198 DestInfoZ, x86memopZ>,
6199 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6200 truncFrag, mtruncFrag>, EVEX_V512;
6201}
6202
6203multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6204 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6205 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6206 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6207 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6208
6209 let Predicates = [HasVLX, prd] in {
6210 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6211 DestInfoZ128, x86memopZ128>,
6212 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6213 sat>, EVEX_V128;
6214
6215 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6216 DestInfoZ256, x86memopZ256>,
6217 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6218 sat>, EVEX_V256;
6219 }
6220 let Predicates = [prd] in
6221 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6222 DestInfoZ, x86memopZ>,
6223 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6224 sat>, EVEX_V512;
6225}
6226
6227multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6228 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6229 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6230 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6231}
6232multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6233 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6234 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6235 sat>, EVEX_CD8<8, CD8VO>;
6236}
6237
6238multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6239 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6240 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6241 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6242}
6243multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6244 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6245 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6246 sat>, EVEX_CD8<16, CD8VQ>;
6247}
6248
6249multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6250 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6251 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6252 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6253}
6254multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6255 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6256 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6257 sat>, EVEX_CD8<32, CD8VH>;
6258}
6259
6260multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6261 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6262 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6263 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6264}
6265multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6266 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6267 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6268 sat>, EVEX_CD8<8, CD8VQ>;
6269}
6270
6271multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6272 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6273 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6274 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6275}
6276multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6277 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6278 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6279 sat>, EVEX_CD8<16, CD8VH>;
6280}
6281
6282multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6283 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6284 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6285 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6286}
6287multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6288 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6289 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6290 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6291}
6292
6293defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6294defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6295defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6296
6297defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6298defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6299defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6300
6301defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6302defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6303defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6304
6305defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6306defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6307defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6308
6309defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6310defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6311defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6312
6313defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6314defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6315defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006316
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006317let Predicates = [HasAVX512, NoVLX] in {
6318def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6319 (v8i16 (EXTRACT_SUBREG
6320 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6321 VR256X:$src, sub_ymm)))), sub_xmm))>;
6322def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6323 (v4i32 (EXTRACT_SUBREG
6324 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6325 VR256X:$src, sub_ymm)))), sub_xmm))>;
6326}
6327
6328let Predicates = [HasBWI, NoVLX] in {
6329def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6330 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6331 VR256X:$src, sub_ymm))), sub_xmm))>;
6332}
6333
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006334multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
6335 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
6336 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006337
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006338 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6339 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6340 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6341 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006342
6343 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006344 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6345 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6346 (DestInfo.VT (LdFrag addr:$src))>,
6347 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006348 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006349}
6350
Igor Bregerc7ba5692016-02-24 08:15:20 +00006351// support full register inputs (like SSE paterns)
6352multiclass avx512_extend_lowering<SDNode OpNode, X86VectorVTInfo To,
6353 X86VectorVTInfo From, SubRegIndex SubRegIdx> {
6354 def : Pat<(To.VT (OpNode (From.VT From.RC:$src))),
6355 (!cast<Instruction>(NAME#To.ZSuffix#"rr")
6356 (EXTRACT_SUBREG From.RC:$src, SubRegIdx))>;
6357}
6358
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006359multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
6360 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6361 let Predicates = [HasVLX, HasBWI] in {
6362 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
6363 v16i8x_info, i64mem, LdFrag, OpNode>,
6364 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006365
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006366 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
6367 v16i8x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006368 avx512_extend_lowering<OpNode, v16i16x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006369 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6370 }
6371 let Predicates = [HasBWI] in {
6372 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
6373 v32i8x_info, i256mem, LdFrag, OpNode>,
6374 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6375 }
6376}
6377
6378multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6379 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6380 let Predicates = [HasVLX, HasAVX512] in {
6381 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6382 v16i8x_info, i32mem, LdFrag, OpNode>,
6383 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6384
6385 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6386 v16i8x_info, i64mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006387 avx512_extend_lowering<OpNode, v8i32x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006388 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6389 }
6390 let Predicates = [HasAVX512] in {
6391 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6392 v16i8x_info, i128mem, LdFrag, OpNode>,
6393 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6394 }
6395}
6396
6397multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6398 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6399 let Predicates = [HasVLX, HasAVX512] in {
6400 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6401 v16i8x_info, i16mem, LdFrag, OpNode>,
6402 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6403
6404 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6405 v16i8x_info, i32mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006406 avx512_extend_lowering<OpNode, v4i64x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006407 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6408 }
6409 let Predicates = [HasAVX512] in {
6410 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6411 v16i8x_info, i64mem, LdFrag, OpNode>,
6412 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6413 }
6414}
6415
6416multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6417 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6418 let Predicates = [HasVLX, HasAVX512] in {
6419 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6420 v8i16x_info, i64mem, LdFrag, OpNode>,
6421 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6422
6423 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6424 v8i16x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006425 avx512_extend_lowering<OpNode, v8i32x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006426 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6427 }
6428 let Predicates = [HasAVX512] in {
6429 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6430 v16i16x_info, i256mem, LdFrag, OpNode>,
6431 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6432 }
6433}
6434
6435multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6436 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6437 let Predicates = [HasVLX, HasAVX512] in {
6438 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6439 v8i16x_info, i32mem, LdFrag, OpNode>,
6440 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6441
6442 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6443 v8i16x_info, i64mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006444 avx512_extend_lowering<OpNode, v4i64x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006445 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6446 }
6447 let Predicates = [HasAVX512] in {
6448 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6449 v8i16x_info, i128mem, LdFrag, OpNode>,
6450 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6451 }
6452}
6453
6454multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6455 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6456
6457 let Predicates = [HasVLX, HasAVX512] in {
6458 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6459 v4i32x_info, i64mem, LdFrag, OpNode>,
6460 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6461
6462 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6463 v4i32x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006464 avx512_extend_lowering<OpNode, v4i64x_info, v8i32x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006465 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6466 }
6467 let Predicates = [HasAVX512] in {
6468 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6469 v8i32x_info, i256mem, LdFrag, OpNode>,
6470 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6471 }
6472}
6473
6474defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6475defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6476defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6477defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6478defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6479defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
6480
6481
6482defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6483defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6484defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6485defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6486defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6487defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006488
6489//===----------------------------------------------------------------------===//
6490// GATHER - SCATTER Operations
6491
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006492multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6493 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006494 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6495 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006496 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6497 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006498 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006499 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006500 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6501 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6502 vectoraddr:$src2))]>, EVEX, EVEX_K,
6503 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006504}
Cameron McInally45325962014-03-26 13:50:50 +00006505
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006506multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6507 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6508 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006509 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006510 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006511 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006512let Predicates = [HasVLX] in {
6513 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006514 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006515 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006516 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006517 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006518 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006519 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006520 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006521}
Cameron McInally45325962014-03-26 13:50:50 +00006522}
6523
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006524multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6525 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006526 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006527 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006528 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006529 mgatherv8i64>, EVEX_V512;
6530let Predicates = [HasVLX] in {
6531 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006532 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006533 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006534 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006535 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006536 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006537 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6538 vx64xmem, mgatherv2i64>, EVEX_V128;
6539}
Cameron McInally45325962014-03-26 13:50:50 +00006540}
Michael Liao5bf95782014-12-04 05:20:33 +00006541
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006542
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006543defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6544 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6545
6546defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6547 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006548
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006549multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6550 X86MemOperand memop, PatFrag ScatterNode> {
6551
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006552let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006553
6554 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6555 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006556 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006557 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6558 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6559 _.KRCWM:$mask, vectoraddr:$dst))]>,
6560 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006561}
6562
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006563multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6564 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6565 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006566 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006567 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006568 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006569let Predicates = [HasVLX] in {
6570 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006571 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006572 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006573 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006574 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006575 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006576 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006577 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006578}
Cameron McInally45325962014-03-26 13:50:50 +00006579}
6580
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006581multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6582 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006583 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006584 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006585 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006586 mscatterv8i64>, EVEX_V512;
6587let Predicates = [HasVLX] in {
6588 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006589 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006590 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006591 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006592 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006593 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006594 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6595 vx64xmem, mscatterv2i64>, EVEX_V128;
6596}
Cameron McInally45325962014-03-26 13:50:50 +00006597}
6598
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006599defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6600 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006601
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006602defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6603 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006604
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006605// prefetch
6606multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6607 RegisterClass KRC, X86MemOperand memop> {
6608 let Predicates = [HasPFI], hasSideEffects = 1 in
6609 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006610 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006611 []>, EVEX, EVEX_K;
6612}
6613
6614defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006615 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006616
6617defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006618 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006619
6620defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006621 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006622
6623defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006624 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006625
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006626defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006627 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006628
6629defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006630 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006631
6632defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006633 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006634
6635defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006636 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006637
6638defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006639 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006640
6641defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006642 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006643
6644defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006645 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006646
6647defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006648 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006649
6650defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006651 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006652
6653defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006654 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006655
6656defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006657 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006658
6659defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006660 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006661
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006662// Helper fragments to match sext vXi1 to vXiY.
6663def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6664def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6665
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006666multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006667def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006668 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006669 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6670}
Michael Liao5bf95782014-12-04 05:20:33 +00006671
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006672multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6673 string OpcodeStr, Predicate prd> {
6674let Predicates = [prd] in
6675 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6676
6677 let Predicates = [prd, HasVLX] in {
6678 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6679 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6680 }
6681}
6682
6683multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6684 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6685 HasBWI>;
6686 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6687 HasBWI>, VEX_W;
6688 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6689 HasDQI>;
6690 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6691 HasDQI>, VEX_W;
6692}
Michael Liao5bf95782014-12-04 05:20:33 +00006693
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006694defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006695
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006696multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00006697 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6698 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
6699 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
6700}
6701
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006702// Use 512bit version to implement 128/256 bit in case NoVLX.
6703multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00006704 X86VectorVTInfo _> {
6705
6706 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
6707 (_.KVT (COPY_TO_REGCLASS
6708 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006709 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00006710 _.RC:$src, _.SubRegIdx)),
6711 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006712}
6713
6714multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00006715 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6716 let Predicates = [prd] in
6717 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6718 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006719
6720 let Predicates = [prd, HasVLX] in {
6721 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006722 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006723 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006724 EVEX_V128;
6725 }
6726 let Predicates = [prd, NoVLX] in {
6727 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
6728 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006729 }
6730}
6731
6732defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6733 avx512vl_i8_info, HasBWI>;
6734defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6735 avx512vl_i16_info, HasBWI>, VEX_W;
6736defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6737 avx512vl_i32_info, HasDQI>;
6738defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6739 avx512vl_i64_info, HasDQI>, VEX_W;
6740
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006741//===----------------------------------------------------------------------===//
6742// AVX-512 - COMPRESS and EXPAND
6743//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006744
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006745multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6746 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006747 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006748 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006749 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006750
6751 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006752 def mr : AVX5128I<opc, MRMDestMem, (outs),
6753 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006754 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006755 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6756
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006757 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6758 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006759 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006760 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006761 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006762 addr:$dst)]>,
6763 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6764 }
6765}
6766
6767multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6768 AVX512VLVectorVTInfo VTInfo> {
6769 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6770
6771 let Predicates = [HasVLX] in {
6772 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6773 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6774 }
6775}
6776
6777defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6778 EVEX;
6779defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6780 EVEX, VEX_W;
6781defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6782 EVEX;
6783defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6784 EVEX, VEX_W;
6785
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006786// expand
6787multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6788 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006789 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006790 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006791 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006792
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006793 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006794 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6795 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6796 (_.VT (X86expand (_.VT (bitconvert
6797 (_.LdFrag addr:$src1)))))>,
6798 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006799}
6800
6801multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6802 AVX512VLVectorVTInfo VTInfo> {
6803 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6804
6805 let Predicates = [HasVLX] in {
6806 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6807 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6808 }
6809}
6810
6811defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6812 EVEX;
6813defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6814 EVEX, VEX_W;
6815defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6816 EVEX;
6817defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6818 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006819
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006820//handle instruction reg_vec1 = op(reg_vec,imm)
6821// op(mem_vec,imm)
6822// op(broadcast(eltVt),imm)
6823//all instruction created with FROUND_CURRENT
6824multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6825 X86VectorVTInfo _>{
6826 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6827 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00006828 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006829 (OpNode (_.VT _.RC:$src1),
6830 (i32 imm:$src2),
6831 (i32 FROUND_CURRENT))>;
6832 let mayLoad = 1 in {
6833 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6834 (ins _.MemOp:$src1, i32u8imm:$src2),
6835 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6836 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6837 (i32 imm:$src2),
6838 (i32 FROUND_CURRENT))>;
6839 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6840 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6841 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6842 "${src1}"##_.BroadcastStr##", $src2",
6843 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6844 (i32 imm:$src2),
6845 (i32 FROUND_CURRENT))>, EVEX_B;
6846 }
6847}
6848
6849//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6850multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6851 SDNode OpNode, X86VectorVTInfo _>{
6852 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6853 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006854 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006855 "$src1, {sae}, $src2",
6856 (OpNode (_.VT _.RC:$src1),
6857 (i32 imm:$src2),
6858 (i32 FROUND_NO_EXC))>, EVEX_B;
6859}
6860
6861multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6862 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6863 let Predicates = [prd] in {
6864 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6865 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6866 EVEX_V512;
6867 }
6868 let Predicates = [prd, HasVLX] in {
6869 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6870 EVEX_V128;
6871 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6872 EVEX_V256;
6873 }
6874}
6875
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006876//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6877// op(reg_vec2,mem_vec,imm)
6878// op(reg_vec2,broadcast(eltVt),imm)
6879//all instruction created with FROUND_CURRENT
6880multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6881 X86VectorVTInfo _>{
6882 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006883 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006884 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6885 (OpNode (_.VT _.RC:$src1),
6886 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006887 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006888 (i32 FROUND_CURRENT))>;
6889 let mayLoad = 1 in {
6890 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006891 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006892 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6893 (OpNode (_.VT _.RC:$src1),
6894 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006895 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006896 (i32 FROUND_CURRENT))>;
6897 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006898 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006899 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6900 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6901 (OpNode (_.VT _.RC:$src1),
6902 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006903 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006904 (i32 FROUND_CURRENT))>, EVEX_B;
6905 }
6906}
6907
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006908//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6909// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006910multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6911 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6912
6913 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6914 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
6915 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6916 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6917 (SrcInfo.VT SrcInfo.RC:$src2),
6918 (i8 imm:$src3)))>;
6919 let mayLoad = 1 in
6920 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6921 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
6922 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6923 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6924 (SrcInfo.VT (bitconvert
6925 (SrcInfo.LdFrag addr:$src2))),
6926 (i8 imm:$src3)))>;
6927}
6928
6929//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6930// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006931// op(reg_vec2,broadcast(eltVt),imm)
6932multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00006933 X86VectorVTInfo _>:
6934 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
6935
6936 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006937 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6938 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6939 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6940 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6941 (OpNode (_.VT _.RC:$src1),
6942 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6943 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006944}
6945
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006946//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6947// op(reg_vec2,mem_scalar,imm)
6948//all instruction created with FROUND_CURRENT
6949multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6950 X86VectorVTInfo _> {
6951
6952 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006953 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006954 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6955 (OpNode (_.VT _.RC:$src1),
6956 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006957 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006958 (i32 FROUND_CURRENT))>;
6959 let mayLoad = 1 in {
6960 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006961 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006962 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6963 (OpNode (_.VT _.RC:$src1),
6964 (_.VT (scalar_to_vector
6965 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006966 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006967 (i32 FROUND_CURRENT))>;
6968
6969 let isAsmParserOnly = 1 in {
6970 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6971 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6972 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6973 []>;
6974 }
6975 }
6976}
6977
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006978//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6979multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6980 SDNode OpNode, X86VectorVTInfo _>{
6981 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006982 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006983 OpcodeStr, "$src3, {sae}, $src2, $src1",
6984 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006985 (OpNode (_.VT _.RC:$src1),
6986 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006987 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006988 (i32 FROUND_NO_EXC))>, EVEX_B;
6989}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006990//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6991multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
6992 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006993 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6994 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006995 OpcodeStr, "$src3, {sae}, $src2, $src1",
6996 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006997 (OpNode (_.VT _.RC:$src1),
6998 (_.VT _.RC:$src2),
6999 (i32 imm:$src3),
7000 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007001}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007002
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007003multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7004 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007005 let Predicates = [prd] in {
7006 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007007 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007008 EVEX_V512;
7009
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007010 }
7011 let Predicates = [prd, HasVLX] in {
7012 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007013 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007014 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007015 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007016 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007017}
7018
Igor Breger2ae0fe32015-08-31 11:14:02 +00007019multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7020 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7021 let Predicates = [HasBWI] in {
7022 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7023 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7024 }
7025 let Predicates = [HasBWI, HasVLX] in {
7026 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7027 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7028 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7029 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7030 }
7031}
7032
Igor Breger00d9f842015-06-08 14:03:17 +00007033multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7034 bits<8> opc, SDNode OpNode>{
7035 let Predicates = [HasAVX512] in {
7036 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7037 }
7038 let Predicates = [HasAVX512, HasVLX] in {
7039 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7040 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7041 }
7042}
7043
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007044multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7045 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7046 let Predicates = [prd] in {
7047 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7048 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007049 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007050}
7051
Igor Breger1e58e8a2015-09-02 11:18:55 +00007052multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7053 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7054 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7055 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7056 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7057 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007058}
7059
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007060
Igor Breger1e58e8a2015-09-02 11:18:55 +00007061defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7062 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7063defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7064 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7065defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7066 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7067
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007068
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007069defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7070 0x50, X86VRange, HasDQI>,
7071 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7072defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7073 0x50, X86VRange, HasDQI>,
7074 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7075
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007076defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7077 0x51, X86VRange, HasDQI>,
7078 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7079defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7080 0x51, X86VRange, HasDQI>,
7081 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7082
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007083defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7084 0x57, X86Reduces, HasDQI>,
7085 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7086defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7087 0x57, X86Reduces, HasDQI>,
7088 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007089
Igor Breger1e58e8a2015-09-02 11:18:55 +00007090defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7091 0x27, X86GetMants, HasAVX512>,
7092 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7093defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7094 0x27, X86GetMants, HasAVX512>,
7095 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7096
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007097multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7098 bits<8> opc, SDNode OpNode = X86Shuf128>{
7099 let Predicates = [HasAVX512] in {
7100 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7101
7102 }
7103 let Predicates = [HasAVX512, HasVLX] in {
7104 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7105 }
7106}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007107let Predicates = [HasAVX512] in {
7108def : Pat<(v16f32 (ffloor VR512:$src)),
7109 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7110def : Pat<(v16f32 (fnearbyint VR512:$src)),
7111 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7112def : Pat<(v16f32 (fceil VR512:$src)),
7113 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7114def : Pat<(v16f32 (frint VR512:$src)),
7115 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7116def : Pat<(v16f32 (ftrunc VR512:$src)),
7117 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7118
7119def : Pat<(v8f64 (ffloor VR512:$src)),
7120 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7121def : Pat<(v8f64 (fnearbyint VR512:$src)),
7122 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7123def : Pat<(v8f64 (fceil VR512:$src)),
7124 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7125def : Pat<(v8f64 (frint VR512:$src)),
7126 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7127def : Pat<(v8f64 (ftrunc VR512:$src)),
7128 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7129}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007130
7131defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7132 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7133defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7134 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7135defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7136 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7137defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7138 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007139
Craig Topperc48fa892015-12-27 19:45:21 +00007140multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007141 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7142 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007143}
7144
Craig Topperc48fa892015-12-27 19:45:21 +00007145defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007146 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007147defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007148 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007149
Igor Breger2ae0fe32015-08-31 11:14:02 +00007150multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
7151 let Predicates = p in
7152 def NAME#_.VTName#rri:
7153 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7154 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7155 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7156}
7157
7158multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
7159 avx512_vpalign_lowering<_.info512, [HasBWI]>,
7160 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
7161 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
7162
7163defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
7164 avx512vl_i8_info, avx512vl_i8_info>,
7165 avx512_vpalign_lowering_common<avx512vl_i16_info>,
7166 avx512_vpalign_lowering_common<avx512vl_i32_info>,
7167 avx512_vpalign_lowering_common<avx512vl_f32_info>,
7168 avx512_vpalign_lowering_common<avx512vl_i64_info>,
7169 avx512_vpalign_lowering_common<avx512vl_f64_info>,
7170 EVEX_CD8<8, CD8VF>;
7171
Igor Bregerf3ded812015-08-31 13:09:30 +00007172defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7173 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7174
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007175multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7176 X86VectorVTInfo _> {
7177 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007178 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007179 "$src1", "$src1",
7180 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7181
7182 let mayLoad = 1 in
7183 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007184 (ins _.MemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007185 "$src1", "$src1",
7186 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7187 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
7188}
7189
7190multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7191 X86VectorVTInfo _> :
7192 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
7193 let mayLoad = 1 in
7194 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007195 (ins _.ScalarMemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007196 "${src1}"##_.BroadcastStr,
7197 "${src1}"##_.BroadcastStr,
7198 (_.VT (OpNode (X86VBroadcast
7199 (_.ScalarLdFrag addr:$src1))))>,
7200 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
7201}
7202
7203multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7204 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7205 let Predicates = [prd] in
7206 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7207
7208 let Predicates = [prd, HasVLX] in {
7209 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7210 EVEX_V256;
7211 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7212 EVEX_V128;
7213 }
7214}
7215
7216multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7217 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7218 let Predicates = [prd] in
7219 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7220 EVEX_V512;
7221
7222 let Predicates = [prd, HasVLX] in {
7223 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7224 EVEX_V256;
7225 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7226 EVEX_V128;
7227 }
7228}
7229
7230multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7231 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007232 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007233 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007234 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7235 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007236}
7237
7238multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7239 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007240 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7241 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007242}
7243
7244multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7245 bits<8> opc_d, bits<8> opc_q,
7246 string OpcodeStr, SDNode OpNode> {
7247 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7248 HasAVX512>,
7249 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7250 HasBWI>;
7251}
7252
7253defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7254
7255def : Pat<(xor
7256 (bc_v16i32 (v16i1sextv16i32)),
7257 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7258 (VPABSDZrr VR512:$src)>;
7259def : Pat<(xor
7260 (bc_v8i64 (v8i1sextv8i64)),
7261 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7262 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007263
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007264multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7265
7266 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007267}
7268
7269defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7270defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7271
Igor Breger24cab0f2015-11-16 07:22:00 +00007272//===---------------------------------------------------------------------===//
7273// Replicate Single FP - MOVSHDUP and MOVSLDUP
7274//===---------------------------------------------------------------------===//
7275multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7276 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7277 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007278}
7279
7280defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7281defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007282
7283//===----------------------------------------------------------------------===//
7284// AVX-512 - MOVDDUP
7285//===----------------------------------------------------------------------===//
7286
7287multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7288 X86VectorVTInfo _> {
7289 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7290 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7291 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
7292 let mayLoad = 1 in
7293 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7294 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7295 (_.VT (OpNode (_.VT (scalar_to_vector
7296 (_.ScalarLdFrag addr:$src)))))>,
7297 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
7298}
7299
7300multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7301 AVX512VLVectorVTInfo VTInfo> {
7302
7303 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7304
7305 let Predicates = [HasAVX512, HasVLX] in {
7306 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7307 EVEX_V256;
7308 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7309 EVEX_V128;
7310 }
7311}
7312
7313multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7314 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7315 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007316}
7317
7318defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7319
7320def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7321 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7322def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7323 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7324
Igor Bregerf2460112015-07-26 14:41:44 +00007325//===----------------------------------------------------------------------===//
7326// AVX-512 - Unpack Instructions
7327//===----------------------------------------------------------------------===//
Craig Topperdb290662016-05-01 05:57:06 +00007328defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512>;
7329defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +00007330
7331defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7332 SSE_INTALU_ITINS_P, HasBWI>;
7333defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7334 SSE_INTALU_ITINS_P, HasBWI>;
7335defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7336 SSE_INTALU_ITINS_P, HasBWI>;
7337defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7338 SSE_INTALU_ITINS_P, HasBWI>;
7339
7340defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7341 SSE_INTALU_ITINS_P, HasAVX512>;
7342defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7343 SSE_INTALU_ITINS_P, HasAVX512>;
7344defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7345 SSE_INTALU_ITINS_P, HasAVX512>;
7346defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7347 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007348
7349//===----------------------------------------------------------------------===//
7350// AVX-512 - Extract & Insert Integer Instructions
7351//===----------------------------------------------------------------------===//
7352
7353multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7354 X86VectorVTInfo _> {
7355 let mayStore = 1 in
7356 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7357 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7358 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7359 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7360 imm:$src2)))),
7361 addr:$dst)]>,
7362 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
7363}
7364
7365multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7366 let Predicates = [HasBWI] in {
7367 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7368 (ins _.RC:$src1, u8imm:$src2),
7369 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7370 [(set GR32orGR64:$dst,
7371 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7372 EVEX, TAPD;
7373
7374 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7375 }
7376}
7377
7378multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7379 let Predicates = [HasBWI] in {
7380 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7381 (ins _.RC:$src1, u8imm:$src2),
7382 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7383 [(set GR32orGR64:$dst,
7384 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7385 EVEX, PD;
7386
Craig Topper99f6b622016-05-01 01:03:56 +00007387 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00007388 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7389 (ins _.RC:$src1, u8imm:$src2),
7390 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7391 EVEX, TAPD;
7392
Igor Bregerdefab3c2015-10-08 12:55:01 +00007393 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7394 }
7395}
7396
7397multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7398 RegisterClass GRC> {
7399 let Predicates = [HasDQI] in {
7400 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7401 (ins _.RC:$src1, u8imm:$src2),
7402 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7403 [(set GRC:$dst,
7404 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7405 EVEX, TAPD;
7406
7407 let mayStore = 1 in
7408 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7409 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7410 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7411 [(store (extractelt (_.VT _.RC:$src1),
7412 imm:$src2),addr:$dst)]>,
7413 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
7414 }
7415}
7416
7417defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7418defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7419defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7420defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7421
7422multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7423 X86VectorVTInfo _, PatFrag LdFrag> {
7424 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7425 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7426 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7427 [(set _.RC:$dst,
7428 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7429 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7430}
7431
7432multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7433 X86VectorVTInfo _, PatFrag LdFrag> {
7434 let Predicates = [HasBWI] in {
7435 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7436 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7437 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7438 [(set _.RC:$dst,
7439 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7440
7441 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7442 }
7443}
7444
7445multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7446 X86VectorVTInfo _, RegisterClass GRC> {
7447 let Predicates = [HasDQI] in {
7448 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7449 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7450 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7451 [(set _.RC:$dst,
7452 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7453 EVEX_4V, TAPD;
7454
7455 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7456 _.ScalarLdFrag>, TAPD;
7457 }
7458}
7459
7460defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7461 extloadi8>, TAPD;
7462defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7463 extloadi16>, PD;
7464defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7465defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007466//===----------------------------------------------------------------------===//
7467// VSHUFPS - VSHUFPD Operations
7468//===----------------------------------------------------------------------===//
7469multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7470 AVX512VLVectorVTInfo VTInfo_FP>{
7471 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7472 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7473 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007474}
7475
7476defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7477defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007478//===----------------------------------------------------------------------===//
7479// AVX-512 - Byte shift Left/Right
7480//===----------------------------------------------------------------------===//
7481
7482multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7483 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7484 def rr : AVX512<opc, MRMr,
7485 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7486 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7487 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
7488 let mayLoad = 1 in
7489 def rm : AVX512<opc, MRMm,
7490 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7491 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007492 [(set _.RC:$dst,(_.VT (OpNode
Asaf Badouhd2c35992015-09-02 14:21:54 +00007493 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
7494}
7495
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007496multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007497 Format MRMm, string OpcodeStr, Predicate prd>{
7498 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007499 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007500 OpcodeStr, v8i64_info>, EVEX_V512;
7501 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007502 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007503 OpcodeStr, v4i64x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007504 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007505 OpcodeStr, v2i64x_info>, EVEX_V128;
7506 }
7507}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007508defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007509 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007510defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007511 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7512
7513
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007514multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007515 string OpcodeStr, X86VectorVTInfo _dst,
7516 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007517 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007518 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007519 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007520 [(set _dst.RC:$dst,(_dst.VT
7521 (OpNode (_src.VT _src.RC:$src1),
7522 (_src.VT _src.RC:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007523 let mayLoad = 1 in
7524 def rm : AVX512BI<opc, MRMSrcMem,
Cong Houdb6220f2015-11-24 19:51:26 +00007525 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007526 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007527 [(set _dst.RC:$dst,(_dst.VT
7528 (OpNode (_src.VT _src.RC:$src1),
7529 (_src.VT (bitconvert
Asaf Badouhd2c35992015-09-02 14:21:54 +00007530 (_src.LdFrag addr:$src2))))))]>;
7531}
7532
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007533multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007534 string OpcodeStr, Predicate prd> {
7535 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007536 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7537 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007538 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007539 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7540 v32i8x_info>, EVEX_V256;
7541 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7542 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007543 }
7544}
7545
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007546defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007547 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007548
7549multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7550 X86VectorVTInfo _>{
7551 let Constraints = "$src1 = $dst" in {
7552 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7553 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007554 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007555 (OpNode (_.VT _.RC:$src1),
7556 (_.VT _.RC:$src2),
7557 (_.VT _.RC:$src3),
7558 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
7559 let mayLoad = 1 in {
7560 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7561 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007562 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007563 (OpNode (_.VT _.RC:$src1),
7564 (_.VT _.RC:$src2),
7565 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7566 (i8 imm:$src4))>,
7567 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7568 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7569 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7570 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7571 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7572 (OpNode (_.VT _.RC:$src1),
7573 (_.VT _.RC:$src2),
7574 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7575 (i8 imm:$src4))>, EVEX_B,
7576 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7577 }
7578 }// Constraints = "$src1 = $dst"
7579}
7580
7581multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7582 let Predicates = [HasAVX512] in
7583 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7584 let Predicates = [HasAVX512, HasVLX] in {
7585 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7586 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7587 }
7588}
7589
7590defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7591defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7592
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007593//===----------------------------------------------------------------------===//
7594// AVX-512 - FixupImm
7595//===----------------------------------------------------------------------===//
7596
7597multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
7598 X86VectorVTInfo _>{
7599 let Constraints = "$src1 = $dst" in {
7600 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7601 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7602 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7603 (OpNode (_.VT _.RC:$src1),
7604 (_.VT _.RC:$src2),
7605 (_.IntVT _.RC:$src3),
7606 (i32 imm:$src4),
7607 (i32 FROUND_CURRENT))>;
7608 let mayLoad = 1 in {
7609 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7610 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007611 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007612 (OpNode (_.VT _.RC:$src1),
7613 (_.VT _.RC:$src2),
7614 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
7615 (i32 imm:$src4),
7616 (i32 FROUND_CURRENT))>;
7617 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7618 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7619 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7620 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7621 (OpNode (_.VT _.RC:$src1),
7622 (_.VT _.RC:$src2),
7623 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7624 (i32 imm:$src4),
7625 (i32 FROUND_CURRENT))>, EVEX_B;
7626 }
7627 } // Constraints = "$src1 = $dst"
7628}
7629
7630multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
7631 SDNode OpNode, X86VectorVTInfo _>{
7632let Constraints = "$src1 = $dst" in {
7633 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7634 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007635 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007636 "$src2, $src3, {sae}, $src4",
7637 (OpNode (_.VT _.RC:$src1),
7638 (_.VT _.RC:$src2),
7639 (_.IntVT _.RC:$src3),
7640 (i32 imm:$src4),
7641 (i32 FROUND_NO_EXC))>, EVEX_B;
7642 }
7643}
7644
7645multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
7646 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
7647 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in {
7648 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7649 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7650 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7651 (OpNode (_.VT _.RC:$src1),
7652 (_.VT _.RC:$src2),
7653 (_src3VT.VT _src3VT.RC:$src3),
7654 (i32 imm:$src4),
7655 (i32 FROUND_CURRENT))>;
7656
7657 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7658 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7659 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7660 "$src2, $src3, {sae}, $src4",
7661 (OpNode (_.VT _.RC:$src1),
7662 (_.VT _.RC:$src2),
7663 (_src3VT.VT _src3VT.RC:$src3),
7664 (i32 imm:$src4),
7665 (i32 FROUND_NO_EXC))>, EVEX_B;
7666 let mayLoad = 1 in
7667 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7668 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7669 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7670 (OpNode (_.VT _.RC:$src1),
7671 (_.VT _.RC:$src2),
7672 (_src3VT.VT (scalar_to_vector
7673 (_src3VT.ScalarLdFrag addr:$src3))),
7674 (i32 imm:$src4),
7675 (i32 FROUND_CURRENT))>;
7676 }
7677}
7678
7679multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
7680 let Predicates = [HasAVX512] in
7681 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7682 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7683 AVX512AIi8Base, EVEX_4V, EVEX_V512;
7684 let Predicates = [HasAVX512, HasVLX] in {
7685 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
7686 AVX512AIi8Base, EVEX_4V, EVEX_V128;
7687 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
7688 AVX512AIi8Base, EVEX_4V, EVEX_V256;
7689 }
7690}
7691
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007692defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7693 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007694 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007695defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7696 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007697 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007698defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007699 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007700defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007701 EVEX_CD8<64, CD8VF>, VEX_W;