blob: 2cceb3d312cb5e79c77a247e99aaea4ebc195e48 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000020#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000026#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000027#include "llvm/IR/CallingConv.h"
28#include "llvm/IR/Constants.h"
29#include "llvm/IR/DerivedTypes.h"
30#include "llvm/IR/Function.h"
31#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Bill Schmidt212af6a2013-02-06 17:33:58 +000039static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
40 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
43static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Bill Schmidt212af6a2013-02-06 17:33:58 +000048static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
49 MVT &LocVT,
50 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Tilmann Schellerffd02002009-07-03 06:45:56 +000053
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Hal Finkel2d37f7b2013-03-15 15:27:13 +000060static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
61cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
62
Chris Lattnerf0144122009-07-28 03:13:23 +000063static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
64 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000065 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000066
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000067 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000068}
69
Chris Lattner331d1bc2006-11-02 01:44:04 +000070PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000071 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000072 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Hal Finkel7ee74a62013-03-21 21:37:52 +000073 PPCRegInfo = TM.getRegisterInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +000074
Nate Begeman405e3ec2005-10-21 00:02:42 +000075 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000076
Chris Lattnerd145a612005-09-27 22:18:25 +000077 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000078 setUseUnderscoreSetJmp(true);
79 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000080
Chris Lattner749dc722010-10-10 18:34:00 +000081 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
82 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000083 bool isPPC64 = Subtarget->isPPC64();
84 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000085
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000087 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
88 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
89 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Evan Chengc5484282006-10-04 00:56:09 +000091 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
93 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000094
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000096
Chris Lattner94e509c2006-11-10 23:58:45 +000097 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000098 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
99 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
100 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
101 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
102 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
104 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
105 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
106 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
107 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000108
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000109 // This is used in the ppcf128->int sequence. Note it has different semantics
110 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000112
Roman Divacky0016f732012-08-16 18:19:29 +0000113 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000114 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
115 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
116 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
117 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
118 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
119
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000120 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setOperationAction(ISD::SREM, MVT::i32, Expand);
122 setOperationAction(ISD::UREM, MVT::i32, Expand);
123 setOperationAction(ISD::SREM, MVT::i64, Expand);
124 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000125
126 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
128 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
129 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
130 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
131 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
132 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
133 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
134 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000135
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000136 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FSIN , MVT::f64, Expand);
138 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000139 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FREM , MVT::f64, Expand);
141 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FSIN , MVT::f32, Expand);
144 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000145 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::FREM , MVT::f32, Expand);
147 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000148 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000149
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000152 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000153 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
155 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000156 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
159 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000160
Hal Finkelf5d5c432013-03-29 08:57:48 +0000161 if (Subtarget->hasFPRND()) {
162 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
163 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
164 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
165
166 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
167 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
168 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
169
170 // frin does not implement "ties to even." Thus, this is safe only in
171 // fast-math mode.
172 if (TM.Options.UnsafeFPMath) {
173 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
174 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
Hal Finkel0882fd62013-03-29 19:41:55 +0000175
176 // These need to set FE_INEXACT, and use a custom inserter.
177 setOperationAction(ISD::FRINT, MVT::f64, Legal);
178 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Hal Finkelf5d5c432013-03-29 08:57:48 +0000179 }
180 }
181
Nate Begemand88fc032006-01-14 03:14:10 +0000182 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000185 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
186 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000189 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
190 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000191
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000192 if (Subtarget->hasPOPCNTD()) {
Hal Finkel1fce8832013-04-01 15:58:15 +0000193 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000194 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
195 } else {
196 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
197 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
198 }
199
Nate Begeman35ef9132006-01-11 21:21:00 +0000200 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
202 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000203
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000204 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::SELECT, MVT::i32, Expand);
206 setOperationAction(ISD::SELECT, MVT::i64, Expand);
207 setOperationAction(ISD::SELECT, MVT::f32, Expand);
208 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000209
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000210 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
212 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000213
Nate Begeman750ac1b2006-02-01 07:19:44 +0000214 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Nate Begeman81e80972006-03-17 01:40:33 +0000217 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000219
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000221
Chris Lattnerf7605322005-08-31 21:09:52 +0000222 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000224
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000225 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
227 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000228
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000229 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
230 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
231 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
232 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000233
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000234 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000236
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
238 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
239 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
240 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000241
Hal Finkele9150472013-03-27 19:10:42 +0000242 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel7ee74a62013-03-21 21:37:52 +0000243 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
244 // support continuation, user-level threading, and etc.. As a result, no
245 // other SjLj exception interfaces are implemented and please don't build
246 // your own exception handling based on them.
247 // LLVM/Clang supports zero-cost DWARF exception handling.
248 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
249 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000250
251 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000252 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
254 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000255 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000256 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
257 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
258 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
259 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000260 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
262 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Nate Begeman1db3c922008-08-11 17:36:31 +0000264 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000266
267 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000268 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
269 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000270
Nate Begemanacc398c2006-01-25 18:21:52 +0000271 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000273
Evan Cheng769951f2012-07-02 22:39:56 +0000274 if (Subtarget->isSVR4ABI()) {
275 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000276 // VAARG always uses double-word chunks, so promote anything smaller.
277 setOperationAction(ISD::VAARG, MVT::i1, Promote);
278 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
279 setOperationAction(ISD::VAARG, MVT::i8, Promote);
280 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
281 setOperationAction(ISD::VAARG, MVT::i16, Promote);
282 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
283 setOperationAction(ISD::VAARG, MVT::i32, Promote);
284 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
285 setOperationAction(ISD::VAARG, MVT::Other, Expand);
286 } else {
287 // VAARG is custom lowered with the 32-bit SVR4 ABI.
288 setOperationAction(ISD::VAARG, MVT::Other, Custom);
289 setOperationAction(ISD::VAARG, MVT::i64, Custom);
290 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000291 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000293
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000294 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
296 setOperationAction(ISD::VAEND , MVT::Other, Expand);
297 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
298 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
299 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
300 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000301
Chris Lattner6d92cad2006-03-26 10:06:40 +0000302 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000304
Dale Johannesen53e4e442008-11-07 22:54:33 +0000305 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
307 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
308 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
309 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
310 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
311 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
312 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
313 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
314 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
315 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
316 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
317 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000318
Evan Cheng769951f2012-07-02 22:39:56 +0000319 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000320 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
322 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
323 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
324 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000325 // This is just the low 32 bits of a (signed) fp->i64 conversion.
326 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000328
Hal Finkel46479192013-04-01 17:52:07 +0000329 if (PPCSubTarget.hasLFIWAX() || Subtarget->isPPC64())
Hal Finkel9ad0f492013-03-31 01:58:02 +0000330 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000331 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000332 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000334 }
335
Hal Finkel46479192013-04-01 17:52:07 +0000336 // With the instructions enabled under FPCVT, we can do everything.
337 if (PPCSubTarget.hasFPCVT()) {
338 if (Subtarget->has64BitSupport()) {
339 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
340 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
341 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
342 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
343 }
344
345 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
346 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
347 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
348 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
349 }
350
Evan Cheng769951f2012-07-02 22:39:56 +0000351 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000352 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000353 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000354 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000356 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
358 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
359 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000360 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000361 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
363 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
364 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000365 }
Evan Chengd30bf012006-03-01 01:11:20 +0000366
Evan Cheng769951f2012-07-02 22:39:56 +0000367 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000368 // First set operation action for all vector types to expand. Then we
369 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
371 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
372 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000373
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000374 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000375 setOperationAction(ISD::ADD , VT, Legal);
376 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Chris Lattner7ff7e672006-04-04 17:25:31 +0000378 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000379 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000381
382 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000383 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000385 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000387 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000389 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000391 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000393 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000395
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000396 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000397 setOperationAction(ISD::MUL , VT, Expand);
398 setOperationAction(ISD::SDIV, VT, Expand);
399 setOperationAction(ISD::SREM, VT, Expand);
400 setOperationAction(ISD::UDIV, VT, Expand);
401 setOperationAction(ISD::UREM, VT, Expand);
402 setOperationAction(ISD::FDIV, VT, Expand);
403 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000404 setOperationAction(ISD::FSQRT, VT, Expand);
405 setOperationAction(ISD::FLOG, VT, Expand);
406 setOperationAction(ISD::FLOG10, VT, Expand);
407 setOperationAction(ISD::FLOG2, VT, Expand);
408 setOperationAction(ISD::FEXP, VT, Expand);
409 setOperationAction(ISD::FEXP2, VT, Expand);
410 setOperationAction(ISD::FSIN, VT, Expand);
411 setOperationAction(ISD::FCOS, VT, Expand);
412 setOperationAction(ISD::FABS, VT, Expand);
413 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000414 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000415 setOperationAction(ISD::FCEIL, VT, Expand);
416 setOperationAction(ISD::FTRUNC, VT, Expand);
417 setOperationAction(ISD::FRINT, VT, Expand);
418 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000419 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
420 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
421 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
422 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
423 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
424 setOperationAction(ISD::UDIVREM, VT, Expand);
425 setOperationAction(ISD::SDIVREM, VT, Expand);
426 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
427 setOperationAction(ISD::FPOW, VT, Expand);
428 setOperationAction(ISD::CTPOP, VT, Expand);
429 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000430 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000431 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000432 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000433 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000434 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
435
436 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
437 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
438 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
439 setTruncStoreAction(VT, InnerVT, Expand);
440 }
441 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
442 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
443 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000444 }
445
Chris Lattner7ff7e672006-04-04 17:25:31 +0000446 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
447 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000449
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::AND , MVT::v4i32, Legal);
451 setOperationAction(ISD::OR , MVT::v4i32, Legal);
452 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
453 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
454 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
455 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000456 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
457 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
458 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
459 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000460 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
461 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
462 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
463 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000464
Craig Topperc9099502012-04-20 06:31:50 +0000465 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
466 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
467 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
468 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000469
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000471 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
473 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
474 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000475
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
477 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000478
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
480 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
481 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
482 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000483
484 // Altivec does not contain unordered floating-point compare instructions
485 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
486 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
487 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
488 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
489 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
490 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000491 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000492
Hal Finkel8cc34742012-08-04 14:10:46 +0000493 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000494 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000495 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
496 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000497
Eli Friedman4db5aca2011-08-29 18:23:02 +0000498 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
499 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000500 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
501 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000502
Duncan Sands03228082008-11-23 15:47:28 +0000503 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000504 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000505
Evan Cheng769951f2012-07-02 22:39:56 +0000506 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000507 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000508 setExceptionPointerRegister(PPC::X3);
509 setExceptionSelectorRegister(PPC::X4);
510 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000511 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000512 setExceptionPointerRegister(PPC::R3);
513 setExceptionSelectorRegister(PPC::R4);
514 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000515
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000516 // We have target-specific dag combine patterns for the following nodes:
517 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000518 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000519 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000520 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000521
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000522 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000523 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000524 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000525 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
526 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000527 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
528 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000529 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
530 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
531 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
532 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
533 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000534 }
535
Hal Finkelc6129162011-10-17 18:53:03 +0000536 setMinFunctionAlignment(2);
537 if (PPCSubTarget.isDarwin())
538 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000539
Evan Cheng769951f2012-07-02 22:39:56 +0000540 if (isPPC64 && Subtarget->isJITCodeModel())
541 // Temporary workaround for the inability of PPC64 JIT to handle jump
542 // tables.
543 setSupportJumpTables(false);
544
Eli Friedman26689ac2011-08-03 21:06:02 +0000545 setInsertFencesForAtomic(true);
546
Hal Finkel768c65f2011-11-22 16:21:04 +0000547 setSchedulingPreference(Sched::Hybrid);
548
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000549 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000550
551 // The Freescale cores does better with aggressive inlining of memcpy and
552 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
553 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
554 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000555 MaxStoresPerMemset = 32;
556 MaxStoresPerMemsetOptSize = 16;
557 MaxStoresPerMemcpy = 32;
558 MaxStoresPerMemcpyOptSize = 8;
559 MaxStoresPerMemmove = 32;
560 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000561
562 setPrefFunctionAlignment(4);
Hal Finkel621b77a2012-08-28 16:12:39 +0000563 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000564}
565
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000566/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
567/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000568unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000569 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000570 // Darwin passes everything on 4 byte boundary.
571 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
572 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000573
574 // 16byte and wider vectors are passed on 16byte boundary.
575 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
576 if (VTy->getBitWidth() >= 128)
577 return 16;
578
579 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
580 if (PPCSubTarget.isPPC64())
581 return 8;
582
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000583 return 4;
584}
585
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000586const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
587 switch (Opcode) {
588 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000589 case PPCISD::FSEL: return "PPCISD::FSEL";
590 case PPCISD::FCFID: return "PPCISD::FCFID";
591 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
592 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
593 case PPCISD::STFIWX: return "PPCISD::STFIWX";
594 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
595 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
596 case PPCISD::VPERM: return "PPCISD::VPERM";
597 case PPCISD::Hi: return "PPCISD::Hi";
598 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000599 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000600 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
601 case PPCISD::LOAD: return "PPCISD::LOAD";
602 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000603 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
604 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
605 case PPCISD::SRL: return "PPCISD::SRL";
606 case PPCISD::SRA: return "PPCISD::SRA";
607 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000608 case PPCISD::CALL: return "PPCISD::CALL";
609 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000610 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000611 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng53301922008-07-12 02:23:19 +0000612 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000613 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
614 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Evan Cheng53301922008-07-12 02:23:19 +0000615 case PPCISD::MFCR: return "PPCISD::MFCR";
616 case PPCISD::VCMP: return "PPCISD::VCMP";
617 case PPCISD::VCMPo: return "PPCISD::VCMPo";
618 case PPCISD::LBRX: return "PPCISD::LBRX";
619 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000620 case PPCISD::LARX: return "PPCISD::LARX";
621 case PPCISD::STCX: return "PPCISD::STCX";
622 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
623 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng53301922008-07-12 02:23:19 +0000624 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng53301922008-07-12 02:23:19 +0000625 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000626 case PPCISD::CR6SET: return "PPCISD::CR6SET";
627 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000628 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
629 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
630 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000631 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
632 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000633 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000634 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
635 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
636 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000637 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
638 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
639 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
640 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
641 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000642 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000643 }
644}
645
Duncan Sands28b77e92011-09-06 19:07:46 +0000646EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000647 if (!VT.isVector())
648 return MVT::i32;
649 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000650}
651
Chris Lattner1a635d62006-04-14 06:01:58 +0000652//===----------------------------------------------------------------------===//
653// Node matching predicates, for use by the tblgen matching code.
654//===----------------------------------------------------------------------===//
655
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000656/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000657static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000658 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000659 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000660 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000661 // Maybe this has already been legalized into the constant pool?
662 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000663 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000664 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000665 }
666 return false;
667}
668
Chris Lattnerddb739e2006-04-06 17:23:16 +0000669/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
670/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000671static bool isConstantOrUndef(int Op, int Val) {
672 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000673}
674
675/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
676/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000677bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000678 if (!isUnary) {
679 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000680 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000681 return false;
682 } else {
683 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000684 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
685 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000686 return false;
687 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000688 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000689}
690
691/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
692/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000693bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000694 if (!isUnary) {
695 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000696 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
697 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000698 return false;
699 } else {
700 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000701 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
702 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
703 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
704 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000705 return false;
706 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000707 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000708}
709
Chris Lattnercaad1632006-04-06 22:02:42 +0000710/// isVMerge - Common function, used to match vmrg* shuffles.
711///
Nate Begeman9008ca62009-04-27 18:41:29 +0000712static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000713 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000714 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000715 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000716 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
717 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000718
Chris Lattner116cc482006-04-06 21:11:54 +0000719 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
720 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000721 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000722 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000723 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000724 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000725 return false;
726 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000727 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000728}
729
730/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
731/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000732bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000733 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000734 if (!isUnary)
735 return isVMerge(N, UnitSize, 8, 24);
736 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000737}
738
739/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
740/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000741bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000742 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000743 if (!isUnary)
744 return isVMerge(N, UnitSize, 0, 16);
745 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000746}
747
748
Chris Lattnerd0608e12006-04-06 18:26:28 +0000749/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
750/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000751int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000753 "PPC only supports shuffles by bytes!");
754
755 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000756
Chris Lattnerd0608e12006-04-06 18:26:28 +0000757 // Find the first non-undef value in the shuffle mask.
758 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000759 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000760 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000761
Chris Lattnerd0608e12006-04-06 18:26:28 +0000762 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000763
Nate Begeman9008ca62009-04-27 18:41:29 +0000764 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000765 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000766 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000767 if (ShiftAmt < i) return -1;
768 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000769
Chris Lattnerf24380e2006-04-06 22:28:36 +0000770 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000771 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000772 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000773 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000774 return -1;
775 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000776 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000777 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000778 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000779 return -1;
780 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000781 return ShiftAmt;
782}
Chris Lattneref819f82006-03-20 06:33:01 +0000783
784/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
785/// specifies a splat of a single element that is suitable for input to
786/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000787bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000788 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000789 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000790
Chris Lattner88a99ef2006-03-20 06:37:44 +0000791 // This is a splat operation if each element of the permute is the same, and
792 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000793 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000794
Nate Begeman9008ca62009-04-27 18:41:29 +0000795 // FIXME: Handle UNDEF elements too!
796 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000797 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000798
Nate Begeman9008ca62009-04-27 18:41:29 +0000799 // Check that the indices are consecutive, in the case of a multi-byte element
800 // splatted with a v16i8 mask.
801 for (unsigned i = 1; i != EltSize; ++i)
802 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000803 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000804
Chris Lattner7ff7e672006-04-04 17:25:31 +0000805 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000806 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000807 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000808 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000809 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000810 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000811 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000812}
813
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000814/// isAllNegativeZeroVector - Returns true if all elements of build_vector
815/// are -0.0.
816bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000817 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
818
819 APInt APVal, APUndef;
820 unsigned BitSize;
821 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000822
Dale Johannesen1e608812009-11-13 01:45:18 +0000823 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000824 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000825 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000826
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000827 return false;
828}
829
Chris Lattneref819f82006-03-20 06:33:01 +0000830/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
831/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000832unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000833 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
834 assert(isSplatShuffleMask(SVOp, EltSize));
835 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000836}
837
Chris Lattnere87192a2006-04-12 17:37:20 +0000838/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000839/// by using a vspltis[bhw] instruction of the specified element size, return
840/// the constant being splatted. The ByteSize field indicates the number of
841/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000842SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
843 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000844
845 // If ByteSize of the splat is bigger than the element size of the
846 // build_vector, then we have a case where we are checking for a splat where
847 // multiple elements of the buildvector are folded together into a single
848 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
849 unsigned EltSize = 16/N->getNumOperands();
850 if (EltSize < ByteSize) {
851 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000852 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000853 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000854
Chris Lattner79d9a882006-04-08 07:14:26 +0000855 // See if all of the elements in the buildvector agree across.
856 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
857 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
858 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000859 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000860
Scott Michelfdc40a02009-02-17 22:15:04 +0000861
Gabor Greifba36cb52008-08-28 21:40:38 +0000862 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000863 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
864 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000865 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000866 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000867
Chris Lattner79d9a882006-04-08 07:14:26 +0000868 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
869 // either constant or undef values that are identical for each chunk. See
870 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000871
Chris Lattner79d9a882006-04-08 07:14:26 +0000872 // Check to see if all of the leading entries are either 0 or -1. If
873 // neither, then this won't fit into the immediate field.
874 bool LeadingZero = true;
875 bool LeadingOnes = true;
876 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000877 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000878
Chris Lattner79d9a882006-04-08 07:14:26 +0000879 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
880 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
881 }
882 // Finally, check the least significant entry.
883 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000884 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000886 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000887 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000889 }
890 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000891 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000892 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000893 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000894 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000896 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000897
Dan Gohman475871a2008-07-27 21:46:04 +0000898 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000899 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000900
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000901 // Check to see if this buildvec has a single non-undef value in its elements.
902 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
903 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000904 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000905 OpVal = N->getOperand(i);
906 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000907 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000908 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000909
Gabor Greifba36cb52008-08-28 21:40:38 +0000910 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000911
Eli Friedman1a8229b2009-05-24 02:03:36 +0000912 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000913 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000914 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000915 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000916 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000918 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000919 }
920
921 // If the splat value is larger than the element value, then we can never do
922 // this splat. The only case that we could fit the replicated bits into our
923 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000924 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000925
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000926 // If the element value is larger than the splat value, cut it in half and
927 // check to see if the two halves are equal. Continue doing this until we
928 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
929 while (ValSizeInBytes > ByteSize) {
930 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000931
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000932 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000933 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
934 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000935 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000936 }
937
938 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000939 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000940
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000941 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000942 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000943
Chris Lattner140a58f2006-04-08 06:46:53 +0000944 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000945 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000946 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000947 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000948}
949
Chris Lattner1a635d62006-04-14 06:01:58 +0000950//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000951// Addressing Mode Selection
952//===----------------------------------------------------------------------===//
953
954/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
955/// or 64-bit immediate, and if the value can be accurately represented as a
956/// sign extension from a 16-bit value. If so, this returns true and the
957/// immediate.
958static bool isIntS16Immediate(SDNode *N, short &Imm) {
959 if (N->getOpcode() != ISD::Constant)
960 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000961
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000962 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000964 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000965 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000966 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000967}
Dan Gohman475871a2008-07-27 21:46:04 +0000968static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000969 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000970}
971
972
973/// SelectAddressRegReg - Given the specified addressed, check to see if it
974/// can be represented as an indexed [r+r] operation. Returns false if it
975/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000976bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
977 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000978 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000979 short imm = 0;
980 if (N.getOpcode() == ISD::ADD) {
981 if (isIntS16Immediate(N.getOperand(1), imm))
982 return false; // r+i
983 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
984 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000985
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000986 Base = N.getOperand(0);
987 Index = N.getOperand(1);
988 return true;
989 } else if (N.getOpcode() == ISD::OR) {
990 if (isIntS16Immediate(N.getOperand(1), imm))
991 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000992
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000993 // If this is an or of disjoint bitfields, we can codegen this as an add
994 // (for better address arithmetic) if the LHS and RHS of the OR are provably
995 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000996 APInt LHSKnownZero, LHSKnownOne;
997 APInt RHSKnownZero, RHSKnownOne;
998 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000999 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +00001000
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001001 if (LHSKnownZero.getBoolValue()) {
1002 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001003 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001004 // If all of the bits are known zero on the LHS or RHS, the add won't
1005 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +00001006 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001007 Base = N.getOperand(0);
1008 Index = N.getOperand(1);
1009 return true;
1010 }
1011 }
1012 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001013
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001014 return false;
1015}
1016
1017/// Returns true if the address N can be represented by a base register plus
1018/// a signed 16-bit displacement [r+imm], and if it is not better
1019/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +00001020bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +00001021 SDValue &Base,
1022 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001023 // FIXME dl should come from parent load or store, not from address
1024 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001025 // If this can be more profitably realized as r+r, fail.
1026 if (SelectAddressRegReg(N, Disp, Base, DAG))
1027 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001028
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001029 if (N.getOpcode() == ISD::ADD) {
1030 short imm = 0;
1031 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001033 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1034 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1035 } else {
1036 Base = N.getOperand(0);
1037 }
1038 return true; // [r+i]
1039 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1040 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001041 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001042 && "Cannot handle constant offsets yet!");
1043 Disp = N.getOperand(1).getOperand(0); // The global address.
1044 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001045 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001046 Disp.getOpcode() == ISD::TargetConstantPool ||
1047 Disp.getOpcode() == ISD::TargetJumpTable);
1048 Base = N.getOperand(0);
1049 return true; // [&g+r]
1050 }
1051 } else if (N.getOpcode() == ISD::OR) {
1052 short imm = 0;
1053 if (isIntS16Immediate(N.getOperand(1), imm)) {
1054 // If this is an or of disjoint bitfields, we can codegen this as an add
1055 // (for better address arithmetic) if the LHS and RHS of the OR are
1056 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001057 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001058 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001059
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001060 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001061 // If all of the bits are known zero on the LHS or RHS, the add won't
1062 // carry.
1063 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001064 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001065 return true;
1066 }
1067 }
1068 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1069 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001070
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001071 // If this address fits entirely in a 16-bit sext immediate field, codegen
1072 // this as "d, 0"
1073 short Imm;
1074 if (isIntS16Immediate(CN, Imm)) {
1075 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001076 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1077 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001078 return true;
1079 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001080
1081 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001082 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001083 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1084 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001085
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001086 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001087 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001088
Owen Anderson825b72b2009-08-11 20:47:22 +00001089 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1090 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001091 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001092 return true;
1093 }
1094 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001095
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001096 Disp = DAG.getTargetConstant(0, getPointerTy());
1097 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1098 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1099 else
1100 Base = N;
1101 return true; // [r+0]
1102}
1103
1104/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1105/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001106bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1107 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001108 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001109 // Check to see if we can easily represent this as an [r+r] address. This
1110 // will fail if it thinks that the address is more profitably represented as
1111 // reg+imm, e.g. where imm = 0.
1112 if (SelectAddressRegReg(N, Base, Index, DAG))
1113 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001114
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001115 // If the operand is an addition, always emit this as [r+r], since this is
1116 // better (for code size, and execution, as the memop does the add for free)
1117 // than emitting an explicit add.
1118 if (N.getOpcode() == ISD::ADD) {
1119 Base = N.getOperand(0);
1120 Index = N.getOperand(1);
1121 return true;
1122 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001123
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001124 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001125 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1126 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001127 Index = N;
1128 return true;
1129}
1130
1131/// SelectAddressRegImmShift - Returns true if the address N can be
1132/// represented by a base register plus a signed 14-bit displacement
1133/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001134bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1135 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001136 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001137 // FIXME dl should come from the parent load or store, not the address
1138 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001139 // If this can be more profitably realized as r+r, fail.
1140 if (SelectAddressRegReg(N, Disp, Base, DAG))
1141 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001142
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001143 if (N.getOpcode() == ISD::ADD) {
1144 short imm = 0;
1145 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001146 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001147 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1148 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1149 } else {
1150 Base = N.getOperand(0);
1151 }
1152 return true; // [r+i]
1153 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1154 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001155 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001156 && "Cannot handle constant offsets yet!");
1157 Disp = N.getOperand(1).getOperand(0); // The global address.
1158 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1159 Disp.getOpcode() == ISD::TargetConstantPool ||
1160 Disp.getOpcode() == ISD::TargetJumpTable);
1161 Base = N.getOperand(0);
1162 return true; // [&g+r]
1163 }
1164 } else if (N.getOpcode() == ISD::OR) {
1165 short imm = 0;
1166 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1167 // If this is an or of disjoint bitfields, we can codegen this as an add
1168 // (for better address arithmetic) if the LHS and RHS of the OR are
1169 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001170 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001171 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001172 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001173 // If all of the bits are known zero on the LHS or RHS, the add won't
1174 // carry.
1175 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001177 return true;
1178 }
1179 }
1180 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001181 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001182 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001183 // If this address fits entirely in a 14-bit sext immediate field, codegen
1184 // this as "d, 0"
1185 short Imm;
1186 if (isIntS16Immediate(CN, Imm)) {
1187 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Hal Finkel76973702013-03-21 23:45:03 +00001188 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1189 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001190 return true;
1191 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001192
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001193 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001194 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001195 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1196 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001197
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001198 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001199 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1200 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1201 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001202 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001203 return true;
1204 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001205 }
1206 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001207
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001208 Disp = DAG.getTargetConstant(0, getPointerTy());
1209 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1210 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1211 else
1212 Base = N;
1213 return true; // [r+0]
1214}
1215
1216
1217/// getPreIndexedAddressParts - returns true by value, base pointer and
1218/// offset pointer and addressing mode by reference if the node's address
1219/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001220bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1221 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001222 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001223 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001224 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001225
Ulrich Weigand881a7152013-03-22 14:58:48 +00001226 bool isLoad = true;
Dan Gohman475871a2008-07-27 21:46:04 +00001227 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001228 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001229 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001230 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1231 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001232 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001233 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001234 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001235 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001236 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001237 Alignment = ST->getAlignment();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001238 isLoad = false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001239 } else
1240 return false;
1241
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001242 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001243 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001244 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001245
Ulrich Weigand881a7152013-03-22 14:58:48 +00001246 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1247
1248 // Common code will reject creating a pre-inc form if the base pointer
1249 // is a frame index, or if N is a store and the base pointer is either
1250 // the same as or a predecessor of the value being stored. Check for
1251 // those situations here, and try with swapped Base/Offset instead.
1252 bool Swap = false;
1253
1254 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1255 Swap = true;
1256 else if (!isLoad) {
1257 SDValue Val = cast<StoreSDNode>(N)->getValue();
1258 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1259 Swap = true;
1260 }
1261
1262 if (Swap)
1263 std::swap(Base, Offset);
1264
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001265 AM = ISD::PRE_INC;
1266 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001267 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001268
Chris Lattner0851b4f2006-11-15 19:55:13 +00001269 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001270 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001271 // reg + imm
1272 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1273 return false;
1274 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001275 // LDU/STU need an address with at least 4-byte alignment.
1276 if (Alignment < 4)
1277 return false;
1278
Chris Lattner0851b4f2006-11-15 19:55:13 +00001279 // reg + imm * 4.
1280 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1281 return false;
1282 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001283
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001284 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001285 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1286 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001287 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001288 LD->getExtensionType() == ISD::SEXTLOAD &&
1289 isa<ConstantSDNode>(Offset))
1290 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001291 }
1292
Chris Lattner4eab7142006-11-10 02:08:47 +00001293 AM = ISD::PRE_INC;
1294 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001295}
1296
1297//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001298// LowerOperation implementation
1299//===----------------------------------------------------------------------===//
1300
Chris Lattner1e61e692010-11-15 02:46:57 +00001301/// GetLabelAccessInfo - Return true if we should reference labels using a
1302/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1303static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001304 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1305 HiOpFlags = PPCII::MO_HA16;
1306 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001307
Chris Lattner1e61e692010-11-15 02:46:57 +00001308 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1309 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001310 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001311 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001312 if (isPIC) {
1313 HiOpFlags |= PPCII::MO_PIC_FLAG;
1314 LoOpFlags |= PPCII::MO_PIC_FLAG;
1315 }
1316
1317 // If this is a reference to a global value that requires a non-lazy-ptr, make
1318 // sure that instruction lowering adds it.
1319 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1320 HiOpFlags |= PPCII::MO_NLP_FLAG;
1321 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001322
Chris Lattner6d2ff122010-11-15 03:13:19 +00001323 if (GV->hasHiddenVisibility()) {
1324 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1325 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1326 }
1327 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001328
Chris Lattner1e61e692010-11-15 02:46:57 +00001329 return isPIC;
1330}
1331
1332static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1333 SelectionDAG &DAG) {
1334 EVT PtrVT = HiPart.getValueType();
1335 SDValue Zero = DAG.getConstant(0, PtrVT);
1336 DebugLoc DL = HiPart.getDebugLoc();
1337
1338 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1339 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001340
Chris Lattner1e61e692010-11-15 02:46:57 +00001341 // With PIC, the first instruction is actually "GR+hi(&G)".
1342 if (isPIC)
1343 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1344 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001345
Chris Lattner1e61e692010-11-15 02:46:57 +00001346 // Generate non-pic code that has direct accesses to the constant pool.
1347 // The address of the global is just (hi(&g)+lo(&g)).
1348 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1349}
1350
Scott Michelfdc40a02009-02-17 22:15:04 +00001351SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001352 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001353 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001354 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001355 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001356
Roman Divacky9fb8b492012-08-24 16:26:02 +00001357 // 64-bit SVR4 ABI code is always position-independent.
1358 // The actual address of the GlobalValue is stored in the TOC.
1359 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1360 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1361 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1362 DAG.getRegister(PPC::X2, MVT::i64));
1363 }
1364
Chris Lattner1e61e692010-11-15 02:46:57 +00001365 unsigned MOHiFlag, MOLoFlag;
1366 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1367 SDValue CPIHi =
1368 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1369 SDValue CPILo =
1370 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1371 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001372}
1373
Dan Gohmand858e902010-04-17 15:26:15 +00001374SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001375 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001376 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001377
Roman Divacky9fb8b492012-08-24 16:26:02 +00001378 // 64-bit SVR4 ABI code is always position-independent.
1379 // The actual address of the GlobalValue is stored in the TOC.
1380 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1381 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1382 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1383 DAG.getRegister(PPC::X2, MVT::i64));
1384 }
1385
Chris Lattner1e61e692010-11-15 02:46:57 +00001386 unsigned MOHiFlag, MOLoFlag;
1387 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1388 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1389 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1390 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001391}
1392
Dan Gohmand858e902010-04-17 15:26:15 +00001393SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1394 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001395 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001396
Dan Gohman46510a72010-04-15 01:51:59 +00001397 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001398
Chris Lattner1e61e692010-11-15 02:46:57 +00001399 unsigned MOHiFlag, MOLoFlag;
1400 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001401 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1402 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001403 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1404}
1405
Roman Divackyfd42ed62012-06-04 17:36:38 +00001406SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1407 SelectionDAG &DAG) const {
1408
1409 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1410 DebugLoc dl = GA->getDebugLoc();
1411 const GlobalValue *GV = GA->getGlobal();
1412 EVT PtrVT = getPointerTy();
1413 bool is64bit = PPCSubTarget.isPPC64();
1414
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001415 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001416
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001417 if (Model == TLSModel::LocalExec) {
1418 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1419 PPCII::MO_TPREL16_HA);
1420 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1421 PPCII::MO_TPREL16_LO);
1422 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1423 is64bit ? MVT::i64 : MVT::i32);
1424 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1425 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1426 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001427
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001428 if (!is64bit)
1429 llvm_unreachable("only local-exec is currently supported for ppc32");
1430
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001431 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001432 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1433 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001434 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1435 PtrVT, GOTReg, TGA);
1436 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1437 PtrVT, TGA, TPOffsetHi);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001438 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001439 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001440
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001441 if (Model == TLSModel::GeneralDynamic) {
1442 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1443 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1444 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1445 GOTReg, TGA);
1446 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1447 GOTEntryHi, TGA);
1448
1449 // We need a chain node, and don't have one handy. The underlying
1450 // call has no side effects, so using the function entry node
1451 // suffices.
1452 SDValue Chain = DAG.getEntryNode();
1453 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1454 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1455 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1456 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001457 // The return value from GET_TLS_ADDR really is in X3 already, but
1458 // some hacks are needed here to tie everything together. The extra
1459 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001460 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1461 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1462 }
1463
Bill Schmidt349c2782012-12-12 19:29:35 +00001464 if (Model == TLSModel::LocalDynamic) {
1465 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1466 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1467 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1468 GOTReg, TGA);
1469 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1470 GOTEntryHi, TGA);
1471
1472 // We need a chain node, and don't have one handy. The underlying
1473 // call has no side effects, so using the function entry node
1474 // suffices.
1475 SDValue Chain = DAG.getEntryNode();
1476 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1477 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1478 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1479 PtrVT, ParmReg, TGA);
1480 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1481 // some hacks are needed here to tie everything together. The extra
1482 // copies dissolve during subsequent transforms.
1483 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1484 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001485 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001486 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1487 }
1488
1489 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001490}
1491
Chris Lattner1e61e692010-11-15 02:46:57 +00001492SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1493 SelectionDAG &DAG) const {
1494 EVT PtrVT = Op.getValueType();
1495 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1496 DebugLoc DL = GSDN->getDebugLoc();
1497 const GlobalValue *GV = GSDN->getGlobal();
1498
Chris Lattner1e61e692010-11-15 02:46:57 +00001499 // 64-bit SVR4 ABI code is always position-independent.
1500 // The actual address of the GlobalValue is stored in the TOC.
1501 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1502 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1503 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1504 DAG.getRegister(PPC::X2, MVT::i64));
1505 }
1506
Chris Lattner6d2ff122010-11-15 03:13:19 +00001507 unsigned MOHiFlag, MOLoFlag;
1508 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001509
Chris Lattner6d2ff122010-11-15 03:13:19 +00001510 SDValue GAHi =
1511 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1512 SDValue GALo =
1513 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001514
Chris Lattner6d2ff122010-11-15 03:13:19 +00001515 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001516
Chris Lattner6d2ff122010-11-15 03:13:19 +00001517 // If the global reference is actually to a non-lazy-pointer, we have to do an
1518 // extra load to get the address of the global.
1519 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1520 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001521 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001522 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001523}
1524
Dan Gohmand858e902010-04-17 15:26:15 +00001525SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001526 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001527 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001528
Chris Lattner1a635d62006-04-14 06:01:58 +00001529 // If we're comparing for equality to zero, expose the fact that this is
1530 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1531 // fold the new nodes.
1532 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1533 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001534 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001535 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 if (VT.bitsLT(MVT::i32)) {
1537 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001538 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001539 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001540 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001541 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1542 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001543 DAG.getConstant(Log2b, MVT::i32));
1544 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001545 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001546 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001547 // optimized. FIXME: revisit this when we can custom lower all setcc
1548 // optimizations.
1549 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001550 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001551 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001552
Chris Lattner1a635d62006-04-14 06:01:58 +00001553 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001554 // by xor'ing the rhs with the lhs, which is faster than setting a
1555 // condition register, reading it back out, and masking the correct bit. The
1556 // normal approach here uses sub to do this instead of xor. Using xor exposes
1557 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001558 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001559 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001560 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001561 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001562 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001563 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001564 }
Dan Gohman475871a2008-07-27 21:46:04 +00001565 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001566}
1567
Dan Gohman475871a2008-07-27 21:46:04 +00001568SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001569 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001570 SDNode *Node = Op.getNode();
1571 EVT VT = Node->getValueType(0);
1572 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1573 SDValue InChain = Node->getOperand(0);
1574 SDValue VAListPtr = Node->getOperand(1);
1575 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1576 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001577
Roman Divackybdb226e2011-06-28 15:30:42 +00001578 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1579
1580 // gpr_index
1581 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1582 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1583 false, false, 0);
1584 InChain = GprIndex.getValue(1);
1585
1586 if (VT == MVT::i64) {
1587 // Check if GprIndex is even
1588 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1589 DAG.getConstant(1, MVT::i32));
1590 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1591 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1592 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1593 DAG.getConstant(1, MVT::i32));
1594 // Align GprIndex to be even if it isn't
1595 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1596 GprIndex);
1597 }
1598
1599 // fpr index is 1 byte after gpr
1600 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1601 DAG.getConstant(1, MVT::i32));
1602
1603 // fpr
1604 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1605 FprPtr, MachinePointerInfo(SV), MVT::i8,
1606 false, false, 0);
1607 InChain = FprIndex.getValue(1);
1608
1609 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1610 DAG.getConstant(8, MVT::i32));
1611
1612 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1613 DAG.getConstant(4, MVT::i32));
1614
1615 // areas
1616 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001617 MachinePointerInfo(), false, false,
1618 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001619 InChain = OverflowArea.getValue(1);
1620
1621 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001622 MachinePointerInfo(), false, false,
1623 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001624 InChain = RegSaveArea.getValue(1);
1625
1626 // select overflow_area if index > 8
1627 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1628 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1629
Roman Divackybdb226e2011-06-28 15:30:42 +00001630 // adjustment constant gpr_index * 4/8
1631 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1632 VT.isInteger() ? GprIndex : FprIndex,
1633 DAG.getConstant(VT.isInteger() ? 4 : 8,
1634 MVT::i32));
1635
1636 // OurReg = RegSaveArea + RegConstant
1637 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1638 RegConstant);
1639
1640 // Floating types are 32 bytes into RegSaveArea
1641 if (VT.isFloatingPoint())
1642 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1643 DAG.getConstant(32, MVT::i32));
1644
1645 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1646 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1647 VT.isInteger() ? GprIndex : FprIndex,
1648 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1649 MVT::i32));
1650
1651 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1652 VT.isInteger() ? VAListPtr : FprPtr,
1653 MachinePointerInfo(SV),
1654 MVT::i8, false, false, 0);
1655
1656 // determine if we should load from reg_save_area or overflow_area
1657 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1658
1659 // increase overflow_area by 4/8 if gpr/fpr > 8
1660 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1661 DAG.getConstant(VT.isInteger() ? 4 : 8,
1662 MVT::i32));
1663
1664 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1665 OverflowAreaPlusN);
1666
1667 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1668 OverflowAreaPtr,
1669 MachinePointerInfo(),
1670 MVT::i32, false, false, 0);
1671
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001672 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001673 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001674}
1675
Duncan Sands4a544a72011-09-06 13:37:06 +00001676SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1677 SelectionDAG &DAG) const {
1678 return Op.getOperand(0);
1679}
1680
1681SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1682 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001683 SDValue Chain = Op.getOperand(0);
1684 SDValue Trmp = Op.getOperand(1); // trampoline
1685 SDValue FPtr = Op.getOperand(2); // nested function
1686 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001687 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001688
Owen Andersone50ed302009-08-10 22:56:29 +00001689 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001691 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001692 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001693 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001694
Scott Michelfdc40a02009-02-17 22:15:04 +00001695 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001696 TargetLowering::ArgListEntry Entry;
1697
1698 Entry.Ty = IntPtrTy;
1699 Entry.Node = Trmp; Args.push_back(Entry);
1700
1701 // TrampSize == (isPPC64 ? 48 : 40);
1702 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001703 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001704 Args.push_back(Entry);
1705
1706 Entry.Node = FPtr; Args.push_back(Entry);
1707 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001708
Bill Wendling77959322008-09-17 00:30:57 +00001709 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001710 TargetLowering::CallLoweringInfo CLI(Chain,
1711 Type::getVoidTy(*DAG.getContext()),
1712 false, false, false, false, 0,
1713 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001714 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001715 /*doesNotRet=*/false,
1716 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001717 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001718 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001719 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001720
Duncan Sands4a544a72011-09-06 13:37:06 +00001721 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001722}
1723
Dan Gohman475871a2008-07-27 21:46:04 +00001724SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001725 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001726 MachineFunction &MF = DAG.getMachineFunction();
1727 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1728
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001729 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001730
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001731 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001732 // vastart just stores the address of the VarArgsFrameIndex slot into the
1733 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001734 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001735 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001736 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001737 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1738 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001739 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001740 }
1741
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001742 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001743 // We suppose the given va_list is already allocated.
1744 //
1745 // typedef struct {
1746 // char gpr; /* index into the array of 8 GPRs
1747 // * stored in the register save area
1748 // * gpr=0 corresponds to r3,
1749 // * gpr=1 to r4, etc.
1750 // */
1751 // char fpr; /* index into the array of 8 FPRs
1752 // * stored in the register save area
1753 // * fpr=0 corresponds to f1,
1754 // * fpr=1 to f2, etc.
1755 // */
1756 // char *overflow_arg_area;
1757 // /* location on stack that holds
1758 // * the next overflow argument
1759 // */
1760 // char *reg_save_area;
1761 // /* where r3:r10 and f1:f8 (if saved)
1762 // * are stored
1763 // */
1764 // } va_list[1];
1765
1766
Dan Gohman1e93df62010-04-17 14:41:14 +00001767 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1768 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001769
Nicolas Geoffray01119992007-04-03 13:59:52 +00001770
Owen Andersone50ed302009-08-10 22:56:29 +00001771 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001772
Dan Gohman1e93df62010-04-17 14:41:14 +00001773 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1774 PtrVT);
1775 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1776 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001777
Duncan Sands83ec4b62008-06-06 12:08:01 +00001778 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001779 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001780
Duncan Sands83ec4b62008-06-06 12:08:01 +00001781 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001782 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001783
1784 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001785 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001786
Dan Gohman69de1932008-02-06 22:27:42 +00001787 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001788
Nicolas Geoffray01119992007-04-03 13:59:52 +00001789 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001790 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001791 Op.getOperand(1),
1792 MachinePointerInfo(SV),
1793 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001794 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001795 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001796 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001797
Nicolas Geoffray01119992007-04-03 13:59:52 +00001798 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001799 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001800 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1801 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001802 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001803 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001804 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Nicolas Geoffray01119992007-04-03 13:59:52 +00001806 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001807 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001808 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1809 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001810 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001811 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001812 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001813
1814 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001815 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1816 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001817 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001818
Chris Lattner1a635d62006-04-14 06:01:58 +00001819}
1820
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001821#include "PPCGenCallingConv.inc"
1822
Bill Schmidt212af6a2013-02-06 17:33:58 +00001823static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1824 CCValAssign::LocInfo &LocInfo,
1825 ISD::ArgFlagsTy &ArgFlags,
1826 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001827 return true;
1828}
1829
Bill Schmidt212af6a2013-02-06 17:33:58 +00001830static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1831 MVT &LocVT,
1832 CCValAssign::LocInfo &LocInfo,
1833 ISD::ArgFlagsTy &ArgFlags,
1834 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001835 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001836 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1837 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1838 };
1839 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001840
Tilmann Schellerffd02002009-07-03 06:45:56 +00001841 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1842
1843 // Skip one register if the first unallocated register has an even register
1844 // number and there are still argument registers available which have not been
1845 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1846 // need to skip a register if RegNum is odd.
1847 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1848 State.AllocateReg(ArgRegs[RegNum]);
1849 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001850
Tilmann Schellerffd02002009-07-03 06:45:56 +00001851 // Always return false here, as this function only makes sure that the first
1852 // unallocated register has an odd register number and does not actually
1853 // allocate a register for the current argument.
1854 return false;
1855}
1856
Bill Schmidt212af6a2013-02-06 17:33:58 +00001857static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1858 MVT &LocVT,
1859 CCValAssign::LocInfo &LocInfo,
1860 ISD::ArgFlagsTy &ArgFlags,
1861 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001862 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001863 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1864 PPC::F8
1865 };
1866
1867 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001868
Tilmann Schellerffd02002009-07-03 06:45:56 +00001869 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1870
1871 // If there is only one Floating-point register left we need to put both f64
1872 // values of a split ppc_fp128 value on the stack.
1873 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1874 State.AllocateReg(ArgRegs[RegNum]);
1875 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001876
Tilmann Schellerffd02002009-07-03 06:45:56 +00001877 // Always return false here, as this function only makes sure that the two f64
1878 // values a ppc_fp128 value is split into are both passed in registers or both
1879 // passed on the stack and does not actually allocate a register for the
1880 // current argument.
1881 return false;
1882}
1883
Chris Lattner9f0bc652007-02-25 05:34:32 +00001884/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001885/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001886static const uint16_t *GetFPR() {
1887 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001888 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001889 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001890 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001891
Chris Lattner9f0bc652007-02-25 05:34:32 +00001892 return FPR;
1893}
1894
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001895/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1896/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001897static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001898 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001899 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001900 if (Flags.isByVal())
1901 ArgSize = Flags.getByValSize();
1902 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1903
1904 return ArgSize;
1905}
1906
Dan Gohman475871a2008-07-27 21:46:04 +00001907SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001908PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001909 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001910 const SmallVectorImpl<ISD::InputArg>
1911 &Ins,
1912 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001913 SmallVectorImpl<SDValue> &InVals)
1914 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001915 if (PPCSubTarget.isSVR4ABI()) {
1916 if (PPCSubTarget.isPPC64())
1917 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1918 dl, DAG, InVals);
1919 else
1920 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1921 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001922 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001923 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1924 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001925 }
1926}
1927
1928SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001929PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001930 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001931 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001932 const SmallVectorImpl<ISD::InputArg>
1933 &Ins,
1934 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001935 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001936
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001937 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001938 // +-----------------------------------+
1939 // +--> | Back chain |
1940 // | +-----------------------------------+
1941 // | | Floating-point register save area |
1942 // | +-----------------------------------+
1943 // | | General register save area |
1944 // | +-----------------------------------+
1945 // | | CR save word |
1946 // | +-----------------------------------+
1947 // | | VRSAVE save word |
1948 // | +-----------------------------------+
1949 // | | Alignment padding |
1950 // | +-----------------------------------+
1951 // | | Vector register save area |
1952 // | +-----------------------------------+
1953 // | | Local variable space |
1954 // | +-----------------------------------+
1955 // | | Parameter list area |
1956 // | +-----------------------------------+
1957 // | | LR save word |
1958 // | +-----------------------------------+
1959 // SP--> +--- | Back chain |
1960 // +-----------------------------------+
1961 //
1962 // Specifications:
1963 // System V Application Binary Interface PowerPC Processor Supplement
1964 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001965
Tilmann Schellerffd02002009-07-03 06:45:56 +00001966 MachineFunction &MF = DAG.getMachineFunction();
1967 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001968 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001969
Owen Andersone50ed302009-08-10 22:56:29 +00001970 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001971 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001972 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1973 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001974 unsigned PtrByteSize = 4;
1975
1976 // Assign locations to all of the incoming arguments.
1977 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001978 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001979 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001980
1981 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001982 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001983
Bill Schmidt212af6a2013-02-06 17:33:58 +00001984 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001985
Tilmann Schellerffd02002009-07-03 06:45:56 +00001986 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1987 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001988
Tilmann Schellerffd02002009-07-03 06:45:56 +00001989 // Arguments stored in registers.
1990 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001991 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001992 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001993
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001995 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001996 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001997 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001998 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001999 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002000 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00002001 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002002 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002003 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00002004 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002005 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002006 case MVT::v16i8:
2007 case MVT::v8i16:
2008 case MVT::v4i32:
2009 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00002010 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002011 break;
2012 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002013
Tilmann Schellerffd02002009-07-03 06:45:56 +00002014 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002015 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002016 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002017
Dan Gohman98ca4f22009-08-05 01:29:28 +00002018 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002019 } else {
2020 // Argument stored in memory.
2021 assert(VA.isMemLoc());
2022
2023 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
2024 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00002025 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002026
2027 // Create load nodes to retrieve arguments from the stack.
2028 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002029 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2030 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002031 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002032 }
2033 }
2034
2035 // Assign locations to all of the incoming aggregate by value arguments.
2036 // Aggregates passed by value are stored in the local variable space of the
2037 // caller's stack frame, right above the parameter list area.
2038 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002039 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002040 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002041
2042 // Reserve stack space for the allocations in CCInfo.
2043 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2044
Bill Schmidt212af6a2013-02-06 17:33:58 +00002045 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002046
2047 // Area that is at least reserved in the caller of this function.
2048 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002049
Tilmann Schellerffd02002009-07-03 06:45:56 +00002050 // Set the size that is at least reserved in caller of this function. Tail
2051 // call optimized function's reserved stack space needs to be aligned so that
2052 // taking the difference between two stack areas will result in an aligned
2053 // stack.
2054 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2055
2056 MinReservedArea =
2057 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002058 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002059
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002060 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002061 getStackAlignment();
2062 unsigned AlignMask = TargetAlign-1;
2063 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002064
Tilmann Schellerffd02002009-07-03 06:45:56 +00002065 FI->setMinReservedArea(MinReservedArea);
2066
2067 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002068
Tilmann Schellerffd02002009-07-03 06:45:56 +00002069 // If the function takes variable number of arguments, make a frame index for
2070 // the start of the first vararg value... for expansion of llvm.va_start.
2071 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002072 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002073 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2074 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2075 };
2076 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2077
Craig Topperc5eaae42012-03-11 07:57:25 +00002078 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002079 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2080 PPC::F8
2081 };
2082 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2083
Dan Gohman1e93df62010-04-17 14:41:14 +00002084 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2085 NumGPArgRegs));
2086 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2087 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002088
2089 // Make room for NumGPArgRegs and NumFPArgRegs.
2090 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002092
Dan Gohman1e93df62010-04-17 14:41:14 +00002093 FuncInfo->setVarArgsStackOffset(
2094 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002095 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002096
Dan Gohman1e93df62010-04-17 14:41:14 +00002097 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2098 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002099
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002100 // The fixed integer arguments of a variadic function are stored to the
2101 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2102 // the result of va_next.
2103 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2104 // Get an existing live-in vreg, or add a new one.
2105 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2106 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002107 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002108
Dan Gohman98ca4f22009-08-05 01:29:28 +00002109 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002110 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2111 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002112 MemOps.push_back(Store);
2113 // Increment the address by four for the next argument to store
2114 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2115 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2116 }
2117
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002118 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2119 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002120 // The double arguments are stored to the VarArgsFrameIndex
2121 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002122 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2123 // Get an existing live-in vreg, or add a new one.
2124 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2125 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002126 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002127
Owen Anderson825b72b2009-08-11 20:47:22 +00002128 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002129 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2130 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002131 MemOps.push_back(Store);
2132 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002133 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002134 PtrVT);
2135 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2136 }
2137 }
2138
2139 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002140 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002141 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002142
Dan Gohman98ca4f22009-08-05 01:29:28 +00002143 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002144}
2145
Bill Schmidt726c2372012-10-23 15:51:16 +00002146// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2147// value to MVT::i64 and then truncate to the correct register size.
2148SDValue
2149PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2150 SelectionDAG &DAG, SDValue ArgVal,
2151 DebugLoc dl) const {
2152 if (Flags.isSExt())
2153 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2154 DAG.getValueType(ObjectVT));
2155 else if (Flags.isZExt())
2156 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2157 DAG.getValueType(ObjectVT));
2158
2159 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2160}
2161
2162// Set the size that is at least reserved in caller of this function. Tail
2163// call optimized functions' reserved stack space needs to be aligned so that
2164// taking the difference between two stack areas will result in an aligned
2165// stack.
2166void
2167PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2168 unsigned nAltivecParamsAtEnd,
2169 unsigned MinReservedArea,
2170 bool isPPC64) const {
2171 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2172 // Add the Altivec parameters at the end, if needed.
2173 if (nAltivecParamsAtEnd) {
2174 MinReservedArea = ((MinReservedArea+15)/16)*16;
2175 MinReservedArea += 16*nAltivecParamsAtEnd;
2176 }
2177 MinReservedArea =
2178 std::max(MinReservedArea,
2179 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2180 unsigned TargetAlign
2181 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2182 getStackAlignment();
2183 unsigned AlignMask = TargetAlign-1;
2184 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2185 FI->setMinReservedArea(MinReservedArea);
2186}
2187
Tilmann Schellerffd02002009-07-03 06:45:56 +00002188SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002189PPCTargetLowering::LowerFormalArguments_64SVR4(
2190 SDValue Chain,
2191 CallingConv::ID CallConv, bool isVarArg,
2192 const SmallVectorImpl<ISD::InputArg>
2193 &Ins,
2194 DebugLoc dl, SelectionDAG &DAG,
2195 SmallVectorImpl<SDValue> &InVals) const {
2196 // TODO: add description of PPC stack frame format, or at least some docs.
2197 //
2198 MachineFunction &MF = DAG.getMachineFunction();
2199 MachineFrameInfo *MFI = MF.getFrameInfo();
2200 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2201
2202 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2203 // Potential tail calls could cause overwriting of argument stack slots.
2204 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2205 (CallConv == CallingConv::Fast));
2206 unsigned PtrByteSize = 8;
2207
2208 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2209 // Area that is at least reserved in caller of this function.
2210 unsigned MinReservedArea = ArgOffset;
2211
2212 static const uint16_t GPR[] = {
2213 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2214 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2215 };
2216
2217 static const uint16_t *FPR = GetFPR();
2218
2219 static const uint16_t VR[] = {
2220 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2221 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2222 };
2223
2224 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2225 const unsigned Num_FPR_Regs = 13;
2226 const unsigned Num_VR_Regs = array_lengthof(VR);
2227
2228 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2229
2230 // Add DAG nodes to load the arguments or copy them out of registers. On
2231 // entry to a function on PPC, the arguments start after the linkage area,
2232 // although the first ones are often in registers.
2233
2234 SmallVector<SDValue, 8> MemOps;
2235 unsigned nAltivecParamsAtEnd = 0;
2236 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002237 unsigned CurArgIdx = 0;
2238 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002239 SDValue ArgVal;
2240 bool needsLoad = false;
2241 EVT ObjectVT = Ins[ArgNo].VT;
2242 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2243 unsigned ArgSize = ObjSize;
2244 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002245 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2246 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002247
2248 unsigned CurArgOffset = ArgOffset;
2249
2250 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2251 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2252 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2253 if (isVarArg) {
2254 MinReservedArea = ((MinReservedArea+15)/16)*16;
2255 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2256 Flags,
2257 PtrByteSize);
2258 } else
2259 nAltivecParamsAtEnd++;
2260 } else
2261 // Calculate min reserved area.
2262 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2263 Flags,
2264 PtrByteSize);
2265
2266 // FIXME the codegen can be much improved in some cases.
2267 // We do not have to keep everything in memory.
2268 if (Flags.isByVal()) {
2269 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2270 ObjSize = Flags.getByValSize();
2271 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002272 // Empty aggregate parameters do not take up registers. Examples:
2273 // struct { } a;
2274 // union { } b;
2275 // int c[0];
2276 // etc. However, we have to provide a place-holder in InVals, so
2277 // pretend we have an 8-byte item at the current address for that
2278 // purpose.
2279 if (!ObjSize) {
2280 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2281 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2282 InVals.push_back(FIN);
2283 continue;
2284 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002285 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002286 if (ObjSize < PtrByteSize)
2287 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002288 // The value of the object is its address.
2289 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2290 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2291 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002292
2293 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002294 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002295 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002296 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002297 SDValue Store;
2298
2299 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2300 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2301 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2302 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2303 MachinePointerInfo(FuncArg, CurArgOffset),
2304 ObjType, false, false, 0);
2305 } else {
2306 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2307 // store the whole register as-is to the parameter save area
2308 // slot. The address of the parameter was already calculated
2309 // above (InVals.push_back(FIN)) to be the right-justified
2310 // offset within the slot. For this store, we need a new
2311 // frame index that points at the beginning of the slot.
2312 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2313 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2314 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2315 MachinePointerInfo(FuncArg, ArgOffset),
2316 false, false, 0);
2317 }
2318
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002319 MemOps.push_back(Store);
2320 ++GPR_idx;
2321 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002322 // Whether we copied from a register or not, advance the offset
2323 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002324 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002325 continue;
2326 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002327
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002328 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2329 // Store whatever pieces of the object are in registers
2330 // to memory. ArgOffset will be the address of the beginning
2331 // of the object.
2332 if (GPR_idx != Num_GPR_Regs) {
2333 unsigned VReg;
2334 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2335 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2336 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2337 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002338 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002339 MachinePointerInfo(FuncArg, ArgOffset),
2340 false, false, 0);
2341 MemOps.push_back(Store);
2342 ++GPR_idx;
2343 ArgOffset += PtrByteSize;
2344 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002345 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002346 break;
2347 }
2348 }
2349 continue;
2350 }
2351
2352 switch (ObjectVT.getSimpleVT().SimpleTy) {
2353 default: llvm_unreachable("Unhandled argument type!");
2354 case MVT::i32:
2355 case MVT::i64:
2356 if (GPR_idx != Num_GPR_Regs) {
2357 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2358 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2359
Bill Schmidt726c2372012-10-23 15:51:16 +00002360 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002361 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2362 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002363 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002364
2365 ++GPR_idx;
2366 } else {
2367 needsLoad = true;
2368 ArgSize = PtrByteSize;
2369 }
2370 ArgOffset += 8;
2371 break;
2372
2373 case MVT::f32:
2374 case MVT::f64:
2375 // Every 8 bytes of argument space consumes one of the GPRs available for
2376 // argument passing.
2377 if (GPR_idx != Num_GPR_Regs) {
2378 ++GPR_idx;
2379 }
2380 if (FPR_idx != Num_FPR_Regs) {
2381 unsigned VReg;
2382
2383 if (ObjectVT == MVT::f32)
2384 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2385 else
2386 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2387
2388 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2389 ++FPR_idx;
2390 } else {
2391 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002392 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002393 }
2394
2395 ArgOffset += 8;
2396 break;
2397 case MVT::v4f32:
2398 case MVT::v4i32:
2399 case MVT::v8i16:
2400 case MVT::v16i8:
2401 // Note that vector arguments in registers don't reserve stack space,
2402 // except in varargs functions.
2403 if (VR_idx != Num_VR_Regs) {
2404 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2405 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2406 if (isVarArg) {
2407 while ((ArgOffset % 16) != 0) {
2408 ArgOffset += PtrByteSize;
2409 if (GPR_idx != Num_GPR_Regs)
2410 GPR_idx++;
2411 }
2412 ArgOffset += 16;
2413 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2414 }
2415 ++VR_idx;
2416 } else {
2417 // Vectors are aligned.
2418 ArgOffset = ((ArgOffset+15)/16)*16;
2419 CurArgOffset = ArgOffset;
2420 ArgOffset += 16;
2421 needsLoad = true;
2422 }
2423 break;
2424 }
2425
2426 // We need to load the argument to a virtual register if we determined
2427 // above that we ran out of physical registers of the appropriate type.
2428 if (needsLoad) {
2429 int FI = MFI->CreateFixedObject(ObjSize,
2430 CurArgOffset + (ArgSize - ObjSize),
2431 isImmutable);
2432 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2433 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2434 false, false, false, 0);
2435 }
2436
2437 InVals.push_back(ArgVal);
2438 }
2439
2440 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002441 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002442 // taking the difference between two stack areas will result in an aligned
2443 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002444 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002445
2446 // If the function takes variable number of arguments, make a frame index for
2447 // the start of the first vararg value... for expansion of llvm.va_start.
2448 if (isVarArg) {
2449 int Depth = ArgOffset;
2450
2451 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002452 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002453 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2454
2455 // If this function is vararg, store any remaining integer argument regs
2456 // to their spots on the stack so that they may be loaded by deferencing the
2457 // result of va_next.
2458 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2459 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2460 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2461 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2462 MachinePointerInfo(), false, false, 0);
2463 MemOps.push_back(Store);
2464 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002465 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002466 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2467 }
2468 }
2469
2470 if (!MemOps.empty())
2471 Chain = DAG.getNode(ISD::TokenFactor, dl,
2472 MVT::Other, &MemOps[0], MemOps.size());
2473
2474 return Chain;
2475}
2476
2477SDValue
2478PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002479 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002480 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002481 const SmallVectorImpl<ISD::InputArg>
2482 &Ins,
2483 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002484 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002485 // TODO: add description of PPC stack frame format, or at least some docs.
2486 //
2487 MachineFunction &MF = DAG.getMachineFunction();
2488 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002489 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002490
Owen Andersone50ed302009-08-10 22:56:29 +00002491 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002492 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002493 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002494 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2495 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002496 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002497
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002498 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002499 // Area that is at least reserved in caller of this function.
2500 unsigned MinReservedArea = ArgOffset;
2501
Craig Topperb78ca422012-03-11 07:16:55 +00002502 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002503 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2504 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2505 };
Craig Topperb78ca422012-03-11 07:16:55 +00002506 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002507 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2508 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2509 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002510
Craig Topperb78ca422012-03-11 07:16:55 +00002511 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002512
Craig Topperb78ca422012-03-11 07:16:55 +00002513 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002514 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2515 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2516 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002517
Owen Anderson718cb662007-09-07 04:06:50 +00002518 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002519 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002520 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002521
2522 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002523
Craig Topperb78ca422012-03-11 07:16:55 +00002524 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002525
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002526 // In 32-bit non-varargs functions, the stack space for vectors is after the
2527 // stack space for non-vectors. We do not use this space unless we have
2528 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002529 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002530 // that out...for the pathological case, compute VecArgOffset as the
2531 // start of the vector parameter area. Computing VecArgOffset is the
2532 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002533 unsigned VecArgOffset = ArgOffset;
2534 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002535 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002536 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002537 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002538 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002539
Duncan Sands276dcbd2008-03-21 09:14:45 +00002540 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002541 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002542 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002543 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002544 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2545 VecArgOffset += ArgSize;
2546 continue;
2547 }
2548
Owen Anderson825b72b2009-08-11 20:47:22 +00002549 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002550 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002551 case MVT::i32:
2552 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002553 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002554 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002555 case MVT::i64: // PPC64
2556 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002557 // FIXME: We are guaranteed to be !isPPC64 at this point.
2558 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002559 VecArgOffset += 8;
2560 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002561 case MVT::v4f32:
2562 case MVT::v4i32:
2563 case MVT::v8i16:
2564 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002565 // Nothing to do, we're only looking at Nonvector args here.
2566 break;
2567 }
2568 }
2569 }
2570 // We've found where the vector parameter area in memory is. Skip the
2571 // first 12 parameters; these don't use that memory.
2572 VecArgOffset = ((VecArgOffset+15)/16)*16;
2573 VecArgOffset += 12*16;
2574
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002575 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002576 // entry to a function on PPC, the arguments start after the linkage area,
2577 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002578
Dan Gohman475871a2008-07-27 21:46:04 +00002579 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002580 unsigned nAltivecParamsAtEnd = 0;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002581 // FIXME: FuncArg and Ins[ArgNo] must reference the same argument.
2582 // When passing anonymous aggregates, this is currently not true.
2583 // See LowerFormalArguments_64SVR4 for a fix.
Roman Divacky5236ab32012-09-24 20:47:19 +00002584 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2585 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002586 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002587 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002588 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002589 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002590 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002591 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002592
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002593 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002594
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002595 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002596 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2597 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002598 if (isVarArg || isPPC64) {
2599 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002600 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002601 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002602 PtrByteSize);
2603 } else nAltivecParamsAtEnd++;
2604 } else
2605 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002606 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002607 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002608 PtrByteSize);
2609
Dale Johannesen8419dd62008-03-07 20:27:40 +00002610 // FIXME the codegen can be much improved in some cases.
2611 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002612 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002613 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002614 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002615 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002616 // Objects of size 1 and 2 are right justified, everything else is
2617 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002618 if (ObjSize==1 || ObjSize==2) {
2619 CurArgOffset = CurArgOffset + (4 - ObjSize);
2620 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002621 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002622 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002623 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002624 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002625 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002626 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002627 unsigned VReg;
2628 if (isPPC64)
2629 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2630 else
2631 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002632 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002633 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002634 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002635 MachinePointerInfo(FuncArg,
2636 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002637 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002638 MemOps.push_back(Store);
2639 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002640 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002641
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002642 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002643
Dale Johannesen7f96f392008-03-08 01:41:42 +00002644 continue;
2645 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002646 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2647 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002648 // to memory. ArgOffset will be the address of the beginning
2649 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002650 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002651 unsigned VReg;
2652 if (isPPC64)
2653 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2654 else
2655 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002656 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002657 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002658 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002659 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002660 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002661 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002662 MemOps.push_back(Store);
2663 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002664 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002665 } else {
2666 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2667 break;
2668 }
2669 }
2670 continue;
2671 }
2672
Owen Anderson825b72b2009-08-11 20:47:22 +00002673 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002674 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002675 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002676 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002677 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002678 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002679 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002680 ++GPR_idx;
2681 } else {
2682 needsLoad = true;
2683 ArgSize = PtrByteSize;
2684 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002685 // All int arguments reserve stack space in the Darwin ABI.
2686 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002687 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002688 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002689 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002690 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002691 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002692 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002693 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002694
Bill Schmidt726c2372012-10-23 15:51:16 +00002695 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002696 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002697 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002698 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002699
Chris Lattnerc91a4752006-06-26 22:48:35 +00002700 ++GPR_idx;
2701 } else {
2702 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002703 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002704 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002705 // All int arguments reserve stack space in the Darwin ABI.
2706 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002707 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002708
Owen Anderson825b72b2009-08-11 20:47:22 +00002709 case MVT::f32:
2710 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002711 // Every 4 bytes of argument space consumes one of the GPRs available for
2712 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002713 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002714 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002715 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002716 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002717 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002718 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002719 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002720
Owen Anderson825b72b2009-08-11 20:47:22 +00002721 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002722 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002723 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002724 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002725
Dan Gohman98ca4f22009-08-05 01:29:28 +00002726 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002727 ++FPR_idx;
2728 } else {
2729 needsLoad = true;
2730 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002731
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002732 // All FP arguments reserve stack space in the Darwin ABI.
2733 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002734 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002735 case MVT::v4f32:
2736 case MVT::v4i32:
2737 case MVT::v8i16:
2738 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002739 // Note that vector arguments in registers don't reserve stack space,
2740 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002741 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002742 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002743 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002744 if (isVarArg) {
2745 while ((ArgOffset % 16) != 0) {
2746 ArgOffset += PtrByteSize;
2747 if (GPR_idx != Num_GPR_Regs)
2748 GPR_idx++;
2749 }
2750 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002751 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002752 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002753 ++VR_idx;
2754 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002755 if (!isVarArg && !isPPC64) {
2756 // Vectors go after all the nonvectors.
2757 CurArgOffset = VecArgOffset;
2758 VecArgOffset += 16;
2759 } else {
2760 // Vectors are aligned.
2761 ArgOffset = ((ArgOffset+15)/16)*16;
2762 CurArgOffset = ArgOffset;
2763 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002764 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002765 needsLoad = true;
2766 }
2767 break;
2768 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002769
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002770 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002771 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002772 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002773 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002774 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002775 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002776 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002777 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002778 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002779 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002780
Dan Gohman98ca4f22009-08-05 01:29:28 +00002781 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002782 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002783
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002784 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002785 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002786 // taking the difference between two stack areas will result in an aligned
2787 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002788 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002789
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002790 // If the function takes variable number of arguments, make a frame index for
2791 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002792 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002793 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002794
Dan Gohman1e93df62010-04-17 14:41:14 +00002795 FuncInfo->setVarArgsFrameIndex(
2796 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002797 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002798 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002799
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002800 // If this function is vararg, store any remaining integer argument regs
2801 // to their spots on the stack so that they may be loaded by deferencing the
2802 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002803 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002804 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002805
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002806 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002807 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002808 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002809 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002810
Dan Gohman98ca4f22009-08-05 01:29:28 +00002811 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002812 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2813 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002814 MemOps.push_back(Store);
2815 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002816 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002817 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002818 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002819 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002820
Dale Johannesen8419dd62008-03-07 20:27:40 +00002821 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002822 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002823 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002824
Dan Gohman98ca4f22009-08-05 01:29:28 +00002825 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002826}
2827
Bill Schmidt419f3762012-09-19 15:42:13 +00002828/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2829/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002830static unsigned
2831CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2832 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002833 bool isVarArg,
2834 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002835 const SmallVectorImpl<ISD::OutputArg>
2836 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002837 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002838 unsigned &nAltivecParamsAtEnd) {
2839 // Count how many bytes are to be pushed on the stack, including the linkage
2840 // area, and parameter passing area. We start with 24/48 bytes, which is
2841 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002842 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002843 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002844 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2845
2846 // Add up all the space actually used.
2847 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2848 // they all go in registers, but we must reserve stack space for them for
2849 // possible use by the caller. In varargs or 64-bit calls, parameters are
2850 // assigned stack space in order, with padding so Altivec parameters are
2851 // 16-byte aligned.
2852 nAltivecParamsAtEnd = 0;
2853 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002854 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002855 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002856 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002857 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2858 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002859 if (!isVarArg && !isPPC64) {
2860 // Non-varargs Altivec parameters go after all the non-Altivec
2861 // parameters; handle those later so we know how much padding we need.
2862 nAltivecParamsAtEnd++;
2863 continue;
2864 }
2865 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2866 NumBytes = ((NumBytes+15)/16)*16;
2867 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002868 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002869 }
2870
2871 // Allow for Altivec parameters at the end, if needed.
2872 if (nAltivecParamsAtEnd) {
2873 NumBytes = ((NumBytes+15)/16)*16;
2874 NumBytes += 16*nAltivecParamsAtEnd;
2875 }
2876
2877 // The prolog code of the callee may store up to 8 GPR argument registers to
2878 // the stack, allowing va_start to index over them in memory if its varargs.
2879 // Because we cannot tell if this is needed on the caller side, we have to
2880 // conservatively assume that it is needed. As such, make sure we have at
2881 // least enough stack space for the caller to store the 8 GPRs.
2882 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002883 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002884
2885 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002886 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2887 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2888 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002889 unsigned AlignMask = TargetAlign-1;
2890 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2891 }
2892
2893 return NumBytes;
2894}
2895
2896/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002897/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002898static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002899 unsigned ParamSize) {
2900
Dale Johannesenb60d5192009-11-24 01:09:07 +00002901 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002902
2903 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2904 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2905 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2906 // Remember only if the new adjustement is bigger.
2907 if (SPDiff < FI->getTailCallSPDelta())
2908 FI->setTailCallSPDelta(SPDiff);
2909
2910 return SPDiff;
2911}
2912
Dan Gohman98ca4f22009-08-05 01:29:28 +00002913/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2914/// for tail call optimization. Targets which want to do tail call
2915/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002916bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002917PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002918 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002919 bool isVarArg,
2920 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002921 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002922 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002923 return false;
2924
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002925 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002926 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002927 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002928
Dan Gohman98ca4f22009-08-05 01:29:28 +00002929 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002930 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002931 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2932 // Functions containing by val parameters are not supported.
2933 for (unsigned i = 0; i != Ins.size(); i++) {
2934 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2935 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002936 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002937
2938 // Non PIC/GOT tail calls are supported.
2939 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2940 return true;
2941
2942 // At the moment we can only do local tail calls (in same module, hidden
2943 // or protected) if we are generating PIC.
2944 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2945 return G->getGlobal()->hasHiddenVisibility()
2946 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002947 }
2948
2949 return false;
2950}
2951
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002952/// isCallCompatibleAddress - Return the immediate to use if the specified
2953/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002954static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002955 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2956 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002957
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002958 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002959 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002960 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002961 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002962
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002963 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002964 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002965}
2966
Dan Gohman844731a2008-05-13 00:00:25 +00002967namespace {
2968
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002969struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002970 SDValue Arg;
2971 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002972 int FrameIdx;
2973
2974 TailCallArgumentInfo() : FrameIdx(0) {}
2975};
2976
Dan Gohman844731a2008-05-13 00:00:25 +00002977}
2978
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002979/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2980static void
2981StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002982 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002983 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002984 SmallVector<SDValue, 8> &MemOpChains,
2985 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002986 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002987 SDValue Arg = TailCallArgs[i].Arg;
2988 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002989 int FI = TailCallArgs[i].FrameIdx;
2990 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002991 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002992 MachinePointerInfo::getFixedStack(FI),
2993 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002994 }
2995}
2996
2997/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2998/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002999static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003000 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00003001 SDValue Chain,
3002 SDValue OldRetAddr,
3003 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003004 int SPDiff,
3005 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003006 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003007 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003008 if (SPDiff) {
3009 // Calculate the new stack slot for the return address.
3010 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003011 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003012 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003013 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003014 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003015 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003016 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003017 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003018 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00003019 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003020
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003021 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3022 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003023 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003024 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003025 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00003026 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00003027 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003028 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3029 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003030 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00003031 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003032 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003033 }
3034 return Chain;
3035}
3036
3037/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3038/// the position of the argument.
3039static void
3040CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00003041 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003042 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
3043 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003044 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00003045 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003046 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003047 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003048 TailCallArgumentInfo Info;
3049 Info.Arg = Arg;
3050 Info.FrameIdxOp = FIN;
3051 Info.FrameIdx = FI;
3052 TailCallArguments.push_back(Info);
3053}
3054
3055/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3056/// stack slot. Returns the chain as result and the loaded frame pointers in
3057/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003058SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003059 int SPDiff,
3060 SDValue Chain,
3061 SDValue &LROpOut,
3062 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003063 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00003064 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003065 if (SPDiff) {
3066 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003067 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003068 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003069 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003070 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003071 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003072
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003073 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3074 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003075 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003076 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003077 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003078 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003079 Chain = SDValue(FPOpOut.getNode(), 1);
3080 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003081 }
3082 return Chain;
3083}
3084
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003085/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003086/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003087/// specified by the specific parameter attribute. The copy will be passed as
3088/// a byval function parameter.
3089/// Sometimes what we are copying is the end of a larger object, the part that
3090/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003091static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003092CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003093 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003094 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003095 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003096 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003097 false, false, MachinePointerInfo(0),
3098 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003099}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003100
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003101/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3102/// tail calls.
3103static void
Dan Gohman475871a2008-07-27 21:46:04 +00003104LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3105 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003106 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003107 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003108 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003109 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003110 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003111 if (!isTailCall) {
3112 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003113 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003114 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003115 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003116 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003117 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003118 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003119 DAG.getConstant(ArgOffset, PtrVT));
3120 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003121 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3122 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003123 // Calculate and remember argument location.
3124 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3125 TailCallArguments);
3126}
3127
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003128static
3129void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
3130 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
3131 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3132 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3133 MachineFunction &MF = DAG.getMachineFunction();
3134
3135 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3136 // might overwrite each other in case of tail call optimization.
3137 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003138 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003139 InFlag = SDValue();
3140 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3141 MemOpChains2, dl);
3142 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003143 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003144 &MemOpChains2[0], MemOpChains2.size());
3145
3146 // Store the return address to the appropriate stack slot.
3147 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3148 isPPC64, isDarwinABI, dl);
3149
3150 // Emit callseq_end just before tailcall node.
3151 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3152 DAG.getIntPtrConstant(0, true), InFlag);
3153 InFlag = Chain.getValue(1);
3154}
3155
3156static
3157unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3158 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3159 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003160 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003161 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003162
Chris Lattnerb9082582010-11-14 23:42:06 +00003163 bool isPPC64 = PPCSubTarget.isPPC64();
3164 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3165
Owen Andersone50ed302009-08-10 22:56:29 +00003166 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003167 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003168 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003169
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003170 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003171
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003172 bool needIndirectCall = true;
3173 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003174 // If this is an absolute destination address, use the munged value.
3175 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003176 needIndirectCall = false;
3177 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003178
Chris Lattnerb9082582010-11-14 23:42:06 +00003179 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3180 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3181 // Use indirect calls for ALL functions calls in JIT mode, since the
3182 // far-call stubs may be outside relocation limits for a BL instruction.
3183 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3184 unsigned OpFlags = 0;
3185 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003186 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003187 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003188 (G->getGlobal()->isDeclaration() ||
3189 G->getGlobal()->isWeakForLinker())) {
3190 // PC-relative references to external symbols should go through $stub,
3191 // unless we're building with the leopard linker or later, which
3192 // automatically synthesizes these stubs.
3193 OpFlags = PPCII::MO_DARWIN_STUB;
3194 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003195
Chris Lattnerb9082582010-11-14 23:42:06 +00003196 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3197 // every direct call is) turn it into a TargetGlobalAddress /
3198 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003199 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003200 Callee.getValueType(),
3201 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003202 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003203 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003204 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003205
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003206 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003207 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003208
Chris Lattnerb9082582010-11-14 23:42:06 +00003209 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003210 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003211 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003212 // PC-relative references to external symbols should go through $stub,
3213 // unless we're building with the leopard linker or later, which
3214 // automatically synthesizes these stubs.
3215 OpFlags = PPCII::MO_DARWIN_STUB;
3216 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003217
Chris Lattnerb9082582010-11-14 23:42:06 +00003218 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3219 OpFlags);
3220 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003221 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003222
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003223 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003224 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3225 // to do the call, we can't use PPCISD::CALL.
3226 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003227
3228 if (isSVR4ABI && isPPC64) {
3229 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3230 // entry point, but to the function descriptor (the function entry point
3231 // address is part of the function descriptor though).
3232 // The function descriptor is a three doubleword structure with the
3233 // following fields: function entry point, TOC base address and
3234 // environment pointer.
3235 // Thus for a call through a function pointer, the following actions need
3236 // to be performed:
3237 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003238 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003239 // 2. Load the address of the function entry point from the function
3240 // descriptor.
3241 // 3. Load the TOC of the callee from the function descriptor into r2.
3242 // 4. Load the environment pointer from the function descriptor into
3243 // r11.
3244 // 5. Branch to the function entry point address.
3245 // 6. On return of the callee, the TOC of the caller needs to be
3246 // restored (this is done in FinishCall()).
3247 //
3248 // All those operations are flagged together to ensure that no other
3249 // operations can be scheduled in between. E.g. without flagging the
3250 // operations together, a TOC access in the caller could be scheduled
3251 // between the load of the callee TOC and the branch to the callee, which
3252 // results in the TOC access going through the TOC of the callee instead
3253 // of going through the TOC of the caller, which leads to incorrect code.
3254
3255 // Load the address of the function entry point from the function
3256 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003257 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003258 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3259 InFlag.getNode() ? 3 : 2);
3260 Chain = LoadFuncPtr.getValue(1);
3261 InFlag = LoadFuncPtr.getValue(2);
3262
3263 // Load environment pointer into r11.
3264 // Offset of the environment pointer within the function descriptor.
3265 SDValue PtrOff = DAG.getIntPtrConstant(16);
3266
3267 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3268 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3269 InFlag);
3270 Chain = LoadEnvPtr.getValue(1);
3271 InFlag = LoadEnvPtr.getValue(2);
3272
3273 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3274 InFlag);
3275 Chain = EnvVal.getValue(0);
3276 InFlag = EnvVal.getValue(1);
3277
3278 // Load TOC of the callee into r2. We are using a target-specific load
3279 // with r2 hard coded, because the result of a target-independent load
3280 // would never go directly into r2, since r2 is a reserved register (which
3281 // prevents the register allocator from allocating it), resulting in an
3282 // additional register being allocated and an unnecessary move instruction
3283 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003284 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003285 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3286 Callee, InFlag);
3287 Chain = LoadTOCPtr.getValue(0);
3288 InFlag = LoadTOCPtr.getValue(1);
3289
3290 MTCTROps[0] = Chain;
3291 MTCTROps[1] = LoadFuncPtr;
3292 MTCTROps[2] = InFlag;
3293 }
3294
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003295 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3296 2 + (InFlag.getNode() != 0));
3297 InFlag = Chain.getValue(1);
3298
3299 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003300 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003301 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003302 Ops.push_back(Chain);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003303 CallOpc = PPCISD::BCTRL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003304 Callee.setNode(0);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003305 // Add use of X11 (holding environment pointer)
3306 if (isSVR4ABI && isPPC64)
3307 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003308 // Add CTR register as callee so a bctr can be emitted later.
3309 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003310 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003311 }
3312
3313 // If this is a direct call, pass the chain and the callee.
3314 if (Callee.getNode()) {
3315 Ops.push_back(Chain);
3316 Ops.push_back(Callee);
3317 }
3318 // If this is a tail call add stack pointer delta.
3319 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003320 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003321
3322 // Add argument registers to the end of the list so that they are known live
3323 // into the call.
3324 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3325 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3326 RegsToPass[i].second.getValueType()));
3327
3328 return CallOpc;
3329}
3330
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003331static
3332bool isLocalCall(const SDValue &Callee)
3333{
3334 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003335 return !G->getGlobal()->isDeclaration() &&
3336 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003337 return false;
3338}
3339
Dan Gohman98ca4f22009-08-05 01:29:28 +00003340SDValue
3341PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003342 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003343 const SmallVectorImpl<ISD::InputArg> &Ins,
3344 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003345 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003346
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003347 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003348 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003349 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003350 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003351
3352 // Copy all of the result registers out of their specified physreg.
3353 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3354 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003355 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003356
3357 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3358 VA.getLocReg(), VA.getLocVT(), InFlag);
3359 Chain = Val.getValue(1);
3360 InFlag = Val.getValue(2);
3361
3362 switch (VA.getLocInfo()) {
3363 default: llvm_unreachable("Unknown loc info!");
3364 case CCValAssign::Full: break;
3365 case CCValAssign::AExt:
3366 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3367 break;
3368 case CCValAssign::ZExt:
3369 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3370 DAG.getValueType(VA.getValVT()));
3371 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3372 break;
3373 case CCValAssign::SExt:
3374 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3375 DAG.getValueType(VA.getValVT()));
3376 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3377 break;
3378 }
3379
3380 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003381 }
3382
Dan Gohman98ca4f22009-08-05 01:29:28 +00003383 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003384}
3385
Dan Gohman98ca4f22009-08-05 01:29:28 +00003386SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003387PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3388 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003389 SelectionDAG &DAG,
3390 SmallVector<std::pair<unsigned, SDValue>, 8>
3391 &RegsToPass,
3392 SDValue InFlag, SDValue Chain,
3393 SDValue &Callee,
3394 int SPDiff, unsigned NumBytes,
3395 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003396 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003397 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003398 SmallVector<SDValue, 8> Ops;
3399 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3400 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003401 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003402
Hal Finkel82b38212012-08-28 02:10:27 +00003403 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3404 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3405 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3406
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003407 // When performing tail call optimization the callee pops its arguments off
3408 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003409 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003410 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003411 (CallConv == CallingConv::Fast &&
3412 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003413
Roman Divackye46137f2012-03-06 16:41:49 +00003414 // Add a register mask operand representing the call-preserved registers.
3415 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3416 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3417 assert(Mask && "Missing call preserved mask for calling convention");
3418 Ops.push_back(DAG.getRegisterMask(Mask));
3419
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003420 if (InFlag.getNode())
3421 Ops.push_back(InFlag);
3422
3423 // Emit tail call.
3424 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003425 assert(((Callee.getOpcode() == ISD::Register &&
3426 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3427 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3428 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3429 isa<ConstantSDNode>(Callee)) &&
3430 "Expecting an global address, external symbol, absolute value or register");
3431
Owen Anderson825b72b2009-08-11 20:47:22 +00003432 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003433 }
3434
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003435 // Add a NOP immediately after the branch instruction when using the 64-bit
3436 // SVR4 ABI. At link time, if caller and callee are in a different module and
3437 // thus have a different TOC, the call will be replaced with a call to a stub
3438 // function which saves the current TOC, loads the TOC of the callee and
3439 // branches to the callee. The NOP will be replaced with a load instruction
3440 // which restores the TOC of the caller from the TOC save slot of the current
3441 // stack frame. If caller and callee belong to the same module (and have the
3442 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003443
3444 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003445 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003446 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003447 // This is a call through a function pointer.
3448 // Restore the caller TOC from the save area into R2.
3449 // See PrepareCall() for more information about calls through function
3450 // pointers in the 64-bit SVR4 ABI.
3451 // We are using a target-specific load with r2 hard coded, because the
3452 // result of a target-independent load would never go directly into r2,
3453 // since r2 is a reserved register (which prevents the register allocator
3454 // from allocating it), resulting in an additional register being
3455 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003456 needsTOCRestore = true;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003457 } else if ((CallOpc == PPCISD::CALL) && !isLocalCall(Callee)) {
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003458 // Otherwise insert NOP for non-local calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003459 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003460 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003461 }
3462
Hal Finkel5b00cea2012-03-31 14:45:15 +00003463 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3464 InFlag = Chain.getValue(1);
3465
3466 if (needsTOCRestore) {
3467 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3468 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3469 InFlag = Chain.getValue(1);
3470 }
3471
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003472 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3473 DAG.getIntPtrConstant(BytesCalleePops, true),
3474 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003475 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003476 InFlag = Chain.getValue(1);
3477
Dan Gohman98ca4f22009-08-05 01:29:28 +00003478 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3479 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003480}
3481
Dan Gohman98ca4f22009-08-05 01:29:28 +00003482SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003483PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003484 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003485 SelectionDAG &DAG = CLI.DAG;
3486 DebugLoc &dl = CLI.DL;
3487 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3488 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3489 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3490 SDValue Chain = CLI.Chain;
3491 SDValue Callee = CLI.Callee;
3492 bool &isTailCall = CLI.IsTailCall;
3493 CallingConv::ID CallConv = CLI.CallConv;
3494 bool isVarArg = CLI.IsVarArg;
3495
Evan Cheng0c439eb2010-01-27 00:07:07 +00003496 if (isTailCall)
3497 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3498 Ins, DAG);
3499
Bill Schmidt726c2372012-10-23 15:51:16 +00003500 if (PPCSubTarget.isSVR4ABI()) {
3501 if (PPCSubTarget.isPPC64())
3502 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3503 isTailCall, Outs, OutVals, Ins,
3504 dl, DAG, InVals);
3505 else
3506 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3507 isTailCall, Outs, OutVals, Ins,
3508 dl, DAG, InVals);
3509 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003510
Bill Schmidt726c2372012-10-23 15:51:16 +00003511 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3512 isTailCall, Outs, OutVals, Ins,
3513 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003514}
3515
3516SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003517PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3518 CallingConv::ID CallConv, bool isVarArg,
3519 bool isTailCall,
3520 const SmallVectorImpl<ISD::OutputArg> &Outs,
3521 const SmallVectorImpl<SDValue> &OutVals,
3522 const SmallVectorImpl<ISD::InputArg> &Ins,
3523 DebugLoc dl, SelectionDAG &DAG,
3524 SmallVectorImpl<SDValue> &InVals) const {
3525 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003526 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003527
Dan Gohman98ca4f22009-08-05 01:29:28 +00003528 assert((CallConv == CallingConv::C ||
3529 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003530
Tilmann Schellerffd02002009-07-03 06:45:56 +00003531 unsigned PtrByteSize = 4;
3532
3533 MachineFunction &MF = DAG.getMachineFunction();
3534
3535 // Mark this function as potentially containing a function that contains a
3536 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3537 // and restoring the callers stack pointer in this functions epilog. This is
3538 // done because by tail calling the called function might overwrite the value
3539 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003540 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3541 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003542 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003543
Tilmann Schellerffd02002009-07-03 06:45:56 +00003544 // Count how many bytes are to be pushed on the stack, including the linkage
3545 // area, parameter list area and the part of the local variable space which
3546 // contains copies of aggregates which are passed by value.
3547
3548 // Assign locations to all of the outgoing arguments.
3549 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003550 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003551 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003552
3553 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003554 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003555
3556 if (isVarArg) {
3557 // Handle fixed and variable vector arguments differently.
3558 // Fixed vector arguments go into registers as long as registers are
3559 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003560 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003561
Tilmann Schellerffd02002009-07-03 06:45:56 +00003562 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003563 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003564 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003565 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003566
Dan Gohman98ca4f22009-08-05 01:29:28 +00003567 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003568 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3569 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003570 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003571 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3572 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003573 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003574
Tilmann Schellerffd02002009-07-03 06:45:56 +00003575 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003576#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003577 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003578 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003579#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003580 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003581 }
3582 }
3583 } else {
3584 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003585 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003586 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003587
Tilmann Schellerffd02002009-07-03 06:45:56 +00003588 // Assign locations to all of the outgoing aggregate by value arguments.
3589 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003590 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003591 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003592
3593 // Reserve stack space for the allocations in CCInfo.
3594 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3595
Bill Schmidt212af6a2013-02-06 17:33:58 +00003596 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003597
3598 // Size of the linkage area, parameter list area and the part of the local
3599 // space variable where copies of aggregates which are passed by value are
3600 // stored.
3601 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003602
Tilmann Schellerffd02002009-07-03 06:45:56 +00003603 // Calculate by how many bytes the stack has to be adjusted in case of tail
3604 // call optimization.
3605 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3606
3607 // Adjust the stack pointer for the new arguments...
3608 // These operations are automatically eliminated by the prolog/epilog pass
3609 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3610 SDValue CallSeqStart = Chain;
3611
3612 // Load the return address and frame pointer so it can be moved somewhere else
3613 // later.
3614 SDValue LROp, FPOp;
3615 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3616 dl);
3617
3618 // Set up a copy of the stack pointer for use loading and storing any
3619 // arguments that may not fit in the registers available for argument
3620 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003621 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003622
Tilmann Schellerffd02002009-07-03 06:45:56 +00003623 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3624 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3625 SmallVector<SDValue, 8> MemOpChains;
3626
Roman Divacky0aaa9192011-08-30 17:04:16 +00003627 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003628 // Walk the register/memloc assignments, inserting copies/loads.
3629 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3630 i != e;
3631 ++i) {
3632 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003633 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003634 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003635
Tilmann Schellerffd02002009-07-03 06:45:56 +00003636 if (Flags.isByVal()) {
3637 // Argument is an aggregate which is passed by value, thus we need to
3638 // create a copy of it in the local variable space of the current stack
3639 // frame (which is the stack frame of the caller) and pass the address of
3640 // this copy to the callee.
3641 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3642 CCValAssign &ByValVA = ByValArgLocs[j++];
3643 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003644
Tilmann Schellerffd02002009-07-03 06:45:56 +00003645 // Memory reserved in the local variable space of the callers stack frame.
3646 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003647
Tilmann Schellerffd02002009-07-03 06:45:56 +00003648 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3649 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003650
Tilmann Schellerffd02002009-07-03 06:45:56 +00003651 // Create a copy of the argument in the local area of the current
3652 // stack frame.
3653 SDValue MemcpyCall =
3654 CreateCopyOfByValArgument(Arg, PtrOff,
3655 CallSeqStart.getNode()->getOperand(0),
3656 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003657
Tilmann Schellerffd02002009-07-03 06:45:56 +00003658 // This must go outside the CALLSEQ_START..END.
3659 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3660 CallSeqStart.getNode()->getOperand(1));
3661 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3662 NewCallSeqStart.getNode());
3663 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003664
Tilmann Schellerffd02002009-07-03 06:45:56 +00003665 // Pass the address of the aggregate copy on the stack either in a
3666 // physical register or in the parameter list area of the current stack
3667 // frame to the callee.
3668 Arg = PtrOff;
3669 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003670
Tilmann Schellerffd02002009-07-03 06:45:56 +00003671 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003672 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003673 // Put argument in a physical register.
3674 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3675 } else {
3676 // Put argument in the parameter list area of the current stack frame.
3677 assert(VA.isMemLoc());
3678 unsigned LocMemOffset = VA.getLocMemOffset();
3679
3680 if (!isTailCall) {
3681 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3682 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3683
3684 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003685 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003686 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003687 } else {
3688 // Calculate and remember argument location.
3689 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3690 TailCallArguments);
3691 }
3692 }
3693 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003694
Tilmann Schellerffd02002009-07-03 06:45:56 +00003695 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003697 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003698
Tilmann Schellerffd02002009-07-03 06:45:56 +00003699 // Build a sequence of copy-to-reg nodes chained together with token chain
3700 // and flag operands which copy the outgoing args into the appropriate regs.
3701 SDValue InFlag;
3702 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3703 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3704 RegsToPass[i].second, InFlag);
3705 InFlag = Chain.getValue(1);
3706 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003707
Hal Finkel82b38212012-08-28 02:10:27 +00003708 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3709 // registers.
3710 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003711 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3712 SDValue Ops[] = { Chain, InFlag };
3713
Hal Finkel82b38212012-08-28 02:10:27 +00003714 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003715 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3716
Hal Finkel82b38212012-08-28 02:10:27 +00003717 InFlag = Chain.getValue(1);
3718 }
3719
Chris Lattnerb9082582010-11-14 23:42:06 +00003720 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003721 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3722 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003723
Dan Gohman98ca4f22009-08-05 01:29:28 +00003724 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3725 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3726 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003727}
3728
Bill Schmidt726c2372012-10-23 15:51:16 +00003729// Copy an argument into memory, being careful to do this outside the
3730// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003731SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003732PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3733 SDValue CallSeqStart,
3734 ISD::ArgFlagsTy Flags,
3735 SelectionDAG &DAG,
3736 DebugLoc dl) const {
3737 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3738 CallSeqStart.getNode()->getOperand(0),
3739 Flags, DAG, dl);
3740 // The MEMCPY must go outside the CALLSEQ_START..END.
3741 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3742 CallSeqStart.getNode()->getOperand(1));
3743 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3744 NewCallSeqStart.getNode());
3745 return NewCallSeqStart;
3746}
3747
3748SDValue
3749PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003750 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003751 bool isTailCall,
3752 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003753 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003754 const SmallVectorImpl<ISD::InputArg> &Ins,
3755 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003756 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003757
Bill Schmidt726c2372012-10-23 15:51:16 +00003758 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003759
Bill Schmidt726c2372012-10-23 15:51:16 +00003760 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3761 unsigned PtrByteSize = 8;
3762
3763 MachineFunction &MF = DAG.getMachineFunction();
3764
3765 // Mark this function as potentially containing a function that contains a
3766 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3767 // and restoring the callers stack pointer in this functions epilog. This is
3768 // done because by tail calling the called function might overwrite the value
3769 // in this function's (MF) stack pointer stack slot 0(SP).
3770 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3771 CallConv == CallingConv::Fast)
3772 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3773
3774 unsigned nAltivecParamsAtEnd = 0;
3775
3776 // Count how many bytes are to be pushed on the stack, including the linkage
3777 // area, and parameter passing area. We start with at least 48 bytes, which
3778 // is reserved space for [SP][CR][LR][3 x unused].
3779 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3780 // of this call.
3781 unsigned NumBytes =
3782 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3783 Outs, OutVals, nAltivecParamsAtEnd);
3784
3785 // Calculate by how many bytes the stack has to be adjusted in case of tail
3786 // call optimization.
3787 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3788
3789 // To protect arguments on the stack from being clobbered in a tail call,
3790 // force all the loads to happen before doing any other lowering.
3791 if (isTailCall)
3792 Chain = DAG.getStackArgumentTokenFactor(Chain);
3793
3794 // Adjust the stack pointer for the new arguments...
3795 // These operations are automatically eliminated by the prolog/epilog pass
3796 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3797 SDValue CallSeqStart = Chain;
3798
3799 // Load the return address and frame pointer so it can be move somewhere else
3800 // later.
3801 SDValue LROp, FPOp;
3802 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3803 dl);
3804
3805 // Set up a copy of the stack pointer for use loading and storing any
3806 // arguments that may not fit in the registers available for argument
3807 // passing.
3808 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3809
3810 // Figure out which arguments are going to go in registers, and which in
3811 // memory. Also, if this is a vararg function, floating point operations
3812 // must be stored to our stack, and loaded into integer regs as well, if
3813 // any integer regs are available for argument passing.
3814 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3815 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3816
3817 static const uint16_t GPR[] = {
3818 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3819 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3820 };
3821 static const uint16_t *FPR = GetFPR();
3822
3823 static const uint16_t VR[] = {
3824 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3825 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3826 };
3827 const unsigned NumGPRs = array_lengthof(GPR);
3828 const unsigned NumFPRs = 13;
3829 const unsigned NumVRs = array_lengthof(VR);
3830
3831 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3832 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3833
3834 SmallVector<SDValue, 8> MemOpChains;
3835 for (unsigned i = 0; i != NumOps; ++i) {
3836 SDValue Arg = OutVals[i];
3837 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3838
3839 // PtrOff will be used to store the current argument to the stack if a
3840 // register cannot be found for it.
3841 SDValue PtrOff;
3842
3843 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3844
3845 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3846
3847 // Promote integers to 64-bit values.
3848 if (Arg.getValueType() == MVT::i32) {
3849 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3850 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3851 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3852 }
3853
3854 // FIXME memcpy is used way more than necessary. Correctness first.
3855 // Note: "by value" is code for passing a structure by value, not
3856 // basic types.
3857 if (Flags.isByVal()) {
3858 // Note: Size includes alignment padding, so
3859 // struct x { short a; char b; }
3860 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3861 // These are the proper values we need for right-justifying the
3862 // aggregate in a parameter register.
3863 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003864
3865 // An empty aggregate parameter takes up no storage and no
3866 // registers.
3867 if (Size == 0)
3868 continue;
3869
Bill Schmidt726c2372012-10-23 15:51:16 +00003870 // All aggregates smaller than 8 bytes must be passed right-justified.
3871 if (Size==1 || Size==2 || Size==4) {
3872 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3873 if (GPR_idx != NumGPRs) {
3874 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3875 MachinePointerInfo(), VT,
3876 false, false, 0);
3877 MemOpChains.push_back(Load.getValue(1));
3878 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3879
3880 ArgOffset += PtrByteSize;
3881 continue;
3882 }
3883 }
3884
3885 if (GPR_idx == NumGPRs && Size < 8) {
3886 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3887 PtrOff.getValueType());
3888 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3889 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3890 CallSeqStart,
3891 Flags, DAG, dl);
3892 ArgOffset += PtrByteSize;
3893 continue;
3894 }
3895 // Copy entire object into memory. There are cases where gcc-generated
3896 // code assumes it is there, even if it could be put entirely into
3897 // registers. (This is not what the doc says.)
3898
3899 // FIXME: The above statement is likely due to a misunderstanding of the
3900 // documents. All arguments must be copied into the parameter area BY
3901 // THE CALLEE in the event that the callee takes the address of any
3902 // formal argument. That has not yet been implemented. However, it is
3903 // reasonable to use the stack area as a staging area for the register
3904 // load.
3905
3906 // Skip this for small aggregates, as we will use the same slot for a
3907 // right-justified copy, below.
3908 if (Size >= 8)
3909 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3910 CallSeqStart,
3911 Flags, DAG, dl);
3912
3913 // When a register is available, pass a small aggregate right-justified.
3914 if (Size < 8 && GPR_idx != NumGPRs) {
3915 // The easiest way to get this right-justified in a register
3916 // is to copy the structure into the rightmost portion of a
3917 // local variable slot, then load the whole slot into the
3918 // register.
3919 // FIXME: The memcpy seems to produce pretty awful code for
3920 // small aggregates, particularly for packed ones.
3921 // FIXME: It would be preferable to use the slot in the
3922 // parameter save area instead of a new local variable.
3923 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3924 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3925 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3926 CallSeqStart,
3927 Flags, DAG, dl);
3928
3929 // Load the slot into the register.
3930 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3931 MachinePointerInfo(),
3932 false, false, false, 0);
3933 MemOpChains.push_back(Load.getValue(1));
3934 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3935
3936 // Done with this argument.
3937 ArgOffset += PtrByteSize;
3938 continue;
3939 }
3940
3941 // For aggregates larger than PtrByteSize, copy the pieces of the
3942 // object that fit into registers from the parameter save area.
3943 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3944 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3945 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3946 if (GPR_idx != NumGPRs) {
3947 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3948 MachinePointerInfo(),
3949 false, false, false, 0);
3950 MemOpChains.push_back(Load.getValue(1));
3951 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3952 ArgOffset += PtrByteSize;
3953 } else {
3954 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3955 break;
3956 }
3957 }
3958 continue;
3959 }
3960
3961 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3962 default: llvm_unreachable("Unexpected ValueType for argument!");
3963 case MVT::i32:
3964 case MVT::i64:
3965 if (GPR_idx != NumGPRs) {
3966 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3967 } else {
3968 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3969 true, isTailCall, false, MemOpChains,
3970 TailCallArguments, dl);
3971 }
3972 ArgOffset += PtrByteSize;
3973 break;
3974 case MVT::f32:
3975 case MVT::f64:
3976 if (FPR_idx != NumFPRs) {
3977 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3978
3979 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003980 // A single float or an aggregate containing only a single float
3981 // must be passed right-justified in the stack doubleword, and
3982 // in the GPR, if one is available.
3983 SDValue StoreOff;
3984 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3985 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3986 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3987 } else
3988 StoreOff = PtrOff;
3989
3990 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003991 MachinePointerInfo(), false, false, 0);
3992 MemOpChains.push_back(Store);
3993
3994 // Float varargs are always shadowed in available integer registers
3995 if (GPR_idx != NumGPRs) {
3996 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3997 MachinePointerInfo(), false, false,
3998 false, 0);
3999 MemOpChains.push_back(Load.getValue(1));
4000 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4001 }
4002 } else if (GPR_idx != NumGPRs)
4003 // If we have any FPRs remaining, we may also have GPRs remaining.
4004 ++GPR_idx;
4005 } else {
4006 // Single-precision floating-point values are mapped to the
4007 // second (rightmost) word of the stack doubleword.
4008 if (Arg.getValueType() == MVT::f32) {
4009 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4010 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4011 }
4012
4013 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4014 true, isTailCall, false, MemOpChains,
4015 TailCallArguments, dl);
4016 }
4017 ArgOffset += 8;
4018 break;
4019 case MVT::v4f32:
4020 case MVT::v4i32:
4021 case MVT::v8i16:
4022 case MVT::v16i8:
4023 if (isVarArg) {
4024 // These go aligned on the stack, or in the corresponding R registers
4025 // when within range. The Darwin PPC ABI doc claims they also go in
4026 // V registers; in fact gcc does this only for arguments that are
4027 // prototyped, not for those that match the ... We do it for all
4028 // arguments, seems to work.
4029 while (ArgOffset % 16 !=0) {
4030 ArgOffset += PtrByteSize;
4031 if (GPR_idx != NumGPRs)
4032 GPR_idx++;
4033 }
4034 // We could elide this store in the case where the object fits
4035 // entirely in R registers. Maybe later.
4036 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4037 DAG.getConstant(ArgOffset, PtrVT));
4038 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4039 MachinePointerInfo(), false, false, 0);
4040 MemOpChains.push_back(Store);
4041 if (VR_idx != NumVRs) {
4042 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4043 MachinePointerInfo(),
4044 false, false, false, 0);
4045 MemOpChains.push_back(Load.getValue(1));
4046 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4047 }
4048 ArgOffset += 16;
4049 for (unsigned i=0; i<16; i+=PtrByteSize) {
4050 if (GPR_idx == NumGPRs)
4051 break;
4052 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4053 DAG.getConstant(i, PtrVT));
4054 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4055 false, false, false, 0);
4056 MemOpChains.push_back(Load.getValue(1));
4057 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4058 }
4059 break;
4060 }
4061
4062 // Non-varargs Altivec params generally go in registers, but have
4063 // stack space allocated at the end.
4064 if (VR_idx != NumVRs) {
4065 // Doesn't have GPR space allocated.
4066 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4067 } else {
4068 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4069 true, isTailCall, true, MemOpChains,
4070 TailCallArguments, dl);
4071 ArgOffset += 16;
4072 }
4073 break;
4074 }
4075 }
4076
4077 if (!MemOpChains.empty())
4078 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4079 &MemOpChains[0], MemOpChains.size());
4080
4081 // Check if this is an indirect call (MTCTR/BCTRL).
4082 // See PrepareCall() for more information about calls through function
4083 // pointers in the 64-bit SVR4 ABI.
4084 if (!isTailCall &&
4085 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4086 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4087 !isBLACompatibleAddress(Callee, DAG)) {
4088 // Load r2 into a virtual register and store it to the TOC save area.
4089 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4090 // TOC save area offset.
4091 SDValue PtrOff = DAG.getIntPtrConstant(40);
4092 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4093 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4094 false, false, 0);
4095 // R12 must contain the address of an indirect callee. This does not
4096 // mean the MTCTR instruction must use R12; it's easier to model this
4097 // as an extra parameter, so do that.
4098 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4099 }
4100
4101 // Build a sequence of copy-to-reg nodes chained together with token chain
4102 // and flag operands which copy the outgoing args into the appropriate regs.
4103 SDValue InFlag;
4104 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4105 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4106 RegsToPass[i].second, InFlag);
4107 InFlag = Chain.getValue(1);
4108 }
4109
4110 if (isTailCall)
4111 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4112 FPOp, true, TailCallArguments);
4113
4114 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4115 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4116 Ins, InVals);
4117}
4118
4119SDValue
4120PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4121 CallingConv::ID CallConv, bool isVarArg,
4122 bool isTailCall,
4123 const SmallVectorImpl<ISD::OutputArg> &Outs,
4124 const SmallVectorImpl<SDValue> &OutVals,
4125 const SmallVectorImpl<ISD::InputArg> &Ins,
4126 DebugLoc dl, SelectionDAG &DAG,
4127 SmallVectorImpl<SDValue> &InVals) const {
4128
4129 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004130
Owen Andersone50ed302009-08-10 22:56:29 +00004131 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004132 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004133 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004134
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004135 MachineFunction &MF = DAG.getMachineFunction();
4136
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004137 // Mark this function as potentially containing a function that contains a
4138 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4139 // and restoring the callers stack pointer in this functions epilog. This is
4140 // done because by tail calling the called function might overwrite the value
4141 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004142 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4143 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004144 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4145
4146 unsigned nAltivecParamsAtEnd = 0;
4147
Chris Lattnerabde4602006-05-16 22:56:08 +00004148 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004149 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004150 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004151 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004152 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004153 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004154 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004155
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004156 // Calculate by how many bytes the stack has to be adjusted in case of tail
4157 // call optimization.
4158 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004159
Dan Gohman98ca4f22009-08-05 01:29:28 +00004160 // To protect arguments on the stack from being clobbered in a tail call,
4161 // force all the loads to happen before doing any other lowering.
4162 if (isTailCall)
4163 Chain = DAG.getStackArgumentTokenFactor(Chain);
4164
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004165 // Adjust the stack pointer for the new arguments...
4166 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004167 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004168 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004169
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004170 // Load the return address and frame pointer so it can be move somewhere else
4171 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004172 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004173 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4174 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004175
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004176 // Set up a copy of the stack pointer for use loading and storing any
4177 // arguments that may not fit in the registers available for argument
4178 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004179 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004180 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004181 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004182 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004184
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004185 // Figure out which arguments are going to go in registers, and which in
4186 // memory. Also, if this is a vararg function, floating point operations
4187 // must be stored to our stack, and loaded into integer regs as well, if
4188 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004189 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004190 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004191
Craig Topperb78ca422012-03-11 07:16:55 +00004192 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004193 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4194 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4195 };
Craig Topperb78ca422012-03-11 07:16:55 +00004196 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004197 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4198 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4199 };
Craig Topperb78ca422012-03-11 07:16:55 +00004200 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004201
Craig Topperb78ca422012-03-11 07:16:55 +00004202 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004203 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4204 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4205 };
Owen Anderson718cb662007-09-07 04:06:50 +00004206 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004207 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004208 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004209
Craig Topperb78ca422012-03-11 07:16:55 +00004210 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004211
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004212 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004213 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4214
Dan Gohman475871a2008-07-27 21:46:04 +00004215 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004216 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004217 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004218 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004219
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004220 // PtrOff will be used to store the current argument to the stack if a
4221 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004222 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004223
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004224 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004225
Dale Johannesen39355f92009-02-04 02:34:38 +00004226 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004227
4228 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004230 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4231 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004232 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004233 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004234
Dale Johannesen8419dd62008-03-07 20:27:40 +00004235 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004236 // Note: "by value" is code for passing a structure by value, not
4237 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004238 if (Flags.isByVal()) {
4239 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004240 // Very small objects are passed right-justified. Everything else is
4241 // passed left-justified.
4242 if (Size==1 || Size==2) {
4243 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004244 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004245 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004246 MachinePointerInfo(), VT,
4247 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004248 MemOpChains.push_back(Load.getValue(1));
4249 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004250
4251 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004252 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004253 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4254 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004255 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004256 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4257 CallSeqStart,
4258 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004259 ArgOffset += PtrByteSize;
4260 }
4261 continue;
4262 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004263 // Copy entire object into memory. There are cases where gcc-generated
4264 // code assumes it is there, even if it could be put entirely into
4265 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004266 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4267 CallSeqStart,
4268 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004269
4270 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4271 // copy the pieces of the object that fit into registers from the
4272 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004273 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004274 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004275 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004276 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004277 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4278 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004279 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004280 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004281 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004282 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004283 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004284 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004285 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004286 }
4287 }
4288 continue;
4289 }
4290
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004292 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004293 case MVT::i32:
4294 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004295 if (GPR_idx != NumGPRs) {
4296 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004297 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004298 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4299 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004300 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004301 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004302 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004303 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004304 case MVT::f32:
4305 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004306 if (FPR_idx != NumFPRs) {
4307 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4308
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004309 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004310 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4311 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004312 MemOpChains.push_back(Store);
4313
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004314 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004315 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004316 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004317 MachinePointerInfo(), false, false,
4318 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004319 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004320 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004321 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004322 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004323 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004324 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004325 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4326 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004327 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004328 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004329 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004330 }
4331 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004332 // If we have any FPRs remaining, we may also have GPRs remaining.
4333 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4334 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004335 if (GPR_idx != NumGPRs)
4336 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004337 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004338 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4339 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004340 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004341 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004342 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4343 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004344 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004345 if (isPPC64)
4346 ArgOffset += 8;
4347 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004348 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004349 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004350 case MVT::v4f32:
4351 case MVT::v4i32:
4352 case MVT::v8i16:
4353 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004354 if (isVarArg) {
4355 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004356 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004357 // V registers; in fact gcc does this only for arguments that are
4358 // prototyped, not for those that match the ... We do it for all
4359 // arguments, seems to work.
4360 while (ArgOffset % 16 !=0) {
4361 ArgOffset += PtrByteSize;
4362 if (GPR_idx != NumGPRs)
4363 GPR_idx++;
4364 }
4365 // We could elide this store in the case where the object fits
4366 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004367 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004368 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004369 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4370 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004371 MemOpChains.push_back(Store);
4372 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004373 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004374 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004375 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004376 MemOpChains.push_back(Load.getValue(1));
4377 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4378 }
4379 ArgOffset += 16;
4380 for (unsigned i=0; i<16; i+=PtrByteSize) {
4381 if (GPR_idx == NumGPRs)
4382 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004383 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004384 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004385 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004386 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004387 MemOpChains.push_back(Load.getValue(1));
4388 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4389 }
4390 break;
4391 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004392
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004393 // Non-varargs Altivec params generally go in registers, but have
4394 // stack space allocated at the end.
4395 if (VR_idx != NumVRs) {
4396 // Doesn't have GPR space allocated.
4397 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4398 } else if (nAltivecParamsAtEnd==0) {
4399 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004400 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4401 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004402 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004403 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004404 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004405 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004406 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004407 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004408 // If all Altivec parameters fit in registers, as they usually do,
4409 // they get stack space following the non-Altivec parameters. We
4410 // don't track this here because nobody below needs it.
4411 // If there are more Altivec parameters than fit in registers emit
4412 // the stores here.
4413 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4414 unsigned j = 0;
4415 // Offset is aligned; skip 1st 12 params which go in V registers.
4416 ArgOffset = ((ArgOffset+15)/16)*16;
4417 ArgOffset += 12*16;
4418 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004419 SDValue Arg = OutVals[i];
4420 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004421 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4422 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004423 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004424 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004425 // We are emitting Altivec params in order.
4426 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4427 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004428 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004429 ArgOffset += 16;
4430 }
4431 }
4432 }
4433 }
4434
Chris Lattner9a2a4972006-05-17 06:01:33 +00004435 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004436 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004437 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004438
Dale Johannesenf7b73042010-03-09 20:15:42 +00004439 // On Darwin, R12 must contain the address of an indirect callee. This does
4440 // not mean the MTCTR instruction must use R12; it's easier to model this as
4441 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004442 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004443 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4444 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4445 !isBLACompatibleAddress(Callee, DAG))
4446 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4447 PPC::R12), Callee));
4448
Chris Lattner9a2a4972006-05-17 06:01:33 +00004449 // Build a sequence of copy-to-reg nodes chained together with token chain
4450 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004451 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004452 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004453 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004454 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004455 InFlag = Chain.getValue(1);
4456 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004457
Chris Lattnerb9082582010-11-14 23:42:06 +00004458 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004459 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4460 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004461
Dan Gohman98ca4f22009-08-05 01:29:28 +00004462 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4463 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4464 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004465}
4466
Hal Finkeld712f932011-10-14 19:51:36 +00004467bool
4468PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4469 MachineFunction &MF, bool isVarArg,
4470 const SmallVectorImpl<ISD::OutputArg> &Outs,
4471 LLVMContext &Context) const {
4472 SmallVector<CCValAssign, 16> RVLocs;
4473 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4474 RVLocs, Context);
4475 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4476}
4477
Dan Gohman98ca4f22009-08-05 01:29:28 +00004478SDValue
4479PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004480 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004481 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004482 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004483 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004484
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004485 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004486 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004487 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004488 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004489
Dan Gohman475871a2008-07-27 21:46:04 +00004490 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004491 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004492
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004493 // Copy the result values into the output registers.
4494 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4495 CCValAssign &VA = RVLocs[i];
4496 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004497
4498 SDValue Arg = OutVals[i];
4499
4500 switch (VA.getLocInfo()) {
4501 default: llvm_unreachable("Unknown loc info!");
4502 case CCValAssign::Full: break;
4503 case CCValAssign::AExt:
4504 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4505 break;
4506 case CCValAssign::ZExt:
4507 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4508 break;
4509 case CCValAssign::SExt:
4510 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4511 break;
4512 }
4513
4514 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004515 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004516 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004517 }
4518
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004519 RetOps[0] = Chain; // Update chain.
4520
4521 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004522 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004523 RetOps.push_back(Flag);
4524
4525 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4526 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004527}
4528
Dan Gohman475871a2008-07-27 21:46:04 +00004529SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004530 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004531 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004532 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004533
Jim Laskeyefc7e522006-12-04 22:04:42 +00004534 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004535 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004536
4537 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004538 bool isPPC64 = Subtarget.isPPC64();
4539 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004540 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004541
4542 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004543 SDValue Chain = Op.getOperand(0);
4544 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004545
Jim Laskeyefc7e522006-12-04 22:04:42 +00004546 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004547 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4548 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004549 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004550
Jim Laskeyefc7e522006-12-04 22:04:42 +00004551 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004552 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004553
Jim Laskeyefc7e522006-12-04 22:04:42 +00004554 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004555 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004556 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004557}
4558
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004559
4560
Dan Gohman475871a2008-07-27 21:46:04 +00004561SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004562PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004563 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004564 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004565 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004566 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004567
4568 // Get current frame pointer save index. The users of this index will be
4569 // primarily DYNALLOC instructions.
4570 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4571 int RASI = FI->getReturnAddrSaveIndex();
4572
4573 // If the frame pointer save index hasn't been defined yet.
4574 if (!RASI) {
4575 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004576 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004577 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004578 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004579 // Save the result.
4580 FI->setReturnAddrSaveIndex(RASI);
4581 }
4582 return DAG.getFrameIndex(RASI, PtrVT);
4583}
4584
Dan Gohman475871a2008-07-27 21:46:04 +00004585SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004586PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4587 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004588 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004589 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004590 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004591
4592 // Get current frame pointer save index. The users of this index will be
4593 // primarily DYNALLOC instructions.
4594 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4595 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004596
Jim Laskey2f616bf2006-11-16 22:43:37 +00004597 // If the frame pointer save index hasn't been defined yet.
4598 if (!FPSI) {
4599 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004600 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004601 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004602
Jim Laskey2f616bf2006-11-16 22:43:37 +00004603 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004604 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004605 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004606 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004607 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004608 return DAG.getFrameIndex(FPSI, PtrVT);
4609}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004610
Dan Gohman475871a2008-07-27 21:46:04 +00004611SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004612 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004613 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004614 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004615 SDValue Chain = Op.getOperand(0);
4616 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004617 DebugLoc dl = Op.getDebugLoc();
4618
Jim Laskey2f616bf2006-11-16 22:43:37 +00004619 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004620 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004621 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004622 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004623 DAG.getConstant(0, PtrVT), Size);
4624 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004625 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004626 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004627 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004628 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004629 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004630}
4631
Hal Finkel7ee74a62013-03-21 21:37:52 +00004632SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4633 SelectionDAG &DAG) const {
4634 DebugLoc DL = Op.getDebugLoc();
4635 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4636 DAG.getVTList(MVT::i32, MVT::Other),
4637 Op.getOperand(0), Op.getOperand(1));
4638}
4639
4640SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4641 SelectionDAG &DAG) const {
4642 DebugLoc DL = Op.getDebugLoc();
4643 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4644 Op.getOperand(0), Op.getOperand(1));
4645}
4646
Chris Lattner1a635d62006-04-14 06:01:58 +00004647/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4648/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004649SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004650 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004651 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4652 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004653 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004654
Chris Lattner1a635d62006-04-14 06:01:58 +00004655 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004656
Chris Lattner1a635d62006-04-14 06:01:58 +00004657 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004658 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004659
Owen Andersone50ed302009-08-10 22:56:29 +00004660 EVT ResVT = Op.getValueType();
4661 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004662 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4663 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004664 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004665
Chris Lattner1a635d62006-04-14 06:01:58 +00004666 // If the RHS of the comparison is a 0.0, we don't need to do the
4667 // subtraction at all.
4668 if (isFloatingPointZero(RHS))
4669 switch (CC) {
4670 default: break; // SETUO etc aren't handled by fsel.
4671 case ISD::SETULT:
4672 case ISD::SETLT:
4673 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004674 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004675 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4677 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004678 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004679 case ISD::SETUGT:
4680 case ISD::SETGT:
4681 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004682 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004683 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004684 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4685 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004686 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004687 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004688 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004689
Dan Gohman475871a2008-07-27 21:46:04 +00004690 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004691 switch (CC) {
4692 default: break; // SETUO etc aren't handled by fsel.
4693 case ISD::SETULT:
4694 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004695 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004696 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4697 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004698 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004699 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004700 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004701 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004702 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4703 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004704 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004705 case ISD::SETUGT:
4706 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004707 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004708 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4709 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004710 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004711 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004712 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004713 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004714 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4715 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004716 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004717 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004718 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004719}
4720
Chris Lattner1f873002007-11-28 18:44:47 +00004721// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004722SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004723 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004724 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004725 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004726 if (Src.getValueType() == MVT::f32)
4727 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004728
Dan Gohman475871a2008-07-27 21:46:04 +00004729 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004730 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004731 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004732 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004733 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Hal Finkel46479192013-04-01 17:52:07 +00004734 (PPCSubTarget.hasFPCVT() ? PPCISD::FCTIWUZ :
4735 PPCISD::FCTIDZ),
Owen Anderson825b72b2009-08-11 20:47:22 +00004736 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004737 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004738 case MVT::i64:
Hal Finkela1646ce2013-04-01 18:42:58 +00004739 assert((Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT()) &&
4740 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkel46479192013-04-01 17:52:07 +00004741 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
4742 PPCISD::FCTIDUZ,
4743 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004744 break;
4745 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004746
Chris Lattner1a635d62006-04-14 06:01:58 +00004747 // Convert the FP value to an int value through memory.
Hal Finkel46479192013-04-01 17:52:07 +00004748 bool i32Stack = Op.getValueType() == MVT::i32 && PPCSubTarget.hasSTFIWX() &&
4749 (Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT());
4750 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
4751 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
4752 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004753
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004754 // Emit a store to the stack slot.
Hal Finkel46479192013-04-01 17:52:07 +00004755 SDValue Chain;
4756 if (i32Stack) {
4757 MachineFunction &MF = DAG.getMachineFunction();
4758 MachineMemOperand *MMO =
4759 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
4760 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
4761 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
4762 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
4763 MVT::i32, MMO);
4764 } else
4765 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4766 MPI, false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004767
4768 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4769 // add in a bias.
Hal Finkel46479192013-04-01 17:52:07 +00004770 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004771 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004772 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkel46479192013-04-01 17:52:07 +00004773 MPI = MachinePointerInfo();
4774 }
4775
4776 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004777 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004778}
4779
Hal Finkel46479192013-04-01 17:52:07 +00004780SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004781 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004782 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004783 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004784 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004785 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004786
Hal Finkel46479192013-04-01 17:52:07 +00004787 assert((Op.getOpcode() == ISD::SINT_TO_FP || PPCSubTarget.hasFPCVT()) &&
4788 "UINT_TO_FP is supported only with FPCVT");
4789
4790 // If we have FCFIDS, then use it when converting to single-precision.
4791 // Otherwise, convert to double-prcision and then round.
4792 unsigned FCFOp = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4793 (Op.getOpcode() == ISD::UINT_TO_FP ?
4794 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
4795 (Op.getOpcode() == ISD::UINT_TO_FP ?
4796 PPCISD::FCFIDU : PPCISD::FCFID);
4797 MVT FCFTy = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4798 MVT::f32 : MVT::f64;
4799
Owen Anderson825b72b2009-08-11 20:47:22 +00004800 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004801 SDValue SINT = Op.getOperand(0);
4802 // When converting to single-precision, we actually need to convert
4803 // to double-precision first and then round to single-precision.
4804 // To avoid double-rounding effects during that operation, we have
4805 // to prepare the input operand. Bits that might be truncated when
4806 // converting to double-precision are replaced by a bit that won't
4807 // be lost at this stage, but is below the single-precision rounding
4808 // position.
4809 //
4810 // However, if -enable-unsafe-fp-math is in effect, accept double
4811 // rounding to avoid the extra overhead.
4812 if (Op.getValueType() == MVT::f32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004813 !PPCSubTarget.hasFPCVT() &&
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004814 !DAG.getTarget().Options.UnsafeFPMath) {
4815
4816 // Twiddle input to make sure the low 11 bits are zero. (If this
4817 // is the case, we are guaranteed the value will fit into the 53 bit
4818 // mantissa of an IEEE double-precision value without rounding.)
4819 // If any of those low 11 bits were not zero originally, make sure
4820 // bit 12 (value 2048) is set instead, so that the final rounding
4821 // to single-precision gets the correct result.
4822 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4823 SINT, DAG.getConstant(2047, MVT::i64));
4824 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4825 Round, DAG.getConstant(2047, MVT::i64));
4826 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4827 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4828 Round, DAG.getConstant(-2048, MVT::i64));
4829
4830 // However, we cannot use that value unconditionally: if the magnitude
4831 // of the input value is small, the bit-twiddling we did above might
4832 // end up visibly changing the output. Fortunately, in that case, we
4833 // don't need to twiddle bits since the original input will convert
4834 // exactly to double-precision floating-point already. Therefore,
4835 // construct a conditional to use the original value if the top 11
4836 // bits are all sign-bit copies, and use the rounded value computed
4837 // above otherwise.
4838 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4839 SINT, DAG.getConstant(53, MVT::i32));
4840 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4841 Cond, DAG.getConstant(1, MVT::i64));
4842 Cond = DAG.getSetCC(dl, MVT::i32,
4843 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4844
4845 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4846 }
Hal Finkel46479192013-04-01 17:52:07 +00004847
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004848 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkel46479192013-04-01 17:52:07 +00004849 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
4850
4851 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Scott Michelfdc40a02009-02-17 22:15:04 +00004852 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004853 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004854 return FP;
4855 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004856
Owen Anderson825b72b2009-08-11 20:47:22 +00004857 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004858 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004859 // Since we only generate this in 64-bit mode, we can take advantage of
4860 // 64-bit registers. In particular, sign extend the input value into the
4861 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4862 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004863 MachineFunction &MF = DAG.getMachineFunction();
4864 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004865 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00004866
Hal Finkel8049ab12013-03-31 10:12:51 +00004867 SDValue Ld;
Hal Finkel46479192013-04-01 17:52:07 +00004868 if (PPCSubTarget.hasLFIWAX() || PPCSubTarget.hasFPCVT()) {
Hal Finkel8049ab12013-03-31 10:12:51 +00004869 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
4870 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004871
Hal Finkel8049ab12013-03-31 10:12:51 +00004872 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
4873 MachinePointerInfo::getFixedStack(FrameIdx),
4874 false, false, 0);
Hal Finkel9ad0f492013-03-31 01:58:02 +00004875
Hal Finkel8049ab12013-03-31 10:12:51 +00004876 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
4877 "Expected an i32 store");
4878 MachineMemOperand *MMO =
4879 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
4880 MachineMemOperand::MOLoad, 4, 4);
4881 SDValue Ops[] = { Store, FIdx };
Hal Finkel46479192013-04-01 17:52:07 +00004882 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
4883 PPCISD::LFIWZX : PPCISD::LFIWAX,
4884 dl, DAG.getVTList(MVT::f64, MVT::Other),
4885 Ops, 2, MVT::i32, MMO);
Hal Finkel8049ab12013-03-31 10:12:51 +00004886 } else {
Hal Finkel46479192013-04-01 17:52:07 +00004887 assert(PPCSubTarget.isPPC64() &&
4888 "i32->FP without LFIWAX supported only on PPC64");
4889
Hal Finkel8049ab12013-03-31 10:12:51 +00004890 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
4891 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
4892
4893 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
4894 Op.getOperand(0));
4895
4896 // STD the extended value into the stack slot.
4897 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
4898 MachinePointerInfo::getFixedStack(FrameIdx),
4899 false, false, 0);
4900
4901 // Load the value as a double.
4902 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
4903 MachinePointerInfo::getFixedStack(FrameIdx),
4904 false, false, false, 0);
4905 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004906
Chris Lattner1a635d62006-04-14 06:01:58 +00004907 // FCFID it and return it.
Hal Finkel46479192013-04-01 17:52:07 +00004908 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
4909 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Owen Anderson825b72b2009-08-11 20:47:22 +00004910 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004911 return FP;
4912}
4913
Dan Gohmand858e902010-04-17 15:26:15 +00004914SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4915 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004916 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004917 /*
4918 The rounding mode is in bits 30:31 of FPSR, and has the following
4919 settings:
4920 00 Round to nearest
4921 01 Round to 0
4922 10 Round to +inf
4923 11 Round to -inf
4924
4925 FLT_ROUNDS, on the other hand, expects the following:
4926 -1 Undefined
4927 0 Round to 0
4928 1 Round to nearest
4929 2 Round to +inf
4930 3 Round to -inf
4931
4932 To perform the conversion, we do:
4933 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4934 */
4935
4936 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004937 EVT VT = Op.getValueType();
4938 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004939 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004940
4941 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004942 EVT NodeTys[] = {
4943 MVT::f64, // return register
4944 MVT::Glue // unused in this context
4945 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004946 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004947
4948 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004949 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004950 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004951 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004952 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004953
4954 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004955 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004956 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004957 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004958 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004959
4960 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004961 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004962 DAG.getNode(ISD::AND, dl, MVT::i32,
4963 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004964 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004965 DAG.getNode(ISD::SRL, dl, MVT::i32,
4966 DAG.getNode(ISD::AND, dl, MVT::i32,
4967 DAG.getNode(ISD::XOR, dl, MVT::i32,
4968 CWD, DAG.getConstant(3, MVT::i32)),
4969 DAG.getConstant(3, MVT::i32)),
4970 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004971
Dan Gohman475871a2008-07-27 21:46:04 +00004972 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004973 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004974
Duncan Sands83ec4b62008-06-06 12:08:01 +00004975 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004976 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004977}
4978
Dan Gohmand858e902010-04-17 15:26:15 +00004979SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004980 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004981 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004982 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004983 assert(Op.getNumOperands() == 3 &&
4984 VT == Op.getOperand(1).getValueType() &&
4985 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004986
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004987 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004988 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004989 SDValue Lo = Op.getOperand(0);
4990 SDValue Hi = Op.getOperand(1);
4991 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004992 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004993
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004994 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004995 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004996 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4997 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4998 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4999 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005000 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005001 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5002 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5003 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005004 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005005 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005006}
5007
Dan Gohmand858e902010-04-17 15:26:15 +00005008SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005009 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005010 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005011 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005012 assert(Op.getNumOperands() == 3 &&
5013 VT == Op.getOperand(1).getValueType() &&
5014 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005015
Dan Gohman9ed06db2008-03-07 20:36:53 +00005016 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00005017 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00005018 SDValue Lo = Op.getOperand(0);
5019 SDValue Hi = Op.getOperand(1);
5020 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005021 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005022
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005023 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005024 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005025 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5026 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5027 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5028 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005029 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005030 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5031 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5032 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005033 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005034 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005035}
5036
Dan Gohmand858e902010-04-17 15:26:15 +00005037SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005038 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005039 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005040 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005041 assert(Op.getNumOperands() == 3 &&
5042 VT == Op.getOperand(1).getValueType() &&
5043 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005044
Dan Gohman9ed06db2008-03-07 20:36:53 +00005045 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00005046 SDValue Lo = Op.getOperand(0);
5047 SDValue Hi = Op.getOperand(1);
5048 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005049 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005050
Dale Johannesenf5d97892009-02-04 01:48:28 +00005051 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005052 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00005053 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5054 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5055 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5056 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005057 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00005058 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5059 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5060 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005061 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00005062 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005063 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005064}
5065
5066//===----------------------------------------------------------------------===//
5067// Vector related lowering.
5068//
5069
Chris Lattner4a998b92006-04-17 06:00:21 +00005070/// BuildSplatI - Build a canonical splati of Val with an element size of
5071/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00005072static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00005073 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00005074 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00005075
Owen Andersone50ed302009-08-10 22:56:29 +00005076 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00005077 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00005078 };
Chris Lattner70fa4932006-12-01 01:45:39 +00005079
Owen Anderson825b72b2009-08-11 20:47:22 +00005080 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005081
Chris Lattner70fa4932006-12-01 01:45:39 +00005082 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5083 if (Val == -1)
5084 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005085
Owen Andersone50ed302009-08-10 22:56:29 +00005086 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005087
Chris Lattner4a998b92006-04-17 06:00:21 +00005088 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00005089 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00005090 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005091 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00005092 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5093 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005094 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005095}
5096
Chris Lattnere7c768e2006-04-18 03:24:30 +00005097/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00005098/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005099static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00005100 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005101 EVT DestVT = MVT::Other) {
5102 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005103 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005104 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00005105}
5106
Chris Lattnere7c768e2006-04-18 03:24:30 +00005107/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5108/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005109static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00005110 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00005111 DebugLoc dl, EVT DestVT = MVT::Other) {
5112 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005113 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005114 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005115}
5116
5117
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005118/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5119/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005120static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00005121 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005122 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005123 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5124 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005125
Nate Begeman9008ca62009-04-27 18:41:29 +00005126 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005127 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005128 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005129 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005130 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005131}
5132
Chris Lattnerf1b47082006-04-14 05:19:18 +00005133// If this is a case we can't handle, return null and let the default
5134// expansion code take care of it. If we CAN select this case, and if it
5135// selects to a single instruction, return Op. Otherwise, if we can codegen
5136// this case more efficiently than a constant pool load, lower it to the
5137// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005138SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5139 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005140 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005141 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5142 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005143
Bob Wilson24e338e2009-03-02 23:24:16 +00005144 // Check if this is a splat of a constant value.
5145 APInt APSplatBits, APSplatUndef;
5146 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005147 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005148 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005149 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005150 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005151
Bob Wilsonf2950b02009-03-03 19:26:27 +00005152 unsigned SplatBits = APSplatBits.getZExtValue();
5153 unsigned SplatUndef = APSplatUndef.getZExtValue();
5154 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005155
Bob Wilsonf2950b02009-03-03 19:26:27 +00005156 // First, handle single instruction cases.
5157
5158 // All zeros?
5159 if (SplatBits == 0) {
5160 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005161 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5162 SDValue Z = DAG.getConstant(0, MVT::i32);
5163 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005164 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005165 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005166 return Op;
5167 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005168
Bob Wilsonf2950b02009-03-03 19:26:27 +00005169 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5170 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5171 (32-SplatBitSize));
5172 if (SextVal >= -16 && SextVal <= 15)
5173 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005174
5175
Bob Wilsonf2950b02009-03-03 19:26:27 +00005176 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005177
Bob Wilsonf2950b02009-03-03 19:26:27 +00005178 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005179 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5180 // If this value is in the range [17,31] and is odd, use:
5181 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5182 // If this value is in the range [-31,-17] and is odd, use:
5183 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5184 // Note the last two are three-instruction sequences.
5185 if (SextVal >= -32 && SextVal <= 31) {
5186 // To avoid having these optimizations undone by constant folding,
5187 // we convert to a pseudo that will be expanded later into one of
5188 // the above forms.
5189 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005190 EVT VT = Op.getValueType();
5191 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5192 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5193 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005194 }
5195
5196 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5197 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5198 // for fneg/fabs.
5199 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5200 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005201 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005202
5203 // Make the VSLW intrinsic, computing 0x8000_0000.
5204 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5205 OnesV, DAG, dl);
5206
5207 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005208 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005209 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005210 }
5211
5212 // Check to see if this is a wide variety of vsplti*, binop self cases.
5213 static const signed char SplatCsts[] = {
5214 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5215 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5216 };
5217
5218 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5219 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5220 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5221 int i = SplatCsts[idx];
5222
5223 // Figure out what shift amount will be used by altivec if shifted by i in
5224 // this splat size.
5225 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5226
5227 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005228 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005229 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005230 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5231 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5232 Intrinsic::ppc_altivec_vslw
5233 };
5234 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005235 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005236 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005237
Bob Wilsonf2950b02009-03-03 19:26:27 +00005238 // vsplti + srl self.
5239 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005240 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005241 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5242 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5243 Intrinsic::ppc_altivec_vsrw
5244 };
5245 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005246 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005247 }
5248
Bob Wilsonf2950b02009-03-03 19:26:27 +00005249 // vsplti + sra self.
5250 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005251 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005252 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5253 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5254 Intrinsic::ppc_altivec_vsraw
5255 };
5256 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005257 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005259
Bob Wilsonf2950b02009-03-03 19:26:27 +00005260 // vsplti + rol self.
5261 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5262 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005263 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005264 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5265 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5266 Intrinsic::ppc_altivec_vrlw
5267 };
5268 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005269 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005270 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005271
Bob Wilsonf2950b02009-03-03 19:26:27 +00005272 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005273 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005274 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005275 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005276 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005277 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005278 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005279 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005280 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005281 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005282 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005283 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005284 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005285 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5286 }
5287 }
5288
Dan Gohman475871a2008-07-27 21:46:04 +00005289 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005290}
5291
Chris Lattner59138102006-04-17 05:28:54 +00005292/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5293/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005294static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005295 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005296 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005297 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005298 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005299 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005300
Chris Lattner59138102006-04-17 05:28:54 +00005301 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005302 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005303 OP_VMRGHW,
5304 OP_VMRGLW,
5305 OP_VSPLTISW0,
5306 OP_VSPLTISW1,
5307 OP_VSPLTISW2,
5308 OP_VSPLTISW3,
5309 OP_VSLDOI4,
5310 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005311 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005312 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005313
Chris Lattner59138102006-04-17 05:28:54 +00005314 if (OpNum == OP_COPY) {
5315 if (LHSID == (1*9+2)*9+3) return LHS;
5316 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5317 return RHS;
5318 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005319
Dan Gohman475871a2008-07-27 21:46:04 +00005320 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005321 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5322 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005323
Nate Begeman9008ca62009-04-27 18:41:29 +00005324 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005325 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005326 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005327 case OP_VMRGHW:
5328 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5329 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5330 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5331 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5332 break;
5333 case OP_VMRGLW:
5334 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5335 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5336 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5337 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5338 break;
5339 case OP_VSPLTISW0:
5340 for (unsigned i = 0; i != 16; ++i)
5341 ShufIdxs[i] = (i&3)+0;
5342 break;
5343 case OP_VSPLTISW1:
5344 for (unsigned i = 0; i != 16; ++i)
5345 ShufIdxs[i] = (i&3)+4;
5346 break;
5347 case OP_VSPLTISW2:
5348 for (unsigned i = 0; i != 16; ++i)
5349 ShufIdxs[i] = (i&3)+8;
5350 break;
5351 case OP_VSPLTISW3:
5352 for (unsigned i = 0; i != 16; ++i)
5353 ShufIdxs[i] = (i&3)+12;
5354 break;
5355 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005356 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005357 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005358 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005359 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005360 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005361 }
Owen Andersone50ed302009-08-10 22:56:29 +00005362 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005363 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5364 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005365 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005366 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005367}
5368
Chris Lattnerf1b47082006-04-14 05:19:18 +00005369/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5370/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5371/// return the code it can be lowered into. Worst case, it can always be
5372/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005373SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005374 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005375 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005376 SDValue V1 = Op.getOperand(0);
5377 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005378 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005379 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005380
Chris Lattnerf1b47082006-04-14 05:19:18 +00005381 // Cases that are handled by instructions that take permute immediates
5382 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5383 // selected by the instruction selector.
5384 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005385 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5386 PPC::isSplatShuffleMask(SVOp, 2) ||
5387 PPC::isSplatShuffleMask(SVOp, 4) ||
5388 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5389 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5390 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5391 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5392 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5393 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5394 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5395 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5396 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005397 return Op;
5398 }
5399 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005400
Chris Lattnerf1b47082006-04-14 05:19:18 +00005401 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5402 // and produce a fixed permutation. If any of these match, do not lower to
5403 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005404 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5405 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5406 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5407 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5408 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5409 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5410 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5411 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5412 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005413 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005414
Chris Lattner59138102006-04-17 05:28:54 +00005415 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5416 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005417 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005418
Chris Lattner59138102006-04-17 05:28:54 +00005419 unsigned PFIndexes[4];
5420 bool isFourElementShuffle = true;
5421 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5422 unsigned EltNo = 8; // Start out undef.
5423 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005424 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005425 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005426
Nate Begeman9008ca62009-04-27 18:41:29 +00005427 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005428 if ((ByteSource & 3) != j) {
5429 isFourElementShuffle = false;
5430 break;
5431 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005432
Chris Lattner59138102006-04-17 05:28:54 +00005433 if (EltNo == 8) {
5434 EltNo = ByteSource/4;
5435 } else if (EltNo != ByteSource/4) {
5436 isFourElementShuffle = false;
5437 break;
5438 }
5439 }
5440 PFIndexes[i] = EltNo;
5441 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005442
5443 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005444 // perfect shuffle vector to determine if it is cost effective to do this as
5445 // discrete instructions, or whether we should use a vperm.
5446 if (isFourElementShuffle) {
5447 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005448 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005449 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005450
Chris Lattner59138102006-04-17 05:28:54 +00005451 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5452 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005453
Chris Lattner59138102006-04-17 05:28:54 +00005454 // Determining when to avoid vperm is tricky. Many things affect the cost
5455 // of vperm, particularly how many times the perm mask needs to be computed.
5456 // For example, if the perm mask can be hoisted out of a loop or is already
5457 // used (perhaps because there are multiple permutes with the same shuffle
5458 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5459 // the loop requires an extra register.
5460 //
5461 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005462 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005463 // available, if this block is within a loop, we should avoid using vperm
5464 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005465 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005466 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005467 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005468
Chris Lattnerf1b47082006-04-14 05:19:18 +00005469 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5470 // vector that will get spilled to the constant pool.
5471 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005472
Chris Lattnerf1b47082006-04-14 05:19:18 +00005473 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5474 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005475 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005476 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005477
Dan Gohman475871a2008-07-27 21:46:04 +00005478 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005479 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5480 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005481
Chris Lattnerf1b47082006-04-14 05:19:18 +00005482 for (unsigned j = 0; j != BytesPerElement; ++j)
5483 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005484 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005485 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005486
Owen Anderson825b72b2009-08-11 20:47:22 +00005487 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005488 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005489 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005490}
5491
Chris Lattner90564f22006-04-18 17:59:36 +00005492/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5493/// altivec comparison. If it is, return true and fill in Opc/isDot with
5494/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005495static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005496 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005497 unsigned IntrinsicID =
5498 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005499 CompareOpc = -1;
5500 isDot = false;
5501 switch (IntrinsicID) {
5502 default: return false;
5503 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005504 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5505 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5506 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5507 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5508 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5509 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5510 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5511 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5512 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5513 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5514 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5515 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5516 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005517
Chris Lattner1a635d62006-04-14 06:01:58 +00005518 // Normal Comparisons.
5519 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5520 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5521 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5522 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5523 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5524 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5525 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5526 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5527 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5528 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5529 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5530 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5531 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5532 }
Chris Lattner90564f22006-04-18 17:59:36 +00005533 return true;
5534}
5535
5536/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5537/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005538SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005539 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005540 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5541 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005542 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005543 int CompareOpc;
5544 bool isDot;
5545 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005546 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005547
Chris Lattner90564f22006-04-18 17:59:36 +00005548 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005549 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005550 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005551 Op.getOperand(1), Op.getOperand(2),
5552 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005553 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005554 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005555
Chris Lattner1a635d62006-04-14 06:01:58 +00005556 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005557 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005558 Op.getOperand(2), // LHS
5559 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005560 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005561 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005562 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005563 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005564
Chris Lattner1a635d62006-04-14 06:01:58 +00005565 // Now that we have the comparison, emit a copy from the CR to a GPR.
5566 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005567 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5568 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005569 CompNode.getValue(1));
5570
Chris Lattner1a635d62006-04-14 06:01:58 +00005571 // Unpack the result based on how the target uses it.
5572 unsigned BitNo; // Bit # of CR6.
5573 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005574 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005575 default: // Can't happen, don't crash on invalid number though.
5576 case 0: // Return the value of the EQ bit of CR6.
5577 BitNo = 0; InvertBit = false;
5578 break;
5579 case 1: // Return the inverted value of the EQ bit of CR6.
5580 BitNo = 0; InvertBit = true;
5581 break;
5582 case 2: // Return the value of the LT bit of CR6.
5583 BitNo = 2; InvertBit = false;
5584 break;
5585 case 3: // Return the inverted value of the LT bit of CR6.
5586 BitNo = 2; InvertBit = true;
5587 break;
5588 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005589
Chris Lattner1a635d62006-04-14 06:01:58 +00005590 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005591 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5592 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005593 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005594 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5595 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005596
Chris Lattner1a635d62006-04-14 06:01:58 +00005597 // If we are supposed to, toggle the bit.
5598 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005599 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5600 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005601 return Flags;
5602}
5603
Scott Michelfdc40a02009-02-17 22:15:04 +00005604SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005605 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005606 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005607 // Create a stack slot that is 16-byte aligned.
5608 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005609 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005610 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005611 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005612
Chris Lattner1a635d62006-04-14 06:01:58 +00005613 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005614 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005615 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005616 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005617 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005618 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005619 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005620}
5621
Dan Gohmand858e902010-04-17 15:26:15 +00005622SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005623 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005625 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005626
Owen Anderson825b72b2009-08-11 20:47:22 +00005627 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5628 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005629
Dan Gohman475871a2008-07-27 21:46:04 +00005630 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005631 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005632
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005633 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005634 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5635 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5636 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005637
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005638 // Low parts multiplied together, generating 32-bit results (we ignore the
5639 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005640 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005641 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005642
Dan Gohman475871a2008-07-27 21:46:04 +00005643 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005645 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005646 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005647 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005648 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5649 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005650 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005651
Owen Anderson825b72b2009-08-11 20:47:22 +00005652 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005653
Chris Lattnercea2aa72006-04-18 04:28:57 +00005654 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005655 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005656 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005657 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005658
Chris Lattner19a81522006-04-18 03:57:35 +00005659 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005660 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005662 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005663
Chris Lattner19a81522006-04-18 03:57:35 +00005664 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005665 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005666 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005667 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005668
Chris Lattner19a81522006-04-18 03:57:35 +00005669 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005670 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005671 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005672 Ops[i*2 ] = 2*i+1;
5673 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005674 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005675 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005676 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005677 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005678 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005679}
5680
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005681/// LowerOperation - Provide custom lowering hooks for some operations.
5682///
Dan Gohmand858e902010-04-17 15:26:15 +00005683SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005684 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005685 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005686 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005687 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005688 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005689 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005690 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005691 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005692 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5693 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005694 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005695 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005696
5697 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005698 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005699
Jim Laskeyefc7e522006-12-04 22:04:42 +00005700 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005701 case ISD::DYNAMIC_STACKALLOC:
5702 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005703
Hal Finkel7ee74a62013-03-21 21:37:52 +00005704 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5705 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5706
Chris Lattner1a635d62006-04-14 06:01:58 +00005707 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005708 case ISD::FP_TO_UINT:
5709 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005710 Op.getDebugLoc());
Hal Finkel46479192013-04-01 17:52:07 +00005711 case ISD::UINT_TO_FP:
5712 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005713 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005714
Chris Lattner1a635d62006-04-14 06:01:58 +00005715 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005716 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5717 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5718 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005719
Chris Lattner1a635d62006-04-14 06:01:58 +00005720 // Vector-related lowering.
5721 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5722 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5723 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5724 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005725 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005726
Chris Lattner3fc027d2007-12-08 06:59:59 +00005727 // Frame & Return address.
5728 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005729 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005730 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005731}
5732
Duncan Sands1607f052008-12-01 11:39:25 +00005733void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5734 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005735 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005736 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005737 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005738 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005739 default:
Craig Topperbc219812012-02-07 02:50:20 +00005740 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005741 case ISD::VAARG: {
5742 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5743 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5744 return;
5745
5746 EVT VT = N->getValueType(0);
5747
5748 if (VT == MVT::i64) {
5749 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5750
5751 Results.push_back(NewNode);
5752 Results.push_back(NewNode.getValue(1));
5753 }
5754 return;
5755 }
Duncan Sands1607f052008-12-01 11:39:25 +00005756 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005757 assert(N->getValueType(0) == MVT::ppcf128);
5758 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005759 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005760 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005761 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005762 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005763 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005764 DAG.getIntPtrConstant(1));
5765
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00005766 // Add the two halves of the long double in round-to-zero mode.
5767 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands1607f052008-12-01 11:39:25 +00005768
5769 // We know the low half is about to be thrown away, so just use something
5770 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005771 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005772 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005773 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005774 }
Duncan Sands1607f052008-12-01 11:39:25 +00005775 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005776 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005777 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005778 }
5779}
5780
5781
Chris Lattner1a635d62006-04-14 06:01:58 +00005782//===----------------------------------------------------------------------===//
5783// Other Lowering Code
5784//===----------------------------------------------------------------------===//
5785
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005786MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005787PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005788 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005789 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005790 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5791
5792 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5793 MachineFunction *F = BB->getParent();
5794 MachineFunction::iterator It = BB;
5795 ++It;
5796
5797 unsigned dest = MI->getOperand(0).getReg();
5798 unsigned ptrA = MI->getOperand(1).getReg();
5799 unsigned ptrB = MI->getOperand(2).getReg();
5800 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005801 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005802
5803 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5804 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5805 F->insert(It, loopMBB);
5806 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005807 exitMBB->splice(exitMBB->begin(), BB,
5808 llvm::next(MachineBasicBlock::iterator(MI)),
5809 BB->end());
5810 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005811
5812 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005813 unsigned TmpReg = (!BinOpcode) ? incr :
5814 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005815 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5816 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005817
5818 // thisMBB:
5819 // ...
5820 // fallthrough --> loopMBB
5821 BB->addSuccessor(loopMBB);
5822
5823 // loopMBB:
5824 // l[wd]arx dest, ptr
5825 // add r0, dest, incr
5826 // st[wd]cx. r0, ptr
5827 // bne- loopMBB
5828 // fallthrough --> exitMBB
5829 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005830 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005831 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005832 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005833 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5834 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005835 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005836 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005837 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005838 BB->addSuccessor(loopMBB);
5839 BB->addSuccessor(exitMBB);
5840
5841 // exitMBB:
5842 // ...
5843 BB = exitMBB;
5844 return BB;
5845}
5846
5847MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005848PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005849 MachineBasicBlock *BB,
5850 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005851 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005852 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005853 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5854 // In 64 bit mode we have to use 64 bits for addresses, even though the
5855 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5856 // registers without caring whether they're 32 or 64, but here we're
5857 // doing actual arithmetic on the addresses.
5858 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005859 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005860
5861 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5862 MachineFunction *F = BB->getParent();
5863 MachineFunction::iterator It = BB;
5864 ++It;
5865
5866 unsigned dest = MI->getOperand(0).getReg();
5867 unsigned ptrA = MI->getOperand(1).getReg();
5868 unsigned ptrB = MI->getOperand(2).getReg();
5869 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005870 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005871
5872 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5873 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5874 F->insert(It, loopMBB);
5875 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005876 exitMBB->splice(exitMBB->begin(), BB,
5877 llvm::next(MachineBasicBlock::iterator(MI)),
5878 BB->end());
5879 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005880
5881 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005882 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005883 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5884 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005885 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5886 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5887 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5888 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5889 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5890 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5891 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5892 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5893 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5894 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005895 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005896 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005897 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005898
5899 // thisMBB:
5900 // ...
5901 // fallthrough --> loopMBB
5902 BB->addSuccessor(loopMBB);
5903
5904 // The 4-byte load must be aligned, while a char or short may be
5905 // anywhere in the word. Hence all this nasty bookkeeping code.
5906 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5907 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005908 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005909 // rlwinm ptr, ptr1, 0, 0, 29
5910 // slw incr2, incr, shift
5911 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5912 // slw mask, mask2, shift
5913 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005914 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005915 // add tmp, tmpDest, incr2
5916 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005917 // and tmp3, tmp, mask
5918 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005919 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005920 // bne- loopMBB
5921 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005922 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005923 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005924 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005925 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005926 .addReg(ptrA).addReg(ptrB);
5927 } else {
5928 Ptr1Reg = ptrB;
5929 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005930 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005931 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005932 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005933 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5934 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005935 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005936 .addReg(Ptr1Reg).addImm(0).addImm(61);
5937 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005938 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005939 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005940 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005941 .addReg(incr).addReg(ShiftReg);
5942 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005943 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005944 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005945 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5946 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005947 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005948 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005949 .addReg(Mask2Reg).addReg(ShiftReg);
5950
5951 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005952 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005953 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005954 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005955 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005956 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005957 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005958 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005959 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005960 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005961 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005962 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005963 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005964 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005965 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005966 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005967 BB->addSuccessor(loopMBB);
5968 BB->addSuccessor(exitMBB);
5969
5970 // exitMBB:
5971 // ...
5972 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005973 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5974 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005975 return BB;
5976}
5977
Hal Finkel7ee74a62013-03-21 21:37:52 +00005978llvm::MachineBasicBlock*
5979PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
5980 MachineBasicBlock *MBB) const {
5981 DebugLoc DL = MI->getDebugLoc();
5982 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5983
5984 MachineFunction *MF = MBB->getParent();
5985 MachineRegisterInfo &MRI = MF->getRegInfo();
5986
5987 const BasicBlock *BB = MBB->getBasicBlock();
5988 MachineFunction::iterator I = MBB;
5989 ++I;
5990
5991 // Memory Reference
5992 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
5993 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
5994
5995 unsigned DstReg = MI->getOperand(0).getReg();
5996 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
5997 assert(RC->hasType(MVT::i32) && "Invalid destination!");
5998 unsigned mainDstReg = MRI.createVirtualRegister(RC);
5999 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6000
6001 MVT PVT = getPointerTy();
6002 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6003 "Invalid Pointer Size!");
6004 // For v = setjmp(buf), we generate
6005 //
6006 // thisMBB:
6007 // SjLjSetup mainMBB
6008 // bl mainMBB
6009 // v_restore = 1
6010 // b sinkMBB
6011 //
6012 // mainMBB:
6013 // buf[LabelOffset] = LR
6014 // v_main = 0
6015 //
6016 // sinkMBB:
6017 // v = phi(main, restore)
6018 //
6019
6020 MachineBasicBlock *thisMBB = MBB;
6021 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6022 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6023 MF->insert(I, mainMBB);
6024 MF->insert(I, sinkMBB);
6025
6026 MachineInstrBuilder MIB;
6027
6028 // Transfer the remainder of BB and its successor edges to sinkMBB.
6029 sinkMBB->splice(sinkMBB->begin(), MBB,
6030 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
6031 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6032
6033 // Note that the structure of the jmp_buf used here is not compatible
6034 // with that used by libc, and is not designed to be. Specifically, it
6035 // stores only those 'reserved' registers that LLVM does not otherwise
6036 // understand how to spill. Also, by convention, by the time this
6037 // intrinsic is called, Clang has already stored the frame address in the
6038 // first slot of the buffer and stack address in the third. Following the
6039 // X86 target code, we'll store the jump address in the second slot. We also
6040 // need to save the TOC pointer (R2) to handle jumps between shared
6041 // libraries, and that will be stored in the fourth slot. The thread
6042 // identifier (R13) is not affected.
6043
6044 // thisMBB:
6045 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6046 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6047
6048 // Prepare IP either in reg.
6049 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6050 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6051 unsigned BufReg = MI->getOperand(1).getReg();
6052
6053 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
6054 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6055 .addReg(PPC::X2)
6056 .addImm(TOCOffset / 4)
6057 .addReg(BufReg);
6058
6059 MIB.setMemRefs(MMOBegin, MMOEnd);
6060 }
6061
6062 // Setup
6063 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCL)).addMBB(mainMBB);
6064 MIB.addRegMask(PPCRegInfo->getNoPreservedMask());
6065
6066 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6067
6068 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6069 .addMBB(mainMBB);
6070 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6071
6072 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6073 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6074
6075 // mainMBB:
6076 // mainDstReg = 0
6077 MIB = BuildMI(mainMBB, DL,
6078 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6079
6080 // Store IP
6081 if (PPCSubTarget.isPPC64()) {
6082 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6083 .addReg(LabelReg)
6084 .addImm(LabelOffset / 4)
6085 .addReg(BufReg);
6086 } else {
6087 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6088 .addReg(LabelReg)
6089 .addImm(LabelOffset)
6090 .addReg(BufReg);
6091 }
6092
6093 MIB.setMemRefs(MMOBegin, MMOEnd);
6094
6095 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6096 mainMBB->addSuccessor(sinkMBB);
6097
6098 // sinkMBB:
6099 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6100 TII->get(PPC::PHI), DstReg)
6101 .addReg(mainDstReg).addMBB(mainMBB)
6102 .addReg(restoreDstReg).addMBB(thisMBB);
6103
6104 MI->eraseFromParent();
6105 return sinkMBB;
6106}
6107
6108MachineBasicBlock *
6109PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6110 MachineBasicBlock *MBB) const {
6111 DebugLoc DL = MI->getDebugLoc();
6112 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6113
6114 MachineFunction *MF = MBB->getParent();
6115 MachineRegisterInfo &MRI = MF->getRegInfo();
6116
6117 // Memory Reference
6118 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6119 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6120
6121 MVT PVT = getPointerTy();
6122 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6123 "Invalid Pointer Size!");
6124
6125 const TargetRegisterClass *RC =
6126 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6127 unsigned Tmp = MRI.createVirtualRegister(RC);
6128 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6129 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6130 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
6131
6132 MachineInstrBuilder MIB;
6133
6134 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6135 const int64_t SPOffset = 2 * PVT.getStoreSize();
6136 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6137
6138 unsigned BufReg = MI->getOperand(0).getReg();
6139
6140 // Reload FP (the jumped-to function may not have had a
6141 // frame pointer, and if so, then its r31 will be restored
6142 // as necessary).
6143 if (PVT == MVT::i64) {
6144 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6145 .addImm(0)
6146 .addReg(BufReg);
6147 } else {
6148 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6149 .addImm(0)
6150 .addReg(BufReg);
6151 }
6152 MIB.setMemRefs(MMOBegin, MMOEnd);
6153
6154 // Reload IP
6155 if (PVT == MVT::i64) {
6156 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
6157 .addImm(LabelOffset / 4)
6158 .addReg(BufReg);
6159 } else {
6160 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6161 .addImm(LabelOffset)
6162 .addReg(BufReg);
6163 }
6164 MIB.setMemRefs(MMOBegin, MMOEnd);
6165
6166 // Reload SP
6167 if (PVT == MVT::i64) {
6168 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
6169 .addImm(SPOffset / 4)
6170 .addReg(BufReg);
6171 } else {
6172 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6173 .addImm(SPOffset)
6174 .addReg(BufReg);
6175 }
6176 MIB.setMemRefs(MMOBegin, MMOEnd);
6177
6178 // FIXME: When we also support base pointers, that register must also be
6179 // restored here.
6180
6181 // Reload TOC
6182 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6183 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
6184 .addImm(TOCOffset / 4)
6185 .addReg(BufReg);
6186
6187 MIB.setMemRefs(MMOBegin, MMOEnd);
6188 }
6189
6190 // Jump
6191 BuildMI(*MBB, MI, DL,
6192 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6193 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6194
6195 MI->eraseFromParent();
6196 return MBB;
6197}
6198
Dale Johannesen97efa362008-08-28 17:53:09 +00006199MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006200PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006201 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006202 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6203 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6204 return emitEHSjLjSetJmp(MI, BB);
6205 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6206 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6207 return emitEHSjLjLongJmp(MI, BB);
6208 }
6209
Evan Chengc0f64ff2006-11-27 23:37:22 +00006210 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006211
6212 // To "insert" these instructions we actually have to insert their
6213 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006214 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006215 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006216 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006217
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006218 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006219
Hal Finkel009f7af2012-06-22 23:10:08 +00006220 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6221 MI->getOpcode() == PPC::SELECT_CC_I8)) {
6222 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
6223 PPC::ISEL8 : PPC::ISEL;
6224 unsigned SelectPred = MI->getOperand(4).getImm();
6225 DebugLoc dl = MI->getDebugLoc();
6226
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00006227 unsigned SubIdx;
6228 bool SwapOps;
6229 switch (SelectPred) {
6230 default: llvm_unreachable("invalid predicate for isel");
6231 case PPC::PRED_EQ: SubIdx = PPC::sub_eq; SwapOps = false; break;
6232 case PPC::PRED_NE: SubIdx = PPC::sub_eq; SwapOps = true; break;
6233 case PPC::PRED_LT: SubIdx = PPC::sub_lt; SwapOps = false; break;
6234 case PPC::PRED_GE: SubIdx = PPC::sub_lt; SwapOps = true; break;
6235 case PPC::PRED_GT: SubIdx = PPC::sub_gt; SwapOps = false; break;
6236 case PPC::PRED_LE: SubIdx = PPC::sub_gt; SwapOps = true; break;
6237 case PPC::PRED_UN: SubIdx = PPC::sub_un; SwapOps = false; break;
6238 case PPC::PRED_NU: SubIdx = PPC::sub_un; SwapOps = true; break;
Hal Finkel009f7af2012-06-22 23:10:08 +00006239 }
6240
6241 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00006242 .addReg(MI->getOperand(SwapOps? 3 : 2).getReg())
6243 .addReg(MI->getOperand(SwapOps? 2 : 3).getReg())
6244 .addReg(MI->getOperand(1).getReg(), 0, SubIdx);
Hal Finkel009f7af2012-06-22 23:10:08 +00006245 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6246 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6247 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6248 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6249 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6250
Evan Cheng53301922008-07-12 02:23:19 +00006251
6252 // The incoming instruction knows the destination vreg to set, the
6253 // condition code register to branch on, the true/false values to
6254 // select between, and a branch opcode to use.
6255
6256 // thisMBB:
6257 // ...
6258 // TrueVal = ...
6259 // cmpTY ccX, r1, r2
6260 // bCC copy1MBB
6261 // fallthrough --> copy0MBB
6262 MachineBasicBlock *thisMBB = BB;
6263 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6264 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6265 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006266 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006267 F->insert(It, copy0MBB);
6268 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006269
6270 // Transfer the remainder of BB and its successor edges to sinkMBB.
6271 sinkMBB->splice(sinkMBB->begin(), BB,
6272 llvm::next(MachineBasicBlock::iterator(MI)),
6273 BB->end());
6274 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6275
Evan Cheng53301922008-07-12 02:23:19 +00006276 // Next, add the true and fallthrough blocks as its successors.
6277 BB->addSuccessor(copy0MBB);
6278 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006279
Dan Gohman14152b42010-07-06 20:24:04 +00006280 BuildMI(BB, dl, TII->get(PPC::BCC))
6281 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6282
Evan Cheng53301922008-07-12 02:23:19 +00006283 // copy0MBB:
6284 // %FalseValue = ...
6285 // # fallthrough to sinkMBB
6286 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006287
Evan Cheng53301922008-07-12 02:23:19 +00006288 // Update machine-CFG edges
6289 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006290
Evan Cheng53301922008-07-12 02:23:19 +00006291 // sinkMBB:
6292 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6293 // ...
6294 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006295 BuildMI(*BB, BB->begin(), dl,
6296 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006297 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6298 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6299 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006300 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6301 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6302 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6303 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006304 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6305 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6306 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6307 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006308
6309 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6310 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6311 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6312 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006313 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6314 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6315 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6316 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006317
6318 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6319 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6320 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6321 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006322 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6323 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6324 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6325 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006326
6327 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6328 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6329 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6330 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006331 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6332 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6333 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6334 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006335
6336 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006337 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006338 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006339 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006340 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006341 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006342 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006343 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006344
6345 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6346 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6347 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6348 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006349 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6350 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6351 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6352 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006353
Dale Johannesen0e55f062008-08-29 18:29:46 +00006354 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6355 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6356 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6357 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6358 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6359 BB = EmitAtomicBinary(MI, BB, false, 0);
6360 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6361 BB = EmitAtomicBinary(MI, BB, true, 0);
6362
Evan Cheng53301922008-07-12 02:23:19 +00006363 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6364 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6365 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6366
6367 unsigned dest = MI->getOperand(0).getReg();
6368 unsigned ptrA = MI->getOperand(1).getReg();
6369 unsigned ptrB = MI->getOperand(2).getReg();
6370 unsigned oldval = MI->getOperand(3).getReg();
6371 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006372 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006373
Dale Johannesen65e39732008-08-25 18:53:26 +00006374 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6375 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6376 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006377 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006378 F->insert(It, loop1MBB);
6379 F->insert(It, loop2MBB);
6380 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006381 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006382 exitMBB->splice(exitMBB->begin(), BB,
6383 llvm::next(MachineBasicBlock::iterator(MI)),
6384 BB->end());
6385 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006386
6387 // thisMBB:
6388 // ...
6389 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006390 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006391
Dale Johannesen65e39732008-08-25 18:53:26 +00006392 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006393 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006394 // cmp[wd] dest, oldval
6395 // bne- midMBB
6396 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006397 // st[wd]cx. newval, ptr
6398 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006399 // b exitBB
6400 // midMBB:
6401 // st[wd]cx. dest, ptr
6402 // exitBB:
6403 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006404 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006405 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006406 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006407 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006408 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006409 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6410 BB->addSuccessor(loop2MBB);
6411 BB->addSuccessor(midMBB);
6412
6413 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006414 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006415 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006416 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006417 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006418 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006419 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006420 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006421
Dale Johannesen65e39732008-08-25 18:53:26 +00006422 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006423 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006424 .addReg(dest).addReg(ptrA).addReg(ptrB);
6425 BB->addSuccessor(exitMBB);
6426
Evan Cheng53301922008-07-12 02:23:19 +00006427 // exitMBB:
6428 // ...
6429 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006430 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6431 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6432 // We must use 64-bit registers for addresses when targeting 64-bit,
6433 // since we're actually doing arithmetic on them. Other registers
6434 // can be 32-bit.
6435 bool is64bit = PPCSubTarget.isPPC64();
6436 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6437
6438 unsigned dest = MI->getOperand(0).getReg();
6439 unsigned ptrA = MI->getOperand(1).getReg();
6440 unsigned ptrB = MI->getOperand(2).getReg();
6441 unsigned oldval = MI->getOperand(3).getReg();
6442 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006443 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006444
6445 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6446 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6447 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6448 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6449 F->insert(It, loop1MBB);
6450 F->insert(It, loop2MBB);
6451 F->insert(It, midMBB);
6452 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006453 exitMBB->splice(exitMBB->begin(), BB,
6454 llvm::next(MachineBasicBlock::iterator(MI)),
6455 BB->end());
6456 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006457
6458 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006459 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006460 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6461 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006462 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6463 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6464 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6465 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6466 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6467 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6468 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6469 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6470 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6471 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6472 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6473 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6474 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6475 unsigned Ptr1Reg;
6476 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006477 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006478 // thisMBB:
6479 // ...
6480 // fallthrough --> loopMBB
6481 BB->addSuccessor(loop1MBB);
6482
6483 // The 4-byte load must be aligned, while a char or short may be
6484 // anywhere in the word. Hence all this nasty bookkeeping code.
6485 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6486 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006487 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006488 // rlwinm ptr, ptr1, 0, 0, 29
6489 // slw newval2, newval, shift
6490 // slw oldval2, oldval,shift
6491 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6492 // slw mask, mask2, shift
6493 // and newval3, newval2, mask
6494 // and oldval3, oldval2, mask
6495 // loop1MBB:
6496 // lwarx tmpDest, ptr
6497 // and tmp, tmpDest, mask
6498 // cmpw tmp, oldval3
6499 // bne- midMBB
6500 // loop2MBB:
6501 // andc tmp2, tmpDest, mask
6502 // or tmp4, tmp2, newval3
6503 // stwcx. tmp4, ptr
6504 // bne- loop1MBB
6505 // b exitBB
6506 // midMBB:
6507 // stwcx. tmpDest, ptr
6508 // exitBB:
6509 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006510 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006511 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006512 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006513 .addReg(ptrA).addReg(ptrB);
6514 } else {
6515 Ptr1Reg = ptrB;
6516 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006517 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006518 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006519 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006520 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6521 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006522 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006523 .addReg(Ptr1Reg).addImm(0).addImm(61);
6524 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006525 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006526 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006527 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006528 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006529 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006530 .addReg(oldval).addReg(ShiftReg);
6531 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006532 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006533 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006534 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6535 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6536 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006537 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006538 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006539 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006540 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006541 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006542 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006543 .addReg(OldVal2Reg).addReg(MaskReg);
6544
6545 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006546 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006547 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006548 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6549 .addReg(TmpDestReg).addReg(MaskReg);
6550 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006551 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006552 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006553 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6554 BB->addSuccessor(loop2MBB);
6555 BB->addSuccessor(midMBB);
6556
6557 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006558 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6559 .addReg(TmpDestReg).addReg(MaskReg);
6560 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6561 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6562 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006563 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006564 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006565 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006566 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006567 BB->addSuccessor(loop1MBB);
6568 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006569
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006570 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006571 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006572 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006573 BB->addSuccessor(exitMBB);
6574
6575 // exitMBB:
6576 // ...
6577 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006578 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6579 .addReg(ShiftReg);
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00006580 } else if (MI->getOpcode() == PPC::FADDrtz) {
6581 // This pseudo performs an FADD with rounding mode temporarily forced
6582 // to round-to-zero. We emit this via custom inserter since the FPSCR
6583 // is not modeled at the SelectionDAG level.
6584 unsigned Dest = MI->getOperand(0).getReg();
6585 unsigned Src1 = MI->getOperand(1).getReg();
6586 unsigned Src2 = MI->getOperand(2).getReg();
6587 DebugLoc dl = MI->getDebugLoc();
6588
6589 MachineRegisterInfo &RegInfo = F->getRegInfo();
6590 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6591
6592 // Save FPSCR value.
6593 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6594
6595 // Set rounding mode to round-to-zero.
6596 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6597 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
6598
6599 // Perform addition.
6600 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
6601
6602 // Restore FPSCR value.
6603 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel0882fd62013-03-29 19:41:55 +00006604 } else if (MI->getOpcode() == PPC::FRINDrint ||
6605 MI->getOpcode() == PPC::FRINSrint) {
6606 bool isf32 = MI->getOpcode() == PPC::FRINSrint;
6607 unsigned Dest = MI->getOperand(0).getReg();
6608 unsigned Src = MI->getOperand(1).getReg();
6609 DebugLoc dl = MI->getDebugLoc();
6610
6611 MachineRegisterInfo &RegInfo = F->getRegInfo();
6612 unsigned CRReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
6613
6614 // Perform the rounding.
6615 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FRINS : PPC::FRIND), Dest)
6616 .addReg(Src);
6617
6618 // Compare the results.
6619 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FCMPUS : PPC::FCMPUD), CRReg)
6620 .addReg(Dest).addReg(Src);
6621
6622 // If the results were not equal, then set the FPSCR XX bit.
6623 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6624 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6625 F->insert(It, midMBB);
6626 F->insert(It, exitMBB);
6627 exitMBB->splice(exitMBB->begin(), BB,
6628 llvm::next(MachineBasicBlock::iterator(MI)),
6629 BB->end());
6630 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6631
6632 BuildMI(*BB, MI, dl, TII->get(PPC::BCC))
6633 .addImm(PPC::PRED_EQ).addReg(CRReg).addMBB(exitMBB);
6634
6635 BB->addSuccessor(midMBB);
6636 BB->addSuccessor(exitMBB);
6637
6638 BB = midMBB;
6639
6640 // Set the FPSCR XX bit (FE_INEXACT). Note that we cannot just set
6641 // the FI bit here because that will not automatically set XX also,
6642 // and XX is what libm interprets as the FE_INEXACT flag.
6643 BuildMI(BB, dl, TII->get(PPC::MTFSB1)).addImm(/* 38 - 32 = */ 6);
6644 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
6645
6646 BB->addSuccessor(exitMBB);
6647
6648 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006649 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006650 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006651 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006652
Dan Gohman14152b42010-07-06 20:24:04 +00006653 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006654 return BB;
6655}
6656
Chris Lattner1a635d62006-04-14 06:01:58 +00006657//===----------------------------------------------------------------------===//
6658// Target Optimization Hooks
6659//===----------------------------------------------------------------------===//
6660
Duncan Sands25cf2272008-11-24 14:53:14 +00006661SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6662 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006663 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006664 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006665 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006666 switch (N->getOpcode()) {
6667 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006668 case PPCISD::SHL:
6669 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006670 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006671 return N->getOperand(0);
6672 }
6673 break;
6674 case PPCISD::SRL:
6675 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006676 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006677 return N->getOperand(0);
6678 }
6679 break;
6680 case PPCISD::SRA:
6681 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006682 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006683 C->isAllOnesValue()) // -1 >>s V -> -1.
6684 return N->getOperand(0);
6685 }
6686 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006687
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006688 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006689 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006690 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6691 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6692 // We allow the src/dst to be either f32/f64, but the intermediate
6693 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006694 if (N->getOperand(0).getValueType() == MVT::i64 &&
6695 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006696 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006697 if (Val.getValueType() == MVT::f32) {
6698 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006699 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006700 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006701
Owen Anderson825b72b2009-08-11 20:47:22 +00006702 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006703 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006704 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006705 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006706 if (N->getValueType(0) == MVT::f32) {
6707 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006708 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006709 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006710 }
6711 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006712 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006713 // If the intermediate type is i32, we can avoid the load/store here
6714 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006715 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006716 }
6717 }
6718 break;
Chris Lattner51269842006-03-01 05:50:56 +00006719 case ISD::STORE:
6720 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6721 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006722 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006723 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006724 N->getOperand(1).getValueType() == MVT::i32 &&
6725 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006726 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006727 if (Val.getValueType() == MVT::f32) {
6728 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006729 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006730 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006731 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006732 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006733
Hal Finkelf170cc92013-04-01 15:37:53 +00006734 SDValue Ops[] = {
6735 N->getOperand(0), Val, N->getOperand(2),
6736 DAG.getValueType(N->getOperand(1).getValueType())
6737 };
6738
6739 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
6740 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
6741 cast<StoreSDNode>(N)->getMemoryVT(),
6742 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greifba36cb52008-08-28 21:40:38 +00006743 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006744 return Val;
6745 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006746
Chris Lattnerd9989382006-07-10 20:56:58 +00006747 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006748 if (cast<StoreSDNode>(N)->isUnindexed() &&
6749 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006750 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006751 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkelefdd4672013-03-28 19:25:55 +00006752 N->getOperand(1).getValueType() == MVT::i16 ||
6753 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00006754 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006755 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00006756 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006757 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006758 if (BSwapOp.getValueType() == MVT::i16)
6759 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006760
Dan Gohmanc76909a2009-09-25 20:36:54 +00006761 SDValue Ops[] = {
6762 N->getOperand(0), BSwapOp, N->getOperand(2),
6763 DAG.getValueType(N->getOperand(1).getValueType())
6764 };
6765 return
6766 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6767 Ops, array_lengthof(Ops),
6768 cast<StoreSDNode>(N)->getMemoryVT(),
6769 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006770 }
6771 break;
6772 case ISD::BSWAP:
6773 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006774 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006775 N->getOperand(0).hasOneUse() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006776 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
6777 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00006778 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006779 N->getValueType(0) == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00006780 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006781 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006782 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006783 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006784 LD->getChain(), // Chain
6785 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006786 DAG.getValueType(N->getValueType(0)) // VT
6787 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006788 SDValue BSLoad =
6789 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkelefdd4672013-03-28 19:25:55 +00006790 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
6791 MVT::i64 : MVT::i32, MVT::Other),
Hal Finkelb52980b2013-03-28 19:43:12 +00006792 Ops, 3, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006793
Scott Michelfdc40a02009-02-17 22:15:04 +00006794 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006795 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006796 if (N->getValueType(0) == MVT::i16)
6797 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006798
Chris Lattnerd9989382006-07-10 20:56:58 +00006799 // First, combine the bswap away. This makes the value produced by the
6800 // load dead.
6801 DCI.CombineTo(N, ResVal);
6802
6803 // Next, combine the load away, we give it a bogus result value but a real
6804 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006805 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006806
Chris Lattnerd9989382006-07-10 20:56:58 +00006807 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006808 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006809 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006810
Chris Lattner51269842006-03-01 05:50:56 +00006811 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006812 case PPCISD::VCMP: {
6813 // If a VCMPo node already exists with exactly the same operands as this
6814 // node, use its result instead of this node (VCMPo computes both a CR6 and
6815 // a normal output).
6816 //
6817 if (!N->getOperand(0).hasOneUse() &&
6818 !N->getOperand(1).hasOneUse() &&
6819 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006820
Chris Lattner4468c222006-03-31 06:02:07 +00006821 // Scan all of the users of the LHS, looking for VCMPo's that match.
6822 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006823
Gabor Greifba36cb52008-08-28 21:40:38 +00006824 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006825 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6826 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006827 if (UI->getOpcode() == PPCISD::VCMPo &&
6828 UI->getOperand(1) == N->getOperand(1) &&
6829 UI->getOperand(2) == N->getOperand(2) &&
6830 UI->getOperand(0) == N->getOperand(0)) {
6831 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006832 break;
6833 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006834
Chris Lattner00901202006-04-18 18:28:22 +00006835 // If there is no VCMPo node, or if the flag value has a single use, don't
6836 // transform this.
6837 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6838 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006839
6840 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006841 // chain, this transformation is more complex. Note that multiple things
6842 // could use the value result, which we should ignore.
6843 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006844 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006845 FlagUser == 0; ++UI) {
6846 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006847 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006848 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006849 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006850 FlagUser = User;
6851 break;
6852 }
6853 }
6854 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006855
Chris Lattner00901202006-04-18 18:28:22 +00006856 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6857 // give up for right now.
6858 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006859 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006860 }
6861 break;
6862 }
Chris Lattner90564f22006-04-18 17:59:36 +00006863 case ISD::BR_CC: {
6864 // If this is a branch on an altivec predicate comparison, lower this so
6865 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6866 // lowering is done pre-legalize, because the legalizer lowers the predicate
6867 // compare down to code that is difficult to reassemble.
6868 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006869 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006870 int CompareOpc;
6871 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006872
Chris Lattner90564f22006-04-18 17:59:36 +00006873 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6874 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6875 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6876 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006877
Chris Lattner90564f22006-04-18 17:59:36 +00006878 // If this is a comparison against something other than 0/1, then we know
6879 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006880 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006881 if (Val != 0 && Val != 1) {
6882 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6883 return N->getOperand(0);
6884 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006885 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006886 N->getOperand(0), N->getOperand(4));
6887 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006888
Chris Lattner90564f22006-04-18 17:59:36 +00006889 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006890
Chris Lattner90564f22006-04-18 17:59:36 +00006891 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00006892 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006893 LHS.getOperand(2), // LHS of compare
6894 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006895 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006896 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00006897 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00006898 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006899
Chris Lattner90564f22006-04-18 17:59:36 +00006900 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006901 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006902 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006903 default: // Can't happen, don't crash on invalid number though.
6904 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006905 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006906 break;
6907 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006908 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006909 break;
6910 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006911 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006912 break;
6913 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006914 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006915 break;
6916 }
6917
Owen Anderson825b72b2009-08-11 20:47:22 +00006918 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6919 DAG.getConstant(CompOpc, MVT::i32),
6920 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006921 N->getOperand(4), CompNode.getValue(1));
6922 }
6923 break;
6924 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006925 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006926
Dan Gohman475871a2008-07-27 21:46:04 +00006927 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006928}
6929
Chris Lattner1a635d62006-04-14 06:01:58 +00006930//===----------------------------------------------------------------------===//
6931// Inline Assembly Support
6932//===----------------------------------------------------------------------===//
6933
Dan Gohman475871a2008-07-27 21:46:04 +00006934void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006935 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006936 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006937 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006938 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006939 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006940 switch (Op.getOpcode()) {
6941 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006942 case PPCISD::LBRX: {
6943 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006944 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006945 KnownZero = 0xFFFF0000;
6946 break;
6947 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006948 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006949 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006950 default: break;
6951 case Intrinsic::ppc_altivec_vcmpbfp_p:
6952 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6953 case Intrinsic::ppc_altivec_vcmpequb_p:
6954 case Intrinsic::ppc_altivec_vcmpequh_p:
6955 case Intrinsic::ppc_altivec_vcmpequw_p:
6956 case Intrinsic::ppc_altivec_vcmpgefp_p:
6957 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6958 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6959 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6960 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6961 case Intrinsic::ppc_altivec_vcmpgtub_p:
6962 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6963 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6964 KnownZero = ~1U; // All bits but the low one are known to be zero.
6965 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006966 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006967 }
6968 }
6969}
6970
6971
Chris Lattner4234f572007-03-25 02:14:49 +00006972/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006973/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006974PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006975PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6976 if (Constraint.size() == 1) {
6977 switch (Constraint[0]) {
6978 default: break;
6979 case 'b':
6980 case 'r':
6981 case 'f':
6982 case 'v':
6983 case 'y':
6984 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00006985 case 'Z':
6986 // FIXME: While Z does indicate a memory constraint, it specifically
6987 // indicates an r+r address (used in conjunction with the 'y' modifier
6988 // in the replacement string). Currently, we're forcing the base
6989 // register to be r0 in the asm printer (which is interpreted as zero)
6990 // and forming the complete address in the second register. This is
6991 // suboptimal.
6992 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00006993 }
6994 }
6995 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006996}
6997
John Thompson44ab89e2010-10-29 17:29:13 +00006998/// Examine constraint type and operand type and determine a weight value.
6999/// This object must already have been set up with the operand type
7000/// and the current alternative constraint selected.
7001TargetLowering::ConstraintWeight
7002PPCTargetLowering::getSingleConstraintMatchWeight(
7003 AsmOperandInfo &info, const char *constraint) const {
7004 ConstraintWeight weight = CW_Invalid;
7005 Value *CallOperandVal = info.CallOperandVal;
7006 // If we don't have a value, we can't do a match,
7007 // but allow it at the lowest weight.
7008 if (CallOperandVal == NULL)
7009 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007010 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00007011 // Look at the constraint type.
7012 switch (*constraint) {
7013 default:
7014 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
7015 break;
7016 case 'b':
7017 if (type->isIntegerTy())
7018 weight = CW_Register;
7019 break;
7020 case 'f':
7021 if (type->isFloatTy())
7022 weight = CW_Register;
7023 break;
7024 case 'd':
7025 if (type->isDoubleTy())
7026 weight = CW_Register;
7027 break;
7028 case 'v':
7029 if (type->isVectorTy())
7030 weight = CW_Register;
7031 break;
7032 case 'y':
7033 weight = CW_Register;
7034 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00007035 case 'Z':
7036 weight = CW_Memory;
7037 break;
John Thompson44ab89e2010-10-29 17:29:13 +00007038 }
7039 return weight;
7040}
7041
Scott Michelfdc40a02009-02-17 22:15:04 +00007042std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00007043PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00007044 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00007045 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00007046 // GCC RS6000 Constraint Letters
7047 switch (Constraint[0]) {
7048 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00007049 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
7050 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
7051 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007052 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00007053 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00007054 return std::make_pair(0U, &PPC::G8RCRegClass);
7055 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007056 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00007057 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00007058 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00007059 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00007060 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007061 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007062 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00007063 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007064 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00007065 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007066 }
7067 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007068
Chris Lattner331d1bc2006-11-02 01:44:04 +00007069 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007070}
Chris Lattner763317d2006-02-07 00:47:13 +00007071
Chris Lattner331d1bc2006-11-02 01:44:04 +00007072
Chris Lattner48884cd2007-08-25 00:47:38 +00007073/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00007074/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00007075void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00007076 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00007077 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00007078 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007079 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00007080
Eric Christopher100c8332011-06-02 23:16:42 +00007081 // Only support length 1 constraints.
7082 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00007083
Eric Christopher100c8332011-06-02 23:16:42 +00007084 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00007085 switch (Letter) {
7086 default: break;
7087 case 'I':
7088 case 'J':
7089 case 'K':
7090 case 'L':
7091 case 'M':
7092 case 'N':
7093 case 'O':
7094 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00007095 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00007096 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007097 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00007098 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007099 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00007100 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007101 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007102 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007103 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007104 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
7105 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007106 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007107 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007108 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007109 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007110 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007111 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007112 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007113 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007114 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00007115 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007116 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007117 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007118 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00007119 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007120 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007121 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007122 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007123 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007124 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007125 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007126 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007127 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007128 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007129 }
7130 break;
7131 }
7132 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007133
Gabor Greifba36cb52008-08-28 21:40:38 +00007134 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00007135 Ops.push_back(Result);
7136 return;
7137 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007138
Chris Lattner763317d2006-02-07 00:47:13 +00007139 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00007140 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00007141}
Evan Chengc4c62572006-03-13 23:20:37 +00007142
Chris Lattnerc9addb72007-03-30 23:15:24 +00007143// isLegalAddressingMode - Return true if the addressing mode represented
7144// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007145bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007146 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00007147 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00007148
Chris Lattnerc9addb72007-03-30 23:15:24 +00007149 // PPC allows a sign-extended 16-bit immediate field.
7150 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
7151 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007152
Chris Lattnerc9addb72007-03-30 23:15:24 +00007153 // No global is ever allowed as a base.
7154 if (AM.BaseGV)
7155 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007156
7157 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007158 switch (AM.Scale) {
7159 case 0: // "r+i" or just "i", depending on HasBaseReg.
7160 break;
7161 case 1:
7162 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7163 return false;
7164 // Otherwise we have r+r or r+i.
7165 break;
7166 case 2:
7167 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7168 return false;
7169 // Allow 2*r as r+r.
7170 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007171 default:
7172 // No other scales are supported.
7173 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007174 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007175
Chris Lattnerc9addb72007-03-30 23:15:24 +00007176 return true;
7177}
7178
Evan Chengc4c62572006-03-13 23:20:37 +00007179/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00007180/// as the offset of the target addressing mode for load / store of the
7181/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007182bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00007183 // PPC allows a sign-extended 16-bit immediate field.
7184 return (V > -(1 << 16) && V < (1 << 16)-1);
7185}
Reid Spencer3a9ec242006-08-28 01:02:49 +00007186
Craig Topperc89c7442012-03-27 07:21:54 +00007187bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00007188 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00007189}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007190
Dan Gohmand858e902010-04-17 15:26:15 +00007191SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7192 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007193 MachineFunction &MF = DAG.getMachineFunction();
7194 MachineFrameInfo *MFI = MF.getFrameInfo();
7195 MFI->setReturnAddressIsTaken(true);
7196
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007197 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007198 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007199
Dale Johannesen08673d22010-05-03 22:59:34 +00007200 // Make sure the function does not optimize away the store of the RA to
7201 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007202 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007203 FuncInfo->setLRStoreRequired();
7204 bool isPPC64 = PPCSubTarget.isPPC64();
7205 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7206
7207 if (Depth > 0) {
7208 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7209 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007210
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007211 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007212 isPPC64? MVT::i64 : MVT::i32);
7213 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7214 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7215 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007216 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007217 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007218
Chris Lattner3fc027d2007-12-08 06:59:59 +00007219 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007220 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007221 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007222 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007223}
7224
Dan Gohmand858e902010-04-17 15:26:15 +00007225SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7226 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00007227 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007228 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007229
Owen Andersone50ed302009-08-10 22:56:29 +00007230 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007231 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007232
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007233 MachineFunction &MF = DAG.getMachineFunction();
7234 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007235 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007236
7237 // Naked functions never have a frame pointer, and so we use r1. For all
7238 // other functions, this decision must be delayed until during PEI.
7239 unsigned FrameReg;
7240 if (MF.getFunction()->getAttributes().hasAttribute(
7241 AttributeSet::FunctionIndex, Attribute::Naked))
7242 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7243 else
7244 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7245
Dale Johannesen08673d22010-05-03 22:59:34 +00007246 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7247 PtrVT);
7248 while (Depth--)
7249 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007250 FrameAddr, MachinePointerInfo(), false, false,
7251 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007252 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007253}
Dan Gohman54aeea32008-10-21 03:41:46 +00007254
7255bool
7256PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7257 // The PowerPC target isn't yet aware of offsets.
7258 return false;
7259}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007260
Evan Cheng42642d02010-04-01 20:10:42 +00007261/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007262/// and store operations as a result of memset, memcpy, and memmove
7263/// lowering. If DstAlign is zero that means it's safe to destination
7264/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7265/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007266/// probably because the source does not need to be loaded. If 'IsMemset' is
7267/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7268/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7269/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007270/// It returns EVT::Other if the type should be determined using generic
7271/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007272EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7273 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007274 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007275 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007276 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007277 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007278 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007279 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007280 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007281 }
7282}
Hal Finkel3f31d492012-04-01 19:23:08 +00007283
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007284bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7285 bool *Fast) const {
7286 if (DisablePPCUnaligned)
7287 return false;
7288
7289 // PowerPC supports unaligned memory access for simple non-vector types.
7290 // Although accessing unaligned addresses is not as efficient as accessing
7291 // aligned addresses, it is generally more efficient than manual expansion,
7292 // and generally only traps for software emulation when crossing page
7293 // boundaries.
7294
7295 if (!VT.isSimple())
7296 return false;
7297
7298 if (VT.getSimpleVT().isVector())
7299 return false;
7300
7301 if (VT == MVT::ppcf128)
7302 return false;
7303
7304 if (Fast)
7305 *Fast = true;
7306
7307 return true;
7308}
7309
Hal Finkel070b8db2012-06-22 00:49:52 +00007310/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
7311/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
7312/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
7313/// is expanded to mul + add.
7314bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
7315 if (!VT.isSimple())
7316 return false;
7317
7318 switch (VT.getSimpleVT().SimpleTy) {
7319 case MVT::f32:
7320 case MVT::f64:
7321 case MVT::v4f32:
7322 return true;
7323 default:
7324 break;
7325 }
7326
7327 return false;
7328}
7329
Hal Finkel3f31d492012-04-01 19:23:08 +00007330Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007331 if (DisableILPPref)
7332 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007333
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007334 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007335}
7336