blob: d4f146232ea0fd5a0221cbaefe6b70711ee4a4c8 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/MachineBasicBlock.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000041#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000043#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000044#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000045#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000046#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000047#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000048#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000049#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000050#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000051#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000052using namespace llvm;
53
Dale Johannesen51e28e62010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Bob Wilson703af3a2010-08-13 22:43:33 +000056// This option should go away when tail calls fully work.
57static cl::opt<bool>
58EnableARMTailCalls("arm-tail-calls", cl::Hidden,
59 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
60 cl::init(false));
61
Eric Christopher836c6242010-12-15 23:47:29 +000062cl::opt<bool>
Jim Grosbache7b52522010-04-14 22:28:31 +000063EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000064 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000065 cl::init(false));
66
Evan Cheng46df4eb2010-06-16 07:35:02 +000067static cl::opt<bool>
68ARMInterworking("arm-interworking", cl::Hidden,
69 cl::desc("Enable / disable ARM interworking (for debugging only)"),
70 cl::init(true));
71
Owen Andersone50ed302009-08-10 22:56:29 +000072void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
73 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000074 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000076 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
77 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000080 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000081 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082 }
83
Owen Andersone50ed302009-08-10 22:56:29 +000084 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000085 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Bob Wilson3468c2e2010-11-03 16:24:50 +000087 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000088 if (ElemTy != MVT::i32) {
89 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
90 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
91 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
92 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
93 }
Owen Anderson70671842009-08-10 20:18:46 +000094 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
95 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +000096 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000097 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +000098 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
99 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000100 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000101 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
102 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
103 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000104 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
105 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson24645a12010-11-01 18:31:39 +0000106 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
107 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
108 setTruncStoreAction(VT.getSimpleVT(),
109 (MVT::SimpleValueType)InnerVT, Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000110 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000111 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000112
113 // Promote all bit-wise operations.
114 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000116 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
117 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000119 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000120 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000121 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000122 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000123 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000124 }
Bob Wilson16330762009-09-16 00:17:28 +0000125
126 // Neon does not support vector divide/remainder operations.
127 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
128 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
129 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
130 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
131 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000133}
134
Owen Andersone50ed302009-08-10 22:56:29 +0000135void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000136 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000138}
139
Owen Andersone50ed302009-08-10 22:56:29 +0000140void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000141 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000143}
144
Chris Lattnerf0144122009-07-28 03:13:23 +0000145static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
146 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000147 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000148
Chris Lattner80ec2792009-08-02 00:34:36 +0000149 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000150}
151
Evan Chenga8e29892007-01-19 07:51:42 +0000152ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000153 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000154 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000155 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000156 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000157
Evan Chengb1df8f22007-04-27 08:15:43 +0000158 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000159 // Uses VFP for Thumb libfuncs if available.
160 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
161 // Single-precision floating-point arithmetic.
162 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
163 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
164 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
165 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000166
Evan Chengb1df8f22007-04-27 08:15:43 +0000167 // Double-precision floating-point arithmetic.
168 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
169 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
170 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
171 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000172
Evan Chengb1df8f22007-04-27 08:15:43 +0000173 // Single-precision comparisons.
174 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
175 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
176 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
177 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
178 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
179 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
180 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
181 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000182
Evan Chengb1df8f22007-04-27 08:15:43 +0000183 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
184 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000191
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 // Double-precision comparisons.
193 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
194 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
195 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
196 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
197 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
198 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
199 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
200 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000201
Evan Chengb1df8f22007-04-27 08:15:43 +0000202 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
205 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
206 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000210
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 // Floating-point to integer conversions.
212 // i64 conversions are done via library routines even when generating VFP
213 // instructions, so use the same ones.
214 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
215 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
216 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
217 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chengb1df8f22007-04-27 08:15:43 +0000219 // Conversions between floating types.
220 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
221 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
222
223 // Integer to floating-point conversions.
224 // i64 conversions are done via library routines even when generating VFP
225 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000226 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
227 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000228 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
229 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
230 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
231 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
232 }
Evan Chenga8e29892007-01-19 07:51:42 +0000233 }
234
Bob Wilson2f954612009-05-22 17:38:41 +0000235 // These libcalls are not available in 32-bit.
236 setLibcallName(RTLIB::SHL_I128, 0);
237 setLibcallName(RTLIB::SRL_I128, 0);
238 setLibcallName(RTLIB::SRA_I128, 0);
239
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000240 if (Subtarget->isAAPCS_ABI()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000241 // Double-precision floating-point arithmetic helper functions
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000242 // RTABI chapter 4.1.2, Table 2
243 setLibcallName(RTLIB::ADD_F64, "__aeabi_dadd");
244 setLibcallName(RTLIB::DIV_F64, "__aeabi_ddiv");
245 setLibcallName(RTLIB::MUL_F64, "__aeabi_dmul");
246 setLibcallName(RTLIB::SUB_F64, "__aeabi_dsub");
247 setLibcallCallingConv(RTLIB::ADD_F64, CallingConv::ARM_AAPCS);
248 setLibcallCallingConv(RTLIB::DIV_F64, CallingConv::ARM_AAPCS);
249 setLibcallCallingConv(RTLIB::MUL_F64, CallingConv::ARM_AAPCS);
250 setLibcallCallingConv(RTLIB::SUB_F64, CallingConv::ARM_AAPCS);
251
252 // Double-precision floating-point comparison helper functions
253 // RTABI chapter 4.1.2, Table 3
254 setLibcallName(RTLIB::OEQ_F64, "__aeabi_dcmpeq");
255 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
256 setLibcallName(RTLIB::UNE_F64, "__aeabi_dcmpeq");
257 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETEQ);
258 setLibcallName(RTLIB::OLT_F64, "__aeabi_dcmplt");
259 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
260 setLibcallName(RTLIB::OLE_F64, "__aeabi_dcmple");
261 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
262 setLibcallName(RTLIB::OGE_F64, "__aeabi_dcmpge");
263 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
264 setLibcallName(RTLIB::OGT_F64, "__aeabi_dcmpgt");
265 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
266 setLibcallName(RTLIB::UO_F64, "__aeabi_dcmpun");
267 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
268 setLibcallName(RTLIB::O_F64, "__aeabi_dcmpun");
269 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
270 setLibcallCallingConv(RTLIB::OEQ_F64, CallingConv::ARM_AAPCS);
271 setLibcallCallingConv(RTLIB::UNE_F64, CallingConv::ARM_AAPCS);
272 setLibcallCallingConv(RTLIB::OLT_F64, CallingConv::ARM_AAPCS);
273 setLibcallCallingConv(RTLIB::OLE_F64, CallingConv::ARM_AAPCS);
274 setLibcallCallingConv(RTLIB::OGE_F64, CallingConv::ARM_AAPCS);
275 setLibcallCallingConv(RTLIB::OGT_F64, CallingConv::ARM_AAPCS);
276 setLibcallCallingConv(RTLIB::UO_F64, CallingConv::ARM_AAPCS);
277 setLibcallCallingConv(RTLIB::O_F64, CallingConv::ARM_AAPCS);
278
279 // Single-precision floating-point arithmetic helper functions
280 // RTABI chapter 4.1.2, Table 4
281 setLibcallName(RTLIB::ADD_F32, "__aeabi_fadd");
282 setLibcallName(RTLIB::DIV_F32, "__aeabi_fdiv");
283 setLibcallName(RTLIB::MUL_F32, "__aeabi_fmul");
284 setLibcallName(RTLIB::SUB_F32, "__aeabi_fsub");
285 setLibcallCallingConv(RTLIB::ADD_F32, CallingConv::ARM_AAPCS);
286 setLibcallCallingConv(RTLIB::DIV_F32, CallingConv::ARM_AAPCS);
287 setLibcallCallingConv(RTLIB::MUL_F32, CallingConv::ARM_AAPCS);
288 setLibcallCallingConv(RTLIB::SUB_F32, CallingConv::ARM_AAPCS);
289
290 // Single-precision floating-point comparison helper functions
291 // RTABI chapter 4.1.2, Table 5
292 setLibcallName(RTLIB::OEQ_F32, "__aeabi_fcmpeq");
293 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
294 setLibcallName(RTLIB::UNE_F32, "__aeabi_fcmpeq");
295 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETEQ);
296 setLibcallName(RTLIB::OLT_F32, "__aeabi_fcmplt");
297 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
298 setLibcallName(RTLIB::OLE_F32, "__aeabi_fcmple");
299 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
300 setLibcallName(RTLIB::OGE_F32, "__aeabi_fcmpge");
301 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
302 setLibcallName(RTLIB::OGT_F32, "__aeabi_fcmpgt");
303 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
304 setLibcallName(RTLIB::UO_F32, "__aeabi_fcmpun");
305 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
306 setLibcallName(RTLIB::O_F32, "__aeabi_fcmpun");
307 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
308 setLibcallCallingConv(RTLIB::OEQ_F32, CallingConv::ARM_AAPCS);
309 setLibcallCallingConv(RTLIB::UNE_F32, CallingConv::ARM_AAPCS);
310 setLibcallCallingConv(RTLIB::OLT_F32, CallingConv::ARM_AAPCS);
311 setLibcallCallingConv(RTLIB::OLE_F32, CallingConv::ARM_AAPCS);
312 setLibcallCallingConv(RTLIB::OGE_F32, CallingConv::ARM_AAPCS);
313 setLibcallCallingConv(RTLIB::OGT_F32, CallingConv::ARM_AAPCS);
314 setLibcallCallingConv(RTLIB::UO_F32, CallingConv::ARM_AAPCS);
315 setLibcallCallingConv(RTLIB::O_F32, CallingConv::ARM_AAPCS);
316
317 // Floating-point to integer conversions.
318 // RTABI chapter 4.1.2, Table 6
319 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__aeabi_d2iz");
320 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__aeabi_d2uiz");
321 setLibcallName(RTLIB::FPTOSINT_F64_I64, "__aeabi_d2lz");
322 setLibcallName(RTLIB::FPTOUINT_F64_I64, "__aeabi_d2ulz");
323 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__aeabi_f2iz");
324 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__aeabi_f2uiz");
325 setLibcallName(RTLIB::FPTOSINT_F32_I64, "__aeabi_f2lz");
326 setLibcallName(RTLIB::FPTOUINT_F32_I64, "__aeabi_f2ulz");
327 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I32, CallingConv::ARM_AAPCS);
328 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I32, CallingConv::ARM_AAPCS);
329 setLibcallCallingConv(RTLIB::FPTOSINT_F64_I64, CallingConv::ARM_AAPCS);
330 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::ARM_AAPCS);
331 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I32, CallingConv::ARM_AAPCS);
332 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I32, CallingConv::ARM_AAPCS);
333 setLibcallCallingConv(RTLIB::FPTOSINT_F32_I64, CallingConv::ARM_AAPCS);
334 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::ARM_AAPCS);
335
336 // Conversions between floating types.
337 // RTABI chapter 4.1.2, Table 7
338 setLibcallName(RTLIB::FPROUND_F64_F32, "__aeabi_d2f");
339 setLibcallName(RTLIB::FPEXT_F32_F64, "__aeabi_f2d");
340 setLibcallCallingConv(RTLIB::FPROUND_F64_F32, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000341 setLibcallCallingConv(RTLIB::FPEXT_F32_F64, CallingConv::ARM_AAPCS);
Anton Korobeynikov4f922f22010-09-28 21:39:26 +0000342
343 // Integer to floating-point conversions.
344 // RTABI chapter 4.1.2, Table 8
345 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__aeabi_i2d");
346 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__aeabi_ui2d");
347 setLibcallName(RTLIB::SINTTOFP_I64_F64, "__aeabi_l2d");
348 setLibcallName(RTLIB::UINTTOFP_I64_F64, "__aeabi_ul2d");
349 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__aeabi_i2f");
350 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__aeabi_ui2f");
351 setLibcallName(RTLIB::SINTTOFP_I64_F32, "__aeabi_l2f");
352 setLibcallName(RTLIB::UINTTOFP_I64_F32, "__aeabi_ul2f");
353 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
354 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F64, CallingConv::ARM_AAPCS);
355 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
356 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F64, CallingConv::ARM_AAPCS);
357 setLibcallCallingConv(RTLIB::SINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
358 setLibcallCallingConv(RTLIB::UINTTOFP_I32_F32, CallingConv::ARM_AAPCS);
359 setLibcallCallingConv(RTLIB::SINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
360 setLibcallCallingConv(RTLIB::UINTTOFP_I64_F32, CallingConv::ARM_AAPCS);
361
362 // Long long helper functions
363 // RTABI chapter 4.2, Table 9
364 setLibcallName(RTLIB::MUL_I64, "__aeabi_lmul");
365 setLibcallName(RTLIB::SDIV_I64, "__aeabi_ldivmod");
366 setLibcallName(RTLIB::UDIV_I64, "__aeabi_uldivmod");
367 setLibcallName(RTLIB::SHL_I64, "__aeabi_llsl");
368 setLibcallName(RTLIB::SRL_I64, "__aeabi_llsr");
369 setLibcallName(RTLIB::SRA_I64, "__aeabi_lasr");
370 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::ARM_AAPCS);
371 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::ARM_AAPCS);
372 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::ARM_AAPCS);
373 setLibcallCallingConv(RTLIB::SHL_I64, CallingConv::ARM_AAPCS);
374 setLibcallCallingConv(RTLIB::SRL_I64, CallingConv::ARM_AAPCS);
375 setLibcallCallingConv(RTLIB::SRA_I64, CallingConv::ARM_AAPCS);
376
377 // Integer division functions
378 // RTABI chapter 4.3.1
379 setLibcallName(RTLIB::SDIV_I8, "__aeabi_idiv");
380 setLibcallName(RTLIB::SDIV_I16, "__aeabi_idiv");
381 setLibcallName(RTLIB::SDIV_I32, "__aeabi_idiv");
382 setLibcallName(RTLIB::UDIV_I8, "__aeabi_uidiv");
383 setLibcallName(RTLIB::UDIV_I16, "__aeabi_uidiv");
384 setLibcallName(RTLIB::UDIV_I32, "__aeabi_uidiv");
385 setLibcallCallingConv(RTLIB::SDIV_I8, CallingConv::ARM_AAPCS);
386 setLibcallCallingConv(RTLIB::SDIV_I16, CallingConv::ARM_AAPCS);
387 setLibcallCallingConv(RTLIB::SDIV_I32, CallingConv::ARM_AAPCS);
388 setLibcallCallingConv(RTLIB::UDIV_I8, CallingConv::ARM_AAPCS);
389 setLibcallCallingConv(RTLIB::UDIV_I16, CallingConv::ARM_AAPCS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000390 setLibcallCallingConv(RTLIB::UDIV_I32, CallingConv::ARM_AAPCS);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000391 }
392
David Goodwinf1daf7d2009-07-08 23:10:31 +0000393 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000395 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000397 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000399 if (!Subtarget->isFPOnlySP())
400 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000401
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000403 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000404
405 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 addDRTypeForNEON(MVT::v2f32);
407 addDRTypeForNEON(MVT::v8i8);
408 addDRTypeForNEON(MVT::v4i16);
409 addDRTypeForNEON(MVT::v2i32);
410 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 addQRTypeForNEON(MVT::v4f32);
413 addQRTypeForNEON(MVT::v2f64);
414 addQRTypeForNEON(MVT::v16i8);
415 addQRTypeForNEON(MVT::v8i16);
416 addQRTypeForNEON(MVT::v4i32);
417 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000418
Bob Wilson74dc72e2009-09-15 23:55:57 +0000419 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
420 // neither Neon nor VFP support any arithmetic operations on it.
421 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
422 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
423 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
424 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
425 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
426 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
427 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
428 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
429 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
430 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
431 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
432 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
433 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
434 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
435 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
436 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
437 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
438 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
439 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
440 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
441 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
442 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
443 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
444 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
445
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000446 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
447
Bob Wilson642b3292009-09-16 00:32:15 +0000448 // Neon does not support some operations on v1i64 and v2i64 types.
449 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000450 // Custom handling for some quad-vector types to detect VMULL.
451 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
452 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
453 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000454 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
455 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
456
Bob Wilson5bafff32009-06-22 23:27:02 +0000457 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
458 setTargetDAGCombine(ISD::SHL);
459 setTargetDAGCombine(ISD::SRL);
460 setTargetDAGCombine(ISD::SRA);
461 setTargetDAGCombine(ISD::SIGN_EXTEND);
462 setTargetDAGCombine(ISD::ZERO_EXTEND);
463 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000464 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000465 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilsonf20700c2010-10-27 20:38:28 +0000466 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Bob Wilson31600902010-12-21 06:43:19 +0000467 setTargetDAGCombine(ISD::INSERT_VECTOR_ELT);
468 setTargetDAGCombine(ISD::STORE);
Bob Wilson5bafff32009-06-22 23:27:02 +0000469 }
470
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000471 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000472
473 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000475
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000476 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000478
Evan Chenga8e29892007-01-19 07:51:42 +0000479 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000480 if (!Subtarget->isThumb1Only()) {
481 for (unsigned im = (unsigned)ISD::PRE_INC;
482 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setIndexedLoadAction(im, MVT::i1, Legal);
484 setIndexedLoadAction(im, MVT::i8, Legal);
485 setIndexedLoadAction(im, MVT::i16, Legal);
486 setIndexedLoadAction(im, MVT::i32, Legal);
487 setIndexedStoreAction(im, MVT::i1, Legal);
488 setIndexedStoreAction(im, MVT::i8, Legal);
489 setIndexedStoreAction(im, MVT::i16, Legal);
490 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000491 }
Evan Chenga8e29892007-01-19 07:51:42 +0000492 }
493
494 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000495 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::MUL, MVT::i64, Expand);
497 setOperationAction(ISD::MULHU, MVT::i32, Expand);
498 setOperationAction(ISD::MULHS, MVT::i32, Expand);
499 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
500 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000501 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::MUL, MVT::i64, Expand);
503 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000504 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000506 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000507 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000508 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000509 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 setOperationAction(ISD::SRL, MVT::i64, Custom);
511 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000512
513 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000514 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000515 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000516 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000517 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000518 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000519
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000520 // Only ARMv6 has BSWAP.
521 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000523
Evan Chenga8e29892007-01-19 07:51:42 +0000524 // These are expanded into libcalls.
Evan Cheng1f190c82010-11-19 06:28:11 +0000525 if (!Subtarget->hasDivide() || !Subtarget->isThumb2()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000526 // v7M has a hardware divider
527 setOperationAction(ISD::SDIV, MVT::i32, Expand);
528 setOperationAction(ISD::UDIV, MVT::i32, Expand);
529 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::SREM, MVT::i32, Expand);
531 setOperationAction(ISD::UREM, MVT::i32, Expand);
532 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
533 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000534
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
536 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
537 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
538 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000539 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000540
Evan Chengfb3611d2010-05-11 07:26:32 +0000541 setOperationAction(ISD::TRAP, MVT::Other, Legal);
542
Evan Chenga8e29892007-01-19 07:51:42 +0000543 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::VASTART, MVT::Other, Custom);
545 setOperationAction(ISD::VAARG, MVT::Other, Expand);
546 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
547 setOperationAction(ISD::VAEND, MVT::Other, Expand);
548 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
549 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000550 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
551 // FIXME: Shouldn't need this, since no register is used, but the legalizer
552 // doesn't yet know how to not do that for SjLj.
553 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000554 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000555 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
556 // the default expansion.
557 if (Subtarget->hasDataBarrier() ||
Bob Wilson54f92562010-11-09 22:50:44 +0000558 (Subtarget->hasV6Ops() && !Subtarget->isThumb())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000559 // membarrier needs custom lowering; the rest are legal and handled
560 // normally.
561 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
562 } else {
563 // Set them all for expansion, which will force libcalls.
564 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
565 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
566 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
567 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000568 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
569 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
570 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000571 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
572 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
573 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
574 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
575 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
576 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
577 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
578 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
579 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
580 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
581 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
582 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
583 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
584 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
585 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
586 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
587 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
588 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000589 // Since the libcalls include locking, fold in the fences
590 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000591 }
592 // 64-bit versions are always libcalls (for now)
593 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000594 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000595 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
596 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
597 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
598 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
599 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
600 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000601
Evan Cheng416941d2010-11-04 05:19:35 +0000602 setOperationAction(ISD::PREFETCH, MVT::Other, Custom);
Evan Chengbc7deb02010-11-03 05:14:24 +0000603
Eli Friedmana2c6f452010-06-26 04:36:50 +0000604 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
605 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
607 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000608 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000610
Nate Begemand1fb5832010-08-03 21:31:55 +0000611 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000612 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
613 // iff target supports vfp2.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000614 setOperationAction(ISD::BITCAST, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000615 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
616 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000617
618 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000620 if (Subtarget->isTargetDarwin()) {
621 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
622 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000623 setOperationAction(ISD::EH_SJLJ_DISPATCHSETUP, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000624 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000625
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::SETCC, MVT::i32, Expand);
627 setOperationAction(ISD::SETCC, MVT::f32, Expand);
628 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000629 setOperationAction(ISD::SELECT, MVT::i32, Custom);
630 setOperationAction(ISD::SELECT, MVT::f32, Custom);
631 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
633 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
634 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000635
Owen Anderson825b72b2009-08-11 20:47:22 +0000636 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
637 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
638 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
639 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
640 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000641
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000642 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::FSIN, MVT::f64, Expand);
644 setOperationAction(ISD::FSIN, MVT::f32, Expand);
645 setOperationAction(ISD::FCOS, MVT::f32, Expand);
646 setOperationAction(ISD::FCOS, MVT::f64, Expand);
647 setOperationAction(ISD::FREM, MVT::f64, Expand);
648 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000649 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
651 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000652 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 setOperationAction(ISD::FPOW, MVT::f64, Expand);
654 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000655
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000656 // Various VFP goodness
657 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000658 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
659 if (Subtarget->hasVFP2()) {
660 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
661 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
662 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
663 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
664 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000665 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000666 if (!Subtarget->hasFP16()) {
667 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
668 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000669 }
Evan Cheng110cf482008-04-01 01:50:16 +0000670 }
Evan Chenga8e29892007-01-19 07:51:42 +0000671
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000672 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000673 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000674 setTargetDAGCombine(ISD::ADD);
675 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000676 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000677
Owen Anderson080c0922010-11-05 19:27:46 +0000678 if (Subtarget->hasV6T2Ops() || Subtarget->hasNEON())
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000679 setTargetDAGCombine(ISD::OR);
Owen Anderson080c0922010-11-05 19:27:46 +0000680 if (Subtarget->hasNEON())
681 setTargetDAGCombine(ISD::AND);
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000682
Evan Chenga8e29892007-01-19 07:51:42 +0000683 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000684
Evan Chengf7d87ee2010-05-21 00:43:17 +0000685 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
686 setSchedulingPreference(Sched::RegPressure);
687 else
688 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000689
690 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000691
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000692 // On ARM arguments smaller than 4 bytes are extended, so all arguments
693 // are at least 4 bytes aligned.
694 setMinStackArgumentAlignment(4);
695
Evan Chengfff606d2010-09-24 19:07:23 +0000696 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000697}
698
Evan Cheng4f6b4672010-07-21 06:09:07 +0000699std::pair<const TargetRegisterClass*, uint8_t>
700ARMTargetLowering::findRepresentativeClass(EVT VT) const{
701 const TargetRegisterClass *RRC = 0;
702 uint8_t Cost = 1;
703 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000704 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000705 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000706 // Use DPR as representative register class for all floating point
707 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
708 // the cost is 1 for both f32 and f64.
709 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000710 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000711 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000712 break;
713 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
714 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000715 RRC = ARM::DPRRegisterClass;
716 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000717 break;
718 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000719 RRC = ARM::DPRRegisterClass;
720 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000721 break;
722 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000723 RRC = ARM::DPRRegisterClass;
724 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000725 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000726 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000727 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000728}
729
Evan Chenga8e29892007-01-19 07:51:42 +0000730const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
731 switch (Opcode) {
732 default: return 0;
733 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000734 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
735 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000736 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000737 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
738 case ARMISD::tCALL: return "ARMISD::tCALL";
739 case ARMISD::BRCOND: return "ARMISD::BRCOND";
740 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000741 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000742 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
743 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
744 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000745 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000746 case ARMISD::CMPFP: return "ARMISD::CMPFP";
747 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000748 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000749 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
750 case ARMISD::CMOV: return "ARMISD::CMOV";
751 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000752
Jim Grosbach3482c802010-01-18 19:58:49 +0000753 case ARMISD::RBIT: return "ARMISD::RBIT";
754
Bob Wilson76a312b2010-03-19 22:51:32 +0000755 case ARMISD::FTOSI: return "ARMISD::FTOSI";
756 case ARMISD::FTOUI: return "ARMISD::FTOUI";
757 case ARMISD::SITOF: return "ARMISD::SITOF";
758 case ARMISD::UITOF: return "ARMISD::UITOF";
759
Evan Chenga8e29892007-01-19 07:51:42 +0000760 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
761 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
762 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000763
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000764 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
765 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000766
Evan Chengc5942082009-10-28 06:55:03 +0000767 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
768 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
Jim Grosbache4ad3872010-10-19 23:27:08 +0000769 case ARMISD::EH_SJLJ_DISPATCHSETUP:return "ARMISD::EH_SJLJ_DISPATCHSETUP";
Evan Chengc5942082009-10-28 06:55:03 +0000770
Dale Johannesen51e28e62010-06-03 21:09:53 +0000771 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000772
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000773 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000774
Evan Cheng86198642009-08-07 00:34:42 +0000775 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
776
Jim Grosbach3728e962009-12-10 00:11:09 +0000777 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
Bob Wilsonf74a4292010-10-30 00:54:37 +0000778 case ARMISD::MEMBARRIER_MCR: return "ARMISD::MEMBARRIER_MCR";
Jim Grosbach3728e962009-12-10 00:11:09 +0000779
Evan Chengdfed19f2010-11-03 06:34:55 +0000780 case ARMISD::PRELOAD: return "ARMISD::PRELOAD";
781
Bob Wilson5bafff32009-06-22 23:27:02 +0000782 case ARMISD::VCEQ: return "ARMISD::VCEQ";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000783 case ARMISD::VCEQZ: return "ARMISD::VCEQZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000784 case ARMISD::VCGE: return "ARMISD::VCGE";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000785 case ARMISD::VCGEZ: return "ARMISD::VCGEZ";
786 case ARMISD::VCLEZ: return "ARMISD::VCLEZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000787 case ARMISD::VCGEU: return "ARMISD::VCGEU";
788 case ARMISD::VCGT: return "ARMISD::VCGT";
Bob Wilson3a75b9b2010-12-18 00:04:26 +0000789 case ARMISD::VCGTZ: return "ARMISD::VCGTZ";
790 case ARMISD::VCLTZ: return "ARMISD::VCLTZ";
Bob Wilson5bafff32009-06-22 23:27:02 +0000791 case ARMISD::VCGTU: return "ARMISD::VCGTU";
792 case ARMISD::VTST: return "ARMISD::VTST";
793
794 case ARMISD::VSHL: return "ARMISD::VSHL";
795 case ARMISD::VSHRs: return "ARMISD::VSHRs";
796 case ARMISD::VSHRu: return "ARMISD::VSHRu";
797 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
798 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
799 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
800 case ARMISD::VSHRN: return "ARMISD::VSHRN";
801 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
802 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
803 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
804 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
805 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
806 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
807 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
808 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
809 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
810 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
811 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
812 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
813 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
814 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000815 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000816 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000817 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000818 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000819 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000820 case ARMISD::VREV64: return "ARMISD::VREV64";
821 case ARMISD::VREV32: return "ARMISD::VREV32";
822 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000823 case ARMISD::VZIP: return "ARMISD::VZIP";
824 case ARMISD::VUZP: return "ARMISD::VUZP";
825 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000826 case ARMISD::VMULLs: return "ARMISD::VMULLs";
827 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000828 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000829 case ARMISD::FMAX: return "ARMISD::FMAX";
830 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000831 case ARMISD::BFI: return "ARMISD::BFI";
Bob Wilson364a72a2010-11-28 06:51:11 +0000832 case ARMISD::VORRIMM: return "ARMISD::VORRIMM";
833 case ARMISD::VBICIMM: return "ARMISD::VBICIMM";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000834 case ARMISD::VLD2DUP: return "ARMISD::VLD2DUP";
835 case ARMISD::VLD3DUP: return "ARMISD::VLD3DUP";
836 case ARMISD::VLD4DUP: return "ARMISD::VLD4DUP";
Evan Chenga8e29892007-01-19 07:51:42 +0000837 }
838}
839
Evan Cheng06b666c2010-05-15 02:18:07 +0000840/// getRegClassFor - Return the register class that should be used for the
841/// specified value type.
842TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
843 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
844 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
845 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000846 if (Subtarget->hasNEON()) {
847 if (VT == MVT::v4i64)
848 return ARM::QQPRRegisterClass;
849 else if (VT == MVT::v8i64)
850 return ARM::QQQQPRRegisterClass;
851 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000852 return TargetLowering::getRegClassFor(VT);
853}
854
Eric Christopherab695882010-07-21 22:26:11 +0000855// Create a fast isel object.
856FastISel *
857ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
858 return ARM::createFastISel(funcInfo);
859}
860
Bill Wendlingb4202b82009-07-01 18:50:55 +0000861/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000862unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000863 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000864}
865
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000866/// getMaximalGlobalOffset - Returns the maximal possible offset which can
867/// be used for loads / stores from the global.
868unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
869 return (Subtarget->isThumb1Only() ? 127 : 4095);
870}
871
Evan Cheng1cc39842010-05-20 23:26:43 +0000872Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000873 unsigned NumVals = N->getNumValues();
874 if (!NumVals)
875 return Sched::RegPressure;
876
877 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000878 EVT VT = N->getValueType(i);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000879 if (VT == MVT::Glue || VT == MVT::Other)
Evan Chengd7e473c2010-10-29 18:07:31 +0000880 continue;
Evan Cheng1cc39842010-05-20 23:26:43 +0000881 if (VT.isFloatingPoint() || VT.isVector())
882 return Sched::Latency;
883 }
Evan Chengc10f5432010-05-28 23:25:23 +0000884
885 if (!N->isMachineOpcode())
886 return Sched::RegPressure;
887
888 // Load are scheduled for latency even if there instruction itinerary
889 // is not available.
890 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
891 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
Evan Chengd7e473c2010-10-29 18:07:31 +0000892
893 if (TID.getNumDefs() == 0)
894 return Sched::RegPressure;
895 if (!Itins->isEmpty() &&
896 Itins->getOperandCycle(TID.getSchedClass(), 0) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000897 return Sched::Latency;
898
Evan Cheng1cc39842010-05-20 23:26:43 +0000899 return Sched::RegPressure;
900}
901
Evan Cheng31446872010-07-23 22:39:59 +0000902unsigned
903ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
904 MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000905 const TargetFrameInfo *TFI = MF.getTarget().getFrameInfo();
906
Evan Cheng31446872010-07-23 22:39:59 +0000907 switch (RC->getID()) {
908 default:
909 return 0;
910 case ARM::tGPRRegClassID:
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000911 return TFI->hasFP(MF) ? 4 : 5;
Evan Chengac096802010-08-10 19:30:19 +0000912 case ARM::GPRRegClassID: {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000913 unsigned FP = TFI->hasFP(MF) ? 1 : 0;
Evan Chengac096802010-08-10 19:30:19 +0000914 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
915 }
Evan Cheng31446872010-07-23 22:39:59 +0000916 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
917 case ARM::DPRRegClassID:
918 return 32 - 10;
919 }
920}
921
Evan Chenga8e29892007-01-19 07:51:42 +0000922//===----------------------------------------------------------------------===//
923// Lowering Code
924//===----------------------------------------------------------------------===//
925
Evan Chenga8e29892007-01-19 07:51:42 +0000926/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
927static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
928 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000929 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000930 case ISD::SETNE: return ARMCC::NE;
931 case ISD::SETEQ: return ARMCC::EQ;
932 case ISD::SETGT: return ARMCC::GT;
933 case ISD::SETGE: return ARMCC::GE;
934 case ISD::SETLT: return ARMCC::LT;
935 case ISD::SETLE: return ARMCC::LE;
936 case ISD::SETUGT: return ARMCC::HI;
937 case ISD::SETUGE: return ARMCC::HS;
938 case ISD::SETULT: return ARMCC::LO;
939 case ISD::SETULE: return ARMCC::LS;
940 }
941}
942
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000943/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
944static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000945 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000946 CondCode2 = ARMCC::AL;
947 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000948 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000949 case ISD::SETEQ:
950 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
951 case ISD::SETGT:
952 case ISD::SETOGT: CondCode = ARMCC::GT; break;
953 case ISD::SETGE:
954 case ISD::SETOGE: CondCode = ARMCC::GE; break;
955 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000956 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000957 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
958 case ISD::SETO: CondCode = ARMCC::VC; break;
959 case ISD::SETUO: CondCode = ARMCC::VS; break;
960 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
961 case ISD::SETUGT: CondCode = ARMCC::HI; break;
962 case ISD::SETUGE: CondCode = ARMCC::PL; break;
963 case ISD::SETLT:
964 case ISD::SETULT: CondCode = ARMCC::LT; break;
965 case ISD::SETLE:
966 case ISD::SETULE: CondCode = ARMCC::LE; break;
967 case ISD::SETNE:
968 case ISD::SETUNE: CondCode = ARMCC::NE; break;
969 }
Evan Chenga8e29892007-01-19 07:51:42 +0000970}
971
Bob Wilson1f595bb2009-04-17 19:07:39 +0000972//===----------------------------------------------------------------------===//
973// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000974//===----------------------------------------------------------------------===//
975
976#include "ARMGenCallingConv.inc"
977
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000978/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
979/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000980CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000981 bool Return,
982 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000983 switch (CC) {
984 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000985 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000986 case CallingConv::Fast:
Evan Cheng5c2d4282010-10-23 02:19:37 +0000987 if (Subtarget->hasVFP2() && !isVarArg) {
Evan Cheng76f920d2010-10-22 18:23:05 +0000988 if (!Subtarget->isAAPCS_ABI())
989 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
990 // For AAPCS ABI targets, just use VFP variant of the calling convention.
991 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
992 }
993 // Fallthrough
994 case CallingConv::C: {
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000995 // Use target triple & subtarget features to do actual dispatch.
Evan Cheng76f920d2010-10-22 18:23:05 +0000996 if (!Subtarget->isAAPCS_ABI())
997 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
998 else if (Subtarget->hasVFP2() &&
999 FloatABIType == FloatABI::Hard && !isVarArg)
1000 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1001 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
1002 }
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001003 case CallingConv::ARM_AAPCS_VFP:
Evan Cheng76f920d2010-10-22 18:23:05 +00001004 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001005 case CallingConv::ARM_AAPCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001006 return (Return ? RetCC_ARM_AAPCS : CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001007 case CallingConv::ARM_APCS:
Evan Cheng76f920d2010-10-22 18:23:05 +00001008 return (Return ? RetCC_ARM_APCS : CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +00001009 }
1010}
1011
Dan Gohman98ca4f22009-08-05 01:29:28 +00001012/// LowerCallResult - Lower the result values of a call into the
1013/// appropriate copies out of appropriate physical registers.
1014SDValue
1015ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001016 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001017 const SmallVectorImpl<ISD::InputArg> &Ins,
1018 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001019 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001020
Bob Wilson1f595bb2009-04-17 19:07:39 +00001021 // Assign locations to each value returned by this call.
1022 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001023 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001024 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001025 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001026 CCAssignFnForNode(CallConv, /* Return*/ true,
1027 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001028
1029 // Copy all of the result registers out of their specified physreg.
1030 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1031 CCValAssign VA = RVLocs[i];
1032
Bob Wilson80915242009-04-25 00:33:20 +00001033 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001034 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001035 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001036 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001037 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001038 Chain = Lo.getValue(1);
1039 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001040 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001041 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001042 InFlag);
1043 Chain = Hi.getValue(1);
1044 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001045 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001046
Owen Anderson825b72b2009-08-11 20:47:22 +00001047 if (VA.getLocVT() == MVT::v2f64) {
1048 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1049 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1050 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001051
1052 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001053 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001054 Chain = Lo.getValue(1);
1055 InFlag = Lo.getValue(2);
1056 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001057 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001058 Chain = Hi.getValue(1);
1059 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001060 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001061 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1062 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001063 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001064 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001065 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1066 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001067 Chain = Val.getValue(1);
1068 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001069 }
Bob Wilson80915242009-04-25 00:33:20 +00001070
1071 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001072 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001073 case CCValAssign::Full: break;
1074 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001075 Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
Bob Wilson80915242009-04-25 00:33:20 +00001076 break;
1077 }
1078
Dan Gohman98ca4f22009-08-05 01:29:28 +00001079 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001080 }
1081
Dan Gohman98ca4f22009-08-05 01:29:28 +00001082 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001083}
1084
1085/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1086/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001087/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001088/// a byval function parameter.
1089/// Sometimes what we are copying is the end of a larger object, the part that
1090/// does not fit in registers.
1091static SDValue
1092CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1093 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1094 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001095 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001096 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001097 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +00001098 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001099}
1100
Bob Wilsondee46d72009-04-17 20:35:10 +00001101/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001102SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001103ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1104 SDValue StackPtr, SDValue Arg,
1105 DebugLoc dl, SelectionDAG &DAG,
1106 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001107 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001108 unsigned LocMemOffset = VA.getLocMemOffset();
1109 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1110 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001111 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001112 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001113
Bob Wilson1f595bb2009-04-17 19:07:39 +00001114 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001115 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +00001116 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001117}
1118
Dan Gohman98ca4f22009-08-05 01:29:28 +00001119void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001120 SDValue Chain, SDValue &Arg,
1121 RegsToPassVector &RegsToPass,
1122 CCValAssign &VA, CCValAssign &NextVA,
1123 SDValue &StackPtr,
1124 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001125 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001126
Jim Grosbache5165492009-11-09 00:11:35 +00001127 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001128 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001129 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1130
1131 if (NextVA.isRegLoc())
1132 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1133 else {
1134 assert(NextVA.isMemLoc());
1135 if (StackPtr.getNode() == 0)
1136 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1137
Dan Gohman98ca4f22009-08-05 01:29:28 +00001138 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1139 dl, DAG, NextVA,
1140 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001141 }
1142}
1143
Dan Gohman98ca4f22009-08-05 01:29:28 +00001144/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001145/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1146/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001147SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001148ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001149 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001150 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001151 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001152 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001153 const SmallVectorImpl<ISD::InputArg> &Ins,
1154 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001155 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001156 MachineFunction &MF = DAG.getMachineFunction();
1157 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1158 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001159 // Temporarily disable tail calls so things don't break.
1160 if (!EnableARMTailCalls)
1161 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001162 if (isTailCall) {
1163 // Check if it's really possible to do a tail call.
1164 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1165 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001166 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001167 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1168 // detected sibcalls.
1169 if (isTailCall) {
1170 ++NumTailCalls;
1171 IsSibCall = true;
1172 }
1173 }
Evan Chenga8e29892007-01-19 07:51:42 +00001174
Bob Wilson1f595bb2009-04-17 19:07:39 +00001175 // Analyze operands of the call, assigning locations to each operand.
1176 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001177 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1178 *DAG.getContext());
1179 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001180 CCAssignFnForNode(CallConv, /* Return*/ false,
1181 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001182
Bob Wilson1f595bb2009-04-17 19:07:39 +00001183 // Get a count of how many bytes are to be pushed on the stack.
1184 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001185
Dale Johannesen51e28e62010-06-03 21:09:53 +00001186 // For tail calls, memory operands are available in our caller's stack.
1187 if (IsSibCall)
1188 NumBytes = 0;
1189
Evan Chenga8e29892007-01-19 07:51:42 +00001190 // Adjust the stack pointer for the new arguments...
1191 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001192 if (!IsSibCall)
1193 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001194
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001195 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001196
Bob Wilson5bafff32009-06-22 23:27:02 +00001197 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001198 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001199
Bob Wilson1f595bb2009-04-17 19:07:39 +00001200 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001201 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001202 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1203 i != e;
1204 ++i, ++realArgIdx) {
1205 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001206 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001207 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001208
Bob Wilson1f595bb2009-04-17 19:07:39 +00001209 // Promote the value if needed.
1210 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001211 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001212 case CCValAssign::Full: break;
1213 case CCValAssign::SExt:
1214 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1215 break;
1216 case CCValAssign::ZExt:
1217 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1218 break;
1219 case CCValAssign::AExt:
1220 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1221 break;
1222 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001223 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001224 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001225 }
1226
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001227 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001228 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001229 if (VA.getLocVT() == MVT::v2f64) {
1230 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1231 DAG.getConstant(0, MVT::i32));
1232 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1233 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001234
Dan Gohman98ca4f22009-08-05 01:29:28 +00001235 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001236 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1237
1238 VA = ArgLocs[++i]; // skip ahead to next loc
1239 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001240 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001241 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1242 } else {
1243 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001244
Dan Gohman98ca4f22009-08-05 01:29:28 +00001245 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1246 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001247 }
1248 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001249 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001250 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001251 }
1252 } else if (VA.isRegLoc()) {
1253 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001254 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001255 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001256
Dan Gohman98ca4f22009-08-05 01:29:28 +00001257 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1258 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001259 }
Evan Chenga8e29892007-01-19 07:51:42 +00001260 }
1261
1262 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001263 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001264 &MemOpChains[0], MemOpChains.size());
1265
1266 // Build a sequence of copy-to-reg nodes chained together with token chain
1267 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001268 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001269 // Tail call byval lowering might overwrite argument registers so in case of
1270 // tail call optimization the copies to registers are lowered later.
1271 if (!isTailCall)
1272 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1273 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1274 RegsToPass[i].second, InFlag);
1275 InFlag = Chain.getValue(1);
1276 }
Evan Chenga8e29892007-01-19 07:51:42 +00001277
Dale Johannesen51e28e62010-06-03 21:09:53 +00001278 // For tail calls lower the arguments to the 'real' stack slot.
1279 if (isTailCall) {
1280 // Force all the incoming stack arguments to be loaded from the stack
1281 // before any new outgoing arguments are stored to the stack, because the
1282 // outgoing stack slots may alias the incoming argument stack slots, and
1283 // the alias isn't otherwise explicit. This is slightly more conservative
1284 // than necessary, because it means that each store effectively depends
1285 // on every argument instead of just those arguments it would clobber.
1286
1287 // Do not flag preceeding copytoreg stuff together with the following stuff.
1288 InFlag = SDValue();
1289 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1290 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1291 RegsToPass[i].second, InFlag);
1292 InFlag = Chain.getValue(1);
1293 }
1294 InFlag =SDValue();
1295 }
1296
Bill Wendling056292f2008-09-16 21:48:12 +00001297 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1298 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1299 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001300 bool isDirect = false;
1301 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001302 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001303 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001304
1305 if (EnableARMLongCalls) {
1306 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1307 && "long-calls with non-static relocation model!");
1308 // Handle a global address or an external symbol. If it's not one of
1309 // those, the target's already in a register, so we don't need to do
1310 // anything extra.
1311 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001312 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001313 // Create a constant pool entry for the callee address
1314 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1315 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1316 ARMPCLabelIndex,
1317 ARMCP::CPValue, 0);
1318 // Get the address of the callee into a register
1319 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1320 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1321 Callee = DAG.getLoad(getPointerTy(), dl,
1322 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001323 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001324 false, false, 0);
1325 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1326 const char *Sym = S->getSymbol();
1327
1328 // Create a constant pool entry for the callee address
1329 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1330 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1331 Sym, ARMPCLabelIndex, 0);
1332 // Get the address of the callee into a register
1333 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1334 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1335 Callee = DAG.getLoad(getPointerTy(), dl,
1336 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001337 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001338 false, false, 0);
1339 }
1340 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001341 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001342 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001343 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001344 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001345 getTargetMachine().getRelocationModel() != Reloc::Static;
1346 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001347 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001348 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001349 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001350 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001351 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001352 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001353 ARMPCLabelIndex,
1354 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001355 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001356 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001357 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001358 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001359 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001360 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001361 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001362 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001363 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001364 } else {
1365 // On ELF targets for PIC code, direct calls should go through the PLT
1366 unsigned OpFlags = 0;
1367 if (Subtarget->isTargetELF() &&
1368 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1369 OpFlags = ARMII::MO_PLT;
1370 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1371 }
Bill Wendling056292f2008-09-16 21:48:12 +00001372 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001373 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001374 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001375 getTargetMachine().getRelocationModel() != Reloc::Static;
1376 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001377 // tBX takes a register source operand.
1378 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001379 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001380 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001381 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001382 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001383 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001384 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001385 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001386 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001387 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001388 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001389 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001390 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001391 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001392 } else {
1393 unsigned OpFlags = 0;
1394 // On ELF targets for PIC code, direct calls should go through the PLT
1395 if (Subtarget->isTargetELF() &&
1396 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1397 OpFlags = ARMII::MO_PLT;
1398 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1399 }
Evan Chenga8e29892007-01-19 07:51:42 +00001400 }
1401
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001402 // FIXME: handle tail calls differently.
1403 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001404 if (Subtarget->isThumb()) {
1405 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001406 CallOpc = ARMISD::CALL_NOLINK;
1407 else
1408 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1409 } else {
1410 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001411 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1412 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001413 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001414
Dan Gohman475871a2008-07-27 21:46:04 +00001415 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001416 Ops.push_back(Chain);
1417 Ops.push_back(Callee);
1418
1419 // Add argument registers to the end of the list so that they are known live
1420 // into the call.
1421 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1422 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1423 RegsToPass[i].second.getValueType()));
1424
Gabor Greifba36cb52008-08-28 21:40:38 +00001425 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001426 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001427
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001428 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001429 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001430 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001431
Duncan Sands4bdcb612008-07-02 17:40:58 +00001432 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001433 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001434 InFlag = Chain.getValue(1);
1435
Chris Lattnere563bbc2008-10-11 22:08:30 +00001436 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1437 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001438 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001439 InFlag = Chain.getValue(1);
1440
Bob Wilson1f595bb2009-04-17 19:07:39 +00001441 // Handle result values, copying them out of physregs into vregs that we
1442 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001443 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1444 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001445}
1446
Dale Johannesen51e28e62010-06-03 21:09:53 +00001447/// MatchingStackOffset - Return true if the given stack call argument is
1448/// already available in the same position (relatively) of the caller's
1449/// incoming argument stack.
1450static
1451bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1452 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1453 const ARMInstrInfo *TII) {
1454 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1455 int FI = INT_MAX;
1456 if (Arg.getOpcode() == ISD::CopyFromReg) {
1457 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1458 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1459 return false;
1460 MachineInstr *Def = MRI->getVRegDef(VR);
1461 if (!Def)
1462 return false;
1463 if (!Flags.isByVal()) {
1464 if (!TII->isLoadFromStackSlot(Def, FI))
1465 return false;
1466 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001467 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001468 }
1469 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1470 if (Flags.isByVal())
1471 // ByVal argument is passed in as a pointer but it's now being
1472 // dereferenced. e.g.
1473 // define @foo(%struct.X* %A) {
1474 // tail call @bar(%struct.X* byval %A)
1475 // }
1476 return false;
1477 SDValue Ptr = Ld->getBasePtr();
1478 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1479 if (!FINode)
1480 return false;
1481 FI = FINode->getIndex();
1482 } else
1483 return false;
1484
1485 assert(FI != INT_MAX);
1486 if (!MFI->isFixedObjectIndex(FI))
1487 return false;
1488 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1489}
1490
1491/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1492/// for tail call optimization. Targets which want to do tail call
1493/// optimization should implement this function.
1494bool
1495ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1496 CallingConv::ID CalleeCC,
1497 bool isVarArg,
1498 bool isCalleeStructRet,
1499 bool isCallerStructRet,
1500 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001501 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001502 const SmallVectorImpl<ISD::InputArg> &Ins,
1503 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001504 const Function *CallerF = DAG.getMachineFunction().getFunction();
1505 CallingConv::ID CallerCC = CallerF->getCallingConv();
1506 bool CCMatch = CallerCC == CalleeCC;
1507
1508 // Look for obvious safe cases to perform tail call optimization that do not
1509 // require ABI changes. This is what gcc calls sibcall.
1510
Jim Grosbach7616b642010-06-16 23:45:49 +00001511 // Do not sibcall optimize vararg calls unless the call site is not passing
1512 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001513 if (isVarArg && !Outs.empty())
1514 return false;
1515
1516 // Also avoid sibcall optimization if either caller or callee uses struct
1517 // return semantics.
1518 if (isCalleeStructRet || isCallerStructRet)
1519 return false;
1520
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001521 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001522 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001523 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1524 // LR. This means if we need to reload LR, it takes an extra instructions,
1525 // which outweighs the value of the tail call; but here we don't know yet
1526 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001527 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001528 // emitEpilogue if LR is used.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001529
1530 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1531 // but we need to make sure there are enough registers; the only valid
1532 // registers are the 4 used for parameters. We don't currently do this
1533 // case.
Evan Cheng3d2125c2010-11-30 23:55:39 +00001534 if (Subtarget->isThumb1Only())
1535 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001536
Dale Johannesen51e28e62010-06-03 21:09:53 +00001537 // If the calling conventions do not match, then we'd better make sure the
1538 // results are returned in the same way as what the caller expects.
1539 if (!CCMatch) {
1540 SmallVector<CCValAssign, 16> RVLocs1;
1541 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1542 RVLocs1, *DAG.getContext());
1543 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1544
1545 SmallVector<CCValAssign, 16> RVLocs2;
1546 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1547 RVLocs2, *DAG.getContext());
1548 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1549
1550 if (RVLocs1.size() != RVLocs2.size())
1551 return false;
1552 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1553 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1554 return false;
1555 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1556 return false;
1557 if (RVLocs1[i].isRegLoc()) {
1558 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1559 return false;
1560 } else {
1561 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1562 return false;
1563 }
1564 }
1565 }
1566
1567 // If the callee takes no arguments then go on to check the results of the
1568 // call.
1569 if (!Outs.empty()) {
1570 // Check if stack adjustment is needed. For now, do not do this if any
1571 // argument is passed on the stack.
1572 SmallVector<CCValAssign, 16> ArgLocs;
1573 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1574 ArgLocs, *DAG.getContext());
1575 CCInfo.AnalyzeCallOperands(Outs,
1576 CCAssignFnForNode(CalleeCC, false, isVarArg));
1577 if (CCInfo.getNextStackOffset()) {
1578 MachineFunction &MF = DAG.getMachineFunction();
1579
1580 // Check if the arguments are already laid out in the right way as
1581 // the caller's fixed stack objects.
1582 MachineFrameInfo *MFI = MF.getFrameInfo();
1583 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1584 const ARMInstrInfo *TII =
1585 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001586 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1587 i != e;
1588 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001589 CCValAssign &VA = ArgLocs[i];
1590 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001591 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001592 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001593 if (VA.getLocInfo() == CCValAssign::Indirect)
1594 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001595 if (VA.needsCustom()) {
1596 // f64 and vector types are split into multiple registers or
1597 // register/stack-slot combinations. The types will not match
1598 // the registers; give up on memory f64 refs until we figure
1599 // out what to do about this.
1600 if (!VA.isRegLoc())
1601 return false;
1602 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001603 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001604 if (RegVT == MVT::v2f64) {
1605 if (!ArgLocs[++i].isRegLoc())
1606 return false;
1607 if (!ArgLocs[++i].isRegLoc())
1608 return false;
1609 }
1610 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001611 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1612 MFI, MRI, TII))
1613 return false;
1614 }
1615 }
1616 }
1617 }
1618
1619 return true;
1620}
1621
Dan Gohman98ca4f22009-08-05 01:29:28 +00001622SDValue
1623ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001624 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001625 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001626 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001627 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001628
Bob Wilsondee46d72009-04-17 20:35:10 +00001629 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001630 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001631
Bob Wilsondee46d72009-04-17 20:35:10 +00001632 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001633 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1634 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001635
Dan Gohman98ca4f22009-08-05 01:29:28 +00001636 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001637 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1638 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001639
1640 // If this is the first return lowered for this function, add
1641 // the regs to the liveout set for the function.
1642 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1643 for (unsigned i = 0; i != RVLocs.size(); ++i)
1644 if (RVLocs[i].isRegLoc())
1645 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001646 }
1647
Bob Wilson1f595bb2009-04-17 19:07:39 +00001648 SDValue Flag;
1649
1650 // Copy the result values into the output registers.
1651 for (unsigned i = 0, realRVLocIdx = 0;
1652 i != RVLocs.size();
1653 ++i, ++realRVLocIdx) {
1654 CCValAssign &VA = RVLocs[i];
1655 assert(VA.isRegLoc() && "Can only return in registers!");
1656
Dan Gohmanc9403652010-07-07 15:54:55 +00001657 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001658
1659 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001660 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001661 case CCValAssign::Full: break;
1662 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001663 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001664 break;
1665 }
1666
Bob Wilson1f595bb2009-04-17 19:07:39 +00001667 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001668 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001669 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001670 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1671 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001672 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001674
1675 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1676 Flag = Chain.getValue(1);
1677 VA = RVLocs[++i]; // skip ahead to next loc
1678 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1679 HalfGPRs.getValue(1), Flag);
1680 Flag = Chain.getValue(1);
1681 VA = RVLocs[++i]; // skip ahead to next loc
1682
1683 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001684 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1685 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001686 }
1687 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1688 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001689 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001691 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001692 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001693 VA = RVLocs[++i]; // skip ahead to next loc
1694 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1695 Flag);
1696 } else
1697 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1698
Bob Wilsondee46d72009-04-17 20:35:10 +00001699 // Guarantee that all emitted copies are
1700 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001701 Flag = Chain.getValue(1);
1702 }
1703
1704 SDValue result;
1705 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001706 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001707 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001708 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001709
1710 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001711}
1712
Evan Cheng3d2125c2010-11-30 23:55:39 +00001713bool ARMTargetLowering::isUsedByReturnOnly(SDNode *N) const {
1714 if (N->getNumValues() != 1)
1715 return false;
1716 if (!N->hasNUsesOfValue(1, 0))
1717 return false;
1718
1719 unsigned NumCopies = 0;
1720 SDNode* Copies[2];
1721 SDNode *Use = *N->use_begin();
1722 if (Use->getOpcode() == ISD::CopyToReg) {
1723 Copies[NumCopies++] = Use;
1724 } else if (Use->getOpcode() == ARMISD::VMOVRRD) {
1725 // f64 returned in a pair of GPRs.
1726 for (SDNode::use_iterator UI = Use->use_begin(), UE = Use->use_end();
1727 UI != UE; ++UI) {
1728 if (UI->getOpcode() != ISD::CopyToReg)
1729 return false;
1730 Copies[UI.getUse().getResNo()] = *UI;
1731 ++NumCopies;
1732 }
1733 } else if (Use->getOpcode() == ISD::BITCAST) {
1734 // f32 returned in a single GPR.
1735 if (!Use->hasNUsesOfValue(1, 0))
1736 return false;
1737 Use = *Use->use_begin();
1738 if (Use->getOpcode() != ISD::CopyToReg || !Use->hasNUsesOfValue(1, 0))
1739 return false;
1740 Copies[NumCopies++] = Use;
1741 } else {
1742 return false;
1743 }
1744
1745 if (NumCopies != 1 && NumCopies != 2)
1746 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001747
1748 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001749 for (unsigned i = 0; i < NumCopies; ++i) {
1750 SDNode *Copy = Copies[i];
1751 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
1752 UI != UE; ++UI) {
1753 if (UI->getOpcode() == ISD::CopyToReg) {
1754 SDNode *Use = *UI;
1755 if (Use == Copies[0] || Use == Copies[1])
1756 continue;
1757 return false;
1758 }
1759 if (UI->getOpcode() != ARMISD::RET_FLAG)
1760 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001761 HasRet = true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001762 }
1763 }
1764
Evan Cheng1bf891a2010-12-01 22:59:46 +00001765 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001766}
1767
Bob Wilsonb62d2572009-11-03 00:02:05 +00001768// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1769// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1770// one of the above mentioned nodes. It has to be wrapped because otherwise
1771// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1772// be used to form addressing mode. These wrapped nodes will be selected
1773// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001774static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001775 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001776 // FIXME there is no actual debug info here
1777 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001778 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001779 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001780 if (CP->isMachineConstantPoolEntry())
1781 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1782 CP->getAlignment());
1783 else
1784 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1785 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001786 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001787}
1788
Jim Grosbache1102ca2010-07-19 17:20:38 +00001789unsigned ARMTargetLowering::getJumpTableEncoding() const {
1790 return MachineJumpTableInfo::EK_Inline;
1791}
1792
Dan Gohmand858e902010-04-17 15:26:15 +00001793SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1794 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001795 MachineFunction &MF = DAG.getMachineFunction();
1796 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1797 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001798 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001799 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001800 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001801 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1802 SDValue CPAddr;
1803 if (RelocM == Reloc::Static) {
1804 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1805 } else {
1806 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001807 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001808 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1809 ARMCP::CPBlockAddress,
1810 PCAdj);
1811 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1812 }
1813 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1814 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001815 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001816 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001817 if (RelocM == Reloc::Static)
1818 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001819 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001820 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001821}
1822
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001823// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001824SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001825ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001826 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001827 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001828 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001829 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001830 MachineFunction &MF = DAG.getMachineFunction();
1831 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1832 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001833 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001834 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001835 ARMCP::CPValue, PCAdj, ARMCP::TLSGD, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001836 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001837 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001838 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001839 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001840 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001841 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001842
Evan Chenge7e0d622009-11-06 22:24:13 +00001843 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001844 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001845
1846 // call __tls_get_addr.
1847 ArgListTy Args;
1848 ArgListEntry Entry;
1849 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001850 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001851 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001852 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001853 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001854 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1855 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001856 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001857 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001858 return CallResult.first;
1859}
1860
1861// Lower ISD::GlobalTLSAddress using the "initial exec" or
1862// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001863SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001864ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001865 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001866 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001867 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001868 SDValue Offset;
1869 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001870 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001871 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001872 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001873
Chris Lattner4fb63d02009-07-15 04:12:33 +00001874 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001875 MachineFunction &MF = DAG.getMachineFunction();
1876 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1877 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1878 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001879 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1880 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001881 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001882 ARMCP::CPValue, PCAdj, ARMCP::GOTTPOFF, true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001883 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001884 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001885 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001886 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001887 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001888 Chain = Offset.getValue(1);
1889
Evan Chenge7e0d622009-11-06 22:24:13 +00001890 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001891 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001892
Evan Cheng9eda6892009-10-31 03:39:36 +00001893 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001894 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001895 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001896 } else {
1897 // local exec model
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001898 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMCP::TPOFF);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001899 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001901 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001902 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001903 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001904 }
1905
1906 // The address of the thread local variable is the add of the thread
1907 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001908 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001909}
1910
Dan Gohman475871a2008-07-27 21:46:04 +00001911SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001912ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001913 // TODO: implement the "local dynamic" model
1914 assert(Subtarget->isTargetELF() &&
1915 "TLS not implemented for non-ELF targets");
1916 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1917 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1918 // otherwise use the "Local Exec" TLS Model
1919 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1920 return LowerToTLSGeneralDynamicModel(GA, DAG);
1921 else
1922 return LowerToTLSExecModels(GA, DAG);
1923}
1924
Dan Gohman475871a2008-07-27 21:46:04 +00001925SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001926 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001927 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001928 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001929 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001930 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1931 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001932 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001933 ARMConstantPoolValue *CPV =
Jim Grosbach3a2429a2010-11-09 21:36:17 +00001934 new ARMConstantPoolValue(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001935 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001936 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001937 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001938 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001939 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001940 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001941 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001942 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001943 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001944 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001945 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001946 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001947 return Result;
1948 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001949 // If we have T2 ops, we can materialize the address directly via movt/movw
1950 // pair. This is always cheaper.
1951 if (Subtarget->useMovt()) {
1952 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001953 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001954 } else {
1955 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1956 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1957 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001958 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001959 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001960 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001961 }
1962}
1963
Dan Gohman475871a2008-07-27 21:46:04 +00001964SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001965 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001966 MachineFunction &MF = DAG.getMachineFunction();
1967 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1968 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001969 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001970 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001971 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001972 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001973 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001974 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001975 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001976 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001977 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001978 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1979 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001980 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001981 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001982 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001984
Evan Cheng9eda6892009-10-31 03:39:36 +00001985 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001986 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001987 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001988 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001989
1990 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001991 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001992 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001993 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001994
Evan Cheng63476a82009-09-03 07:04:02 +00001995 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001996 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00001997 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001998
1999 return Result;
2000}
2001
Dan Gohman475871a2008-07-27 21:46:04 +00002002SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00002003 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002004 assert(Subtarget->isTargetELF() &&
2005 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00002006 MachineFunction &MF = DAG.getMachineFunction();
2007 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2008 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00002009 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00002010 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002011 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00002012 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
2013 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00002014 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00002015 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002016 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00002017 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002018 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002019 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00002020 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002021 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002022}
2023
Jim Grosbach0e0da732009-05-12 23:59:14 +00002024SDValue
Jim Grosbache4ad3872010-10-19 23:27:08 +00002025ARMTargetLowering::LowerEH_SJLJ_DISPATCHSETUP(SDValue Op, SelectionDAG &DAG)
2026 const {
2027 DebugLoc dl = Op.getDebugLoc();
2028 return DAG.getNode(ARMISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
2029 Op.getOperand(0), Op.getOperand(1));
2030}
2031
2032SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002033ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
2034 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00002035 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00002036 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
2037 Op.getOperand(1), Val);
2038}
2039
2040SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00002041ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
2042 DebugLoc dl = Op.getDebugLoc();
2043 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
2044 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
2045}
2046
2047SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00002048ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002049 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002050 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002051 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002052 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002053 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00002054 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00002055 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00002056 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
2057 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002058 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002059 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00002060 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2061 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002062 EVT PtrVT = getPointerTy();
2063 DebugLoc dl = Op.getDebugLoc();
2064 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2065 SDValue CPAddr;
2066 unsigned PCAdj = (RelocM != Reloc::PIC_)
2067 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002068 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00002069 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
2070 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002071 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002072 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002073 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00002074 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002075 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00002076 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002077
2078 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00002079 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00002080 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
2081 }
2082 return Result;
2083 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002084 }
2085}
2086
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002087static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002088 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002089 DebugLoc dl = Op.getDebugLoc();
Bob Wilsonf74a4292010-10-30 00:54:37 +00002090 if (!Subtarget->hasDataBarrier()) {
2091 // Some ARMv6 cpus can support data barriers with an mcr instruction.
2092 // Thumb1 and pre-v6 ARM mode use a libcall instead and should never get
2093 // here.
Bob Wilson54f92562010-11-09 22:50:44 +00002094 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb() &&
Evan Cheng11db0682010-08-11 06:22:01 +00002095 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Bob Wilsonf74a4292010-10-30 00:54:37 +00002096 return DAG.getNode(ARMISD::MEMBARRIER_MCR, dl, MVT::Other, Op.getOperand(0),
Jim Grosbachc73993b2010-06-17 01:37:00 +00002097 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002098 }
Bob Wilsonf74a4292010-10-30 00:54:37 +00002099
2100 SDValue Op5 = Op.getOperand(5);
2101 bool isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue() != 0;
2102 unsigned isLL = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
2103 unsigned isLS = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
2104 bool isOnlyStoreBarrier = (isLL == 0 && isLS == 0);
2105
2106 ARM_MB::MemBOpt DMBOpt;
2107 if (isDeviceBarrier)
2108 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ST : ARM_MB::SY;
2109 else
2110 DMBOpt = isOnlyStoreBarrier ? ARM_MB::ISHST : ARM_MB::ISH;
2111 return DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
2112 DAG.getConstant(DMBOpt, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00002113}
2114
Evan Chengdfed19f2010-11-03 06:34:55 +00002115static SDValue LowerPREFETCH(SDValue Op, SelectionDAG &DAG,
2116 const ARMSubtarget *Subtarget) {
2117 // ARM pre v5TE and Thumb1 does not have preload instructions.
2118 if (!(Subtarget->isThumb2() ||
2119 (!Subtarget->isThumb1Only() && Subtarget->hasV5TEOps())))
2120 // Just preserve the chain.
2121 return Op.getOperand(0);
2122
2123 DebugLoc dl = Op.getDebugLoc();
Evan Cheng416941d2010-11-04 05:19:35 +00002124 unsigned isRead = ~cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() & 1;
2125 if (!isRead &&
2126 (!Subtarget->hasV7Ops() || !Subtarget->hasMPExtension()))
2127 // ARMv7 with MP extension has PLDW.
2128 return Op.getOperand(0);
Evan Chengdfed19f2010-11-03 06:34:55 +00002129
2130 if (Subtarget->isThumb())
2131 // Invert the bits.
Evan Cheng416941d2010-11-04 05:19:35 +00002132 isRead = ~isRead & 1;
2133 unsigned isData = Subtarget->isThumb() ? 0 : 1;
Evan Chengdfed19f2010-11-03 06:34:55 +00002134
Evan Cheng416941d2010-11-04 05:19:35 +00002135 // Currently there is no intrinsic that matches pli.
Evan Chengdfed19f2010-11-03 06:34:55 +00002136 return DAG.getNode(ARMISD::PRELOAD, dl, MVT::Other, Op.getOperand(0),
Evan Cheng416941d2010-11-04 05:19:35 +00002137 Op.getOperand(1), DAG.getConstant(isRead, MVT::i32),
2138 DAG.getConstant(isData, MVT::i32));
Evan Chengdfed19f2010-11-03 06:34:55 +00002139}
2140
Dan Gohman1e93df62010-04-17 14:41:14 +00002141static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2142 MachineFunction &MF = DAG.getMachineFunction();
2143 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2144
Evan Chenga8e29892007-01-19 07:51:42 +00002145 // vastart just stores the address of the VarArgsFrameIndex slot into the
2146 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002147 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002148 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002149 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002150 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002151 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2152 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002153}
2154
Dan Gohman475871a2008-07-27 21:46:04 +00002155SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002156ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2157 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002158 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002159 MachineFunction &MF = DAG.getMachineFunction();
2160 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2161
2162 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002163 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002164 RC = ARM::tGPRRegisterClass;
2165 else
2166 RC = ARM::GPRRegisterClass;
2167
2168 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00002169 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002170 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002171
2172 SDValue ArgValue2;
2173 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002174 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002175 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002176
2177 // Create load node to retrieve arguments from the stack.
2178 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002179 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002180 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002181 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002182 } else {
2183 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002184 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002185 }
2186
Jim Grosbache5165492009-11-09 00:11:35 +00002187 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002188}
2189
2190SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002191ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002192 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002193 const SmallVectorImpl<ISD::InputArg>
2194 &Ins,
2195 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002196 SmallVectorImpl<SDValue> &InVals)
2197 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002198
Bob Wilson1f595bb2009-04-17 19:07:39 +00002199 MachineFunction &MF = DAG.getMachineFunction();
2200 MachineFrameInfo *MFI = MF.getFrameInfo();
2201
Bob Wilson1f595bb2009-04-17 19:07:39 +00002202 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2203
2204 // Assign locations to all of the incoming arguments.
2205 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002206 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2207 *DAG.getContext());
2208 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002209 CCAssignFnForNode(CallConv, /* Return*/ false,
2210 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002211
2212 SmallVector<SDValue, 16> ArgValues;
2213
2214 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2215 CCValAssign &VA = ArgLocs[i];
2216
Bob Wilsondee46d72009-04-17 20:35:10 +00002217 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002218 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002219 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002220
Bob Wilson5bafff32009-06-22 23:27:02 +00002221 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002222 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002223 // f64 and vector types are split up into multiple registers or
2224 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002225 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002226 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002227 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002228 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002229 SDValue ArgValue2;
2230 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002231 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002232 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2233 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002234 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00002235 false, false, 0);
2236 } else {
2237 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2238 Chain, DAG, dl);
2239 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002240 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2241 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002242 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002243 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002244 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2245 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002246 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002247
Bob Wilson5bafff32009-06-22 23:27:02 +00002248 } else {
2249 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002250
Owen Anderson825b72b2009-08-11 20:47:22 +00002251 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002252 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002253 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002254 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002255 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002256 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002257 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002258 RC = (AFI->isThumb1OnlyFunction() ?
2259 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002260 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002261 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002262
2263 // Transform the arguments in physical registers into virtual ones.
2264 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002265 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002266 }
2267
2268 // If this is an 8 or 16-bit value, it is really passed promoted
2269 // to 32 bits. Insert an assert[sz]ext to capture this, then
2270 // truncate to the right size.
2271 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002272 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002273 case CCValAssign::Full: break;
2274 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002275 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002276 break;
2277 case CCValAssign::SExt:
2278 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2279 DAG.getValueType(VA.getValVT()));
2280 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2281 break;
2282 case CCValAssign::ZExt:
2283 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2284 DAG.getValueType(VA.getValVT()));
2285 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2286 break;
2287 }
2288
Dan Gohman98ca4f22009-08-05 01:29:28 +00002289 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002290
2291 } else { // VA.isRegLoc()
2292
2293 // sanity check
2294 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002295 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002296
2297 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002298 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002299
Bob Wilsondee46d72009-04-17 20:35:10 +00002300 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002301 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002302 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002303 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002304 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002305 }
2306 }
2307
2308 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002309 if (isVarArg) {
2310 static const unsigned GPRArgRegs[] = {
2311 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2312 };
2313
Bob Wilsondee46d72009-04-17 20:35:10 +00002314 unsigned NumGPRs = CCInfo.getFirstUnallocated
2315 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002316
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002317 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2318 unsigned VARegSize = (4 - NumGPRs) * 4;
2319 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002320 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002321 if (VARegSaveSize) {
2322 // If this function is vararg, store any remaining integer argument regs
2323 // to their spots on the stack so that they may be loaded by deferencing
2324 // the result of va_next.
2325 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002326 AFI->setVarArgsFrameIndex(
2327 MFI->CreateFixedObject(VARegSaveSize,
2328 ArgOffset + VARegSaveSize - VARegSize,
Jim Grosbachfd529062010-10-15 18:34:47 +00002329 false));
Dan Gohman1e93df62010-04-17 14:41:14 +00002330 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2331 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002332
Dan Gohman475871a2008-07-27 21:46:04 +00002333 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002334 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002335 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002336 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002337 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002338 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002339 RC = ARM::GPRRegisterClass;
2340
Bob Wilson998e1252009-04-20 18:36:57 +00002341 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002342 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002343 SDValue Store =
2344 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002345 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2346 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002347 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002348 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002349 DAG.getConstant(4, getPointerTy()));
2350 }
2351 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002352 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002353 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002354 } else
2355 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002356 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002357 }
2358
Dan Gohman98ca4f22009-08-05 01:29:28 +00002359 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002360}
2361
2362/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002363static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002364 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002365 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002366 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002367 // Maybe this has already been legalized into the constant pool?
2368 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002369 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002370 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002371 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002372 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002373 }
2374 }
2375 return false;
2376}
2377
Evan Chenga8e29892007-01-19 07:51:42 +00002378/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2379/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002380SDValue
2381ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002382 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002383 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002384 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002385 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002386 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002387 // Constant does not fit, try adjusting it by one?
2388 switch (CC) {
2389 default: break;
2390 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002391 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002392 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002393 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002394 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002395 }
2396 break;
2397 case ISD::SETULT:
2398 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002399 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002400 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002401 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002402 }
2403 break;
2404 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002405 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002406 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002407 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002408 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002409 }
2410 break;
2411 case ISD::SETULE:
2412 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002413 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002414 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002415 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002416 }
2417 break;
2418 }
2419 }
2420 }
2421
2422 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002423 ARMISD::NodeType CompareType;
2424 switch (CondCode) {
2425 default:
2426 CompareType = ARMISD::CMP;
2427 break;
2428 case ARMCC::EQ:
2429 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002430 // Uses only Z Flag
2431 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002432 break;
2433 }
Evan Cheng218977b2010-07-13 19:27:42 +00002434 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002435 return DAG.getNode(CompareType, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002436}
2437
2438/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002439SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002440ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002441 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002442 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002443 if (!isFloatingPointZero(RHS))
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002444 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Glue, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002445 else
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002446 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Glue, LHS);
2447 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Glue, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002448}
2449
Bill Wendlingde2b1512010-08-11 08:43:16 +00002450SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2451 SDValue Cond = Op.getOperand(0);
2452 SDValue SelectTrue = Op.getOperand(1);
2453 SDValue SelectFalse = Op.getOperand(2);
2454 DebugLoc dl = Op.getDebugLoc();
2455
2456 // Convert:
2457 //
2458 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2459 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2460 //
2461 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2462 const ConstantSDNode *CMOVTrue =
2463 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2464 const ConstantSDNode *CMOVFalse =
2465 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2466
2467 if (CMOVTrue && CMOVFalse) {
2468 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2469 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2470
2471 SDValue True;
2472 SDValue False;
2473 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2474 True = SelectTrue;
2475 False = SelectFalse;
2476 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2477 True = SelectFalse;
2478 False = SelectTrue;
2479 }
2480
2481 if (True.getNode() && False.getNode()) {
2482 EVT VT = Cond.getValueType();
2483 SDValue ARMcc = Cond.getOperand(2);
2484 SDValue CCR = Cond.getOperand(3);
2485 SDValue Cmp = Cond.getOperand(4);
2486 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2487 }
2488 }
2489 }
2490
2491 return DAG.getSelectCC(dl, Cond,
2492 DAG.getConstant(0, Cond.getValueType()),
2493 SelectTrue, SelectFalse, ISD::SETNE);
2494}
2495
Dan Gohmand858e902010-04-17 15:26:15 +00002496SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002497 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002498 SDValue LHS = Op.getOperand(0);
2499 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002500 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002501 SDValue TrueVal = Op.getOperand(2);
2502 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002503 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002504
Owen Anderson825b72b2009-08-11 20:47:22 +00002505 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002506 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002507 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002508 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2509 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002510 }
2511
2512 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002513 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002514
Evan Cheng218977b2010-07-13 19:27:42 +00002515 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2516 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002518 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002519 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002520 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002521 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002522 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002523 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002524 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002525 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002526 }
2527 return Result;
2528}
2529
Evan Cheng218977b2010-07-13 19:27:42 +00002530/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2531/// to morph to an integer compare sequence.
2532static bool canChangeToInt(SDValue Op, bool &SeenZero,
2533 const ARMSubtarget *Subtarget) {
2534 SDNode *N = Op.getNode();
2535 if (!N->hasOneUse())
2536 // Otherwise it requires moving the value from fp to integer registers.
2537 return false;
2538 if (!N->getNumValues())
2539 return false;
2540 EVT VT = Op.getValueType();
2541 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2542 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2543 // vmrs are very slow, e.g. cortex-a8.
2544 return false;
2545
2546 if (isFloatingPointZero(Op)) {
2547 SeenZero = true;
2548 return true;
2549 }
2550 return ISD::isNormalLoad(N);
2551}
2552
2553static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2554 if (isFloatingPointZero(Op))
2555 return DAG.getConstant(0, MVT::i32);
2556
2557 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2558 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002559 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002560 Ld->isVolatile(), Ld->isNonTemporal(),
2561 Ld->getAlignment());
2562
2563 llvm_unreachable("Unknown VFP cmp argument!");
2564}
2565
2566static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2567 SDValue &RetVal1, SDValue &RetVal2) {
2568 if (isFloatingPointZero(Op)) {
2569 RetVal1 = DAG.getConstant(0, MVT::i32);
2570 RetVal2 = DAG.getConstant(0, MVT::i32);
2571 return;
2572 }
2573
2574 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2575 SDValue Ptr = Ld->getBasePtr();
2576 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2577 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002578 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002579 Ld->isVolatile(), Ld->isNonTemporal(),
2580 Ld->getAlignment());
2581
2582 EVT PtrType = Ptr.getValueType();
2583 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2584 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2585 PtrType, Ptr, DAG.getConstant(4, PtrType));
2586 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2587 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002588 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002589 Ld->isVolatile(), Ld->isNonTemporal(),
2590 NewAlign);
2591 return;
2592 }
2593
2594 llvm_unreachable("Unknown VFP cmp argument!");
2595}
2596
2597/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2598/// f32 and even f64 comparisons to integer ones.
2599SDValue
2600ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2601 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002602 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002603 SDValue LHS = Op.getOperand(2);
2604 SDValue RHS = Op.getOperand(3);
2605 SDValue Dest = Op.getOperand(4);
2606 DebugLoc dl = Op.getDebugLoc();
2607
2608 bool SeenZero = false;
2609 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2610 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002611 // If one of the operand is zero, it's safe to ignore the NaN case since
2612 // we only care about equality comparisons.
2613 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002614 // If unsafe fp math optimization is enabled and there are no othter uses of
2615 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2616 // to an integer comparison.
2617 if (CC == ISD::SETOEQ)
2618 CC = ISD::SETEQ;
2619 else if (CC == ISD::SETUNE)
2620 CC = ISD::SETNE;
2621
2622 SDValue ARMcc;
2623 if (LHS.getValueType() == MVT::f32) {
2624 LHS = bitcastf32Toi32(LHS, DAG);
2625 RHS = bitcastf32Toi32(RHS, DAG);
2626 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2627 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2628 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2629 Chain, Dest, ARMcc, CCR, Cmp);
2630 }
2631
2632 SDValue LHS1, LHS2;
2633 SDValue RHS1, RHS2;
2634 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2635 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2636 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2637 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002638 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002639 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2640 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2641 }
2642
2643 return SDValue();
2644}
2645
2646SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2647 SDValue Chain = Op.getOperand(0);
2648 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2649 SDValue LHS = Op.getOperand(2);
2650 SDValue RHS = Op.getOperand(3);
2651 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002652 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002653
Owen Anderson825b72b2009-08-11 20:47:22 +00002654 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002655 SDValue ARMcc;
2656 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002657 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002658 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002659 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002660 }
2661
Owen Anderson825b72b2009-08-11 20:47:22 +00002662 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002663
2664 if (UnsafeFPMath &&
2665 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2666 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2667 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2668 if (Result.getNode())
2669 return Result;
2670 }
2671
Evan Chenga8e29892007-01-19 07:51:42 +00002672 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002673 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002674
Evan Cheng218977b2010-07-13 19:27:42 +00002675 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2676 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002677 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002678 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Glue);
Evan Cheng218977b2010-07-13 19:27:42 +00002679 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002680 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002681 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002682 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2683 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002684 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002685 }
2686 return Res;
2687}
2688
Dan Gohmand858e902010-04-17 15:26:15 +00002689SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002690 SDValue Chain = Op.getOperand(0);
2691 SDValue Table = Op.getOperand(1);
2692 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002693 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002694
Owen Andersone50ed302009-08-10 22:56:29 +00002695 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002696 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2697 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002698 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002699 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002700 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002701 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2702 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002703 if (Subtarget->isThumb2()) {
2704 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2705 // which does another jump to the destination. This also makes it easier
2706 // to translate it to TBB / TBH later.
2707 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002708 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002709 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002710 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002711 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002712 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002713 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002714 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002715 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002716 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002717 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002718 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002719 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002720 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002721 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002722 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002723 }
Evan Chenga8e29892007-01-19 07:51:42 +00002724}
2725
Bob Wilson76a312b2010-03-19 22:51:32 +00002726static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2727 DebugLoc dl = Op.getDebugLoc();
2728 unsigned Opc;
2729
2730 switch (Op.getOpcode()) {
2731 default:
2732 assert(0 && "Invalid opcode!");
2733 case ISD::FP_TO_SINT:
2734 Opc = ARMISD::FTOSI;
2735 break;
2736 case ISD::FP_TO_UINT:
2737 Opc = ARMISD::FTOUI;
2738 break;
2739 }
2740 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002741 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bob Wilson76a312b2010-03-19 22:51:32 +00002742}
2743
2744static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2745 EVT VT = Op.getValueType();
2746 DebugLoc dl = Op.getDebugLoc();
2747 unsigned Opc;
2748
2749 switch (Op.getOpcode()) {
2750 default:
2751 assert(0 && "Invalid opcode!");
2752 case ISD::SINT_TO_FP:
2753 Opc = ARMISD::SITOF;
2754 break;
2755 case ISD::UINT_TO_FP:
2756 Opc = ARMISD::UITOF;
2757 break;
2758 }
2759
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002760 Op = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Bob Wilson76a312b2010-03-19 22:51:32 +00002761 return DAG.getNode(Opc, dl, VT, Op);
2762}
2763
Evan Cheng515fe3a2010-07-08 02:08:50 +00002764SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002765 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002766 SDValue Tmp0 = Op.getOperand(0);
2767 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002768 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002769 EVT VT = Op.getValueType();
2770 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002771 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002772 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002773 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002774 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002775 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002776 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002777}
2778
Evan Cheng2457f2c2010-05-22 01:47:14 +00002779SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2780 MachineFunction &MF = DAG.getMachineFunction();
2781 MachineFrameInfo *MFI = MF.getFrameInfo();
2782 MFI->setReturnAddressIsTaken(true);
2783
2784 EVT VT = Op.getValueType();
2785 DebugLoc dl = Op.getDebugLoc();
2786 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2787 if (Depth) {
2788 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2789 SDValue Offset = DAG.getConstant(4, MVT::i32);
2790 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2791 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002792 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002793 }
2794
2795 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002796 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002797 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2798}
2799
Dan Gohmand858e902010-04-17 15:26:15 +00002800SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002801 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2802 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002803
Owen Andersone50ed302009-08-10 22:56:29 +00002804 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002805 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2806 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002807 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002808 ? ARM::R7 : ARM::R11;
2809 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2810 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002811 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2812 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002813 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002814 return FrameAddr;
2815}
2816
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002817/// ExpandBITCAST - If the target supports VFP, this function is called to
Bob Wilson9f3f0612010-04-17 05:30:19 +00002818/// expand a bit convert where either the source or destination type is i64 to
2819/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2820/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2821/// vectors), since the legalizer won't know what to do with that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002822static SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002823 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2824 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002825 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002826
Bob Wilson9f3f0612010-04-17 05:30:19 +00002827 // This function is only supposed to be called for i64 types, either as the
2828 // source or destination of the bit convert.
2829 EVT SrcVT = Op.getValueType();
2830 EVT DstVT = N->getValueType(0);
2831 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002832 "ExpandBITCAST called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002833
Bob Wilson9f3f0612010-04-17 05:30:19 +00002834 // Turn i64->f64 into VMOVDRR.
2835 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002836 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2837 DAG.getConstant(0, MVT::i32));
2838 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2839 DAG.getConstant(1, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002840 return DAG.getNode(ISD::BITCAST, dl, DstVT,
Bob Wilson1114f562010-06-11 22:45:25 +00002841 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002842 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002843
Jim Grosbache5165492009-11-09 00:11:35 +00002844 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002845 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2846 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2847 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2848 // Merge the pieces into a single i64 value.
2849 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2850 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002851
Bob Wilson9f3f0612010-04-17 05:30:19 +00002852 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002853}
2854
Bob Wilson5bafff32009-06-22 23:27:02 +00002855/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002856/// Zero vectors are used to represent vector negation and in those cases
2857/// will be implemented with the NEON VNEG instruction. However, VNEG does
2858/// not support i64 elements, so sometimes the zero vectors will need to be
2859/// explicitly constructed. Regardless, use a canonical VMOV to create the
2860/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002861static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002862 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002863 // The canonical modified immediate encoding of a zero vector is....0!
2864 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2865 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2866 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002867 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002868}
2869
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002870/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2871/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002872SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2873 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002874 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2875 EVT VT = Op.getValueType();
2876 unsigned VTBits = VT.getSizeInBits();
2877 DebugLoc dl = Op.getDebugLoc();
2878 SDValue ShOpLo = Op.getOperand(0);
2879 SDValue ShOpHi = Op.getOperand(1);
2880 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002881 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002882 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002883
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002884 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2885
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002886 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2887 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2888 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2889 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2890 DAG.getConstant(VTBits, MVT::i32));
2891 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2892 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002893 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002894
2895 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2896 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002897 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002898 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002899 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002900 CCR, Cmp);
2901
2902 SDValue Ops[2] = { Lo, Hi };
2903 return DAG.getMergeValues(Ops, 2, dl);
2904}
2905
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002906/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2907/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002908SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2909 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002910 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2911 EVT VT = Op.getValueType();
2912 unsigned VTBits = VT.getSizeInBits();
2913 DebugLoc dl = Op.getDebugLoc();
2914 SDValue ShOpLo = Op.getOperand(0);
2915 SDValue ShOpHi = Op.getOperand(1);
2916 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002917 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002918
2919 assert(Op.getOpcode() == ISD::SHL_PARTS);
2920 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2921 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2922 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2923 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2924 DAG.getConstant(VTBits, MVT::i32));
2925 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2926 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2927
2928 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2929 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2930 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002931 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002932 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002933 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002934 CCR, Cmp);
2935
2936 SDValue Ops[2] = { Lo, Hi };
2937 return DAG.getMergeValues(Ops, 2, dl);
2938}
2939
Jim Grosbach4725ca72010-09-08 03:54:02 +00002940SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002941 SelectionDAG &DAG) const {
2942 // The rounding mode is in bits 23:22 of the FPSCR.
2943 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2944 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2945 // so that the shift + and get folded into a bitfield extract.
2946 DebugLoc dl = Op.getDebugLoc();
2947 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2948 DAG.getConstant(Intrinsic::arm_get_fpscr,
2949 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002950 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002951 DAG.getConstant(1U << 22, MVT::i32));
2952 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2953 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002954 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002955 DAG.getConstant(3, MVT::i32));
2956}
2957
Jim Grosbach3482c802010-01-18 19:58:49 +00002958static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2959 const ARMSubtarget *ST) {
2960 EVT VT = N->getValueType(0);
2961 DebugLoc dl = N->getDebugLoc();
2962
2963 if (!ST->hasV6T2Ops())
2964 return SDValue();
2965
2966 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2967 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2968}
2969
Bob Wilson5bafff32009-06-22 23:27:02 +00002970static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2971 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002972 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002973 DebugLoc dl = N->getDebugLoc();
2974
Bob Wilsond5448bb2010-11-18 21:16:28 +00002975 if (!VT.isVector())
2976 return SDValue();
2977
Bob Wilson5bafff32009-06-22 23:27:02 +00002978 // Lower vector shifts on NEON to use VSHL.
Bob Wilsond5448bb2010-11-18 21:16:28 +00002979 assert(ST->hasNEON() && "unexpected vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00002980
Bob Wilsond5448bb2010-11-18 21:16:28 +00002981 // Left shifts translate directly to the vshiftu intrinsic.
2982 if (N->getOpcode() == ISD::SHL)
Bob Wilson5bafff32009-06-22 23:27:02 +00002983 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Bob Wilsond5448bb2010-11-18 21:16:28 +00002984 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
2985 N->getOperand(0), N->getOperand(1));
2986
2987 assert((N->getOpcode() == ISD::SRA ||
2988 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2989
2990 // NEON uses the same intrinsics for both left and right shifts. For
2991 // right shifts, the shift amounts are negative, so negate the vector of
2992 // shift amounts.
2993 EVT ShiftVT = N->getOperand(1).getValueType();
2994 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2995 getZeroVector(ShiftVT, DAG, dl),
2996 N->getOperand(1));
2997 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2998 Intrinsic::arm_neon_vshifts :
2999 Intrinsic::arm_neon_vshiftu);
3000 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
3001 DAG.getConstant(vshiftInt, MVT::i32),
3002 N->getOperand(0), NegatedCount);
3003}
3004
3005static SDValue Expand64BitShift(SDNode *N, SelectionDAG &DAG,
3006 const ARMSubtarget *ST) {
3007 EVT VT = N->getValueType(0);
3008 DebugLoc dl = N->getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003009
Eli Friedmance392eb2009-08-22 03:13:10 +00003010 // We can get here for a node like i32 = ISD::SHL i32, i64
3011 if (VT != MVT::i64)
3012 return SDValue();
3013
3014 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00003015 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00003016
Chris Lattner27a6c732007-11-24 07:07:01 +00003017 // We only lower SRA, SRL of 1 here, all others use generic lowering.
3018 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003019 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00003020 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003021
Chris Lattner27a6c732007-11-24 07:07:01 +00003022 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00003023 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00003024
Chris Lattner27a6c732007-11-24 07:07:01 +00003025 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00003026 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003027 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00003028 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00003029 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003030
Chris Lattner27a6c732007-11-24 07:07:01 +00003031 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
3032 // captures the result into a carry flag.
3033 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003034 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Glue), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003035
Chris Lattner27a6c732007-11-24 07:07:01 +00003036 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00003037 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00003038
Chris Lattner27a6c732007-11-24 07:07:01 +00003039 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003040 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00003041}
3042
Bob Wilson5bafff32009-06-22 23:27:02 +00003043static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
3044 SDValue TmpOp0, TmpOp1;
3045 bool Invert = false;
3046 bool Swap = false;
3047 unsigned Opc = 0;
3048
3049 SDValue Op0 = Op.getOperand(0);
3050 SDValue Op1 = Op.getOperand(1);
3051 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003052 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003053 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3054 DebugLoc dl = Op.getDebugLoc();
3055
3056 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
3057 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003058 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003059 case ISD::SETUNE:
3060 case ISD::SETNE: Invert = true; // Fallthrough
3061 case ISD::SETOEQ:
3062 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3063 case ISD::SETOLT:
3064 case ISD::SETLT: Swap = true; // Fallthrough
3065 case ISD::SETOGT:
3066 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3067 case ISD::SETOLE:
3068 case ISD::SETLE: Swap = true; // Fallthrough
3069 case ISD::SETOGE:
3070 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3071 case ISD::SETUGE: Swap = true; // Fallthrough
3072 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
3073 case ISD::SETUGT: Swap = true; // Fallthrough
3074 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
3075 case ISD::SETUEQ: Invert = true; // Fallthrough
3076 case ISD::SETONE:
3077 // Expand this to (OLT | OGT).
3078 TmpOp0 = Op0;
3079 TmpOp1 = Op1;
3080 Opc = ISD::OR;
3081 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3082 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
3083 break;
3084 case ISD::SETUO: Invert = true; // Fallthrough
3085 case ISD::SETO:
3086 // Expand this to (OLT | OGE).
3087 TmpOp0 = Op0;
3088 TmpOp1 = Op1;
3089 Opc = ISD::OR;
3090 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
3091 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
3092 break;
3093 }
3094 } else {
3095 // Integer comparisons.
3096 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003097 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003098 case ISD::SETNE: Invert = true;
3099 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
3100 case ISD::SETLT: Swap = true;
3101 case ISD::SETGT: Opc = ARMISD::VCGT; break;
3102 case ISD::SETLE: Swap = true;
3103 case ISD::SETGE: Opc = ARMISD::VCGE; break;
3104 case ISD::SETULT: Swap = true;
3105 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
3106 case ISD::SETULE: Swap = true;
3107 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
3108 }
3109
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00003110 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00003111 if (Opc == ARMISD::VCEQ) {
3112
3113 SDValue AndOp;
3114 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3115 AndOp = Op0;
3116 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
3117 AndOp = Op1;
3118
3119 // Ignore bitconvert.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003120 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00003121 AndOp = AndOp.getOperand(0);
3122
3123 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
3124 Opc = ARMISD::VTST;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003125 Op0 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(0));
3126 Op1 = DAG.getNode(ISD::BITCAST, dl, VT, AndOp.getOperand(1));
Bob Wilson5bafff32009-06-22 23:27:02 +00003127 Invert = !Invert;
3128 }
3129 }
3130 }
3131
3132 if (Swap)
3133 std::swap(Op0, Op1);
3134
Owen Andersonc24cb352010-11-08 23:21:22 +00003135 // If one of the operands is a constant vector zero, attempt to fold the
3136 // comparison to a specialized compare-against-zero form.
3137 SDValue SingleOp;
3138 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
3139 SingleOp = Op0;
3140 else if (ISD::isBuildVectorAllZeros(Op0.getNode())) {
3141 if (Opc == ARMISD::VCGE)
3142 Opc = ARMISD::VCLEZ;
3143 else if (Opc == ARMISD::VCGT)
3144 Opc = ARMISD::VCLTZ;
3145 SingleOp = Op1;
3146 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003147
Owen Andersonc24cb352010-11-08 23:21:22 +00003148 SDValue Result;
3149 if (SingleOp.getNode()) {
3150 switch (Opc) {
3151 case ARMISD::VCEQ:
3152 Result = DAG.getNode(ARMISD::VCEQZ, dl, VT, SingleOp); break;
3153 case ARMISD::VCGE:
3154 Result = DAG.getNode(ARMISD::VCGEZ, dl, VT, SingleOp); break;
3155 case ARMISD::VCLEZ:
3156 Result = DAG.getNode(ARMISD::VCLEZ, dl, VT, SingleOp); break;
3157 case ARMISD::VCGT:
3158 Result = DAG.getNode(ARMISD::VCGTZ, dl, VT, SingleOp); break;
3159 case ARMISD::VCLTZ:
3160 Result = DAG.getNode(ARMISD::VCLTZ, dl, VT, SingleOp); break;
3161 default:
3162 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3163 }
3164 } else {
3165 Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3166 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003167
3168 if (Invert)
3169 Result = DAG.getNOT(dl, Result, VT);
3170
3171 return Result;
3172}
3173
Bob Wilsond3c42842010-06-14 22:19:57 +00003174/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3175/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003176/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003177static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3178 unsigned SplatBitSize, SelectionDAG &DAG,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003179 EVT &VT, bool is128Bits, NEONModImmType type) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003180 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003181
Bob Wilson827b2102010-06-15 19:05:35 +00003182 // SplatBitSize is set to the smallest size that splats the vector, so a
3183 // zero vector will always have SplatBitSize == 8. However, NEON modified
3184 // immediate instructions others than VMOV do not support the 8-bit encoding
3185 // of a zero vector, and the default encoding of zero is supposed to be the
3186 // 32-bit version.
3187 if (SplatBits == 0)
3188 SplatBitSize = 32;
3189
Bob Wilson5bafff32009-06-22 23:27:02 +00003190 switch (SplatBitSize) {
3191 case 8:
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003192 if (type != VMOVModImm)
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003193 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003194 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003195 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003196 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003197 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003198 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003199 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003200
3201 case 16:
3202 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003203 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003204 if ((SplatBits & ~0xff) == 0) {
3205 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003206 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003207 Imm = SplatBits;
3208 break;
3209 }
3210 if ((SplatBits & ~0xff00) == 0) {
3211 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003212 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003213 Imm = SplatBits >> 8;
3214 break;
3215 }
3216 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003217
3218 case 32:
3219 // NEON's 32-bit VMOV supports splat values where:
3220 // * only one byte is nonzero, or
3221 // * the least significant byte is 0xff and the second byte is nonzero, or
3222 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003223 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003224 if ((SplatBits & ~0xff) == 0) {
3225 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003226 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003227 Imm = SplatBits;
3228 break;
3229 }
3230 if ((SplatBits & ~0xff00) == 0) {
3231 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003232 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003233 Imm = SplatBits >> 8;
3234 break;
3235 }
3236 if ((SplatBits & ~0xff0000) == 0) {
3237 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003238 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003239 Imm = SplatBits >> 16;
3240 break;
3241 }
3242 if ((SplatBits & ~0xff000000) == 0) {
3243 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003244 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003245 Imm = SplatBits >> 24;
3246 break;
3247 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003248
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003249 // cmode == 0b1100 and cmode == 0b1101 are not supported for VORR or VBIC
3250 if (type == OtherModImm) return SDValue();
3251
Bob Wilson5bafff32009-06-22 23:27:02 +00003252 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003253 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3254 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003255 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003256 Imm = SplatBits >> 8;
3257 SplatBits |= 0xff;
3258 break;
3259 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003260
3261 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003262 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3263 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003264 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003265 Imm = SplatBits >> 16;
3266 SplatBits |= 0xffff;
3267 break;
3268 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003269
3270 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3271 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3272 // VMOV.I32. A (very) minor optimization would be to replicate the value
3273 // and fall through here to test for a valid 64-bit splat. But, then the
3274 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003275 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003276
3277 case 64: {
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003278 if (type != VMOVModImm)
Bob Wilson827b2102010-06-15 19:05:35 +00003279 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003280 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003281 uint64_t BitMask = 0xff;
3282 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003283 unsigned ImmMask = 1;
3284 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003285 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003286 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003287 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003288 Imm |= ImmMask;
3289 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003290 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003291 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003292 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003293 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003294 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003295 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003296 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003297 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003298 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003299 break;
3300 }
3301
Bob Wilson1a913ed2010-06-11 21:34:50 +00003302 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003303 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003304 return SDValue();
3305 }
3306
Bob Wilsoncba270d2010-07-13 21:16:48 +00003307 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3308 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003309}
3310
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003311static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3312 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003313 unsigned NumElts = VT.getVectorNumElements();
3314 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003315
3316 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3317 if (M[0] < 0)
3318 return false;
3319
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003320 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003321
3322 // If this is a VEXT shuffle, the immediate value is the index of the first
3323 // element. The other shuffle indices must be the successive elements after
3324 // the first one.
3325 unsigned ExpectedElt = Imm;
3326 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003327 // Increment the expected index. If it wraps around, it may still be
3328 // a VEXT but the source vectors must be swapped.
3329 ExpectedElt += 1;
3330 if (ExpectedElt == NumElts * 2) {
3331 ExpectedElt = 0;
3332 ReverseVEXT = true;
3333 }
3334
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003335 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003336 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003337 return false;
3338 }
3339
3340 // Adjust the index value if the source operands will be swapped.
3341 if (ReverseVEXT)
3342 Imm -= NumElts;
3343
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003344 return true;
3345}
3346
Bob Wilson8bb9e482009-07-26 00:39:34 +00003347/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3348/// instruction with the specified blocksize. (The order of the elements
3349/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003350static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3351 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003352 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3353 "Only possible block sizes for VREV are: 16, 32, 64");
3354
Bob Wilson8bb9e482009-07-26 00:39:34 +00003355 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003356 if (EltSz == 64)
3357 return false;
3358
3359 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003360 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003361 // If the first shuffle index is UNDEF, be optimistic.
3362 if (M[0] < 0)
3363 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003364
3365 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3366 return false;
3367
3368 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003369 if (M[i] < 0) continue; // ignore UNDEF indices
3370 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003371 return false;
3372 }
3373
3374 return true;
3375}
3376
Bob Wilsonc692cb72009-08-21 20:54:19 +00003377static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3378 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003379 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3380 if (EltSz == 64)
3381 return false;
3382
Bob Wilsonc692cb72009-08-21 20:54:19 +00003383 unsigned NumElts = VT.getVectorNumElements();
3384 WhichResult = (M[0] == 0 ? 0 : 1);
3385 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003386 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3387 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003388 return false;
3389 }
3390 return true;
3391}
3392
Bob Wilson324f4f12009-12-03 06:40:55 +00003393/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3394/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3395/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3396static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3397 unsigned &WhichResult) {
3398 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3399 if (EltSz == 64)
3400 return false;
3401
3402 unsigned NumElts = VT.getVectorNumElements();
3403 WhichResult = (M[0] == 0 ? 0 : 1);
3404 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003405 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3406 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003407 return false;
3408 }
3409 return true;
3410}
3411
Bob Wilsonc692cb72009-08-21 20:54:19 +00003412static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3413 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003414 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3415 if (EltSz == 64)
3416 return false;
3417
Bob Wilsonc692cb72009-08-21 20:54:19 +00003418 unsigned NumElts = VT.getVectorNumElements();
3419 WhichResult = (M[0] == 0 ? 0 : 1);
3420 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003421 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003422 if ((unsigned) M[i] != 2 * i + WhichResult)
3423 return false;
3424 }
3425
3426 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003427 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003428 return false;
3429
3430 return true;
3431}
3432
Bob Wilson324f4f12009-12-03 06:40:55 +00003433/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3434/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3435/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3436static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3437 unsigned &WhichResult) {
3438 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3439 if (EltSz == 64)
3440 return false;
3441
3442 unsigned Half = VT.getVectorNumElements() / 2;
3443 WhichResult = (M[0] == 0 ? 0 : 1);
3444 for (unsigned j = 0; j != 2; ++j) {
3445 unsigned Idx = WhichResult;
3446 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003447 int MIdx = M[i + j * Half];
3448 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003449 return false;
3450 Idx += 2;
3451 }
3452 }
3453
3454 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3455 if (VT.is64BitVector() && EltSz == 32)
3456 return false;
3457
3458 return true;
3459}
3460
Bob Wilsonc692cb72009-08-21 20:54:19 +00003461static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3462 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003463 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3464 if (EltSz == 64)
3465 return false;
3466
Bob Wilsonc692cb72009-08-21 20:54:19 +00003467 unsigned NumElts = VT.getVectorNumElements();
3468 WhichResult = (M[0] == 0 ? 0 : 1);
3469 unsigned Idx = WhichResult * NumElts / 2;
3470 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003471 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3472 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003473 return false;
3474 Idx += 1;
3475 }
3476
3477 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003478 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003479 return false;
3480
3481 return true;
3482}
3483
Bob Wilson324f4f12009-12-03 06:40:55 +00003484/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3485/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3486/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3487static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3488 unsigned &WhichResult) {
3489 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3490 if (EltSz == 64)
3491 return false;
3492
3493 unsigned NumElts = VT.getVectorNumElements();
3494 WhichResult = (M[0] == 0 ? 0 : 1);
3495 unsigned Idx = WhichResult * NumElts / 2;
3496 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003497 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3498 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003499 return false;
3500 Idx += 1;
3501 }
3502
3503 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3504 if (VT.is64BitVector() && EltSz == 32)
3505 return false;
3506
3507 return true;
3508}
3509
Dale Johannesenf630c712010-07-29 20:10:08 +00003510// If N is an integer constant that can be moved into a register in one
3511// instruction, return an SDValue of such a constant (will become a MOV
3512// instruction). Otherwise return null.
3513static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3514 const ARMSubtarget *ST, DebugLoc dl) {
3515 uint64_t Val;
3516 if (!isa<ConstantSDNode>(N))
3517 return SDValue();
3518 Val = cast<ConstantSDNode>(N)->getZExtValue();
3519
3520 if (ST->isThumb1Only()) {
3521 if (Val <= 255 || ~Val <= 255)
3522 return DAG.getConstant(Val, MVT::i32);
3523 } else {
3524 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3525 return DAG.getConstant(Val, MVT::i32);
3526 }
3527 return SDValue();
3528}
3529
Bob Wilson5bafff32009-06-22 23:27:02 +00003530// If this is a case we can't handle, return null and let the default
3531// expansion code take care of it.
Jim Grosbach4725ca72010-09-08 03:54:02 +00003532static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Dale Johannesenf630c712010-07-29 20:10:08 +00003533 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003534 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003535 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003536 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003537
3538 APInt SplatBits, SplatUndef;
3539 unsigned SplatBitSize;
3540 bool HasAnyUndefs;
3541 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003542 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003543 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003544 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003545 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003546 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003547 DAG, VmovVT, VT.is128BitVector(),
3548 VMOVModImm);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003549 if (Val.getNode()) {
3550 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003551 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilsoncba270d2010-07-13 21:16:48 +00003552 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003553
3554 // Try an immediate VMVN.
3555 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3556 ((1LL << SplatBitSize) - 1));
3557 Val = isNEONModifiedImm(NegatedImm,
3558 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003559 DAG, VmovVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00003560 VMVNModImm);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003561 if (Val.getNode()) {
3562 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003563 return DAG.getNode(ISD::BITCAST, dl, VT, Vmov);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003564 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003565 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003566 }
3567
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003568 // Scan through the operands to see if only one value is used.
3569 unsigned NumElts = VT.getVectorNumElements();
3570 bool isOnlyLowElement = true;
3571 bool usesOnlyOneValue = true;
3572 bool isConstant = true;
3573 SDValue Value;
3574 for (unsigned i = 0; i < NumElts; ++i) {
3575 SDValue V = Op.getOperand(i);
3576 if (V.getOpcode() == ISD::UNDEF)
3577 continue;
3578 if (i > 0)
3579 isOnlyLowElement = false;
3580 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3581 isConstant = false;
3582
3583 if (!Value.getNode())
3584 Value = V;
3585 else if (V != Value)
3586 usesOnlyOneValue = false;
3587 }
3588
3589 if (!Value.getNode())
3590 return DAG.getUNDEF(VT);
3591
3592 if (isOnlyLowElement)
3593 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3594
Dale Johannesenf630c712010-07-29 20:10:08 +00003595 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3596
Dale Johannesen575cd142010-10-19 20:00:17 +00003597 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3598 // i32 and try again.
3599 if (usesOnlyOneValue && EltSize <= 32) {
3600 if (!isConstant)
3601 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3602 if (VT.getVectorElementType().isFloatingPoint()) {
3603 SmallVector<SDValue, 8> Ops;
3604 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003605 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, MVT::i32,
Dale Johannesen575cd142010-10-19 20:00:17 +00003606 Op.getOperand(i)));
Nate Begemanbf5be262010-11-10 21:35:41 +00003607 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElts);
3608 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, VecVT, &Ops[0], NumElts);
Dale Johannesene4d31592010-10-20 22:03:37 +00003609 Val = LowerBUILD_VECTOR(Val, DAG, ST);
3610 if (Val.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003611 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003612 }
Dale Johannesen575cd142010-10-19 20:00:17 +00003613 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3614 if (Val.getNode())
3615 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
Dale Johannesenf630c712010-07-29 20:10:08 +00003616 }
3617
3618 // If all elements are constants and the case above didn't get hit, fall back
3619 // to the default expansion, which will generate a load from the constant
3620 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003621 if (isConstant)
3622 return SDValue();
3623
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003624 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003625 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3626 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003627 if (EltSize >= 32) {
3628 // Do the expansion with floating-point types, since that is what the VFP
3629 // registers are defined to use, and since i64 is not legal.
3630 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3631 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003632 SmallVector<SDValue, 8> Ops;
3633 for (unsigned i = 0; i < NumElts; ++i)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003634 Ops.push_back(DAG.getNode(ISD::BITCAST, dl, EltVT, Op.getOperand(i)));
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003635 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003636 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003637 }
3638
3639 return SDValue();
3640}
3641
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003642/// isShuffleMaskLegal - Targets can use this to indicate that they only
3643/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3644/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3645/// are assumed to be legal.
3646bool
3647ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3648 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003649 if (VT.getVectorNumElements() == 4 &&
3650 (VT.is128BitVector() || VT.is64BitVector())) {
3651 unsigned PFIndexes[4];
3652 for (unsigned i = 0; i != 4; ++i) {
3653 if (M[i] < 0)
3654 PFIndexes[i] = 8;
3655 else
3656 PFIndexes[i] = M[i];
3657 }
3658
3659 // Compute the index in the perfect shuffle table.
3660 unsigned PFTableIndex =
3661 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3662 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3663 unsigned Cost = (PFEntry >> 30);
3664
3665 if (Cost <= 4)
3666 return true;
3667 }
3668
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003669 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003670 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003671
Bob Wilson53dd2452010-06-07 23:53:38 +00003672 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3673 return (EltSize >= 32 ||
3674 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003675 isVREVMask(M, VT, 64) ||
3676 isVREVMask(M, VT, 32) ||
3677 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003678 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3679 isVTRNMask(M, VT, WhichResult) ||
3680 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003681 isVZIPMask(M, VT, WhichResult) ||
3682 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3683 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3684 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003685}
3686
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003687/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3688/// the specified operations to build the shuffle.
3689static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3690 SDValue RHS, SelectionDAG &DAG,
3691 DebugLoc dl) {
3692 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3693 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3694 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3695
3696 enum {
3697 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3698 OP_VREV,
3699 OP_VDUP0,
3700 OP_VDUP1,
3701 OP_VDUP2,
3702 OP_VDUP3,
3703 OP_VEXT1,
3704 OP_VEXT2,
3705 OP_VEXT3,
3706 OP_VUZPL, // VUZP, left result
3707 OP_VUZPR, // VUZP, right result
3708 OP_VZIPL, // VZIP, left result
3709 OP_VZIPR, // VZIP, right result
3710 OP_VTRNL, // VTRN, left result
3711 OP_VTRNR // VTRN, right result
3712 };
3713
3714 if (OpNum == OP_COPY) {
3715 if (LHSID == (1*9+2)*9+3) return LHS;
3716 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3717 return RHS;
3718 }
3719
3720 SDValue OpLHS, OpRHS;
3721 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3722 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3723 EVT VT = OpLHS.getValueType();
3724
3725 switch (OpNum) {
3726 default: llvm_unreachable("Unknown shuffle opcode!");
3727 case OP_VREV:
3728 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3729 case OP_VDUP0:
3730 case OP_VDUP1:
3731 case OP_VDUP2:
3732 case OP_VDUP3:
3733 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003734 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003735 case OP_VEXT1:
3736 case OP_VEXT2:
3737 case OP_VEXT3:
3738 return DAG.getNode(ARMISD::VEXT, dl, VT,
3739 OpLHS, OpRHS,
3740 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3741 case OP_VUZPL:
3742 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003743 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003744 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3745 case OP_VZIPL:
3746 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003747 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003748 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3749 case OP_VTRNL:
3750 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003751 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3752 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003753 }
3754}
3755
Bob Wilson5bafff32009-06-22 23:27:02 +00003756static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003757 SDValue V1 = Op.getOperand(0);
3758 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003759 DebugLoc dl = Op.getDebugLoc();
3760 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003761 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003762 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003763
Bob Wilson28865062009-08-13 02:13:04 +00003764 // Convert shuffles that are directly supported on NEON to target-specific
3765 // DAG nodes, instead of keeping them as shuffles and matching them again
3766 // during code selection. This is more efficient and avoids the possibility
3767 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003768 // FIXME: floating-point vectors should be canonicalized to integer vectors
3769 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003770 SVN->getMask(ShuffleMask);
3771
Bob Wilson53dd2452010-06-07 23:53:38 +00003772 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3773 if (EltSize <= 32) {
3774 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3775 int Lane = SVN->getSplatIndex();
3776 // If this is undef splat, generate it via "just" vdup, if possible.
3777 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003778
Bob Wilson53dd2452010-06-07 23:53:38 +00003779 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3780 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3781 }
3782 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3783 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003784 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003785
3786 bool ReverseVEXT;
3787 unsigned Imm;
3788 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3789 if (ReverseVEXT)
3790 std::swap(V1, V2);
3791 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3792 DAG.getConstant(Imm, MVT::i32));
3793 }
3794
3795 if (isVREVMask(ShuffleMask, VT, 64))
3796 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3797 if (isVREVMask(ShuffleMask, VT, 32))
3798 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3799 if (isVREVMask(ShuffleMask, VT, 16))
3800 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3801
3802 // Check for Neon shuffles that modify both input vectors in place.
3803 // If both results are used, i.e., if there are two shuffles with the same
3804 // source operands and with masks corresponding to both results of one of
3805 // these operations, DAG memoization will ensure that a single node is
3806 // used for both shuffles.
3807 unsigned WhichResult;
3808 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3809 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3810 V1, V2).getValue(WhichResult);
3811 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3812 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3813 V1, V2).getValue(WhichResult);
3814 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3815 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3816 V1, V2).getValue(WhichResult);
3817
3818 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3819 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3820 V1, V1).getValue(WhichResult);
3821 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3822 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3823 V1, V1).getValue(WhichResult);
3824 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3825 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3826 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003827 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003828
Bob Wilsonc692cb72009-08-21 20:54:19 +00003829 // If the shuffle is not directly supported and it has 4 elements, use
3830 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003831 unsigned NumElts = VT.getVectorNumElements();
3832 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003833 unsigned PFIndexes[4];
3834 for (unsigned i = 0; i != 4; ++i) {
3835 if (ShuffleMask[i] < 0)
3836 PFIndexes[i] = 8;
3837 else
3838 PFIndexes[i] = ShuffleMask[i];
3839 }
3840
3841 // Compute the index in the perfect shuffle table.
3842 unsigned PFTableIndex =
3843 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003844 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3845 unsigned Cost = (PFEntry >> 30);
3846
3847 if (Cost <= 4)
3848 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3849 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003850
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003851 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003852 if (EltSize >= 32) {
3853 // Do the expansion with floating-point types, since that is what the VFP
3854 // registers are defined to use, and since i64 is not legal.
3855 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3856 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003857 V1 = DAG.getNode(ISD::BITCAST, dl, VecVT, V1);
3858 V2 = DAG.getNode(ISD::BITCAST, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003859 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003860 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003861 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003862 Ops.push_back(DAG.getUNDEF(EltVT));
3863 else
3864 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3865 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3866 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3867 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003868 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003869 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003870 return DAG.getNode(ISD::BITCAST, dl, VT, Val);
Bob Wilson63b88452010-05-20 18:39:53 +00003871 }
3872
Bob Wilson22cac0d2009-08-14 05:16:33 +00003873 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003874}
3875
Bob Wilson5bafff32009-06-22 23:27:02 +00003876static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Bob Wilson3468c2e2010-11-03 16:24:50 +00003877 // EXTRACT_VECTOR_ELT is legal only for immediate indexes.
Bob Wilson5bafff32009-06-22 23:27:02 +00003878 SDValue Lane = Op.getOperand(1);
Bob Wilson3468c2e2010-11-03 16:24:50 +00003879 if (!isa<ConstantSDNode>(Lane))
3880 return SDValue();
3881
3882 SDValue Vec = Op.getOperand(0);
3883 if (Op.getValueType() == MVT::i32 &&
3884 Vec.getValueType().getVectorElementType().getSizeInBits() < 32) {
3885 DebugLoc dl = Op.getDebugLoc();
3886 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
3887 }
3888
3889 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00003890}
3891
Bob Wilsona6d65862009-08-03 20:36:38 +00003892static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3893 // The only time a CONCAT_VECTORS operation can have legal types is when
3894 // two 64-bit vectors are concatenated to a 128-bit vector.
3895 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3896 "unexpected CONCAT_VECTORS");
3897 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003898 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003899 SDValue Op0 = Op.getOperand(0);
3900 SDValue Op1 = Op.getOperand(1);
3901 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003902 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003903 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003904 DAG.getIntPtrConstant(0));
3905 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003907 DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003908 DAG.getIntPtrConstant(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003909 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003910}
3911
Bob Wilson626613d2010-11-23 19:38:38 +00003912/// isExtendedBUILD_VECTOR - Check if N is a constant BUILD_VECTOR where each
3913/// element has been zero/sign-extended, depending on the isSigned parameter,
3914/// from an integer type half its size.
3915static bool isExtendedBUILD_VECTOR(SDNode *N, SelectionDAG &DAG,
3916 bool isSigned) {
3917 // A v2i64 BUILD_VECTOR will have been legalized to a BITCAST from v4i32.
3918 EVT VT = N->getValueType(0);
3919 if (VT == MVT::v2i64 && N->getOpcode() == ISD::BITCAST) {
3920 SDNode *BVN = N->getOperand(0).getNode();
3921 if (BVN->getValueType(0) != MVT::v4i32 ||
3922 BVN->getOpcode() != ISD::BUILD_VECTOR)
3923 return false;
3924 unsigned LoElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
3925 unsigned HiElt = 1 - LoElt;
3926 ConstantSDNode *Lo0 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt));
3927 ConstantSDNode *Hi0 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt));
3928 ConstantSDNode *Lo1 = dyn_cast<ConstantSDNode>(BVN->getOperand(LoElt+2));
3929 ConstantSDNode *Hi1 = dyn_cast<ConstantSDNode>(BVN->getOperand(HiElt+2));
3930 if (!Lo0 || !Hi0 || !Lo1 || !Hi1)
3931 return false;
3932 if (isSigned) {
3933 if (Hi0->getSExtValue() == Lo0->getSExtValue() >> 32 &&
3934 Hi1->getSExtValue() == Lo1->getSExtValue() >> 32)
3935 return true;
3936 } else {
3937 if (Hi0->isNullValue() && Hi1->isNullValue())
3938 return true;
3939 }
3940 return false;
3941 }
3942
3943 if (N->getOpcode() != ISD::BUILD_VECTOR)
3944 return false;
3945
3946 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
3947 SDNode *Elt = N->getOperand(i).getNode();
3948 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
3949 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3950 unsigned HalfSize = EltSize / 2;
3951 if (isSigned) {
3952 int64_t SExtVal = C->getSExtValue();
3953 if ((SExtVal >> HalfSize) != (SExtVal >> EltSize))
3954 return false;
3955 } else {
3956 if ((C->getZExtValue() >> HalfSize) != 0)
3957 return false;
3958 }
3959 continue;
3960 }
3961 return false;
3962 }
3963
3964 return true;
3965}
3966
3967/// isSignExtended - Check if a node is a vector value that is sign-extended
3968/// or a constant BUILD_VECTOR with sign-extended elements.
3969static bool isSignExtended(SDNode *N, SelectionDAG &DAG) {
3970 if (N->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N))
3971 return true;
3972 if (isExtendedBUILD_VECTOR(N, DAG, true))
3973 return true;
3974 return false;
3975}
3976
3977/// isZeroExtended - Check if a node is a vector value that is zero-extended
3978/// or a constant BUILD_VECTOR with zero-extended elements.
3979static bool isZeroExtended(SDNode *N, SelectionDAG &DAG) {
3980 if (N->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N))
3981 return true;
3982 if (isExtendedBUILD_VECTOR(N, DAG, false))
3983 return true;
3984 return false;
3985}
3986
3987/// SkipExtension - For a node that is a SIGN_EXTEND, ZERO_EXTEND, extending
3988/// load, or BUILD_VECTOR with extended elements, return the unextended value.
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003989static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3990 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3991 return N->getOperand(0);
Bob Wilson626613d2010-11-23 19:38:38 +00003992 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
3993 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
3994 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
3995 LD->isNonTemporal(), LD->getAlignment());
3996 // Otherwise, the value must be a BUILD_VECTOR. For v2i64, it will
3997 // have been legalized as a BITCAST from v4i32.
3998 if (N->getOpcode() == ISD::BITCAST) {
3999 SDNode *BVN = N->getOperand(0).getNode();
4000 assert(BVN->getOpcode() == ISD::BUILD_VECTOR &&
4001 BVN->getValueType(0) == MVT::v4i32 && "expected v4i32 BUILD_VECTOR");
4002 unsigned LowElt = DAG.getTargetLoweringInfo().isBigEndian() ? 1 : 0;
4003 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(), MVT::v2i32,
4004 BVN->getOperand(LowElt), BVN->getOperand(LowElt+2));
4005 }
4006 // Construct a new BUILD_VECTOR with elements truncated to half the size.
4007 assert(N->getOpcode() == ISD::BUILD_VECTOR && "expected BUILD_VECTOR");
4008 EVT VT = N->getValueType(0);
4009 unsigned EltSize = VT.getVectorElementType().getSizeInBits() / 2;
4010 unsigned NumElts = VT.getVectorNumElements();
4011 MVT TruncVT = MVT::getIntegerVT(EltSize);
4012 SmallVector<SDValue, 8> Ops;
4013 for (unsigned i = 0; i != NumElts; ++i) {
4014 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(i));
4015 const APInt &CInt = C->getAPIntValue();
Jay Foad40f8f622010-12-07 08:25:19 +00004016 Ops.push_back(DAG.getConstant(CInt.trunc(EltSize), TruncVT));
Bob Wilson626613d2010-11-23 19:38:38 +00004017 }
4018 return DAG.getNode(ISD::BUILD_VECTOR, N->getDebugLoc(),
4019 MVT::getVectorVT(TruncVT, NumElts), Ops.data(), NumElts);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004020}
4021
4022static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
4023 // Multiplications are only custom-lowered for 128-bit vectors so that
4024 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
4025 EVT VT = Op.getValueType();
4026 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
4027 SDNode *N0 = Op.getOperand(0).getNode();
4028 SDNode *N1 = Op.getOperand(1).getNode();
4029 unsigned NewOpc = 0;
Bob Wilson626613d2010-11-23 19:38:38 +00004030 if (isSignExtended(N0, DAG) && isSignExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004031 NewOpc = ARMISD::VMULLs;
Bob Wilson626613d2010-11-23 19:38:38 +00004032 else if (isZeroExtended(N0, DAG) && isZeroExtended(N1, DAG))
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004033 NewOpc = ARMISD::VMULLu;
Bob Wilson626613d2010-11-23 19:38:38 +00004034 else if (VT == MVT::v2i64)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004035 // Fall through to expand this. It is not legal.
4036 return SDValue();
Bob Wilson626613d2010-11-23 19:38:38 +00004037 else
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004038 // Other vector multiplications are legal.
4039 return Op;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004040
4041 // Legalize to a VMULL instruction.
4042 DebugLoc DL = Op.getDebugLoc();
4043 SDValue Op0 = SkipExtension(N0, DAG);
4044 SDValue Op1 = SkipExtension(N1, DAG);
4045
4046 assert(Op0.getValueType().is64BitVector() &&
4047 Op1.getValueType().is64BitVector() &&
4048 "unexpected types for extended operands to VMULL");
4049 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
4050}
4051
Dan Gohmand858e902010-04-17 15:26:15 +00004052SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004053 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004054 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00004055 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00004056 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004057 case ISD::GlobalAddress:
4058 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
4059 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004060 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00004061 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00004062 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
4063 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004064 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00004065 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00004066 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chengdfed19f2010-11-03 06:34:55 +00004067 case ISD::PREFETCH: return LowerPREFETCH(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00004068 case ISD::SINT_TO_FP:
4069 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
4070 case ISD::FP_TO_SINT:
4071 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004072 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00004073 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00004074 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00004075 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004076 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00004077 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbache4ad3872010-10-19 23:27:08 +00004078 case ISD::EH_SJLJ_DISPATCHSETUP: return LowerEH_SJLJ_DISPATCHSETUP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00004079 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
4080 Subtarget);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004081 case ISD::BITCAST: return ExpandBITCAST(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004082 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00004083 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00004084 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00004085 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00004086 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00004087 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00004088 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004089 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00004090 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004091 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004092 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00004093 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004094 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004095 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00004096 }
Dan Gohman475871a2008-07-27 21:46:04 +00004097 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004098}
4099
Duncan Sands1607f052008-12-01 11:39:25 +00004100/// ReplaceNodeResults - Replace the results of node with an illegal result
4101/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00004102void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
4103 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004104 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00004105 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00004106 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00004107 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004108 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00004109 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004110 case ISD::BITCAST:
4111 Res = ExpandBITCAST(N, DAG);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004112 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00004113 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00004114 case ISD::SRA:
Bob Wilsond5448bb2010-11-18 21:16:28 +00004115 Res = Expand64BitShift(N, DAG, Subtarget);
Bob Wilson164cd8b2010-04-14 20:45:23 +00004116 break;
Duncan Sands1607f052008-12-01 11:39:25 +00004117 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00004118 if (Res.getNode())
4119 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00004120}
Chris Lattner27a6c732007-11-24 07:07:01 +00004121
Evan Chenga8e29892007-01-19 07:51:42 +00004122//===----------------------------------------------------------------------===//
4123// ARM Scheduler Hooks
4124//===----------------------------------------------------------------------===//
4125
4126MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004127ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
4128 MachineBasicBlock *BB,
4129 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00004130 unsigned dest = MI->getOperand(0).getReg();
4131 unsigned ptr = MI->getOperand(1).getReg();
4132 unsigned oldval = MI->getOperand(2).getReg();
4133 unsigned newval = MI->getOperand(3).getReg();
4134 unsigned scratch = BB->getParent()->getRegInfo()
4135 .createVirtualRegister(ARM::GPRRegisterClass);
4136 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4137 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004138 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00004139
4140 unsigned ldrOpc, strOpc;
4141 switch (Size) {
4142 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004143 case 1:
4144 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
4145 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
4146 break;
4147 case 2:
4148 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4149 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4150 break;
4151 case 4:
4152 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4153 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4154 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00004155 }
4156
4157 MachineFunction *MF = BB->getParent();
4158 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4159 MachineFunction::iterator It = BB;
4160 ++It; // insert the new blocks after the current block
4161
4162 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4163 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
4164 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4165 MF->insert(It, loop1MBB);
4166 MF->insert(It, loop2MBB);
4167 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004168
4169 // Transfer the remainder of BB and its successor edges to exitMBB.
4170 exitMBB->splice(exitMBB->begin(), BB,
4171 llvm::next(MachineBasicBlock::iterator(MI)),
4172 BB->end());
4173 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004174
4175 // thisMBB:
4176 // ...
4177 // fallthrough --> loop1MBB
4178 BB->addSuccessor(loop1MBB);
4179
4180 // loop1MBB:
4181 // ldrex dest, [ptr]
4182 // cmp dest, oldval
4183 // bne exitMBB
4184 BB = loop1MBB;
4185 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004186 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004187 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004188 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4189 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004190 BB->addSuccessor(loop2MBB);
4191 BB->addSuccessor(exitMBB);
4192
4193 // loop2MBB:
4194 // strex scratch, newval, [ptr]
4195 // cmp scratch, #0
4196 // bne loop1MBB
4197 BB = loop2MBB;
4198 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
4199 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004200 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00004201 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004202 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4203 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004204 BB->addSuccessor(loop1MBB);
4205 BB->addSuccessor(exitMBB);
4206
4207 // exitMBB:
4208 // ...
4209 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00004210
Dan Gohman14152b42010-07-06 20:24:04 +00004211 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00004212
Jim Grosbach5278eb82009-12-11 01:42:04 +00004213 return BB;
4214}
4215
4216MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00004217ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
4218 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00004219 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
4220 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4221
4222 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004223 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004224 MachineFunction::iterator It = BB;
4225 ++It;
4226
4227 unsigned dest = MI->getOperand(0).getReg();
4228 unsigned ptr = MI->getOperand(1).getReg();
4229 unsigned incr = MI->getOperand(2).getReg();
4230 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00004231
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004232 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004233 unsigned ldrOpc, strOpc;
4234 switch (Size) {
4235 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004236 case 1:
4237 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00004238 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004239 break;
4240 case 2:
4241 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
4242 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
4243 break;
4244 case 4:
4245 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
4246 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
4247 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00004248 }
4249
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004250 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4251 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
4252 MF->insert(It, loopMBB);
4253 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004254
4255 // Transfer the remainder of BB and its successor edges to exitMBB.
4256 exitMBB->splice(exitMBB->begin(), BB,
4257 llvm::next(MachineBasicBlock::iterator(MI)),
4258 BB->end());
4259 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004260
Jim Grosbach867bbbf2010-01-15 00:22:18 +00004261 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00004262 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4263 unsigned scratch2 = (!BinOpcode) ? incr :
4264 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
4265
4266 // thisMBB:
4267 // ...
4268 // fallthrough --> loopMBB
4269 BB->addSuccessor(loopMBB);
4270
4271 // loopMBB:
4272 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004273 // <binop> scratch2, dest, incr
4274 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00004275 // cmp scratch, #0
4276 // bne- loopMBB
4277 // fallthrough --> exitMBB
4278 BB = loopMBB;
4279 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00004280 if (BinOpcode) {
4281 // operand order needs to go the other way for NAND
4282 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
4283 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4284 addReg(incr).addReg(dest)).addReg(0);
4285 else
4286 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
4287 addReg(dest).addReg(incr)).addReg(0);
4288 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00004289
4290 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
4291 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004292 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00004293 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004294 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4295 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00004296
4297 BB->addSuccessor(loopMBB);
4298 BB->addSuccessor(exitMBB);
4299
4300 // exitMBB:
4301 // ...
4302 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004303
Dan Gohman14152b42010-07-06 20:24:04 +00004304 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004305
Jim Grosbachc3c23542009-12-14 04:22:04 +00004306 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004307}
4308
Evan Cheng218977b2010-07-13 19:27:42 +00004309static
4310MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4311 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4312 E = MBB->succ_end(); I != E; ++I)
4313 if (*I != Succ)
4314 return *I;
4315 llvm_unreachable("Expecting a BB with two successors!");
4316}
4317
Jim Grosbache801dc42009-12-12 01:40:06 +00004318MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004319ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004320 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004321 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004322 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004323 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004324 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004325 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004326 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004327 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004328
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004329 case ARM::ATOMIC_LOAD_ADD_I8:
4330 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4331 case ARM::ATOMIC_LOAD_ADD_I16:
4332 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4333 case ARM::ATOMIC_LOAD_ADD_I32:
4334 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004335
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004336 case ARM::ATOMIC_LOAD_AND_I8:
4337 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4338 case ARM::ATOMIC_LOAD_AND_I16:
4339 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4340 case ARM::ATOMIC_LOAD_AND_I32:
4341 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004342
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004343 case ARM::ATOMIC_LOAD_OR_I8:
4344 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4345 case ARM::ATOMIC_LOAD_OR_I16:
4346 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4347 case ARM::ATOMIC_LOAD_OR_I32:
4348 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004349
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004350 case ARM::ATOMIC_LOAD_XOR_I8:
4351 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4352 case ARM::ATOMIC_LOAD_XOR_I16:
4353 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4354 case ARM::ATOMIC_LOAD_XOR_I32:
4355 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004356
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004357 case ARM::ATOMIC_LOAD_NAND_I8:
4358 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4359 case ARM::ATOMIC_LOAD_NAND_I16:
4360 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4361 case ARM::ATOMIC_LOAD_NAND_I32:
4362 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004363
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004364 case ARM::ATOMIC_LOAD_SUB_I8:
4365 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4366 case ARM::ATOMIC_LOAD_SUB_I16:
4367 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4368 case ARM::ATOMIC_LOAD_SUB_I32:
4369 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004370
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004371 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4372 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4373 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004374
4375 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4376 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4377 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004378
Evan Cheng007ea272009-08-12 05:17:19 +00004379 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004380 // To "insert" a SELECT_CC instruction, we actually have to insert the
4381 // diamond control-flow pattern. The incoming instruction knows the
4382 // destination vreg to set, the condition code register to branch on, the
4383 // true/false values to select between, and a branch opcode to use.
4384 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004385 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004386 ++It;
4387
4388 // thisMBB:
4389 // ...
4390 // TrueVal = ...
4391 // cmpTY ccX, r1, r2
4392 // bCC copy1MBB
4393 // fallthrough --> copy0MBB
4394 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004395 MachineFunction *F = BB->getParent();
4396 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4397 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004398 F->insert(It, copy0MBB);
4399 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004400
4401 // Transfer the remainder of BB and its successor edges to sinkMBB.
4402 sinkMBB->splice(sinkMBB->begin(), BB,
4403 llvm::next(MachineBasicBlock::iterator(MI)),
4404 BB->end());
4405 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4406
Dan Gohman258c58c2010-07-06 15:49:48 +00004407 BB->addSuccessor(copy0MBB);
4408 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004409
Dan Gohman14152b42010-07-06 20:24:04 +00004410 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4411 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4412
Evan Chenga8e29892007-01-19 07:51:42 +00004413 // copy0MBB:
4414 // %FalseValue = ...
4415 // # fallthrough to sinkMBB
4416 BB = copy0MBB;
4417
4418 // Update machine-CFG edges
4419 BB->addSuccessor(sinkMBB);
4420
4421 // sinkMBB:
4422 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4423 // ...
4424 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004425 BuildMI(*BB, BB->begin(), dl,
4426 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004427 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4428 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4429
Dan Gohman14152b42010-07-06 20:24:04 +00004430 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004431 return BB;
4432 }
Evan Cheng86198642009-08-07 00:34:42 +00004433
Evan Cheng218977b2010-07-13 19:27:42 +00004434 case ARM::BCCi64:
4435 case ARM::BCCZi64: {
4436 // Compare both parts that make up the double comparison separately for
4437 // equality.
4438 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4439
4440 unsigned LHS1 = MI->getOperand(1).getReg();
4441 unsigned LHS2 = MI->getOperand(2).getReg();
4442 if (RHSisZero) {
4443 AddDefaultPred(BuildMI(BB, dl,
4444 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4445 .addReg(LHS1).addImm(0));
4446 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4447 .addReg(LHS2).addImm(0)
4448 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4449 } else {
4450 unsigned RHS1 = MI->getOperand(3).getReg();
4451 unsigned RHS2 = MI->getOperand(4).getReg();
4452 AddDefaultPred(BuildMI(BB, dl,
4453 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4454 .addReg(LHS1).addReg(RHS1));
4455 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4456 .addReg(LHS2).addReg(RHS2)
4457 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4458 }
4459
4460 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4461 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4462 if (MI->getOperand(0).getImm() == ARMCC::NE)
4463 std::swap(destMBB, exitMBB);
4464
4465 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4466 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4467 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4468 .addMBB(exitMBB);
4469
4470 MI->eraseFromParent(); // The pseudo instruction is gone now.
4471 return BB;
4472 }
Evan Chenga8e29892007-01-19 07:51:42 +00004473 }
4474}
4475
4476//===----------------------------------------------------------------------===//
4477// ARM Optimization Hooks
4478//===----------------------------------------------------------------------===//
4479
Chris Lattnerd1980a52009-03-12 06:52:53 +00004480static
4481SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4482 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004483 SelectionDAG &DAG = DCI.DAG;
4484 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004485 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004486 unsigned Opc = N->getOpcode();
4487 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4488 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4489 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4490 ISD::CondCode CC = ISD::SETCC_INVALID;
4491
4492 if (isSlctCC) {
4493 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4494 } else {
4495 SDValue CCOp = Slct.getOperand(0);
4496 if (CCOp.getOpcode() == ISD::SETCC)
4497 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4498 }
4499
4500 bool DoXform = false;
4501 bool InvCC = false;
4502 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4503 "Bad input!");
4504
4505 if (LHS.getOpcode() == ISD::Constant &&
4506 cast<ConstantSDNode>(LHS)->isNullValue()) {
4507 DoXform = true;
4508 } else if (CC != ISD::SETCC_INVALID &&
4509 RHS.getOpcode() == ISD::Constant &&
4510 cast<ConstantSDNode>(RHS)->isNullValue()) {
4511 std::swap(LHS, RHS);
4512 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004513 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004514 Op0.getOperand(0).getValueType();
4515 bool isInt = OpVT.isInteger();
4516 CC = ISD::getSetCCInverse(CC, isInt);
4517
4518 if (!TLI.isCondCodeLegal(CC, OpVT))
4519 return SDValue(); // Inverse operator isn't legal.
4520
4521 DoXform = true;
4522 InvCC = true;
4523 }
4524
4525 if (DoXform) {
4526 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4527 if (isSlctCC)
4528 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4529 Slct.getOperand(0), Slct.getOperand(1), CC);
4530 SDValue CCOp = Slct.getOperand(0);
4531 if (InvCC)
4532 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4533 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4534 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4535 CCOp, OtherOp, Result);
4536 }
4537 return SDValue();
4538}
4539
Bob Wilson3d5792a2010-07-29 20:34:14 +00004540/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4541/// operands N0 and N1. This is a helper for PerformADDCombine that is
4542/// called with the default operands, and if that fails, with commuted
4543/// operands.
4544static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4545 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004546 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4547 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4548 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4549 if (Result.getNode()) return Result;
4550 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004551 return SDValue();
4552}
4553
Bob Wilson3d5792a2010-07-29 20:34:14 +00004554/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4555///
4556static SDValue PerformADDCombine(SDNode *N,
4557 TargetLowering::DAGCombinerInfo &DCI) {
4558 SDValue N0 = N->getOperand(0);
4559 SDValue N1 = N->getOperand(1);
4560
4561 // First try with the default operand order.
4562 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4563 if (Result.getNode())
4564 return Result;
4565
4566 // If that didn't work, try again with the operands commuted.
4567 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4568}
4569
Chris Lattnerd1980a52009-03-12 06:52:53 +00004570/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004571///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004572static SDValue PerformSUBCombine(SDNode *N,
4573 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004574 SDValue N0 = N->getOperand(0);
4575 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004576
Chris Lattnerd1980a52009-03-12 06:52:53 +00004577 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4578 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4579 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4580 if (Result.getNode()) return Result;
4581 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004582
Chris Lattnerd1980a52009-03-12 06:52:53 +00004583 return SDValue();
4584}
4585
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004586static SDValue PerformMULCombine(SDNode *N,
4587 TargetLowering::DAGCombinerInfo &DCI,
4588 const ARMSubtarget *Subtarget) {
4589 SelectionDAG &DAG = DCI.DAG;
4590
4591 if (Subtarget->isThumb1Only())
4592 return SDValue();
4593
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004594 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4595 return SDValue();
4596
4597 EVT VT = N->getValueType(0);
4598 if (VT != MVT::i32)
4599 return SDValue();
4600
4601 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4602 if (!C)
4603 return SDValue();
4604
4605 uint64_t MulAmt = C->getZExtValue();
4606 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4607 ShiftAmt = ShiftAmt & (32 - 1);
4608 SDValue V = N->getOperand(0);
4609 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004610
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004611 SDValue Res;
4612 MulAmt >>= ShiftAmt;
4613 if (isPowerOf2_32(MulAmt - 1)) {
4614 // (mul x, 2^N + 1) => (add (shl x, N), x)
4615 Res = DAG.getNode(ISD::ADD, DL, VT,
4616 V, DAG.getNode(ISD::SHL, DL, VT,
4617 V, DAG.getConstant(Log2_32(MulAmt-1),
4618 MVT::i32)));
4619 } else if (isPowerOf2_32(MulAmt + 1)) {
4620 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4621 Res = DAG.getNode(ISD::SUB, DL, VT,
4622 DAG.getNode(ISD::SHL, DL, VT,
4623 V, DAG.getConstant(Log2_32(MulAmt+1),
4624 MVT::i32)),
4625 V);
4626 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004627 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004628
4629 if (ShiftAmt != 0)
4630 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4631 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004632
4633 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004634 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004635 return SDValue();
4636}
4637
Owen Anderson080c0922010-11-05 19:27:46 +00004638static SDValue PerformANDCombine(SDNode *N,
4639 TargetLowering::DAGCombinerInfo &DCI) {
4640 // Attempt to use immediate-form VBIC
4641 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
4642 DebugLoc dl = N->getDebugLoc();
4643 EVT VT = N->getValueType(0);
4644 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004645
Owen Anderson080c0922010-11-05 19:27:46 +00004646 APInt SplatBits, SplatUndef;
4647 unsigned SplatBitSize;
4648 bool HasAnyUndefs;
4649 if (BVN &&
4650 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
4651 if (SplatBitSize <= 64) {
4652 EVT VbicVT;
4653 SDValue Val = isNEONModifiedImm((~SplatBits).getZExtValue(),
4654 SplatUndef.getZExtValue(), SplatBitSize,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004655 DAG, VbicVT, VT.is128BitVector(),
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004656 OtherModImm);
Owen Anderson080c0922010-11-05 19:27:46 +00004657 if (Val.getNode()) {
4658 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004659 DAG.getNode(ISD::BITCAST, dl, VbicVT, N->getOperand(0));
Owen Anderson080c0922010-11-05 19:27:46 +00004660 SDValue Vbic = DAG.getNode(ARMISD::VBICIMM, dl, VbicVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004661 return DAG.getNode(ISD::BITCAST, dl, VT, Vbic);
Owen Anderson080c0922010-11-05 19:27:46 +00004662 }
4663 }
4664 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004665
Owen Anderson080c0922010-11-05 19:27:46 +00004666 return SDValue();
4667}
4668
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004669/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4670static SDValue PerformORCombine(SDNode *N,
4671 TargetLowering::DAGCombinerInfo &DCI,
4672 const ARMSubtarget *Subtarget) {
Owen Anderson60f48702010-11-03 23:15:26 +00004673 // Attempt to use immediate-form VORR
4674 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N->getOperand(1));
4675 DebugLoc dl = N->getDebugLoc();
4676 EVT VT = N->getValueType(0);
4677 SelectionDAG &DAG = DCI.DAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004678
Owen Anderson60f48702010-11-03 23:15:26 +00004679 APInt SplatBits, SplatUndef;
4680 unsigned SplatBitSize;
4681 bool HasAnyUndefs;
4682 if (BVN && Subtarget->hasNEON() &&
4683 BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
4684 if (SplatBitSize <= 64) {
4685 EVT VorrVT;
4686 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
4687 SplatUndef.getZExtValue(), SplatBitSize,
Owen Anderson36fa3ea2010-11-05 21:57:54 +00004688 DAG, VorrVT, VT.is128BitVector(),
4689 OtherModImm);
Owen Anderson60f48702010-11-03 23:15:26 +00004690 if (Val.getNode()) {
4691 SDValue Input =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004692 DAG.getNode(ISD::BITCAST, dl, VorrVT, N->getOperand(0));
Owen Anderson60f48702010-11-03 23:15:26 +00004693 SDValue Vorr = DAG.getNode(ARMISD::VORRIMM, dl, VorrVT, Input, Val);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004694 return DAG.getNode(ISD::BITCAST, dl, VT, Vorr);
Owen Anderson60f48702010-11-03 23:15:26 +00004695 }
4696 }
4697 }
4698
Jim Grosbach54238562010-07-17 03:30:54 +00004699 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4700 // reasonable.
4701
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004702 // BFI is only available on V6T2+
4703 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4704 return SDValue();
4705
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004706 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004707 DebugLoc DL = N->getDebugLoc();
4708 // 1) or (and A, mask), val => ARMbfi A, val, mask
4709 // iff (val & mask) == val
4710 //
4711 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4712 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4713 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4714 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4715 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4716 // (i.e., copy a bitfield value into another bitfield of the same width)
4717 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004718 return SDValue();
4719
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004720 if (VT != MVT::i32)
4721 return SDValue();
4722
Evan Cheng30fb13f2010-12-13 20:32:54 +00004723 SDValue N00 = N0.getOperand(0);
Jim Grosbach54238562010-07-17 03:30:54 +00004724
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004725 // The value and the mask need to be constants so we can verify this is
4726 // actually a bitfield set. If the mask is 0xffff, we can do better
4727 // via a movt instruction, so don't use BFI in that case.
Evan Cheng30fb13f2010-12-13 20:32:54 +00004728 SDValue MaskOp = N0.getOperand(1);
4729 ConstantSDNode *MaskC = dyn_cast<ConstantSDNode>(MaskOp);
4730 if (!MaskC)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004731 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00004732 unsigned Mask = MaskC->getZExtValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004733 if (Mask == 0xffff)
4734 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004735 SDValue Res;
4736 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00004737 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
4738 if (N1C) {
4739 unsigned Val = N1C->getZExtValue();
Evan Chenga9688c42010-12-11 04:11:38 +00004740 if ((Val & ~Mask) != Val)
Jim Grosbach54238562010-07-17 03:30:54 +00004741 return SDValue();
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004742
Evan Chenga9688c42010-12-11 04:11:38 +00004743 if (ARM::isBitFieldInvertedMask(Mask)) {
4744 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004745
Evan Cheng30fb13f2010-12-13 20:32:54 +00004746 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00,
Evan Chenga9688c42010-12-11 04:11:38 +00004747 DAG.getConstant(Val, MVT::i32),
4748 DAG.getConstant(Mask, MVT::i32));
4749
4750 // Do not add new nodes to DAG combiner worklist.
4751 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00004752 return SDValue();
Evan Chenga9688c42010-12-11 04:11:38 +00004753 }
Jim Grosbach54238562010-07-17 03:30:54 +00004754 } else if (N1.getOpcode() == ISD::AND) {
4755 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
Evan Cheng30fb13f2010-12-13 20:32:54 +00004756 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4757 if (!N11C)
Jim Grosbach54238562010-07-17 03:30:54 +00004758 return SDValue();
Evan Cheng30fb13f2010-12-13 20:32:54 +00004759 unsigned Mask2 = N11C->getZExtValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004760
4761 if (ARM::isBitFieldInvertedMask(Mask) &&
4762 ARM::isBitFieldInvertedMask(~Mask2) &&
4763 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4764 // The pack halfword instruction works better for masks that fit it,
4765 // so use that when it's available.
4766 if (Subtarget->hasT2ExtractPack() &&
4767 (Mask == 0xffff || Mask == 0xffff0000))
4768 return SDValue();
4769 // 2a
4770 unsigned lsb = CountTrailingZeros_32(Mask2);
4771 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4772 DAG.getConstant(lsb, MVT::i32));
Evan Cheng30fb13f2010-12-13 20:32:54 +00004773 Res = DAG.getNode(ARMISD::BFI, DL, VT, N00, Res,
Jim Grosbach54238562010-07-17 03:30:54 +00004774 DAG.getConstant(Mask, MVT::i32));
4775 // Do not add new nodes to DAG combiner worklist.
4776 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00004777 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004778 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4779 ARM::isBitFieldInvertedMask(Mask2) &&
4780 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4781 // The pack halfword instruction works better for masks that fit it,
4782 // so use that when it's available.
4783 if (Subtarget->hasT2ExtractPack() &&
4784 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4785 return SDValue();
4786 // 2b
4787 unsigned lsb = CountTrailingZeros_32(Mask);
Evan Cheng30fb13f2010-12-13 20:32:54 +00004788 Res = DAG.getNode(ISD::SRL, DL, VT, N00,
Jim Grosbach54238562010-07-17 03:30:54 +00004789 DAG.getConstant(lsb, MVT::i32));
4790 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4791 DAG.getConstant(Mask2, MVT::i32));
4792 // Do not add new nodes to DAG combiner worklist.
4793 DCI.CombineTo(N, Res, false);
Evan Cheng30fb13f2010-12-13 20:32:54 +00004794 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004795 }
4796 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004797
Evan Cheng30fb13f2010-12-13 20:32:54 +00004798 if (DAG.MaskedValueIsZero(N1, MaskC->getAPIntValue()) &&
4799 N00.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N00.getOperand(1)) &&
4800 ARM::isBitFieldInvertedMask(~Mask)) {
4801 // Case (3): or (and (shl A, #shamt), mask), B => ARMbfi B, A, ~mask
4802 // where lsb(mask) == #shamt and masked bits of B are known zero.
4803 SDValue ShAmt = N00.getOperand(1);
4804 unsigned ShAmtC = cast<ConstantSDNode>(ShAmt)->getZExtValue();
4805 unsigned LSB = CountTrailingZeros_32(Mask);
4806 if (ShAmtC != LSB)
4807 return SDValue();
4808
4809 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1, N00.getOperand(0),
4810 DAG.getConstant(~Mask, MVT::i32));
4811
4812 // Do not add new nodes to DAG combiner worklist.
4813 DCI.CombineTo(N, Res, false);
4814 }
4815
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004816 return SDValue();
4817}
4818
Evan Cheng0c1aec12010-12-14 03:22:07 +00004819/// PerformBFICombine - (bfi A, (and B, C1), C2) -> (bfi A, B, C2) iff
4820/// C1 & C2 == C1.
4821static SDValue PerformBFICombine(SDNode *N,
4822 TargetLowering::DAGCombinerInfo &DCI) {
4823 SDValue N1 = N->getOperand(1);
4824 if (N1.getOpcode() == ISD::AND) {
4825 ConstantSDNode *N11C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4826 if (!N11C)
4827 return SDValue();
4828 unsigned Mask = cast<ConstantSDNode>(N->getOperand(2))->getZExtValue();
4829 unsigned Mask2 = N11C->getZExtValue();
4830 if ((Mask & Mask2) == Mask2)
4831 return DCI.DAG.getNode(ARMISD::BFI, N->getDebugLoc(), N->getValueType(0),
4832 N->getOperand(0), N1.getOperand(0),
4833 N->getOperand(2));
4834 }
4835 return SDValue();
4836}
4837
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004838/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4839/// ARMISD::VMOVRRD.
4840static SDValue PerformVMOVRRDCombine(SDNode *N,
4841 TargetLowering::DAGCombinerInfo &DCI) {
4842 // vmovrrd(vmovdrr x, y) -> x,y
4843 SDValue InDouble = N->getOperand(0);
4844 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
4845 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
4846 return SDValue();
4847}
4848
4849/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
4850/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
4851static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
4852 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
4853 SDValue Op0 = N->getOperand(0);
4854 SDValue Op1 = N->getOperand(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004855 if (Op0.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004856 Op0 = Op0.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004857 if (Op1.getOpcode() == ISD::BITCAST)
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004858 Op1 = Op1.getOperand(0);
4859 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
4860 Op0.getNode() == Op1.getNode() &&
4861 Op0.getResNo() == 0 && Op1.getResNo() == 1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004862 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(),
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004863 N->getValueType(0), Op0.getOperand(0));
4864 return SDValue();
4865}
4866
Bob Wilson31600902010-12-21 06:43:19 +00004867/// PerformSTORECombine - Target-specific dag combine xforms for
4868/// ISD::STORE.
4869static SDValue PerformSTORECombine(SDNode *N,
4870 TargetLowering::DAGCombinerInfo &DCI) {
4871 // Bitcast an i64 store extracted from a vector to f64.
4872 // Otherwise, the i64 value will be legalized to a pair of i32 values.
4873 StoreSDNode *St = cast<StoreSDNode>(N);
4874 SDValue StVal = St->getValue();
4875 if (!ISD::isNormalStore(St) || St->isVolatile() ||
4876 StVal.getValueType() != MVT::i64 ||
4877 StVal.getNode()->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
4878 return SDValue();
4879
4880 SelectionDAG &DAG = DCI.DAG;
4881 DebugLoc dl = StVal.getDebugLoc();
4882 SDValue IntVec = StVal.getOperand(0);
4883 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
4884 IntVec.getValueType().getVectorNumElements());
4885 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, IntVec);
4886 SDValue ExtElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4887 Vec, StVal.getOperand(1));
4888 dl = N->getDebugLoc();
4889 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ExtElt);
4890 // Make the DAGCombiner fold the bitcasts.
4891 DCI.AddToWorklist(Vec.getNode());
4892 DCI.AddToWorklist(ExtElt.getNode());
4893 DCI.AddToWorklist(V.getNode());
4894 return DAG.getStore(St->getChain(), dl, V, St->getBasePtr(),
4895 St->getPointerInfo(), St->isVolatile(),
4896 St->isNonTemporal(), St->getAlignment(),
4897 St->getTBAAInfo());
4898}
4899
4900/// hasNormalLoadOperand - Check if any of the operands of a BUILD_VECTOR node
4901/// are normal, non-volatile loads. If so, it is profitable to bitcast an
4902/// i64 vector to have f64 elements, since the value can then be loaded
4903/// directly into a VFP register.
4904static bool hasNormalLoadOperand(SDNode *N) {
4905 unsigned NumElts = N->getValueType(0).getVectorNumElements();
4906 for (unsigned i = 0; i < NumElts; ++i) {
4907 SDNode *Elt = N->getOperand(i).getNode();
4908 if (ISD::isNormalLoad(Elt) && !cast<LoadSDNode>(Elt)->isVolatile())
4909 return true;
4910 }
4911 return false;
4912}
4913
Bob Wilson75f02882010-09-17 22:59:05 +00004914/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
4915/// ISD::BUILD_VECTOR.
Bob Wilson31600902010-12-21 06:43:19 +00004916static SDValue PerformBUILD_VECTORCombine(SDNode *N,
4917 TargetLowering::DAGCombinerInfo &DCI){
Bob Wilson75f02882010-09-17 22:59:05 +00004918 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
4919 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
4920 // into a pair of GPRs, which is fine when the value is used as a scalar,
4921 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson31600902010-12-21 06:43:19 +00004922 SelectionDAG &DAG = DCI.DAG;
4923 if (N->getNumOperands() == 2) {
4924 SDValue RV = PerformVMOVDRRCombine(N, DAG);
4925 if (RV.getNode())
4926 return RV;
4927 }
Bob Wilson75f02882010-09-17 22:59:05 +00004928
Bob Wilson31600902010-12-21 06:43:19 +00004929 // Load i64 elements as f64 values so that type legalization does not split
4930 // them up into i32 values.
4931 EVT VT = N->getValueType(0);
4932 if (VT.getVectorElementType() != MVT::i64 || !hasNormalLoadOperand(N))
4933 return SDValue();
4934 DebugLoc dl = N->getDebugLoc();
4935 SmallVector<SDValue, 8> Ops;
4936 unsigned NumElts = VT.getVectorNumElements();
4937 for (unsigned i = 0; i < NumElts; ++i) {
4938 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(i));
4939 Ops.push_back(V);
4940 // Make the DAGCombiner fold the bitcast.
4941 DCI.AddToWorklist(V.getNode());
4942 }
4943 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64, NumElts);
4944 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, FloatVT, Ops.data(), NumElts);
4945 return DAG.getNode(ISD::BITCAST, dl, VT, BV);
4946}
4947
4948/// PerformInsertEltCombine - Target-specific dag combine xforms for
4949/// ISD::INSERT_VECTOR_ELT.
4950static SDValue PerformInsertEltCombine(SDNode *N,
4951 TargetLowering::DAGCombinerInfo &DCI) {
4952 // Bitcast an i64 load inserted into a vector to f64.
4953 // Otherwise, the i64 value will be legalized to a pair of i32 values.
4954 EVT VT = N->getValueType(0);
4955 SDNode *Elt = N->getOperand(1).getNode();
4956 if (VT.getVectorElementType() != MVT::i64 ||
4957 !ISD::isNormalLoad(Elt) || cast<LoadSDNode>(Elt)->isVolatile())
4958 return SDValue();
4959
4960 SelectionDAG &DAG = DCI.DAG;
4961 DebugLoc dl = N->getDebugLoc();
4962 EVT FloatVT = EVT::getVectorVT(*DAG.getContext(), MVT::f64,
4963 VT.getVectorNumElements());
4964 SDValue Vec = DAG.getNode(ISD::BITCAST, dl, FloatVT, N->getOperand(0));
4965 SDValue V = DAG.getNode(ISD::BITCAST, dl, MVT::f64, N->getOperand(1));
4966 // Make the DAGCombiner fold the bitcasts.
4967 DCI.AddToWorklist(Vec.getNode());
4968 DCI.AddToWorklist(V.getNode());
4969 SDValue InsElt = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, FloatVT,
4970 Vec, V, N->getOperand(2));
4971 return DAG.getNode(ISD::BITCAST, dl, VT, InsElt);
Bob Wilson75f02882010-09-17 22:59:05 +00004972}
4973
Bob Wilsonf20700c2010-10-27 20:38:28 +00004974/// PerformVECTOR_SHUFFLECombine - Target-specific dag combine xforms for
4975/// ISD::VECTOR_SHUFFLE.
4976static SDValue PerformVECTOR_SHUFFLECombine(SDNode *N, SelectionDAG &DAG) {
4977 // The LLVM shufflevector instruction does not require the shuffle mask
4978 // length to match the operand vector length, but ISD::VECTOR_SHUFFLE does
4979 // have that requirement. When translating to ISD::VECTOR_SHUFFLE, if the
4980 // operands do not match the mask length, they are extended by concatenating
4981 // them with undef vectors. That is probably the right thing for other
4982 // targets, but for NEON it is better to concatenate two double-register
4983 // size vector operands into a single quad-register size vector. Do that
4984 // transformation here:
4985 // shuffle(concat(v1, undef), concat(v2, undef)) ->
4986 // shuffle(concat(v1, v2), undef)
4987 SDValue Op0 = N->getOperand(0);
4988 SDValue Op1 = N->getOperand(1);
4989 if (Op0.getOpcode() != ISD::CONCAT_VECTORS ||
4990 Op1.getOpcode() != ISD::CONCAT_VECTORS ||
4991 Op0.getNumOperands() != 2 ||
4992 Op1.getNumOperands() != 2)
4993 return SDValue();
4994 SDValue Concat0Op1 = Op0.getOperand(1);
4995 SDValue Concat1Op1 = Op1.getOperand(1);
4996 if (Concat0Op1.getOpcode() != ISD::UNDEF ||
4997 Concat1Op1.getOpcode() != ISD::UNDEF)
4998 return SDValue();
4999 // Skip the transformation if any of the types are illegal.
5000 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5001 EVT VT = N->getValueType(0);
5002 if (!TLI.isTypeLegal(VT) ||
5003 !TLI.isTypeLegal(Concat0Op1.getValueType()) ||
5004 !TLI.isTypeLegal(Concat1Op1.getValueType()))
5005 return SDValue();
5006
5007 SDValue NewConcat = DAG.getNode(ISD::CONCAT_VECTORS, N->getDebugLoc(), VT,
5008 Op0.getOperand(0), Op1.getOperand(0));
5009 // Translate the shuffle mask.
5010 SmallVector<int, 16> NewMask;
5011 unsigned NumElts = VT.getVectorNumElements();
5012 unsigned HalfElts = NumElts/2;
5013 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
5014 for (unsigned n = 0; n < NumElts; ++n) {
5015 int MaskElt = SVN->getMaskElt(n);
5016 int NewElt = -1;
Bob Wilson1fa9d302010-10-27 23:49:00 +00005017 if (MaskElt < (int)HalfElts)
Bob Wilsonf20700c2010-10-27 20:38:28 +00005018 NewElt = MaskElt;
Bob Wilson1fa9d302010-10-27 23:49:00 +00005019 else if (MaskElt >= (int)NumElts && MaskElt < (int)(NumElts + HalfElts))
Bob Wilsonf20700c2010-10-27 20:38:28 +00005020 NewElt = HalfElts + MaskElt - NumElts;
5021 NewMask.push_back(NewElt);
5022 }
5023 return DAG.getVectorShuffle(VT, N->getDebugLoc(), NewConcat,
5024 DAG.getUNDEF(VT), NewMask.data());
5025}
5026
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005027/// CombineVLDDUP - For a VDUPLANE node N, check if its source operand is a
5028/// vldN-lane (N > 1) intrinsic, and if all the other uses of that intrinsic
5029/// are also VDUPLANEs. If so, combine them to a vldN-dup operation and
5030/// return true.
5031static bool CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
5032 SelectionDAG &DAG = DCI.DAG;
5033 EVT VT = N->getValueType(0);
5034 // vldN-dup instructions only support 64-bit vectors for N > 1.
5035 if (!VT.is64BitVector())
5036 return false;
5037
5038 // Check if the VDUPLANE operand is a vldN-dup intrinsic.
5039 SDNode *VLD = N->getOperand(0).getNode();
5040 if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
5041 return false;
5042 unsigned NumVecs = 0;
5043 unsigned NewOpc = 0;
5044 unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
5045 if (IntNo == Intrinsic::arm_neon_vld2lane) {
5046 NumVecs = 2;
5047 NewOpc = ARMISD::VLD2DUP;
5048 } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
5049 NumVecs = 3;
5050 NewOpc = ARMISD::VLD3DUP;
5051 } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
5052 NumVecs = 4;
5053 NewOpc = ARMISD::VLD4DUP;
5054 } else {
5055 return false;
5056 }
5057
5058 // First check that all the vldN-lane uses are VDUPLANEs and that the lane
5059 // numbers match the load.
5060 unsigned VLDLaneNo =
5061 cast<ConstantSDNode>(VLD->getOperand(NumVecs+3))->getZExtValue();
5062 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
5063 UI != UE; ++UI) {
5064 // Ignore uses of the chain result.
5065 if (UI.getUse().getResNo() == NumVecs)
5066 continue;
5067 SDNode *User = *UI;
5068 if (User->getOpcode() != ARMISD::VDUPLANE ||
5069 VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
5070 return false;
5071 }
5072
5073 // Create the vldN-dup node.
5074 EVT Tys[5];
5075 unsigned n;
5076 for (n = 0; n < NumVecs; ++n)
5077 Tys[n] = VT;
5078 Tys[n] = MVT::Other;
5079 SDVTList SDTys = DAG.getVTList(Tys, NumVecs+1);
5080 SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
5081 MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
5082 SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, VLD->getDebugLoc(), SDTys,
5083 Ops, 2, VLDMemInt->getMemoryVT(),
5084 VLDMemInt->getMemOperand());
5085
5086 // Update the uses.
5087 for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
5088 UI != UE; ++UI) {
5089 unsigned ResNo = UI.getUse().getResNo();
5090 // Ignore uses of the chain result.
5091 if (ResNo == NumVecs)
5092 continue;
5093 SDNode *User = *UI;
5094 DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
5095 }
5096
5097 // Now the vldN-lane intrinsic is dead except for its chain result.
5098 // Update uses of the chain.
5099 std::vector<SDValue> VLDDupResults;
5100 for (unsigned n = 0; n < NumVecs; ++n)
5101 VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
5102 VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
5103 DCI.CombineTo(VLD, VLDDupResults);
5104
5105 return true;
5106}
5107
Bob Wilson9e82bf12010-07-14 01:22:12 +00005108/// PerformVDUPLANECombine - Target-specific dag combine xforms for
5109/// ARMISD::VDUPLANE.
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005110static SDValue PerformVDUPLANECombine(SDNode *N,
5111 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson9e82bf12010-07-14 01:22:12 +00005112 SDValue Op = N->getOperand(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005113
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005114 // If the source is a vldN-lane (N > 1) intrinsic, and all the other uses
5115 // of that intrinsic are also VDUPLANEs, combine them to a vldN-dup operation.
5116 if (CombineVLDDUP(N, DCI))
5117 return SDValue(N, 0);
5118
5119 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
5120 // redundant. Ignore bit_converts for now; element sizes are checked below.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005121 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson9e82bf12010-07-14 01:22:12 +00005122 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00005123 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00005124 return SDValue();
5125
5126 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
5127 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
5128 // The canonical VMOV for a zero vector uses a 32-bit element size.
5129 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
5130 unsigned EltBits;
5131 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
5132 EltSize = 8;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005133 EVT VT = N->getValueType(0);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005134 if (EltSize > VT.getVectorElementType().getSizeInBits())
5135 return SDValue();
5136
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005137 return DCI.DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00005138}
5139
Bob Wilson5bafff32009-06-22 23:27:02 +00005140/// getVShiftImm - Check if this is a valid build_vector for the immediate
5141/// operand of a vector shift operation, where all the elements of the
5142/// build_vector must have the same constant integer value.
5143static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
5144 // Ignore bit_converts.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005145 while (Op.getOpcode() == ISD::BITCAST)
Bob Wilson5bafff32009-06-22 23:27:02 +00005146 Op = Op.getOperand(0);
5147 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5148 APInt SplatBits, SplatUndef;
5149 unsigned SplatBitSize;
5150 bool HasAnyUndefs;
5151 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
5152 HasAnyUndefs, ElementBits) ||
5153 SplatBitSize > ElementBits)
5154 return false;
5155 Cnt = SplatBits.getSExtValue();
5156 return true;
5157}
5158
5159/// isVShiftLImm - Check if this is a valid build_vector for the immediate
5160/// operand of a vector shift left operation. That value must be in the range:
5161/// 0 <= Value < ElementBits for a left shift; or
5162/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005163static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00005164 assert(VT.isVector() && "vector shift count is not a vector type");
5165 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5166 if (! getVShiftImm(Op, ElementBits, Cnt))
5167 return false;
5168 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
5169}
5170
5171/// isVShiftRImm - Check if this is a valid build_vector for the immediate
5172/// operand of a vector shift right operation. For a shift opcode, the value
5173/// is positive, but for an intrinsic the value count must be negative. The
5174/// absolute value must be in the range:
5175/// 1 <= |Value| <= ElementBits for a right shift; or
5176/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00005177static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00005178 int64_t &Cnt) {
5179 assert(VT.isVector() && "vector shift count is not a vector type");
5180 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
5181 if (! getVShiftImm(Op, ElementBits, Cnt))
5182 return false;
5183 if (isIntrinsic)
5184 Cnt = -Cnt;
5185 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
5186}
5187
5188/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
5189static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
5190 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
5191 switch (IntNo) {
5192 default:
5193 // Don't do anything for most intrinsics.
5194 break;
5195
5196 // Vector shifts: check for immediate versions and lower them.
5197 // Note: This is done during DAG combining instead of DAG legalizing because
5198 // the build_vectors for 64-bit vector element shift counts are generally
5199 // not legal, and it is hard to see their values after they get legalized to
5200 // loads from a constant pool.
5201 case Intrinsic::arm_neon_vshifts:
5202 case Intrinsic::arm_neon_vshiftu:
5203 case Intrinsic::arm_neon_vshiftls:
5204 case Intrinsic::arm_neon_vshiftlu:
5205 case Intrinsic::arm_neon_vshiftn:
5206 case Intrinsic::arm_neon_vrshifts:
5207 case Intrinsic::arm_neon_vrshiftu:
5208 case Intrinsic::arm_neon_vrshiftn:
5209 case Intrinsic::arm_neon_vqshifts:
5210 case Intrinsic::arm_neon_vqshiftu:
5211 case Intrinsic::arm_neon_vqshiftsu:
5212 case Intrinsic::arm_neon_vqshiftns:
5213 case Intrinsic::arm_neon_vqshiftnu:
5214 case Intrinsic::arm_neon_vqshiftnsu:
5215 case Intrinsic::arm_neon_vqrshiftns:
5216 case Intrinsic::arm_neon_vqrshiftnu:
5217 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00005218 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005219 int64_t Cnt;
5220 unsigned VShiftOpc = 0;
5221
5222 switch (IntNo) {
5223 case Intrinsic::arm_neon_vshifts:
5224 case Intrinsic::arm_neon_vshiftu:
5225 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
5226 VShiftOpc = ARMISD::VSHL;
5227 break;
5228 }
5229 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
5230 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
5231 ARMISD::VSHRs : ARMISD::VSHRu);
5232 break;
5233 }
5234 return SDValue();
5235
5236 case Intrinsic::arm_neon_vshiftls:
5237 case Intrinsic::arm_neon_vshiftlu:
5238 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
5239 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005240 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005241
5242 case Intrinsic::arm_neon_vrshifts:
5243 case Intrinsic::arm_neon_vrshiftu:
5244 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
5245 break;
5246 return SDValue();
5247
5248 case Intrinsic::arm_neon_vqshifts:
5249 case Intrinsic::arm_neon_vqshiftu:
5250 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5251 break;
5252 return SDValue();
5253
5254 case Intrinsic::arm_neon_vqshiftsu:
5255 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
5256 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00005257 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005258
5259 case Intrinsic::arm_neon_vshiftn:
5260 case Intrinsic::arm_neon_vrshiftn:
5261 case Intrinsic::arm_neon_vqshiftns:
5262 case Intrinsic::arm_neon_vqshiftnu:
5263 case Intrinsic::arm_neon_vqshiftnsu:
5264 case Intrinsic::arm_neon_vqrshiftns:
5265 case Intrinsic::arm_neon_vqrshiftnu:
5266 case Intrinsic::arm_neon_vqrshiftnsu:
5267 // Narrowing shifts require an immediate right shift.
5268 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
5269 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00005270 llvm_unreachable("invalid shift count for narrowing vector shift "
5271 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005272
5273 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00005274 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00005275 }
5276
5277 switch (IntNo) {
5278 case Intrinsic::arm_neon_vshifts:
5279 case Intrinsic::arm_neon_vshiftu:
5280 // Opcode already set above.
5281 break;
5282 case Intrinsic::arm_neon_vshiftls:
5283 case Intrinsic::arm_neon_vshiftlu:
5284 if (Cnt == VT.getVectorElementType().getSizeInBits())
5285 VShiftOpc = ARMISD::VSHLLi;
5286 else
5287 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
5288 ARMISD::VSHLLs : ARMISD::VSHLLu);
5289 break;
5290 case Intrinsic::arm_neon_vshiftn:
5291 VShiftOpc = ARMISD::VSHRN; break;
5292 case Intrinsic::arm_neon_vrshifts:
5293 VShiftOpc = ARMISD::VRSHRs; break;
5294 case Intrinsic::arm_neon_vrshiftu:
5295 VShiftOpc = ARMISD::VRSHRu; break;
5296 case Intrinsic::arm_neon_vrshiftn:
5297 VShiftOpc = ARMISD::VRSHRN; break;
5298 case Intrinsic::arm_neon_vqshifts:
5299 VShiftOpc = ARMISD::VQSHLs; break;
5300 case Intrinsic::arm_neon_vqshiftu:
5301 VShiftOpc = ARMISD::VQSHLu; break;
5302 case Intrinsic::arm_neon_vqshiftsu:
5303 VShiftOpc = ARMISD::VQSHLsu; break;
5304 case Intrinsic::arm_neon_vqshiftns:
5305 VShiftOpc = ARMISD::VQSHRNs; break;
5306 case Intrinsic::arm_neon_vqshiftnu:
5307 VShiftOpc = ARMISD::VQSHRNu; break;
5308 case Intrinsic::arm_neon_vqshiftnsu:
5309 VShiftOpc = ARMISD::VQSHRNsu; break;
5310 case Intrinsic::arm_neon_vqrshiftns:
5311 VShiftOpc = ARMISD::VQRSHRNs; break;
5312 case Intrinsic::arm_neon_vqrshiftnu:
5313 VShiftOpc = ARMISD::VQRSHRNu; break;
5314 case Intrinsic::arm_neon_vqrshiftnsu:
5315 VShiftOpc = ARMISD::VQRSHRNsu; break;
5316 }
5317
5318 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005319 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005320 }
5321
5322 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00005323 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005324 int64_t Cnt;
5325 unsigned VShiftOpc = 0;
5326
5327 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
5328 VShiftOpc = ARMISD::VSLI;
5329 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
5330 VShiftOpc = ARMISD::VSRI;
5331 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005332 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00005333 }
5334
5335 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
5336 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00005337 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005338 }
5339
5340 case Intrinsic::arm_neon_vqrshifts:
5341 case Intrinsic::arm_neon_vqrshiftu:
5342 // No immediate versions of these to check for.
5343 break;
5344 }
5345
5346 return SDValue();
5347}
5348
5349/// PerformShiftCombine - Checks for immediate versions of vector shifts and
5350/// lowers them. As with the vector shift intrinsics, this is done during DAG
5351/// combining instead of DAG legalizing because the build_vectors for 64-bit
5352/// vector element shift counts are generally not legal, and it is hard to see
5353/// their values after they get legalized to loads from a constant pool.
5354static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
5355 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00005356 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00005357
5358 // Nothing to be done for scalar shifts.
Tanya Lattner9684a7c2010-11-18 22:06:46 +00005359 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5360 if (!VT.isVector() || !TLI.isTypeLegal(VT))
Bob Wilson5bafff32009-06-22 23:27:02 +00005361 return SDValue();
5362
5363 assert(ST->hasNEON() && "unexpected vector shift");
5364 int64_t Cnt;
5365
5366 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005367 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00005368
5369 case ISD::SHL:
5370 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
5371 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005372 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005373 break;
5374
5375 case ISD::SRA:
5376 case ISD::SRL:
5377 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
5378 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
5379 ARMISD::VSHRs : ARMISD::VSHRu);
5380 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00005381 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00005382 }
5383 }
5384 return SDValue();
5385}
5386
5387/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
5388/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
5389static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
5390 const ARMSubtarget *ST) {
5391 SDValue N0 = N->getOperand(0);
5392
5393 // Check for sign- and zero-extensions of vector extract operations of 8-
5394 // and 16-bit vector elements. NEON supports these directly. They are
5395 // handled during DAG combining because type legalization will promote them
5396 // to 32-bit types and it is messy to recognize the operations after that.
5397 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
5398 SDValue Vec = N0.getOperand(0);
5399 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00005400 EVT VT = N->getValueType(0);
5401 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00005402 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5403
Owen Anderson825b72b2009-08-11 20:47:22 +00005404 if (VT == MVT::i32 &&
5405 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson3468c2e2010-11-03 16:24:50 +00005406 TLI.isTypeLegal(Vec.getValueType()) &&
5407 isa<ConstantSDNode>(Lane)) {
Bob Wilson5bafff32009-06-22 23:27:02 +00005408
5409 unsigned Opc = 0;
5410 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005411 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00005412 case ISD::SIGN_EXTEND:
5413 Opc = ARMISD::VGETLANEs;
5414 break;
5415 case ISD::ZERO_EXTEND:
5416 case ISD::ANY_EXTEND:
5417 Opc = ARMISD::VGETLANEu;
5418 break;
5419 }
5420 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
5421 }
5422 }
5423
5424 return SDValue();
5425}
5426
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005427/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
5428/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
5429static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
5430 const ARMSubtarget *ST) {
5431 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00005432 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005433 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
5434 // a NaN; only do the transformation when it matches that behavior.
5435
5436 // For now only do this when using NEON for FP operations; if using VFP, it
5437 // is not obvious that the benefit outweighs the cost of switching to the
5438 // NEON pipeline.
5439 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
5440 N->getValueType(0) != MVT::f32)
5441 return SDValue();
5442
5443 SDValue CondLHS = N->getOperand(0);
5444 SDValue CondRHS = N->getOperand(1);
5445 SDValue LHS = N->getOperand(2);
5446 SDValue RHS = N->getOperand(3);
5447 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
5448
5449 unsigned Opcode = 0;
5450 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00005451 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005452 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00005453 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005454 IsReversed = true ; // x CC y ? y : x
5455 } else {
5456 return SDValue();
5457 }
5458
Bob Wilsone742bb52010-02-24 22:15:53 +00005459 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005460 switch (CC) {
5461 default: break;
5462 case ISD::SETOLT:
5463 case ISD::SETOLE:
5464 case ISD::SETLT:
5465 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005466 case ISD::SETULT:
5467 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005468 // If LHS is NaN, an ordered comparison will be false and the result will
5469 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
5470 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5471 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
5472 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5473 break;
5474 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
5475 // will return -0, so vmin can only be used for unsafe math or if one of
5476 // the operands is known to be nonzero.
5477 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
5478 !UnsafeFPMath &&
5479 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5480 break;
5481 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005482 break;
5483
5484 case ISD::SETOGT:
5485 case ISD::SETOGE:
5486 case ISD::SETGT:
5487 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005488 case ISD::SETUGT:
5489 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00005490 // If LHS is NaN, an ordered comparison will be false and the result will
5491 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
5492 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
5493 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
5494 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
5495 break;
5496 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
5497 // will return +0, so vmax can only be used for unsafe math or if one of
5498 // the operands is known to be nonzero.
5499 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
5500 !UnsafeFPMath &&
5501 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
5502 break;
5503 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005504 break;
5505 }
5506
5507 if (!Opcode)
5508 return SDValue();
5509 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
5510}
5511
Dan Gohman475871a2008-07-27 21:46:04 +00005512SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005513 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005514 switch (N->getOpcode()) {
5515 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005516 case ISD::ADD: return PerformADDCombine(N, DCI);
5517 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00005518 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005519 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Owen Anderson080c0922010-11-05 19:27:46 +00005520 case ISD::AND: return PerformANDCombine(N, DCI);
Evan Cheng0c1aec12010-12-14 03:22:07 +00005521 case ARMISD::BFI: return PerformBFICombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00005522 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00005523 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
Bob Wilson31600902010-12-21 06:43:19 +00005524 case ISD::STORE: return PerformSTORECombine(N, DCI);
5525 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI);
5526 case ISD::INSERT_VECTOR_ELT: return PerformInsertEltCombine(N, DCI);
Bob Wilsonf20700c2010-10-27 20:38:28 +00005527 case ISD::VECTOR_SHUFFLE: return PerformVECTOR_SHUFFLECombine(N, DCI.DAG);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00005528 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005529 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00005530 case ISD::SHL:
5531 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005532 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00005533 case ISD::SIGN_EXTEND:
5534 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00005535 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
5536 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005537 }
Dan Gohman475871a2008-07-27 21:46:04 +00005538 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00005539}
5540
Bill Wendlingaf566342009-08-15 21:21:19 +00005541bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Bob Wilson02aba732010-09-28 04:09:35 +00005542 if (!Subtarget->allowsUnalignedMem())
Bob Wilson86fe66d2010-06-25 04:12:31 +00005543 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00005544
5545 switch (VT.getSimpleVT().SimpleTy) {
5546 default:
5547 return false;
5548 case MVT::i8:
5549 case MVT::i16:
5550 case MVT::i32:
5551 return true;
5552 // FIXME: VLD1 etc with standard alignment is legal.
5553 }
5554}
5555
Evan Chenge6c835f2009-08-14 20:09:37 +00005556static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
5557 if (V < 0)
5558 return false;
5559
5560 unsigned Scale = 1;
5561 switch (VT.getSimpleVT().SimpleTy) {
5562 default: return false;
5563 case MVT::i1:
5564 case MVT::i8:
5565 // Scale == 1;
5566 break;
5567 case MVT::i16:
5568 // Scale == 2;
5569 Scale = 2;
5570 break;
5571 case MVT::i32:
5572 // Scale == 4;
5573 Scale = 4;
5574 break;
5575 }
5576
5577 if ((V & (Scale - 1)) != 0)
5578 return false;
5579 V /= Scale;
5580 return V == (V & ((1LL << 5) - 1));
5581}
5582
5583static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
5584 const ARMSubtarget *Subtarget) {
5585 bool isNeg = false;
5586 if (V < 0) {
5587 isNeg = true;
5588 V = - V;
5589 }
5590
5591 switch (VT.getSimpleVT().SimpleTy) {
5592 default: return false;
5593 case MVT::i1:
5594 case MVT::i8:
5595 case MVT::i16:
5596 case MVT::i32:
5597 // + imm12 or - imm8
5598 if (isNeg)
5599 return V == (V & ((1LL << 8) - 1));
5600 return V == (V & ((1LL << 12) - 1));
5601 case MVT::f32:
5602 case MVT::f64:
5603 // Same as ARM mode. FIXME: NEON?
5604 if (!Subtarget->hasVFP2())
5605 return false;
5606 if ((V & 3) != 0)
5607 return false;
5608 V >>= 2;
5609 return V == (V & ((1LL << 8) - 1));
5610 }
5611}
5612
Evan Chengb01fad62007-03-12 23:30:29 +00005613/// isLegalAddressImmediate - Return true if the integer value can be used
5614/// as the offset of the target addressing mode for load / store of the
5615/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00005616static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005617 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00005618 if (V == 0)
5619 return true;
5620
Evan Cheng65011532009-03-09 19:15:00 +00005621 if (!VT.isSimple())
5622 return false;
5623
Evan Chenge6c835f2009-08-14 20:09:37 +00005624 if (Subtarget->isThumb1Only())
5625 return isLegalT1AddressImmediate(V, VT);
5626 else if (Subtarget->isThumb2())
5627 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00005628
Evan Chenge6c835f2009-08-14 20:09:37 +00005629 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00005630 if (V < 0)
5631 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00005632 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00005633 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005634 case MVT::i1:
5635 case MVT::i8:
5636 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00005637 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005638 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005639 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00005640 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005641 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 case MVT::f32:
5643 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00005644 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00005645 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00005646 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00005647 return false;
5648 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005649 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00005650 }
Evan Chenga8e29892007-01-19 07:51:42 +00005651}
5652
Evan Chenge6c835f2009-08-14 20:09:37 +00005653bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
5654 EVT VT) const {
5655 int Scale = AM.Scale;
5656 if (Scale < 0)
5657 return false;
5658
5659 switch (VT.getSimpleVT().SimpleTy) {
5660 default: return false;
5661 case MVT::i1:
5662 case MVT::i8:
5663 case MVT::i16:
5664 case MVT::i32:
5665 if (Scale == 1)
5666 return true;
5667 // r + r << imm
5668 Scale = Scale & ~1;
5669 return Scale == 2 || Scale == 4 || Scale == 8;
5670 case MVT::i64:
5671 // r + r
5672 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5673 return true;
5674 return false;
5675 case MVT::isVoid:
5676 // Note, we allow "void" uses (basically, uses that aren't loads or
5677 // stores), because arm allows folding a scale into many arithmetic
5678 // operations. This should be made more precise and revisited later.
5679
5680 // Allow r << imm, but the imm has to be a multiple of two.
5681 if (Scale & 1) return false;
5682 return isPowerOf2_32(Scale);
5683 }
5684}
5685
Chris Lattner37caf8c2007-04-09 23:33:39 +00005686/// isLegalAddressingMode - Return true if the addressing mode represented
5687/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005688bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005689 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005690 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005691 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005692 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005693
Chris Lattner37caf8c2007-04-09 23:33:39 +00005694 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005695 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005696 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005697
Chris Lattner37caf8c2007-04-09 23:33:39 +00005698 switch (AM.Scale) {
5699 case 0: // no scale reg, must be "r+i" or "r", or "i".
5700 break;
5701 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005702 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005703 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005704 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005705 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005706 // ARM doesn't support any R+R*scale+imm addr modes.
5707 if (AM.BaseOffs)
5708 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005709
Bob Wilson2c7dab12009-04-08 17:55:28 +00005710 if (!VT.isSimple())
5711 return false;
5712
Evan Chenge6c835f2009-08-14 20:09:37 +00005713 if (Subtarget->isThumb2())
5714 return isLegalT2ScaledAddressingMode(AM, VT);
5715
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005716 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005717 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005718 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005719 case MVT::i1:
5720 case MVT::i8:
5721 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005722 if (Scale < 0) Scale = -Scale;
5723 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005724 return true;
5725 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005726 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005727 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005728 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005729 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005730 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005731 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005732 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005733
Owen Anderson825b72b2009-08-11 20:47:22 +00005734 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005735 // Note, we allow "void" uses (basically, uses that aren't loads or
5736 // stores), because arm allows folding a scale into many arithmetic
5737 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005738
Chris Lattner37caf8c2007-04-09 23:33:39 +00005739 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005740 if (Scale & 1) return false;
5741 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005742 }
5743 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005744 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005745 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005746}
5747
Evan Cheng77e47512009-11-11 19:05:52 +00005748/// isLegalICmpImmediate - Return true if the specified immediate is legal
5749/// icmp immediate, that is the target has icmp instructions which can compare
5750/// a register against the immediate without having to materialize the
5751/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005752bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005753 if (!Subtarget->isThumb())
5754 return ARM_AM::getSOImmVal(Imm) != -1;
5755 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005756 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005757 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005758}
5759
Owen Andersone50ed302009-08-10 22:56:29 +00005760static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005761 bool isSEXTLoad, SDValue &Base,
5762 SDValue &Offset, bool &isInc,
5763 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005764 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5765 return false;
5766
Owen Anderson825b72b2009-08-11 20:47:22 +00005767 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005768 // AddressingMode 3
5769 Base = Ptr->getOperand(0);
5770 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005771 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005772 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005773 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005774 isInc = false;
5775 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5776 return true;
5777 }
5778 }
5779 isInc = (Ptr->getOpcode() == ISD::ADD);
5780 Offset = Ptr->getOperand(1);
5781 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005782 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005783 // AddressingMode 2
5784 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005785 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005786 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005787 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005788 isInc = false;
5789 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5790 Base = Ptr->getOperand(0);
5791 return true;
5792 }
5793 }
5794
5795 if (Ptr->getOpcode() == ISD::ADD) {
5796 isInc = true;
5797 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5798 if (ShOpcVal != ARM_AM::no_shift) {
5799 Base = Ptr->getOperand(1);
5800 Offset = Ptr->getOperand(0);
5801 } else {
5802 Base = Ptr->getOperand(0);
5803 Offset = Ptr->getOperand(1);
5804 }
5805 return true;
5806 }
5807
5808 isInc = (Ptr->getOpcode() == ISD::ADD);
5809 Base = Ptr->getOperand(0);
5810 Offset = Ptr->getOperand(1);
5811 return true;
5812 }
5813
Jim Grosbache5165492009-11-09 00:11:35 +00005814 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005815 return false;
5816}
5817
Owen Andersone50ed302009-08-10 22:56:29 +00005818static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005819 bool isSEXTLoad, SDValue &Base,
5820 SDValue &Offset, bool &isInc,
5821 SelectionDAG &DAG) {
5822 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5823 return false;
5824
5825 Base = Ptr->getOperand(0);
5826 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5827 int RHSC = (int)RHS->getZExtValue();
5828 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5829 assert(Ptr->getOpcode() == ISD::ADD);
5830 isInc = false;
5831 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5832 return true;
5833 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5834 isInc = Ptr->getOpcode() == ISD::ADD;
5835 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5836 return true;
5837 }
5838 }
5839
5840 return false;
5841}
5842
Evan Chenga8e29892007-01-19 07:51:42 +00005843/// getPreIndexedAddressParts - returns true by value, base pointer and
5844/// offset pointer and addressing mode by reference if the node's address
5845/// can be legally represented as pre-indexed load / store address.
5846bool
Dan Gohman475871a2008-07-27 21:46:04 +00005847ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5848 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005849 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005850 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005851 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005852 return false;
5853
Owen Andersone50ed302009-08-10 22:56:29 +00005854 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005855 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005856 bool isSEXTLoad = false;
5857 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5858 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005859 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005860 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5861 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5862 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005863 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005864 } else
5865 return false;
5866
5867 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005868 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005869 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005870 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5871 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005872 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005873 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005874 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005875 if (!isLegal)
5876 return false;
5877
5878 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5879 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005880}
5881
5882/// getPostIndexedAddressParts - returns true by value, base pointer and
5883/// offset pointer and addressing mode by reference if this node can be
5884/// combined with a load / store to form a post-indexed load / store.
5885bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005886 SDValue &Base,
5887 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005888 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005889 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005890 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005891 return false;
5892
Owen Andersone50ed302009-08-10 22:56:29 +00005893 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005894 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005895 bool isSEXTLoad = false;
5896 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005897 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005898 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005899 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5900 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005901 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005902 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005903 } else
5904 return false;
5905
5906 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005907 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005908 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005909 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005910 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005911 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005912 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5913 isInc, DAG);
5914 if (!isLegal)
5915 return false;
5916
Evan Cheng28dad2a2010-05-18 21:31:17 +00005917 if (Ptr != Base) {
5918 // Swap base ptr and offset to catch more post-index load / store when
5919 // it's legal. In Thumb2 mode, offset must be an immediate.
5920 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5921 !Subtarget->isThumb2())
5922 std::swap(Base, Offset);
5923
5924 // Post-indexed load / store update the base pointer.
5925 if (Ptr != Base)
5926 return false;
5927 }
5928
Evan Chenge88d5ce2009-07-02 07:28:31 +00005929 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5930 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005931}
5932
Dan Gohman475871a2008-07-27 21:46:04 +00005933void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005934 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005935 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005936 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005937 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005938 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005939 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005940 switch (Op.getOpcode()) {
5941 default: break;
5942 case ARMISD::CMOV: {
5943 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005944 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005945 if (KnownZero == 0 && KnownOne == 0) return;
5946
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005947 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005948 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5949 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005950 KnownZero &= KnownZeroRHS;
5951 KnownOne &= KnownOneRHS;
5952 return;
5953 }
5954 }
5955}
5956
5957//===----------------------------------------------------------------------===//
5958// ARM Inline Assembly Support
5959//===----------------------------------------------------------------------===//
5960
5961/// getConstraintType - Given a constraint letter, return the type of
5962/// constraint it is for this target.
5963ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005964ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5965 if (Constraint.size() == 1) {
5966 switch (Constraint[0]) {
5967 default: break;
5968 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005969 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005970 }
Evan Chenga8e29892007-01-19 07:51:42 +00005971 }
Chris Lattner4234f572007-03-25 02:14:49 +00005972 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005973}
5974
John Thompson44ab89e2010-10-29 17:29:13 +00005975/// Examine constraint type and operand type and determine a weight value.
5976/// This object must already have been set up with the operand type
5977/// and the current alternative constraint selected.
5978TargetLowering::ConstraintWeight
5979ARMTargetLowering::getSingleConstraintMatchWeight(
5980 AsmOperandInfo &info, const char *constraint) const {
5981 ConstraintWeight weight = CW_Invalid;
5982 Value *CallOperandVal = info.CallOperandVal;
5983 // If we don't have a value, we can't do a match,
5984 // but allow it at the lowest weight.
5985 if (CallOperandVal == NULL)
5986 return CW_Default;
5987 const Type *type = CallOperandVal->getType();
5988 // Look at the constraint type.
5989 switch (*constraint) {
5990 default:
5991 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5992 break;
5993 case 'l':
5994 if (type->isIntegerTy()) {
5995 if (Subtarget->isThumb())
5996 weight = CW_SpecificReg;
5997 else
5998 weight = CW_Register;
5999 }
6000 break;
6001 case 'w':
6002 if (type->isFloatingPointTy())
6003 weight = CW_Register;
6004 break;
6005 }
6006 return weight;
6007}
6008
Bob Wilson2dc4f542009-03-20 22:42:55 +00006009std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00006010ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006011 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006012 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00006013 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00006014 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006015 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00006016 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00006017 return std::make_pair(0U, ARM::tGPRRegisterClass);
6018 else
6019 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006020 case 'r':
6021 return std::make_pair(0U, ARM::GPRRegisterClass);
6022 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00006023 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006024 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00006025 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006026 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00006027 if (VT.getSizeInBits() == 128)
6028 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006029 break;
Evan Chenga8e29892007-01-19 07:51:42 +00006030 }
6031 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00006032 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00006033 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00006034
Evan Chenga8e29892007-01-19 07:51:42 +00006035 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
6036}
6037
6038std::vector<unsigned> ARMTargetLowering::
6039getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006040 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00006041 if (Constraint.size() != 1)
6042 return std::vector<unsigned>();
6043
6044 switch (Constraint[0]) { // GCC ARM Constraint Letters
6045 default: break;
6046 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00006047 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
6048 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
6049 0);
Evan Chenga8e29892007-01-19 07:51:42 +00006050 case 'r':
6051 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
6052 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
6053 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
6054 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006055 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00006056 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006057 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
6058 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
6059 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
6060 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
6061 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
6062 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
6063 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
6064 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00006065 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006066 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
6067 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
6068 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
6069 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00006070 if (VT.getSizeInBits() == 128)
6071 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
6072 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00006073 break;
Evan Chenga8e29892007-01-19 07:51:42 +00006074 }
6075
6076 return std::vector<unsigned>();
6077}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006078
6079/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
6080/// vector. If it is invalid, don't add anything to Ops.
6081void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
6082 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006083 std::vector<SDValue>&Ops,
6084 SelectionDAG &DAG) const {
6085 SDValue Result(0, 0);
6086
6087 switch (Constraint) {
6088 default: break;
6089 case 'I': case 'J': case 'K': case 'L':
6090 case 'M': case 'N': case 'O':
6091 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
6092 if (!C)
6093 return;
6094
6095 int64_t CVal64 = C->getSExtValue();
6096 int CVal = (int) CVal64;
6097 // None of these constraints allow values larger than 32 bits. Check
6098 // that the value fits in an int.
6099 if (CVal != CVal64)
6100 return;
6101
6102 switch (Constraint) {
6103 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006104 if (Subtarget->isThumb1Only()) {
6105 // This must be a constant between 0 and 255, for ADD
6106 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006107 if (CVal >= 0 && CVal <= 255)
6108 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006109 } else if (Subtarget->isThumb2()) {
6110 // A constant that can be used as an immediate value in a
6111 // data-processing instruction.
6112 if (ARM_AM::getT2SOImmVal(CVal) != -1)
6113 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006114 } else {
6115 // A constant that can be used as an immediate value in a
6116 // data-processing instruction.
6117 if (ARM_AM::getSOImmVal(CVal) != -1)
6118 break;
6119 }
6120 return;
6121
6122 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006123 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006124 // This must be a constant between -255 and -1, for negated ADD
6125 // immediates. This can be used in GCC with an "n" modifier that
6126 // prints the negated value, for use with SUB instructions. It is
6127 // not useful otherwise but is implemented for compatibility.
6128 if (CVal >= -255 && CVal <= -1)
6129 break;
6130 } else {
6131 // This must be a constant between -4095 and 4095. It is not clear
6132 // what this constraint is intended for. Implemented for
6133 // compatibility with GCC.
6134 if (CVal >= -4095 && CVal <= 4095)
6135 break;
6136 }
6137 return;
6138
6139 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006140 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006141 // A 32-bit value where only one byte has a nonzero value. Exclude
6142 // zero to match GCC. This constraint is used by GCC internally for
6143 // constants that can be loaded with a move/shift combination.
6144 // It is not useful otherwise but is implemented for compatibility.
6145 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
6146 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006147 } else if (Subtarget->isThumb2()) {
6148 // A constant whose bitwise inverse can be used as an immediate
6149 // value in a data-processing instruction. This can be used in GCC
6150 // with a "B" modifier that prints the inverted value, for use with
6151 // BIC and MVN instructions. It is not useful otherwise but is
6152 // implemented for compatibility.
6153 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
6154 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006155 } else {
6156 // A constant whose bitwise inverse can be used as an immediate
6157 // value in a data-processing instruction. This can be used in GCC
6158 // with a "B" modifier that prints the inverted value, for use with
6159 // BIC and MVN instructions. It is not useful otherwise but is
6160 // implemented for compatibility.
6161 if (ARM_AM::getSOImmVal(~CVal) != -1)
6162 break;
6163 }
6164 return;
6165
6166 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006167 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006168 // This must be a constant between -7 and 7,
6169 // for 3-operand ADD/SUB immediate instructions.
6170 if (CVal >= -7 && CVal < 7)
6171 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00006172 } else if (Subtarget->isThumb2()) {
6173 // A constant whose negation can be used as an immediate value in a
6174 // data-processing instruction. This can be used in GCC with an "n"
6175 // modifier that prints the negated value, for use with SUB
6176 // instructions. It is not useful otherwise but is implemented for
6177 // compatibility.
6178 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
6179 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006180 } else {
6181 // A constant whose negation can be used as an immediate value in a
6182 // data-processing instruction. This can be used in GCC with an "n"
6183 // modifier that prints the negated value, for use with SUB
6184 // instructions. It is not useful otherwise but is implemented for
6185 // compatibility.
6186 if (ARM_AM::getSOImmVal(-CVal) != -1)
6187 break;
6188 }
6189 return;
6190
6191 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006192 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006193 // This must be a multiple of 4 between 0 and 1020, for
6194 // ADD sp + immediate.
6195 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
6196 break;
6197 } else {
6198 // A power of two or a constant between 0 and 32. This is used in
6199 // GCC for the shift amount on shifted register operands, but it is
6200 // useful in general for any shift amounts.
6201 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
6202 break;
6203 }
6204 return;
6205
6206 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006207 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006208 // This must be a constant between 0 and 31, for shift amounts.
6209 if (CVal >= 0 && CVal <= 31)
6210 break;
6211 }
6212 return;
6213
6214 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00006215 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006216 // This must be a multiple of 4 between -508 and 508, for
6217 // ADD/SUB sp = sp + immediate.
6218 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
6219 break;
6220 }
6221 return;
6222 }
6223 Result = DAG.getTargetConstant(CVal, Op.getValueType());
6224 break;
6225 }
6226
6227 if (Result.getNode()) {
6228 Ops.push_back(Result);
6229 return;
6230 }
Dale Johannesen1784d162010-06-25 21:55:36 +00006231 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00006232}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00006233
6234bool
6235ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6236 // The ARM target isn't yet aware of offsets.
6237 return false;
6238}
Evan Cheng39382422009-10-28 01:44:26 +00006239
6240int ARM::getVFPf32Imm(const APFloat &FPImm) {
6241 APInt Imm = FPImm.bitcastToAPInt();
6242 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
6243 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
6244 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
6245
6246 // We can handle 4 bits of mantissa.
6247 // mantissa = (16+UInt(e:f:g:h))/16.
6248 if (Mantissa & 0x7ffff)
6249 return -1;
6250 Mantissa >>= 19;
6251 if ((Mantissa & 0xf) != Mantissa)
6252 return -1;
6253
6254 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
6255 if (Exp < -3 || Exp > 4)
6256 return -1;
6257 Exp = ((Exp+3) & 0x7) ^ 4;
6258
6259 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
6260}
6261
6262int ARM::getVFPf64Imm(const APFloat &FPImm) {
6263 APInt Imm = FPImm.bitcastToAPInt();
6264 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
6265 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
6266 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
6267
6268 // We can handle 4 bits of mantissa.
6269 // mantissa = (16+UInt(e:f:g:h))/16.
6270 if (Mantissa & 0xffffffffffffLL)
6271 return -1;
6272 Mantissa >>= 48;
6273 if ((Mantissa & 0xf) != Mantissa)
6274 return -1;
6275
6276 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
6277 if (Exp < -3 || Exp > 4)
6278 return -1;
6279 Exp = ((Exp+3) & 0x7) ^ 4;
6280
6281 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
6282}
6283
Jim Grosbach469bbdb2010-07-16 23:05:05 +00006284bool ARM::isBitFieldInvertedMask(unsigned v) {
6285 if (v == 0xffffffff)
6286 return 0;
6287 // there can be 1's on either or both "outsides", all the "inside"
6288 // bits must be 0's
6289 unsigned int lsb = 0, msb = 31;
6290 while (v & (1 << msb)) --msb;
6291 while (v & (1 << lsb)) ++lsb;
6292 for (unsigned int i = lsb; i <= msb; ++i) {
6293 if (v & (1 << i))
6294 return 0;
6295 }
6296 return 1;
6297}
6298
Evan Cheng39382422009-10-28 01:44:26 +00006299/// isFPImmLegal - Returns true if the target can instruction select the
6300/// specified FP immediate natively. If false, the legalizer will
6301/// materialize the FP immediate as a load from a constant pool.
6302bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
6303 if (!Subtarget->hasVFP3())
6304 return false;
6305 if (VT == MVT::f32)
6306 return ARM::getVFPf32Imm(Imm) != -1;
6307 if (VT == MVT::f64)
6308 return ARM::getVFPf64Imm(Imm) != -1;
6309 return false;
6310}
Bob Wilson65ffec42010-09-21 17:56:22 +00006311
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006312/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
Bob Wilson65ffec42010-09-21 17:56:22 +00006313/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
6314/// specified in the intrinsic calls.
6315bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
6316 const CallInst &I,
6317 unsigned Intrinsic) const {
6318 switch (Intrinsic) {
6319 case Intrinsic::arm_neon_vld1:
6320 case Intrinsic::arm_neon_vld2:
6321 case Intrinsic::arm_neon_vld3:
6322 case Intrinsic::arm_neon_vld4:
6323 case Intrinsic::arm_neon_vld2lane:
6324 case Intrinsic::arm_neon_vld3lane:
6325 case Intrinsic::arm_neon_vld4lane: {
6326 Info.opc = ISD::INTRINSIC_W_CHAIN;
6327 // Conservatively set memVT to the entire set of vectors loaded.
6328 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
6329 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
6330 Info.ptrVal = I.getArgOperand(0);
6331 Info.offset = 0;
6332 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
6333 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
6334 Info.vol = false; // volatile loads with NEON intrinsics not supported
6335 Info.readMem = true;
6336 Info.writeMem = false;
6337 return true;
6338 }
6339 case Intrinsic::arm_neon_vst1:
6340 case Intrinsic::arm_neon_vst2:
6341 case Intrinsic::arm_neon_vst3:
6342 case Intrinsic::arm_neon_vst4:
6343 case Intrinsic::arm_neon_vst2lane:
6344 case Intrinsic::arm_neon_vst3lane:
6345 case Intrinsic::arm_neon_vst4lane: {
6346 Info.opc = ISD::INTRINSIC_VOID;
6347 // Conservatively set memVT to the entire set of vectors stored.
6348 unsigned NumElts = 0;
6349 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
6350 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
6351 if (!ArgTy->isVectorTy())
6352 break;
6353 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
6354 }
6355 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
6356 Info.ptrVal = I.getArgOperand(0);
6357 Info.offset = 0;
6358 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
6359 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
6360 Info.vol = false; // volatile stores with NEON intrinsics not supported
6361 Info.readMem = false;
6362 Info.writeMem = true;
6363 return true;
6364 }
6365 default:
6366 break;
6367 }
6368
6369 return false;
6370}