blob: bb3a6f472d96c1b7b023436e8dbc428ef5008585 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000049def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000050
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000051def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
52def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
53def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
54def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000055
Dale Johannesen51e28e62010-06-03 21:09:53 +000056def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
57
Evan Chenga8e29892007-01-19 07:51:42 +000058// Node definitions.
59def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000060def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
61
Bill Wendlingc69107c2007-11-13 09:19:02 +000062def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000063 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000064def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000065 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000066
67def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000068 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
69 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000070def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000071 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
72 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000073def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000074 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
75 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000076
Chris Lattner48be23c2008-01-15 22:02:54 +000077def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000078 [SDNPHasChain, SDNPOptInFlag]>;
79
80def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
81 [SDNPInFlag]>;
82def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
83 [SDNPInFlag]>;
84
85def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
86 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
87
88def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
89 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000090def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
91 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000092
93def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
94 [SDNPOutFlag]>;
95
David Goodwinc0309b42009-06-29 15:33:01 +000096def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
97 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000098
Evan Chenga8e29892007-01-19 07:51:42 +000099def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
100
101def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
102def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
103def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000104
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000105def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000106def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
107 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000108def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
109 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000110
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000111def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000112 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000113def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
114 [SDNPHasChain]>;
115def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
116 [SDNPHasChain]>;
117def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000118 [SDNPHasChain]>;
119
Evan Chengf609bb82010-01-19 00:44:15 +0000120def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
121
Dale Johannesen51e28e62010-06-03 21:09:53 +0000122def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
123 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
124
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000125//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000126// ARM Instruction Predicate Definitions.
127//
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000128def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
129def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000130def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
131def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
132def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000133def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000134def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000135def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
Bob Wilsonec80e262010-04-09 20:41:18 +0000136def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000137def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
138def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
139def HasNEON : Predicate<"Subtarget->hasNEON()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000140def HasDivide : Predicate<"Subtarget->hasDivide()">;
141def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000142def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
143def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000144def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000145def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000146def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000147def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000148def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
149def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000150
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000151// FIXME: Eventually this will be just "hasV6T2Ops".
152def UseMovt : Predicate<"Subtarget->useMovt()">;
153def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
154
Jim Grosbach26767372010-03-24 22:31:46 +0000155def UseVMLx : Predicate<"Subtarget->useVMLx()">;
156
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000157//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000158// ARM Flag Definitions.
159
160class RegConstraint<string C> {
161 string Constraints = C;
162}
163
164//===----------------------------------------------------------------------===//
165// ARM specific transformation functions and pattern fragments.
166//
167
Evan Chenga8e29892007-01-19 07:51:42 +0000168// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
169// so_imm_neg def below.
170def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000172}]>;
173
174// so_imm_not_XFORM - Return a so_imm value packed into the format described for
175// so_imm_not def below.
176def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000178}]>;
179
180// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
181def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000182 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000183 return v == 8 || v == 16 || v == 24;
184}]>;
185
186/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
187def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000188 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000189}]>;
190
191/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
192def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000193 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000194}]>;
195
Jim Grosbach64171712010-02-16 21:07:46 +0000196def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000197 PatLeaf<(imm), [{
198 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
199 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000200
Evan Chenga2515702007-03-19 07:09:02 +0000201def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000202 PatLeaf<(imm), [{
203 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
204 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000205
206// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
207def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000208 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000209}]>;
210
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000211/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
212/// e.g., 0xf000ffff
213def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000214 PatLeaf<(imm), [{
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000215 uint32_t v = (uint32_t)N->getZExtValue();
216 if (v == 0xffffffff)
217 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000218 // there can be 1's on either or both "outsides", all the "inside"
219 // bits must be 0's
220 unsigned int lsb = 0, msb = 31;
221 while (v & (1 << msb)) --msb;
222 while (v & (1 << lsb)) ++lsb;
223 for (unsigned int i = lsb; i <= msb; ++i) {
224 if (v & (1 << i))
225 return 0;
226 }
227 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228}] > {
229 let PrintMethod = "printBitfieldInvMaskImmOperand";
230}
231
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000232/// Split a 32-bit immediate into two 16 bit parts.
233def lo16 : SDNodeXForm<imm, [{
234 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
235 MVT::i32);
236}]>;
237
238def hi16 : SDNodeXForm<imm, [{
239 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
240}]>;
241
242def lo16AllZero : PatLeaf<(i32 imm), [{
243 // Returns true if all low 16-bits are 0.
244 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000245}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000246
Jim Grosbach64171712010-02-16 21:07:46 +0000247/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// [0.65535].
249def imm0_65535 : PatLeaf<(i32 imm), [{
250 return (uint32_t)N->getZExtValue() < 65536;
251}]>;
252
Evan Cheng37f25d92008-08-28 23:39:26 +0000253class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
254class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000255
Jim Grosbach0a145f32010-02-16 20:17:57 +0000256/// adde and sube predicates - True based on whether the carry flag output
257/// will be needed or not.
258def adde_dead_carry :
259 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
260 [{return !N->hasAnyUseOfValue(1);}]>;
261def sube_dead_carry :
262 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
263 [{return !N->hasAnyUseOfValue(1);}]>;
264def adde_live_carry :
265 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
266 [{return N->hasAnyUseOfValue(1);}]>;
267def sube_live_carry :
268 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
269 [{return N->hasAnyUseOfValue(1);}]>;
270
Evan Chenga8e29892007-01-19 07:51:42 +0000271//===----------------------------------------------------------------------===//
272// Operand Definitions.
273//
274
275// Branch target.
276def brtarget : Operand<OtherVT>;
277
Evan Chenga8e29892007-01-19 07:51:42 +0000278// A list of registers separated by comma. Used by load/store multiple.
279def reglist : Operand<i32> {
280 let PrintMethod = "printRegisterList";
281}
282
283// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
284def cpinst_operand : Operand<i32> {
285 let PrintMethod = "printCPInstOperand";
286}
287
288def jtblock_operand : Operand<i32> {
289 let PrintMethod = "printJTBlockOperand";
290}
Evan Cheng66ac5312009-07-25 00:33:29 +0000291def jt2block_operand : Operand<i32> {
292 let PrintMethod = "printJT2BlockOperand";
293}
Evan Chenga8e29892007-01-19 07:51:42 +0000294
295// Local PC labels.
296def pclabel : Operand<i32> {
297 let PrintMethod = "printPCLabel";
298}
299
300// shifter_operand operands: so_reg and so_imm.
301def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000302 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000303 [shl,srl,sra,rotr]> {
304 let PrintMethod = "printSORegOperand";
305 let MIOperandInfo = (ops GPR, GPR, i32imm);
306}
307
308// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
309// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
310// represented in the imm field in the same 12-bit form that they are encoded
311// into so_imm instructions: the 8-bit immediate is the least significant bits
312// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
313def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000314 PatLeaf<(imm), [{
315 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
316 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000317 let PrintMethod = "printSOImmOperand";
318}
319
Evan Chengc70d1842007-03-20 08:11:30 +0000320// Break so_imm's up into two pieces. This handles immediates with up to 16
321// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
322// get the first/second pieces.
323def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000324 PatLeaf<(imm), [{
325 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
326 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000327 let PrintMethod = "printSOImm2PartOperand";
328}
329
330def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000331 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000333}]>;
334
335def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000336 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000338}]>;
339
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000340def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
341 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
342 }]> {
343 let PrintMethod = "printSOImm2PartOperand";
344}
345
346def so_neg_imm2part_1 : SDNodeXForm<imm, [{
347 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
348 return CurDAG->getTargetConstant(V, MVT::i32);
349}]>;
350
351def so_neg_imm2part_2 : SDNodeXForm<imm, [{
352 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
353 return CurDAG->getTargetConstant(V, MVT::i32);
354}]>;
355
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000356/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
357def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
358 return (int32_t)N->getZExtValue() < 32;
359}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000360
361// Define ARM specific addressing modes.
362
363// addrmode2 := reg +/- reg shop imm
364// addrmode2 := reg +/- imm12
365//
366def addrmode2 : Operand<i32>,
367 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
368 let PrintMethod = "printAddrMode2Operand";
369 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
370}
371
372def am2offset : Operand<i32>,
373 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
374 let PrintMethod = "printAddrMode2OffsetOperand";
375 let MIOperandInfo = (ops GPR, i32imm);
376}
377
378// addrmode3 := reg +/- reg
379// addrmode3 := reg +/- imm8
380//
381def addrmode3 : Operand<i32>,
382 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
383 let PrintMethod = "printAddrMode3Operand";
384 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
385}
386
387def am3offset : Operand<i32>,
388 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
389 let PrintMethod = "printAddrMode3OffsetOperand";
390 let MIOperandInfo = (ops GPR, i32imm);
391}
392
393// addrmode4 := reg, <mode|W>
394//
395def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000396 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000397 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000398 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000399}
400
401// addrmode5 := reg +/- imm8*4
402//
403def addrmode5 : Operand<i32>,
404 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
405 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000406 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000407}
408
Bob Wilson8b024a52009-07-01 23:16:05 +0000409// addrmode6 := reg with optional writeback
410//
411def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000412 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000413 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000414 let MIOperandInfo = (ops GPR:$addr, i32imm);
415}
416
417def am6offset : Operand<i32> {
418 let PrintMethod = "printAddrMode6OffsetOperand";
419 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000420}
421
Evan Chenga8e29892007-01-19 07:51:42 +0000422// addrmodepc := pc + reg
423//
424def addrmodepc : Operand<i32>,
425 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
426 let PrintMethod = "printAddrModePCOperand";
427 let MIOperandInfo = (ops GPR, i32imm);
428}
429
Bob Wilson4f38b382009-08-21 21:58:55 +0000430def nohash_imm : Operand<i32> {
431 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000432}
433
Evan Chenga8e29892007-01-19 07:51:42 +0000434//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000435
Evan Cheng37f25d92008-08-28 23:39:26 +0000436include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000437
438//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000439// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000440//
441
Evan Cheng3924f782008-08-29 07:36:24 +0000442/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000443/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000444multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
445 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000446 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000447 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000448 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
449 let Inst{25} = 1;
450 }
Evan Chengedda31c2008-11-05 18:35:52 +0000451 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000452 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000453 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000454 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000455 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000456 let isCommutable = Commutable;
457 }
Evan Chengedda31c2008-11-05 18:35:52 +0000458 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000459 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000460 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
461 let Inst{25} = 0;
462 }
Evan Chenga8e29892007-01-19 07:51:42 +0000463}
464
Evan Cheng1e249e32009-06-25 20:59:23 +0000465/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000466/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000467let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000468multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
469 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000470 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000471 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000472 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000473 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000474 let Inst{25} = 1;
475 }
Evan Chengedda31c2008-11-05 18:35:52 +0000476 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000477 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000478 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
479 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000480 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000481 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000482 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000483 }
Evan Chengedda31c2008-11-05 18:35:52 +0000484 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000485 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000486 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000487 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000488 let Inst{25} = 0;
489 }
Evan Cheng071a2792007-09-11 19:55:27 +0000490}
Evan Chengc85e8322007-07-05 07:13:32 +0000491}
492
493/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000494/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000495/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000496let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000497multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
498 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000499 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000500 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000501 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000502 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000503 let Inst{25} = 1;
504 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000505 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000506 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000507 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000508 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000509 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000510 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000511 let isCommutable = Commutable;
512 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000513 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000514 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000515 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000516 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000517 let Inst{25} = 0;
518 }
Evan Cheng071a2792007-09-11 19:55:27 +0000519}
Evan Chenga8e29892007-01-19 07:51:42 +0000520}
521
Evan Chenga8e29892007-01-19 07:51:42 +0000522/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
523/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000524/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
525multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000526 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000527 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000528 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000529 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000530 let Inst{11-10} = 0b00;
531 let Inst{19-16} = 0b1111;
532 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000533 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000534 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000535 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000536 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000537 let Inst{19-16} = 0b1111;
538 }
Evan Chenga8e29892007-01-19 07:51:42 +0000539}
540
Johnny Chen2ec5e492010-02-22 21:50:40 +0000541multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
542 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
543 IIC_iUNAr, opc, "\t$dst, $src",
544 [/* For disassembly only; pattern left blank */]>,
545 Requires<[IsARM, HasV6]> {
546 let Inst{11-10} = 0b00;
547 let Inst{19-16} = 0b1111;
548 }
549 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
550 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
551 [/* For disassembly only; pattern left blank */]>,
552 Requires<[IsARM, HasV6]> {
553 let Inst{19-16} = 0b1111;
554 }
555}
556
Evan Chenga8e29892007-01-19 07:51:42 +0000557/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
558/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000559multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
560 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000561 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000562 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000563 Requires<[IsARM, HasV6]> {
564 let Inst{11-10} = 0b00;
565 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000566 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
567 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000568 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000569 [(set GPR:$dst, (opnode GPR:$LHS,
570 (rotr GPR:$RHS, rot_imm:$rot)))]>,
571 Requires<[IsARM, HasV6]>;
572}
573
Johnny Chen2ec5e492010-02-22 21:50:40 +0000574// For disassembly only.
575multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
576 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
577 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
578 [/* For disassembly only; pattern left blank */]>,
579 Requires<[IsARM, HasV6]> {
580 let Inst{11-10} = 0b00;
581 }
582 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
583 i32imm:$rot),
584 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
585 [/* For disassembly only; pattern left blank */]>,
586 Requires<[IsARM, HasV6]>;
587}
588
Evan Cheng62674222009-06-25 23:34:10 +0000589/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
590let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000591multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
592 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000593 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000594 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000595 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000596 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000597 let Inst{25} = 1;
598 }
Evan Cheng62674222009-06-25 23:34:10 +0000599 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000600 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000601 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000602 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000603 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000604 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000605 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000606 }
Evan Cheng62674222009-06-25 23:34:10 +0000607 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000608 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000609 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000610 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000611 let Inst{25} = 0;
612 }
Jim Grosbache5165492009-11-09 00:11:35 +0000613}
614// Carry setting variants
615let Defs = [CPSR] in {
616multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
617 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000618 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000619 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000620 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000621 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000622 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000623 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000624 }
Evan Cheng62674222009-06-25 23:34:10 +0000625 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000626 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000627 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000628 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000629 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000630 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000631 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000632 }
Evan Cheng62674222009-06-25 23:34:10 +0000633 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000634 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000635 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000636 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000637 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000638 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000639 }
Evan Cheng071a2792007-09-11 19:55:27 +0000640}
Evan Chengc85e8322007-07-05 07:13:32 +0000641}
Jim Grosbache5165492009-11-09 00:11:35 +0000642}
Evan Chengc85e8322007-07-05 07:13:32 +0000643
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000644//===----------------------------------------------------------------------===//
645// Instructions
646//===----------------------------------------------------------------------===//
647
Evan Chenga8e29892007-01-19 07:51:42 +0000648//===----------------------------------------------------------------------===//
649// Miscellaneous Instructions.
650//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000651
Evan Chenga8e29892007-01-19 07:51:42 +0000652/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
653/// the function. The first operand is the ID# for this instruction, the second
654/// is the index into the MachineConstantPool that this is, the third is the
655/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000656let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000657def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000658PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000659 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000660 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000661
Jim Grosbach4642ad32010-02-22 23:10:38 +0000662// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
663// from removing one half of the matched pairs. That breaks PEI, which assumes
664// these will always be in pairs, and asserts if it finds otherwise. Better way?
665let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000666def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000667PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000668 "${:comment} ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000669 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000670
Jim Grosbach64171712010-02-16 21:07:46 +0000671def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000672PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000673 "${:comment} ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000674 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000675}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000676
Johnny Chenf4d81052010-02-12 22:53:19 +0000677def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000678 [/* For disassembly only; pattern left blank */]>,
679 Requires<[IsARM, HasV6T2]> {
680 let Inst{27-16} = 0b001100100000;
681 let Inst{7-0} = 0b00000000;
682}
683
Johnny Chenf4d81052010-02-12 22:53:19 +0000684def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
685 [/* For disassembly only; pattern left blank */]>,
686 Requires<[IsARM, HasV6T2]> {
687 let Inst{27-16} = 0b001100100000;
688 let Inst{7-0} = 0b00000001;
689}
690
691def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
692 [/* For disassembly only; pattern left blank */]>,
693 Requires<[IsARM, HasV6T2]> {
694 let Inst{27-16} = 0b001100100000;
695 let Inst{7-0} = 0b00000010;
696}
697
698def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
699 [/* For disassembly only; pattern left blank */]>,
700 Requires<[IsARM, HasV6T2]> {
701 let Inst{27-16} = 0b001100100000;
702 let Inst{7-0} = 0b00000011;
703}
704
Johnny Chen2ec5e492010-02-22 21:50:40 +0000705def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
706 "\t$dst, $a, $b",
707 [/* For disassembly only; pattern left blank */]>,
708 Requires<[IsARM, HasV6]> {
709 let Inst{27-20} = 0b01101000;
710 let Inst{7-4} = 0b1011;
711}
712
Johnny Chenf4d81052010-02-12 22:53:19 +0000713def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
714 [/* For disassembly only; pattern left blank */]>,
715 Requires<[IsARM, HasV6T2]> {
716 let Inst{27-16} = 0b001100100000;
717 let Inst{7-0} = 0b00000100;
718}
719
Johnny Chenc6f7b272010-02-11 18:12:29 +0000720// The i32imm operand $val can be used by a debugger to store more information
721// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000722def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000723 [/* For disassembly only; pattern left blank */]>,
724 Requires<[IsARM]> {
725 let Inst{27-20} = 0b00010010;
726 let Inst{7-4} = 0b0111;
727}
728
Johnny Chenb98e1602010-02-12 18:55:33 +0000729// Change Processor State is a system instruction -- for disassembly only.
730// The singleton $opt operand contains the following information:
731// opt{4-0} = mode from Inst{4-0}
732// opt{5} = changemode from Inst{17}
733// opt{8-6} = AIF from Inst{8-6}
734// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000735def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000736 [/* For disassembly only; pattern left blank */]>,
737 Requires<[IsARM]> {
738 let Inst{31-28} = 0b1111;
739 let Inst{27-20} = 0b00010000;
740 let Inst{16} = 0;
741 let Inst{5} = 0;
742}
743
Johnny Chenb92a23f2010-02-21 04:42:01 +0000744// Preload signals the memory system of possible future data/instruction access.
745// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000746//
747// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
748// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000749multiclass APreLoad<bit data, bit read, string opc> {
750
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000751 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000752 !strconcat(opc, "\t[$base, $imm]"), []> {
753 let Inst{31-26} = 0b111101;
754 let Inst{25} = 0; // 0 for immediate form
755 let Inst{24} = data;
756 let Inst{22} = read;
757 let Inst{21-20} = 0b01;
758 }
759
760 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
761 !strconcat(opc, "\t$addr"), []> {
762 let Inst{31-26} = 0b111101;
763 let Inst{25} = 1; // 1 for register form
764 let Inst{24} = data;
765 let Inst{22} = read;
766 let Inst{21-20} = 0b01;
767 let Inst{4} = 0;
768 }
769}
770
771defm PLD : APreLoad<1, 1, "pld">;
772defm PLDW : APreLoad<1, 0, "pldw">;
773defm PLI : APreLoad<0, 1, "pli">;
774
Johnny Chena1e76212010-02-13 02:51:09 +0000775def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
776 [/* For disassembly only; pattern left blank */]>,
777 Requires<[IsARM]> {
778 let Inst{31-28} = 0b1111;
779 let Inst{27-20} = 0b00010000;
780 let Inst{16} = 1;
781 let Inst{9} = 1;
782 let Inst{7-4} = 0b0000;
783}
784
785def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
786 [/* For disassembly only; pattern left blank */]>,
787 Requires<[IsARM]> {
788 let Inst{31-28} = 0b1111;
789 let Inst{27-20} = 0b00010000;
790 let Inst{16} = 1;
791 let Inst{9} = 0;
792 let Inst{7-4} = 0b0000;
793}
794
Johnny Chenf4d81052010-02-12 22:53:19 +0000795def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000796 [/* For disassembly only; pattern left blank */]>,
797 Requires<[IsARM, HasV7]> {
798 let Inst{27-16} = 0b001100100000;
799 let Inst{7-4} = 0b1111;
800}
801
Johnny Chenba6e0332010-02-11 17:14:31 +0000802// A5.4 Permanently UNDEFINED instructions.
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000803// FIXME: Temporary emitted as raw bytes until this pseudo-op will be added to
804// binutils
Evan Chengfb3611d2010-05-11 07:26:32 +0000805let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000806def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000807 ".long 0xe7ffdefe ${:comment} trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000808 Requires<[IsARM]> {
809 let Inst{27-25} = 0b011;
810 let Inst{24-20} = 0b11111;
811 let Inst{7-5} = 0b111;
812 let Inst{4} = 0b1;
813}
814
Evan Cheng12c3a532008-11-06 17:48:05 +0000815// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000816let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000817def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000818 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000819 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000820
Evan Cheng325474e2008-01-07 23:56:57 +0000821let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000822def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000823 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000824 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000825
Evan Chengd87293c2008-11-06 08:47:38 +0000826def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000827 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000828 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
829
Evan Chengd87293c2008-11-06 08:47:38 +0000830def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000831 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000832 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
833
Evan Chengd87293c2008-11-06 08:47:38 +0000834def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000835 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000836 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
837
Evan Chengd87293c2008-11-06 08:47:38 +0000838def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000839 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000840 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
841}
Chris Lattner13c63102008-01-06 05:55:01 +0000842let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000843def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000844 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000845 [(store GPR:$src, addrmodepc:$addr)]>;
846
Evan Chengd87293c2008-11-06 08:47:38 +0000847def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000848 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000849 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
850
Evan Chengd87293c2008-11-06 08:47:38 +0000851def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000852 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000853 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
854}
Evan Cheng12c3a532008-11-06 17:48:05 +0000855} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000856
Evan Chenge07715c2009-06-23 05:25:29 +0000857
858// LEApcrel - Load a pc-relative address into a register without offending the
859// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000860let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +0000861let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000862def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000863 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +0000864 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +0000865
Evan Cheng023dd3f2009-06-24 23:14:45 +0000866def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000867 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +0000868 Pseudo, IIC_iALUi,
869 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000870 let Inst{25} = 1;
871}
Evan Chengea420b22010-05-19 01:52:25 +0000872} // neverHasSideEffects
Evan Chenge07715c2009-06-23 05:25:29 +0000873
Evan Chenga8e29892007-01-19 07:51:42 +0000874//===----------------------------------------------------------------------===//
875// Control Flow Instructions.
876//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000877
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000878let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
879 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000880 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000881 "bx", "\tlr", [(ARMretflag)]>,
882 Requires<[IsARM, HasV4T]> {
883 let Inst{3-0} = 0b1110;
884 let Inst{7-4} = 0b0001;
885 let Inst{19-8} = 0b111111111111;
886 let Inst{27-20} = 0b00010010;
887 }
888
889 // ARMV4 only
890 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
891 "mov", "\tpc, lr", [(ARMretflag)]>,
892 Requires<[IsARM, NoV4T]> {
893 let Inst{11-0} = 0b000000001110;
894 let Inst{15-12} = 0b1111;
895 let Inst{19-16} = 0b0000;
896 let Inst{27-20} = 0b00011010;
897 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000898}
Rafael Espindola27185192006-09-29 21:20:16 +0000899
Bob Wilson04ea6e52009-10-28 00:37:03 +0000900// Indirect branches
901let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000902 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000903 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000904 [(brind GPR:$dst)]>,
905 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000906 let Inst{7-4} = 0b0001;
907 let Inst{19-8} = 0b111111111111;
908 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000909 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000910 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000911
912 // ARMV4 only
913 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
914 [(brind GPR:$dst)]>,
915 Requires<[IsARM, NoV4T]> {
916 let Inst{11-4} = 0b00000000;
917 let Inst{15-12} = 0b1111;
918 let Inst{19-16} = 0b0000;
919 let Inst{27-20} = 0b00011010;
920 let Inst{31-28} = 0b1110;
921 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000922}
923
Evan Chenga8e29892007-01-19 07:51:42 +0000924// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000925// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000926let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
927 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000928 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
929 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000930 IndexModeUpd, LdStMulFrm, IIC_Br,
Bob Wilsonab346052010-03-16 17:46:45 +0000931 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000932 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000933
Bob Wilson54fc1242009-06-22 21:01:46 +0000934// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000935let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000936 Defs = [R0, R1, R2, R3, R12, LR,
937 D0, D1, D2, D3, D4, D5, D6, D7,
938 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000939 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000940 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000941 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000942 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000943 Requires<[IsARM, IsNotDarwin]> {
944 let Inst{31-28} = 0b1110;
945 }
Evan Cheng277f0742007-06-19 21:05:09 +0000946
Evan Cheng12c3a532008-11-06 17:48:05 +0000947 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000948 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000949 [(ARMcall_pred tglobaladdr:$func)]>,
950 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000951
Evan Chenga8e29892007-01-19 07:51:42 +0000952 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000953 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000954 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000955 [(ARMcall GPR:$func)]>,
956 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000957 let Inst{7-4} = 0b0011;
958 let Inst{19-8} = 0b111111111111;
959 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000960 }
961
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000962 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000963 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
964 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000965 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000966 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000967 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000968 let Inst{7-4} = 0b0001;
969 let Inst{19-8} = 0b111111111111;
970 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000971 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000972
973 // ARMv4
974 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
975 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
976 [(ARMcall_nolink tGPR:$func)]>,
977 Requires<[IsARM, NoV4T, IsNotDarwin]> {
978 let Inst{11-4} = 0b00000000;
979 let Inst{15-12} = 0b1111;
980 let Inst{19-16} = 0b0000;
981 let Inst{27-20} = 0b00011010;
982 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000983}
984
985// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000986let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000987 Defs = [R0, R1, R2, R3, R9, R12, LR,
988 D0, D1, D2, D3, D4, D5, D6, D7,
989 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000990 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000991 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000992 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000993 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
994 let Inst{31-28} = 0b1110;
995 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000996
997 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000998 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000999 [(ARMcall_pred tglobaladdr:$func)]>,
1000 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001001
1002 // ARMv5T and above
1003 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001004 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001005 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1006 let Inst{7-4} = 0b0011;
1007 let Inst{19-8} = 0b111111111111;
1008 let Inst{27-20} = 0b00010010;
1009 }
1010
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001011 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001012 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1013 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001014 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001015 [(ARMcall_nolink tGPR:$func)]>,
1016 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001017 let Inst{7-4} = 0b0001;
1018 let Inst{19-8} = 0b111111111111;
1019 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001020 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001021
1022 // ARMv4
1023 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1024 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1025 [(ARMcall_nolink tGPR:$func)]>,
1026 Requires<[IsARM, NoV4T, IsDarwin]> {
1027 let Inst{11-4} = 0b00000000;
1028 let Inst{15-12} = 0b1111;
1029 let Inst{19-16} = 0b0000;
1030 let Inst{27-20} = 0b00011010;
1031 }
Rafael Espindola35574632006-07-18 17:00:30 +00001032}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001033
Dale Johannesen51e28e62010-06-03 21:09:53 +00001034// Tail calls.
1035
1036let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1037 // Darwin versions.
1038 let Defs = [R0, R1, R2, R3, R9, R12,
1039 D0, D1, D2, D3, D4, D5, D6, D7,
1040 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1041 D27, D28, D29, D30, D31, PC],
1042 Uses = [SP] in {
1043 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1044 Pseudo, IIC_Br,
1045 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
1046
1047 def TCRETURNri : AInoP<(outs), (ins tGPR:$dst, variable_ops),
1048 Pseudo, IIC_Br,
1049 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
1050
1051 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1052 IIC_Br, "b\t$dst @ TAILCALL",
1053 []>, Requires<[IsDarwin]>;
1054
1055 def TAILJMPr : AXI<(outs), (ins tGPR:$dst, variable_ops),
1056 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1057 []>, Requires<[IsDarwin]> {
1058 let Inst{7-4} = 0b0001;
1059 let Inst{19-8} = 0b111111111111;
1060 let Inst{27-20} = 0b00010010;
1061 let Inst{31-28} = 0b1110;
1062 }
1063
1064 // FIXME: This is a hack so that MCInst lowering can preserve the TAILCALL
1065 // marker on instructions, while still being able to relax.
1066// let isCodeGenOnly = 1 in {
1067// def TAILJMP_1 : Ii8PCRel<0xEB, RawFrm, (outs), (ins brtarget8:$dst),
1068// "jmp\t$dst @ TAILCALL", []>,
1069// Requires<[IsARM, IsDarwin]>;
1070 }
1071
1072 // Non-Darwin versions (the difference is R9).
1073 let Defs = [R0, R1, R2, R3, R12,
1074 D0, D1, D2, D3, D4, D5, D6, D7,
1075 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1076 D27, D28, D29, D30, D31, PC],
1077 Uses = [SP] in {
1078 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1079 Pseudo, IIC_Br,
1080 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
1081
1082 def TCRETURNriND : AInoP<(outs), (ins tGPR:$dst, variable_ops),
1083 Pseudo, IIC_Br,
1084 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
1085
1086 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1087 IIC_Br, "b\t$dst @ TAILCALL",
1088 []>, Requires<[IsNotDarwin]>;
1089
1090 def TAILJMPrND : AXI<(outs), (ins tGPR:$dst, variable_ops),
1091 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1092 []>, Requires<[IsNotDarwin]> {
1093 let Inst{7-4} = 0b0001;
1094 let Inst{19-8} = 0b111111111111;
1095 let Inst{27-20} = 0b00010010;
1096 let Inst{31-28} = 0b1110;
1097 }
1098
1099 // FIXME: This is a hack so that MCInst lowering can preserve the TAILCALL
1100 // marker on instructions, while still being able to relax.
1101// let isCodeGenOnly = 1 in {
1102// def TAILJMP_1ND : Ii8PCRel<0xEB, RawFrm, (outs), (ins brtarget8:$dst),
1103// "jmp\t$dst @ TAILCALL", []>,
1104// Requires<[IsARM, IsNotDarwin]>;
1105 }
1106}
1107
David Goodwin1a8f36e2009-08-12 18:31:53 +00001108let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001109 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001110 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001111 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001112 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001113 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001114
Owen Anderson20ab2902007-11-12 07:39:39 +00001115 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001116 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001117 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001118 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001119 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001120 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001121 let Inst{20} = 0; // S Bit
1122 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001123 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001124 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001125 def BR_JTm : JTI<(outs),
1126 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001127 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001128 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1129 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001130 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001131 let Inst{20} = 1; // L bit
1132 let Inst{21} = 0; // W bit
1133 let Inst{22} = 0; // B bit
1134 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001135 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001136 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001137 def BR_JTadd : JTI<(outs),
1138 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001139 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001140 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1141 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001142 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001143 let Inst{20} = 0; // S bit
1144 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001145 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001146 }
1147 } // isNotDuplicable = 1, isIndirectBranch = 1
1148 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001149
Evan Chengc85e8322007-07-05 07:13:32 +00001150 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001151 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001152 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001153 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001154 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001155}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001156
Johnny Chena1e76212010-02-13 02:51:09 +00001157// Branch and Exchange Jazelle -- for disassembly only
1158def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1159 [/* For disassembly only; pattern left blank */]> {
1160 let Inst{23-20} = 0b0010;
1161 //let Inst{19-8} = 0xfff;
1162 let Inst{7-4} = 0b0010;
1163}
1164
Johnny Chen0296f3e2010-02-16 21:59:54 +00001165// Secure Monitor Call is a system instruction -- for disassembly only
1166def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1167 [/* For disassembly only; pattern left blank */]> {
1168 let Inst{23-20} = 0b0110;
1169 let Inst{7-4} = 0b0111;
1170}
1171
Johnny Chen64dfb782010-02-16 20:04:27 +00001172// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001173let isCall = 1 in {
1174def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1175 [/* For disassembly only; pattern left blank */]>;
1176}
1177
Johnny Chenfb566792010-02-17 21:39:10 +00001178// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001179def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1180 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001181 [/* For disassembly only; pattern left blank */]> {
1182 let Inst{31-28} = 0b1111;
1183 let Inst{22-20} = 0b110; // W = 1
1184}
1185
1186def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1187 NoItinerary, "srs${addr:submode}\tsp, $mode",
1188 [/* For disassembly only; pattern left blank */]> {
1189 let Inst{31-28} = 0b1111;
1190 let Inst{22-20} = 0b100; // W = 0
1191}
1192
Johnny Chenfb566792010-02-17 21:39:10 +00001193// Return From Exception is a system instruction -- for disassembly only
1194def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1195 NoItinerary, "rfe${addr:submode}\t$base!",
1196 [/* For disassembly only; pattern left blank */]> {
1197 let Inst{31-28} = 0b1111;
1198 let Inst{22-20} = 0b011; // W = 1
1199}
1200
1201def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1202 NoItinerary, "rfe${addr:submode}\t$base",
1203 [/* For disassembly only; pattern left blank */]> {
1204 let Inst{31-28} = 0b1111;
1205 let Inst{22-20} = 0b001; // W = 0
1206}
1207
Evan Chenga8e29892007-01-19 07:51:42 +00001208//===----------------------------------------------------------------------===//
1209// Load / store Instructions.
1210//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001211
Evan Chenga8e29892007-01-19 07:51:42 +00001212// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001213let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001214def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001215 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001216 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001217
Evan Chengfa775d02007-03-19 07:20:03 +00001218// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001219let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1220 isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001221def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001222 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001223
Evan Chenga8e29892007-01-19 07:51:42 +00001224// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001225def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001226 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001227 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001228
Jim Grosbach64171712010-02-16 21:07:46 +00001229def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001230 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001231 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001232
Evan Chenga8e29892007-01-19 07:51:42 +00001233// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001234def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001235 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001236 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001237
David Goodwin5d598aa2009-08-19 18:00:44 +00001238def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001239 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001240 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001241
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001242let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001243// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001244def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001245 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001246 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001247
Evan Chenga8e29892007-01-19 07:51:42 +00001248// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001249def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001250 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001251 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001252
Evan Chengd87293c2008-11-06 08:47:38 +00001253def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001254 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001255 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001256
Evan Chengd87293c2008-11-06 08:47:38 +00001257def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001258 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001259 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001260
Evan Chengd87293c2008-11-06 08:47:38 +00001261def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001262 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001263 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001264
Evan Chengd87293c2008-11-06 08:47:38 +00001265def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001266 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001267 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001268
Evan Chengd87293c2008-11-06 08:47:38 +00001269def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001270 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001271 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001272
Evan Chengd87293c2008-11-06 08:47:38 +00001273def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001274 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001275 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001276
Evan Chengd87293c2008-11-06 08:47:38 +00001277def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001278 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001279 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001280
Evan Chengd87293c2008-11-06 08:47:38 +00001281def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001282 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001283 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001284
Evan Chengd87293c2008-11-06 08:47:38 +00001285def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001286 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001287 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001288
1289// For disassembly only
1290def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1291 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1292 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1293 Requires<[IsARM, HasV5TE]>;
1294
1295// For disassembly only
1296def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1297 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1298 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1299 Requires<[IsARM, HasV5TE]>;
1300
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001301} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001302
Johnny Chenadb561d2010-02-18 03:27:42 +00001303// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001304
1305def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1306 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1307 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1308 let Inst{21} = 1; // overwrite
1309}
1310
1311def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001312 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1313 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1314 let Inst{21} = 1; // overwrite
1315}
1316
1317def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chen1cfa0942010-04-15 23:12:47 +00001318 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001319 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1320 let Inst{21} = 1; // overwrite
1321}
1322
1323def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1324 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1325 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1326 let Inst{21} = 1; // overwrite
1327}
1328
1329def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1330 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1331 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001332 let Inst{21} = 1; // overwrite
1333}
1334
Evan Chenga8e29892007-01-19 07:51:42 +00001335// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001336def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001337 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001338 [(store GPR:$src, addrmode2:$addr)]>;
1339
1340// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001341def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1342 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001343 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1344
David Goodwin5d598aa2009-08-19 18:00:44 +00001345def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001346 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001347 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1348
1349// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001350let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001351def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001352 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001353 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001354
1355// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001356def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001357 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001358 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001359 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001360 [(set GPR:$base_wb,
1361 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1362
Evan Chengd87293c2008-11-06 08:47:38 +00001363def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001364 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001365 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001366 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001367 [(set GPR:$base_wb,
1368 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1369
Evan Chengd87293c2008-11-06 08:47:38 +00001370def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001371 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001372 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001373 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001374 [(set GPR:$base_wb,
1375 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1376
Evan Chengd87293c2008-11-06 08:47:38 +00001377def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001378 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001379 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001380 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001381 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1382 GPR:$base, am3offset:$offset))]>;
1383
Evan Chengd87293c2008-11-06 08:47:38 +00001384def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001385 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001386 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001387 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001388 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1389 GPR:$base, am2offset:$offset))]>;
1390
Evan Chengd87293c2008-11-06 08:47:38 +00001391def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001392 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001393 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001394 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001395 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1396 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001397
Johnny Chen39a4bb32010-02-18 22:31:18 +00001398// For disassembly only
1399def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1400 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1401 StMiscFrm, IIC_iStoreru,
1402 "strd", "\t$src1, $src2, [$base, $offset]!",
1403 "$base = $base_wb", []>;
1404
1405// For disassembly only
1406def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1407 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1408 StMiscFrm, IIC_iStoreru,
1409 "strd", "\t$src1, $src2, [$base], $offset",
1410 "$base = $base_wb", []>;
1411
Johnny Chenad4df4c2010-03-01 19:22:00 +00001412// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001413
1414def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001415 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001416 StFrm, IIC_iStoreru,
1417 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1418 [/* For disassembly only; pattern left blank */]> {
1419 let Inst{21} = 1; // overwrite
1420}
1421
1422def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001423 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001424 StFrm, IIC_iStoreru,
1425 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1426 [/* For disassembly only; pattern left blank */]> {
1427 let Inst{21} = 1; // overwrite
1428}
1429
Johnny Chenad4df4c2010-03-01 19:22:00 +00001430def STRHT: AI3sthpo<(outs GPR:$base_wb),
1431 (ins GPR:$src, GPR:$base,am3offset:$offset),
1432 StMiscFrm, IIC_iStoreru,
1433 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1434 [/* For disassembly only; pattern left blank */]> {
1435 let Inst{21} = 1; // overwrite
1436}
1437
Evan Chenga8e29892007-01-19 07:51:42 +00001438//===----------------------------------------------------------------------===//
1439// Load / store multiple Instructions.
1440//
1441
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001442let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001443def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001444 reglist:$dsts, variable_ops),
1445 IndexModeNone, LdStMulFrm, IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +00001446 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001447
Bob Wilson815baeb2010-03-13 01:08:20 +00001448def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1449 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001450 IndexModeUpd, LdStMulFrm, IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001451 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001452 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001453} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001454
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001455let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001456def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001457 reglist:$srcs, variable_ops),
1458 IndexModeNone, LdStMulFrm, IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +00001459 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1460
1461def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1462 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001463 IndexModeUpd, LdStMulFrm, IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001464 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001465 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001466} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001467
1468//===----------------------------------------------------------------------===//
1469// Move Instructions.
1470//
1471
Evan Chengcd799b92009-06-12 20:46:18 +00001472let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001473def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001474 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001475 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001476 let Inst{25} = 0;
1477}
1478
Jim Grosbach64171712010-02-16 21:07:46 +00001479def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001480 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001481 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001482 let Inst{25} = 0;
1483}
Evan Chenga2515702007-03-19 07:09:02 +00001484
Evan Chengb3379fb2009-02-05 08:42:55 +00001485let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001486def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001487 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001488 let Inst{25} = 1;
1489}
1490
1491let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001492def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001493 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001494 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001495 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001496 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001497 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001498 let Inst{25} = 1;
1499}
1500
Evan Cheng5adb66a2009-09-28 09:14:39 +00001501let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001502def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1503 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001504 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001505 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001506 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001507 lo16AllZero:$imm))]>, UnaryDP,
1508 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001509 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001510 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001511}
Evan Cheng13ab0202007-07-10 18:08:01 +00001512
Evan Cheng20956592009-10-21 08:15:52 +00001513def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1514 Requires<[IsARM, HasV6T2]>;
1515
David Goodwinca01a8d2009-09-01 18:32:09 +00001516let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001517def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001518 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001519 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001520
1521// These aren't really mov instructions, but we have to define them this way
1522// due to flag operands.
1523
Evan Cheng071a2792007-09-11 19:55:27 +00001524let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001525def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001526 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001527 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001528def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001529 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001530 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001531}
Evan Chenga8e29892007-01-19 07:51:42 +00001532
Evan Chenga8e29892007-01-19 07:51:42 +00001533//===----------------------------------------------------------------------===//
1534// Extend Instructions.
1535//
1536
1537// Sign extenders
1538
Evan Cheng97f48c32008-11-06 22:15:19 +00001539defm SXTB : AI_unary_rrot<0b01101010,
1540 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1541defm SXTH : AI_unary_rrot<0b01101011,
1542 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001543
Evan Cheng97f48c32008-11-06 22:15:19 +00001544defm SXTAB : AI_bin_rrot<0b01101010,
1545 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1546defm SXTAH : AI_bin_rrot<0b01101011,
1547 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001548
Johnny Chen2ec5e492010-02-22 21:50:40 +00001549// For disassembly only
1550defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1551
1552// For disassembly only
1553defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001554
1555// Zero extenders
1556
1557let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001558defm UXTB : AI_unary_rrot<0b01101110,
1559 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1560defm UXTH : AI_unary_rrot<0b01101111,
1561 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1562defm UXTB16 : AI_unary_rrot<0b01101100,
1563 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001564
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001565def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001566 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001567def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001568 (UXTB16r_rot GPR:$Src, 8)>;
1569
Evan Cheng97f48c32008-11-06 22:15:19 +00001570defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001571 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001572defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001573 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001574}
1575
Evan Chenga8e29892007-01-19 07:51:42 +00001576// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001577// For disassembly only
1578defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001579
Evan Chenga8e29892007-01-19 07:51:42 +00001580
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001581def SBFX : I<(outs GPR:$dst),
1582 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1583 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001584 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001585 Requires<[IsARM, HasV6T2]> {
1586 let Inst{27-21} = 0b0111101;
1587 let Inst{6-4} = 0b101;
1588}
1589
1590def UBFX : I<(outs GPR:$dst),
1591 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1592 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001593 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001594 Requires<[IsARM, HasV6T2]> {
1595 let Inst{27-21} = 0b0111111;
1596 let Inst{6-4} = 0b101;
1597}
1598
Evan Chenga8e29892007-01-19 07:51:42 +00001599//===----------------------------------------------------------------------===//
1600// Arithmetic Instructions.
1601//
1602
Jim Grosbach26421962008-10-14 20:36:24 +00001603defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001604 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001605defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001606 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001607
Evan Chengc85e8322007-07-05 07:13:32 +00001608// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001609defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1610 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1611defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001612 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001613
Evan Cheng62674222009-06-25 23:34:10 +00001614defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001615 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001616defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001617 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001618defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001619 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001620defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001621 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001622
Evan Chengc85e8322007-07-05 07:13:32 +00001623// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001624def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001625 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001626 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1627 let Inst{25} = 1;
1628}
Evan Cheng13ab0202007-07-10 18:08:01 +00001629
Evan Chengedda31c2008-11-05 18:35:52 +00001630def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001631 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001632 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001633 let Inst{25} = 0;
1634}
Evan Chengc85e8322007-07-05 07:13:32 +00001635
1636// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001637let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001638def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001639 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001640 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001641 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001642 let Inst{25} = 1;
1643}
Evan Chengedda31c2008-11-05 18:35:52 +00001644def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001645 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001646 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001647 let Inst{20} = 1;
1648 let Inst{25} = 0;
1649}
Evan Cheng071a2792007-09-11 19:55:27 +00001650}
Evan Chengc85e8322007-07-05 07:13:32 +00001651
Evan Cheng62674222009-06-25 23:34:10 +00001652let Uses = [CPSR] in {
1653def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001654 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001655 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1656 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001657 let Inst{25} = 1;
1658}
Evan Cheng62674222009-06-25 23:34:10 +00001659def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001660 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001661 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1662 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001663 let Inst{25} = 0;
1664}
Evan Cheng62674222009-06-25 23:34:10 +00001665}
1666
1667// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001668let Defs = [CPSR], Uses = [CPSR] in {
1669def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001670 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001671 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1672 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001673 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001674 let Inst{25} = 1;
1675}
Evan Cheng1e249e32009-06-25 20:59:23 +00001676def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001677 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001678 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1679 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001680 let Inst{20} = 1;
1681 let Inst{25} = 0;
1682}
Evan Cheng071a2792007-09-11 19:55:27 +00001683}
Evan Cheng2c614c52007-06-06 10:17:05 +00001684
Evan Chenga8e29892007-01-19 07:51:42 +00001685// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1686def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1687 (SUBri GPR:$src, so_imm_neg:$imm)>;
1688
1689//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1690// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1691//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1692// (SBCri GPR:$src, so_imm_neg:$imm)>;
1693
1694// Note: These are implemented in C++ code, because they have to generate
1695// ADD/SUBrs instructions, which use a complex pattern that a xform function
1696// cannot produce.
1697// (mul X, 2^n+1) -> (add (X << n), X)
1698// (mul X, 2^n-1) -> (rsb X, (X << n))
1699
Johnny Chen667d1272010-02-22 18:50:54 +00001700// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001701// GPR:$dst = GPR:$a op GPR:$b
Johnny Chen667d1272010-02-22 18:50:54 +00001702class AAI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001703 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001704 opc, "\t$dst, $a, $b",
1705 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001706 let Inst{27-20} = op27_20;
1707 let Inst{7-4} = op7_4;
1708}
1709
Johnny Chen667d1272010-02-22 18:50:54 +00001710// Saturating add/subtract -- for disassembly only
1711
1712def QADD : AAI<0b00010000, 0b0101, "qadd">;
1713def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1714def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1715def QASX : AAI<0b01100010, 0b0011, "qasx">;
1716def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1717def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1718def QSAX : AAI<0b01100010, 0b0101, "qsax">;
1719def QSUB : AAI<0b00010010, 0b0101, "qsub">;
1720def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1721def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1722def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1723def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1724def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1725def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1726def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1727def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1728
1729// Signed/Unsigned add/subtract -- for disassembly only
1730
1731def SASX : AAI<0b01100001, 0b0011, "sasx">;
1732def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1733def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1734def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1735def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1736def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1737def UASX : AAI<0b01100101, 0b0011, "uasx">;
1738def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1739def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1740def USAX : AAI<0b01100101, 0b0101, "usax">;
1741def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1742def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1743
1744// Signed/Unsigned halving add/subtract -- for disassembly only
1745
1746def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1747def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1748def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1749def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1750def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1751def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1752def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1753def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1754def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1755def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1756def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1757def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1758
Johnny Chenadc77332010-02-26 22:04:29 +00001759// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001760
Johnny Chenadc77332010-02-26 22:04:29 +00001761def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001762 MulFrm /* for convenience */, NoItinerary, "usad8",
1763 "\t$dst, $a, $b", []>,
1764 Requires<[IsARM, HasV6]> {
1765 let Inst{27-20} = 0b01111000;
1766 let Inst{15-12} = 0b1111;
1767 let Inst{7-4} = 0b0001;
1768}
1769def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1770 MulFrm /* for convenience */, NoItinerary, "usada8",
1771 "\t$dst, $a, $b, $acc", []>,
1772 Requires<[IsARM, HasV6]> {
1773 let Inst{27-20} = 0b01111000;
1774 let Inst{7-4} = 0b0001;
1775}
1776
1777// Signed/Unsigned saturate -- for disassembly only
1778
1779def SSATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001780 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001781 [/* For disassembly only; pattern left blank */]> {
1782 let Inst{27-21} = 0b0110101;
1783 let Inst{6-4} = 0b001;
1784}
1785
1786def SSATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001787 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001788 [/* For disassembly only; pattern left blank */]> {
1789 let Inst{27-21} = 0b0110101;
1790 let Inst{6-4} = 0b101;
1791}
1792
1793def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1794 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1795 [/* For disassembly only; pattern left blank */]> {
1796 let Inst{27-20} = 0b01101010;
1797 let Inst{7-4} = 0b0011;
1798}
1799
1800def USATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001801 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001802 [/* For disassembly only; pattern left blank */]> {
1803 let Inst{27-21} = 0b0110111;
1804 let Inst{6-4} = 0b001;
1805}
1806
1807def USATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001808 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001809 [/* For disassembly only; pattern left blank */]> {
1810 let Inst{27-21} = 0b0110111;
1811 let Inst{6-4} = 0b101;
1812}
1813
1814def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1815 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1816 [/* For disassembly only; pattern left blank */]> {
1817 let Inst{27-20} = 0b01101110;
1818 let Inst{7-4} = 0b0011;
1819}
Evan Chenga8e29892007-01-19 07:51:42 +00001820
1821//===----------------------------------------------------------------------===//
1822// Bitwise Instructions.
1823//
1824
Jim Grosbach26421962008-10-14 20:36:24 +00001825defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001826 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001827defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001828 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001829defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001830 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001831defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001832 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001833
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001834def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001835 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001836 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001837 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1838 Requires<[IsARM, HasV6T2]> {
1839 let Inst{27-21} = 0b0111110;
1840 let Inst{6-0} = 0b0011111;
1841}
1842
Johnny Chenb2503c02010-02-17 06:31:48 +00001843// A8.6.18 BFI - Bitfield insert (Encoding A1)
1844// Added for disassembler with the pattern field purposely left blank.
1845def BFI : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1846 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
1847 "bfi", "\t$dst, $src, $imm", "",
1848 [/* For disassembly only; pattern left blank */]>,
1849 Requires<[IsARM, HasV6T2]> {
1850 let Inst{27-21} = 0b0111110;
1851 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1852}
1853
David Goodwin5d598aa2009-08-19 18:00:44 +00001854def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001855 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001856 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001857 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001858 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001859}
Evan Chengedda31c2008-11-05 18:35:52 +00001860def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001861 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001862 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1863 let Inst{25} = 0;
1864}
Evan Chengb3379fb2009-02-05 08:42:55 +00001865let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001866def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001867 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001868 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1869 let Inst{25} = 1;
1870}
Evan Chenga8e29892007-01-19 07:51:42 +00001871
1872def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1873 (BICri GPR:$src, so_imm_not:$imm)>;
1874
1875//===----------------------------------------------------------------------===//
1876// Multiply Instructions.
1877//
1878
Evan Cheng8de898a2009-06-26 00:19:44 +00001879let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001880def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001881 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001882 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001883
Evan Chengfbc9d412008-11-06 01:21:28 +00001884def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001885 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001886 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001887
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001888def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001889 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001890 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1891 Requires<[IsARM, HasV6T2]>;
1892
Evan Chenga8e29892007-01-19 07:51:42 +00001893// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001894let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001895let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001896def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001897 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001898 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001899
Evan Chengfbc9d412008-11-06 01:21:28 +00001900def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001901 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001902 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001903}
Evan Chenga8e29892007-01-19 07:51:42 +00001904
1905// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001906def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001907 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001908 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001909
Evan Chengfbc9d412008-11-06 01:21:28 +00001910def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001911 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001912 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001913
Evan Chengfbc9d412008-11-06 01:21:28 +00001914def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001915 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001916 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001917 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001918} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001919
1920// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001921def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001922 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001923 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001924 Requires<[IsARM, HasV6]> {
1925 let Inst{7-4} = 0b0001;
1926 let Inst{15-12} = 0b1111;
1927}
Evan Cheng13ab0202007-07-10 18:08:01 +00001928
Johnny Chen2ec5e492010-02-22 21:50:40 +00001929def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1930 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1931 [/* For disassembly only; pattern left blank */]>,
1932 Requires<[IsARM, HasV6]> {
1933 let Inst{7-4} = 0b0011; // R = 1
1934 let Inst{15-12} = 0b1111;
1935}
1936
Evan Chengfbc9d412008-11-06 01:21:28 +00001937def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001938 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001939 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001940 Requires<[IsARM, HasV6]> {
1941 let Inst{7-4} = 0b0001;
1942}
Evan Chenga8e29892007-01-19 07:51:42 +00001943
Johnny Chen2ec5e492010-02-22 21:50:40 +00001944def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1945 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1946 [/* For disassembly only; pattern left blank */]>,
1947 Requires<[IsARM, HasV6]> {
1948 let Inst{7-4} = 0b0011; // R = 1
1949}
Evan Chenga8e29892007-01-19 07:51:42 +00001950
Evan Chengfbc9d412008-11-06 01:21:28 +00001951def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001952 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001953 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001954 Requires<[IsARM, HasV6]> {
1955 let Inst{7-4} = 0b1101;
1956}
Evan Chenga8e29892007-01-19 07:51:42 +00001957
Johnny Chen2ec5e492010-02-22 21:50:40 +00001958def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1959 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
1960 [/* For disassembly only; pattern left blank */]>,
1961 Requires<[IsARM, HasV6]> {
1962 let Inst{7-4} = 0b1111; // R = 1
1963}
1964
Raul Herbster37fb5b12007-08-30 23:25:47 +00001965multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001966 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001967 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001968 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1969 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001970 Requires<[IsARM, HasV5TE]> {
1971 let Inst{5} = 0;
1972 let Inst{6} = 0;
1973 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001974
Evan Chengeb4f52e2008-11-06 03:35:07 +00001975 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001976 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001977 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001978 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001979 Requires<[IsARM, HasV5TE]> {
1980 let Inst{5} = 0;
1981 let Inst{6} = 1;
1982 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001983
Evan Chengeb4f52e2008-11-06 03:35:07 +00001984 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001985 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001986 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001987 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001988 Requires<[IsARM, HasV5TE]> {
1989 let Inst{5} = 1;
1990 let Inst{6} = 0;
1991 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001992
Evan Chengeb4f52e2008-11-06 03:35:07 +00001993 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001994 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001995 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1996 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001997 Requires<[IsARM, HasV5TE]> {
1998 let Inst{5} = 1;
1999 let Inst{6} = 1;
2000 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002001
Evan Chengeb4f52e2008-11-06 03:35:07 +00002002 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002003 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002004 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002005 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002006 Requires<[IsARM, HasV5TE]> {
2007 let Inst{5} = 1;
2008 let Inst{6} = 0;
2009 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002010
Evan Chengeb4f52e2008-11-06 03:35:07 +00002011 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002012 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002013 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002014 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002015 Requires<[IsARM, HasV5TE]> {
2016 let Inst{5} = 1;
2017 let Inst{6} = 1;
2018 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002019}
2020
Raul Herbster37fb5b12007-08-30 23:25:47 +00002021
2022multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002023 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002024 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002025 [(set GPR:$dst, (add GPR:$acc,
2026 (opnode (sext_inreg GPR:$a, i16),
2027 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002028 Requires<[IsARM, HasV5TE]> {
2029 let Inst{5} = 0;
2030 let Inst{6} = 0;
2031 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002032
Evan Chengeb4f52e2008-11-06 03:35:07 +00002033 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002034 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002035 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002036 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002037 Requires<[IsARM, HasV5TE]> {
2038 let Inst{5} = 0;
2039 let Inst{6} = 1;
2040 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002041
Evan Chengeb4f52e2008-11-06 03:35:07 +00002042 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002043 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002044 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002045 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002046 Requires<[IsARM, HasV5TE]> {
2047 let Inst{5} = 1;
2048 let Inst{6} = 0;
2049 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002050
Evan Chengeb4f52e2008-11-06 03:35:07 +00002051 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002052 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2053 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2054 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002055 Requires<[IsARM, HasV5TE]> {
2056 let Inst{5} = 1;
2057 let Inst{6} = 1;
2058 }
Evan Chenga8e29892007-01-19 07:51:42 +00002059
Evan Chengeb4f52e2008-11-06 03:35:07 +00002060 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002061 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002062 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002063 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002064 Requires<[IsARM, HasV5TE]> {
2065 let Inst{5} = 0;
2066 let Inst{6} = 0;
2067 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002068
Evan Chengeb4f52e2008-11-06 03:35:07 +00002069 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002070 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002071 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002072 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002073 Requires<[IsARM, HasV5TE]> {
2074 let Inst{5} = 0;
2075 let Inst{6} = 1;
2076 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002077}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002078
Raul Herbster37fb5b12007-08-30 23:25:47 +00002079defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2080defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002081
Johnny Chen83498e52010-02-12 21:59:23 +00002082// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2083def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2084 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2085 [/* For disassembly only; pattern left blank */]>,
2086 Requires<[IsARM, HasV5TE]> {
2087 let Inst{5} = 0;
2088 let Inst{6} = 0;
2089}
2090
2091def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2092 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2093 [/* For disassembly only; pattern left blank */]>,
2094 Requires<[IsARM, HasV5TE]> {
2095 let Inst{5} = 0;
2096 let Inst{6} = 1;
2097}
2098
2099def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2100 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2101 [/* For disassembly only; pattern left blank */]>,
2102 Requires<[IsARM, HasV5TE]> {
2103 let Inst{5} = 1;
2104 let Inst{6} = 0;
2105}
2106
2107def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2108 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2109 [/* For disassembly only; pattern left blank */]>,
2110 Requires<[IsARM, HasV5TE]> {
2111 let Inst{5} = 1;
2112 let Inst{6} = 1;
2113}
2114
Johnny Chen667d1272010-02-22 18:50:54 +00002115// Helper class for AI_smld -- for disassembly only
2116class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2117 InstrItinClass itin, string opc, string asm>
2118 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2119 let Inst{4} = 1;
2120 let Inst{5} = swap;
2121 let Inst{6} = sub;
2122 let Inst{7} = 0;
2123 let Inst{21-20} = 0b00;
2124 let Inst{22} = long;
2125 let Inst{27-23} = 0b01110;
2126}
2127
2128multiclass AI_smld<bit sub, string opc> {
2129
2130 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2131 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2132
2133 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2134 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2135
2136 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2137 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2138
2139 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2140 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2141
2142}
2143
2144defm SMLA : AI_smld<0, "smla">;
2145defm SMLS : AI_smld<1, "smls">;
2146
Johnny Chen2ec5e492010-02-22 21:50:40 +00002147multiclass AI_sdml<bit sub, string opc> {
2148
2149 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2150 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2151 let Inst{15-12} = 0b1111;
2152 }
2153
2154 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2155 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2156 let Inst{15-12} = 0b1111;
2157 }
2158
2159}
2160
2161defm SMUA : AI_sdml<0, "smua">;
2162defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002163
Evan Chenga8e29892007-01-19 07:51:42 +00002164//===----------------------------------------------------------------------===//
2165// Misc. Arithmetic Instructions.
2166//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002167
David Goodwin5d598aa2009-08-19 18:00:44 +00002168def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002169 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002170 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2171 let Inst{7-4} = 0b0001;
2172 let Inst{11-8} = 0b1111;
2173 let Inst{19-16} = 0b1111;
2174}
Rafael Espindola199dd672006-10-17 13:13:23 +00002175
Jim Grosbach3482c802010-01-18 19:58:49 +00002176def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002177 "rbit", "\t$dst, $src",
2178 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2179 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002180 let Inst{7-4} = 0b0011;
2181 let Inst{11-8} = 0b1111;
2182 let Inst{19-16} = 0b1111;
2183}
2184
David Goodwin5d598aa2009-08-19 18:00:44 +00002185def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002186 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002187 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2188 let Inst{7-4} = 0b0011;
2189 let Inst{11-8} = 0b1111;
2190 let Inst{19-16} = 0b1111;
2191}
Rafael Espindola199dd672006-10-17 13:13:23 +00002192
David Goodwin5d598aa2009-08-19 18:00:44 +00002193def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002194 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002195 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002196 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2197 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2198 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2199 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002200 Requires<[IsARM, HasV6]> {
2201 let Inst{7-4} = 0b1011;
2202 let Inst{11-8} = 0b1111;
2203 let Inst{19-16} = 0b1111;
2204}
Rafael Espindola27185192006-09-29 21:20:16 +00002205
David Goodwin5d598aa2009-08-19 18:00:44 +00002206def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002207 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002208 [(set GPR:$dst,
2209 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002210 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2211 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002212 Requires<[IsARM, HasV6]> {
2213 let Inst{7-4} = 0b1011;
2214 let Inst{11-8} = 0b1111;
2215 let Inst{19-16} = 0b1111;
2216}
Rafael Espindola27185192006-09-29 21:20:16 +00002217
Evan Cheng8b59db32008-11-07 01:41:35 +00002218def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
2219 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002220 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002221 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2222 (and (shl GPR:$src2, (i32 imm:$shamt)),
2223 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002224 Requires<[IsARM, HasV6]> {
2225 let Inst{6-4} = 0b001;
2226}
Rafael Espindola27185192006-09-29 21:20:16 +00002227
Evan Chenga8e29892007-01-19 07:51:42 +00002228// Alternate cases for PKHBT where identities eliminate some nodes.
2229def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2230 (PKHBT GPR:$src1, GPR:$src2, 0)>;
2231def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
2232 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002233
Rafael Espindolaa2845842006-10-05 16:48:49 +00002234
Evan Cheng8b59db32008-11-07 01:41:35 +00002235def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
2236 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002237 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002238 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2239 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00002240 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
2241 let Inst{6-4} = 0b101;
2242}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002243
Evan Chenga8e29892007-01-19 07:51:42 +00002244// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2245// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002246def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00002247 (PKHTB GPR:$src1, GPR:$src2, 16)>;
2248def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
2249 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
2250 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002251
Evan Chenga8e29892007-01-19 07:51:42 +00002252//===----------------------------------------------------------------------===//
2253// Comparison Instructions...
2254//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002255
Jim Grosbach26421962008-10-14 20:36:24 +00002256defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002257 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002258//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2259// Compare-to-zero still works out, just not the relationals
2260//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2261// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002262
Evan Chenga8e29892007-01-19 07:51:42 +00002263// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002264defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002265 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002266defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002267 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002268
David Goodwinc0309b42009-06-29 15:33:01 +00002269defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2270 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2271defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2272 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002273
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002274//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2275// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002276
David Goodwinc0309b42009-06-29 15:33:01 +00002277def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002278 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002279
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002280
Evan Chenga8e29892007-01-19 07:51:42 +00002281// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002282// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002283// a two-value operand where a dag node expects two operands. :(
Evan Chengea420b22010-05-19 01:52:25 +00002284let neverHasSideEffects = 1 in {
Evan Chengd87293c2008-11-06 08:47:38 +00002285def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002286 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002287 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002288 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002289 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002290 let Inst{25} = 0;
2291}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002292
Evan Chengd87293c2008-11-06 08:47:38 +00002293def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002294 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002295 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002296 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002297 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002298 let Inst{25} = 0;
2299}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002300
Evan Chengd87293c2008-11-06 08:47:38 +00002301def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002302 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002303 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002304 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002305 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002306 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002307}
Evan Chengea420b22010-05-19 01:52:25 +00002308} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002309
Jim Grosbach3728e962009-12-10 00:11:09 +00002310//===----------------------------------------------------------------------===//
2311// Atomic operations intrinsics
2312//
2313
2314// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002315let hasSideEffects = 1 in {
2316def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002317 Pseudo, NoItinerary,
2318 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002319 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002320 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002321 let Inst{31-4} = 0xf57ff05;
2322 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002323 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002324 let Inst{3-0} = 0b1111;
2325}
Jim Grosbach3728e962009-12-10 00:11:09 +00002326
Jim Grosbachf6b28622009-12-14 18:31:20 +00002327def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002328 Pseudo, NoItinerary,
2329 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002330 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002331 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002332 let Inst{31-4} = 0xf57ff04;
2333 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002334 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002335 let Inst{3-0} = 0b1111;
2336}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002337
2338def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2339 Pseudo, NoItinerary,
2340 "mcr", "\tp15, 0, $zero, c7, c10, 5",
2341 [(ARMMemBarrierV6 GPR:$zero)]>,
2342 Requires<[IsARM, HasV6]> {
2343 // FIXME: add support for options other than a full system DMB
2344 // FIXME: add encoding
2345}
2346
2347def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2348 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002349 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002350 [(ARMSyncBarrierV6 GPR:$zero)]>,
2351 Requires<[IsARM, HasV6]> {
2352 // FIXME: add support for options other than a full system DSB
2353 // FIXME: add encoding
2354}
Jim Grosbach3728e962009-12-10 00:11:09 +00002355}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002356
Johnny Chenfd6037d2010-02-18 00:19:08 +00002357// Helper class for multiclass MemB -- for disassembly only
2358class AMBI<string opc, string asm>
2359 : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm,
2360 [/* For disassembly only; pattern left blank */]>,
2361 Requires<[IsARM, HasV7]> {
2362 let Inst{31-20} = 0xf57;
2363}
2364
2365multiclass MemB<bits<4> op7_4, string opc> {
2366
2367 def st : AMBI<opc, "\tst"> {
2368 let Inst{7-4} = op7_4;
2369 let Inst{3-0} = 0b1110;
2370 }
2371
2372 def ish : AMBI<opc, "\tish"> {
2373 let Inst{7-4} = op7_4;
2374 let Inst{3-0} = 0b1011;
2375 }
2376
2377 def ishst : AMBI<opc, "\tishst"> {
2378 let Inst{7-4} = op7_4;
2379 let Inst{3-0} = 0b1010;
2380 }
2381
2382 def nsh : AMBI<opc, "\tnsh"> {
2383 let Inst{7-4} = op7_4;
2384 let Inst{3-0} = 0b0111;
2385 }
2386
2387 def nshst : AMBI<opc, "\tnshst"> {
2388 let Inst{7-4} = op7_4;
2389 let Inst{3-0} = 0b0110;
2390 }
2391
2392 def osh : AMBI<opc, "\tosh"> {
2393 let Inst{7-4} = op7_4;
2394 let Inst{3-0} = 0b0011;
2395 }
2396
2397 def oshst : AMBI<opc, "\toshst"> {
2398 let Inst{7-4} = op7_4;
2399 let Inst{3-0} = 0b0010;
2400 }
2401}
2402
2403// These DMB variants are for disassembly only.
2404defm DMB : MemB<0b0101, "dmb">;
2405
2406// These DSB variants are for disassembly only.
2407defm DSB : MemB<0b0100, "dsb">;
2408
2409// ISB has only full system option -- for disassembly only
2410def ISBsy : AMBI<"isb", ""> {
2411 let Inst{7-4} = 0b0110;
2412 let Inst{3-0} = 0b1111;
2413}
2414
Jim Grosbach66869102009-12-11 18:52:41 +00002415let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002416 let Uses = [CPSR] in {
2417 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2418 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2419 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2420 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2421 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2422 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2423 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2424 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2425 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2426 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2427 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2428 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2429 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2430 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2431 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2432 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2433 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2434 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2435 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2436 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2437 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2438 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2439 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2440 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2441 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2442 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2443 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2444 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2445 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2446 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2447 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2448 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2449 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2450 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2451 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2452 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2453 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2454 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2455 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2456 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2457 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2458 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2459 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2460 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2461 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2462 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2463 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2464 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2465 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2466 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2467 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2468 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2469 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2470 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2471 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2472 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2473 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2474 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2475 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2476 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2477 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2478 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2479 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2480 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2481 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2482 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2483 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2484 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2485 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2486 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2487 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2488 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2489
2490 def ATOMIC_SWAP_I8 : PseudoInst<
2491 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2492 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2493 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2494 def ATOMIC_SWAP_I16 : PseudoInst<
2495 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2496 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2497 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2498 def ATOMIC_SWAP_I32 : PseudoInst<
2499 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2500 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2501 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2502
Jim Grosbache801dc42009-12-12 01:40:06 +00002503 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2504 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2505 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2506 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2507 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2508 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2509 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2510 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2511 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2512 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2513 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2514 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2515}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002516}
2517
2518let mayLoad = 1 in {
2519def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2520 "ldrexb", "\t$dest, [$ptr]",
2521 []>;
2522def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2523 "ldrexh", "\t$dest, [$ptr]",
2524 []>;
2525def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2526 "ldrex", "\t$dest, [$ptr]",
2527 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002528def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002529 NoItinerary,
2530 "ldrexd", "\t$dest, $dest2, [$ptr]",
2531 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002532}
2533
Jim Grosbach587b0722009-12-16 19:44:06 +00002534let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002535def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002536 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002537 "strexb", "\t$success, $src, [$ptr]",
2538 []>;
2539def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2540 NoItinerary,
2541 "strexh", "\t$success, $src, [$ptr]",
2542 []>;
2543def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002544 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002545 "strex", "\t$success, $src, [$ptr]",
2546 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002547def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002548 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2549 NoItinerary,
2550 "strexd", "\t$success, $src, $src2, [$ptr]",
2551 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002552}
2553
Johnny Chenb9436272010-02-17 22:37:58 +00002554// Clear-Exclusive is for disassembly only.
2555def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2556 [/* For disassembly only; pattern left blank */]>,
2557 Requires<[IsARM, HasV7]> {
2558 let Inst{31-20} = 0xf57;
2559 let Inst{7-4} = 0b0001;
2560}
2561
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002562// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2563let mayLoad = 1 in {
2564def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2565 "swp", "\t$dst, $src, [$ptr]",
2566 [/* For disassembly only; pattern left blank */]> {
2567 let Inst{27-23} = 0b00010;
2568 let Inst{22} = 0; // B = 0
2569 let Inst{21-20} = 0b00;
2570 let Inst{7-4} = 0b1001;
2571}
2572
2573def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2574 "swpb", "\t$dst, $src, [$ptr]",
2575 [/* For disassembly only; pattern left blank */]> {
2576 let Inst{27-23} = 0b00010;
2577 let Inst{22} = 1; // B = 1
2578 let Inst{21-20} = 0b00;
2579 let Inst{7-4} = 0b1001;
2580}
2581}
2582
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002583//===----------------------------------------------------------------------===//
2584// TLS Instructions
2585//
2586
2587// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002588let isCall = 1,
2589 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002590 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002591 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002592 [(set R0, ARMthread_pointer)]>;
2593}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002594
Evan Chenga8e29892007-01-19 07:51:42 +00002595//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002596// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002597// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002598// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002599// Since by its nature we may be coming from some other function to get
2600// here, and we're using the stack frame for the containing function to
2601// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002602// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002603// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002604// except for our own input by listing the relevant registers in Defs. By
2605// doing so, we also cause the prologue/epilogue code to actively preserve
2606// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002607// A constant value is passed in $val, and we use the location as a scratch.
2608let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002609 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2610 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002611 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002612 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002613 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002614 AddrModeNone, SizeSpecial, IndexModeNone,
2615 Pseudo, NoItinerary,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002616 "add\t$val, pc, #8\t${:comment} eh_setjmp begin\n\t"
2617 "str\t$val, [$src, #+4]\n\t"
2618 "mov\tr0, #0\n\t"
2619 "add\tpc, pc, #0\n\t"
2620 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002621 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2622 Requires<[IsARM, HasVFP2]>;
2623}
2624
2625let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002626 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2627 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002628 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2629 AddrModeNone, SizeSpecial, IndexModeNone,
2630 Pseudo, NoItinerary,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002631 "add\t$val, pc, #8\n ${:comment} eh_setjmp begin\n\t"
2632 "str\t$val, [$src, #+4]\n\t"
2633 "mov\tr0, #0\n\t"
2634 "add\tpc, pc, #0\n\t"
2635 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002636 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2637 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002638}
2639
Jim Grosbach5eb19512010-05-22 01:06:18 +00002640// FIXME: Non-Darwin version(s)
2641let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2642 Defs = [ R7, LR, SP ] in {
2643def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2644 AddrModeNone, SizeSpecial, IndexModeNone,
2645 Pseudo, NoItinerary,
2646 "ldr\tsp, [$src, #8]\n\t"
2647 "ldr\t$scratch, [$src, #4]\n\t"
2648 "ldr\tr7, [$src]\n\t"
2649 "bx\t$scratch", "",
2650 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2651 Requires<[IsARM, IsDarwin]>;
2652}
2653
Jim Grosbach0e0da732009-05-12 23:59:14 +00002654//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002655// Non-Instruction Patterns
2656//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002657
Evan Chenga8e29892007-01-19 07:51:42 +00002658// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002659
Evan Chenga8e29892007-01-19 07:51:42 +00002660// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002661let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002662def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002663 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002664 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002665 [(set GPR:$dst, so_imm2part:$src)]>,
2666 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002667
Evan Chenga8e29892007-01-19 07:51:42 +00002668def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002669 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2670 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002671def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002672 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2673 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002674def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2675 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2676 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002677def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2678 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2679 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002680
Evan Cheng5adb66a2009-09-28 09:14:39 +00002681// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002682// This is a single pseudo instruction, the benefit is that it can be remat'd
2683// as a single unit instead of having to handle reg inputs.
2684// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002685let isReMaterializable = 1 in
2686def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002687 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002688 [(set GPR:$dst, (i32 imm:$src))]>,
2689 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002690
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002691// ConstantPool, GlobalAddress, and JumpTable
2692def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2693 Requires<[IsARM, DontUseMovt]>;
2694def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2695def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2696 Requires<[IsARM, UseMovt]>;
2697def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2698 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2699
Evan Chenga8e29892007-01-19 07:51:42 +00002700// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002701
Dale Johannesen51e28e62010-06-03 21:09:53 +00002702// Tail calls
2703def : ARMPat<(ARMtcret tGPR:$dst),
2704 (TCRETURNri tGPR:$dst)>, Requires<[IsDarwin]>;
2705
2706def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2707 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2708
2709def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2710 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2711
2712def : ARMPat<(ARMtcret tGPR:$dst),
2713 (TCRETURNriND tGPR:$dst)>, Requires<[IsNotDarwin]>;
2714
2715def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2716 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2717
2718def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2719 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002720
Evan Chenga8e29892007-01-19 07:51:42 +00002721// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002722def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002723 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002724def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002725 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002726
Evan Chenga8e29892007-01-19 07:51:42 +00002727// zextload i1 -> zextload i8
2728def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002729
Evan Chenga8e29892007-01-19 07:51:42 +00002730// extload -> zextload
2731def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2732def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2733def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002734
Evan Cheng83b5cf02008-11-05 23:22:34 +00002735def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2736def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2737
Evan Cheng34b12d22007-01-19 20:27:35 +00002738// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002739def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2740 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002741 (SMULBB GPR:$a, GPR:$b)>;
2742def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2743 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002744def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2745 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002746 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002747def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002748 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002749def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2750 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002751 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002752def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002753 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002754def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2755 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002756 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002757def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002758 (SMULWB GPR:$a, GPR:$b)>;
2759
2760def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002761 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2762 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002763 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2764def : ARMV5TEPat<(add GPR:$acc,
2765 (mul sext_16_node:$a, sext_16_node:$b)),
2766 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2767def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002768 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2769 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002770 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2771def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002772 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002773 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2774def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002775 (mul (sra GPR:$a, (i32 16)),
2776 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002777 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2778def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002779 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002780 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2781def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002782 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2783 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002784 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2785def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002786 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002787 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2788
Evan Chenga8e29892007-01-19 07:51:42 +00002789//===----------------------------------------------------------------------===//
2790// Thumb Support
2791//
2792
2793include "ARMInstrThumb.td"
2794
2795//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002796// Thumb2 Support
2797//
2798
2799include "ARMInstrThumb2.td"
2800
2801//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002802// Floating Point Support
2803//
2804
2805include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002806
2807//===----------------------------------------------------------------------===//
2808// Advanced SIMD (NEON) Support
2809//
2810
2811include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002812
2813//===----------------------------------------------------------------------===//
2814// Coprocessor Instructions. For disassembly only.
2815//
2816
2817def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2818 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2819 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2820 [/* For disassembly only; pattern left blank */]> {
2821 let Inst{4} = 0;
2822}
2823
2824def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2825 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2826 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2827 [/* For disassembly only; pattern left blank */]> {
2828 let Inst{31-28} = 0b1111;
2829 let Inst{4} = 0;
2830}
2831
Johnny Chen64dfb782010-02-16 20:04:27 +00002832class ACI<dag oops, dag iops, string opc, string asm>
2833 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2834 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2835 let Inst{27-25} = 0b110;
2836}
2837
2838multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2839
2840 def _OFFSET : ACI<(outs),
2841 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2842 opc, "\tp$cop, cr$CRd, $addr"> {
2843 let Inst{31-28} = op31_28;
2844 let Inst{24} = 1; // P = 1
2845 let Inst{21} = 0; // W = 0
2846 let Inst{22} = 0; // D = 0
2847 let Inst{20} = load;
2848 }
2849
2850 def _PRE : ACI<(outs),
2851 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2852 opc, "\tp$cop, cr$CRd, $addr!"> {
2853 let Inst{31-28} = op31_28;
2854 let Inst{24} = 1; // P = 1
2855 let Inst{21} = 1; // W = 1
2856 let Inst{22} = 0; // D = 0
2857 let Inst{20} = load;
2858 }
2859
2860 def _POST : ACI<(outs),
2861 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2862 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2863 let Inst{31-28} = op31_28;
2864 let Inst{24} = 0; // P = 0
2865 let Inst{21} = 1; // W = 1
2866 let Inst{22} = 0; // D = 0
2867 let Inst{20} = load;
2868 }
2869
2870 def _OPTION : ACI<(outs),
2871 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2872 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2873 let Inst{31-28} = op31_28;
2874 let Inst{24} = 0; // P = 0
2875 let Inst{23} = 1; // U = 1
2876 let Inst{21} = 0; // W = 0
2877 let Inst{22} = 0; // D = 0
2878 let Inst{20} = load;
2879 }
2880
2881 def L_OFFSET : ACI<(outs),
2882 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002883 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002884 let Inst{31-28} = op31_28;
2885 let Inst{24} = 1; // P = 1
2886 let Inst{21} = 0; // W = 0
2887 let Inst{22} = 1; // D = 1
2888 let Inst{20} = load;
2889 }
2890
2891 def L_PRE : ACI<(outs),
2892 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002893 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002894 let Inst{31-28} = op31_28;
2895 let Inst{24} = 1; // P = 1
2896 let Inst{21} = 1; // W = 1
2897 let Inst{22} = 1; // D = 1
2898 let Inst{20} = load;
2899 }
2900
2901 def L_POST : ACI<(outs),
2902 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002903 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002904 let Inst{31-28} = op31_28;
2905 let Inst{24} = 0; // P = 0
2906 let Inst{21} = 1; // W = 1
2907 let Inst{22} = 1; // D = 1
2908 let Inst{20} = load;
2909 }
2910
2911 def L_OPTION : ACI<(outs),
2912 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002913 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002914 let Inst{31-28} = op31_28;
2915 let Inst{24} = 0; // P = 0
2916 let Inst{23} = 1; // U = 1
2917 let Inst{21} = 0; // W = 0
2918 let Inst{22} = 1; // D = 1
2919 let Inst{20} = load;
2920 }
2921}
2922
2923defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2924defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2925defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2926defm STC2 : LdStCop<0b1111, 0, "stc2">;
2927
Johnny Chen906d57f2010-02-12 01:44:23 +00002928def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2929 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2930 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2931 [/* For disassembly only; pattern left blank */]> {
2932 let Inst{20} = 0;
2933 let Inst{4} = 1;
2934}
2935
2936def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2937 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2938 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2939 [/* For disassembly only; pattern left blank */]> {
2940 let Inst{31-28} = 0b1111;
2941 let Inst{20} = 0;
2942 let Inst{4} = 1;
2943}
2944
2945def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2946 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2947 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2948 [/* For disassembly only; pattern left blank */]> {
2949 let Inst{20} = 1;
2950 let Inst{4} = 1;
2951}
2952
2953def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2954 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2955 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2956 [/* For disassembly only; pattern left blank */]> {
2957 let Inst{31-28} = 0b1111;
2958 let Inst{20} = 1;
2959 let Inst{4} = 1;
2960}
2961
2962def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2963 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2964 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2965 [/* For disassembly only; pattern left blank */]> {
2966 let Inst{23-20} = 0b0100;
2967}
2968
2969def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2970 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2971 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2972 [/* For disassembly only; pattern left blank */]> {
2973 let Inst{31-28} = 0b1111;
2974 let Inst{23-20} = 0b0100;
2975}
2976
2977def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2978 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2979 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2980 [/* For disassembly only; pattern left blank */]> {
2981 let Inst{23-20} = 0b0101;
2982}
2983
2984def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2985 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2986 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2987 [/* For disassembly only; pattern left blank */]> {
2988 let Inst{31-28} = 0b1111;
2989 let Inst{23-20} = 0b0101;
2990}
2991
Johnny Chenb98e1602010-02-12 18:55:33 +00002992//===----------------------------------------------------------------------===//
2993// Move between special register and ARM core register -- for disassembly only
2994//
2995
2996def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2997 [/* For disassembly only; pattern left blank */]> {
2998 let Inst{23-20} = 0b0000;
2999 let Inst{7-4} = 0b0000;
3000}
3001
3002def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3003 [/* For disassembly only; pattern left blank */]> {
3004 let Inst{23-20} = 0b0100;
3005 let Inst{7-4} = 0b0000;
3006}
3007
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003008def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3009 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003010 [/* For disassembly only; pattern left blank */]> {
3011 let Inst{23-20} = 0b0010;
3012 let Inst{7-4} = 0b0000;
3013}
3014
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003015def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3016 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003017 [/* For disassembly only; pattern left blank */]> {
3018 let Inst{23-20} = 0b0010;
3019 let Inst{7-4} = 0b0000;
3020}
3021
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003022def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3023 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003024 [/* For disassembly only; pattern left blank */]> {
3025 let Inst{23-20} = 0b0110;
3026 let Inst{7-4} = 0b0000;
3027}
3028
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003029def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3030 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003031 [/* For disassembly only; pattern left blank */]> {
3032 let Inst{23-20} = 0b0110;
3033 let Inst{7-4} = 0b0000;
3034}