blob: 3ef7543a298686d1ef382631922996fc18c65a47 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020099
100/*
101 * Copy from radeon_drv.h so we don't have to include both and have conflicting
102 * symbol;
103 */
Jerome Glissebb635562012-05-09 15:34:46 +0200104#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
105#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100106/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200107#define RADEON_IB_POOL_SIZE 16
108#define RADEON_DEBUGFS_MAX_COMPONENTS 32
109#define RADEONFB_CONN_LIMIT 4
110#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200111
Alex Deucher1b370782011-11-17 20:13:28 -0500112/* max number of rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200113#define RADEON_NUM_RINGS 6
Jerome Glissebb635562012-05-09 15:34:46 +0200114
115/* fence seq are set to this number when signaled */
116#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500117
118/* internal ring indices */
119/* r1xx+ has gfx CP ring */
Christian Königf2ba57b2013-04-08 12:41:29 +0200120#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500121
122/* cayman has 2 compute CP rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200123#define CAYMAN_RING_TYPE_CP1_INDEX 1
124#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500125
Alex Deucher4d756582012-09-27 15:08:35 -0400126/* R600+ has an async dma ring */
127#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500128/* cayman add a second async dma ring */
129#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400130
Christian Königf2ba57b2013-04-08 12:41:29 +0200131/* R600+ */
132#define R600_RING_TYPE_UVD_INDEX 5
133
Jerome Glisse721604a2012-01-05 22:11:05 -0500134/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200135#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200136#define RADEON_VA_RESERVED_SIZE (8 << 20)
137#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500138
Alex Deucherec46c762013-01-03 12:07:30 -0500139/* reset flags */
140#define RADEON_RESET_GFX (1 << 0)
141#define RADEON_RESET_COMPUTE (1 << 1)
142#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500143#define RADEON_RESET_CP (1 << 3)
144#define RADEON_RESET_GRBM (1 << 4)
145#define RADEON_RESET_DMA1 (1 << 5)
146#define RADEON_RESET_RLC (1 << 6)
147#define RADEON_RESET_SEM (1 << 7)
148#define RADEON_RESET_IH (1 << 8)
149#define RADEON_RESET_VMC (1 << 9)
150#define RADEON_RESET_MC (1 << 10)
151#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500152
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153/*
154 * Errata workarounds.
155 */
156enum radeon_pll_errata {
157 CHIP_ERRATA_R300_CG = 0x00000001,
158 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
159 CHIP_ERRATA_PLL_DELAY = 0x00000004
160};
161
162
163struct radeon_device;
164
165
166/*
167 * BIOS.
168 */
169bool radeon_get_bios(struct radeon_device *rdev);
170
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500171/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000172 * Dummy page
173 */
174struct radeon_dummy_page {
175 struct page *page;
176 dma_addr_t addr;
177};
178int radeon_dummy_page_init(struct radeon_device *rdev);
179void radeon_dummy_page_fini(struct radeon_device *rdev);
180
181
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200182/*
183 * Clocks
184 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185struct radeon_clock {
186 struct radeon_pll p1pll;
187 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500188 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200189 struct radeon_pll spll;
190 struct radeon_pll mpll;
191 /* 10 Khz units */
192 uint32_t default_mclk;
193 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500194 uint32_t default_dispclk;
195 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400196 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197};
198
Rafał Miłecki74338742009-11-03 00:53:02 +0100199/*
200 * Power management
201 */
202int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500203void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100204void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400205void radeon_pm_suspend(struct radeon_device *rdev);
206void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500207void radeon_combios_get_power_modes(struct radeon_device *rdev);
208void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200209int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
210 u8 clock_type,
211 u32 clock,
212 bool strobe_mode,
213 struct atom_clock_dividers *dividers);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400214void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherf8920342010-06-30 12:02:03 -0400215void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500216extern int rv6xx_get_temp(struct radeon_device *rdev);
217extern int rv770_get_temp(struct radeon_device *rdev);
218extern int evergreen_get_temp(struct radeon_device *rdev);
219extern int sumo_get_temp(struct radeon_device *rdev);
Alex Deucher1bd47d22012-03-20 17:18:10 -0400220extern int si_get_temp(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500221extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
222 unsigned *bankh, unsigned *mtaspect,
223 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000224
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200225/*
226 * Fences.
227 */
228struct radeon_fence_driver {
229 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000230 uint64_t gpu_addr;
231 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200232 /* sync_seq is protected by ring emission lock */
233 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200234 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200235 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100236 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237};
238
239struct radeon_fence {
240 struct radeon_device *rdev;
241 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200242 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200243 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400244 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200245 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200246};
247
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000248int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
249int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200250void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500251void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200252int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400253void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200254bool radeon_fence_signaled(struct radeon_fence *fence);
255int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200256int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500257int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200258int radeon_fence_wait_any(struct radeon_device *rdev,
259 struct radeon_fence **fences,
260 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200261struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
262void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200263unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200264bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
265void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
266static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
267 struct radeon_fence *b)
268{
269 if (!a) {
270 return b;
271 }
272
273 if (!b) {
274 return a;
275 }
276
277 BUG_ON(a->ring != b->ring);
278
279 if (a->seq > b->seq) {
280 return a;
281 } else {
282 return b;
283 }
284}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285
Christian Königee60e292012-08-09 16:21:08 +0200286static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
287 struct radeon_fence *b)
288{
289 if (!a) {
290 return false;
291 }
292
293 if (!b) {
294 return true;
295 }
296
297 BUG_ON(a->ring != b->ring);
298
299 return a->seq < b->seq;
300}
301
Dave Airliee024e112009-06-24 09:48:08 +1000302/*
303 * Tiling registers
304 */
305struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100306 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000307};
308
309#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200310
311/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100312 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100314struct radeon_mman {
315 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000316 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100317 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100318 bool mem_global_referenced;
319 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100320};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321
Jerome Glisse721604a2012-01-05 22:11:05 -0500322/* bo virtual address in a specific vm */
323struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200324 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500325 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500326 uint64_t soffset;
327 uint64_t eoffset;
328 uint32_t flags;
329 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200330 unsigned ref_count;
331
332 /* protected by vm mutex */
333 struct list_head vm_list;
334
335 /* constant after initialization */
336 struct radeon_vm *vm;
337 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500338};
339
Jerome Glisse4c788672009-11-20 14:29:23 +0100340struct radeon_bo {
341 /* Protected by gem.mutex */
342 struct list_head list;
343 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100344 u32 placements[3];
345 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100346 struct ttm_buffer_object tbo;
347 struct ttm_bo_kmap_obj kmap;
348 unsigned pin_count;
349 void *kptr;
350 u32 tiling_flags;
351 u32 pitch;
352 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500353 /* list of all virtual address to which this bo
354 * is associated to
355 */
356 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100357 /* Constant after initialization */
358 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100359 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100360
Jerome Glisse409851f2013-04-25 22:29:27 -0400361 struct ttm_bo_kmap_obj dma_buf_vmap;
362 pid_t pid;
Jerome Glisse4c788672009-11-20 14:29:23 +0100363};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100364#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100365
366struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000367 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100368 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200369 uint64_t gpu_offset;
Christian König4474f3a2013-04-08 12:41:28 +0200370 bool written;
371 unsigned domain;
372 unsigned alt_domain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100373 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200374};
375
Jerome Glisse409851f2013-04-25 22:29:27 -0400376int radeon_gem_debugfs_init(struct radeon_device *rdev);
377
Jerome Glisseb15ba512011-11-15 11:48:34 -0500378/* sub-allocation manager, it has to be protected by another lock.
379 * By conception this is an helper for other part of the driver
380 * like the indirect buffer or semaphore, which both have their
381 * locking.
382 *
383 * Principe is simple, we keep a list of sub allocation in offset
384 * order (first entry has offset == 0, last entry has the highest
385 * offset).
386 *
387 * When allocating new object we first check if there is room at
388 * the end total_size - (last_object_offset + last_object_size) >=
389 * alloc_size. If so we allocate new object there.
390 *
391 * When there is not enough room at the end, we start waiting for
392 * each sub object until we reach object_offset+object_size >=
393 * alloc_size, this object then become the sub object we return.
394 *
395 * Alignment can't be bigger than page size.
396 *
397 * Hole are not considered for allocation to keep things simple.
398 * Assumption is that there won't be hole (all object on same
399 * alignment).
400 */
401struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200402 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500403 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200404 struct list_head *hole;
405 struct list_head flist[RADEON_NUM_RINGS];
406 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500407 unsigned size;
408 uint64_t gpu_addr;
409 void *cpu_ptr;
410 uint32_t domain;
411};
412
413struct radeon_sa_bo;
414
415/* sub-allocation buffer */
416struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200417 struct list_head olist;
418 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500419 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200420 unsigned soffset;
421 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200422 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500423};
424
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200425/*
426 * GEM objects.
427 */
428struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100429 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200430 struct list_head objects;
431};
432
433int radeon_gem_init(struct radeon_device *rdev);
434void radeon_gem_fini(struct radeon_device *rdev);
435int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100436 int alignment, int initial_domain,
437 bool discardable, bool kernel,
438 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200439
Dave Airlieff72145b2011-02-07 12:16:14 +1000440int radeon_mode_dumb_create(struct drm_file *file_priv,
441 struct drm_device *dev,
442 struct drm_mode_create_dumb *args);
443int radeon_mode_dumb_mmap(struct drm_file *filp,
444 struct drm_device *dev,
445 uint32_t handle, uint64_t *offset_p);
446int radeon_mode_dumb_destroy(struct drm_file *file_priv,
447 struct drm_device *dev,
448 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200449
450/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500451 * Semaphores.
452 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500453/* everything here is constant */
454struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200455 struct radeon_sa_bo *sa_bo;
456 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500457 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500458};
459
Jerome Glissec1341e52011-12-21 12:13:47 -0500460int radeon_semaphore_create(struct radeon_device *rdev,
461 struct radeon_semaphore **semaphore);
462void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
463 struct radeon_semaphore *semaphore);
464void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
465 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200466int radeon_semaphore_sync_rings(struct radeon_device *rdev,
467 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200468 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500469void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200470 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200471 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500472
473/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200474 * GART structures, functions & helpers
475 */
476struct radeon_mc;
477
Matt Turnera77f1712009-10-14 00:34:41 -0400478#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000479#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400480#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500481#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400482
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200483struct radeon_gart {
484 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400485 struct radeon_bo *robj;
486 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200487 unsigned num_gpu_pages;
488 unsigned num_cpu_pages;
489 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200490 struct page **pages;
491 dma_addr_t *pages_addr;
492 bool ready;
493};
494
495int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
496void radeon_gart_table_ram_free(struct radeon_device *rdev);
497int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
498void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400499int radeon_gart_table_vram_pin(struct radeon_device *rdev);
500void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200501int radeon_gart_init(struct radeon_device *rdev);
502void radeon_gart_fini(struct radeon_device *rdev);
503void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
504 int pages);
505int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500506 int pages, struct page **pagelist,
507 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400508void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200509
510
511/*
512 * GPU MC structures, functions & helpers
513 */
514struct radeon_mc {
515 resource_size_t aper_size;
516 resource_size_t aper_base;
517 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000518 /* for some chips with <= 32MB we need to lie
519 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000520 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000521 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000522 u64 gtt_size;
523 u64 gtt_start;
524 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000525 u64 vram_start;
526 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200527 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000528 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200529 int vram_mtrr;
530 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000531 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400532 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400533 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200534};
535
Alex Deucher06b64762010-01-05 11:27:29 -0500536bool radeon_combios_sideport_present(struct radeon_device *rdev);
537bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200538
539/*
540 * GPU scratch registers structures, functions & helpers
541 */
542struct radeon_scratch {
543 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400544 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200545 bool free[32];
546 uint32_t reg[32];
547};
548
549int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
550void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
551
552
553/*
554 * IRQS.
555 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500556
557struct radeon_unpin_work {
558 struct work_struct work;
559 struct radeon_device *rdev;
560 int crtc_id;
561 struct radeon_fence *fence;
562 struct drm_pending_vblank_event *event;
563 struct radeon_bo *old_rbo;
564 u64 new_crtc_base;
565};
566
567struct r500_irq_stat_regs {
568 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400569 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500570};
571
572struct r600_irq_stat_regs {
573 u32 disp_int;
574 u32 disp_int_cont;
575 u32 disp_int_cont2;
576 u32 d1grph_int;
577 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400578 u32 hdmi0_status;
579 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500580};
581
582struct evergreen_irq_stat_regs {
583 u32 disp_int;
584 u32 disp_int_cont;
585 u32 disp_int_cont2;
586 u32 disp_int_cont3;
587 u32 disp_int_cont4;
588 u32 disp_int_cont5;
589 u32 d1grph_int;
590 u32 d2grph_int;
591 u32 d3grph_int;
592 u32 d4grph_int;
593 u32 d5grph_int;
594 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400595 u32 afmt_status1;
596 u32 afmt_status2;
597 u32 afmt_status3;
598 u32 afmt_status4;
599 u32 afmt_status5;
600 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500601};
602
603union radeon_irq_stat_regs {
604 struct r500_irq_stat_regs r500;
605 struct r600_irq_stat_regs r600;
606 struct evergreen_irq_stat_regs evergreen;
607};
608
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400609#define RADEON_MAX_HPD_PINS 6
610#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400611#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400612
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200613struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200614 bool installed;
615 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200616 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200617 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200618 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200619 wait_queue_head_t vblank_queue;
620 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200621 bool afmt[RADEON_MAX_AFMT_BLOCKS];
622 union radeon_irq_stat_regs stat_regs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200623};
624
625int radeon_irq_kms_init(struct radeon_device *rdev);
626void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500627void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
628void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500629void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
630void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200631void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
632void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
633void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
634void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200635
636/*
Christian Könige32eb502011-10-23 12:56:27 +0200637 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200638 */
Alex Deucher74652802011-08-25 13:39:48 -0400639
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200640struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200641 struct radeon_sa_bo *sa_bo;
642 uint32_t length_dw;
643 uint64_t gpu_addr;
644 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200645 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200646 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200647 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200648 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200649 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200650 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200651};
652
Christian Könige32eb502011-10-23 12:56:27 +0200653struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100654 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200655 volatile uint32_t *ring;
656 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200657 unsigned rptr_offs;
658 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200659 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400660 u64 next_rptr_gpu_addr;
661 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200662 unsigned wptr;
663 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200664 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200665 unsigned ring_size;
666 unsigned ring_free_dw;
667 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200668 unsigned long last_activity;
669 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200670 uint64_t gpu_addr;
671 uint32_t align_mask;
672 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200673 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500674 u32 ptr_reg_shift;
675 u32 ptr_reg_mask;
676 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400677 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500678 u64 last_semaphore_signal_addr;
679 u64 last_semaphore_wait_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200680};
681
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500682/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500683 * VM
684 */
Christian Königee60e292012-08-09 16:21:08 +0200685
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200686/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200687#define RADEON_NUM_VM 16
688
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200689/* defines number of bits in page table versus page directory,
690 * a page is 4KB so we have 12 bits offset, 9 bits in the page
691 * table and the remaining 19 bits are in the page directory */
692#define RADEON_VM_BLOCK_SIZE 9
693
694/* number of entries in page table */
695#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
696
Jerome Glisse721604a2012-01-05 22:11:05 -0500697struct radeon_vm {
698 struct list_head list;
699 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200700 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200701
702 /* contains the page directory */
703 struct radeon_sa_bo *page_directory;
704 uint64_t pd_gpu_addr;
705
706 /* array of page tables, one for each page directory entry */
707 struct radeon_sa_bo **page_tables;
708
Jerome Glisse721604a2012-01-05 22:11:05 -0500709 struct mutex mutex;
710 /* last fence for cs using this vm */
711 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200712 /* last flush or NULL if we still need to flush */
713 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500714};
715
Jerome Glisse721604a2012-01-05 22:11:05 -0500716struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200717 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500718 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200719 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500720 struct radeon_sa_manager sa_manager;
721 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500722 /* number of VMIDs */
723 unsigned nvm;
724 /* vram base address for page table entry */
725 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500726 /* is vm enabled? */
727 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500728};
729
730/*
731 * file private structure
732 */
733struct radeon_fpriv {
734 struct radeon_vm vm;
735};
736
737/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500738 * R6xx+ IH ring
739 */
740struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100741 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500742 volatile uint32_t *ring;
743 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500744 unsigned ring_size;
745 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500746 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200747 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500748 bool enabled;
749};
750
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400751struct r600_blit_cp_primitives {
752 void (*set_render_target)(struct radeon_device *rdev, int format,
753 int w, int h, u64 gpu_addr);
754 void (*cp_set_surface_sync)(struct radeon_device *rdev,
755 u32 sync_type, u32 size,
756 u64 mc_addr);
757 void (*set_shaders)(struct radeon_device *rdev);
758 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
759 void (*set_tex_resource)(struct radeon_device *rdev,
760 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400761 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400762 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
763 int x2, int y2);
764 void (*draw_auto)(struct radeon_device *rdev);
765 void (*set_default_state)(struct radeon_device *rdev);
766};
767
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000768struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100769 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400770 struct r600_blit_cp_primitives primitives;
771 int max_dim;
772 int ring_size_common;
773 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000774 u64 shader_gpu_addr;
775 u32 vs_offset, ps_offset;
776 u32 state_offset;
777 u32 state_len;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000778};
779
Alex Deucher347e7592012-03-20 17:18:21 -0400780/*
781 * SI RLC stuff
782 */
783struct si_rlc {
784 /* for power gating */
785 struct radeon_bo *save_restore_obj;
786 uint64_t save_restore_gpu_addr;
787 /* for clear state */
788 struct radeon_bo *clear_state_obj;
789 uint64_t clear_state_gpu_addr;
790};
791
Jerome Glisse69e130a2011-12-21 12:13:46 -0500792int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200793 struct radeon_ib *ib, struct radeon_vm *vm,
794 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200795void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucher43f12142013-02-01 17:32:42 +0100796void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
Christian König4ef72562012-07-13 13:06:00 +0200797int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
798 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200799int radeon_ib_pool_init(struct radeon_device *rdev);
800void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200801int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200802/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400803bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
804 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200805void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
806int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
807int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
808void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
809void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200810void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200811void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
812int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200813void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200814void radeon_ring_lockup_update(struct radeon_ring *ring);
815bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200816unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
817 uint32_t **data);
818int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
819 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200820int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500821 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
822 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200823void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200824
825
Alex Deucher4d756582012-09-27 15:08:35 -0400826/* r600 async dma */
827void r600_dma_stop(struct radeon_device *rdev);
828int r600_dma_resume(struct radeon_device *rdev);
829void r600_dma_fini(struct radeon_device *rdev);
830
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500831void cayman_dma_stop(struct radeon_device *rdev);
832int cayman_dma_resume(struct radeon_device *rdev);
833void cayman_dma_fini(struct radeon_device *rdev);
834
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200835/*
836 * CS.
837 */
838struct radeon_cs_reloc {
839 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100840 struct radeon_bo *robj;
841 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200842 uint32_t handle;
843 uint32_t flags;
844};
845
846struct radeon_cs_chunk {
847 uint32_t chunk_id;
848 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500849 int kpage_idx[2];
850 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200851 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500852 void __user *user_ptr;
853 int last_copied_page;
854 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200855};
856
857struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100858 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200859 struct radeon_device *rdev;
860 struct drm_file *filp;
861 /* chunks */
862 unsigned nchunks;
863 struct radeon_cs_chunk *chunks;
864 uint64_t *chunks_array;
865 /* IB */
866 unsigned idx;
867 /* relocations */
868 unsigned nrelocs;
869 struct radeon_cs_reloc *relocs;
870 struct radeon_cs_reloc **relocs_ptr;
871 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500872 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200873 /* indices of various chunks */
874 int chunk_ib_idx;
875 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500876 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400877 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200878 struct radeon_ib ib;
879 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200880 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000881 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200882 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500883 u32 cs_flags;
884 u32 ring;
885 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200886};
887
Dave Airlie513bcb42009-09-23 16:56:27 +1000888extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700889extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000890
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200891struct radeon_cs_packet {
892 unsigned idx;
893 unsigned type;
894 unsigned reg;
895 unsigned opcode;
896 int count;
897 unsigned one_reg_wr;
898};
899
900typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
901 struct radeon_cs_packet *pkt,
902 unsigned idx, unsigned reg);
903typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
904 struct radeon_cs_packet *pkt);
905
906
907/*
908 * AGP
909 */
910int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000911void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200912void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200913void radeon_agp_fini(struct radeon_device *rdev);
914
915
916/*
917 * Writeback
918 */
919struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100920 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200921 volatile uint32_t *wb;
922 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400923 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400924 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200925};
926
Alex Deucher724c80e2010-08-27 18:25:25 -0400927#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -0400928#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -0400929#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500930#define RADEON_WB_CP1_RPTR_OFFSET 1280
931#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -0400932#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -0400933#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -0500934#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Christian Königf2ba57b2013-04-08 12:41:29 +0200935#define R600_WB_UVD_RPTR_OFFSET 2560
Alex Deucherd0f8a852010-09-04 05:04:34 -0400936#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400937
Jerome Glissec93bb852009-07-13 21:04:08 +0200938/**
939 * struct radeon_pm - power management datas
940 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
941 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
942 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
943 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
944 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
945 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
946 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
947 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
948 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300949 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200950 * @needed_bandwidth: current bandwidth needs
951 *
952 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300953 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200954 * Equation between gpu/memory clock and available bandwidth is hw dependent
955 * (type of memory, bus size, efficiency, ...)
956 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400957
958enum radeon_pm_method {
959 PM_METHOD_PROFILE,
960 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100961};
Alex Deucherce8f5372010-05-07 15:10:16 -0400962
963enum radeon_dynpm_state {
964 DYNPM_STATE_DISABLED,
965 DYNPM_STATE_MINIMUM,
966 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000967 DYNPM_STATE_ACTIVE,
968 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400969};
970enum radeon_dynpm_action {
971 DYNPM_ACTION_NONE,
972 DYNPM_ACTION_MINIMUM,
973 DYNPM_ACTION_DOWNCLOCK,
974 DYNPM_ACTION_UPCLOCK,
975 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100976};
Alex Deucher56278a82009-12-28 13:58:44 -0500977
978enum radeon_voltage_type {
979 VOLTAGE_NONE = 0,
980 VOLTAGE_GPIO,
981 VOLTAGE_VDDC,
982 VOLTAGE_SW
983};
984
Alex Deucher0ec0e742009-12-23 13:21:58 -0500985enum radeon_pm_state_type {
986 POWER_STATE_TYPE_DEFAULT,
987 POWER_STATE_TYPE_POWERSAVE,
988 POWER_STATE_TYPE_BATTERY,
989 POWER_STATE_TYPE_BALANCED,
990 POWER_STATE_TYPE_PERFORMANCE,
991};
992
Alex Deucherce8f5372010-05-07 15:10:16 -0400993enum radeon_pm_profile_type {
994 PM_PROFILE_DEFAULT,
995 PM_PROFILE_AUTO,
996 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400997 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400998 PM_PROFILE_HIGH,
999};
1000
1001#define PM_PROFILE_DEFAULT_IDX 0
1002#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001003#define PM_PROFILE_MID_SH_IDX 2
1004#define PM_PROFILE_HIGH_SH_IDX 3
1005#define PM_PROFILE_LOW_MH_IDX 4
1006#define PM_PROFILE_MID_MH_IDX 5
1007#define PM_PROFILE_HIGH_MH_IDX 6
1008#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001009
1010struct radeon_pm_profile {
1011 int dpms_off_ps_idx;
1012 int dpms_on_ps_idx;
1013 int dpms_off_cm_idx;
1014 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001015};
1016
Alex Deucher21a81222010-07-02 12:58:16 -04001017enum radeon_int_thermal_type {
1018 THERMAL_TYPE_NONE,
1019 THERMAL_TYPE_RV6XX,
1020 THERMAL_TYPE_RV770,
1021 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001022 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001023 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001024 THERMAL_TYPE_SI,
Alex Deucher21a81222010-07-02 12:58:16 -04001025};
1026
Alex Deucher56278a82009-12-28 13:58:44 -05001027struct radeon_voltage {
1028 enum radeon_voltage_type type;
1029 /* gpio voltage */
1030 struct radeon_gpio_rec gpio;
1031 u32 delay; /* delay in usec from voltage drop to sclk change */
1032 bool active_high; /* voltage drop is active when bit is high */
1033 /* VDDC voltage */
1034 u8 vddc_id; /* index into vddc voltage table */
1035 u8 vddci_id; /* index into vddci voltage table */
1036 bool vddci_enabled;
1037 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001038 u16 voltage;
1039 /* evergreen+ vddci */
1040 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001041};
1042
Alex Deucherd7311172010-05-03 01:13:14 -04001043/* clock mode flags */
1044#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1045
Alex Deucher56278a82009-12-28 13:58:44 -05001046struct radeon_pm_clock_info {
1047 /* memory clock */
1048 u32 mclk;
1049 /* engine clock */
1050 u32 sclk;
1051 /* voltage info */
1052 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001053 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001054 u32 flags;
1055};
1056
Alex Deuchera48b9b42010-04-22 14:03:55 -04001057/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001058#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001059
Alex Deucher56278a82009-12-28 13:58:44 -05001060struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001061 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001062 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001063 /* number of valid clock modes in this power state */
1064 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001065 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001066 /* standardized state flags */
1067 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001068 u32 misc; /* vbios specific flags */
1069 u32 misc2; /* vbios specific flags */
1070 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001071};
1072
Rafał Miłecki27459322010-02-11 22:16:36 +00001073/*
1074 * Some modes are overclocked by very low value, accept them
1075 */
1076#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1077
Jerome Glissec93bb852009-07-13 21:04:08 +02001078struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001079 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001080 /* write locked while reprogramming mclk */
1081 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001082 u32 active_crtcs;
1083 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001084 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001085 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001086 fixed20_12 max_bandwidth;
1087 fixed20_12 igp_sideport_mclk;
1088 fixed20_12 igp_system_mclk;
1089 fixed20_12 igp_ht_link_clk;
1090 fixed20_12 igp_ht_link_width;
1091 fixed20_12 k8_bandwidth;
1092 fixed20_12 sideport_bandwidth;
1093 fixed20_12 ht_bandwidth;
1094 fixed20_12 core_bandwidth;
1095 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001096 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001097 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001098 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001099 /* number of valid power states */
1100 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001101 int current_power_state_index;
1102 int current_clock_mode_index;
1103 int requested_power_state_index;
1104 int requested_clock_mode_index;
1105 int default_power_state_index;
1106 u32 current_sclk;
1107 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001108 u16 current_vddc;
1109 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001110 u32 default_sclk;
1111 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001112 u16 default_vddc;
1113 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001114 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001115 /* selected pm method */
1116 enum radeon_pm_method pm_method;
1117 /* dynpm power management */
1118 struct delayed_work dynpm_idle_work;
1119 enum radeon_dynpm_state dynpm_state;
1120 enum radeon_dynpm_action dynpm_planned_action;
1121 unsigned long dynpm_action_timeout;
1122 bool dynpm_can_upclock;
1123 bool dynpm_can_downclock;
1124 /* profile-based power management */
1125 enum radeon_pm_profile_type profile;
1126 int profile_index;
1127 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001128 /* internal thermal controller on rv6xx+ */
1129 enum radeon_int_thermal_type int_thermal_type;
1130 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +02001131};
1132
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001133int radeon_pm_get_type_index(struct radeon_device *rdev,
1134 enum radeon_pm_state_type ps_type,
1135 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001136/*
1137 * UVD
1138 */
1139#define RADEON_MAX_UVD_HANDLES 10
1140#define RADEON_UVD_STACK_SIZE (1024*1024)
1141#define RADEON_UVD_HEAP_SIZE (1024*1024)
1142
1143struct radeon_uvd {
1144 struct radeon_bo *vcpu_bo;
1145 void *cpu_addr;
1146 uint64_t gpu_addr;
1147 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1148 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001149 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001150};
1151
1152int radeon_uvd_init(struct radeon_device *rdev);
1153void radeon_uvd_fini(struct radeon_device *rdev);
1154int radeon_uvd_suspend(struct radeon_device *rdev);
1155int radeon_uvd_resume(struct radeon_device *rdev);
1156int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1157 uint32_t handle, struct radeon_fence **fence);
1158int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1159 uint32_t handle, struct radeon_fence **fence);
1160void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1161void radeon_uvd_free_handles(struct radeon_device *rdev,
1162 struct drm_file *filp);
1163int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001164void radeon_uvd_note_usage(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001165
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001166struct r600_audio {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001167 int channels;
1168 int rate;
1169 int bits_per_sample;
1170 u8 status_bits;
1171 u8 category_code;
1172};
1173
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001174/*
1175 * Benchmarking
1176 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001177void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001178
1179
1180/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001181 * Testing
1182 */
1183void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001184void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001185 struct radeon_ring *cpA,
1186 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001187void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001188
1189
1190/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001191 * Debugfs
1192 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001193struct radeon_debugfs {
1194 struct drm_info_list *files;
1195 unsigned num_files;
1196};
1197
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001198int radeon_debugfs_add_files(struct radeon_device *rdev,
1199 struct drm_info_list *files,
1200 unsigned nfiles);
1201int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001202
1203
1204/*
1205 * ASIC specific functions.
1206 */
1207struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001208 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001209 void (*fini)(struct radeon_device *rdev);
1210 int (*resume)(struct radeon_device *rdev);
1211 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001212 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001213 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001214 /* ioctl hw specific callback. Some hw might want to perform special
1215 * operation on specific ioctl. For instance on wait idle some hw
1216 * might want to perform and HDP flush through MMIO as it seems that
1217 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1218 * through ring.
1219 */
1220 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1221 /* check if 3D engine is idle */
1222 bool (*gui_idle)(struct radeon_device *rdev);
1223 /* wait for mc_idle */
1224 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001225 /* get the reference clock */
1226 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001227 /* get the gpu clock counter */
1228 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001229 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001230 struct {
1231 void (*tlb_flush)(struct radeon_device *rdev);
1232 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1233 } gart;
Christian König05b07142012-08-06 20:21:10 +02001234 struct {
1235 int (*init)(struct radeon_device *rdev);
1236 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001237
1238 u32 pt_ring_index;
Alex Deucher43f12142013-02-01 17:32:42 +01001239 void (*set_page)(struct radeon_device *rdev,
1240 struct radeon_ib *ib,
1241 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001242 uint64_t addr, unsigned count,
1243 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001244 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001245 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001246 struct {
1247 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001248 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001249 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001250 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001251 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001252 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001253 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1254 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1255 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001256 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Alex Deucher498522b2012-10-02 14:43:38 -04001257 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Christian König4c87bc22011-10-19 19:02:21 +02001258 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001259 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001260 struct {
1261 int (*set)(struct radeon_device *rdev);
1262 int (*process)(struct radeon_device *rdev);
1263 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001264 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001265 struct {
1266 /* display watermarks */
1267 void (*bandwidth_update)(struct radeon_device *rdev);
1268 /* get frame count */
1269 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1270 /* wait for vblank */
1271 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001272 /* set backlight level */
1273 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001274 /* get backlight level */
1275 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001276 /* audio callbacks */
1277 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1278 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001279 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001280 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001281 struct {
1282 int (*blit)(struct radeon_device *rdev,
1283 uint64_t src_offset,
1284 uint64_t dst_offset,
1285 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001286 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001287 u32 blit_ring_index;
1288 int (*dma)(struct radeon_device *rdev,
1289 uint64_t src_offset,
1290 uint64_t dst_offset,
1291 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001292 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001293 u32 dma_ring_index;
1294 /* method used for bo copy */
1295 int (*copy)(struct radeon_device *rdev,
1296 uint64_t src_offset,
1297 uint64_t dst_offset,
1298 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001299 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001300 /* ring used for bo copies */
1301 u32 copy_ring_index;
1302 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001303 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001304 struct {
1305 int (*set_reg)(struct radeon_device *rdev, int reg,
1306 uint32_t tiling_flags, uint32_t pitch,
1307 uint32_t offset, uint32_t obj_size);
1308 void (*clear_reg)(struct radeon_device *rdev, int reg);
1309 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001310 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001311 struct {
1312 void (*init)(struct radeon_device *rdev);
1313 void (*fini)(struct radeon_device *rdev);
1314 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1315 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1316 } hpd;
Alex Deucherce8f5372010-05-07 15:10:16 -04001317 /* power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001318 struct {
1319 void (*misc)(struct radeon_device *rdev);
1320 void (*prepare)(struct radeon_device *rdev);
1321 void (*finish)(struct radeon_device *rdev);
1322 void (*init_profile)(struct radeon_device *rdev);
1323 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001324 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1325 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1326 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1327 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1328 int (*get_pcie_lanes)(struct radeon_device *rdev);
1329 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1330 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001331 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deuchera02fa392012-02-23 17:53:41 -05001332 } pm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001333 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001334 struct {
1335 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1336 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1337 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1338 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001339};
1340
Jerome Glisse21f9a432009-09-11 15:55:33 +02001341/*
1342 * Asic structures
1343 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001344struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001345 const unsigned *reg_safe_bm;
1346 unsigned reg_safe_bm_size;
1347 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001348};
1349
Jerome Glisse21f9a432009-09-11 15:55:33 +02001350struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001351 const unsigned *reg_safe_bm;
1352 unsigned reg_safe_bm_size;
1353 u32 resync_scratch;
1354 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001355};
1356
1357struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001358 unsigned max_pipes;
1359 unsigned max_tile_pipes;
1360 unsigned max_simds;
1361 unsigned max_backends;
1362 unsigned max_gprs;
1363 unsigned max_threads;
1364 unsigned max_stack_entries;
1365 unsigned max_hw_contexts;
1366 unsigned max_gs_threads;
1367 unsigned sx_max_export_size;
1368 unsigned sx_max_export_pos_size;
1369 unsigned sx_max_export_smx_size;
1370 unsigned sq_num_cf_insts;
1371 unsigned tiling_nbanks;
1372 unsigned tiling_npipes;
1373 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001374 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001375 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001376};
1377
1378struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001379 unsigned max_pipes;
1380 unsigned max_tile_pipes;
1381 unsigned max_simds;
1382 unsigned max_backends;
1383 unsigned max_gprs;
1384 unsigned max_threads;
1385 unsigned max_stack_entries;
1386 unsigned max_hw_contexts;
1387 unsigned max_gs_threads;
1388 unsigned sx_max_export_size;
1389 unsigned sx_max_export_pos_size;
1390 unsigned sx_max_export_smx_size;
1391 unsigned sq_num_cf_insts;
1392 unsigned sx_num_of_sets;
1393 unsigned sc_prim_fifo_size;
1394 unsigned sc_hiz_tile_fifo_size;
1395 unsigned sc_earlyz_tile_fifo_fize;
1396 unsigned tiling_nbanks;
1397 unsigned tiling_npipes;
1398 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001399 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001400 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001401};
1402
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001403struct evergreen_asic {
1404 unsigned num_ses;
1405 unsigned max_pipes;
1406 unsigned max_tile_pipes;
1407 unsigned max_simds;
1408 unsigned max_backends;
1409 unsigned max_gprs;
1410 unsigned max_threads;
1411 unsigned max_stack_entries;
1412 unsigned max_hw_contexts;
1413 unsigned max_gs_threads;
1414 unsigned sx_max_export_size;
1415 unsigned sx_max_export_pos_size;
1416 unsigned sx_max_export_smx_size;
1417 unsigned sq_num_cf_insts;
1418 unsigned sx_num_of_sets;
1419 unsigned sc_prim_fifo_size;
1420 unsigned sc_hiz_tile_fifo_size;
1421 unsigned sc_earlyz_tile_fifo_size;
1422 unsigned tiling_nbanks;
1423 unsigned tiling_npipes;
1424 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001425 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001426 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001427};
1428
Alex Deucherfecf1d02011-03-02 20:07:29 -05001429struct cayman_asic {
1430 unsigned max_shader_engines;
1431 unsigned max_pipes_per_simd;
1432 unsigned max_tile_pipes;
1433 unsigned max_simds_per_se;
1434 unsigned max_backends_per_se;
1435 unsigned max_texture_channel_caches;
1436 unsigned max_gprs;
1437 unsigned max_threads;
1438 unsigned max_gs_threads;
1439 unsigned max_stack_entries;
1440 unsigned sx_num_of_sets;
1441 unsigned sx_max_export_size;
1442 unsigned sx_max_export_pos_size;
1443 unsigned sx_max_export_smx_size;
1444 unsigned max_hw_contexts;
1445 unsigned sq_num_cf_insts;
1446 unsigned sc_prim_fifo_size;
1447 unsigned sc_hiz_tile_fifo_size;
1448 unsigned sc_earlyz_tile_fifo_size;
1449
1450 unsigned num_shader_engines;
1451 unsigned num_shader_pipes_per_simd;
1452 unsigned num_tile_pipes;
1453 unsigned num_simds_per_se;
1454 unsigned num_backends_per_se;
1455 unsigned backend_disable_mask_per_asic;
1456 unsigned backend_map;
1457 unsigned num_texture_channel_caches;
1458 unsigned mem_max_burst_length_bytes;
1459 unsigned mem_row_size_in_kb;
1460 unsigned shader_engine_tile_size;
1461 unsigned num_gpus;
1462 unsigned multi_gpu_tile_size;
1463
1464 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001465};
1466
Alex Deucher0a96d722012-03-20 17:18:11 -04001467struct si_asic {
1468 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001469 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001470 unsigned max_cu_per_sh;
1471 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001472 unsigned max_backends_per_se;
1473 unsigned max_texture_channel_caches;
1474 unsigned max_gprs;
1475 unsigned max_gs_threads;
1476 unsigned max_hw_contexts;
1477 unsigned sc_prim_fifo_size_frontend;
1478 unsigned sc_prim_fifo_size_backend;
1479 unsigned sc_hiz_tile_fifo_size;
1480 unsigned sc_earlyz_tile_fifo_size;
1481
Alex Deucher0a96d722012-03-20 17:18:11 -04001482 unsigned num_tile_pipes;
1483 unsigned num_backends_per_se;
1484 unsigned backend_disable_mask_per_asic;
1485 unsigned backend_map;
1486 unsigned num_texture_channel_caches;
1487 unsigned mem_max_burst_length_bytes;
1488 unsigned mem_row_size_in_kb;
1489 unsigned shader_engine_tile_size;
1490 unsigned num_gpus;
1491 unsigned multi_gpu_tile_size;
1492
1493 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04001494 uint32_t tile_mode_array[32];
Alex Deucher0a96d722012-03-20 17:18:11 -04001495};
1496
Jerome Glisse068a1172009-06-17 13:28:30 +02001497union radeon_asic_config {
1498 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001499 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001500 struct r600_asic r600;
1501 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001502 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001503 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001504 struct si_asic si;
Jerome Glisse068a1172009-06-17 13:28:30 +02001505};
1506
Daniel Vetter0a10c852010-03-11 21:19:14 +00001507/*
1508 * asic initizalization from radeon_asic.c
1509 */
1510void radeon_agp_disable(struct radeon_device *rdev);
1511int radeon_asic_init(struct radeon_device *rdev);
1512
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001513
1514/*
1515 * IOCTL.
1516 */
1517int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1518 struct drm_file *filp);
1519int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1520 struct drm_file *filp);
1521int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1522 struct drm_file *file_priv);
1523int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1524 struct drm_file *file_priv);
1525int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1526 struct drm_file *file_priv);
1527int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1528 struct drm_file *file_priv);
1529int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1530 struct drm_file *filp);
1531int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1532 struct drm_file *filp);
1533int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1534 struct drm_file *filp);
1535int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1536 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001537int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1538 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001539int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001540int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1541 struct drm_file *filp);
1542int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1543 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001544
Alex Deucher16cdf042011-10-28 10:30:02 -04001545/* VRAM scratch page for HDP bug, default vram page */
1546struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001547 struct radeon_bo *robj;
1548 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001549 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001550};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001551
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001552/*
1553 * ACPI
1554 */
1555struct radeon_atif_notification_cfg {
1556 bool enabled;
1557 int command_code;
1558};
1559
1560struct radeon_atif_notifications {
1561 bool display_switch;
1562 bool expansion_mode_change;
1563 bool thermal_state;
1564 bool forced_power_state;
1565 bool system_power_state;
1566 bool display_conf_change;
1567 bool px_gfx_switch;
1568 bool brightness_change;
1569 bool dgpu_display_event;
1570};
1571
1572struct radeon_atif_functions {
1573 bool system_params;
1574 bool sbios_requests;
1575 bool select_active_disp;
1576 bool lid_state;
1577 bool get_tv_standard;
1578 bool set_tv_standard;
1579 bool get_panel_expansion_mode;
1580 bool set_panel_expansion_mode;
1581 bool temperature_change;
1582 bool graphics_device_types;
1583};
1584
1585struct radeon_atif {
1586 struct radeon_atif_notifications notifications;
1587 struct radeon_atif_functions functions;
1588 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001589 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001590};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001591
Alex Deuchere3a15922012-08-16 11:13:43 -04001592struct radeon_atcs_functions {
1593 bool get_ext_state;
1594 bool pcie_perf_req;
1595 bool pcie_dev_rdy;
1596 bool pcie_bus_width;
1597};
1598
1599struct radeon_atcs {
1600 struct radeon_atcs_functions functions;
1601};
1602
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001603/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001604 * Core structure, functions and helpers.
1605 */
1606typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1607typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1608
1609struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001610 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001611 struct drm_device *ddev;
1612 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04001613 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001614 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001615 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001616 enum radeon_family family;
1617 unsigned long flags;
1618 int usec_timeout;
1619 enum radeon_pll_errata pll_errata;
1620 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001621 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001622 int disp_priority;
1623 /* BIOS */
1624 uint8_t *bios;
1625 bool is_atom_bios;
1626 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001627 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001628 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001629 resource_size_t rmmio_base;
1630 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01001631 /* protects concurrent MM_INDEX/DATA based register access */
1632 spinlock_t mmio_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001633 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001634 radeon_rreg_t mc_rreg;
1635 radeon_wreg_t mc_wreg;
1636 radeon_rreg_t pll_rreg;
1637 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001638 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001639 radeon_rreg_t pciep_rreg;
1640 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001641 /* io port */
1642 void __iomem *rio_mem;
1643 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001644 struct radeon_clock clock;
1645 struct radeon_mc mc;
1646 struct radeon_gart gart;
1647 struct radeon_mode_info mode_info;
1648 struct radeon_scratch scratch;
1649 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001650 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02001651 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02001652 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02001653 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02001654 bool ib_pool_ready;
1655 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001656 struct radeon_irq irq;
1657 struct radeon_asic *asic;
1658 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001659 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02001660 struct radeon_uvd uvd;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001661 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001662 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001663 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001664 bool shutdown;
1665 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001666 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001667 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04001668 bool fastfb_working; /* IGP feature*/
Dave Airliee024e112009-06-24 09:48:08 +10001669 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001670 const struct firmware *me_fw; /* all family ME firmware */
1671 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001672 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001673 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04001674 const struct firmware *ce_fw; /* SI CE firmware */
Christian Königf2ba57b2013-04-08 12:41:29 +02001675 const struct firmware *uvd_fw; /* UVD firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001676 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001677 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001678 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001679 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher347e7592012-03-20 17:18:21 -04001680 struct si_rlc rlc;
Alex Deucherd4877cf2009-12-04 16:56:37 -05001681 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04001682 struct work_struct audio_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001683 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001684 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Rafał Miłecki3299de92012-05-14 21:25:57 +02001685 bool audio_enabled;
1686 struct r600_audio audio_status; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04001687 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001688 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001689 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001690 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001691 /* i2c buses */
1692 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001693 /* debugfs */
1694 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1695 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001696 /* virtual memory */
1697 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02001698 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001699 /* ACPI interface */
1700 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04001701 struct radeon_atcs atcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001702};
1703
1704int radeon_device_init(struct radeon_device *rdev,
1705 struct drm_device *ddev,
1706 struct pci_dev *pdev,
1707 uint32_t flags);
1708void radeon_device_fini(struct radeon_device *rdev);
1709int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1710
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001711uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
1712 bool always_indirect);
1713void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
1714 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07001715u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1716void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001717
Jerome Glisse4c788672009-11-20 14:29:23 +01001718/*
1719 * Cast helper
1720 */
1721#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001722
1723/*
1724 * Registers read & write functions.
1725 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001726#define RREG8(reg) readb((rdev->rmmio) + (reg))
1727#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1728#define RREG16(reg) readw((rdev->rmmio) + (reg))
1729#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001730#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
1731#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
1732#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
1733#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
1734#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001735#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1736#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1737#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1738#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1739#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1740#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001741#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1742#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04001743#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
1744#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001745#define WREG32_P(reg, val, mask) \
1746 do { \
1747 uint32_t tmp_ = RREG32(reg); \
1748 tmp_ &= (mask); \
1749 tmp_ |= ((val) & ~(mask)); \
1750 WREG32(reg, tmp_); \
1751 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02001752#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1753#define WREG32_OR(reg, or) WREG32_P(reg, or, ~or)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001754#define WREG32_PLL_P(reg, val, mask) \
1755 do { \
1756 uint32_t tmp_ = RREG32_PLL(reg); \
1757 tmp_ &= (mask); \
1758 tmp_ |= ((val) & ~(mask)); \
1759 WREG32_PLL(reg, tmp_); \
1760 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001761#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04001762#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1763#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001764
Dave Airliede1b2892009-08-12 18:43:14 +10001765/*
1766 * Indirect registers accessor
1767 */
1768static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1769{
1770 uint32_t r;
1771
1772 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1773 r = RREG32(RADEON_PCIE_DATA);
1774 return r;
1775}
1776
1777static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1778{
1779 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1780 WREG32(RADEON_PCIE_DATA, (v));
1781}
1782
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001783void r100_pll_errata_after_index(struct radeon_device *rdev);
1784
1785
1786/*
1787 * ASICs helpers.
1788 */
Dave Airlieb995e432009-07-14 02:02:32 +10001789#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1790 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001791#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1792 (rdev->family == CHIP_RV200) || \
1793 (rdev->family == CHIP_RS100) || \
1794 (rdev->family == CHIP_RS200) || \
1795 (rdev->family == CHIP_RV250) || \
1796 (rdev->family == CHIP_RV280) || \
1797 (rdev->family == CHIP_RS300))
1798#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1799 (rdev->family == CHIP_RV350) || \
1800 (rdev->family == CHIP_R350) || \
1801 (rdev->family == CHIP_RV380) || \
1802 (rdev->family == CHIP_R420) || \
1803 (rdev->family == CHIP_R423) || \
1804 (rdev->family == CHIP_RV410) || \
1805 (rdev->family == CHIP_RS400) || \
1806 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001807#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1808 (rdev->ddev->pdev->device == 0x9443) || \
1809 (rdev->ddev->pdev->device == 0x944B) || \
1810 (rdev->ddev->pdev->device == 0x9506) || \
1811 (rdev->ddev->pdev->device == 0x9509) || \
1812 (rdev->ddev->pdev->device == 0x950F) || \
1813 (rdev->ddev->pdev->device == 0x689C) || \
1814 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001815#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001816#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1817 (rdev->family == CHIP_RS690) || \
1818 (rdev->family == CHIP_RS740) || \
1819 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001820#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1821#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001822#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001823#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1824 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001825#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04001826#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1827#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1828 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05001829#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001830
1831/*
1832 * BIOS helpers.
1833 */
1834#define RBIOS8(i) (rdev->bios[i])
1835#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1836#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1837
1838int radeon_combios_init(struct radeon_device *rdev);
1839void radeon_combios_fini(struct radeon_device *rdev);
1840int radeon_atombios_init(struct radeon_device *rdev);
1841void radeon_atombios_fini(struct radeon_device *rdev);
1842
1843
1844/*
1845 * RING helpers.
1846 */
Andi Kleence580fa2011-10-13 16:08:47 -07001847#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02001848static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001849{
Christian Könige32eb502011-10-23 12:56:27 +02001850 ring->ring[ring->wptr++] = v;
1851 ring->wptr &= ring->ptr_mask;
1852 ring->count_dw--;
1853 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001854}
Andi Kleence580fa2011-10-13 16:08:47 -07001855#else
1856/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02001857void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001858#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001859
1860/*
1861 * ASICs macro.
1862 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001863#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001864#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1865#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1866#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01001867#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001868#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001869#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05001870#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1871#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02001872#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
1873#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01001874#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucherf7128122012-02-23 17:53:45 -05001875#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1876#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1877#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02001878#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05001879#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02001880#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Alex Deucher498522b2012-10-02 14:43:38 -04001881#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001882#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1883#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001884#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001885#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04001886#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04001887#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
1888#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König4c87bc22011-10-19 19:02:21 +02001889#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1890#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05001891#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1892#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1893#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1894#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1895#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1896#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05001897#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1898#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1899#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1900#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1901#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1902#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1903#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02001904#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001905#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1906#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001907#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05001908#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1909#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1910#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1911#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001912#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05001913#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1914#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1915#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1916#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1917#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04001918#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
1919#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
1920#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
1921#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
1922#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05001923#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05001924#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001925
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001926/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001927/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001928extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05001929extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001930extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001931extern int radeon_modeset_init(struct radeon_device *rdev);
1932extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001933extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001934extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001935extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001936extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001937extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001938extern void radeon_wb_fini(struct radeon_device *rdev);
1939extern int radeon_wb_init(struct radeon_device *rdev);
1940extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001941extern void radeon_surface_init(struct radeon_device *rdev);
1942extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001943extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001944extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001945extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001946extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001947extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1948extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001949extern int radeon_resume_kms(struct drm_device *dev);
1950extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001951extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05001952extern void radeon_program_register_sequence(struct radeon_device *rdev,
1953 const u32 *registers,
1954 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001955
Daniel Vetter3574dda2011-02-18 17:59:19 +01001956/*
Jerome Glisse721604a2012-01-05 22:11:05 -05001957 * vm
1958 */
1959int radeon_vm_manager_init(struct radeon_device *rdev);
1960void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02001961void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05001962void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02001963int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02001964void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02001965struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
1966 struct radeon_vm *vm, int ring);
1967void radeon_vm_fence(struct radeon_device *rdev,
1968 struct radeon_vm *vm,
1969 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02001970uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05001971int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1972 struct radeon_vm *vm,
1973 struct radeon_bo *bo,
1974 struct ttm_mem_reg *mem);
1975void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1976 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02001977struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
1978 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02001979struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
1980 struct radeon_vm *vm,
1981 struct radeon_bo *bo);
1982int radeon_vm_bo_set_addr(struct radeon_device *rdev,
1983 struct radeon_bo_va *bo_va,
1984 uint64_t offset,
1985 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05001986int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02001987 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05001988
Alex Deucherf122c612012-03-30 08:59:57 -04001989/* audio */
1990void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05001991
1992/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001993 * R600 vram scratch functions
1994 */
1995int r600_vram_scratch_init(struct radeon_device *rdev);
1996void r600_vram_scratch_fini(struct radeon_device *rdev);
1997
1998/*
Jerome Glisse285484e2011-12-16 17:03:42 -05001999 * r600 cs checking helper
2000 */
2001unsigned r600_mip_minify(unsigned size, unsigned level);
2002bool r600_fmt_is_valid_color(u32 format);
2003bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2004int r600_fmt_get_blocksize(u32 format);
2005int r600_fmt_get_nblocksx(u32 format, u32 w);
2006int r600_fmt_get_nblocksy(u32 format, u32 h);
2007
2008/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002009 * r600 functions used by radeon_encoder.c
2010 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02002011struct radeon_hdmi_acr {
2012 u32 clock;
2013
2014 int n_32khz;
2015 int cts_32khz;
2016
2017 int n_44_1khz;
2018 int cts_44_1khz;
2019
2020 int n_48khz;
2021 int cts_48khz;
2022
2023};
2024
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002025extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2026
Alex Deucher416a2bd2012-05-31 19:00:25 -04002027extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2028 u32 tiling_pipe_num,
2029 u32 max_rb_num,
2030 u32 total_max_rb_num,
2031 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002032
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002033/*
2034 * evergreen functions used by radeon_encoder.c
2035 */
2036
Alex Deucher0af62b02011-01-06 21:19:31 -05002037extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002038extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002039
Alex Deucherc4917072012-07-31 17:14:35 -04002040/* radeon_acpi.c */
2041#if defined(CONFIG_ACPI)
2042extern int radeon_acpi_init(struct radeon_device *rdev);
2043extern void radeon_acpi_fini(struct radeon_device *rdev);
2044#else
2045static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2046static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2047#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002048
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002049int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2050 struct radeon_cs_packet *pkt,
2051 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002052bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002053void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2054 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002055int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2056 struct radeon_cs_reloc **cs_reloc,
2057 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002058int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2059 uint32_t *vline_start_end,
2060 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002061
Jerome Glisse4c788672009-11-20 14:29:23 +01002062#include "radeon_object.h"
2063
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002064#endif