blob: 0f0ac933bd6c6b5a11d6b7fe23b68e0ddf94d21c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080062};
Jesse Barnes79e53942008-11-07 14:24:08 -080063
Jesse Barnes2377b742010-07-07 14:06:43 -070064/* FDI */
65#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
66
Daniel Vetterd2acd212012-10-20 20:57:43 +020067int
68intel_pch_rawclk(struct drm_device *dev)
69{
70 struct drm_i915_private *dev_priv = dev->dev_private;
71
72 WARN_ON(!HAS_PCH_SPLIT(dev));
73
74 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
75}
76
Chris Wilson021357a2010-09-07 20:54:59 +010077static inline u32 /* units of 100MHz */
78intel_fdi_link_freq(struct drm_device *dev)
79{
Chris Wilson8b99e682010-10-13 09:59:17 +010080 if (IS_GEN5(dev)) {
81 struct drm_i915_private *dev_priv = dev->dev_private;
82 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
83 } else
84 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010085}
86
Keith Packarde4b36692009-06-05 19:22:17 -070087static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -040088 .dot = { .min = 25000, .max = 350000 },
89 .vco = { .min = 930000, .max = 1400000 },
90 .n = { .min = 3, .max = 16 },
91 .m = { .min = 96, .max = 140 },
92 .m1 = { .min = 18, .max = 26 },
93 .m2 = { .min = 6, .max = 16 },
94 .p = { .min = 4, .max = 128 },
95 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -070096 .p2 = { .dot_limit = 165000,
97 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -070098};
99
100static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 .dot = { .min = 25000, .max = 350000 },
102 .vco = { .min = 930000, .max = 1400000 },
103 .n = { .min = 3, .max = 16 },
104 .m = { .min = 96, .max = 140 },
105 .m1 = { .min = 18, .max = 26 },
106 .m2 = { .min = 6, .max = 16 },
107 .p = { .min = 4, .max = 128 },
108 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700109 .p2 = { .dot_limit = 165000,
110 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700111};
Eric Anholt273e27c2011-03-30 13:01:10 -0700112
Keith Packarde4b36692009-06-05 19:22:17 -0700113static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 .dot = { .min = 20000, .max = 400000 },
115 .vco = { .min = 1400000, .max = 2800000 },
116 .n = { .min = 1, .max = 6 },
117 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100118 .m1 = { .min = 8, .max = 18 },
119 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .p = { .min = 5, .max = 80 },
121 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700122 .p2 = { .dot_limit = 200000,
123 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700124};
125
126static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 20000, .max = 400000 },
128 .vco = { .min = 1400000, .max = 2800000 },
129 .n = { .min = 1, .max = 6 },
130 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100131 .m1 = { .min = 8, .max = 18 },
132 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 .p = { .min = 7, .max = 98 },
134 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 112000,
136 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700137};
138
Eric Anholt273e27c2011-03-30 13:01:10 -0700139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700141 .dot = { .min = 25000, .max = 270000 },
142 .vco = { .min = 1750000, .max = 3500000},
143 .n = { .min = 1, .max = 4 },
144 .m = { .min = 104, .max = 138 },
145 .m1 = { .min = 17, .max = 23 },
146 .m2 = { .min = 5, .max = 11 },
147 .p = { .min = 10, .max = 30 },
148 .p1 = { .min = 1, .max = 3},
149 .p2 = { .dot_limit = 270000,
150 .p2_slow = 10,
151 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800152 },
Keith Packarde4b36692009-06-05 19:22:17 -0700153};
154
155static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .dot = { .min = 22000, .max = 400000 },
157 .vco = { .min = 1750000, .max = 3500000},
158 .n = { .min = 1, .max = 4 },
159 .m = { .min = 104, .max = 138 },
160 .m1 = { .min = 16, .max = 23 },
161 .m2 = { .min = 5, .max = 11 },
162 .p = { .min = 5, .max = 80 },
163 .p1 = { .min = 1, .max = 8},
164 .p2 = { .dot_limit = 165000,
165 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
168static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700169 .dot = { .min = 20000, .max = 115000 },
170 .vco = { .min = 1750000, .max = 3500000 },
171 .n = { .min = 1, .max = 3 },
172 .m = { .min = 104, .max = 138 },
173 .m1 = { .min = 17, .max = 23 },
174 .m2 = { .min = 5, .max = 11 },
175 .p = { .min = 28, .max = 112 },
176 .p1 = { .min = 2, .max = 8 },
177 .p2 = { .dot_limit = 0,
178 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800179 },
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
182static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .dot = { .min = 80000, .max = 224000 },
184 .vco = { .min = 1750000, .max = 3500000 },
185 .n = { .min = 1, .max = 3 },
186 .m = { .min = 104, .max = 138 },
187 .m1 = { .min = 17, .max = 23 },
188 .m2 = { .min = 5, .max = 11 },
189 .p = { .min = 14, .max = 42 },
190 .p1 = { .min = 2, .max = 6 },
191 .p2 = { .dot_limit = 0,
192 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800193 },
Keith Packarde4b36692009-06-05 19:22:17 -0700194};
195
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500196static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400197 .dot = { .min = 20000, .max = 400000},
198 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700199 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .n = { .min = 3, .max = 6 },
201 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700202 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400203 .m1 = { .min = 0, .max = 0 },
204 .m2 = { .min = 0, .max = 254 },
205 .p = { .min = 5, .max = 80 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 200000,
208 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500211static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 .dot = { .min = 20000, .max = 400000 },
213 .vco = { .min = 1700000, .max = 3500000 },
214 .n = { .min = 3, .max = 6 },
215 .m = { .min = 2, .max = 256 },
216 .m1 = { .min = 0, .max = 0 },
217 .m2 = { .min = 0, .max = 254 },
218 .p = { .min = 7, .max = 112 },
219 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 .p2 = { .dot_limit = 112000,
221 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
Eric Anholt273e27c2011-03-30 13:01:10 -0700224/* Ironlake / Sandybridge
225 *
226 * We calculate clock using (register_value + 2) for N/M1/M2, so here
227 * the range value for them is (actual_value - 2).
228 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800229static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 25000, .max = 350000 },
231 .vco = { .min = 1760000, .max = 3510000 },
232 .n = { .min = 1, .max = 5 },
233 .m = { .min = 79, .max = 127 },
234 .m1 = { .min = 12, .max = 22 },
235 .m2 = { .min = 5, .max = 9 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8 },
238 .p2 = { .dot_limit = 225000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800242static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 25000, .max = 350000 },
244 .vco = { .min = 1760000, .max = 3510000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 79, .max = 118 },
247 .m1 = { .min = 12, .max = 22 },
248 .m2 = { .min = 5, .max = 9 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 225000,
252 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253};
254
255static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 25000, .max = 350000 },
257 .vco = { .min = 1760000, .max = 3510000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 79, .max = 127 },
260 .m1 = { .min = 12, .max = 22 },
261 .m2 = { .min = 5, .max = 9 },
262 .p = { .min = 14, .max = 56 },
263 .p1 = { .min = 2, .max = 8 },
264 .p2 = { .dot_limit = 225000,
265 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800269static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 350000 },
271 .vco = { .min = 1760000, .max = 3510000 },
272 .n = { .min = 1, .max = 2 },
273 .m = { .min = 79, .max = 126 },
274 .m1 = { .min = 12, .max = 22 },
275 .m2 = { .min = 5, .max = 9 },
276 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 225000,
279 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800280};
281
282static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 25000, .max = 350000 },
284 .vco = { .min = 1760000, .max = 3510000 },
285 .n = { .min = 1, .max = 3 },
286 .m = { .min = 79, .max = 126 },
287 .m1 = { .min = 12, .max = 22 },
288 .m2 = { .min = 5, .max = 9 },
289 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 225000,
292 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800293};
294
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700295static const intel_limit_t intel_limits_vlv_dac = {
296 .dot = { .min = 25000, .max = 270000 },
297 .vco = { .min = 4000000, .max = 6000000 },
298 .n = { .min = 1, .max = 7 },
299 .m = { .min = 22, .max = 450 }, /* guess */
300 .m1 = { .min = 2, .max = 3 },
301 .m2 = { .min = 11, .max = 156 },
302 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200303 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700304 .p2 = { .dot_limit = 270000,
305 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700306};
307
308static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200309 .dot = { .min = 25000, .max = 270000 },
310 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700311 .n = { .min = 1, .max = 7 },
312 .m = { .min = 60, .max = 300 }, /* guess */
313 .m1 = { .min = 2, .max = 3 },
314 .m2 = { .min = 11, .max = 156 },
315 .p = { .min = 10, .max = 30 },
316 .p1 = { .min = 2, .max = 3 },
317 .p2 = { .dot_limit = 270000,
318 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700319};
320
321static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530322 .dot = { .min = 25000, .max = 270000 },
323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530325 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700326 .m1 = { .min = 2, .max = 3 },
327 .m2 = { .min = 11, .max = 156 },
328 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200329 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700330 .p2 = { .dot_limit = 270000,
331 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700332};
333
Chris Wilson1b894b52010-12-14 20:04:54 +0000334static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
335 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800336{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800338 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339
340 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100341 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000342 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343 limit = &intel_limits_ironlake_dual_lvds_100m;
344 else
345 limit = &intel_limits_ironlake_dual_lvds;
346 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000347 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348 limit = &intel_limits_ironlake_single_lvds_100m;
349 else
350 limit = &intel_limits_ironlake_single_lvds;
351 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200352 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800354
355 return limit;
356}
357
Ma Ling044c7c42009-03-18 20:13:23 +0800358static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
359{
360 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800361 const intel_limit_t *limit;
362
363 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100364 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700365 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800366 else
Keith Packarde4b36692009-06-05 19:22:17 -0700367 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800368 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
369 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700370 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800371 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700372 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800373 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700374 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800375
376 return limit;
377}
378
Chris Wilson1b894b52010-12-14 20:04:54 +0000379static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800380{
381 struct drm_device *dev = crtc->dev;
382 const intel_limit_t *limit;
383
Eric Anholtbad720f2009-10-22 16:11:14 -0700384 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000385 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800386 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800387 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500388 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800389 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500390 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800391 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500392 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700393 } else if (IS_VALLEYVIEW(dev)) {
394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
395 limit = &intel_limits_vlv_dac;
396 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
397 limit = &intel_limits_vlv_hdmi;
398 else
399 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100400 } else if (!IS_GEN2(dev)) {
401 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
402 limit = &intel_limits_i9xx_lvds;
403 else
404 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800405 } else {
406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800408 else
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800410 }
411 return limit;
412}
413
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414/* m1 is reserved as 0 in Pineview, n is a ring counter */
415static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800416{
Shaohua Li21778322009-02-23 15:19:16 +0800417 clock->m = clock->m2 + 2;
418 clock->p = clock->p1 * clock->p2;
419 clock->vco = refclk * clock->m / clock->n;
420 clock->dot = clock->vco / clock->p;
421}
422
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200423static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
424{
425 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
426}
427
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200428static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800429{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200430 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800431 clock->p = clock->p1 * clock->p2;
432 clock->vco = refclk * clock->m / (clock->n + 2);
433 clock->dot = clock->vco / clock->p;
434}
435
Jesse Barnes79e53942008-11-07 14:24:08 -0800436/**
437 * Returns whether any output on the specified pipe is of the specified type
438 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100439bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800440{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100441 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100442 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800443
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200444 for_each_encoder_on_crtc(dev, crtc, encoder)
445 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100446 return true;
447
448 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800449}
450
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800451#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800452/**
453 * Returns whether the given set of divisors are valid for a given refclk with
454 * the given connectors.
455 */
456
Chris Wilson1b894b52010-12-14 20:04:54 +0000457static bool intel_PLL_is_valid(struct drm_device *dev,
458 const intel_limit_t *limit,
459 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460{
Jesse Barnes79e53942008-11-07 14:24:08 -0800461 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400462 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800463 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400464 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800465 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800467 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400468 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500469 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400470 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800477 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
478 * connector, etc., rather than just a single range.
479 */
480 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482
483 return true;
484}
485
Ma Lingd4906092009-03-18 20:13:27 +0800486static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200487i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800488 int target, int refclk, intel_clock_t *match_clock,
489 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
491 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 int err = target;
494
Daniel Vettera210b022012-11-26 17:22:08 +0100495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100497 * For LVDS just rely on its current settings for dual-channel.
498 * We haven't figured out how to reliably set up different
499 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100501 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800502 clock.p2 = limit->p2.p2_fast;
503 else
504 clock.p2 = limit->p2.p2_slow;
505 } else {
506 if (target < limit->p2.dot_limit)
507 clock.p2 = limit->p2.p2_slow;
508 else
509 clock.p2 = limit->p2.p2_fast;
510 }
511
Akshay Joshi0206e352011-08-16 15:34:10 -0400512 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800513
Zhao Yakui42158662009-11-20 11:24:18 +0800514 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
515 clock.m1++) {
516 for (clock.m2 = limit->m2.min;
517 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200518 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800519 break;
520 for (clock.n = limit->n.min;
521 clock.n <= limit->n.max; clock.n++) {
522 for (clock.p1 = limit->p1.min;
523 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 int this_err;
525
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200526 i9xx_clock(refclk, &clock);
527 if (!intel_PLL_is_valid(dev, limit,
528 &clock))
529 continue;
530 if (match_clock &&
531 clock.p != match_clock->p)
532 continue;
533
534 this_err = abs(clock.dot - target);
535 if (this_err < err) {
536 *best_clock = clock;
537 err = this_err;
538 }
539 }
540 }
541 }
542 }
543
544 return (err != target);
545}
546
547static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200548pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
549 int target, int refclk, intel_clock_t *match_clock,
550 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200551{
552 struct drm_device *dev = crtc->dev;
553 intel_clock_t clock;
554 int err = target;
555
556 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
557 /*
558 * For LVDS just rely on its current settings for dual-channel.
559 * We haven't figured out how to reliably set up different
560 * single/dual channel state, if we even can.
561 */
562 if (intel_is_dual_link_lvds(dev))
563 clock.p2 = limit->p2.p2_fast;
564 else
565 clock.p2 = limit->p2.p2_slow;
566 } else {
567 if (target < limit->p2.dot_limit)
568 clock.p2 = limit->p2.p2_slow;
569 else
570 clock.p2 = limit->p2.p2_fast;
571 }
572
573 memset(best_clock, 0, sizeof(*best_clock));
574
575 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
576 clock.m1++) {
577 for (clock.m2 = limit->m2.min;
578 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200579 for (clock.n = limit->n.min;
580 clock.n <= limit->n.max; clock.n++) {
581 for (clock.p1 = limit->p1.min;
582 clock.p1 <= limit->p1.max; clock.p1++) {
583 int this_err;
584
585 pineview_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000586 if (!intel_PLL_is_valid(dev, limit,
587 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800589 if (match_clock &&
590 clock.p != match_clock->p)
591 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800592
593 this_err = abs(clock.dot - target);
594 if (this_err < err) {
595 *best_clock = clock;
596 err = this_err;
597 }
598 }
599 }
600 }
601 }
602
603 return (err != target);
604}
605
Ma Lingd4906092009-03-18 20:13:27 +0800606static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200607g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
608 int target, int refclk, intel_clock_t *match_clock,
609 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800610{
611 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800612 intel_clock_t clock;
613 int max_n;
614 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400615 /* approximately equals target * 0.00585 */
616 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800617 found = false;
618
619 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100620 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800621 clock.p2 = limit->p2.p2_fast;
622 else
623 clock.p2 = limit->p2.p2_slow;
624 } else {
625 if (target < limit->p2.dot_limit)
626 clock.p2 = limit->p2.p2_slow;
627 else
628 clock.p2 = limit->p2.p2_fast;
629 }
630
631 memset(best_clock, 0, sizeof(*best_clock));
632 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200633 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800634 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200635 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800636 for (clock.m1 = limit->m1.max;
637 clock.m1 >= limit->m1.min; clock.m1--) {
638 for (clock.m2 = limit->m2.max;
639 clock.m2 >= limit->m2.min; clock.m2--) {
640 for (clock.p1 = limit->p1.max;
641 clock.p1 >= limit->p1.min; clock.p1--) {
642 int this_err;
643
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200644 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000645 if (!intel_PLL_is_valid(dev, limit,
646 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800647 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000648
649 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800650 if (this_err < err_most) {
651 *best_clock = clock;
652 err_most = this_err;
653 max_n = clock.n;
654 found = true;
655 }
656 }
657 }
658 }
659 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800660 return found;
661}
Ma Lingd4906092009-03-18 20:13:27 +0800662
Zhenyu Wang2c072452009-06-05 15:38:42 +0800663static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
665 int target, int refclk, intel_clock_t *match_clock,
666 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700667{
668 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
669 u32 m, n, fastclk;
670 u32 updrate, minupdate, fracbits, p;
671 unsigned long bestppm, ppm, absppm;
672 int dotclk, flag;
673
Alan Coxaf447bd2012-07-25 13:49:18 +0100674 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700675 dotclk = target * 1000;
676 bestppm = 1000000;
677 ppm = absppm = 0;
678 fastclk = dotclk / (2*100);
679 updrate = 0;
680 minupdate = 19200;
681 fracbits = 1;
682 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
683 bestm1 = bestm2 = bestp1 = bestp2 = 0;
684
685 /* based on hardware requirement, prefer smaller n to precision */
686 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
687 updrate = refclk / n;
688 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
689 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
690 if (p2 > 10)
691 p2 = p2 - 1;
692 p = p1 * p2;
693 /* based on hardware requirement, prefer bigger m1,m2 values */
694 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
695 m2 = (((2*(fastclk * p * n / m1 )) +
696 refclk) / (2*refclk));
697 m = m1 * m2;
698 vco = updrate * m;
699 if (vco >= limit->vco.min && vco < limit->vco.max) {
700 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
701 absppm = (ppm > 0) ? ppm : (-ppm);
702 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
703 bestppm = 0;
704 flag = 1;
705 }
706 if (absppm < bestppm - 10) {
707 bestppm = absppm;
708 flag = 1;
709 }
710 if (flag) {
711 bestn = n;
712 bestm1 = m1;
713 bestm2 = m2;
714 bestp1 = p1;
715 bestp2 = p2;
716 flag = 0;
717 }
718 }
719 }
720 }
721 }
722 }
723 best_clock->n = bestn;
724 best_clock->m1 = bestm1;
725 best_clock->m2 = bestm2;
726 best_clock->p1 = bestp1;
727 best_clock->p2 = bestp2;
728
729 return true;
730}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700731
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200732enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
733 enum pipe pipe)
734{
735 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
Daniel Vetter3b117c82013-04-17 20:15:07 +0200738 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200739}
740
Paulo Zanonia928d532012-05-04 17:18:15 -0300741static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
742{
743 struct drm_i915_private *dev_priv = dev->dev_private;
744 u32 frame, frame_reg = PIPEFRAME(pipe);
745
746 frame = I915_READ(frame_reg);
747
748 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
749 DRM_DEBUG_KMS("vblank wait timed out\n");
750}
751
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700752/**
753 * intel_wait_for_vblank - wait for vblank on a given pipe
754 * @dev: drm device
755 * @pipe: pipe to wait for
756 *
757 * Wait for vblank to occur on a given pipe. Needed for various bits of
758 * mode setting code.
759 */
760void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800761{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700762 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800763 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700764
Paulo Zanonia928d532012-05-04 17:18:15 -0300765 if (INTEL_INFO(dev)->gen >= 5) {
766 ironlake_wait_for_vblank(dev, pipe);
767 return;
768 }
769
Chris Wilson300387c2010-09-05 20:25:43 +0100770 /* Clear existing vblank status. Note this will clear any other
771 * sticky status fields as well.
772 *
773 * This races with i915_driver_irq_handler() with the result
774 * that either function could miss a vblank event. Here it is not
775 * fatal, as we will either wait upon the next vblank interrupt or
776 * timeout. Generally speaking intel_wait_for_vblank() is only
777 * called during modeset at which time the GPU should be idle and
778 * should *not* be performing page flips and thus not waiting on
779 * vblanks...
780 * Currently, the result of us stealing a vblank from the irq
781 * handler is that a single frame will be skipped during swapbuffers.
782 */
783 I915_WRITE(pipestat_reg,
784 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
785
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700786 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100787 if (wait_for(I915_READ(pipestat_reg) &
788 PIPE_VBLANK_INTERRUPT_STATUS,
789 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700790 DRM_DEBUG_KMS("vblank wait timed out\n");
791}
792
Keith Packardab7ad7f2010-10-03 00:33:06 -0700793/*
794 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700795 * @dev: drm device
796 * @pipe: pipe to wait for
797 *
798 * After disabling a pipe, we can't wait for vblank in the usual way,
799 * spinning on the vblank interrupt status bit, since we won't actually
800 * see an interrupt when the pipe is disabled.
801 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700802 * On Gen4 and above:
803 * wait for the pipe register state bit to turn off
804 *
805 * Otherwise:
806 * wait for the display line value to settle (it usually
807 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100808 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100810void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700811{
812 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200813 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
814 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815
Keith Packardab7ad7f2010-10-03 00:33:06 -0700816 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200817 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700818
Keith Packardab7ad7f2010-10-03 00:33:06 -0700819 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100820 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
821 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200822 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300824 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100825 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700826 unsigned long timeout = jiffies + msecs_to_jiffies(100);
827
Paulo Zanoni837ba002012-05-04 17:18:14 -0300828 if (IS_GEN2(dev))
829 line_mask = DSL_LINEMASK_GEN2;
830 else
831 line_mask = DSL_LINEMASK_GEN3;
832
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833 /* Wait for the display line to settle */
834 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300835 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700836 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300837 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700838 time_after(timeout, jiffies));
839 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200840 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700841 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800842}
843
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000844/*
845 * ibx_digital_port_connected - is the specified port connected?
846 * @dev_priv: i915 private structure
847 * @port: the port to test
848 *
849 * Returns true if @port is connected, false otherwise.
850 */
851bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
852 struct intel_digital_port *port)
853{
854 u32 bit;
855
Damien Lespiauc36346e2012-12-13 16:09:03 +0000856 if (HAS_PCH_IBX(dev_priv->dev)) {
857 switch(port->port) {
858 case PORT_B:
859 bit = SDE_PORTB_HOTPLUG;
860 break;
861 case PORT_C:
862 bit = SDE_PORTC_HOTPLUG;
863 break;
864 case PORT_D:
865 bit = SDE_PORTD_HOTPLUG;
866 break;
867 default:
868 return true;
869 }
870 } else {
871 switch(port->port) {
872 case PORT_B:
873 bit = SDE_PORTB_HOTPLUG_CPT;
874 break;
875 case PORT_C:
876 bit = SDE_PORTC_HOTPLUG_CPT;
877 break;
878 case PORT_D:
879 bit = SDE_PORTD_HOTPLUG_CPT;
880 break;
881 default:
882 return true;
883 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000884 }
885
886 return I915_READ(SDEISR) & bit;
887}
888
Jesse Barnesb24e7172011-01-04 15:09:30 -0800889static const char *state_string(bool enabled)
890{
891 return enabled ? "on" : "off";
892}
893
894/* Only for pre-ILK configs */
895static void assert_pll(struct drm_i915_private *dev_priv,
896 enum pipe pipe, bool state)
897{
898 int reg;
899 u32 val;
900 bool cur_state;
901
902 reg = DPLL(pipe);
903 val = I915_READ(reg);
904 cur_state = !!(val & DPLL_VCO_ENABLE);
905 WARN(cur_state != state,
906 "PLL state assertion failure (expected %s, current %s)\n",
907 state_string(state), state_string(cur_state));
908}
909#define assert_pll_enabled(d, p) assert_pll(d, p, true)
910#define assert_pll_disabled(d, p) assert_pll(d, p, false)
911
Jesse Barnes040484a2011-01-03 12:14:26 -0800912/* For ILK+ */
913static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +0100914 struct intel_pch_pll *pll,
915 struct intel_crtc *crtc,
916 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800917{
Jesse Barnes040484a2011-01-03 12:14:26 -0800918 u32 val;
919 bool cur_state;
920
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300921 if (HAS_PCH_LPT(dev_priv->dev)) {
922 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
923 return;
924 }
925
Chris Wilson92b27b02012-05-20 18:10:50 +0100926 if (WARN (!pll,
927 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100928 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100929
Chris Wilson92b27b02012-05-20 18:10:50 +0100930 val = I915_READ(pll->pll_reg);
931 cur_state = !!(val & DPLL_VCO_ENABLE);
932 WARN(cur_state != state,
933 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
934 pll->pll_reg, state_string(state), state_string(cur_state), val);
935
936 /* Make sure the selected PLL is correctly attached to the transcoder */
937 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700938 u32 pch_dpll;
939
940 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +0100941 cur_state = pll->pll_reg == _PCH_DPLL_B;
942 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300943 "PLL[%d] not attached to this transcoder %c: %08x\n",
944 cur_state, pipe_name(crtc->pipe), pch_dpll)) {
Chris Wilson92b27b02012-05-20 18:10:50 +0100945 cur_state = !!(val >> (4*crtc->pipe + 3));
946 WARN(cur_state != state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300947 "PLL[%d] not %s on this transcoder %c: %08x\n",
Chris Wilson92b27b02012-05-20 18:10:50 +0100948 pll->pll_reg == _PCH_DPLL_B,
949 state_string(state),
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300950 pipe_name(crtc->pipe),
Chris Wilson92b27b02012-05-20 18:10:50 +0100951 val);
952 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700953 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800954}
Chris Wilson92b27b02012-05-20 18:10:50 +0100955#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
956#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -0800957
958static void assert_fdi_tx(struct drm_i915_private *dev_priv,
959 enum pipe pipe, bool state)
960{
961 int reg;
962 u32 val;
963 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200964 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
965 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800966
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200967 if (HAS_DDI(dev_priv->dev)) {
968 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200969 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300970 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200971 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300972 } else {
973 reg = FDI_TX_CTL(pipe);
974 val = I915_READ(reg);
975 cur_state = !!(val & FDI_TX_ENABLE);
976 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800977 WARN(cur_state != state,
978 "FDI TX state assertion failure (expected %s, current %s)\n",
979 state_string(state), state_string(cur_state));
980}
981#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
982#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
983
984static void assert_fdi_rx(struct drm_i915_private *dev_priv,
985 enum pipe pipe, bool state)
986{
987 int reg;
988 u32 val;
989 bool cur_state;
990
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200991 reg = FDI_RX_CTL(pipe);
992 val = I915_READ(reg);
993 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -0800994 WARN(cur_state != state,
995 "FDI RX state assertion failure (expected %s, current %s)\n",
996 state_string(state), state_string(cur_state));
997}
998#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
999#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1000
1001static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1002 enum pipe pipe)
1003{
1004 int reg;
1005 u32 val;
1006
1007 /* ILK FDI PLL is always enabled */
1008 if (dev_priv->info->gen == 5)
1009 return;
1010
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001011 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001012 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001013 return;
1014
Jesse Barnes040484a2011-01-03 12:14:26 -08001015 reg = FDI_TX_CTL(pipe);
1016 val = I915_READ(reg);
1017 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1018}
1019
1020static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1021 enum pipe pipe)
1022{
1023 int reg;
1024 u32 val;
1025
1026 reg = FDI_RX_CTL(pipe);
1027 val = I915_READ(reg);
1028 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1029}
1030
Jesse Barnesea0760c2011-01-04 15:09:32 -08001031static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1032 enum pipe pipe)
1033{
1034 int pp_reg, lvds_reg;
1035 u32 val;
1036 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001037 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001038
1039 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1040 pp_reg = PCH_PP_CONTROL;
1041 lvds_reg = PCH_LVDS;
1042 } else {
1043 pp_reg = PP_CONTROL;
1044 lvds_reg = LVDS;
1045 }
1046
1047 val = I915_READ(pp_reg);
1048 if (!(val & PANEL_POWER_ON) ||
1049 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1050 locked = false;
1051
1052 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1053 panel_pipe = PIPE_B;
1054
1055 WARN(panel_pipe == pipe && locked,
1056 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001057 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001058}
1059
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001060void assert_pipe(struct drm_i915_private *dev_priv,
1061 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001062{
1063 int reg;
1064 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001065 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001066 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1067 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001068
Daniel Vetter8e636782012-01-22 01:36:48 +01001069 /* if we need the pipe A quirk it must be always on */
1070 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1071 state = true;
1072
Paulo Zanonib97186f2013-05-03 12:15:36 -03001073 if (!intel_display_power_enabled(dev_priv->dev,
1074 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001075 cur_state = false;
1076 } else {
1077 reg = PIPECONF(cpu_transcoder);
1078 val = I915_READ(reg);
1079 cur_state = !!(val & PIPECONF_ENABLE);
1080 }
1081
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001082 WARN(cur_state != state,
1083 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001084 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001085}
1086
Chris Wilson931872f2012-01-16 23:01:13 +00001087static void assert_plane(struct drm_i915_private *dev_priv,
1088 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001089{
1090 int reg;
1091 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001092 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001093
1094 reg = DSPCNTR(plane);
1095 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001096 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1097 WARN(cur_state != state,
1098 "plane %c assertion failure (expected %s, current %s)\n",
1099 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001100}
1101
Chris Wilson931872f2012-01-16 23:01:13 +00001102#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1103#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1104
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1106 enum pipe pipe)
1107{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001108 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001109 int reg, i;
1110 u32 val;
1111 int cur_pipe;
1112
Ville Syrjälä653e1022013-06-04 13:49:05 +03001113 /* Primary planes are fixed to pipes on gen4+ */
1114 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001115 reg = DSPCNTR(pipe);
1116 val = I915_READ(reg);
1117 WARN((val & DISPLAY_PLANE_ENABLE),
1118 "plane %c assertion failure, should be disabled but not\n",
1119 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001120 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001121 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001122
Jesse Barnesb24e7172011-01-04 15:09:30 -08001123 /* Need to check both planes against the pipe */
Ville Syrjälä653e1022013-06-04 13:49:05 +03001124 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001125 reg = DSPCNTR(i);
1126 val = I915_READ(reg);
1127 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1128 DISPPLANE_SEL_PIPE_SHIFT;
1129 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001130 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1131 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001132 }
1133}
1134
Jesse Barnes19332d72013-03-28 09:55:38 -07001135static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1136 enum pipe pipe)
1137{
1138 int reg, i;
1139 u32 val;
1140
1141 if (!IS_VALLEYVIEW(dev_priv->dev))
1142 return;
1143
1144 /* Need to check both planes against the pipe */
1145 for (i = 0; i < dev_priv->num_plane; i++) {
1146 reg = SPCNTR(pipe, i);
1147 val = I915_READ(reg);
1148 WARN((val & SP_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001149 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1150 sprite_name(pipe, i), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001151 }
1152}
1153
Jesse Barnes92f25842011-01-04 15:09:34 -08001154static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1155{
1156 u32 val;
1157 bool enabled;
1158
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001159 if (HAS_PCH_LPT(dev_priv->dev)) {
1160 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1161 return;
1162 }
1163
Jesse Barnes92f25842011-01-04 15:09:34 -08001164 val = I915_READ(PCH_DREF_CONTROL);
1165 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1166 DREF_SUPERSPREAD_SOURCE_MASK));
1167 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1168}
1169
Daniel Vetterab9412b2013-05-03 11:49:46 +02001170static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1171 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001172{
1173 int reg;
1174 u32 val;
1175 bool enabled;
1176
Daniel Vetterab9412b2013-05-03 11:49:46 +02001177 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001178 val = I915_READ(reg);
1179 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001180 WARN(enabled,
1181 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1182 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001183}
1184
Keith Packard4e634382011-08-06 10:39:45 -07001185static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1186 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001187{
1188 if ((val & DP_PORT_EN) == 0)
1189 return false;
1190
1191 if (HAS_PCH_CPT(dev_priv->dev)) {
1192 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1193 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1194 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1195 return false;
1196 } else {
1197 if ((val & DP_PIPE_MASK) != (pipe << 30))
1198 return false;
1199 }
1200 return true;
1201}
1202
Keith Packard1519b992011-08-06 10:35:34 -07001203static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1204 enum pipe pipe, u32 val)
1205{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001206 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001207 return false;
1208
1209 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001210 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001211 return false;
1212 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001213 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001214 return false;
1215 }
1216 return true;
1217}
1218
1219static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, u32 val)
1221{
1222 if ((val & LVDS_PORT_EN) == 0)
1223 return false;
1224
1225 if (HAS_PCH_CPT(dev_priv->dev)) {
1226 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1227 return false;
1228 } else {
1229 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1230 return false;
1231 }
1232 return true;
1233}
1234
1235static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1236 enum pipe pipe, u32 val)
1237{
1238 if ((val & ADPA_DAC_ENABLE) == 0)
1239 return false;
1240 if (HAS_PCH_CPT(dev_priv->dev)) {
1241 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1242 return false;
1243 } else {
1244 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1245 return false;
1246 }
1247 return true;
1248}
1249
Jesse Barnes291906f2011-02-02 12:28:03 -08001250static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001251 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001252{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001253 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001254 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001255 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001256 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001257
Daniel Vetter75c5da22012-09-10 21:58:29 +02001258 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1259 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001260 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001261}
1262
1263static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, int reg)
1265{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001266 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001267 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001268 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001269 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001270
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001271 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001272 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001273 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001274}
1275
1276static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1277 enum pipe pipe)
1278{
1279 int reg;
1280 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001281
Keith Packardf0575e92011-07-25 22:12:43 -07001282 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1283 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1284 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001285
1286 reg = PCH_ADPA;
1287 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001288 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001289 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001290 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001291
1292 reg = PCH_LVDS;
1293 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001294 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001295 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001296 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001297
Paulo Zanonie2debe92013-02-18 19:00:27 -03001298 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1299 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1300 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001301}
1302
Jesse Barnesb24e7172011-01-04 15:09:30 -08001303/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001304 * intel_enable_pll - enable a PLL
1305 * @dev_priv: i915 private structure
1306 * @pipe: pipe PLL to enable
1307 *
1308 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1309 * make sure the PLL reg is writable first though, since the panel write
1310 * protect mechanism may be enabled.
1311 *
1312 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001313 *
1314 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001315 */
1316static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1317{
1318 int reg;
1319 u32 val;
1320
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001321 assert_pipe_disabled(dev_priv, pipe);
1322
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001323 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001324 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001325
1326 /* PLL is protected by panel, make sure we can write it */
1327 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1328 assert_panel_unlocked(dev_priv, pipe);
1329
1330 reg = DPLL(pipe);
1331 val = I915_READ(reg);
1332 val |= DPLL_VCO_ENABLE;
1333
1334 /* We do this three times for luck */
1335 I915_WRITE(reg, val);
1336 POSTING_READ(reg);
1337 udelay(150); /* wait for warmup */
1338 I915_WRITE(reg, val);
1339 POSTING_READ(reg);
1340 udelay(150); /* wait for warmup */
1341 I915_WRITE(reg, val);
1342 POSTING_READ(reg);
1343 udelay(150); /* wait for warmup */
1344}
1345
1346/**
1347 * intel_disable_pll - disable a PLL
1348 * @dev_priv: i915 private structure
1349 * @pipe: pipe PLL to disable
1350 *
1351 * Disable the PLL for @pipe, making sure the pipe is off first.
1352 *
1353 * Note! This is for pre-ILK only.
1354 */
1355static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1356{
1357 int reg;
1358 u32 val;
1359
1360 /* Don't disable pipe A or pipe A PLLs if needed */
1361 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1362 return;
1363
1364 /* Make sure the pipe isn't still relying on us */
1365 assert_pipe_disabled(dev_priv, pipe);
1366
1367 reg = DPLL(pipe);
1368 val = I915_READ(reg);
1369 val &= ~DPLL_VCO_ENABLE;
1370 I915_WRITE(reg, val);
1371 POSTING_READ(reg);
1372}
1373
Jesse Barnes89b667f2013-04-18 14:51:36 -07001374void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1375{
1376 u32 port_mask;
1377
1378 if (!port)
1379 port_mask = DPLL_PORTB_READY_MASK;
1380 else
1381 port_mask = DPLL_PORTC_READY_MASK;
1382
1383 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1384 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1385 'B' + port, I915_READ(DPLL(0)));
1386}
1387
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001388/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001389 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001390 * @dev_priv: i915 private structure
1391 * @pipe: pipe PLL to enable
1392 *
1393 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1394 * drives the transcoder clock.
1395 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001396static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001397{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001398 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001399 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001400 int reg;
1401 u32 val;
1402
Chris Wilson48da64a2012-05-13 20:16:12 +01001403 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001404 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001405 pll = intel_crtc->pch_pll;
1406 if (pll == NULL)
1407 return;
1408
1409 if (WARN_ON(pll->refcount == 0))
1410 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001411
1412 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1413 pll->pll_reg, pll->active, pll->on,
1414 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001415
1416 /* PCH refclock must be enabled first */
1417 assert_pch_refclk_enabled(dev_priv);
1418
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001419 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001420 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001421 return;
1422 }
1423
1424 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1425
1426 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001427 val = I915_READ(reg);
1428 val |= DPLL_VCO_ENABLE;
1429 I915_WRITE(reg, val);
1430 POSTING_READ(reg);
1431 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001432
1433 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001434}
1435
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001436static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001437{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001438 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1439 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001440 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001441 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001442
Jesse Barnes92f25842011-01-04 15:09:34 -08001443 /* PCH only available on ILK+ */
1444 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001445 if (pll == NULL)
1446 return;
1447
Chris Wilson48da64a2012-05-13 20:16:12 +01001448 if (WARN_ON(pll->refcount == 0))
1449 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001450
1451 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1452 pll->pll_reg, pll->active, pll->on,
1453 intel_crtc->base.base.id);
1454
Chris Wilson48da64a2012-05-13 20:16:12 +01001455 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001456 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001457 return;
1458 }
1459
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001460 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001461 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001462 return;
1463 }
1464
1465 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001466
1467 /* Make sure transcoder isn't still depending on us */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001468 assert_pch_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001469
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001470 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001471 val = I915_READ(reg);
1472 val &= ~DPLL_VCO_ENABLE;
1473 I915_WRITE(reg, val);
1474 POSTING_READ(reg);
1475 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001476
1477 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001478}
1479
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001480static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1481 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001482{
Daniel Vetter23670b322012-11-01 09:15:30 +01001483 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001484 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001485 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001486
1487 /* PCH only available on ILK+ */
1488 BUG_ON(dev_priv->info->gen < 5);
1489
1490 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001491 assert_pch_pll_enabled(dev_priv,
1492 to_intel_crtc(crtc)->pch_pll,
1493 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001494
1495 /* FDI must be feeding us bits for PCH ports */
1496 assert_fdi_tx_enabled(dev_priv, pipe);
1497 assert_fdi_rx_enabled(dev_priv, pipe);
1498
Daniel Vetter23670b322012-11-01 09:15:30 +01001499 if (HAS_PCH_CPT(dev)) {
1500 /* Workaround: Set the timing override bit before enabling the
1501 * pch transcoder. */
1502 reg = TRANS_CHICKEN2(pipe);
1503 val = I915_READ(reg);
1504 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1505 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001506 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001507
Daniel Vetterab9412b2013-05-03 11:49:46 +02001508 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001509 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001510 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001511
1512 if (HAS_PCH_IBX(dev_priv->dev)) {
1513 /*
1514 * make the BPC in transcoder be consistent with
1515 * that in pipeconf reg.
1516 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001517 val &= ~PIPECONF_BPC_MASK;
1518 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001519 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001520
1521 val &= ~TRANS_INTERLACE_MASK;
1522 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001523 if (HAS_PCH_IBX(dev_priv->dev) &&
1524 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1525 val |= TRANS_LEGACY_INTERLACED_ILK;
1526 else
1527 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001528 else
1529 val |= TRANS_PROGRESSIVE;
1530
Jesse Barnes040484a2011-01-03 12:14:26 -08001531 I915_WRITE(reg, val | TRANS_ENABLE);
1532 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001533 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001534}
1535
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001536static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001537 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001538{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001539 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001540
1541 /* PCH only available on ILK+ */
1542 BUG_ON(dev_priv->info->gen < 5);
1543
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001544 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001545 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001546 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001547
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001548 /* Workaround: set timing override bit. */
1549 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001550 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001551 I915_WRITE(_TRANSA_CHICKEN2, val);
1552
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001553 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001554 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001555
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001556 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1557 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001558 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001559 else
1560 val |= TRANS_PROGRESSIVE;
1561
Daniel Vetterab9412b2013-05-03 11:49:46 +02001562 I915_WRITE(LPT_TRANSCONF, val);
1563 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001564 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001565}
1566
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001567static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1568 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001569{
Daniel Vetter23670b322012-11-01 09:15:30 +01001570 struct drm_device *dev = dev_priv->dev;
1571 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001572
1573 /* FDI relies on the transcoder */
1574 assert_fdi_tx_disabled(dev_priv, pipe);
1575 assert_fdi_rx_disabled(dev_priv, pipe);
1576
Jesse Barnes291906f2011-02-02 12:28:03 -08001577 /* Ports must be off as well */
1578 assert_pch_ports_disabled(dev_priv, pipe);
1579
Daniel Vetterab9412b2013-05-03 11:49:46 +02001580 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001581 val = I915_READ(reg);
1582 val &= ~TRANS_ENABLE;
1583 I915_WRITE(reg, val);
1584 /* wait for PCH transcoder off, transcoder state */
1585 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001586 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001587
1588 if (!HAS_PCH_IBX(dev)) {
1589 /* Workaround: Clear the timing override chicken bit again. */
1590 reg = TRANS_CHICKEN2(pipe);
1591 val = I915_READ(reg);
1592 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1593 I915_WRITE(reg, val);
1594 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001595}
1596
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001597static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001598{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001599 u32 val;
1600
Daniel Vetterab9412b2013-05-03 11:49:46 +02001601 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001602 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001603 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001604 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001605 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001606 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001607
1608 /* Workaround: clear timing override bit. */
1609 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001610 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001611 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001612}
1613
1614/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001615 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001616 * @dev_priv: i915 private structure
1617 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001618 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001619 *
1620 * Enable @pipe, making sure that various hardware specific requirements
1621 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1622 *
1623 * @pipe should be %PIPE_A or %PIPE_B.
1624 *
1625 * Will wait until the pipe is actually running (i.e. first vblank) before
1626 * returning.
1627 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001628static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1629 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001630{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001631 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1632 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001633 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001634 int reg;
1635 u32 val;
1636
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001637 assert_planes_disabled(dev_priv, pipe);
1638 assert_sprites_disabled(dev_priv, pipe);
1639
Paulo Zanoni681e5812012-12-06 11:12:38 -02001640 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001641 pch_transcoder = TRANSCODER_A;
1642 else
1643 pch_transcoder = pipe;
1644
Jesse Barnesb24e7172011-01-04 15:09:30 -08001645 /*
1646 * A pipe without a PLL won't actually be able to drive bits from
1647 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1648 * need the check.
1649 */
1650 if (!HAS_PCH_SPLIT(dev_priv->dev))
1651 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001652 else {
1653 if (pch_port) {
1654 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001655 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001656 assert_fdi_tx_pll_enabled(dev_priv,
1657 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001658 }
1659 /* FIXME: assert CPU port conditions for SNB+ */
1660 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001661
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001662 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001663 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001664 if (val & PIPECONF_ENABLE)
1665 return;
1666
1667 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001668 intel_wait_for_vblank(dev_priv->dev, pipe);
1669}
1670
1671/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001672 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001673 * @dev_priv: i915 private structure
1674 * @pipe: pipe to disable
1675 *
1676 * Disable @pipe, making sure that various hardware specific requirements
1677 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1678 *
1679 * @pipe should be %PIPE_A or %PIPE_B.
1680 *
1681 * Will wait until the pipe has shut down before returning.
1682 */
1683static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1684 enum pipe pipe)
1685{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001686 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1687 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001688 int reg;
1689 u32 val;
1690
1691 /*
1692 * Make sure planes won't keep trying to pump pixels to us,
1693 * or we might hang the display.
1694 */
1695 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001696 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001697
1698 /* Don't disable pipe A or pipe A PLLs if needed */
1699 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1700 return;
1701
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001702 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001703 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001704 if ((val & PIPECONF_ENABLE) == 0)
1705 return;
1706
1707 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001708 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1709}
1710
Keith Packardd74362c2011-07-28 14:47:14 -07001711/*
1712 * Plane regs are double buffered, going from enabled->disabled needs a
1713 * trigger in order to latch. The display address reg provides this.
1714 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001715void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001716 enum plane plane)
1717{
Damien Lespiau14f86142012-10-29 15:24:49 +00001718 if (dev_priv->info->gen >= 4)
1719 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1720 else
1721 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001722}
1723
Jesse Barnesb24e7172011-01-04 15:09:30 -08001724/**
1725 * intel_enable_plane - enable a display plane on a given pipe
1726 * @dev_priv: i915 private structure
1727 * @plane: plane to enable
1728 * @pipe: pipe being fed
1729 *
1730 * Enable @plane on @pipe, making sure that @pipe is running first.
1731 */
1732static void intel_enable_plane(struct drm_i915_private *dev_priv,
1733 enum plane plane, enum pipe pipe)
1734{
1735 int reg;
1736 u32 val;
1737
1738 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1739 assert_pipe_enabled(dev_priv, pipe);
1740
1741 reg = DSPCNTR(plane);
1742 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001743 if (val & DISPLAY_PLANE_ENABLE)
1744 return;
1745
1746 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001747 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001748 intel_wait_for_vblank(dev_priv->dev, pipe);
1749}
1750
Jesse Barnesb24e7172011-01-04 15:09:30 -08001751/**
1752 * intel_disable_plane - disable a display plane
1753 * @dev_priv: i915 private structure
1754 * @plane: plane to disable
1755 * @pipe: pipe consuming the data
1756 *
1757 * Disable @plane; should be an independent operation.
1758 */
1759static void intel_disable_plane(struct drm_i915_private *dev_priv,
1760 enum plane plane, enum pipe pipe)
1761{
1762 int reg;
1763 u32 val;
1764
1765 reg = DSPCNTR(plane);
1766 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001767 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1768 return;
1769
1770 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001771 intel_flush_display_plane(dev_priv, plane);
1772 intel_wait_for_vblank(dev_priv->dev, pipe);
1773}
1774
Chris Wilson693db182013-03-05 14:52:39 +00001775static bool need_vtd_wa(struct drm_device *dev)
1776{
1777#ifdef CONFIG_INTEL_IOMMU
1778 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1779 return true;
1780#endif
1781 return false;
1782}
1783
Chris Wilson127bd2a2010-07-23 23:32:05 +01001784int
Chris Wilson48b956c2010-09-14 12:50:34 +01001785intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001786 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001787 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001788{
Chris Wilsonce453d82011-02-21 14:43:56 +00001789 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001790 u32 alignment;
1791 int ret;
1792
Chris Wilson05394f32010-11-08 19:18:58 +00001793 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001794 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001795 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1796 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001797 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001798 alignment = 4 * 1024;
1799 else
1800 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001801 break;
1802 case I915_TILING_X:
1803 /* pin() will align the object as required by fence */
1804 alignment = 0;
1805 break;
1806 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001807 /* Despite that we check this in framebuffer_init userspace can
1808 * screw us over and change the tiling after the fact. Only
1809 * pinned buffers can't change their tiling. */
1810 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001811 return -EINVAL;
1812 default:
1813 BUG();
1814 }
1815
Chris Wilson693db182013-03-05 14:52:39 +00001816 /* Note that the w/a also requires 64 PTE of padding following the
1817 * bo. We currently fill all unused PTE with the shadow page and so
1818 * we should always have valid PTE following the scanout preventing
1819 * the VT-d warning.
1820 */
1821 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1822 alignment = 256 * 1024;
1823
Chris Wilsonce453d82011-02-21 14:43:56 +00001824 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001825 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001826 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001827 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001828
1829 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1830 * fence, whereas 965+ only requires a fence if using
1831 * framebuffer compression. For simplicity, we always install
1832 * a fence as the cost is not that onerous.
1833 */
Chris Wilson06d98132012-04-17 15:31:24 +01001834 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001835 if (ret)
1836 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001837
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001838 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001839
Chris Wilsonce453d82011-02-21 14:43:56 +00001840 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001841 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001842
1843err_unpin:
1844 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001845err_interruptible:
1846 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001847 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001848}
1849
Chris Wilson1690e1e2011-12-14 13:57:08 +01001850void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1851{
1852 i915_gem_object_unpin_fence(obj);
1853 i915_gem_object_unpin(obj);
1854}
1855
Daniel Vetterc2c75132012-07-05 12:17:30 +02001856/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1857 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001858unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1859 unsigned int tiling_mode,
1860 unsigned int cpp,
1861 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001862{
Chris Wilsonbc752862013-02-21 20:04:31 +00001863 if (tiling_mode != I915_TILING_NONE) {
1864 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001865
Chris Wilsonbc752862013-02-21 20:04:31 +00001866 tile_rows = *y / 8;
1867 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001868
Chris Wilsonbc752862013-02-21 20:04:31 +00001869 tiles = *x / (512/cpp);
1870 *x %= 512/cpp;
1871
1872 return tile_rows * pitch * 8 + tiles * 4096;
1873 } else {
1874 unsigned int offset;
1875
1876 offset = *y * pitch + *x * cpp;
1877 *y = 0;
1878 *x = (offset & 4095) / cpp;
1879 return offset & -4096;
1880 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001881}
1882
Jesse Barnes17638cd2011-06-24 12:19:23 -07001883static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1884 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001885{
1886 struct drm_device *dev = crtc->dev;
1887 struct drm_i915_private *dev_priv = dev->dev_private;
1888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1889 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001890 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001891 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001892 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001893 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001894 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001895
1896 switch (plane) {
1897 case 0:
1898 case 1:
1899 break;
1900 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001901 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001902 return -EINVAL;
1903 }
1904
1905 intel_fb = to_intel_framebuffer(fb);
1906 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001907
Chris Wilson5eddb702010-09-11 13:48:45 +01001908 reg = DSPCNTR(plane);
1909 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001910 /* Mask out pixel format bits in case we change it */
1911 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001912 switch (fb->pixel_format) {
1913 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001914 dspcntr |= DISPPLANE_8BPP;
1915 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001916 case DRM_FORMAT_XRGB1555:
1917 case DRM_FORMAT_ARGB1555:
1918 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001919 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001920 case DRM_FORMAT_RGB565:
1921 dspcntr |= DISPPLANE_BGRX565;
1922 break;
1923 case DRM_FORMAT_XRGB8888:
1924 case DRM_FORMAT_ARGB8888:
1925 dspcntr |= DISPPLANE_BGRX888;
1926 break;
1927 case DRM_FORMAT_XBGR8888:
1928 case DRM_FORMAT_ABGR8888:
1929 dspcntr |= DISPPLANE_RGBX888;
1930 break;
1931 case DRM_FORMAT_XRGB2101010:
1932 case DRM_FORMAT_ARGB2101010:
1933 dspcntr |= DISPPLANE_BGRX101010;
1934 break;
1935 case DRM_FORMAT_XBGR2101010:
1936 case DRM_FORMAT_ABGR2101010:
1937 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001938 break;
1939 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001940 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001941 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001942
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001943 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001944 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001945 dspcntr |= DISPPLANE_TILED;
1946 else
1947 dspcntr &= ~DISPPLANE_TILED;
1948 }
1949
Chris Wilson5eddb702010-09-11 13:48:45 +01001950 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001951
Daniel Vettere506a0c2012-07-05 12:17:29 +02001952 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001953
Daniel Vetterc2c75132012-07-05 12:17:30 +02001954 if (INTEL_INFO(dev)->gen >= 4) {
1955 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00001956 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
1957 fb->bits_per_pixel / 8,
1958 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02001959 linear_offset -= intel_crtc->dspaddr_offset;
1960 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02001961 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001962 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02001963
1964 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
1965 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001966 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001967 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02001968 I915_MODIFY_DISPBASE(DSPSURF(plane),
1969 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001970 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02001971 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001972 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02001973 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001974 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001975
Jesse Barnes17638cd2011-06-24 12:19:23 -07001976 return 0;
1977}
1978
1979static int ironlake_update_plane(struct drm_crtc *crtc,
1980 struct drm_framebuffer *fb, int x, int y)
1981{
1982 struct drm_device *dev = crtc->dev;
1983 struct drm_i915_private *dev_priv = dev->dev_private;
1984 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1985 struct intel_framebuffer *intel_fb;
1986 struct drm_i915_gem_object *obj;
1987 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001988 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07001989 u32 dspcntr;
1990 u32 reg;
1991
1992 switch (plane) {
1993 case 0:
1994 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07001995 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001996 break;
1997 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001998 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07001999 return -EINVAL;
2000 }
2001
2002 intel_fb = to_intel_framebuffer(fb);
2003 obj = intel_fb->obj;
2004
2005 reg = DSPCNTR(plane);
2006 dspcntr = I915_READ(reg);
2007 /* Mask out pixel format bits in case we change it */
2008 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002009 switch (fb->pixel_format) {
2010 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002011 dspcntr |= DISPPLANE_8BPP;
2012 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002013 case DRM_FORMAT_RGB565:
2014 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002015 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002016 case DRM_FORMAT_XRGB8888:
2017 case DRM_FORMAT_ARGB8888:
2018 dspcntr |= DISPPLANE_BGRX888;
2019 break;
2020 case DRM_FORMAT_XBGR8888:
2021 case DRM_FORMAT_ABGR8888:
2022 dspcntr |= DISPPLANE_RGBX888;
2023 break;
2024 case DRM_FORMAT_XRGB2101010:
2025 case DRM_FORMAT_ARGB2101010:
2026 dspcntr |= DISPPLANE_BGRX101010;
2027 break;
2028 case DRM_FORMAT_XBGR2101010:
2029 case DRM_FORMAT_ABGR2101010:
2030 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002031 break;
2032 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002033 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002034 }
2035
2036 if (obj->tiling_mode != I915_TILING_NONE)
2037 dspcntr |= DISPPLANE_TILED;
2038 else
2039 dspcntr &= ~DISPPLANE_TILED;
2040
2041 /* must disable */
2042 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2043
2044 I915_WRITE(reg, dspcntr);
2045
Daniel Vettere506a0c2012-07-05 12:17:29 +02002046 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002047 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002048 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2049 fb->bits_per_pixel / 8,
2050 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002051 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002052
Daniel Vettere506a0c2012-07-05 12:17:29 +02002053 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2054 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002055 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002056 I915_MODIFY_DISPBASE(DSPSURF(plane),
2057 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002058 if (IS_HASWELL(dev)) {
2059 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2060 } else {
2061 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2062 I915_WRITE(DSPLINOFF(plane), linear_offset);
2063 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002064 POSTING_READ(reg);
2065
2066 return 0;
2067}
2068
2069/* Assume fb object is pinned & idle & fenced and just update base pointers */
2070static int
2071intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2072 int x, int y, enum mode_set_atomic state)
2073{
2074 struct drm_device *dev = crtc->dev;
2075 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002076
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002077 if (dev_priv->display.disable_fbc)
2078 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002079 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002080
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002081 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002082}
2083
Ville Syrjälä96a02912013-02-18 19:08:49 +02002084void intel_display_handle_reset(struct drm_device *dev)
2085{
2086 struct drm_i915_private *dev_priv = dev->dev_private;
2087 struct drm_crtc *crtc;
2088
2089 /*
2090 * Flips in the rings have been nuked by the reset,
2091 * so complete all pending flips so that user space
2092 * will get its events and not get stuck.
2093 *
2094 * Also update the base address of all primary
2095 * planes to the the last fb to make sure we're
2096 * showing the correct fb after a reset.
2097 *
2098 * Need to make two loops over the crtcs so that we
2099 * don't try to grab a crtc mutex before the
2100 * pending_flip_queue really got woken up.
2101 */
2102
2103 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2105 enum plane plane = intel_crtc->plane;
2106
2107 intel_prepare_page_flip(dev, plane);
2108 intel_finish_page_flip_plane(dev, plane);
2109 }
2110
2111 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2113
2114 mutex_lock(&crtc->mutex);
2115 if (intel_crtc->active)
2116 dev_priv->display.update_plane(crtc, crtc->fb,
2117 crtc->x, crtc->y);
2118 mutex_unlock(&crtc->mutex);
2119 }
2120}
2121
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002122static int
Chris Wilson14667a42012-04-03 17:58:35 +01002123intel_finish_fb(struct drm_framebuffer *old_fb)
2124{
2125 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2126 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2127 bool was_interruptible = dev_priv->mm.interruptible;
2128 int ret;
2129
Chris Wilson14667a42012-04-03 17:58:35 +01002130 /* Big Hammer, we also need to ensure that any pending
2131 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2132 * current scanout is retired before unpinning the old
2133 * framebuffer.
2134 *
2135 * This should only fail upon a hung GPU, in which case we
2136 * can safely continue.
2137 */
2138 dev_priv->mm.interruptible = false;
2139 ret = i915_gem_object_finish_gpu(obj);
2140 dev_priv->mm.interruptible = was_interruptible;
2141
2142 return ret;
2143}
2144
Ville Syrjälä198598d2012-10-31 17:50:24 +02002145static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2146{
2147 struct drm_device *dev = crtc->dev;
2148 struct drm_i915_master_private *master_priv;
2149 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2150
2151 if (!dev->primary->master)
2152 return;
2153
2154 master_priv = dev->primary->master->driver_priv;
2155 if (!master_priv->sarea_priv)
2156 return;
2157
2158 switch (intel_crtc->pipe) {
2159 case 0:
2160 master_priv->sarea_priv->pipeA_x = x;
2161 master_priv->sarea_priv->pipeA_y = y;
2162 break;
2163 case 1:
2164 master_priv->sarea_priv->pipeB_x = x;
2165 master_priv->sarea_priv->pipeB_y = y;
2166 break;
2167 default:
2168 break;
2169 }
2170}
2171
Chris Wilson14667a42012-04-03 17:58:35 +01002172static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002173intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002174 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002175{
2176 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002177 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002179 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002180 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002181
2182 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002183 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002184 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002185 return 0;
2186 }
2187
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002188 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002189 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2190 plane_name(intel_crtc->plane),
2191 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002192 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002193 }
2194
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002195 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002196 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002197 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002198 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002199 if (ret != 0) {
2200 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002201 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002202 return ret;
2203 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002204
Daniel Vetter94352cf2012-07-05 22:51:56 +02002205 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002206 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002207 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002208 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002209 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002210 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002211 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002212
Daniel Vetter94352cf2012-07-05 22:51:56 +02002213 old_fb = crtc->fb;
2214 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002215 crtc->x = x;
2216 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002217
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002218 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002219 if (intel_crtc->active && old_fb != fb)
2220 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002221 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002222 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002223
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002224 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002225 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002226
Ville Syrjälä198598d2012-10-31 17:50:24 +02002227 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002228
2229 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002230}
2231
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002232static void intel_fdi_normal_train(struct drm_crtc *crtc)
2233{
2234 struct drm_device *dev = crtc->dev;
2235 struct drm_i915_private *dev_priv = dev->dev_private;
2236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2237 int pipe = intel_crtc->pipe;
2238 u32 reg, temp;
2239
2240 /* enable normal train */
2241 reg = FDI_TX_CTL(pipe);
2242 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002243 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002244 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2245 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002246 } else {
2247 temp &= ~FDI_LINK_TRAIN_NONE;
2248 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002249 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002250 I915_WRITE(reg, temp);
2251
2252 reg = FDI_RX_CTL(pipe);
2253 temp = I915_READ(reg);
2254 if (HAS_PCH_CPT(dev)) {
2255 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2256 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2257 } else {
2258 temp &= ~FDI_LINK_TRAIN_NONE;
2259 temp |= FDI_LINK_TRAIN_NONE;
2260 }
2261 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2262
2263 /* wait one idle pattern time */
2264 POSTING_READ(reg);
2265 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002266
2267 /* IVB wants error correction enabled */
2268 if (IS_IVYBRIDGE(dev))
2269 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2270 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002271}
2272
Daniel Vetter1e833f42013-02-19 22:31:57 +01002273static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2274{
2275 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2276}
2277
Daniel Vetter01a415f2012-10-27 15:58:40 +02002278static void ivb_modeset_global_resources(struct drm_device *dev)
2279{
2280 struct drm_i915_private *dev_priv = dev->dev_private;
2281 struct intel_crtc *pipe_B_crtc =
2282 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2283 struct intel_crtc *pipe_C_crtc =
2284 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2285 uint32_t temp;
2286
Daniel Vetter1e833f42013-02-19 22:31:57 +01002287 /*
2288 * When everything is off disable fdi C so that we could enable fdi B
2289 * with all lanes. Note that we don't care about enabled pipes without
2290 * an enabled pch encoder.
2291 */
2292 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2293 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002294 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2295 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2296
2297 temp = I915_READ(SOUTH_CHICKEN1);
2298 temp &= ~FDI_BC_BIFURCATION_SELECT;
2299 DRM_DEBUG_KMS("disabling fdi C rx\n");
2300 I915_WRITE(SOUTH_CHICKEN1, temp);
2301 }
2302}
2303
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002304/* The FDI link training functions for ILK/Ibexpeak. */
2305static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2306{
2307 struct drm_device *dev = crtc->dev;
2308 struct drm_i915_private *dev_priv = dev->dev_private;
2309 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2310 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002311 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002312 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002313
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002314 /* FDI needs bits from pipe & plane first */
2315 assert_pipe_enabled(dev_priv, pipe);
2316 assert_plane_enabled(dev_priv, plane);
2317
Adam Jacksone1a44742010-06-25 15:32:14 -04002318 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2319 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002320 reg = FDI_RX_IMR(pipe);
2321 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002322 temp &= ~FDI_RX_SYMBOL_LOCK;
2323 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002324 I915_WRITE(reg, temp);
2325 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002326 udelay(150);
2327
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002328 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002329 reg = FDI_TX_CTL(pipe);
2330 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002331 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2332 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002333 temp &= ~FDI_LINK_TRAIN_NONE;
2334 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002335 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002336
Chris Wilson5eddb702010-09-11 13:48:45 +01002337 reg = FDI_RX_CTL(pipe);
2338 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002339 temp &= ~FDI_LINK_TRAIN_NONE;
2340 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002341 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2342
2343 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002344 udelay(150);
2345
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002346 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002347 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2348 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2349 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002350
Chris Wilson5eddb702010-09-11 13:48:45 +01002351 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002352 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002353 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002354 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2355
2356 if ((temp & FDI_RX_BIT_LOCK)) {
2357 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002358 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002359 break;
2360 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002361 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002362 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002363 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002364
2365 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002366 reg = FDI_TX_CTL(pipe);
2367 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002368 temp &= ~FDI_LINK_TRAIN_NONE;
2369 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002370 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002371
Chris Wilson5eddb702010-09-11 13:48:45 +01002372 reg = FDI_RX_CTL(pipe);
2373 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002374 temp &= ~FDI_LINK_TRAIN_NONE;
2375 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002376 I915_WRITE(reg, temp);
2377
2378 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002379 udelay(150);
2380
Chris Wilson5eddb702010-09-11 13:48:45 +01002381 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002382 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002383 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002384 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2385
2386 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002387 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002388 DRM_DEBUG_KMS("FDI train 2 done.\n");
2389 break;
2390 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002391 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002392 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002393 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002394
2395 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002396
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002397}
2398
Akshay Joshi0206e352011-08-16 15:34:10 -04002399static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002400 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2401 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2402 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2403 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2404};
2405
2406/* The FDI link training functions for SNB/Cougarpoint. */
2407static void gen6_fdi_link_train(struct drm_crtc *crtc)
2408{
2409 struct drm_device *dev = crtc->dev;
2410 struct drm_i915_private *dev_priv = dev->dev_private;
2411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2412 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002413 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002414
Adam Jacksone1a44742010-06-25 15:32:14 -04002415 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2416 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002417 reg = FDI_RX_IMR(pipe);
2418 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002419 temp &= ~FDI_RX_SYMBOL_LOCK;
2420 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002421 I915_WRITE(reg, temp);
2422
2423 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002424 udelay(150);
2425
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002426 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002427 reg = FDI_TX_CTL(pipe);
2428 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002429 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2430 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002431 temp &= ~FDI_LINK_TRAIN_NONE;
2432 temp |= FDI_LINK_TRAIN_PATTERN_1;
2433 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2434 /* SNB-B */
2435 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002437
Daniel Vetterd74cf322012-10-26 10:58:13 +02002438 I915_WRITE(FDI_RX_MISC(pipe),
2439 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2440
Chris Wilson5eddb702010-09-11 13:48:45 +01002441 reg = FDI_RX_CTL(pipe);
2442 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002443 if (HAS_PCH_CPT(dev)) {
2444 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2445 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2446 } else {
2447 temp &= ~FDI_LINK_TRAIN_NONE;
2448 temp |= FDI_LINK_TRAIN_PATTERN_1;
2449 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002450 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2451
2452 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 udelay(150);
2454
Akshay Joshi0206e352011-08-16 15:34:10 -04002455 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002456 reg = FDI_TX_CTL(pipe);
2457 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2459 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002460 I915_WRITE(reg, temp);
2461
2462 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002463 udelay(500);
2464
Sean Paulfa37d392012-03-02 12:53:39 -05002465 for (retry = 0; retry < 5; retry++) {
2466 reg = FDI_RX_IIR(pipe);
2467 temp = I915_READ(reg);
2468 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2469 if (temp & FDI_RX_BIT_LOCK) {
2470 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2471 DRM_DEBUG_KMS("FDI train 1 done.\n");
2472 break;
2473 }
2474 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002475 }
Sean Paulfa37d392012-03-02 12:53:39 -05002476 if (retry < 5)
2477 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002478 }
2479 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002481
2482 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002483 reg = FDI_TX_CTL(pipe);
2484 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002485 temp &= ~FDI_LINK_TRAIN_NONE;
2486 temp |= FDI_LINK_TRAIN_PATTERN_2;
2487 if (IS_GEN6(dev)) {
2488 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2489 /* SNB-B */
2490 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2491 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002492 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002493
Chris Wilson5eddb702010-09-11 13:48:45 +01002494 reg = FDI_RX_CTL(pipe);
2495 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002496 if (HAS_PCH_CPT(dev)) {
2497 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2498 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2499 } else {
2500 temp &= ~FDI_LINK_TRAIN_NONE;
2501 temp |= FDI_LINK_TRAIN_PATTERN_2;
2502 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002503 I915_WRITE(reg, temp);
2504
2505 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002506 udelay(150);
2507
Akshay Joshi0206e352011-08-16 15:34:10 -04002508 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002509 reg = FDI_TX_CTL(pipe);
2510 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002511 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2512 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002513 I915_WRITE(reg, temp);
2514
2515 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002516 udelay(500);
2517
Sean Paulfa37d392012-03-02 12:53:39 -05002518 for (retry = 0; retry < 5; retry++) {
2519 reg = FDI_RX_IIR(pipe);
2520 temp = I915_READ(reg);
2521 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2522 if (temp & FDI_RX_SYMBOL_LOCK) {
2523 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2524 DRM_DEBUG_KMS("FDI train 2 done.\n");
2525 break;
2526 }
2527 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002528 }
Sean Paulfa37d392012-03-02 12:53:39 -05002529 if (retry < 5)
2530 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002531 }
2532 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002533 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002534
2535 DRM_DEBUG_KMS("FDI train done.\n");
2536}
2537
Jesse Barnes357555c2011-04-28 15:09:55 -07002538/* Manual link training for Ivy Bridge A0 parts */
2539static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2540{
2541 struct drm_device *dev = crtc->dev;
2542 struct drm_i915_private *dev_priv = dev->dev_private;
2543 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2544 int pipe = intel_crtc->pipe;
2545 u32 reg, temp, i;
2546
2547 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2548 for train result */
2549 reg = FDI_RX_IMR(pipe);
2550 temp = I915_READ(reg);
2551 temp &= ~FDI_RX_SYMBOL_LOCK;
2552 temp &= ~FDI_RX_BIT_LOCK;
2553 I915_WRITE(reg, temp);
2554
2555 POSTING_READ(reg);
2556 udelay(150);
2557
Daniel Vetter01a415f2012-10-27 15:58:40 +02002558 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2559 I915_READ(FDI_RX_IIR(pipe)));
2560
Jesse Barnes357555c2011-04-28 15:09:55 -07002561 /* enable CPU FDI TX and PCH FDI RX */
2562 reg = FDI_TX_CTL(pipe);
2563 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002564 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2565 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002566 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2567 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2568 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2569 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002570 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002571 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2572
Daniel Vetterd74cf322012-10-26 10:58:13 +02002573 I915_WRITE(FDI_RX_MISC(pipe),
2574 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2575
Jesse Barnes357555c2011-04-28 15:09:55 -07002576 reg = FDI_RX_CTL(pipe);
2577 temp = I915_READ(reg);
2578 temp &= ~FDI_LINK_TRAIN_AUTO;
2579 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2580 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002581 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002582 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2583
2584 POSTING_READ(reg);
2585 udelay(150);
2586
Akshay Joshi0206e352011-08-16 15:34:10 -04002587 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002588 reg = FDI_TX_CTL(pipe);
2589 temp = I915_READ(reg);
2590 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2591 temp |= snb_b_fdi_train_param[i];
2592 I915_WRITE(reg, temp);
2593
2594 POSTING_READ(reg);
2595 udelay(500);
2596
2597 reg = FDI_RX_IIR(pipe);
2598 temp = I915_READ(reg);
2599 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2600
2601 if (temp & FDI_RX_BIT_LOCK ||
2602 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2603 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002604 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002605 break;
2606 }
2607 }
2608 if (i == 4)
2609 DRM_ERROR("FDI train 1 fail!\n");
2610
2611 /* Train 2 */
2612 reg = FDI_TX_CTL(pipe);
2613 temp = I915_READ(reg);
2614 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2615 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2616 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2617 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2618 I915_WRITE(reg, temp);
2619
2620 reg = FDI_RX_CTL(pipe);
2621 temp = I915_READ(reg);
2622 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2623 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2624 I915_WRITE(reg, temp);
2625
2626 POSTING_READ(reg);
2627 udelay(150);
2628
Akshay Joshi0206e352011-08-16 15:34:10 -04002629 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002630 reg = FDI_TX_CTL(pipe);
2631 temp = I915_READ(reg);
2632 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2633 temp |= snb_b_fdi_train_param[i];
2634 I915_WRITE(reg, temp);
2635
2636 POSTING_READ(reg);
2637 udelay(500);
2638
2639 reg = FDI_RX_IIR(pipe);
2640 temp = I915_READ(reg);
2641 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2642
2643 if (temp & FDI_RX_SYMBOL_LOCK) {
2644 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002645 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002646 break;
2647 }
2648 }
2649 if (i == 4)
2650 DRM_ERROR("FDI train 2 fail!\n");
2651
2652 DRM_DEBUG_KMS("FDI train done.\n");
2653}
2654
Daniel Vetter88cefb62012-08-12 19:27:14 +02002655static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002656{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002657 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002658 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002659 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002660 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002661
Jesse Barnesc64e3112010-09-10 11:27:03 -07002662
Jesse Barnes0e23b992010-09-10 11:10:00 -07002663 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002664 reg = FDI_RX_CTL(pipe);
2665 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002666 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2667 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002668 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002669 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2670
2671 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002672 udelay(200);
2673
2674 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002675 temp = I915_READ(reg);
2676 I915_WRITE(reg, temp | FDI_PCDCLK);
2677
2678 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002679 udelay(200);
2680
Paulo Zanoni20749732012-11-23 15:30:38 -02002681 /* Enable CPU FDI TX PLL, always on for Ironlake */
2682 reg = FDI_TX_CTL(pipe);
2683 temp = I915_READ(reg);
2684 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2685 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002686
Paulo Zanoni20749732012-11-23 15:30:38 -02002687 POSTING_READ(reg);
2688 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002689 }
2690}
2691
Daniel Vetter88cefb62012-08-12 19:27:14 +02002692static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2693{
2694 struct drm_device *dev = intel_crtc->base.dev;
2695 struct drm_i915_private *dev_priv = dev->dev_private;
2696 int pipe = intel_crtc->pipe;
2697 u32 reg, temp;
2698
2699 /* Switch from PCDclk to Rawclk */
2700 reg = FDI_RX_CTL(pipe);
2701 temp = I915_READ(reg);
2702 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2703
2704 /* Disable CPU FDI TX PLL */
2705 reg = FDI_TX_CTL(pipe);
2706 temp = I915_READ(reg);
2707 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2708
2709 POSTING_READ(reg);
2710 udelay(100);
2711
2712 reg = FDI_RX_CTL(pipe);
2713 temp = I915_READ(reg);
2714 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2715
2716 /* Wait for the clocks to turn off. */
2717 POSTING_READ(reg);
2718 udelay(100);
2719}
2720
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002721static void ironlake_fdi_disable(struct drm_crtc *crtc)
2722{
2723 struct drm_device *dev = crtc->dev;
2724 struct drm_i915_private *dev_priv = dev->dev_private;
2725 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2726 int pipe = intel_crtc->pipe;
2727 u32 reg, temp;
2728
2729 /* disable CPU FDI tx and PCH FDI rx */
2730 reg = FDI_TX_CTL(pipe);
2731 temp = I915_READ(reg);
2732 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2733 POSTING_READ(reg);
2734
2735 reg = FDI_RX_CTL(pipe);
2736 temp = I915_READ(reg);
2737 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002738 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002739 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2740
2741 POSTING_READ(reg);
2742 udelay(100);
2743
2744 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002745 if (HAS_PCH_IBX(dev)) {
2746 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002747 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002748
2749 /* still set train pattern 1 */
2750 reg = FDI_TX_CTL(pipe);
2751 temp = I915_READ(reg);
2752 temp &= ~FDI_LINK_TRAIN_NONE;
2753 temp |= FDI_LINK_TRAIN_PATTERN_1;
2754 I915_WRITE(reg, temp);
2755
2756 reg = FDI_RX_CTL(pipe);
2757 temp = I915_READ(reg);
2758 if (HAS_PCH_CPT(dev)) {
2759 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2760 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2761 } else {
2762 temp &= ~FDI_LINK_TRAIN_NONE;
2763 temp |= FDI_LINK_TRAIN_PATTERN_1;
2764 }
2765 /* BPC in FDI rx is consistent with that in PIPECONF */
2766 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002767 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002768 I915_WRITE(reg, temp);
2769
2770 POSTING_READ(reg);
2771 udelay(100);
2772}
2773
Chris Wilson5bb61642012-09-27 21:25:58 +01002774static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2775{
2776 struct drm_device *dev = crtc->dev;
2777 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002779 unsigned long flags;
2780 bool pending;
2781
Ville Syrjälä10d83732013-01-29 18:13:34 +02002782 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2783 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002784 return false;
2785
2786 spin_lock_irqsave(&dev->event_lock, flags);
2787 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2788 spin_unlock_irqrestore(&dev->event_lock, flags);
2789
2790 return pending;
2791}
2792
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002793static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2794{
Chris Wilson0f911282012-04-17 10:05:38 +01002795 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002796 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002797
2798 if (crtc->fb == NULL)
2799 return;
2800
Daniel Vetter2c10d572012-12-20 21:24:07 +01002801 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2802
Chris Wilson5bb61642012-09-27 21:25:58 +01002803 wait_event(dev_priv->pending_flip_queue,
2804 !intel_crtc_has_pending_flip(crtc));
2805
Chris Wilson0f911282012-04-17 10:05:38 +01002806 mutex_lock(&dev->struct_mutex);
2807 intel_finish_fb(crtc->fb);
2808 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002809}
2810
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002811/* Program iCLKIP clock to the desired frequency */
2812static void lpt_program_iclkip(struct drm_crtc *crtc)
2813{
2814 struct drm_device *dev = crtc->dev;
2815 struct drm_i915_private *dev_priv = dev->dev_private;
2816 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2817 u32 temp;
2818
Daniel Vetter09153002012-12-12 14:06:44 +01002819 mutex_lock(&dev_priv->dpio_lock);
2820
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002821 /* It is necessary to ungate the pixclk gate prior to programming
2822 * the divisors, and gate it back when it is done.
2823 */
2824 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2825
2826 /* Disable SSCCTL */
2827 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002828 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2829 SBI_SSCCTL_DISABLE,
2830 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002831
2832 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2833 if (crtc->mode.clock == 20000) {
2834 auxdiv = 1;
2835 divsel = 0x41;
2836 phaseinc = 0x20;
2837 } else {
2838 /* The iCLK virtual clock root frequency is in MHz,
2839 * but the crtc->mode.clock in in KHz. To get the divisors,
2840 * it is necessary to divide one by another, so we
2841 * convert the virtual clock precision to KHz here for higher
2842 * precision.
2843 */
2844 u32 iclk_virtual_root_freq = 172800 * 1000;
2845 u32 iclk_pi_range = 64;
2846 u32 desired_divisor, msb_divisor_value, pi_value;
2847
2848 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2849 msb_divisor_value = desired_divisor / iclk_pi_range;
2850 pi_value = desired_divisor % iclk_pi_range;
2851
2852 auxdiv = 0;
2853 divsel = msb_divisor_value - 2;
2854 phaseinc = pi_value;
2855 }
2856
2857 /* This should not happen with any sane values */
2858 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2859 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2860 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2861 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2862
2863 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2864 crtc->mode.clock,
2865 auxdiv,
2866 divsel,
2867 phasedir,
2868 phaseinc);
2869
2870 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002871 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002872 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2873 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2874 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2875 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2876 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2877 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002878 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002879
2880 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002881 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002882 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2883 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002884 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002885
2886 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002887 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002888 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002889 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002890
2891 /* Wait for initialization time */
2892 udelay(24);
2893
2894 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002895
2896 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002897}
2898
Daniel Vetter275f01b22013-05-03 11:49:47 +02002899static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2900 enum pipe pch_transcoder)
2901{
2902 struct drm_device *dev = crtc->base.dev;
2903 struct drm_i915_private *dev_priv = dev->dev_private;
2904 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2905
2906 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2907 I915_READ(HTOTAL(cpu_transcoder)));
2908 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2909 I915_READ(HBLANK(cpu_transcoder)));
2910 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2911 I915_READ(HSYNC(cpu_transcoder)));
2912
2913 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2914 I915_READ(VTOTAL(cpu_transcoder)));
2915 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2916 I915_READ(VBLANK(cpu_transcoder)));
2917 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2918 I915_READ(VSYNC(cpu_transcoder)));
2919 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2920 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2921}
2922
Jesse Barnesf67a5592011-01-05 10:31:48 -08002923/*
2924 * Enable PCH resources required for PCH ports:
2925 * - PCH PLLs
2926 * - FDI training & RX/TX
2927 * - update transcoder timings
2928 * - DP transcoding bits
2929 * - transcoder
2930 */
2931static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002932{
2933 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002934 struct drm_i915_private *dev_priv = dev->dev_private;
2935 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2936 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002937 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002938
Daniel Vetterab9412b2013-05-03 11:49:46 +02002939 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01002940
Daniel Vettercd986ab2012-10-26 10:58:12 +02002941 /* Write the TU size bits before fdi link training, so that error
2942 * detection works. */
2943 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2944 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2945
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002946 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002947 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002948
Daniel Vetter572deb32012-10-27 18:46:14 +02002949 /* XXX: pch pll's can be enabled any time before we enable the PCH
2950 * transcoder, and we actually should do this to not upset any PCH
2951 * transcoder that already use the clock when we share it.
2952 *
2953 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
2954 * unconditionally resets the pll - we need that to have the right LVDS
2955 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02002956 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01002957
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002958 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002959 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002960
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002961 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002962 switch (pipe) {
2963 default:
2964 case 0:
2965 temp |= TRANSA_DPLL_ENABLE;
2966 sel = TRANSA_DPLLB_SEL;
2967 break;
2968 case 1:
2969 temp |= TRANSB_DPLL_ENABLE;
2970 sel = TRANSB_DPLLB_SEL;
2971 break;
2972 case 2:
2973 temp |= TRANSC_DPLL_ENABLE;
2974 sel = TRANSC_DPLLB_SEL;
2975 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07002976 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002977 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
2978 temp |= sel;
2979 else
2980 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002981 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002982 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002983
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002984 /* set transcoder timing, panel must allow it */
2985 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02002986 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002987
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002988 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002989
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002990 /* For PCH DP, enable TRANS_DP_CTL */
2991 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07002992 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
2993 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002994 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002995 reg = TRANS_DP_CTL(pipe);
2996 temp = I915_READ(reg);
2997 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002998 TRANS_DP_SYNC_MASK |
2999 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003000 temp |= (TRANS_DP_OUTPUT_ENABLE |
3001 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003002 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003003
3004 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003005 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003006 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003007 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003008
3009 switch (intel_trans_dp_port_sel(crtc)) {
3010 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003011 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003012 break;
3013 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003014 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003015 break;
3016 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003017 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003018 break;
3019 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003020 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003021 }
3022
Chris Wilson5eddb702010-09-11 13:48:45 +01003023 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003024 }
3025
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003026 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003027}
3028
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003029static void lpt_pch_enable(struct drm_crtc *crtc)
3030{
3031 struct drm_device *dev = crtc->dev;
3032 struct drm_i915_private *dev_priv = dev->dev_private;
3033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003034 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003035
Daniel Vetterab9412b2013-05-03 11:49:46 +02003036 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003037
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003038 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003039
Paulo Zanoni0540e482012-10-31 18:12:40 -02003040 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003041 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003042
Paulo Zanoni937bb612012-10-31 18:12:47 -02003043 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003044}
3045
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003046static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3047{
3048 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3049
3050 if (pll == NULL)
3051 return;
3052
3053 if (pll->refcount == 0) {
3054 WARN(1, "bad PCH PLL refcount\n");
3055 return;
3056 }
3057
3058 --pll->refcount;
3059 intel_crtc->pch_pll = NULL;
3060}
3061
3062static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3063{
3064 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3065 struct intel_pch_pll *pll;
3066 int i;
3067
3068 pll = intel_crtc->pch_pll;
3069 if (pll) {
3070 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3071 intel_crtc->base.base.id, pll->pll_reg);
3072 goto prepare;
3073 }
3074
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003075 if (HAS_PCH_IBX(dev_priv->dev)) {
3076 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3077 i = intel_crtc->pipe;
3078 pll = &dev_priv->pch_plls[i];
3079
3080 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3081 intel_crtc->base.base.id, pll->pll_reg);
3082
3083 goto found;
3084 }
3085
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003086 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3087 pll = &dev_priv->pch_plls[i];
3088
3089 /* Only want to check enabled timings first */
3090 if (pll->refcount == 0)
3091 continue;
3092
3093 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3094 fp == I915_READ(pll->fp0_reg)) {
3095 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3096 intel_crtc->base.base.id,
3097 pll->pll_reg, pll->refcount, pll->active);
3098
3099 goto found;
3100 }
3101 }
3102
3103 /* Ok no matching timings, maybe there's a free one? */
3104 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3105 pll = &dev_priv->pch_plls[i];
3106 if (pll->refcount == 0) {
3107 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3108 intel_crtc->base.base.id, pll->pll_reg);
3109 goto found;
3110 }
3111 }
3112
3113 return NULL;
3114
3115found:
3116 intel_crtc->pch_pll = pll;
3117 pll->refcount++;
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003118 DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(intel_crtc->pipe));
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003119prepare: /* separate function? */
3120 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003121
Chris Wilsone04c7352012-05-02 20:43:56 +01003122 /* Wait for the clocks to stabilize before rewriting the regs */
3123 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003124 POSTING_READ(pll->pll_reg);
3125 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003126
3127 I915_WRITE(pll->fp0_reg, fp);
3128 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003129 pll->on = false;
3130 return pll;
3131}
3132
Daniel Vettera1520312013-05-03 11:49:50 +02003133static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003134{
3135 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003136 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003137 u32 temp;
3138
3139 temp = I915_READ(dslreg);
3140 udelay(500);
3141 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003142 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003143 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003144 }
3145}
3146
Jesse Barnesb074cec2013-04-25 12:55:02 -07003147static void ironlake_pfit_enable(struct intel_crtc *crtc)
3148{
3149 struct drm_device *dev = crtc->base.dev;
3150 struct drm_i915_private *dev_priv = dev->dev_private;
3151 int pipe = crtc->pipe;
3152
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003153 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003154 /* Force use of hard-coded filter coefficients
3155 * as some pre-programmed values are broken,
3156 * e.g. x201.
3157 */
3158 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3159 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3160 PF_PIPE_SEL_IVB(pipe));
3161 else
3162 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3163 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3164 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3165 }
3166}
3167
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003168static void intel_enable_planes(struct drm_crtc *crtc)
3169{
3170 struct drm_device *dev = crtc->dev;
3171 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3172 struct intel_plane *intel_plane;
3173
3174 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3175 if (intel_plane->pipe == pipe)
3176 intel_plane_restore(&intel_plane->base);
3177}
3178
3179static void intel_disable_planes(struct drm_crtc *crtc)
3180{
3181 struct drm_device *dev = crtc->dev;
3182 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3183 struct intel_plane *intel_plane;
3184
3185 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3186 if (intel_plane->pipe == pipe)
3187 intel_plane_disable(&intel_plane->base);
3188}
3189
Jesse Barnesf67a5592011-01-05 10:31:48 -08003190static void ironlake_crtc_enable(struct drm_crtc *crtc)
3191{
3192 struct drm_device *dev = crtc->dev;
3193 struct drm_i915_private *dev_priv = dev->dev_private;
3194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003195 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003196 int pipe = intel_crtc->pipe;
3197 int plane = intel_crtc->plane;
3198 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003199
Daniel Vetter08a48462012-07-02 11:43:47 +02003200 WARN_ON(!crtc->enabled);
3201
Jesse Barnesf67a5592011-01-05 10:31:48 -08003202 if (intel_crtc->active)
3203 return;
3204
3205 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003206
3207 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3208 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3209
Jesse Barnesf67a5592011-01-05 10:31:48 -08003210 intel_update_watermarks(dev);
3211
3212 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3213 temp = I915_READ(PCH_LVDS);
3214 if ((temp & LVDS_PORT_EN) == 0)
3215 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3216 }
3217
Jesse Barnesf67a5592011-01-05 10:31:48 -08003218
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003219 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003220 /* Note: FDI PLL enabling _must_ be done before we enable the
3221 * cpu pipes, hence this is separate from all the other fdi/pch
3222 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003223 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003224 } else {
3225 assert_fdi_tx_disabled(dev_priv, pipe);
3226 assert_fdi_rx_disabled(dev_priv, pipe);
3227 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003228
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003229 for_each_encoder_on_crtc(dev, crtc, encoder)
3230 if (encoder->pre_enable)
3231 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003232
3233 /* Enable panel fitting for LVDS */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003234 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003235
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003236 /*
3237 * On ILK+ LUT must be loaded before the pipe is running but with
3238 * clocks enabled
3239 */
3240 intel_crtc_load_lut(crtc);
3241
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003242 intel_enable_pipe(dev_priv, pipe,
3243 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003244 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003245 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003246 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003247
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003248 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003249 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003250
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003251 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003252 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003253 mutex_unlock(&dev->struct_mutex);
3254
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003255 for_each_encoder_on_crtc(dev, crtc, encoder)
3256 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003257
3258 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003259 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003260
3261 /*
3262 * There seems to be a race in PCH platform hw (at least on some
3263 * outputs) where an enabled pipe still completes any pageflip right
3264 * away (as if the pipe is off) instead of waiting for vblank. As soon
3265 * as the first vblank happend, everything works as expected. Hence just
3266 * wait for one vblank before returning to avoid strange things
3267 * happening.
3268 */
3269 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003270}
3271
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003272/* IPS only exists on ULT machines and is tied to pipe A. */
3273static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3274{
3275 return IS_ULT(crtc->base.dev) && crtc->pipe == PIPE_A;
3276}
3277
3278static void hsw_enable_ips(struct intel_crtc *crtc)
3279{
3280 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3281
3282 if (!crtc->config.ips_enabled)
3283 return;
3284
3285 /* We can only enable IPS after we enable a plane and wait for a vblank.
3286 * We guarantee that the plane is enabled by calling intel_enable_ips
3287 * only after intel_enable_plane. And intel_enable_plane already waits
3288 * for a vblank, so all we need to do here is to enable the IPS bit. */
3289 assert_plane_enabled(dev_priv, crtc->plane);
3290 I915_WRITE(IPS_CTL, IPS_ENABLE);
3291}
3292
3293static void hsw_disable_ips(struct intel_crtc *crtc)
3294{
3295 struct drm_device *dev = crtc->base.dev;
3296 struct drm_i915_private *dev_priv = dev->dev_private;
3297
3298 if (!crtc->config.ips_enabled)
3299 return;
3300
3301 assert_plane_enabled(dev_priv, crtc->plane);
3302 I915_WRITE(IPS_CTL, 0);
3303
3304 /* We need to wait for a vblank before we can disable the plane. */
3305 intel_wait_for_vblank(dev, crtc->pipe);
3306}
3307
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003308static void haswell_crtc_enable(struct drm_crtc *crtc)
3309{
3310 struct drm_device *dev = crtc->dev;
3311 struct drm_i915_private *dev_priv = dev->dev_private;
3312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3313 struct intel_encoder *encoder;
3314 int pipe = intel_crtc->pipe;
3315 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003316
3317 WARN_ON(!crtc->enabled);
3318
3319 if (intel_crtc->active)
3320 return;
3321
3322 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003323
3324 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3325 if (intel_crtc->config.has_pch_encoder)
3326 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3327
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003328 intel_update_watermarks(dev);
3329
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003330 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003331 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003332
3333 for_each_encoder_on_crtc(dev, crtc, encoder)
3334 if (encoder->pre_enable)
3335 encoder->pre_enable(encoder);
3336
Paulo Zanoni1f544382012-10-24 11:32:00 -02003337 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003338
Paulo Zanoni1f544382012-10-24 11:32:00 -02003339 /* Enable panel fitting for eDP */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003340 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003341
3342 /*
3343 * On ILK+ LUT must be loaded before the pipe is running but with
3344 * clocks enabled
3345 */
3346 intel_crtc_load_lut(crtc);
3347
Paulo Zanoni1f544382012-10-24 11:32:00 -02003348 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003349 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003350
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003351 intel_enable_pipe(dev_priv, pipe,
3352 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003353 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003354 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003355 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003356
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003357 hsw_enable_ips(intel_crtc);
3358
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003359 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003360 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003361
3362 mutex_lock(&dev->struct_mutex);
3363 intel_update_fbc(dev);
3364 mutex_unlock(&dev->struct_mutex);
3365
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003366 for_each_encoder_on_crtc(dev, crtc, encoder)
3367 encoder->enable(encoder);
3368
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003369 /*
3370 * There seems to be a race in PCH platform hw (at least on some
3371 * outputs) where an enabled pipe still completes any pageflip right
3372 * away (as if the pipe is off) instead of waiting for vblank. As soon
3373 * as the first vblank happend, everything works as expected. Hence just
3374 * wait for one vblank before returning to avoid strange things
3375 * happening.
3376 */
3377 intel_wait_for_vblank(dev, intel_crtc->pipe);
3378}
3379
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003380static void ironlake_pfit_disable(struct intel_crtc *crtc)
3381{
3382 struct drm_device *dev = crtc->base.dev;
3383 struct drm_i915_private *dev_priv = dev->dev_private;
3384 int pipe = crtc->pipe;
3385
3386 /* To avoid upsetting the power well on haswell only disable the pfit if
3387 * it's in use. The hw state code will make sure we get this right. */
3388 if (crtc->config.pch_pfit.size) {
3389 I915_WRITE(PF_CTL(pipe), 0);
3390 I915_WRITE(PF_WIN_POS(pipe), 0);
3391 I915_WRITE(PF_WIN_SZ(pipe), 0);
3392 }
3393}
3394
Jesse Barnes6be4a602010-09-10 10:26:01 -07003395static void ironlake_crtc_disable(struct drm_crtc *crtc)
3396{
3397 struct drm_device *dev = crtc->dev;
3398 struct drm_i915_private *dev_priv = dev->dev_private;
3399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003400 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003401 int pipe = intel_crtc->pipe;
3402 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003403 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003404
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003405
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003406 if (!intel_crtc->active)
3407 return;
3408
Daniel Vetterea9d7582012-07-10 10:42:52 +02003409 for_each_encoder_on_crtc(dev, crtc, encoder)
3410 encoder->disable(encoder);
3411
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003412 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003413 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003414
Chris Wilson973d04f2011-07-08 12:22:37 +01003415 if (dev_priv->cfb_plane == plane)
3416 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003417
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003418 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003419 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003420 intel_disable_plane(dev_priv, plane, pipe);
3421
Paulo Zanoni86642812013-04-12 17:57:57 -03003422 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003423 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003424
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003425 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003426
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003427 for_each_encoder_on_crtc(dev, crtc, encoder)
3428 if (encoder->post_disable)
3429 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003430
Chris Wilson5eddb702010-09-11 13:48:45 +01003431 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003432
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003433 ironlake_disable_pch_transcoder(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03003434 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003435
3436 if (HAS_PCH_CPT(dev)) {
3437 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 reg = TRANS_DP_CTL(pipe);
3439 temp = I915_READ(reg);
3440 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003441 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003442 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003443
3444 /* disable DPLL_SEL */
3445 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003446 switch (pipe) {
3447 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003448 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003449 break;
3450 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003451 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003452 break;
3453 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003454 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003455 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003456 break;
3457 default:
3458 BUG(); /* wtf */
3459 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003460 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003461 }
3462
3463 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003464 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003465
Daniel Vetter88cefb62012-08-12 19:27:14 +02003466 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003467
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003468 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003469 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003470
3471 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003472 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003473 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003474}
3475
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003476static void haswell_crtc_disable(struct drm_crtc *crtc)
3477{
3478 struct drm_device *dev = crtc->dev;
3479 struct drm_i915_private *dev_priv = dev->dev_private;
3480 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3481 struct intel_encoder *encoder;
3482 int pipe = intel_crtc->pipe;
3483 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003484 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003485
3486 if (!intel_crtc->active)
3487 return;
3488
3489 for_each_encoder_on_crtc(dev, crtc, encoder)
3490 encoder->disable(encoder);
3491
3492 intel_crtc_wait_for_pending_flips(crtc);
3493 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003494
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003495 /* FBC must be disabled before disabling the plane on HSW. */
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003496 if (dev_priv->cfb_plane == plane)
3497 intel_disable_fbc(dev);
3498
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003499 hsw_disable_ips(intel_crtc);
3500
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003501 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003502 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003503 intel_disable_plane(dev_priv, plane, pipe);
3504
Paulo Zanoni86642812013-04-12 17:57:57 -03003505 if (intel_crtc->config.has_pch_encoder)
3506 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003507 intel_disable_pipe(dev_priv, pipe);
3508
Paulo Zanoniad80a812012-10-24 16:06:19 -02003509 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003510
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003511 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003512
Paulo Zanoni1f544382012-10-24 11:32:00 -02003513 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003514
3515 for_each_encoder_on_crtc(dev, crtc, encoder)
3516 if (encoder->post_disable)
3517 encoder->post_disable(encoder);
3518
Daniel Vetter88adfff2013-03-28 10:42:01 +01003519 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003520 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003521 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003522 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003523 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003524
3525 intel_crtc->active = false;
3526 intel_update_watermarks(dev);
3527
3528 mutex_lock(&dev->struct_mutex);
3529 intel_update_fbc(dev);
3530 mutex_unlock(&dev->struct_mutex);
3531}
3532
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003533static void ironlake_crtc_off(struct drm_crtc *crtc)
3534{
3535 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3536 intel_put_pch_pll(intel_crtc);
3537}
3538
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003539static void haswell_crtc_off(struct drm_crtc *crtc)
3540{
3541 intel_ddi_put_crtc_pll(crtc);
3542}
3543
Daniel Vetter02e792f2009-09-15 22:57:34 +02003544static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3545{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003546 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003547 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003548 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003549
Chris Wilson23f09ce2010-08-12 13:53:37 +01003550 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003551 dev_priv->mm.interruptible = false;
3552 (void) intel_overlay_switch_off(intel_crtc->overlay);
3553 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003554 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003555 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003556
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003557 /* Let userspace switch the overlay on again. In most cases userspace
3558 * has to recompute where to put it anyway.
3559 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003560}
3561
Egbert Eich61bc95c2013-03-04 09:24:38 -05003562/**
3563 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3564 * cursor plane briefly if not already running after enabling the display
3565 * plane.
3566 * This workaround avoids occasional blank screens when self refresh is
3567 * enabled.
3568 */
3569static void
3570g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3571{
3572 u32 cntl = I915_READ(CURCNTR(pipe));
3573
3574 if ((cntl & CURSOR_MODE) == 0) {
3575 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3576
3577 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3578 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3579 intel_wait_for_vblank(dev_priv->dev, pipe);
3580 I915_WRITE(CURCNTR(pipe), cntl);
3581 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3582 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3583 }
3584}
3585
Jesse Barnes2dd24552013-04-25 12:55:01 -07003586static void i9xx_pfit_enable(struct intel_crtc *crtc)
3587{
3588 struct drm_device *dev = crtc->base.dev;
3589 struct drm_i915_private *dev_priv = dev->dev_private;
3590 struct intel_crtc_config *pipe_config = &crtc->config;
3591
Daniel Vetter328d8e82013-05-08 10:36:31 +02003592 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003593 return;
3594
Daniel Vetterc0b03412013-05-28 12:05:54 +02003595 /*
3596 * The panel fitter should only be adjusted whilst the pipe is disabled,
3597 * according to register description and PRM.
3598 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003599 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3600 assert_pipe_disabled(dev_priv, crtc->pipe);
3601
Jesse Barnesb074cec2013-04-25 12:55:02 -07003602 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3603 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003604
3605 /* Border color in case we don't scale up to the full screen. Black by
3606 * default, change to something else for debugging. */
3607 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003608}
3609
Jesse Barnes89b667f2013-04-18 14:51:36 -07003610static void valleyview_crtc_enable(struct drm_crtc *crtc)
3611{
3612 struct drm_device *dev = crtc->dev;
3613 struct drm_i915_private *dev_priv = dev->dev_private;
3614 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3615 struct intel_encoder *encoder;
3616 int pipe = intel_crtc->pipe;
3617 int plane = intel_crtc->plane;
3618
3619 WARN_ON(!crtc->enabled);
3620
3621 if (intel_crtc->active)
3622 return;
3623
3624 intel_crtc->active = true;
3625 intel_update_watermarks(dev);
3626
3627 mutex_lock(&dev_priv->dpio_lock);
3628
3629 for_each_encoder_on_crtc(dev, crtc, encoder)
3630 if (encoder->pre_pll_enable)
3631 encoder->pre_pll_enable(encoder);
3632
3633 intel_enable_pll(dev_priv, pipe);
3634
3635 for_each_encoder_on_crtc(dev, crtc, encoder)
3636 if (encoder->pre_enable)
3637 encoder->pre_enable(encoder);
3638
3639 /* VLV wants encoder enabling _before_ the pipe is up. */
3640 for_each_encoder_on_crtc(dev, crtc, encoder)
3641 encoder->enable(encoder);
3642
Jesse Barnes2dd24552013-04-25 12:55:01 -07003643 /* Enable panel fitting for eDP */
3644 i9xx_pfit_enable(intel_crtc);
3645
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003646 intel_crtc_load_lut(crtc);
3647
Jesse Barnes89b667f2013-04-18 14:51:36 -07003648 intel_enable_pipe(dev_priv, pipe, false);
3649 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003650 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003651 intel_crtc_update_cursor(crtc, true);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003652
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003653 intel_update_fbc(dev);
3654
Jesse Barnes89b667f2013-04-18 14:51:36 -07003655 mutex_unlock(&dev_priv->dpio_lock);
3656}
3657
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003658static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003659{
3660 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003661 struct drm_i915_private *dev_priv = dev->dev_private;
3662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003663 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003664 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003665 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003666
Daniel Vetter08a48462012-07-02 11:43:47 +02003667 WARN_ON(!crtc->enabled);
3668
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003669 if (intel_crtc->active)
3670 return;
3671
3672 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003673 intel_update_watermarks(dev);
3674
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003675 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003676
3677 for_each_encoder_on_crtc(dev, crtc, encoder)
3678 if (encoder->pre_enable)
3679 encoder->pre_enable(encoder);
3680
Jesse Barnes2dd24552013-04-25 12:55:01 -07003681 /* Enable panel fitting for LVDS */
3682 i9xx_pfit_enable(intel_crtc);
3683
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003684 intel_crtc_load_lut(crtc);
3685
Jesse Barnes040484a2011-01-03 12:14:26 -08003686 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003687 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003688 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003689 intel_crtc_update_cursor(crtc, true);
Egbert Eich61bc95c2013-03-04 09:24:38 -05003690 if (IS_G4X(dev))
3691 g4x_fixup_plane(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003692
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003693 /* Give the overlay scaler a chance to enable if it's on this pipe */
3694 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003695
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003696 intel_update_fbc(dev);
3697
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003698 for_each_encoder_on_crtc(dev, crtc, encoder)
3699 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003700}
3701
Daniel Vetter87476d62013-04-11 16:29:06 +02003702static void i9xx_pfit_disable(struct intel_crtc *crtc)
3703{
3704 struct drm_device *dev = crtc->base.dev;
3705 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003706
3707 if (!crtc->config.gmch_pfit.control)
3708 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003709
3710 assert_pipe_disabled(dev_priv, crtc->pipe);
3711
Daniel Vetter328d8e82013-05-08 10:36:31 +02003712 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3713 I915_READ(PFIT_CONTROL));
3714 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003715}
3716
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003717static void i9xx_crtc_disable(struct drm_crtc *crtc)
3718{
3719 struct drm_device *dev = crtc->dev;
3720 struct drm_i915_private *dev_priv = dev->dev_private;
3721 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003722 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003723 int pipe = intel_crtc->pipe;
3724 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003725
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003726 if (!intel_crtc->active)
3727 return;
3728
Daniel Vetterea9d7582012-07-10 10:42:52 +02003729 for_each_encoder_on_crtc(dev, crtc, encoder)
3730 encoder->disable(encoder);
3731
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003732 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003733 intel_crtc_wait_for_pending_flips(crtc);
3734 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003735
Chris Wilson973d04f2011-07-08 12:22:37 +01003736 if (dev_priv->cfb_plane == plane)
3737 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003738
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003739 intel_crtc_dpms_overlay(intel_crtc, false);
3740 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003741 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003742 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003743
Jesse Barnesb24e7172011-01-04 15:09:30 -08003744 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003745
Daniel Vetter87476d62013-04-11 16:29:06 +02003746 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003747
Jesse Barnes89b667f2013-04-18 14:51:36 -07003748 for_each_encoder_on_crtc(dev, crtc, encoder)
3749 if (encoder->post_disable)
3750 encoder->post_disable(encoder);
3751
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003752 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003753
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003754 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003755 intel_update_fbc(dev);
3756 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003757}
3758
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003759static void i9xx_crtc_off(struct drm_crtc *crtc)
3760{
3761}
3762
Daniel Vetter976f8a22012-07-08 22:34:21 +02003763static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3764 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003765{
3766 struct drm_device *dev = crtc->dev;
3767 struct drm_i915_master_private *master_priv;
3768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3769 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003770
3771 if (!dev->primary->master)
3772 return;
3773
3774 master_priv = dev->primary->master->driver_priv;
3775 if (!master_priv->sarea_priv)
3776 return;
3777
Jesse Barnes79e53942008-11-07 14:24:08 -08003778 switch (pipe) {
3779 case 0:
3780 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3781 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3782 break;
3783 case 1:
3784 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3785 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3786 break;
3787 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003788 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003789 break;
3790 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003791}
3792
Daniel Vetter976f8a22012-07-08 22:34:21 +02003793/**
3794 * Sets the power management mode of the pipe and plane.
3795 */
3796void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003797{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003798 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003799 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003800 struct intel_encoder *intel_encoder;
3801 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003802
Daniel Vetter976f8a22012-07-08 22:34:21 +02003803 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3804 enable |= intel_encoder->connectors_active;
3805
3806 if (enable)
3807 dev_priv->display.crtc_enable(crtc);
3808 else
3809 dev_priv->display.crtc_disable(crtc);
3810
3811 intel_crtc_update_sarea(crtc, enable);
3812}
3813
Daniel Vetter976f8a22012-07-08 22:34:21 +02003814static void intel_crtc_disable(struct drm_crtc *crtc)
3815{
3816 struct drm_device *dev = crtc->dev;
3817 struct drm_connector *connector;
3818 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003819 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003820
3821 /* crtc should still be enabled when we disable it. */
3822 WARN_ON(!crtc->enabled);
3823
3824 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003825 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003826 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003827 dev_priv->display.off(crtc);
3828
Chris Wilson931872f2012-01-16 23:01:13 +00003829 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3830 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003831
3832 if (crtc->fb) {
3833 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003834 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003835 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003836 crtc->fb = NULL;
3837 }
3838
3839 /* Update computed state. */
3840 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3841 if (!connector->encoder || !connector->encoder->crtc)
3842 continue;
3843
3844 if (connector->encoder->crtc != crtc)
3845 continue;
3846
3847 connector->dpms = DRM_MODE_DPMS_OFF;
3848 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003849 }
3850}
3851
Daniel Vettera261b242012-07-26 19:21:47 +02003852void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003853{
Daniel Vettera261b242012-07-26 19:21:47 +02003854 struct drm_crtc *crtc;
3855
3856 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3857 if (crtc->enabled)
3858 intel_crtc_disable(crtc);
3859 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003860}
3861
Chris Wilsonea5b2132010-08-04 13:50:23 +01003862void intel_encoder_destroy(struct drm_encoder *encoder)
3863{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003864 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003865
Chris Wilsonea5b2132010-08-04 13:50:23 +01003866 drm_encoder_cleanup(encoder);
3867 kfree(intel_encoder);
3868}
3869
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003870/* Simple dpms helper for encodres with just one connector, no cloning and only
3871 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3872 * state of the entire output pipe. */
3873void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3874{
3875 if (mode == DRM_MODE_DPMS_ON) {
3876 encoder->connectors_active = true;
3877
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003878 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003879 } else {
3880 encoder->connectors_active = false;
3881
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003882 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003883 }
3884}
3885
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003886/* Cross check the actual hw state with our own modeset state tracking (and it's
3887 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003888static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003889{
3890 if (connector->get_hw_state(connector)) {
3891 struct intel_encoder *encoder = connector->encoder;
3892 struct drm_crtc *crtc;
3893 bool encoder_enabled;
3894 enum pipe pipe;
3895
3896 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3897 connector->base.base.id,
3898 drm_get_connector_name(&connector->base));
3899
3900 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3901 "wrong connector dpms state\n");
3902 WARN(connector->base.encoder != &encoder->base,
3903 "active connector not linked to encoder\n");
3904 WARN(!encoder->connectors_active,
3905 "encoder->connectors_active not set\n");
3906
3907 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3908 WARN(!encoder_enabled, "encoder not enabled\n");
3909 if (WARN_ON(!encoder->base.crtc))
3910 return;
3911
3912 crtc = encoder->base.crtc;
3913
3914 WARN(!crtc->enabled, "crtc not enabled\n");
3915 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3916 WARN(pipe != to_intel_crtc(crtc)->pipe,
3917 "encoder active on the wrong pipe\n");
3918 }
3919}
3920
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003921/* Even simpler default implementation, if there's really no special case to
3922 * consider. */
3923void intel_connector_dpms(struct drm_connector *connector, int mode)
3924{
3925 struct intel_encoder *encoder = intel_attached_encoder(connector);
3926
3927 /* All the simple cases only support two dpms states. */
3928 if (mode != DRM_MODE_DPMS_ON)
3929 mode = DRM_MODE_DPMS_OFF;
3930
3931 if (mode == connector->dpms)
3932 return;
3933
3934 connector->dpms = mode;
3935
3936 /* Only need to change hw state when actually enabled */
3937 if (encoder->base.crtc)
3938 intel_encoder_dpms(encoder, mode);
3939 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003940 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003941
Daniel Vetterb9805142012-08-31 17:37:33 +02003942 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003943}
3944
Daniel Vetterf0947c32012-07-02 13:10:34 +02003945/* Simple connector->get_hw_state implementation for encoders that support only
3946 * one connector and no cloning and hence the encoder state determines the state
3947 * of the connector. */
3948bool intel_connector_get_hw_state(struct intel_connector *connector)
3949{
Daniel Vetter24929352012-07-02 20:28:59 +02003950 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003951 struct intel_encoder *encoder = connector->encoder;
3952
3953 return encoder->get_hw_state(encoder, &pipe);
3954}
3955
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003956static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3957 struct intel_crtc_config *pipe_config)
3958{
3959 struct drm_i915_private *dev_priv = dev->dev_private;
3960 struct intel_crtc *pipe_B_crtc =
3961 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3962
3963 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3964 pipe_name(pipe), pipe_config->fdi_lanes);
3965 if (pipe_config->fdi_lanes > 4) {
3966 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
3967 pipe_name(pipe), pipe_config->fdi_lanes);
3968 return false;
3969 }
3970
3971 if (IS_HASWELL(dev)) {
3972 if (pipe_config->fdi_lanes > 2) {
3973 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
3974 pipe_config->fdi_lanes);
3975 return false;
3976 } else {
3977 return true;
3978 }
3979 }
3980
3981 if (INTEL_INFO(dev)->num_pipes == 2)
3982 return true;
3983
3984 /* Ivybridge 3 pipe is really complicated */
3985 switch (pipe) {
3986 case PIPE_A:
3987 return true;
3988 case PIPE_B:
3989 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
3990 pipe_config->fdi_lanes > 2) {
3991 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
3992 pipe_name(pipe), pipe_config->fdi_lanes);
3993 return false;
3994 }
3995 return true;
3996 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01003997 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003998 pipe_B_crtc->config.fdi_lanes <= 2) {
3999 if (pipe_config->fdi_lanes > 2) {
4000 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4001 pipe_name(pipe), pipe_config->fdi_lanes);
4002 return false;
4003 }
4004 } else {
4005 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4006 return false;
4007 }
4008 return true;
4009 default:
4010 BUG();
4011 }
4012}
4013
Daniel Vettere29c22c2013-02-21 00:00:16 +01004014#define RETRY 1
4015static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4016 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004017{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004018 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004019 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004020 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004021 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004022
Daniel Vettere29c22c2013-02-21 00:00:16 +01004023retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004024 /* FDI is a binary signal running at ~2.7GHz, encoding
4025 * each output octet as 10 bits. The actual frequency
4026 * is stored as a divider into a 100MHz clock, and the
4027 * mode pixel clock is stored in units of 1KHz.
4028 * Hence the bw of each lane in terms of the mode signal
4029 * is:
4030 */
4031 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4032
Daniel Vetterff9a6752013-06-01 17:16:21 +02004033 fdi_dotclock = adjusted_mode->clock;
Daniel Vetteref1b4602013-06-01 17:17:04 +02004034 fdi_dotclock /= pipe_config->pixel_multiplier;
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004035
4036 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004037 pipe_config->pipe_bpp);
4038
4039 pipe_config->fdi_lanes = lane;
4040
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004041 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004042 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004043
Daniel Vettere29c22c2013-02-21 00:00:16 +01004044 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4045 intel_crtc->pipe, pipe_config);
4046 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4047 pipe_config->pipe_bpp -= 2*3;
4048 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4049 pipe_config->pipe_bpp);
4050 needs_recompute = true;
4051 pipe_config->bw_constrained = true;
4052
4053 goto retry;
4054 }
4055
4056 if (needs_recompute)
4057 return RETRY;
4058
4059 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004060}
4061
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004062static void hsw_compute_ips_config(struct intel_crtc *crtc,
4063 struct intel_crtc_config *pipe_config)
4064{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004065 pipe_config->ips_enabled = i915_enable_ips &&
4066 hsw_crtc_supports_ips(crtc) &&
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004067 pipe_config->pipe_bpp == 24;
4068}
4069
Daniel Vettere29c22c2013-02-21 00:00:16 +01004070static int intel_crtc_compute_config(struct drm_crtc *crtc,
4071 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004072{
Zhenyu Wang2c072452009-06-05 15:38:42 +08004073 struct drm_device *dev = crtc->dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004074 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson89749352010-09-12 18:25:19 +01004076
Eric Anholtbad720f2009-10-22 16:11:14 -07004077 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004078 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004079 if (pipe_config->requested_mode.clock * 3
4080 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004081 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004082 }
Chris Wilson89749352010-09-12 18:25:19 +01004083
Daniel Vetterf9bef082012-04-15 19:53:19 +02004084 /* All interlaced capable intel hw wants timings in frames. Note though
4085 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4086 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004087 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004088 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004089
Damien Lespiau8693a822013-05-03 18:48:11 +01004090 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4091 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004092 */
4093 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4094 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004095 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004096
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004097 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004098 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004099 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004100 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4101 * for lvds. */
4102 pipe_config->pipe_bpp = 8*3;
4103 }
4104
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004105 if (IS_HASWELL(dev))
4106 hsw_compute_ips_config(intel_crtc, pipe_config);
4107
Daniel Vetter877d48d2013-04-19 11:24:43 +02004108 if (pipe_config->has_pch_encoder)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004109 return ironlake_fdi_compute_config(intel_crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004110
Daniel Vettere29c22c2013-02-21 00:00:16 +01004111 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004112}
4113
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004114static int valleyview_get_display_clock_speed(struct drm_device *dev)
4115{
4116 return 400000; /* FIXME */
4117}
4118
Jesse Barnese70236a2009-09-21 10:42:27 -07004119static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004120{
Jesse Barnese70236a2009-09-21 10:42:27 -07004121 return 400000;
4122}
Jesse Barnes79e53942008-11-07 14:24:08 -08004123
Jesse Barnese70236a2009-09-21 10:42:27 -07004124static int i915_get_display_clock_speed(struct drm_device *dev)
4125{
4126 return 333000;
4127}
Jesse Barnes79e53942008-11-07 14:24:08 -08004128
Jesse Barnese70236a2009-09-21 10:42:27 -07004129static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4130{
4131 return 200000;
4132}
Jesse Barnes79e53942008-11-07 14:24:08 -08004133
Jesse Barnese70236a2009-09-21 10:42:27 -07004134static int i915gm_get_display_clock_speed(struct drm_device *dev)
4135{
4136 u16 gcfgc = 0;
4137
4138 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4139
4140 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004141 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004142 else {
4143 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4144 case GC_DISPLAY_CLOCK_333_MHZ:
4145 return 333000;
4146 default:
4147 case GC_DISPLAY_CLOCK_190_200_MHZ:
4148 return 190000;
4149 }
4150 }
4151}
Jesse Barnes79e53942008-11-07 14:24:08 -08004152
Jesse Barnese70236a2009-09-21 10:42:27 -07004153static int i865_get_display_clock_speed(struct drm_device *dev)
4154{
4155 return 266000;
4156}
4157
4158static int i855_get_display_clock_speed(struct drm_device *dev)
4159{
4160 u16 hpllcc = 0;
4161 /* Assume that the hardware is in the high speed state. This
4162 * should be the default.
4163 */
4164 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4165 case GC_CLOCK_133_200:
4166 case GC_CLOCK_100_200:
4167 return 200000;
4168 case GC_CLOCK_166_250:
4169 return 250000;
4170 case GC_CLOCK_100_133:
4171 return 133000;
4172 }
4173
4174 /* Shouldn't happen */
4175 return 0;
4176}
4177
4178static int i830_get_display_clock_speed(struct drm_device *dev)
4179{
4180 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004181}
4182
Zhenyu Wang2c072452009-06-05 15:38:42 +08004183static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004184intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004185{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004186 while (*num > DATA_LINK_M_N_MASK ||
4187 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004188 *num >>= 1;
4189 *den >>= 1;
4190 }
4191}
4192
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004193static void compute_m_n(unsigned int m, unsigned int n,
4194 uint32_t *ret_m, uint32_t *ret_n)
4195{
4196 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4197 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4198 intel_reduce_m_n_ratio(ret_m, ret_n);
4199}
4200
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004201void
4202intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4203 int pixel_clock, int link_clock,
4204 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004205{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004206 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004207
4208 compute_m_n(bits_per_pixel * pixel_clock,
4209 link_clock * nlanes * 8,
4210 &m_n->gmch_m, &m_n->gmch_n);
4211
4212 compute_m_n(pixel_clock, link_clock,
4213 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004214}
4215
Chris Wilsona7615032011-01-12 17:04:08 +00004216static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4217{
Keith Packard72bbe582011-09-26 16:09:45 -07004218 if (i915_panel_use_ssc >= 0)
4219 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004220 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004221 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004222}
4223
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004224static int vlv_get_refclk(struct drm_crtc *crtc)
4225{
4226 struct drm_device *dev = crtc->dev;
4227 struct drm_i915_private *dev_priv = dev->dev_private;
4228 int refclk = 27000; /* for DP & HDMI */
4229
4230 return 100000; /* only one validated so far */
4231
4232 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4233 refclk = 96000;
4234 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4235 if (intel_panel_use_ssc(dev_priv))
4236 refclk = 100000;
4237 else
4238 refclk = 96000;
4239 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4240 refclk = 100000;
4241 }
4242
4243 return refclk;
4244}
4245
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004246static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4247{
4248 struct drm_device *dev = crtc->dev;
4249 struct drm_i915_private *dev_priv = dev->dev_private;
4250 int refclk;
4251
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004252 if (IS_VALLEYVIEW(dev)) {
4253 refclk = vlv_get_refclk(crtc);
4254 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004255 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004256 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004257 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4258 refclk / 1000);
4259 } else if (!IS_GEN2(dev)) {
4260 refclk = 96000;
4261 } else {
4262 refclk = 48000;
4263 }
4264
4265 return refclk;
4266}
4267
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004268static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4269{
4270 return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
4271}
4272
4273static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4274{
4275 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4276}
4277
Daniel Vetterf47709a2013-03-28 10:42:02 +01004278static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004279 intel_clock_t *reduced_clock)
4280{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004281 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004282 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004283 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004284 u32 fp, fp2 = 0;
4285
4286 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004287 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004288 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004289 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004290 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004291 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004292 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004293 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004294 }
4295
4296 I915_WRITE(FP0(pipe), fp);
4297
Daniel Vetterf47709a2013-03-28 10:42:02 +01004298 crtc->lowfreq_avail = false;
4299 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004300 reduced_clock && i915_powersave) {
4301 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004302 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004303 } else {
4304 I915_WRITE(FP1(pipe), fp);
4305 }
4306}
4307
Jesse Barnes89b667f2013-04-18 14:51:36 -07004308static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4309{
4310 u32 reg_val;
4311
4312 /*
4313 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4314 * and set it to a reasonable value instead.
4315 */
Jani Nikulaae992582013-05-22 15:36:19 +03004316 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004317 reg_val &= 0xffffff00;
4318 reg_val |= 0x00000030;
Jani Nikulaae992582013-05-22 15:36:19 +03004319 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004320
Jani Nikulaae992582013-05-22 15:36:19 +03004321 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004322 reg_val &= 0x8cffffff;
4323 reg_val = 0x8c000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004324 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004325
Jani Nikulaae992582013-05-22 15:36:19 +03004326 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004327 reg_val &= 0xffffff00;
Jani Nikulaae992582013-05-22 15:36:19 +03004328 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004329
Jani Nikulaae992582013-05-22 15:36:19 +03004330 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004331 reg_val &= 0x00ffffff;
4332 reg_val |= 0xb0000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004333 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004334}
4335
Daniel Vetterb5518422013-05-03 11:49:48 +02004336static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4337 struct intel_link_m_n *m_n)
4338{
4339 struct drm_device *dev = crtc->base.dev;
4340 struct drm_i915_private *dev_priv = dev->dev_private;
4341 int pipe = crtc->pipe;
4342
Daniel Vettere3b95f12013-05-03 11:49:49 +02004343 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4344 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4345 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4346 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004347}
4348
4349static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4350 struct intel_link_m_n *m_n)
4351{
4352 struct drm_device *dev = crtc->base.dev;
4353 struct drm_i915_private *dev_priv = dev->dev_private;
4354 int pipe = crtc->pipe;
4355 enum transcoder transcoder = crtc->config.cpu_transcoder;
4356
4357 if (INTEL_INFO(dev)->gen >= 5) {
4358 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4359 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4360 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4361 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4362 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004363 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4364 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4365 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4366 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004367 }
4368}
4369
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004370static void intel_dp_set_m_n(struct intel_crtc *crtc)
4371{
4372 if (crtc->config.has_pch_encoder)
4373 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4374 else
4375 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4376}
4377
Daniel Vetterf47709a2013-03-28 10:42:02 +01004378static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004379{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004380 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004381 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004382 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004383 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004384 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004385 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004386 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004387 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004388
Daniel Vetter09153002012-12-12 14:06:44 +01004389 mutex_lock(&dev_priv->dpio_lock);
4390
Jesse Barnes89b667f2013-04-18 14:51:36 -07004391 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004392
Daniel Vetterf47709a2013-03-28 10:42:02 +01004393 bestn = crtc->config.dpll.n;
4394 bestm1 = crtc->config.dpll.m1;
4395 bestm2 = crtc->config.dpll.m2;
4396 bestp1 = crtc->config.dpll.p1;
4397 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004398
Jesse Barnes89b667f2013-04-18 14:51:36 -07004399 /* See eDP HDMI DPIO driver vbios notes doc */
4400
4401 /* PLL B needs special handling */
4402 if (pipe)
4403 vlv_pllb_recal_opamp(dev_priv);
4404
4405 /* Set up Tx target for periodic Rcomp update */
Jani Nikulaae992582013-05-22 15:36:19 +03004406 vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004407
4408 /* Disable target IRef on PLL */
Jani Nikulaae992582013-05-22 15:36:19 +03004409 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004410 reg_val &= 0x00ffffff;
Jani Nikulaae992582013-05-22 15:36:19 +03004411 vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004412
4413 /* Disable fast lock */
Jani Nikulaae992582013-05-22 15:36:19 +03004414 vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004415
4416 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004417 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4418 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4419 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004420 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004421
4422 /*
4423 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4424 * but we don't support that).
4425 * Note: don't use the DAC post divider as it seems unstable.
4426 */
4427 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jani Nikulaae992582013-05-22 15:36:19 +03004428 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004429
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004430 mdiv |= DPIO_ENABLE_CALIBRATION;
Jani Nikulaae992582013-05-22 15:36:19 +03004431 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004432
Jesse Barnes89b667f2013-04-18 14:51:36 -07004433 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004434 if (crtc->config.port_clock == 162000 ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004435 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Jani Nikulaae992582013-05-22 15:36:19 +03004436 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004437 0x005f0021);
4438 else
Jani Nikulaae992582013-05-22 15:36:19 +03004439 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004440 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004441
Jesse Barnes89b667f2013-04-18 14:51:36 -07004442 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4443 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4444 /* Use SSC source */
4445 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004446 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004447 0x0df40000);
4448 else
Jani Nikulaae992582013-05-22 15:36:19 +03004449 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004450 0x0df70000);
4451 } else { /* HDMI or VGA */
4452 /* Use bend source */
4453 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004454 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004455 0x0df70000);
4456 else
Jani Nikulaae992582013-05-22 15:36:19 +03004457 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004458 0x0df40000);
4459 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004460
Jani Nikulaae992582013-05-22 15:36:19 +03004461 coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004462 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4463 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4464 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4465 coreclk |= 0x01000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004466 vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004467
Jani Nikulaae992582013-05-22 15:36:19 +03004468 vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004469
4470 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4471 if (encoder->pre_pll_enable)
4472 encoder->pre_pll_enable(encoder);
4473
4474 /* Enable DPIO clock input */
4475 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4476 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4477 if (pipe)
4478 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004479
4480 dpll |= DPLL_VCO_ENABLE;
4481 I915_WRITE(DPLL(pipe), dpll);
4482 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004483 udelay(150);
4484
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004485 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4486 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4487
Daniel Vetteref1b4602013-06-01 17:17:04 +02004488 dpll_md = (crtc->config.pixel_multiplier - 1)
4489 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004490 I915_WRITE(DPLL_MD(pipe), dpll_md);
4491 POSTING_READ(DPLL_MD(pipe));
Daniel Vetterf47709a2013-03-28 10:42:02 +01004492
Jesse Barnes89b667f2013-04-18 14:51:36 -07004493 if (crtc->config.has_dp_encoder)
4494 intel_dp_set_m_n(crtc);
Daniel Vetter09153002012-12-12 14:06:44 +01004495
4496 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004497}
4498
Daniel Vetterf47709a2013-03-28 10:42:02 +01004499static void i9xx_update_pll(struct intel_crtc *crtc,
4500 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004501 int num_connectors)
4502{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004503 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004504 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004505 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004506 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004507 u32 dpll;
4508 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004509 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004510
Daniel Vetterf47709a2013-03-28 10:42:02 +01004511 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304512
Daniel Vetterf47709a2013-03-28 10:42:02 +01004513 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4514 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004515
4516 dpll = DPLL_VGA_MODE_DIS;
4517
Daniel Vetterf47709a2013-03-28 10:42:02 +01004518 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004519 dpll |= DPLLB_MODE_LVDS;
4520 else
4521 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004522
Daniel Vetteref1b4602013-06-01 17:17:04 +02004523 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004524 dpll |= (crtc->config.pixel_multiplier - 1)
4525 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004526 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004527
4528 if (is_sdvo)
4529 dpll |= DPLL_DVO_HIGH_SPEED;
4530
Daniel Vetterf47709a2013-03-28 10:42:02 +01004531 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004532 dpll |= DPLL_DVO_HIGH_SPEED;
4533
4534 /* compute bitmask from p1 value */
4535 if (IS_PINEVIEW(dev))
4536 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4537 else {
4538 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4539 if (IS_G4X(dev) && reduced_clock)
4540 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4541 }
4542 switch (clock->p2) {
4543 case 5:
4544 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4545 break;
4546 case 7:
4547 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4548 break;
4549 case 10:
4550 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4551 break;
4552 case 14:
4553 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4554 break;
4555 }
4556 if (INTEL_INFO(dev)->gen >= 4)
4557 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4558
Daniel Vetter09ede542013-04-30 14:01:45 +02004559 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004560 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004561 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004562 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4563 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4564 else
4565 dpll |= PLL_REF_INPUT_DREFCLK;
4566
4567 dpll |= DPLL_VCO_ENABLE;
4568 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4569 POSTING_READ(DPLL(pipe));
4570 udelay(150);
4571
Daniel Vetterf47709a2013-03-28 10:42:02 +01004572 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004573 if (encoder->pre_pll_enable)
4574 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004575
Daniel Vetterf47709a2013-03-28 10:42:02 +01004576 if (crtc->config.has_dp_encoder)
4577 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004578
4579 I915_WRITE(DPLL(pipe), dpll);
4580
4581 /* Wait for the clocks to stabilize. */
4582 POSTING_READ(DPLL(pipe));
4583 udelay(150);
4584
4585 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004586 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4587 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004588 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004589 } else {
4590 /* The pixel multiplier can only be updated once the
4591 * DPLL is enabled and the clocks are stable.
4592 *
4593 * So write it again.
4594 */
4595 I915_WRITE(DPLL(pipe), dpll);
4596 }
4597}
4598
Daniel Vetterf47709a2013-03-28 10:42:02 +01004599static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004600 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004601 int num_connectors)
4602{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004603 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004604 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004605 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004606 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004607 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004608 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004609
Daniel Vetterf47709a2013-03-28 10:42:02 +01004610 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304611
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004612 dpll = DPLL_VGA_MODE_DIS;
4613
Daniel Vetterf47709a2013-03-28 10:42:02 +01004614 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004615 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4616 } else {
4617 if (clock->p1 == 2)
4618 dpll |= PLL_P1_DIVIDE_BY_TWO;
4619 else
4620 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4621 if (clock->p2 == 4)
4622 dpll |= PLL_P2_DIVIDE_BY_4;
4623 }
4624
Daniel Vetterf47709a2013-03-28 10:42:02 +01004625 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004626 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4627 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4628 else
4629 dpll |= PLL_REF_INPUT_DREFCLK;
4630
4631 dpll |= DPLL_VCO_ENABLE;
4632 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4633 POSTING_READ(DPLL(pipe));
4634 udelay(150);
4635
Daniel Vetterf47709a2013-03-28 10:42:02 +01004636 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004637 if (encoder->pre_pll_enable)
4638 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004639
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004640 I915_WRITE(DPLL(pipe), dpll);
4641
4642 /* Wait for the clocks to stabilize. */
4643 POSTING_READ(DPLL(pipe));
4644 udelay(150);
4645
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004646 /* The pixel multiplier can only be updated once the
4647 * DPLL is enabled and the clocks are stable.
4648 *
4649 * So write it again.
4650 */
4651 I915_WRITE(DPLL(pipe), dpll);
4652}
4653
Daniel Vetter8a654f32013-06-01 17:16:22 +02004654static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004655{
4656 struct drm_device *dev = intel_crtc->base.dev;
4657 struct drm_i915_private *dev_priv = dev->dev_private;
4658 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004659 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004660 struct drm_display_mode *adjusted_mode =
4661 &intel_crtc->config.adjusted_mode;
4662 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004663 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4664
4665 /* We need to be careful not to changed the adjusted mode, for otherwise
4666 * the hw state checker will get angry at the mismatch. */
4667 crtc_vtotal = adjusted_mode->crtc_vtotal;
4668 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004669
4670 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4671 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004672 crtc_vtotal -= 1;
4673 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004674 vsyncshift = adjusted_mode->crtc_hsync_start
4675 - adjusted_mode->crtc_htotal / 2;
4676 } else {
4677 vsyncshift = 0;
4678 }
4679
4680 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004681 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004682
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004683 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004684 (adjusted_mode->crtc_hdisplay - 1) |
4685 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004686 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004687 (adjusted_mode->crtc_hblank_start - 1) |
4688 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004689 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004690 (adjusted_mode->crtc_hsync_start - 1) |
4691 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4692
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004693 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004694 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004695 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004696 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004697 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004698 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004699 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004700 (adjusted_mode->crtc_vsync_start - 1) |
4701 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4702
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004703 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4704 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4705 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4706 * bits. */
4707 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4708 (pipe == PIPE_B || pipe == PIPE_C))
4709 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4710
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004711 /* pipesrc controls the size that is scaled from, which should
4712 * always be the user's requested size.
4713 */
4714 I915_WRITE(PIPESRC(pipe),
4715 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4716}
4717
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004718static void intel_get_pipe_timings(struct intel_crtc *crtc,
4719 struct intel_crtc_config *pipe_config)
4720{
4721 struct drm_device *dev = crtc->base.dev;
4722 struct drm_i915_private *dev_priv = dev->dev_private;
4723 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4724 uint32_t tmp;
4725
4726 tmp = I915_READ(HTOTAL(cpu_transcoder));
4727 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4728 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4729 tmp = I915_READ(HBLANK(cpu_transcoder));
4730 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4731 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4732 tmp = I915_READ(HSYNC(cpu_transcoder));
4733 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4734 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4735
4736 tmp = I915_READ(VTOTAL(cpu_transcoder));
4737 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4738 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4739 tmp = I915_READ(VBLANK(cpu_transcoder));
4740 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4741 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4742 tmp = I915_READ(VSYNC(cpu_transcoder));
4743 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4744 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4745
4746 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4747 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4748 pipe_config->adjusted_mode.crtc_vtotal += 1;
4749 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4750 }
4751
4752 tmp = I915_READ(PIPESRC(crtc->pipe));
4753 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4754 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4755}
4756
Daniel Vetter84b046f2013-02-19 18:48:54 +01004757static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4758{
4759 struct drm_device *dev = intel_crtc->base.dev;
4760 struct drm_i915_private *dev_priv = dev->dev_private;
4761 uint32_t pipeconf;
4762
4763 pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
4764
4765 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4766 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4767 * core speed.
4768 *
4769 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4770 * pipe == 0 check?
4771 */
4772 if (intel_crtc->config.requested_mode.clock >
4773 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4774 pipeconf |= PIPECONF_DOUBLE_WIDE;
4775 else
4776 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4777 }
4778
Daniel Vetterff9ce462013-04-24 14:57:17 +02004779 /* only g4x and later have fancy bpc/dither controls */
4780 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
4781 pipeconf &= ~(PIPECONF_BPC_MASK |
4782 PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetter84b046f2013-02-19 18:48:54 +01004783
Daniel Vetterff9ce462013-04-24 14:57:17 +02004784 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4785 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4786 pipeconf |= PIPECONF_DITHER_EN |
4787 PIPECONF_DITHER_TYPE_SP;
4788
4789 switch (intel_crtc->config.pipe_bpp) {
4790 case 18:
4791 pipeconf |= PIPECONF_6BPC;
4792 break;
4793 case 24:
4794 pipeconf |= PIPECONF_8BPC;
4795 break;
4796 case 30:
4797 pipeconf |= PIPECONF_10BPC;
4798 break;
4799 default:
4800 /* Case prevented by intel_choose_pipe_bpp_dither. */
4801 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004802 }
4803 }
4804
4805 if (HAS_PIPE_CXSR(dev)) {
4806 if (intel_crtc->lowfreq_avail) {
4807 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4808 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4809 } else {
4810 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4811 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4812 }
4813 }
4814
4815 pipeconf &= ~PIPECONF_INTERLACE_MASK;
4816 if (!IS_GEN2(dev) &&
4817 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4818 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4819 else
4820 pipeconf |= PIPECONF_PROGRESSIVE;
4821
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004822 if (IS_VALLEYVIEW(dev)) {
4823 if (intel_crtc->config.limited_color_range)
4824 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4825 else
4826 pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
4827 }
4828
Daniel Vetter84b046f2013-02-19 18:48:54 +01004829 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4830 POSTING_READ(PIPECONF(intel_crtc->pipe));
4831}
4832
Eric Anholtf564048e2011-03-30 13:01:02 -07004833static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004834 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004835 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004836{
4837 struct drm_device *dev = crtc->dev;
4838 struct drm_i915_private *dev_priv = dev->dev_private;
4839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004840 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004841 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004842 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004843 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004844 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004845 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02004846 bool ok, has_reduced_clock = false;
4847 bool is_lvds = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004848 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004849 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004850 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004851
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004852 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004853 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004854 case INTEL_OUTPUT_LVDS:
4855 is_lvds = true;
4856 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004857 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004858
Eric Anholtc751ce42010-03-25 11:48:48 -07004859 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004860 }
4861
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004862 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004863
Ma Lingd4906092009-03-18 20:13:27 +08004864 /*
4865 * Returns a set of divisors for the desired target clock with the given
4866 * refclk, or FALSE. The returned values represent the clock equation:
4867 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4868 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004869 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02004870 ok = dev_priv->display.find_dpll(limit, crtc,
4871 intel_crtc->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004872 refclk, NULL, &clock);
4873 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004874 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004875 return -EINVAL;
4876 }
4877
4878 /* Ensure that the cursor is valid for the new mode before changing... */
4879 intel_crtc_update_cursor(crtc, true);
4880
4881 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004882 /*
4883 * Ensure we match the reduced clock's P to the target clock.
4884 * If the clocks don't match, we can't switch the display clock
4885 * by using the FP0/FP1. In such case we will disable the LVDS
4886 * downclock feature.
4887 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02004888 has_reduced_clock =
4889 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004890 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004891 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004892 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004893 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004894 /* Compat-code for transition, will disappear. */
4895 if (!intel_crtc->config.clock_set) {
4896 intel_crtc->config.dpll.n = clock.n;
4897 intel_crtc->config.dpll.m1 = clock.m1;
4898 intel_crtc->config.dpll.m2 = clock.m2;
4899 intel_crtc->config.dpll.p1 = clock.p1;
4900 intel_crtc->config.dpll.p2 = clock.p2;
4901 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004902
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004903 if (IS_GEN2(dev))
Daniel Vetter8a654f32013-06-01 17:16:22 +02004904 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304905 has_reduced_clock ? &reduced_clock : NULL,
4906 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004907 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004908 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004909 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004910 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004911 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004912 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004913
Eric Anholtf564048e2011-03-30 13:01:02 -07004914 /* Set up the display plane register */
4915 dspcntr = DISPPLANE_GAMMA_ENABLE;
4916
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004917 if (!IS_VALLEYVIEW(dev)) {
4918 if (pipe == 0)
4919 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4920 else
4921 dspcntr |= DISPPLANE_SEL_PIPE_B;
4922 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004923
Daniel Vetter8a654f32013-06-01 17:16:22 +02004924 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004925
4926 /* pipesrc and dspsize control the size that is scaled from,
4927 * which should always be the user's requested size.
4928 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004929 I915_WRITE(DSPSIZE(plane),
4930 ((mode->vdisplay - 1) << 16) |
4931 (mode->hdisplay - 1));
4932 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004933
Daniel Vetter84b046f2013-02-19 18:48:54 +01004934 i9xx_set_pipeconf(intel_crtc);
4935
Eric Anholtf564048e2011-03-30 13:01:02 -07004936 I915_WRITE(DSPCNTR(plane), dspcntr);
4937 POSTING_READ(DSPCNTR(plane));
4938
Daniel Vetter94352cf2012-07-05 22:51:56 +02004939 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004940
4941 intel_update_watermarks(dev);
4942
Eric Anholtf564048e2011-03-30 13:01:02 -07004943 return ret;
4944}
4945
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004946static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4947 struct intel_crtc_config *pipe_config)
4948{
4949 struct drm_device *dev = crtc->base.dev;
4950 struct drm_i915_private *dev_priv = dev->dev_private;
4951 uint32_t tmp;
4952
4953 tmp = I915_READ(PFIT_CONTROL);
4954
4955 if (INTEL_INFO(dev)->gen < 4) {
4956 if (crtc->pipe != PIPE_B)
4957 return;
4958
4959 /* gen2/3 store dither state in pfit control, needs to match */
4960 pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
4961 } else {
4962 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
4963 return;
4964 }
4965
4966 if (!(tmp & PFIT_ENABLE))
4967 return;
4968
4969 pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
4970 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
4971 if (INTEL_INFO(dev)->gen < 5)
4972 pipe_config->gmch_pfit.lvds_border_bits =
4973 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
4974}
4975
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004976static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4977 struct intel_crtc_config *pipe_config)
4978{
4979 struct drm_device *dev = crtc->base.dev;
4980 struct drm_i915_private *dev_priv = dev->dev_private;
4981 uint32_t tmp;
4982
Daniel Vettereccb1402013-05-22 00:50:22 +02004983 pipe_config->cpu_transcoder = crtc->pipe;
4984
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004985 tmp = I915_READ(PIPECONF(crtc->pipe));
4986 if (!(tmp & PIPECONF_ENABLE))
4987 return false;
4988
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004989 intel_get_pipe_timings(crtc, pipe_config);
4990
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004991 i9xx_get_pfit_config(crtc, pipe_config);
4992
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004993 return true;
4994}
4995
Paulo Zanonidde86e22012-12-01 12:04:25 -02004996static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004997{
4998 struct drm_i915_private *dev_priv = dev->dev_private;
4999 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005000 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005001 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005002 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005003 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005004 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005005 bool has_ck505 = false;
5006 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005007
5008 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005009 list_for_each_entry(encoder, &mode_config->encoder_list,
5010 base.head) {
5011 switch (encoder->type) {
5012 case INTEL_OUTPUT_LVDS:
5013 has_panel = true;
5014 has_lvds = true;
5015 break;
5016 case INTEL_OUTPUT_EDP:
5017 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005018 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005019 has_cpu_edp = true;
5020 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005021 }
5022 }
5023
Keith Packard99eb6a02011-09-26 14:29:12 -07005024 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005025 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005026 can_ssc = has_ck505;
5027 } else {
5028 has_ck505 = false;
5029 can_ssc = true;
5030 }
5031
Imre Deak2de69052013-05-08 13:14:04 +03005032 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5033 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005034
5035 /* Ironlake: try to setup display ref clock before DPLL
5036 * enabling. This is only under driver's control after
5037 * PCH B stepping, previous chipset stepping should be
5038 * ignoring this setting.
5039 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005040 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005041
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005042 /* As we must carefully and slowly disable/enable each source in turn,
5043 * compute the final state we want first and check if we need to
5044 * make any changes at all.
5045 */
5046 final = val;
5047 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005048 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005049 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005050 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005051 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5052
5053 final &= ~DREF_SSC_SOURCE_MASK;
5054 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5055 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005056
Keith Packard199e5d72011-09-22 12:01:57 -07005057 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005058 final |= DREF_SSC_SOURCE_ENABLE;
5059
5060 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5061 final |= DREF_SSC1_ENABLE;
5062
5063 if (has_cpu_edp) {
5064 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5065 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5066 else
5067 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5068 } else
5069 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5070 } else {
5071 final |= DREF_SSC_SOURCE_DISABLE;
5072 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5073 }
5074
5075 if (final == val)
5076 return;
5077
5078 /* Always enable nonspread source */
5079 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5080
5081 if (has_ck505)
5082 val |= DREF_NONSPREAD_CK505_ENABLE;
5083 else
5084 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5085
5086 if (has_panel) {
5087 val &= ~DREF_SSC_SOURCE_MASK;
5088 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005089
Keith Packard199e5d72011-09-22 12:01:57 -07005090 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005091 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005092 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005093 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005094 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005095 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005096
5097 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005098 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005099 POSTING_READ(PCH_DREF_CONTROL);
5100 udelay(200);
5101
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005102 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005103
5104 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005105 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005106 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005107 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005108 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005109 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005110 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005111 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005112 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005113 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005114
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005115 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005116 POSTING_READ(PCH_DREF_CONTROL);
5117 udelay(200);
5118 } else {
5119 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5120
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005121 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005122
5123 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005124 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005125
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005126 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005127 POSTING_READ(PCH_DREF_CONTROL);
5128 udelay(200);
5129
5130 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005131 val &= ~DREF_SSC_SOURCE_MASK;
5132 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005133
5134 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005135 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005136
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005137 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005138 POSTING_READ(PCH_DREF_CONTROL);
5139 udelay(200);
5140 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005141
5142 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005143}
5144
Paulo Zanonidde86e22012-12-01 12:04:25 -02005145/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5146static void lpt_init_pch_refclk(struct drm_device *dev)
5147{
5148 struct drm_i915_private *dev_priv = dev->dev_private;
5149 struct drm_mode_config *mode_config = &dev->mode_config;
5150 struct intel_encoder *encoder;
5151 bool has_vga = false;
5152 bool is_sdv = false;
5153 u32 tmp;
5154
5155 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5156 switch (encoder->type) {
5157 case INTEL_OUTPUT_ANALOG:
5158 has_vga = true;
5159 break;
5160 }
5161 }
5162
5163 if (!has_vga)
5164 return;
5165
Daniel Vetterc00db242013-01-22 15:33:27 +01005166 mutex_lock(&dev_priv->dpio_lock);
5167
Paulo Zanonidde86e22012-12-01 12:04:25 -02005168 /* XXX: Rip out SDV support once Haswell ships for real. */
5169 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5170 is_sdv = true;
5171
5172 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5173 tmp &= ~SBI_SSCCTL_DISABLE;
5174 tmp |= SBI_SSCCTL_PATHALT;
5175 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5176
5177 udelay(24);
5178
5179 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5180 tmp &= ~SBI_SSCCTL_PATHALT;
5181 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5182
5183 if (!is_sdv) {
5184 tmp = I915_READ(SOUTH_CHICKEN2);
5185 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5186 I915_WRITE(SOUTH_CHICKEN2, tmp);
5187
5188 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5189 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5190 DRM_ERROR("FDI mPHY reset assert timeout\n");
5191
5192 tmp = I915_READ(SOUTH_CHICKEN2);
5193 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5194 I915_WRITE(SOUTH_CHICKEN2, tmp);
5195
5196 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5197 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5198 100))
5199 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5200 }
5201
5202 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5203 tmp &= ~(0xFF << 24);
5204 tmp |= (0x12 << 24);
5205 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5206
Paulo Zanonidde86e22012-12-01 12:04:25 -02005207 if (is_sdv) {
5208 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5209 tmp |= 0x7FFF;
5210 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5211 }
5212
5213 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5214 tmp |= (1 << 11);
5215 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5216
5217 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5218 tmp |= (1 << 11);
5219 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5220
5221 if (is_sdv) {
5222 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5223 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5224 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5225
5226 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5227 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5228 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5229
5230 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5231 tmp |= (0x3F << 8);
5232 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5233
5234 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5235 tmp |= (0x3F << 8);
5236 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5237 }
5238
5239 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5240 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5241 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5242
5243 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5244 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5245 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5246
5247 if (!is_sdv) {
5248 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5249 tmp &= ~(7 << 13);
5250 tmp |= (5 << 13);
5251 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5252
5253 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5254 tmp &= ~(7 << 13);
5255 tmp |= (5 << 13);
5256 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5257 }
5258
5259 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5260 tmp &= ~0xFF;
5261 tmp |= 0x1C;
5262 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5263
5264 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5265 tmp &= ~0xFF;
5266 tmp |= 0x1C;
5267 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5268
5269 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5270 tmp &= ~(0xFF << 16);
5271 tmp |= (0x1C << 16);
5272 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5273
5274 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5275 tmp &= ~(0xFF << 16);
5276 tmp |= (0x1C << 16);
5277 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5278
5279 if (!is_sdv) {
5280 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5281 tmp |= (1 << 27);
5282 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5283
5284 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5285 tmp |= (1 << 27);
5286 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5287
5288 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5289 tmp &= ~(0xF << 28);
5290 tmp |= (4 << 28);
5291 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5292
5293 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5294 tmp &= ~(0xF << 28);
5295 tmp |= (4 << 28);
5296 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5297 }
5298
5299 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5300 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5301 tmp |= SBI_DBUFF0_ENABLE;
5302 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005303
5304 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005305}
5306
5307/*
5308 * Initialize reference clocks when the driver loads
5309 */
5310void intel_init_pch_refclk(struct drm_device *dev)
5311{
5312 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5313 ironlake_init_pch_refclk(dev);
5314 else if (HAS_PCH_LPT(dev))
5315 lpt_init_pch_refclk(dev);
5316}
5317
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005318static int ironlake_get_refclk(struct drm_crtc *crtc)
5319{
5320 struct drm_device *dev = crtc->dev;
5321 struct drm_i915_private *dev_priv = dev->dev_private;
5322 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005323 int num_connectors = 0;
5324 bool is_lvds = false;
5325
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005326 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005327 switch (encoder->type) {
5328 case INTEL_OUTPUT_LVDS:
5329 is_lvds = true;
5330 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005331 }
5332 num_connectors++;
5333 }
5334
5335 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5336 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005337 dev_priv->vbt.lvds_ssc_freq);
5338 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005339 }
5340
5341 return 120000;
5342}
5343
Daniel Vetter6ff93602013-04-19 11:24:36 +02005344static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005345{
5346 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5348 int pipe = intel_crtc->pipe;
5349 uint32_t val;
5350
5351 val = I915_READ(PIPECONF(pipe));
5352
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005353 val &= ~PIPECONF_BPC_MASK;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005354 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005355 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005356 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005357 break;
5358 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005359 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005360 break;
5361 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005362 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005363 break;
5364 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005365 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005366 break;
5367 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005368 /* Case prevented by intel_choose_pipe_bpp_dither. */
5369 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005370 }
5371
5372 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005373 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005374 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5375
5376 val &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005377 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005378 val |= PIPECONF_INTERLACED_ILK;
5379 else
5380 val |= PIPECONF_PROGRESSIVE;
5381
Daniel Vetter50f3b012013-03-27 00:44:56 +01005382 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005383 val |= PIPECONF_COLOR_RANGE_SELECT;
5384 else
5385 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5386
Paulo Zanonic8203562012-09-12 10:06:29 -03005387 I915_WRITE(PIPECONF(pipe), val);
5388 POSTING_READ(PIPECONF(pipe));
5389}
5390
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005391/*
5392 * Set up the pipe CSC unit.
5393 *
5394 * Currently only full range RGB to limited range RGB conversion
5395 * is supported, but eventually this should handle various
5396 * RGB<->YCbCr scenarios as well.
5397 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005398static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005399{
5400 struct drm_device *dev = crtc->dev;
5401 struct drm_i915_private *dev_priv = dev->dev_private;
5402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5403 int pipe = intel_crtc->pipe;
5404 uint16_t coeff = 0x7800; /* 1.0 */
5405
5406 /*
5407 * TODO: Check what kind of values actually come out of the pipe
5408 * with these coeff/postoff values and adjust to get the best
5409 * accuracy. Perhaps we even need to take the bpc value into
5410 * consideration.
5411 */
5412
Daniel Vetter50f3b012013-03-27 00:44:56 +01005413 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005414 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5415
5416 /*
5417 * GY/GU and RY/RU should be the other way around according
5418 * to BSpec, but reality doesn't agree. Just set them up in
5419 * a way that results in the correct picture.
5420 */
5421 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5422 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5423
5424 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5425 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5426
5427 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5428 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5429
5430 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5431 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5432 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5433
5434 if (INTEL_INFO(dev)->gen > 6) {
5435 uint16_t postoff = 0;
5436
Daniel Vetter50f3b012013-03-27 00:44:56 +01005437 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005438 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5439
5440 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5441 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5442 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5443
5444 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5445 } else {
5446 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5447
Daniel Vetter50f3b012013-03-27 00:44:56 +01005448 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005449 mode |= CSC_BLACK_SCREEN_OFFSET;
5450
5451 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5452 }
5453}
5454
Daniel Vetter6ff93602013-04-19 11:24:36 +02005455static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005456{
5457 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005459 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005460 uint32_t val;
5461
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005462 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005463
5464 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005465 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005466 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5467
5468 val &= ~PIPECONF_INTERLACE_MASK_HSW;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005469 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005470 val |= PIPECONF_INTERLACED_ILK;
5471 else
5472 val |= PIPECONF_PROGRESSIVE;
5473
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005474 I915_WRITE(PIPECONF(cpu_transcoder), val);
5475 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005476}
5477
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005478static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005479 intel_clock_t *clock,
5480 bool *has_reduced_clock,
5481 intel_clock_t *reduced_clock)
5482{
5483 struct drm_device *dev = crtc->dev;
5484 struct drm_i915_private *dev_priv = dev->dev_private;
5485 struct intel_encoder *intel_encoder;
5486 int refclk;
5487 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02005488 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005489
5490 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5491 switch (intel_encoder->type) {
5492 case INTEL_OUTPUT_LVDS:
5493 is_lvds = true;
5494 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005495 }
5496 }
5497
5498 refclk = ironlake_get_refclk(crtc);
5499
5500 /*
5501 * Returns a set of divisors for the desired target clock with the given
5502 * refclk, or FALSE. The returned values represent the clock equation:
5503 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5504 */
5505 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005506 ret = dev_priv->display.find_dpll(limit, crtc,
5507 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005508 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005509 if (!ret)
5510 return false;
5511
5512 if (is_lvds && dev_priv->lvds_downclock_avail) {
5513 /*
5514 * Ensure we match the reduced clock's P to the target clock.
5515 * If the clocks don't match, we can't switch the display clock
5516 * by using the FP0/FP1. In such case we will disable the LVDS
5517 * downclock feature.
5518 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005519 *has_reduced_clock =
5520 dev_priv->display.find_dpll(limit, crtc,
5521 dev_priv->lvds_downclock,
5522 refclk, clock,
5523 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005524 }
5525
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005526 return true;
5527}
5528
Daniel Vetter01a415f2012-10-27 15:58:40 +02005529static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5530{
5531 struct drm_i915_private *dev_priv = dev->dev_private;
5532 uint32_t temp;
5533
5534 temp = I915_READ(SOUTH_CHICKEN1);
5535 if (temp & FDI_BC_BIFURCATION_SELECT)
5536 return;
5537
5538 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5539 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5540
5541 temp |= FDI_BC_BIFURCATION_SELECT;
5542 DRM_DEBUG_KMS("enabling fdi C rx\n");
5543 I915_WRITE(SOUTH_CHICKEN1, temp);
5544 POSTING_READ(SOUTH_CHICKEN1);
5545}
5546
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005547static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
5548{
5549 struct drm_device *dev = intel_crtc->base.dev;
5550 struct drm_i915_private *dev_priv = dev->dev_private;
5551
5552 switch (intel_crtc->pipe) {
5553 case PIPE_A:
5554 break;
5555 case PIPE_B:
5556 if (intel_crtc->config.fdi_lanes > 2)
5557 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5558 else
5559 cpt_enable_fdi_bc_bifurcation(dev);
5560
5561 break;
5562 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005563 cpt_enable_fdi_bc_bifurcation(dev);
5564
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005565 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005566 default:
5567 BUG();
5568 }
5569}
5570
Paulo Zanonid4b19312012-11-29 11:29:32 -02005571int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5572{
5573 /*
5574 * Account for spread spectrum to avoid
5575 * oversubscribing the link. Max center spread
5576 * is 2.5%; use 5% for safety's sake.
5577 */
5578 u32 bps = target_clock * bpp * 21 / 20;
5579 return bps / (link_bw * 8) + 1;
5580}
5581
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005582static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5583{
5584 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5585}
5586
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005587static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005588 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005589 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005590{
5591 struct drm_crtc *crtc = &intel_crtc->base;
5592 struct drm_device *dev = crtc->dev;
5593 struct drm_i915_private *dev_priv = dev->dev_private;
5594 struct intel_encoder *intel_encoder;
5595 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005596 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005597 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005598
5599 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5600 switch (intel_encoder->type) {
5601 case INTEL_OUTPUT_LVDS:
5602 is_lvds = true;
5603 break;
5604 case INTEL_OUTPUT_SDVO:
5605 case INTEL_OUTPUT_HDMI:
5606 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005607 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005608 }
5609
5610 num_connectors++;
5611 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005612
Chris Wilsonc1858122010-12-03 21:35:48 +00005613 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005614 factor = 21;
5615 if (is_lvds) {
5616 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005617 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005618 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005619 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005620 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005621 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005622
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005623 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005624 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005625
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005626 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5627 *fp2 |= FP_CB_TUNE;
5628
Chris Wilson5eddb702010-09-11 13:48:45 +01005629 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005630
Eric Anholta07d6782011-03-30 13:01:08 -07005631 if (is_lvds)
5632 dpll |= DPLLB_MODE_LVDS;
5633 else
5634 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005635
Daniel Vetteref1b4602013-06-01 17:17:04 +02005636 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5637 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005638
5639 if (is_sdvo)
5640 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005641 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005642 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005643
Eric Anholta07d6782011-03-30 13:01:08 -07005644 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005645 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005646 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005647 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005648
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005649 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005650 case 5:
5651 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5652 break;
5653 case 7:
5654 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5655 break;
5656 case 10:
5657 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5658 break;
5659 case 14:
5660 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5661 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005662 }
5663
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005664 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005665 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005666 else
5667 dpll |= PLL_REF_INPUT_DREFCLK;
5668
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005669 return dpll;
5670}
5671
Jesse Barnes79e53942008-11-07 14:24:08 -08005672static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005673 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005674 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005675{
5676 struct drm_device *dev = crtc->dev;
5677 struct drm_i915_private *dev_priv = dev->dev_private;
5678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5679 int pipe = intel_crtc->pipe;
5680 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005681 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005682 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005683 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005684 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005685 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005686 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005687 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005688
5689 for_each_encoder_on_crtc(dev, crtc, encoder) {
5690 switch (encoder->type) {
5691 case INTEL_OUTPUT_LVDS:
5692 is_lvds = true;
5693 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005694 }
5695
5696 num_connectors++;
5697 }
5698
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005699 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5700 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5701
Daniel Vetterff9a6752013-06-01 17:16:21 +02005702 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005703 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005704 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005705 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5706 return -EINVAL;
5707 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005708 /* Compat-code for transition, will disappear. */
5709 if (!intel_crtc->config.clock_set) {
5710 intel_crtc->config.dpll.n = clock.n;
5711 intel_crtc->config.dpll.m1 = clock.m1;
5712 intel_crtc->config.dpll.m2 = clock.m2;
5713 intel_crtc->config.dpll.p1 = clock.p1;
5714 intel_crtc->config.dpll.p2 = clock.p2;
5715 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005716
5717 /* Ensure that the cursor is valid for the new mode before changing... */
5718 intel_crtc_update_cursor(crtc, true);
5719
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005720 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005721 if (intel_crtc->config.has_pch_encoder) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005722 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005723
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005724 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005725 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005726 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005727
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005728 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005729 &fp, &reduced_clock,
5730 has_reduced_clock ? &fp2 : NULL);
5731
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005732 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5733 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005734 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5735 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005736 return -EINVAL;
5737 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005738 } else
5739 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005740
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005741 if (intel_crtc->config.has_dp_encoder)
5742 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005743
Daniel Vetterdafd2262012-11-26 17:22:07 +01005744 for_each_encoder_on_crtc(dev, crtc, encoder)
5745 if (encoder->pre_pll_enable)
5746 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005747
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005748 if (intel_crtc->pch_pll) {
5749 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005750
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005751 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005752 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005753 udelay(150);
5754
Eric Anholt8febb292011-03-30 13:01:07 -07005755 /* The pixel multiplier can only be updated once the
5756 * DPLL is enabled and the clocks are stable.
5757 *
5758 * So write it again.
5759 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005760 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005761 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005762
Chris Wilson5eddb702010-09-11 13:48:45 +01005763 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005764 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005765 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005766 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005767 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005768 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005769 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005770 }
5771 }
5772
Daniel Vetter8a654f32013-06-01 17:16:22 +02005773 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005774
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005775 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005776 intel_cpu_transcoder_set_m_n(intel_crtc,
5777 &intel_crtc->config.fdi_m_n);
5778 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005779
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005780 if (IS_IVYBRIDGE(dev))
5781 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005782
Daniel Vetter6ff93602013-04-19 11:24:36 +02005783 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005784
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005785 /* Set up the display plane register */
5786 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005787 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005788
Daniel Vetter94352cf2012-07-05 22:51:56 +02005789 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005790
5791 intel_update_watermarks(dev);
5792
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005793 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005794}
5795
Daniel Vetter72419202013-04-04 13:28:53 +02005796static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5797 struct intel_crtc_config *pipe_config)
5798{
5799 struct drm_device *dev = crtc->base.dev;
5800 struct drm_i915_private *dev_priv = dev->dev_private;
5801 enum transcoder transcoder = pipe_config->cpu_transcoder;
5802
5803 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5804 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5805 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5806 & ~TU_SIZE_MASK;
5807 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5808 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5809 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5810}
5811
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005812static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5813 struct intel_crtc_config *pipe_config)
5814{
5815 struct drm_device *dev = crtc->base.dev;
5816 struct drm_i915_private *dev_priv = dev->dev_private;
5817 uint32_t tmp;
5818
5819 tmp = I915_READ(PF_CTL(crtc->pipe));
5820
5821 if (tmp & PF_ENABLE) {
5822 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5823 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005824
5825 /* We currently do not free assignements of panel fitters on
5826 * ivb/hsw (since we don't use the higher upscaling modes which
5827 * differentiates them) so just WARN about this case for now. */
5828 if (IS_GEN7(dev)) {
5829 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5830 PF_PIPE_SEL_IVB(crtc->pipe));
5831 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005832 }
5833}
5834
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005835static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5836 struct intel_crtc_config *pipe_config)
5837{
5838 struct drm_device *dev = crtc->base.dev;
5839 struct drm_i915_private *dev_priv = dev->dev_private;
5840 uint32_t tmp;
5841
Daniel Vettereccb1402013-05-22 00:50:22 +02005842 pipe_config->cpu_transcoder = crtc->pipe;
5843
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005844 tmp = I915_READ(PIPECONF(crtc->pipe));
5845 if (!(tmp & PIPECONF_ENABLE))
5846 return false;
5847
Daniel Vetterab9412b2013-05-03 11:49:46 +02005848 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005849 pipe_config->has_pch_encoder = true;
5850
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005851 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5852 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5853 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005854
5855 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005856 }
5857
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005858 intel_get_pipe_timings(crtc, pipe_config);
5859
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005860 ironlake_get_pfit_config(crtc, pipe_config);
5861
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005862 return true;
5863}
5864
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005865static void haswell_modeset_global_resources(struct drm_device *dev)
5866{
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005867 bool enable = false;
5868 struct intel_crtc *crtc;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005869
5870 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Daniel Vettere7a639c2013-05-31 17:49:17 +02005871 if (!crtc->base.enabled)
5872 continue;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005873
Daniel Vettere7a639c2013-05-31 17:49:17 +02005874 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
5875 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005876 enable = true;
5877 }
5878
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005879 intel_set_power_well(dev, enable);
5880}
5881
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005882static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005883 int x, int y,
5884 struct drm_framebuffer *fb)
5885{
5886 struct drm_device *dev = crtc->dev;
5887 struct drm_i915_private *dev_priv = dev->dev_private;
5888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005889 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005890 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005891
Daniel Vetterff9a6752013-06-01 17:16:21 +02005892 if (!intel_ddi_pll_mode_set(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005893 return -EINVAL;
5894
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005895 /* Ensure that the cursor is valid for the new mode before changing... */
5896 intel_crtc_update_cursor(crtc, true);
5897
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005898 if (intel_crtc->config.has_dp_encoder)
5899 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005900
5901 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005902
Daniel Vetter8a654f32013-06-01 17:16:22 +02005903 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005904
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005905 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005906 intel_cpu_transcoder_set_m_n(intel_crtc,
5907 &intel_crtc->config.fdi_m_n);
5908 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005909
Daniel Vetter6ff93602013-04-19 11:24:36 +02005910 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005911
Daniel Vetter50f3b012013-03-27 00:44:56 +01005912 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005913
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005914 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005915 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005916 POSTING_READ(DSPCNTR(plane));
5917
5918 ret = intel_pipe_set_base(crtc, x, y, fb);
5919
5920 intel_update_watermarks(dev);
5921
Jesse Barnes79e53942008-11-07 14:24:08 -08005922 return ret;
5923}
5924
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005925static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5926 struct intel_crtc_config *pipe_config)
5927{
5928 struct drm_device *dev = crtc->base.dev;
5929 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005930 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005931 uint32_t tmp;
5932
Daniel Vettereccb1402013-05-22 00:50:22 +02005933 pipe_config->cpu_transcoder = crtc->pipe;
5934 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
5935 if (tmp & TRANS_DDI_FUNC_ENABLE) {
5936 enum pipe trans_edp_pipe;
5937 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
5938 default:
5939 WARN(1, "unknown pipe linked to edp transcoder\n");
5940 case TRANS_DDI_EDP_INPUT_A_ONOFF:
5941 case TRANS_DDI_EDP_INPUT_A_ON:
5942 trans_edp_pipe = PIPE_A;
5943 break;
5944 case TRANS_DDI_EDP_INPUT_B_ONOFF:
5945 trans_edp_pipe = PIPE_B;
5946 break;
5947 case TRANS_DDI_EDP_INPUT_C_ONOFF:
5948 trans_edp_pipe = PIPE_C;
5949 break;
5950 }
5951
5952 if (trans_edp_pipe == crtc->pipe)
5953 pipe_config->cpu_transcoder = TRANSCODER_EDP;
5954 }
5955
Paulo Zanonib97186f2013-05-03 12:15:36 -03005956 if (!intel_display_power_enabled(dev,
Daniel Vettereccb1402013-05-22 00:50:22 +02005957 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03005958 return false;
5959
Daniel Vettereccb1402013-05-22 00:50:22 +02005960 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005961 if (!(tmp & PIPECONF_ENABLE))
5962 return false;
5963
Daniel Vetter88adfff2013-03-28 10:42:01 +01005964 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03005965 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01005966 * DDI E. So just check whether this pipe is wired to DDI E and whether
5967 * the PCH transcoder is on.
5968 */
Daniel Vettereccb1402013-05-22 00:50:22 +02005969 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01005970 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02005971 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005972 pipe_config->has_pch_encoder = true;
5973
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005974 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
5975 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5976 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005977
5978 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005979 }
5980
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005981 intel_get_pipe_timings(crtc, pipe_config);
5982
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005983 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
5984 if (intel_display_power_enabled(dev, pfit_domain))
5985 ironlake_get_pfit_config(crtc, pipe_config);
5986
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005987 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
5988 (I915_READ(IPS_CTL) & IPS_ENABLE);
5989
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005990 return true;
5991}
5992
Eric Anholtf564048e2011-03-30 13:01:02 -07005993static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005994 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005995 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005996{
5997 struct drm_device *dev = crtc->dev;
5998 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005999 struct drm_encoder_helper_funcs *encoder_funcs;
6000 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07006001 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006002 struct drm_display_mode *adjusted_mode =
6003 &intel_crtc->config.adjusted_mode;
6004 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07006005 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006006 int ret;
6007
Eric Anholt0b701d22011-03-30 13:01:03 -07006008 drm_vblank_pre_modeset(dev, pipe);
6009
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006010 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6011
Jesse Barnes79e53942008-11-07 14:24:08 -08006012 drm_vblank_post_modeset(dev, pipe);
6013
Daniel Vetter9256aa12012-10-31 19:26:13 +01006014 if (ret != 0)
6015 return ret;
6016
6017 for_each_encoder_on_crtc(dev, crtc, encoder) {
6018 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6019 encoder->base.base.id,
6020 drm_get_encoder_name(&encoder->base),
6021 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006022 if (encoder->mode_set) {
6023 encoder->mode_set(encoder);
6024 } else {
6025 encoder_funcs = encoder->base.helper_private;
6026 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
6027 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01006028 }
6029
6030 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006031}
6032
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006033static bool intel_eld_uptodate(struct drm_connector *connector,
6034 int reg_eldv, uint32_t bits_eldv,
6035 int reg_elda, uint32_t bits_elda,
6036 int reg_edid)
6037{
6038 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6039 uint8_t *eld = connector->eld;
6040 uint32_t i;
6041
6042 i = I915_READ(reg_eldv);
6043 i &= bits_eldv;
6044
6045 if (!eld[0])
6046 return !i;
6047
6048 if (!i)
6049 return false;
6050
6051 i = I915_READ(reg_elda);
6052 i &= ~bits_elda;
6053 I915_WRITE(reg_elda, i);
6054
6055 for (i = 0; i < eld[2]; i++)
6056 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6057 return false;
6058
6059 return true;
6060}
6061
Wu Fengguange0dac652011-09-05 14:25:34 +08006062static void g4x_write_eld(struct drm_connector *connector,
6063 struct drm_crtc *crtc)
6064{
6065 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6066 uint8_t *eld = connector->eld;
6067 uint32_t eldv;
6068 uint32_t len;
6069 uint32_t i;
6070
6071 i = I915_READ(G4X_AUD_VID_DID);
6072
6073 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6074 eldv = G4X_ELDV_DEVCL_DEVBLC;
6075 else
6076 eldv = G4X_ELDV_DEVCTG;
6077
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006078 if (intel_eld_uptodate(connector,
6079 G4X_AUD_CNTL_ST, eldv,
6080 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6081 G4X_HDMIW_HDMIEDID))
6082 return;
6083
Wu Fengguange0dac652011-09-05 14:25:34 +08006084 i = I915_READ(G4X_AUD_CNTL_ST);
6085 i &= ~(eldv | G4X_ELD_ADDR);
6086 len = (i >> 9) & 0x1f; /* ELD buffer size */
6087 I915_WRITE(G4X_AUD_CNTL_ST, i);
6088
6089 if (!eld[0])
6090 return;
6091
6092 len = min_t(uint8_t, eld[2], len);
6093 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6094 for (i = 0; i < len; i++)
6095 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6096
6097 i = I915_READ(G4X_AUD_CNTL_ST);
6098 i |= eldv;
6099 I915_WRITE(G4X_AUD_CNTL_ST, i);
6100}
6101
Wang Xingchao83358c852012-08-16 22:43:37 +08006102static void haswell_write_eld(struct drm_connector *connector,
6103 struct drm_crtc *crtc)
6104{
6105 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6106 uint8_t *eld = connector->eld;
6107 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006109 uint32_t eldv;
6110 uint32_t i;
6111 int len;
6112 int pipe = to_intel_crtc(crtc)->pipe;
6113 int tmp;
6114
6115 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6116 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6117 int aud_config = HSW_AUD_CFG(pipe);
6118 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6119
6120
6121 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6122
6123 /* Audio output enable */
6124 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6125 tmp = I915_READ(aud_cntrl_st2);
6126 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6127 I915_WRITE(aud_cntrl_st2, tmp);
6128
6129 /* Wait for 1 vertical blank */
6130 intel_wait_for_vblank(dev, pipe);
6131
6132 /* Set ELD valid state */
6133 tmp = I915_READ(aud_cntrl_st2);
6134 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6135 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6136 I915_WRITE(aud_cntrl_st2, tmp);
6137 tmp = I915_READ(aud_cntrl_st2);
6138 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6139
6140 /* Enable HDMI mode */
6141 tmp = I915_READ(aud_config);
6142 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6143 /* clear N_programing_enable and N_value_index */
6144 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6145 I915_WRITE(aud_config, tmp);
6146
6147 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6148
6149 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006150 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006151
6152 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6153 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6154 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6155 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6156 } else
6157 I915_WRITE(aud_config, 0);
6158
6159 if (intel_eld_uptodate(connector,
6160 aud_cntrl_st2, eldv,
6161 aud_cntl_st, IBX_ELD_ADDRESS,
6162 hdmiw_hdmiedid))
6163 return;
6164
6165 i = I915_READ(aud_cntrl_st2);
6166 i &= ~eldv;
6167 I915_WRITE(aud_cntrl_st2, i);
6168
6169 if (!eld[0])
6170 return;
6171
6172 i = I915_READ(aud_cntl_st);
6173 i &= ~IBX_ELD_ADDRESS;
6174 I915_WRITE(aud_cntl_st, i);
6175 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6176 DRM_DEBUG_DRIVER("port num:%d\n", i);
6177
6178 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6179 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6180 for (i = 0; i < len; i++)
6181 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6182
6183 i = I915_READ(aud_cntrl_st2);
6184 i |= eldv;
6185 I915_WRITE(aud_cntrl_st2, i);
6186
6187}
6188
Wu Fengguange0dac652011-09-05 14:25:34 +08006189static void ironlake_write_eld(struct drm_connector *connector,
6190 struct drm_crtc *crtc)
6191{
6192 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6193 uint8_t *eld = connector->eld;
6194 uint32_t eldv;
6195 uint32_t i;
6196 int len;
6197 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006198 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006199 int aud_cntl_st;
6200 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006201 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006202
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006203 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006204 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6205 aud_config = IBX_AUD_CFG(pipe);
6206 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006207 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006208 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006209 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6210 aud_config = CPT_AUD_CFG(pipe);
6211 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006212 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006213 }
6214
Wang Xingchao9b138a82012-08-09 16:52:18 +08006215 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006216
6217 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006218 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006219 if (!i) {
6220 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6221 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006222 eldv = IBX_ELD_VALIDB;
6223 eldv |= IBX_ELD_VALIDB << 4;
6224 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006225 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006226 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006227 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006228 }
6229
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006230 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6231 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6232 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006233 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6234 } else
6235 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006236
6237 if (intel_eld_uptodate(connector,
6238 aud_cntrl_st2, eldv,
6239 aud_cntl_st, IBX_ELD_ADDRESS,
6240 hdmiw_hdmiedid))
6241 return;
6242
Wu Fengguange0dac652011-09-05 14:25:34 +08006243 i = I915_READ(aud_cntrl_st2);
6244 i &= ~eldv;
6245 I915_WRITE(aud_cntrl_st2, i);
6246
6247 if (!eld[0])
6248 return;
6249
Wu Fengguange0dac652011-09-05 14:25:34 +08006250 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006251 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006252 I915_WRITE(aud_cntl_st, i);
6253
6254 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6255 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6256 for (i = 0; i < len; i++)
6257 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6258
6259 i = I915_READ(aud_cntrl_st2);
6260 i |= eldv;
6261 I915_WRITE(aud_cntrl_st2, i);
6262}
6263
6264void intel_write_eld(struct drm_encoder *encoder,
6265 struct drm_display_mode *mode)
6266{
6267 struct drm_crtc *crtc = encoder->crtc;
6268 struct drm_connector *connector;
6269 struct drm_device *dev = encoder->dev;
6270 struct drm_i915_private *dev_priv = dev->dev_private;
6271
6272 connector = drm_select_eld(encoder, mode);
6273 if (!connector)
6274 return;
6275
6276 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6277 connector->base.id,
6278 drm_get_connector_name(connector),
6279 connector->encoder->base.id,
6280 drm_get_encoder_name(connector->encoder));
6281
6282 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6283
6284 if (dev_priv->display.write_eld)
6285 dev_priv->display.write_eld(connector, crtc);
6286}
6287
Jesse Barnes79e53942008-11-07 14:24:08 -08006288/** Loads the palette/gamma unit for the CRTC with the prepared values */
6289void intel_crtc_load_lut(struct drm_crtc *crtc)
6290{
6291 struct drm_device *dev = crtc->dev;
6292 struct drm_i915_private *dev_priv = dev->dev_private;
6293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006294 enum pipe pipe = intel_crtc->pipe;
6295 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006296 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006297 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006298
6299 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006300 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006301 return;
6302
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006303 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006304 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006305 palreg = LGC_PALETTE(pipe);
6306
6307 /* Workaround : Do not read or write the pipe palette/gamma data while
6308 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6309 */
6310 if (intel_crtc->config.ips_enabled &&
6311 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6312 GAMMA_MODE_MODE_SPLIT)) {
6313 hsw_disable_ips(intel_crtc);
6314 reenable_ips = true;
6315 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006316
Jesse Barnes79e53942008-11-07 14:24:08 -08006317 for (i = 0; i < 256; i++) {
6318 I915_WRITE(palreg + 4 * i,
6319 (intel_crtc->lut_r[i] << 16) |
6320 (intel_crtc->lut_g[i] << 8) |
6321 intel_crtc->lut_b[i]);
6322 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006323
6324 if (reenable_ips)
6325 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006326}
6327
Chris Wilson560b85b2010-08-07 11:01:38 +01006328static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6329{
6330 struct drm_device *dev = crtc->dev;
6331 struct drm_i915_private *dev_priv = dev->dev_private;
6332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6333 bool visible = base != 0;
6334 u32 cntl;
6335
6336 if (intel_crtc->cursor_visible == visible)
6337 return;
6338
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006339 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006340 if (visible) {
6341 /* On these chipsets we can only modify the base whilst
6342 * the cursor is disabled.
6343 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006344 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006345
6346 cntl &= ~(CURSOR_FORMAT_MASK);
6347 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6348 cntl |= CURSOR_ENABLE |
6349 CURSOR_GAMMA_ENABLE |
6350 CURSOR_FORMAT_ARGB;
6351 } else
6352 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006353 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006354
6355 intel_crtc->cursor_visible = visible;
6356}
6357
6358static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6359{
6360 struct drm_device *dev = crtc->dev;
6361 struct drm_i915_private *dev_priv = dev->dev_private;
6362 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6363 int pipe = intel_crtc->pipe;
6364 bool visible = base != 0;
6365
6366 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006367 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006368 if (base) {
6369 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6370 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6371 cntl |= pipe << 28; /* Connect to correct pipe */
6372 } else {
6373 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6374 cntl |= CURSOR_MODE_DISABLE;
6375 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006376 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006377
6378 intel_crtc->cursor_visible = visible;
6379 }
6380 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006381 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006382}
6383
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006384static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6385{
6386 struct drm_device *dev = crtc->dev;
6387 struct drm_i915_private *dev_priv = dev->dev_private;
6388 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6389 int pipe = intel_crtc->pipe;
6390 bool visible = base != 0;
6391
6392 if (intel_crtc->cursor_visible != visible) {
6393 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6394 if (base) {
6395 cntl &= ~CURSOR_MODE;
6396 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6397 } else {
6398 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6399 cntl |= CURSOR_MODE_DISABLE;
6400 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006401 if (IS_HASWELL(dev))
6402 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006403 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6404
6405 intel_crtc->cursor_visible = visible;
6406 }
6407 /* and commit changes on next vblank */
6408 I915_WRITE(CURBASE_IVB(pipe), base);
6409}
6410
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006411/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006412static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6413 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006414{
6415 struct drm_device *dev = crtc->dev;
6416 struct drm_i915_private *dev_priv = dev->dev_private;
6417 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6418 int pipe = intel_crtc->pipe;
6419 int x = intel_crtc->cursor_x;
6420 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006421 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006422 bool visible;
6423
6424 pos = 0;
6425
Chris Wilson6b383a72010-09-13 13:54:26 +01006426 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006427 base = intel_crtc->cursor_addr;
6428 if (x > (int) crtc->fb->width)
6429 base = 0;
6430
6431 if (y > (int) crtc->fb->height)
6432 base = 0;
6433 } else
6434 base = 0;
6435
6436 if (x < 0) {
6437 if (x + intel_crtc->cursor_width < 0)
6438 base = 0;
6439
6440 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6441 x = -x;
6442 }
6443 pos |= x << CURSOR_X_SHIFT;
6444
6445 if (y < 0) {
6446 if (y + intel_crtc->cursor_height < 0)
6447 base = 0;
6448
6449 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6450 y = -y;
6451 }
6452 pos |= y << CURSOR_Y_SHIFT;
6453
6454 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006455 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006456 return;
6457
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006458 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006459 I915_WRITE(CURPOS_IVB(pipe), pos);
6460 ivb_update_cursor(crtc, base);
6461 } else {
6462 I915_WRITE(CURPOS(pipe), pos);
6463 if (IS_845G(dev) || IS_I865G(dev))
6464 i845_update_cursor(crtc, base);
6465 else
6466 i9xx_update_cursor(crtc, base);
6467 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006468}
6469
Jesse Barnes79e53942008-11-07 14:24:08 -08006470static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006471 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006472 uint32_t handle,
6473 uint32_t width, uint32_t height)
6474{
6475 struct drm_device *dev = crtc->dev;
6476 struct drm_i915_private *dev_priv = dev->dev_private;
6477 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006478 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006479 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006480 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006481
Jesse Barnes79e53942008-11-07 14:24:08 -08006482 /* if we want to turn off the cursor ignore width and height */
6483 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006484 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006485 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006486 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006487 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006488 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006489 }
6490
6491 /* Currently we only support 64x64 cursors */
6492 if (width != 64 || height != 64) {
6493 DRM_ERROR("we currently only support 64x64 cursors\n");
6494 return -EINVAL;
6495 }
6496
Chris Wilson05394f32010-11-08 19:18:58 +00006497 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006498 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006499 return -ENOENT;
6500
Chris Wilson05394f32010-11-08 19:18:58 +00006501 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006502 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006503 ret = -ENOMEM;
6504 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006505 }
6506
Dave Airlie71acb5e2008-12-30 20:31:46 +10006507 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006508 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006509 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006510 unsigned alignment;
6511
Chris Wilsond9e86c02010-11-10 16:40:20 +00006512 if (obj->tiling_mode) {
6513 DRM_ERROR("cursor cannot be tiled\n");
6514 ret = -EINVAL;
6515 goto fail_locked;
6516 }
6517
Chris Wilson693db182013-03-05 14:52:39 +00006518 /* Note that the w/a also requires 2 PTE of padding following
6519 * the bo. We currently fill all unused PTE with the shadow
6520 * page and so we should always have valid PTE following the
6521 * cursor preventing the VT-d warning.
6522 */
6523 alignment = 0;
6524 if (need_vtd_wa(dev))
6525 alignment = 64*1024;
6526
6527 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006528 if (ret) {
6529 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006530 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006531 }
6532
Chris Wilsond9e86c02010-11-10 16:40:20 +00006533 ret = i915_gem_object_put_fence(obj);
6534 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006535 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006536 goto fail_unpin;
6537 }
6538
Chris Wilson05394f32010-11-08 19:18:58 +00006539 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006540 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006541 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006542 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006543 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6544 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006545 if (ret) {
6546 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006547 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006548 }
Chris Wilson05394f32010-11-08 19:18:58 +00006549 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006550 }
6551
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006552 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006553 I915_WRITE(CURSIZE, (height << 12) | width);
6554
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006555 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006556 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006557 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006558 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006559 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6560 } else
6561 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006562 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006563 }
Jesse Barnes80824002009-09-10 15:28:06 -07006564
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006565 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006566
6567 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006568 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006569 intel_crtc->cursor_width = width;
6570 intel_crtc->cursor_height = height;
6571
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006572 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006573
Jesse Barnes79e53942008-11-07 14:24:08 -08006574 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006575fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006576 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006577fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006578 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006579fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006580 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006581 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006582}
6583
6584static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6585{
Jesse Barnes79e53942008-11-07 14:24:08 -08006586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006587
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006588 intel_crtc->cursor_x = x;
6589 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006590
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006591 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006592
6593 return 0;
6594}
6595
6596/** Sets the color ramps on behalf of RandR */
6597void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6598 u16 blue, int regno)
6599{
6600 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6601
6602 intel_crtc->lut_r[regno] = red >> 8;
6603 intel_crtc->lut_g[regno] = green >> 8;
6604 intel_crtc->lut_b[regno] = blue >> 8;
6605}
6606
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006607void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6608 u16 *blue, int regno)
6609{
6610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6611
6612 *red = intel_crtc->lut_r[regno] << 8;
6613 *green = intel_crtc->lut_g[regno] << 8;
6614 *blue = intel_crtc->lut_b[regno] << 8;
6615}
6616
Jesse Barnes79e53942008-11-07 14:24:08 -08006617static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006618 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006619{
James Simmons72034252010-08-03 01:33:19 +01006620 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006622
James Simmons72034252010-08-03 01:33:19 +01006623 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006624 intel_crtc->lut_r[i] = red[i] >> 8;
6625 intel_crtc->lut_g[i] = green[i] >> 8;
6626 intel_crtc->lut_b[i] = blue[i] >> 8;
6627 }
6628
6629 intel_crtc_load_lut(crtc);
6630}
6631
Jesse Barnes79e53942008-11-07 14:24:08 -08006632/* VESA 640x480x72Hz mode to set on the pipe */
6633static struct drm_display_mode load_detect_mode = {
6634 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6635 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6636};
6637
Chris Wilsond2dff872011-04-19 08:36:26 +01006638static struct drm_framebuffer *
6639intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006640 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006641 struct drm_i915_gem_object *obj)
6642{
6643 struct intel_framebuffer *intel_fb;
6644 int ret;
6645
6646 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6647 if (!intel_fb) {
6648 drm_gem_object_unreference_unlocked(&obj->base);
6649 return ERR_PTR(-ENOMEM);
6650 }
6651
6652 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6653 if (ret) {
6654 drm_gem_object_unreference_unlocked(&obj->base);
6655 kfree(intel_fb);
6656 return ERR_PTR(ret);
6657 }
6658
6659 return &intel_fb->base;
6660}
6661
6662static u32
6663intel_framebuffer_pitch_for_width(int width, int bpp)
6664{
6665 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6666 return ALIGN(pitch, 64);
6667}
6668
6669static u32
6670intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6671{
6672 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6673 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6674}
6675
6676static struct drm_framebuffer *
6677intel_framebuffer_create_for_mode(struct drm_device *dev,
6678 struct drm_display_mode *mode,
6679 int depth, int bpp)
6680{
6681 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006682 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006683
6684 obj = i915_gem_alloc_object(dev,
6685 intel_framebuffer_size_for_mode(mode, bpp));
6686 if (obj == NULL)
6687 return ERR_PTR(-ENOMEM);
6688
6689 mode_cmd.width = mode->hdisplay;
6690 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006691 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6692 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006693 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006694
6695 return intel_framebuffer_create(dev, &mode_cmd, obj);
6696}
6697
6698static struct drm_framebuffer *
6699mode_fits_in_fbdev(struct drm_device *dev,
6700 struct drm_display_mode *mode)
6701{
6702 struct drm_i915_private *dev_priv = dev->dev_private;
6703 struct drm_i915_gem_object *obj;
6704 struct drm_framebuffer *fb;
6705
6706 if (dev_priv->fbdev == NULL)
6707 return NULL;
6708
6709 obj = dev_priv->fbdev->ifb.obj;
6710 if (obj == NULL)
6711 return NULL;
6712
6713 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006714 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6715 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006716 return NULL;
6717
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006718 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006719 return NULL;
6720
6721 return fb;
6722}
6723
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006724bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006725 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006726 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006727{
6728 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006729 struct intel_encoder *intel_encoder =
6730 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006731 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006732 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006733 struct drm_crtc *crtc = NULL;
6734 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006735 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006736 int i = -1;
6737
Chris Wilsond2dff872011-04-19 08:36:26 +01006738 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6739 connector->base.id, drm_get_connector_name(connector),
6740 encoder->base.id, drm_get_encoder_name(encoder));
6741
Jesse Barnes79e53942008-11-07 14:24:08 -08006742 /*
6743 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006744 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006745 * - if the connector already has an assigned crtc, use it (but make
6746 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006747 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006748 * - try to find the first unused crtc that can drive this connector,
6749 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006750 */
6751
6752 /* See if we already have a CRTC for this connector */
6753 if (encoder->crtc) {
6754 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006755
Daniel Vetter7b240562012-12-12 00:35:33 +01006756 mutex_lock(&crtc->mutex);
6757
Daniel Vetter24218aa2012-08-12 19:27:11 +02006758 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006759 old->load_detect_temp = false;
6760
6761 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006762 if (connector->dpms != DRM_MODE_DPMS_ON)
6763 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006764
Chris Wilson71731882011-04-19 23:10:58 +01006765 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006766 }
6767
6768 /* Find an unused one (if possible) */
6769 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6770 i++;
6771 if (!(encoder->possible_crtcs & (1 << i)))
6772 continue;
6773 if (!possible_crtc->enabled) {
6774 crtc = possible_crtc;
6775 break;
6776 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006777 }
6778
6779 /*
6780 * If we didn't find an unused CRTC, don't use any.
6781 */
6782 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006783 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6784 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006785 }
6786
Daniel Vetter7b240562012-12-12 00:35:33 +01006787 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006788 intel_encoder->new_crtc = to_intel_crtc(crtc);
6789 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006790
6791 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006792 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006793 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006794 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006795
Chris Wilson64927112011-04-20 07:25:26 +01006796 if (!mode)
6797 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006798
Chris Wilsond2dff872011-04-19 08:36:26 +01006799 /* We need a framebuffer large enough to accommodate all accesses
6800 * that the plane may generate whilst we perform load detection.
6801 * We can not rely on the fbcon either being present (we get called
6802 * during its initialisation to detect all boot displays, or it may
6803 * not even exist) or that it is large enough to satisfy the
6804 * requested mode.
6805 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006806 fb = mode_fits_in_fbdev(dev, mode);
6807 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006808 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006809 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6810 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006811 } else
6812 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006813 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006814 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006815 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006816 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006817 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006818
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006819 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006820 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006821 if (old->release_fb)
6822 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006823 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006824 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006825 }
Chris Wilson71731882011-04-19 23:10:58 +01006826
Jesse Barnes79e53942008-11-07 14:24:08 -08006827 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006828 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006829 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006830}
6831
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006832void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006833 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006834{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006835 struct intel_encoder *intel_encoder =
6836 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006837 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006838 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006839
Chris Wilsond2dff872011-04-19 08:36:26 +01006840 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6841 connector->base.id, drm_get_connector_name(connector),
6842 encoder->base.id, drm_get_encoder_name(encoder));
6843
Chris Wilson8261b192011-04-19 23:18:09 +01006844 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006845 to_intel_connector(connector)->new_encoder = NULL;
6846 intel_encoder->new_crtc = NULL;
6847 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006848
Daniel Vetter36206362012-12-10 20:42:17 +01006849 if (old->release_fb) {
6850 drm_framebuffer_unregister_private(old->release_fb);
6851 drm_framebuffer_unreference(old->release_fb);
6852 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006853
Daniel Vetter67c96402013-01-23 16:25:09 +00006854 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006855 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006856 }
6857
Eric Anholtc751ce42010-03-25 11:48:48 -07006858 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006859 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6860 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006861
6862 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006863}
6864
6865/* Returns the clock of the currently programmed mode of the given pipe. */
6866static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6867{
6868 struct drm_i915_private *dev_priv = dev->dev_private;
6869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6870 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006871 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006872 u32 fp;
6873 intel_clock_t clock;
6874
6875 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006876 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006877 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006878 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006879
6880 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006881 if (IS_PINEVIEW(dev)) {
6882 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6883 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006884 } else {
6885 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6886 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6887 }
6888
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006889 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006890 if (IS_PINEVIEW(dev))
6891 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6892 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006893 else
6894 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006895 DPLL_FPA01_P1_POST_DIV_SHIFT);
6896
6897 switch (dpll & DPLL_MODE_MASK) {
6898 case DPLLB_MODE_DAC_SERIAL:
6899 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6900 5 : 10;
6901 break;
6902 case DPLLB_MODE_LVDS:
6903 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6904 7 : 14;
6905 break;
6906 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006907 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006908 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6909 return 0;
6910 }
6911
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006912 if (IS_PINEVIEW(dev))
6913 pineview_clock(96000, &clock);
6914 else
6915 i9xx_clock(96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006916 } else {
6917 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6918
6919 if (is_lvds) {
6920 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6921 DPLL_FPA01_P1_POST_DIV_SHIFT);
6922 clock.p2 = 14;
6923
6924 if ((dpll & PLL_REF_INPUT_MASK) ==
6925 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6926 /* XXX: might not be 66MHz */
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006927 i9xx_clock(66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006928 } else
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006929 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006930 } else {
6931 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6932 clock.p1 = 2;
6933 else {
6934 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6935 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6936 }
6937 if (dpll & PLL_P2_DIVIDE_BY_4)
6938 clock.p2 = 4;
6939 else
6940 clock.p2 = 2;
6941
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006942 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006943 }
6944 }
6945
6946 /* XXX: It would be nice to validate the clocks, but we can't reuse
6947 * i830PllIsValid() because it relies on the xf86_config connector
6948 * configuration being accurate, which it isn't necessarily.
6949 */
6950
6951 return clock.dot;
6952}
6953
6954/** Returns the currently programmed mode of the given pipe. */
6955struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6956 struct drm_crtc *crtc)
6957{
Jesse Barnes548f2452011-02-17 10:40:53 -08006958 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006959 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02006960 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006961 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006962 int htot = I915_READ(HTOTAL(cpu_transcoder));
6963 int hsync = I915_READ(HSYNC(cpu_transcoder));
6964 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6965 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006966
6967 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6968 if (!mode)
6969 return NULL;
6970
6971 mode->clock = intel_crtc_clock_get(dev, crtc);
6972 mode->hdisplay = (htot & 0xffff) + 1;
6973 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6974 mode->hsync_start = (hsync & 0xffff) + 1;
6975 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6976 mode->vdisplay = (vtot & 0xffff) + 1;
6977 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6978 mode->vsync_start = (vsync & 0xffff) + 1;
6979 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6980
6981 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006982
6983 return mode;
6984}
6985
Daniel Vetter3dec0092010-08-20 21:40:52 +02006986static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006987{
6988 struct drm_device *dev = crtc->dev;
6989 drm_i915_private_t *dev_priv = dev->dev_private;
6990 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6991 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006992 int dpll_reg = DPLL(pipe);
6993 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006994
Eric Anholtbad720f2009-10-22 16:11:14 -07006995 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006996 return;
6997
6998 if (!dev_priv->lvds_downclock_avail)
6999 return;
7000
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007001 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007002 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007003 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007004
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007005 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007006
7007 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7008 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007009 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007010
Jesse Barnes652c3932009-08-17 13:31:43 -07007011 dpll = I915_READ(dpll_reg);
7012 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007013 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007014 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007015}
7016
7017static void intel_decrease_pllclock(struct drm_crtc *crtc)
7018{
7019 struct drm_device *dev = crtc->dev;
7020 drm_i915_private_t *dev_priv = dev->dev_private;
7021 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007022
Eric Anholtbad720f2009-10-22 16:11:14 -07007023 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007024 return;
7025
7026 if (!dev_priv->lvds_downclock_avail)
7027 return;
7028
7029 /*
7030 * Since this is called by a timer, we should never get here in
7031 * the manual case.
7032 */
7033 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007034 int pipe = intel_crtc->pipe;
7035 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007036 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007037
Zhao Yakui44d98a62009-10-09 11:39:40 +08007038 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007039
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007040 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007041
Chris Wilson074b5e12012-05-02 12:07:06 +01007042 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007043 dpll |= DISPLAY_RATE_SELECT_FPA1;
7044 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007045 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007046 dpll = I915_READ(dpll_reg);
7047 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007048 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007049 }
7050
7051}
7052
Chris Wilsonf047e392012-07-21 12:31:41 +01007053void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007054{
Chris Wilsonf047e392012-07-21 12:31:41 +01007055 i915_update_gfx_val(dev->dev_private);
7056}
7057
7058void intel_mark_idle(struct drm_device *dev)
7059{
Chris Wilson725a5b52013-01-08 11:02:57 +00007060 struct drm_crtc *crtc;
7061
7062 if (!i915_powersave)
7063 return;
7064
7065 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7066 if (!crtc->fb)
7067 continue;
7068
7069 intel_decrease_pllclock(crtc);
7070 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007071}
7072
7073void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
7074{
7075 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007076 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007077
7078 if (!i915_powersave)
7079 return;
7080
Jesse Barnes652c3932009-08-17 13:31:43 -07007081 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007082 if (!crtc->fb)
7083 continue;
7084
Chris Wilsonf047e392012-07-21 12:31:41 +01007085 if (to_intel_framebuffer(crtc->fb)->obj == obj)
7086 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007087 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007088}
7089
Jesse Barnes79e53942008-11-07 14:24:08 -08007090static void intel_crtc_destroy(struct drm_crtc *crtc)
7091{
7092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007093 struct drm_device *dev = crtc->dev;
7094 struct intel_unpin_work *work;
7095 unsigned long flags;
7096
7097 spin_lock_irqsave(&dev->event_lock, flags);
7098 work = intel_crtc->unpin_work;
7099 intel_crtc->unpin_work = NULL;
7100 spin_unlock_irqrestore(&dev->event_lock, flags);
7101
7102 if (work) {
7103 cancel_work_sync(&work->work);
7104 kfree(work);
7105 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007106
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007107 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7108
Jesse Barnes79e53942008-11-07 14:24:08 -08007109 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007110
Jesse Barnes79e53942008-11-07 14:24:08 -08007111 kfree(intel_crtc);
7112}
7113
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007114static void intel_unpin_work_fn(struct work_struct *__work)
7115{
7116 struct intel_unpin_work *work =
7117 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007118 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007119
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007120 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007121 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007122 drm_gem_object_unreference(&work->pending_flip_obj->base);
7123 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007124
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007125 intel_update_fbc(dev);
7126 mutex_unlock(&dev->struct_mutex);
7127
7128 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7129 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7130
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007131 kfree(work);
7132}
7133
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007134static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007135 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007136{
7137 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7139 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007140 unsigned long flags;
7141
7142 /* Ignore early vblank irqs */
7143 if (intel_crtc == NULL)
7144 return;
7145
7146 spin_lock_irqsave(&dev->event_lock, flags);
7147 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007148
7149 /* Ensure we don't miss a work->pending update ... */
7150 smp_rmb();
7151
7152 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007153 spin_unlock_irqrestore(&dev->event_lock, flags);
7154 return;
7155 }
7156
Chris Wilsone7d841c2012-12-03 11:36:30 +00007157 /* and that the unpin work is consistent wrt ->pending. */
7158 smp_rmb();
7159
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007160 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007161
Rob Clark45a066e2012-10-08 14:50:40 -05007162 if (work->event)
7163 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007164
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007165 drm_vblank_put(dev, intel_crtc->pipe);
7166
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007167 spin_unlock_irqrestore(&dev->event_lock, flags);
7168
Daniel Vetter2c10d572012-12-20 21:24:07 +01007169 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007170
7171 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007172
7173 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007174}
7175
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007176void intel_finish_page_flip(struct drm_device *dev, int pipe)
7177{
7178 drm_i915_private_t *dev_priv = dev->dev_private;
7179 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7180
Mario Kleiner49b14a52010-12-09 07:00:07 +01007181 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007182}
7183
7184void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7185{
7186 drm_i915_private_t *dev_priv = dev->dev_private;
7187 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7188
Mario Kleiner49b14a52010-12-09 07:00:07 +01007189 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007190}
7191
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007192void intel_prepare_page_flip(struct drm_device *dev, int plane)
7193{
7194 drm_i915_private_t *dev_priv = dev->dev_private;
7195 struct intel_crtc *intel_crtc =
7196 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7197 unsigned long flags;
7198
Chris Wilsone7d841c2012-12-03 11:36:30 +00007199 /* NB: An MMIO update of the plane base pointer will also
7200 * generate a page-flip completion irq, i.e. every modeset
7201 * is also accompanied by a spurious intel_prepare_page_flip().
7202 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007203 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007204 if (intel_crtc->unpin_work)
7205 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007206 spin_unlock_irqrestore(&dev->event_lock, flags);
7207}
7208
Chris Wilsone7d841c2012-12-03 11:36:30 +00007209inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7210{
7211 /* Ensure that the work item is consistent when activating it ... */
7212 smp_wmb();
7213 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7214 /* and that it is marked active as soon as the irq could fire. */
7215 smp_wmb();
7216}
7217
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007218static int intel_gen2_queue_flip(struct drm_device *dev,
7219 struct drm_crtc *crtc,
7220 struct drm_framebuffer *fb,
7221 struct drm_i915_gem_object *obj)
7222{
7223 struct drm_i915_private *dev_priv = dev->dev_private;
7224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007225 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007226 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007227 int ret;
7228
Daniel Vetter6d90c952012-04-26 23:28:05 +02007229 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007230 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007231 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007232
Daniel Vetter6d90c952012-04-26 23:28:05 +02007233 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007234 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007235 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007236
7237 /* Can't queue multiple flips, so wait for the previous
7238 * one to finish before executing the next.
7239 */
7240 if (intel_crtc->plane)
7241 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7242 else
7243 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007244 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7245 intel_ring_emit(ring, MI_NOOP);
7246 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7247 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7248 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007249 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007250 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007251
7252 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007253 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007254 return 0;
7255
7256err_unpin:
7257 intel_unpin_fb_obj(obj);
7258err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007259 return ret;
7260}
7261
7262static int intel_gen3_queue_flip(struct drm_device *dev,
7263 struct drm_crtc *crtc,
7264 struct drm_framebuffer *fb,
7265 struct drm_i915_gem_object *obj)
7266{
7267 struct drm_i915_private *dev_priv = dev->dev_private;
7268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007269 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007270 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007271 int ret;
7272
Daniel Vetter6d90c952012-04-26 23:28:05 +02007273 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007274 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007275 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007276
Daniel Vetter6d90c952012-04-26 23:28:05 +02007277 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007278 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007279 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007280
7281 if (intel_crtc->plane)
7282 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7283 else
7284 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007285 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7286 intel_ring_emit(ring, MI_NOOP);
7287 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7288 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7289 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007290 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007291 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007292
Chris Wilsone7d841c2012-12-03 11:36:30 +00007293 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007294 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007295 return 0;
7296
7297err_unpin:
7298 intel_unpin_fb_obj(obj);
7299err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007300 return ret;
7301}
7302
7303static int intel_gen4_queue_flip(struct drm_device *dev,
7304 struct drm_crtc *crtc,
7305 struct drm_framebuffer *fb,
7306 struct drm_i915_gem_object *obj)
7307{
7308 struct drm_i915_private *dev_priv = dev->dev_private;
7309 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7310 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007311 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007312 int ret;
7313
Daniel Vetter6d90c952012-04-26 23:28:05 +02007314 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007315 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007316 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007317
Daniel Vetter6d90c952012-04-26 23:28:05 +02007318 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007319 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007320 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007321
7322 /* i965+ uses the linear or tiled offsets from the
7323 * Display Registers (which do not change across a page-flip)
7324 * so we need only reprogram the base address.
7325 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007326 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7327 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7328 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007329 intel_ring_emit(ring,
7330 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7331 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007332
7333 /* XXX Enabling the panel-fitter across page-flip is so far
7334 * untested on non-native modes, so ignore it for now.
7335 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7336 */
7337 pf = 0;
7338 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007339 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007340
7341 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007342 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007343 return 0;
7344
7345err_unpin:
7346 intel_unpin_fb_obj(obj);
7347err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007348 return ret;
7349}
7350
7351static int intel_gen6_queue_flip(struct drm_device *dev,
7352 struct drm_crtc *crtc,
7353 struct drm_framebuffer *fb,
7354 struct drm_i915_gem_object *obj)
7355{
7356 struct drm_i915_private *dev_priv = dev->dev_private;
7357 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007358 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007359 uint32_t pf, pipesrc;
7360 int ret;
7361
Daniel Vetter6d90c952012-04-26 23:28:05 +02007362 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007363 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007364 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007365
Daniel Vetter6d90c952012-04-26 23:28:05 +02007366 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007367 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007368 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007369
Daniel Vetter6d90c952012-04-26 23:28:05 +02007370 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7371 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7372 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007373 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007374
Chris Wilson99d9acd2012-04-17 20:37:00 +01007375 /* Contrary to the suggestions in the documentation,
7376 * "Enable Panel Fitter" does not seem to be required when page
7377 * flipping with a non-native mode, and worse causes a normal
7378 * modeset to fail.
7379 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7380 */
7381 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007382 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007383 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007384
7385 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007386 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007387 return 0;
7388
7389err_unpin:
7390 intel_unpin_fb_obj(obj);
7391err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007392 return ret;
7393}
7394
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007395/*
7396 * On gen7 we currently use the blit ring because (in early silicon at least)
7397 * the render ring doesn't give us interrpts for page flip completion, which
7398 * means clients will hang after the first flip is queued. Fortunately the
7399 * blit ring generates interrupts properly, so use it instead.
7400 */
7401static int intel_gen7_queue_flip(struct drm_device *dev,
7402 struct drm_crtc *crtc,
7403 struct drm_framebuffer *fb,
7404 struct drm_i915_gem_object *obj)
7405{
7406 struct drm_i915_private *dev_priv = dev->dev_private;
7407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7408 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007409 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007410 int ret;
7411
7412 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7413 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007414 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007415
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007416 switch(intel_crtc->plane) {
7417 case PLANE_A:
7418 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7419 break;
7420 case PLANE_B:
7421 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7422 break;
7423 case PLANE_C:
7424 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7425 break;
7426 default:
7427 WARN_ONCE(1, "unknown plane in flip command\n");
7428 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007429 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007430 }
7431
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007432 ret = intel_ring_begin(ring, 4);
7433 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007434 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007435
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007436 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007437 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007438 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007439 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007440
7441 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007442 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007443 return 0;
7444
7445err_unpin:
7446 intel_unpin_fb_obj(obj);
7447err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007448 return ret;
7449}
7450
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007451static int intel_default_queue_flip(struct drm_device *dev,
7452 struct drm_crtc *crtc,
7453 struct drm_framebuffer *fb,
7454 struct drm_i915_gem_object *obj)
7455{
7456 return -ENODEV;
7457}
7458
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007459static int intel_crtc_page_flip(struct drm_crtc *crtc,
7460 struct drm_framebuffer *fb,
7461 struct drm_pending_vblank_event *event)
7462{
7463 struct drm_device *dev = crtc->dev;
7464 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007465 struct drm_framebuffer *old_fb = crtc->fb;
7466 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007467 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7468 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007469 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007470 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007471
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007472 /* Can't change pixel format via MI display flips. */
7473 if (fb->pixel_format != crtc->fb->pixel_format)
7474 return -EINVAL;
7475
7476 /*
7477 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7478 * Note that pitch changes could also affect these register.
7479 */
7480 if (INTEL_INFO(dev)->gen > 3 &&
7481 (fb->offsets[0] != crtc->fb->offsets[0] ||
7482 fb->pitches[0] != crtc->fb->pitches[0]))
7483 return -EINVAL;
7484
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007485 work = kzalloc(sizeof *work, GFP_KERNEL);
7486 if (work == NULL)
7487 return -ENOMEM;
7488
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007489 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007490 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007491 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007492 INIT_WORK(&work->work, intel_unpin_work_fn);
7493
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007494 ret = drm_vblank_get(dev, intel_crtc->pipe);
7495 if (ret)
7496 goto free_work;
7497
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007498 /* We borrow the event spin lock for protecting unpin_work */
7499 spin_lock_irqsave(&dev->event_lock, flags);
7500 if (intel_crtc->unpin_work) {
7501 spin_unlock_irqrestore(&dev->event_lock, flags);
7502 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007503 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007504
7505 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007506 return -EBUSY;
7507 }
7508 intel_crtc->unpin_work = work;
7509 spin_unlock_irqrestore(&dev->event_lock, flags);
7510
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007511 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7512 flush_workqueue(dev_priv->wq);
7513
Chris Wilson79158102012-05-23 11:13:58 +01007514 ret = i915_mutex_lock_interruptible(dev);
7515 if (ret)
7516 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007517
Jesse Barnes75dfca82010-02-10 15:09:44 -08007518 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007519 drm_gem_object_reference(&work->old_fb_obj->base);
7520 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007521
7522 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007523
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007524 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007525
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007526 work->enable_stall_check = true;
7527
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007528 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007529 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007530
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007531 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7532 if (ret)
7533 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007534
Chris Wilson7782de32011-07-08 12:22:41 +01007535 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007536 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007537 mutex_unlock(&dev->struct_mutex);
7538
Jesse Barnese5510fa2010-07-01 16:48:37 -07007539 trace_i915_flip_request(intel_crtc->plane, obj);
7540
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007541 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007542
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007543cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007544 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007545 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007546 drm_gem_object_unreference(&work->old_fb_obj->base);
7547 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007548 mutex_unlock(&dev->struct_mutex);
7549
Chris Wilson79158102012-05-23 11:13:58 +01007550cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007551 spin_lock_irqsave(&dev->event_lock, flags);
7552 intel_crtc->unpin_work = NULL;
7553 spin_unlock_irqrestore(&dev->event_lock, flags);
7554
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007555 drm_vblank_put(dev, intel_crtc->pipe);
7556free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007557 kfree(work);
7558
7559 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007560}
7561
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007562static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007563 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7564 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007565};
7566
Daniel Vetter50f56112012-07-02 09:35:43 +02007567static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7568 struct drm_crtc *crtc)
7569{
7570 struct drm_device *dev;
7571 struct drm_crtc *tmp;
7572 int crtc_mask = 1;
7573
7574 WARN(!crtc, "checking null crtc?\n");
7575
7576 dev = crtc->dev;
7577
7578 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7579 if (tmp == crtc)
7580 break;
7581 crtc_mask <<= 1;
7582 }
7583
7584 if (encoder->possible_crtcs & crtc_mask)
7585 return true;
7586 return false;
7587}
7588
Daniel Vetter9a935852012-07-05 22:34:27 +02007589/**
7590 * intel_modeset_update_staged_output_state
7591 *
7592 * Updates the staged output configuration state, e.g. after we've read out the
7593 * current hw state.
7594 */
7595static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7596{
7597 struct intel_encoder *encoder;
7598 struct intel_connector *connector;
7599
7600 list_for_each_entry(connector, &dev->mode_config.connector_list,
7601 base.head) {
7602 connector->new_encoder =
7603 to_intel_encoder(connector->base.encoder);
7604 }
7605
7606 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7607 base.head) {
7608 encoder->new_crtc =
7609 to_intel_crtc(encoder->base.crtc);
7610 }
7611}
7612
7613/**
7614 * intel_modeset_commit_output_state
7615 *
7616 * This function copies the stage display pipe configuration to the real one.
7617 */
7618static void intel_modeset_commit_output_state(struct drm_device *dev)
7619{
7620 struct intel_encoder *encoder;
7621 struct intel_connector *connector;
7622
7623 list_for_each_entry(connector, &dev->mode_config.connector_list,
7624 base.head) {
7625 connector->base.encoder = &connector->new_encoder->base;
7626 }
7627
7628 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7629 base.head) {
7630 encoder->base.crtc = &encoder->new_crtc->base;
7631 }
7632}
7633
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007634static void
7635connected_sink_compute_bpp(struct intel_connector * connector,
7636 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007637{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007638 int bpp = pipe_config->pipe_bpp;
7639
7640 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
7641 connector->base.base.id,
7642 drm_get_connector_name(&connector->base));
7643
7644 /* Don't use an invalid EDID bpc value */
7645 if (connector->base.display_info.bpc &&
7646 connector->base.display_info.bpc * 3 < bpp) {
7647 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7648 bpp, connector->base.display_info.bpc*3);
7649 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
7650 }
7651
7652 /* Clamp bpp to 8 on screens without EDID 1.4 */
7653 if (connector->base.display_info.bpc == 0 && bpp > 24) {
7654 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7655 bpp);
7656 pipe_config->pipe_bpp = 24;
7657 }
7658}
7659
7660static int
7661compute_baseline_pipe_bpp(struct intel_crtc *crtc,
7662 struct drm_framebuffer *fb,
7663 struct intel_crtc_config *pipe_config)
7664{
7665 struct drm_device *dev = crtc->base.dev;
7666 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007667 int bpp;
7668
Daniel Vetterd42264b2013-03-28 16:38:08 +01007669 switch (fb->pixel_format) {
7670 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007671 bpp = 8*3; /* since we go through a colormap */
7672 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007673 case DRM_FORMAT_XRGB1555:
7674 case DRM_FORMAT_ARGB1555:
7675 /* checked in intel_framebuffer_init already */
7676 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7677 return -EINVAL;
7678 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007679 bpp = 6*3; /* min is 18bpp */
7680 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007681 case DRM_FORMAT_XBGR8888:
7682 case DRM_FORMAT_ABGR8888:
7683 /* checked in intel_framebuffer_init already */
7684 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7685 return -EINVAL;
7686 case DRM_FORMAT_XRGB8888:
7687 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007688 bpp = 8*3;
7689 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007690 case DRM_FORMAT_XRGB2101010:
7691 case DRM_FORMAT_ARGB2101010:
7692 case DRM_FORMAT_XBGR2101010:
7693 case DRM_FORMAT_ABGR2101010:
7694 /* checked in intel_framebuffer_init already */
7695 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007696 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007697 bpp = 10*3;
7698 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007699 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007700 default:
7701 DRM_DEBUG_KMS("unsupported depth\n");
7702 return -EINVAL;
7703 }
7704
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007705 pipe_config->pipe_bpp = bpp;
7706
7707 /* Clamp display bpp to EDID value */
7708 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007709 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02007710 if (!connector->new_encoder ||
7711 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007712 continue;
7713
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007714 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007715 }
7716
7717 return bpp;
7718}
7719
Daniel Vetterc0b03412013-05-28 12:05:54 +02007720static void intel_dump_pipe_config(struct intel_crtc *crtc,
7721 struct intel_crtc_config *pipe_config,
7722 const char *context)
7723{
7724 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
7725 context, pipe_name(crtc->pipe));
7726
7727 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
7728 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
7729 pipe_config->pipe_bpp, pipe_config->dither);
7730 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
7731 pipe_config->has_pch_encoder,
7732 pipe_config->fdi_lanes,
7733 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
7734 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
7735 pipe_config->fdi_m_n.tu);
7736 DRM_DEBUG_KMS("requested mode:\n");
7737 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
7738 DRM_DEBUG_KMS("adjusted mode:\n");
7739 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
7740 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
7741 pipe_config->gmch_pfit.control,
7742 pipe_config->gmch_pfit.pgm_ratios,
7743 pipe_config->gmch_pfit.lvds_border_bits);
7744 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
7745 pipe_config->pch_pfit.pos,
7746 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007747 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02007748}
7749
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007750static bool check_encoder_cloning(struct drm_crtc *crtc)
7751{
7752 int num_encoders = 0;
7753 bool uncloneable_encoders = false;
7754 struct intel_encoder *encoder;
7755
7756 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
7757 base.head) {
7758 if (&encoder->new_crtc->base != crtc)
7759 continue;
7760
7761 num_encoders++;
7762 if (!encoder->cloneable)
7763 uncloneable_encoders = true;
7764 }
7765
7766 return !(num_encoders > 1 && uncloneable_encoders);
7767}
7768
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007769static struct intel_crtc_config *
7770intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007771 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007772 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007773{
7774 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007775 struct drm_encoder_helper_funcs *encoder_funcs;
7776 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007777 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01007778 int plane_bpp, ret = -EINVAL;
7779 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02007780
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007781 if (!check_encoder_cloning(crtc)) {
7782 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
7783 return ERR_PTR(-EINVAL);
7784 }
7785
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007786 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7787 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007788 return ERR_PTR(-ENOMEM);
7789
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007790 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7791 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettereccb1402013-05-22 00:50:22 +02007792 pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007793
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007794 /* Compute a starting value for pipe_config->pipe_bpp taking the source
7795 * plane pixel format and any sink constraints into account. Returns the
7796 * source plane bpp so that dithering can be selected on mismatches
7797 * after encoders and crtc also have had their say. */
7798 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
7799 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007800 if (plane_bpp < 0)
7801 goto fail;
7802
Daniel Vettere29c22c2013-02-21 00:00:16 +01007803encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02007804 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02007805 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02007806 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02007807
Daniel Vetter7758a112012-07-08 19:40:39 +02007808 /* Pass our mode to the connectors and the CRTC to give them a chance to
7809 * adjust it according to limitations or connector properties, and also
7810 * a chance to reject the mode entirely.
7811 */
7812 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7813 base.head) {
7814
7815 if (&encoder->new_crtc->base != crtc)
7816 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007817
7818 if (encoder->compute_config) {
7819 if (!(encoder->compute_config(encoder, pipe_config))) {
7820 DRM_DEBUG_KMS("Encoder config failure\n");
7821 goto fail;
7822 }
7823
7824 continue;
7825 }
7826
Daniel Vetter7758a112012-07-08 19:40:39 +02007827 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007828 if (!(encoder_funcs->mode_fixup(&encoder->base,
7829 &pipe_config->requested_mode,
7830 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007831 DRM_DEBUG_KMS("Encoder fixup failed\n");
7832 goto fail;
7833 }
7834 }
7835
Daniel Vetterff9a6752013-06-01 17:16:21 +02007836 /* Set default port clock if not overwritten by the encoder. Needs to be
7837 * done afterwards in case the encoder adjusts the mode. */
7838 if (!pipe_config->port_clock)
7839 pipe_config->port_clock = pipe_config->adjusted_mode.clock;
7840
Daniel Vettere29c22c2013-02-21 00:00:16 +01007841 ret = intel_crtc_compute_config(crtc, pipe_config);
7842 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007843 DRM_DEBUG_KMS("CRTC fixup failed\n");
7844 goto fail;
7845 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01007846
7847 if (ret == RETRY) {
7848 if (WARN(!retry, "loop in pipe configuration computation\n")) {
7849 ret = -EINVAL;
7850 goto fail;
7851 }
7852
7853 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
7854 retry = false;
7855 goto encoder_retry;
7856 }
7857
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007858 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7859 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7860 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7861
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007862 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007863fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007864 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007865 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02007866}
7867
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007868/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7869 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7870static void
7871intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7872 unsigned *prepare_pipes, unsigned *disable_pipes)
7873{
7874 struct intel_crtc *intel_crtc;
7875 struct drm_device *dev = crtc->dev;
7876 struct intel_encoder *encoder;
7877 struct intel_connector *connector;
7878 struct drm_crtc *tmp_crtc;
7879
7880 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7881
7882 /* Check which crtcs have changed outputs connected to them, these need
7883 * to be part of the prepare_pipes mask. We don't (yet) support global
7884 * modeset across multiple crtcs, so modeset_pipes will only have one
7885 * bit set at most. */
7886 list_for_each_entry(connector, &dev->mode_config.connector_list,
7887 base.head) {
7888 if (connector->base.encoder == &connector->new_encoder->base)
7889 continue;
7890
7891 if (connector->base.encoder) {
7892 tmp_crtc = connector->base.encoder->crtc;
7893
7894 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7895 }
7896
7897 if (connector->new_encoder)
7898 *prepare_pipes |=
7899 1 << connector->new_encoder->new_crtc->pipe;
7900 }
7901
7902 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7903 base.head) {
7904 if (encoder->base.crtc == &encoder->new_crtc->base)
7905 continue;
7906
7907 if (encoder->base.crtc) {
7908 tmp_crtc = encoder->base.crtc;
7909
7910 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7911 }
7912
7913 if (encoder->new_crtc)
7914 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7915 }
7916
7917 /* Check for any pipes that will be fully disabled ... */
7918 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7919 base.head) {
7920 bool used = false;
7921
7922 /* Don't try to disable disabled crtcs. */
7923 if (!intel_crtc->base.enabled)
7924 continue;
7925
7926 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7927 base.head) {
7928 if (encoder->new_crtc == intel_crtc)
7929 used = true;
7930 }
7931
7932 if (!used)
7933 *disable_pipes |= 1 << intel_crtc->pipe;
7934 }
7935
7936
7937 /* set_mode is also used to update properties on life display pipes. */
7938 intel_crtc = to_intel_crtc(crtc);
7939 if (crtc->enabled)
7940 *prepare_pipes |= 1 << intel_crtc->pipe;
7941
Daniel Vetterb6c51642013-04-12 18:48:43 +02007942 /*
7943 * For simplicity do a full modeset on any pipe where the output routing
7944 * changed. We could be more clever, but that would require us to be
7945 * more careful with calling the relevant encoder->mode_set functions.
7946 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007947 if (*prepare_pipes)
7948 *modeset_pipes = *prepare_pipes;
7949
7950 /* ... and mask these out. */
7951 *modeset_pipes &= ~(*disable_pipes);
7952 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02007953
7954 /*
7955 * HACK: We don't (yet) fully support global modesets. intel_set_config
7956 * obies this rule, but the modeset restore mode of
7957 * intel_modeset_setup_hw_state does not.
7958 */
7959 *modeset_pipes &= 1 << intel_crtc->pipe;
7960 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02007961
7962 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7963 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007964}
7965
Daniel Vetterea9d7582012-07-10 10:42:52 +02007966static bool intel_crtc_in_use(struct drm_crtc *crtc)
7967{
7968 struct drm_encoder *encoder;
7969 struct drm_device *dev = crtc->dev;
7970
7971 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7972 if (encoder->crtc == crtc)
7973 return true;
7974
7975 return false;
7976}
7977
7978static void
7979intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7980{
7981 struct intel_encoder *intel_encoder;
7982 struct intel_crtc *intel_crtc;
7983 struct drm_connector *connector;
7984
7985 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7986 base.head) {
7987 if (!intel_encoder->base.crtc)
7988 continue;
7989
7990 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7991
7992 if (prepare_pipes & (1 << intel_crtc->pipe))
7993 intel_encoder->connectors_active = false;
7994 }
7995
7996 intel_modeset_commit_output_state(dev);
7997
7998 /* Update computed state. */
7999 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8000 base.head) {
8001 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8002 }
8003
8004 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8005 if (!connector->encoder || !connector->encoder->crtc)
8006 continue;
8007
8008 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8009
8010 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008011 struct drm_property *dpms_property =
8012 dev->mode_config.dpms_property;
8013
Daniel Vetterea9d7582012-07-10 10:42:52 +02008014 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008015 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008016 dpms_property,
8017 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008018
8019 intel_encoder = to_intel_encoder(connector->encoder);
8020 intel_encoder->connectors_active = true;
8021 }
8022 }
8023
8024}
8025
Daniel Vetter25c5b262012-07-08 22:08:04 +02008026#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8027 list_for_each_entry((intel_crtc), \
8028 &(dev)->mode_config.crtc_list, \
8029 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008030 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008031
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008032static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008033intel_pipe_config_compare(struct drm_device *dev,
8034 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008035 struct intel_crtc_config *pipe_config)
8036{
Daniel Vetter08a24032013-04-19 11:25:34 +02008037#define PIPE_CONF_CHECK_I(name) \
8038 if (current_config->name != pipe_config->name) { \
8039 DRM_ERROR("mismatch in " #name " " \
8040 "(expected %i, found %i)\n", \
8041 current_config->name, \
8042 pipe_config->name); \
8043 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008044 }
8045
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008046#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8047 if ((current_config->name ^ pipe_config->name) & (mask)) { \
8048 DRM_ERROR("mismatch in " #name " " \
8049 "(expected %i, found %i)\n", \
8050 current_config->name & (mask), \
8051 pipe_config->name & (mask)); \
8052 return false; \
8053 }
8054
Daniel Vettereccb1402013-05-22 00:50:22 +02008055 PIPE_CONF_CHECK_I(cpu_transcoder);
8056
Daniel Vetter08a24032013-04-19 11:25:34 +02008057 PIPE_CONF_CHECK_I(has_pch_encoder);
8058 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008059 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8060 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8061 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8062 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8063 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008064
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008065 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8066 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8067 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8068 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8069 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8070 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8071
8072 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8073 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8074 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8075 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8076 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8077 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8078
8079 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8080 DRM_MODE_FLAG_INTERLACE);
8081
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008082 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8083 DRM_MODE_FLAG_PHSYNC);
8084 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8085 DRM_MODE_FLAG_NHSYNC);
8086 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8087 DRM_MODE_FLAG_PVSYNC);
8088 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8089 DRM_MODE_FLAG_NVSYNC);
8090
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008091 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8092 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8093
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008094 PIPE_CONF_CHECK_I(gmch_pfit.control);
8095 /* pfit ratios are autocomputed by the hw on gen4+ */
8096 if (INTEL_INFO(dev)->gen < 4)
8097 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8098 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8099 PIPE_CONF_CHECK_I(pch_pfit.pos);
8100 PIPE_CONF_CHECK_I(pch_pfit.size);
8101
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008102 PIPE_CONF_CHECK_I(ips_enabled);
8103
Daniel Vetter08a24032013-04-19 11:25:34 +02008104#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008105#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008106
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008107 return true;
8108}
8109
Daniel Vetterb9805142012-08-31 17:37:33 +02008110void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008111intel_modeset_check_state(struct drm_device *dev)
8112{
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008113 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008114 struct intel_crtc *crtc;
8115 struct intel_encoder *encoder;
8116 struct intel_connector *connector;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008117 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008118
8119 list_for_each_entry(connector, &dev->mode_config.connector_list,
8120 base.head) {
8121 /* This also checks the encoder/connector hw state with the
8122 * ->get_hw_state callbacks. */
8123 intel_connector_check_state(connector);
8124
8125 WARN(&connector->new_encoder->base != connector->base.encoder,
8126 "connector's staged encoder doesn't match current encoder\n");
8127 }
8128
8129 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8130 base.head) {
8131 bool enabled = false;
8132 bool active = false;
8133 enum pipe pipe, tracked_pipe;
8134
8135 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8136 encoder->base.base.id,
8137 drm_get_encoder_name(&encoder->base));
8138
8139 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8140 "encoder's stage crtc doesn't match current crtc\n");
8141 WARN(encoder->connectors_active && !encoder->base.crtc,
8142 "encoder's active_connectors set, but no crtc\n");
8143
8144 list_for_each_entry(connector, &dev->mode_config.connector_list,
8145 base.head) {
8146 if (connector->base.encoder != &encoder->base)
8147 continue;
8148 enabled = true;
8149 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8150 active = true;
8151 }
8152 WARN(!!encoder->base.crtc != enabled,
8153 "encoder's enabled state mismatch "
8154 "(expected %i, found %i)\n",
8155 !!encoder->base.crtc, enabled);
8156 WARN(active && !encoder->base.crtc,
8157 "active encoder with no crtc\n");
8158
8159 WARN(encoder->connectors_active != active,
8160 "encoder's computed active state doesn't match tracked active state "
8161 "(expected %i, found %i)\n", active, encoder->connectors_active);
8162
8163 active = encoder->get_hw_state(encoder, &pipe);
8164 WARN(active != encoder->connectors_active,
8165 "encoder's hw state doesn't match sw tracking "
8166 "(expected %i, found %i)\n",
8167 encoder->connectors_active, active);
8168
8169 if (!encoder->base.crtc)
8170 continue;
8171
8172 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8173 WARN(active && pipe != tracked_pipe,
8174 "active encoder's pipe doesn't match"
8175 "(expected %i, found %i)\n",
8176 tracked_pipe, pipe);
8177
8178 }
8179
8180 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8181 base.head) {
8182 bool enabled = false;
8183 bool active = false;
8184
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008185 memset(&pipe_config, 0, sizeof(pipe_config));
8186
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008187 DRM_DEBUG_KMS("[CRTC:%d]\n",
8188 crtc->base.base.id);
8189
8190 WARN(crtc->active && !crtc->base.enabled,
8191 "active crtc, but not enabled in sw tracking\n");
8192
8193 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8194 base.head) {
8195 if (encoder->base.crtc != &crtc->base)
8196 continue;
8197 enabled = true;
8198 if (encoder->connectors_active)
8199 active = true;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008200 if (encoder->get_config)
8201 encoder->get_config(encoder, &pipe_config);
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008202 }
8203 WARN(active != crtc->active,
8204 "crtc's computed active state doesn't match tracked active state "
8205 "(expected %i, found %i)\n", active, crtc->active);
8206 WARN(enabled != crtc->base.enabled,
8207 "crtc's computed enabled state doesn't match tracked enabled state "
8208 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8209
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008210 active = dev_priv->display.get_pipe_config(crtc,
8211 &pipe_config);
8212 WARN(crtc->active != active,
8213 "crtc active state doesn't match with hw state "
8214 "(expected %i, found %i)\n", crtc->active, active);
8215
Daniel Vetterc0b03412013-05-28 12:05:54 +02008216 if (active &&
8217 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8218 WARN(1, "pipe state doesn't match!\n");
8219 intel_dump_pipe_config(crtc, &pipe_config,
8220 "[hw state]");
8221 intel_dump_pipe_config(crtc, &crtc->config,
8222 "[sw state]");
8223 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008224 }
8225}
8226
Daniel Vetterf30da182013-04-11 20:22:50 +02008227static int __intel_set_mode(struct drm_crtc *crtc,
8228 struct drm_display_mode *mode,
8229 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008230{
8231 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008232 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008233 struct drm_display_mode *saved_mode, *saved_hwmode;
8234 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008235 struct intel_crtc *intel_crtc;
8236 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008237 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008238
Tim Gardner3ac18232012-12-07 07:54:26 -07008239 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008240 if (!saved_mode)
8241 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008242 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008243
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008244 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008245 &prepare_pipes, &disable_pipes);
8246
Tim Gardner3ac18232012-12-07 07:54:26 -07008247 *saved_hwmode = crtc->hwmode;
8248 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008249
Daniel Vetter25c5b262012-07-08 22:08:04 +02008250 /* Hack: Because we don't (yet) support global modeset on multiple
8251 * crtcs, we don't keep track of the new mode for more than one crtc.
8252 * Hence simply check whether any bit is set in modeset_pipes in all the
8253 * pieces of code that are not yet converted to deal with mutliple crtcs
8254 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008255 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008256 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008257 if (IS_ERR(pipe_config)) {
8258 ret = PTR_ERR(pipe_config);
8259 pipe_config = NULL;
8260
Tim Gardner3ac18232012-12-07 07:54:26 -07008261 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008262 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008263 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8264 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008265 }
8266
Daniel Vetter460da9162013-03-27 00:44:51 +01008267 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8268 intel_crtc_disable(&intel_crtc->base);
8269
Daniel Vetterea9d7582012-07-10 10:42:52 +02008270 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8271 if (intel_crtc->base.enabled)
8272 dev_priv->display.crtc_disable(&intel_crtc->base);
8273 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008274
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008275 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8276 * to set it here already despite that we pass it down the callchain.
8277 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008278 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008279 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008280 /* mode_set/enable/disable functions rely on a correct pipe
8281 * config. */
8282 to_intel_crtc(crtc)->config = *pipe_config;
8283 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008284
Daniel Vetterea9d7582012-07-10 10:42:52 +02008285 /* Only after disabling all output pipelines that will be changed can we
8286 * update the the output configuration. */
8287 intel_modeset_update_state(dev, prepare_pipes);
8288
Daniel Vetter47fab732012-10-26 10:58:18 +02008289 if (dev_priv->display.modeset_global_resources)
8290 dev_priv->display.modeset_global_resources(dev);
8291
Daniel Vettera6778b32012-07-02 09:56:42 +02008292 /* Set up the DPLL and any encoders state that needs to adjust or depend
8293 * on the DPLL.
8294 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008295 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008296 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008297 x, y, fb);
8298 if (ret)
8299 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008300 }
8301
8302 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008303 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8304 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008305
Daniel Vetter25c5b262012-07-08 22:08:04 +02008306 if (modeset_pipes) {
8307 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008308 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008309
Daniel Vetter25c5b262012-07-08 22:08:04 +02008310 /* Calculate and store various constants which
8311 * are later needed by vblank and swap-completion
8312 * timestamping. They are derived from true hwmode.
8313 */
8314 drm_calc_timestamping_constants(crtc);
8315 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008316
8317 /* FIXME: add subpixel order */
8318done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008319 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008320 crtc->hwmode = *saved_hwmode;
8321 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008322 }
8323
Tim Gardner3ac18232012-12-07 07:54:26 -07008324out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008325 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008326 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008327 return ret;
8328}
8329
Daniel Vetterf30da182013-04-11 20:22:50 +02008330int intel_set_mode(struct drm_crtc *crtc,
8331 struct drm_display_mode *mode,
8332 int x, int y, struct drm_framebuffer *fb)
8333{
8334 int ret;
8335
8336 ret = __intel_set_mode(crtc, mode, x, y, fb);
8337
8338 if (ret == 0)
8339 intel_modeset_check_state(crtc->dev);
8340
8341 return ret;
8342}
8343
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008344void intel_crtc_restore_mode(struct drm_crtc *crtc)
8345{
8346 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8347}
8348
Daniel Vetter25c5b262012-07-08 22:08:04 +02008349#undef for_each_intel_crtc_masked
8350
Daniel Vetterd9e55602012-07-04 22:16:09 +02008351static void intel_set_config_free(struct intel_set_config *config)
8352{
8353 if (!config)
8354 return;
8355
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008356 kfree(config->save_connector_encoders);
8357 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008358 kfree(config);
8359}
8360
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008361static int intel_set_config_save_state(struct drm_device *dev,
8362 struct intel_set_config *config)
8363{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008364 struct drm_encoder *encoder;
8365 struct drm_connector *connector;
8366 int count;
8367
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008368 config->save_encoder_crtcs =
8369 kcalloc(dev->mode_config.num_encoder,
8370 sizeof(struct drm_crtc *), GFP_KERNEL);
8371 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008372 return -ENOMEM;
8373
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008374 config->save_connector_encoders =
8375 kcalloc(dev->mode_config.num_connector,
8376 sizeof(struct drm_encoder *), GFP_KERNEL);
8377 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008378 return -ENOMEM;
8379
8380 /* Copy data. Note that driver private data is not affected.
8381 * Should anything bad happen only the expected state is
8382 * restored, not the drivers personal bookkeeping.
8383 */
8384 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008385 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008386 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008387 }
8388
8389 count = 0;
8390 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008391 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008392 }
8393
8394 return 0;
8395}
8396
8397static void intel_set_config_restore_state(struct drm_device *dev,
8398 struct intel_set_config *config)
8399{
Daniel Vetter9a935852012-07-05 22:34:27 +02008400 struct intel_encoder *encoder;
8401 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008402 int count;
8403
8404 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008405 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8406 encoder->new_crtc =
8407 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008408 }
8409
8410 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008411 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8412 connector->new_encoder =
8413 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008414 }
8415}
8416
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008417static void
8418intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8419 struct intel_set_config *config)
8420{
8421
8422 /* We should be able to check here if the fb has the same properties
8423 * and then just flip_or_move it */
8424 if (set->crtc->fb != set->fb) {
8425 /* If we have no fb then treat it as a full mode set */
8426 if (set->crtc->fb == NULL) {
8427 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8428 config->mode_changed = true;
8429 } else if (set->fb == NULL) {
8430 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008431 } else if (set->fb->pixel_format !=
8432 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008433 config->mode_changed = true;
8434 } else
8435 config->fb_changed = true;
8436 }
8437
Daniel Vetter835c5872012-07-10 18:11:08 +02008438 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008439 config->fb_changed = true;
8440
8441 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8442 DRM_DEBUG_KMS("modes are different, full mode set\n");
8443 drm_mode_debug_printmodeline(&set->crtc->mode);
8444 drm_mode_debug_printmodeline(set->mode);
8445 config->mode_changed = true;
8446 }
8447}
8448
Daniel Vetter2e431052012-07-04 22:42:15 +02008449static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008450intel_modeset_stage_output_state(struct drm_device *dev,
8451 struct drm_mode_set *set,
8452 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008453{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008454 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008455 struct intel_connector *connector;
8456 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008457 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008458
Damien Lespiau9abdda72013-02-13 13:29:23 +00008459 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008460 * of connectors. For paranoia, double-check this. */
8461 WARN_ON(!set->fb && (set->num_connectors != 0));
8462 WARN_ON(set->fb && (set->num_connectors == 0));
8463
Daniel Vetter50f56112012-07-02 09:35:43 +02008464 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008465 list_for_each_entry(connector, &dev->mode_config.connector_list,
8466 base.head) {
8467 /* Otherwise traverse passed in connector list and get encoders
8468 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008469 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008470 if (set->connectors[ro] == &connector->base) {
8471 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008472 break;
8473 }
8474 }
8475
Daniel Vetter9a935852012-07-05 22:34:27 +02008476 /* If we disable the crtc, disable all its connectors. Also, if
8477 * the connector is on the changing crtc but not on the new
8478 * connector list, disable it. */
8479 if ((!set->fb || ro == set->num_connectors) &&
8480 connector->base.encoder &&
8481 connector->base.encoder->crtc == set->crtc) {
8482 connector->new_encoder = NULL;
8483
8484 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8485 connector->base.base.id,
8486 drm_get_connector_name(&connector->base));
8487 }
8488
8489
8490 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008491 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008492 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008493 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008494 }
8495 /* connector->new_encoder is now updated for all connectors. */
8496
8497 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008498 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008499 list_for_each_entry(connector, &dev->mode_config.connector_list,
8500 base.head) {
8501 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008502 continue;
8503
Daniel Vetter9a935852012-07-05 22:34:27 +02008504 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008505
8506 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008507 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008508 new_crtc = set->crtc;
8509 }
8510
8511 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008512 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8513 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008514 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008515 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008516 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8517
8518 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8519 connector->base.base.id,
8520 drm_get_connector_name(&connector->base),
8521 new_crtc->base.id);
8522 }
8523
8524 /* Check for any encoders that needs to be disabled. */
8525 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8526 base.head) {
8527 list_for_each_entry(connector,
8528 &dev->mode_config.connector_list,
8529 base.head) {
8530 if (connector->new_encoder == encoder) {
8531 WARN_ON(!connector->new_encoder->new_crtc);
8532
8533 goto next_encoder;
8534 }
8535 }
8536 encoder->new_crtc = NULL;
8537next_encoder:
8538 /* Only now check for crtc changes so we don't miss encoders
8539 * that will be disabled. */
8540 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008541 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008542 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008543 }
8544 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008545 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008546
Daniel Vetter2e431052012-07-04 22:42:15 +02008547 return 0;
8548}
8549
8550static int intel_crtc_set_config(struct drm_mode_set *set)
8551{
8552 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008553 struct drm_mode_set save_set;
8554 struct intel_set_config *config;
8555 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008556
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008557 BUG_ON(!set);
8558 BUG_ON(!set->crtc);
8559 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008560
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008561 /* Enforce sane interface api - has been abused by the fb helper. */
8562 BUG_ON(!set->mode && set->fb);
8563 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008564
Daniel Vetter2e431052012-07-04 22:42:15 +02008565 if (set->fb) {
8566 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8567 set->crtc->base.id, set->fb->base.id,
8568 (int)set->num_connectors, set->x, set->y);
8569 } else {
8570 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008571 }
8572
8573 dev = set->crtc->dev;
8574
8575 ret = -ENOMEM;
8576 config = kzalloc(sizeof(*config), GFP_KERNEL);
8577 if (!config)
8578 goto out_config;
8579
8580 ret = intel_set_config_save_state(dev, config);
8581 if (ret)
8582 goto out_config;
8583
8584 save_set.crtc = set->crtc;
8585 save_set.mode = &set->crtc->mode;
8586 save_set.x = set->crtc->x;
8587 save_set.y = set->crtc->y;
8588 save_set.fb = set->crtc->fb;
8589
8590 /* Compute whether we need a full modeset, only an fb base update or no
8591 * change at all. In the future we might also check whether only the
8592 * mode changed, e.g. for LVDS where we only change the panel fitter in
8593 * such cases. */
8594 intel_set_config_compute_mode_changes(set, config);
8595
Daniel Vetter9a935852012-07-05 22:34:27 +02008596 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008597 if (ret)
8598 goto fail;
8599
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008600 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008601 ret = intel_set_mode(set->crtc, set->mode,
8602 set->x, set->y, set->fb);
8603 if (ret) {
8604 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8605 set->crtc->base.id, ret);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008606 goto fail;
8607 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008608 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008609 intel_crtc_wait_for_pending_flips(set->crtc);
8610
Daniel Vetter4f660f42012-07-02 09:47:37 +02008611 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008612 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008613 }
8614
Daniel Vetterd9e55602012-07-04 22:16:09 +02008615 intel_set_config_free(config);
8616
Daniel Vetter50f56112012-07-02 09:35:43 +02008617 return 0;
8618
8619fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008620 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008621
8622 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008623 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008624 intel_set_mode(save_set.crtc, save_set.mode,
8625 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008626 DRM_ERROR("failed to restore config after modeset failure\n");
8627
Daniel Vetterd9e55602012-07-04 22:16:09 +02008628out_config:
8629 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008630 return ret;
8631}
8632
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008633static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008634 .cursor_set = intel_crtc_cursor_set,
8635 .cursor_move = intel_crtc_cursor_move,
8636 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008637 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008638 .destroy = intel_crtc_destroy,
8639 .page_flip = intel_crtc_page_flip,
8640};
8641
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008642static void intel_cpu_pll_init(struct drm_device *dev)
8643{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008644 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008645 intel_ddi_pll_init(dev);
8646}
8647
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008648static void intel_pch_pll_init(struct drm_device *dev)
8649{
8650 drm_i915_private_t *dev_priv = dev->dev_private;
8651 int i;
8652
8653 if (dev_priv->num_pch_pll == 0) {
8654 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8655 return;
8656 }
8657
8658 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8659 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8660 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8661 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8662 }
8663}
8664
Hannes Ederb358d0a2008-12-18 21:18:47 +01008665static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008666{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008667 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008668 struct intel_crtc *intel_crtc;
8669 int i;
8670
8671 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8672 if (intel_crtc == NULL)
8673 return;
8674
8675 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8676
8677 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008678 for (i = 0; i < 256; i++) {
8679 intel_crtc->lut_r[i] = i;
8680 intel_crtc->lut_g[i] = i;
8681 intel_crtc->lut_b[i] = i;
8682 }
8683
Jesse Barnes80824002009-09-10 15:28:06 -07008684 /* Swap pipes & planes for FBC on pre-965 */
8685 intel_crtc->pipe = pipe;
8686 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008687 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008688 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008689 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008690 }
8691
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008692 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8693 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8694 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8695 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8696
Jesse Barnes79e53942008-11-07 14:24:08 -08008697 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008698}
8699
Carl Worth08d7b3d2009-04-29 14:43:54 -07008700int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008701 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008702{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008703 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008704 struct drm_mode_object *drmmode_obj;
8705 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008706
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008707 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8708 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008709
Daniel Vetterc05422d2009-08-11 16:05:30 +02008710 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8711 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008712
Daniel Vetterc05422d2009-08-11 16:05:30 +02008713 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008714 DRM_ERROR("no such CRTC id\n");
8715 return -EINVAL;
8716 }
8717
Daniel Vetterc05422d2009-08-11 16:05:30 +02008718 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8719 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008720
Daniel Vetterc05422d2009-08-11 16:05:30 +02008721 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008722}
8723
Daniel Vetter66a92782012-07-12 20:08:18 +02008724static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008725{
Daniel Vetter66a92782012-07-12 20:08:18 +02008726 struct drm_device *dev = encoder->base.dev;
8727 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008728 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008729 int entry = 0;
8730
Daniel Vetter66a92782012-07-12 20:08:18 +02008731 list_for_each_entry(source_encoder,
8732 &dev->mode_config.encoder_list, base.head) {
8733
8734 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008735 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008736
8737 /* Intel hw has only one MUX where enocoders could be cloned. */
8738 if (encoder->cloneable && source_encoder->cloneable)
8739 index_mask |= (1 << entry);
8740
Jesse Barnes79e53942008-11-07 14:24:08 -08008741 entry++;
8742 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008743
Jesse Barnes79e53942008-11-07 14:24:08 -08008744 return index_mask;
8745}
8746
Chris Wilson4d302442010-12-14 19:21:29 +00008747static bool has_edp_a(struct drm_device *dev)
8748{
8749 struct drm_i915_private *dev_priv = dev->dev_private;
8750
8751 if (!IS_MOBILE(dev))
8752 return false;
8753
8754 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8755 return false;
8756
8757 if (IS_GEN5(dev) &&
8758 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8759 return false;
8760
8761 return true;
8762}
8763
Jesse Barnes79e53942008-11-07 14:24:08 -08008764static void intel_setup_outputs(struct drm_device *dev)
8765{
Eric Anholt725e30a2009-01-22 13:01:02 -08008766 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008767 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008768 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008769 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008770
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008771 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008772 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8773 /* disable the panel fitter on everything but LVDS */
8774 I915_WRITE(PFIT_CONTROL, 0);
8775 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008776
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008777 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008778 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008779
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008780 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008781 int found;
8782
8783 /* Haswell uses DDI functions to detect digital outputs */
8784 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8785 /* DDI A only supports eDP */
8786 if (found)
8787 intel_ddi_init(dev, PORT_A);
8788
8789 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8790 * register */
8791 found = I915_READ(SFUSE_STRAP);
8792
8793 if (found & SFUSE_STRAP_DDIB_DETECTED)
8794 intel_ddi_init(dev, PORT_B);
8795 if (found & SFUSE_STRAP_DDIC_DETECTED)
8796 intel_ddi_init(dev, PORT_C);
8797 if (found & SFUSE_STRAP_DDID_DETECTED)
8798 intel_ddi_init(dev, PORT_D);
8799 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008800 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008801 dpd_is_edp = intel_dpd_is_edp(dev);
8802
8803 if (has_edp_a(dev))
8804 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008805
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008806 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008807 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008808 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008809 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008810 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008811 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008812 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008813 }
8814
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008815 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008816 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008817
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008818 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008819 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008820
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008821 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008822 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008823
Daniel Vetter270b3042012-10-27 15:52:05 +02008824 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008825 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008826 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308827 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008828 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8829 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308830
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008831 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008832 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8833 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008834 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8835 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008836 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08008837 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008838 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008839
Paulo Zanonie2debe92013-02-18 19:00:27 -03008840 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008841 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008842 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008843 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8844 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008845 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008846 }
Ma Ling27185ae2009-08-24 13:50:23 +08008847
Imre Deake7281ea2013-05-08 13:14:08 +03008848 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008849 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08008850 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008851
8852 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008853
Paulo Zanonie2debe92013-02-18 19:00:27 -03008854 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008855 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008856 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008857 }
Ma Ling27185ae2009-08-24 13:50:23 +08008858
Paulo Zanonie2debe92013-02-18 19:00:27 -03008859 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008860
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008861 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8862 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008863 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008864 }
Imre Deake7281ea2013-05-08 13:14:08 +03008865 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008866 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08008867 }
Ma Ling27185ae2009-08-24 13:50:23 +08008868
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008869 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03008870 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008871 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07008872 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008873 intel_dvo_init(dev);
8874
Zhenyu Wang103a1962009-11-27 11:44:36 +08008875 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008876 intel_tv_init(dev);
8877
Chris Wilson4ef69c72010-09-09 15:14:28 +01008878 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8879 encoder->base.possible_crtcs = encoder->crtc_mask;
8880 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008881 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008882 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008883
Paulo Zanonidde86e22012-12-01 12:04:25 -02008884 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008885
8886 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008887}
8888
8889static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8890{
8891 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008892
8893 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008894 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008895
8896 kfree(intel_fb);
8897}
8898
8899static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008900 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008901 unsigned int *handle)
8902{
8903 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008904 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008905
Chris Wilson05394f32010-11-08 19:18:58 +00008906 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008907}
8908
8909static const struct drm_framebuffer_funcs intel_fb_funcs = {
8910 .destroy = intel_user_framebuffer_destroy,
8911 .create_handle = intel_user_framebuffer_create_handle,
8912};
8913
Dave Airlie38651672010-03-30 05:34:13 +00008914int intel_framebuffer_init(struct drm_device *dev,
8915 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008916 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008917 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008918{
Jesse Barnes79e53942008-11-07 14:24:08 -08008919 int ret;
8920
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008921 if (obj->tiling_mode == I915_TILING_Y) {
8922 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008923 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008924 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008925
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008926 if (mode_cmd->pitches[0] & 63) {
8927 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8928 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008929 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008930 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008931
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008932 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008933 if (mode_cmd->pitches[0] > 32768) {
8934 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
8935 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008936 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008937 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008938
8939 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008940 mode_cmd->pitches[0] != obj->stride) {
8941 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
8942 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008943 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008944 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008945
Ville Syrjälä57779d02012-10-31 17:50:14 +02008946 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008947 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008948 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008949 case DRM_FORMAT_RGB565:
8950 case DRM_FORMAT_XRGB8888:
8951 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008952 break;
8953 case DRM_FORMAT_XRGB1555:
8954 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008955 if (INTEL_INFO(dev)->gen > 3) {
8956 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008957 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008958 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02008959 break;
8960 case DRM_FORMAT_XBGR8888:
8961 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008962 case DRM_FORMAT_XRGB2101010:
8963 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008964 case DRM_FORMAT_XBGR2101010:
8965 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008966 if (INTEL_INFO(dev)->gen < 4) {
8967 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008968 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008969 }
Jesse Barnesb5626742011-06-24 12:19:27 -07008970 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008971 case DRM_FORMAT_YUYV:
8972 case DRM_FORMAT_UYVY:
8973 case DRM_FORMAT_YVYU:
8974 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008975 if (INTEL_INFO(dev)->gen < 5) {
8976 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008977 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008978 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008979 break;
8980 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008981 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008982 return -EINVAL;
8983 }
8984
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008985 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8986 if (mode_cmd->offsets[0] != 0)
8987 return -EINVAL;
8988
Daniel Vetterc7d73f62012-12-13 23:38:38 +01008989 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
8990 intel_fb->obj = obj;
8991
Jesse Barnes79e53942008-11-07 14:24:08 -08008992 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8993 if (ret) {
8994 DRM_ERROR("framebuffer init failed %d\n", ret);
8995 return ret;
8996 }
8997
Jesse Barnes79e53942008-11-07 14:24:08 -08008998 return 0;
8999}
9000
Jesse Barnes79e53942008-11-07 14:24:08 -08009001static struct drm_framebuffer *
9002intel_user_framebuffer_create(struct drm_device *dev,
9003 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009004 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009005{
Chris Wilson05394f32010-11-08 19:18:58 +00009006 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009007
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009008 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9009 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009010 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009011 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009012
Chris Wilsond2dff872011-04-19 08:36:26 +01009013 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009014}
9015
Jesse Barnes79e53942008-11-07 14:24:08 -08009016static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009017 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009018 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009019};
9020
Jesse Barnese70236a2009-09-21 10:42:27 -07009021/* Set up chip specific display functions */
9022static void intel_init_display(struct drm_device *dev)
9023{
9024 struct drm_i915_private *dev_priv = dev->dev_private;
9025
Daniel Vetteree9300b2013-06-03 22:40:22 +02009026 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9027 dev_priv->display.find_dpll = g4x_find_best_dpll;
9028 else if (IS_VALLEYVIEW(dev))
9029 dev_priv->display.find_dpll = vlv_find_best_dpll;
9030 else if (IS_PINEVIEW(dev))
9031 dev_priv->display.find_dpll = pnv_find_best_dpll;
9032 else
9033 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9034
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009035 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009036 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009037 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009038 dev_priv->display.crtc_enable = haswell_crtc_enable;
9039 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009040 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009041 dev_priv->display.update_plane = ironlake_update_plane;
9042 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009043 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009044 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009045 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9046 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009047 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009048 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009049 } else if (IS_VALLEYVIEW(dev)) {
9050 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9051 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9052 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9053 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9054 dev_priv->display.off = i9xx_crtc_off;
9055 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009056 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009057 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009058 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009059 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9060 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009061 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009062 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009063 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009064
Jesse Barnese70236a2009-09-21 10:42:27 -07009065 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009066 if (IS_VALLEYVIEW(dev))
9067 dev_priv->display.get_display_clock_speed =
9068 valleyview_get_display_clock_speed;
9069 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009070 dev_priv->display.get_display_clock_speed =
9071 i945_get_display_clock_speed;
9072 else if (IS_I915G(dev))
9073 dev_priv->display.get_display_clock_speed =
9074 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009075 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009076 dev_priv->display.get_display_clock_speed =
9077 i9xx_misc_get_display_clock_speed;
9078 else if (IS_I915GM(dev))
9079 dev_priv->display.get_display_clock_speed =
9080 i915gm_get_display_clock_speed;
9081 else if (IS_I865G(dev))
9082 dev_priv->display.get_display_clock_speed =
9083 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009084 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009085 dev_priv->display.get_display_clock_speed =
9086 i855_get_display_clock_speed;
9087 else /* 852, 830 */
9088 dev_priv->display.get_display_clock_speed =
9089 i830_get_display_clock_speed;
9090
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009091 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009092 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009093 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009094 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009095 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009096 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009097 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009098 } else if (IS_IVYBRIDGE(dev)) {
9099 /* FIXME: detect B0+ stepping and use auto training */
9100 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009101 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009102 dev_priv->display.modeset_global_resources =
9103 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009104 } else if (IS_HASWELL(dev)) {
9105 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009106 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009107 dev_priv->display.modeset_global_resources =
9108 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009109 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009110 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009111 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009112 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009113
9114 /* Default just returns -ENODEV to indicate unsupported */
9115 dev_priv->display.queue_flip = intel_default_queue_flip;
9116
9117 switch (INTEL_INFO(dev)->gen) {
9118 case 2:
9119 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9120 break;
9121
9122 case 3:
9123 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9124 break;
9125
9126 case 4:
9127 case 5:
9128 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9129 break;
9130
9131 case 6:
9132 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9133 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009134 case 7:
9135 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9136 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009137 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009138}
9139
Jesse Barnesb690e962010-07-19 13:53:12 -07009140/*
9141 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9142 * resume, or other times. This quirk makes sure that's the case for
9143 * affected systems.
9144 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009145static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009146{
9147 struct drm_i915_private *dev_priv = dev->dev_private;
9148
9149 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009150 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009151}
9152
Keith Packard435793d2011-07-12 14:56:22 -07009153/*
9154 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9155 */
9156static void quirk_ssc_force_disable(struct drm_device *dev)
9157{
9158 struct drm_i915_private *dev_priv = dev->dev_private;
9159 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009160 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009161}
9162
Carsten Emde4dca20e2012-03-15 15:56:26 +01009163/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009164 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9165 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009166 */
9167static void quirk_invert_brightness(struct drm_device *dev)
9168{
9169 struct drm_i915_private *dev_priv = dev->dev_private;
9170 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009171 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009172}
9173
9174struct intel_quirk {
9175 int device;
9176 int subsystem_vendor;
9177 int subsystem_device;
9178 void (*hook)(struct drm_device *dev);
9179};
9180
Egbert Eich5f85f1762012-10-14 15:46:38 +02009181/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9182struct intel_dmi_quirk {
9183 void (*hook)(struct drm_device *dev);
9184 const struct dmi_system_id (*dmi_id_list)[];
9185};
9186
9187static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9188{
9189 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9190 return 1;
9191}
9192
9193static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9194 {
9195 .dmi_id_list = &(const struct dmi_system_id[]) {
9196 {
9197 .callback = intel_dmi_reverse_brightness,
9198 .ident = "NCR Corporation",
9199 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9200 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9201 },
9202 },
9203 { } /* terminating entry */
9204 },
9205 .hook = quirk_invert_brightness,
9206 },
9207};
9208
Ben Widawskyc43b5632012-04-16 14:07:40 -07009209static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009210 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009211 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009212
Jesse Barnesb690e962010-07-19 13:53:12 -07009213 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9214 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9215
Jesse Barnesb690e962010-07-19 13:53:12 -07009216 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9217 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9218
Daniel Vetterccd0d362012-10-10 23:13:59 +02009219 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009220 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009221 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009222
9223 /* Lenovo U160 cannot use SSC on LVDS */
9224 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009225
9226 /* Sony Vaio Y cannot use SSC on LVDS */
9227 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009228
9229 /* Acer Aspire 5734Z must invert backlight brightness */
9230 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009231
9232 /* Acer/eMachines G725 */
9233 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009234
9235 /* Acer/eMachines e725 */
9236 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009237
9238 /* Acer/Packard Bell NCL20 */
9239 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009240
9241 /* Acer Aspire 4736Z */
9242 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009243};
9244
9245static void intel_init_quirks(struct drm_device *dev)
9246{
9247 struct pci_dev *d = dev->pdev;
9248 int i;
9249
9250 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9251 struct intel_quirk *q = &intel_quirks[i];
9252
9253 if (d->device == q->device &&
9254 (d->subsystem_vendor == q->subsystem_vendor ||
9255 q->subsystem_vendor == PCI_ANY_ID) &&
9256 (d->subsystem_device == q->subsystem_device ||
9257 q->subsystem_device == PCI_ANY_ID))
9258 q->hook(dev);
9259 }
Egbert Eich5f85f1762012-10-14 15:46:38 +02009260 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9261 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9262 intel_dmi_quirks[i].hook(dev);
9263 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009264}
9265
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009266/* Disable the VGA plane that we never use */
9267static void i915_disable_vga(struct drm_device *dev)
9268{
9269 struct drm_i915_private *dev_priv = dev->dev_private;
9270 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009271 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009272
9273 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009274 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009275 sr1 = inb(VGA_SR_DATA);
9276 outb(sr1 | 1<<5, VGA_SR_DATA);
9277 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9278 udelay(300);
9279
9280 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9281 POSTING_READ(vga_reg);
9282}
9283
Daniel Vetterf8175862012-04-10 15:50:11 +02009284void intel_modeset_init_hw(struct drm_device *dev)
9285{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009286 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009287
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009288 intel_prepare_ddi(dev);
9289
Daniel Vetterf8175862012-04-10 15:50:11 +02009290 intel_init_clock_gating(dev);
9291
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009292 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009293 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009294 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009295}
9296
Imre Deak7d708ee2013-04-17 14:04:50 +03009297void intel_modeset_suspend_hw(struct drm_device *dev)
9298{
9299 intel_suspend_hw(dev);
9300}
9301
Jesse Barnes79e53942008-11-07 14:24:08 -08009302void intel_modeset_init(struct drm_device *dev)
9303{
Jesse Barnes652c3932009-08-17 13:31:43 -07009304 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009305 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009306
9307 drm_mode_config_init(dev);
9308
9309 dev->mode_config.min_width = 0;
9310 dev->mode_config.min_height = 0;
9311
Dave Airlie019d96c2011-09-29 16:20:42 +01009312 dev->mode_config.preferred_depth = 24;
9313 dev->mode_config.prefer_shadow = 1;
9314
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009315 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009316
Jesse Barnesb690e962010-07-19 13:53:12 -07009317 intel_init_quirks(dev);
9318
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009319 intel_init_pm(dev);
9320
Ben Widawskye3c74752013-04-05 13:12:39 -07009321 if (INTEL_INFO(dev)->num_pipes == 0)
9322 return;
9323
Jesse Barnese70236a2009-09-21 10:42:27 -07009324 intel_init_display(dev);
9325
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009326 if (IS_GEN2(dev)) {
9327 dev->mode_config.max_width = 2048;
9328 dev->mode_config.max_height = 2048;
9329 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009330 dev->mode_config.max_width = 4096;
9331 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009332 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009333 dev->mode_config.max_width = 8192;
9334 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009335 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009336 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009337
Zhao Yakui28c97732009-10-09 11:39:41 +08009338 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009339 INTEL_INFO(dev)->num_pipes,
9340 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009341
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009342 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009343 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009344 for (j = 0; j < dev_priv->num_plane; j++) {
9345 ret = intel_plane_init(dev, i, j);
9346 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009347 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9348 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009349 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009350 }
9351
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009352 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009353 intel_pch_pll_init(dev);
9354
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009355 /* Just disable it once at startup */
9356 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009357 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009358
9359 /* Just in case the BIOS is doing something questionable. */
9360 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009361}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009362
Daniel Vetter24929352012-07-02 20:28:59 +02009363static void
9364intel_connector_break_all_links(struct intel_connector *connector)
9365{
9366 connector->base.dpms = DRM_MODE_DPMS_OFF;
9367 connector->base.encoder = NULL;
9368 connector->encoder->connectors_active = false;
9369 connector->encoder->base.crtc = NULL;
9370}
9371
Daniel Vetter7fad7982012-07-04 17:51:47 +02009372static void intel_enable_pipe_a(struct drm_device *dev)
9373{
9374 struct intel_connector *connector;
9375 struct drm_connector *crt = NULL;
9376 struct intel_load_detect_pipe load_detect_temp;
9377
9378 /* We can't just switch on the pipe A, we need to set things up with a
9379 * proper mode and output configuration. As a gross hack, enable pipe A
9380 * by enabling the load detect pipe once. */
9381 list_for_each_entry(connector,
9382 &dev->mode_config.connector_list,
9383 base.head) {
9384 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9385 crt = &connector->base;
9386 break;
9387 }
9388 }
9389
9390 if (!crt)
9391 return;
9392
9393 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9394 intel_release_load_detect_pipe(crt, &load_detect_temp);
9395
9396
9397}
9398
Daniel Vetterfa555832012-10-10 23:14:00 +02009399static bool
9400intel_check_plane_mapping(struct intel_crtc *crtc)
9401{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009402 struct drm_device *dev = crtc->base.dev;
9403 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009404 u32 reg, val;
9405
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009406 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009407 return true;
9408
9409 reg = DSPCNTR(!crtc->plane);
9410 val = I915_READ(reg);
9411
9412 if ((val & DISPLAY_PLANE_ENABLE) &&
9413 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9414 return false;
9415
9416 return true;
9417}
9418
Daniel Vetter24929352012-07-02 20:28:59 +02009419static void intel_sanitize_crtc(struct intel_crtc *crtc)
9420{
9421 struct drm_device *dev = crtc->base.dev;
9422 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009423 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009424
Daniel Vetter24929352012-07-02 20:28:59 +02009425 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009426 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009427 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9428
9429 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009430 * disable the crtc (and hence change the state) if it is wrong. Note
9431 * that gen4+ has a fixed plane -> pipe mapping. */
9432 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009433 struct intel_connector *connector;
9434 bool plane;
9435
Daniel Vetter24929352012-07-02 20:28:59 +02009436 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9437 crtc->base.base.id);
9438
9439 /* Pipe has the wrong plane attached and the plane is active.
9440 * Temporarily change the plane mapping and disable everything
9441 * ... */
9442 plane = crtc->plane;
9443 crtc->plane = !plane;
9444 dev_priv->display.crtc_disable(&crtc->base);
9445 crtc->plane = plane;
9446
9447 /* ... and break all links. */
9448 list_for_each_entry(connector, &dev->mode_config.connector_list,
9449 base.head) {
9450 if (connector->encoder->base.crtc != &crtc->base)
9451 continue;
9452
9453 intel_connector_break_all_links(connector);
9454 }
9455
9456 WARN_ON(crtc->active);
9457 crtc->base.enabled = false;
9458 }
Daniel Vetter24929352012-07-02 20:28:59 +02009459
Daniel Vetter7fad7982012-07-04 17:51:47 +02009460 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9461 crtc->pipe == PIPE_A && !crtc->active) {
9462 /* BIOS forgot to enable pipe A, this mostly happens after
9463 * resume. Force-enable the pipe to fix this, the update_dpms
9464 * call below we restore the pipe to the right state, but leave
9465 * the required bits on. */
9466 intel_enable_pipe_a(dev);
9467 }
9468
Daniel Vetter24929352012-07-02 20:28:59 +02009469 /* Adjust the state of the output pipe according to whether we
9470 * have active connectors/encoders. */
9471 intel_crtc_update_dpms(&crtc->base);
9472
9473 if (crtc->active != crtc->base.enabled) {
9474 struct intel_encoder *encoder;
9475
9476 /* This can happen either due to bugs in the get_hw_state
9477 * functions or because the pipe is force-enabled due to the
9478 * pipe A quirk. */
9479 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9480 crtc->base.base.id,
9481 crtc->base.enabled ? "enabled" : "disabled",
9482 crtc->active ? "enabled" : "disabled");
9483
9484 crtc->base.enabled = crtc->active;
9485
9486 /* Because we only establish the connector -> encoder ->
9487 * crtc links if something is active, this means the
9488 * crtc is now deactivated. Break the links. connector
9489 * -> encoder links are only establish when things are
9490 * actually up, hence no need to break them. */
9491 WARN_ON(crtc->active);
9492
9493 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9494 WARN_ON(encoder->connectors_active);
9495 encoder->base.crtc = NULL;
9496 }
9497 }
9498}
9499
9500static void intel_sanitize_encoder(struct intel_encoder *encoder)
9501{
9502 struct intel_connector *connector;
9503 struct drm_device *dev = encoder->base.dev;
9504
9505 /* We need to check both for a crtc link (meaning that the
9506 * encoder is active and trying to read from a pipe) and the
9507 * pipe itself being active. */
9508 bool has_active_crtc = encoder->base.crtc &&
9509 to_intel_crtc(encoder->base.crtc)->active;
9510
9511 if (encoder->connectors_active && !has_active_crtc) {
9512 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9513 encoder->base.base.id,
9514 drm_get_encoder_name(&encoder->base));
9515
9516 /* Connector is active, but has no active pipe. This is
9517 * fallout from our resume register restoring. Disable
9518 * the encoder manually again. */
9519 if (encoder->base.crtc) {
9520 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9521 encoder->base.base.id,
9522 drm_get_encoder_name(&encoder->base));
9523 encoder->disable(encoder);
9524 }
9525
9526 /* Inconsistent output/port/pipe state happens presumably due to
9527 * a bug in one of the get_hw_state functions. Or someplace else
9528 * in our code, like the register restore mess on resume. Clamp
9529 * things to off as a safer default. */
9530 list_for_each_entry(connector,
9531 &dev->mode_config.connector_list,
9532 base.head) {
9533 if (connector->encoder != encoder)
9534 continue;
9535
9536 intel_connector_break_all_links(connector);
9537 }
9538 }
9539 /* Enabled encoders without active connectors will be fixed in
9540 * the crtc fixup. */
9541}
9542
Daniel Vetter44cec742013-01-25 17:53:21 +01009543void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009544{
9545 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009546 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009547
9548 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9549 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009550 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009551 }
9552}
9553
Daniel Vetter24929352012-07-02 20:28:59 +02009554/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9555 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009556void intel_modeset_setup_hw_state(struct drm_device *dev,
9557 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009558{
9559 struct drm_i915_private *dev_priv = dev->dev_private;
9560 enum pipe pipe;
Jesse Barnesb5644d02013-03-26 13:25:27 -07009561 struct drm_plane *plane;
Daniel Vetter24929352012-07-02 20:28:59 +02009562 struct intel_crtc *crtc;
9563 struct intel_encoder *encoder;
9564 struct intel_connector *connector;
9565
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009566 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9567 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01009568 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009569
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009570 crtc->active = dev_priv->display.get_pipe_config(crtc,
9571 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009572
9573 crtc->base.enabled = crtc->active;
9574
9575 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9576 crtc->base.base.id,
9577 crtc->active ? "enabled" : "disabled");
9578 }
9579
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009580 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009581 intel_ddi_setup_hw_pll_state(dev);
9582
Daniel Vetter24929352012-07-02 20:28:59 +02009583 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9584 base.head) {
9585 pipe = 0;
9586
9587 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009588 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9589 encoder->base.crtc = &crtc->base;
9590 if (encoder->get_config)
9591 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009592 } else {
9593 encoder->base.crtc = NULL;
9594 }
9595
9596 encoder->connectors_active = false;
9597 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9598 encoder->base.base.id,
9599 drm_get_encoder_name(&encoder->base),
9600 encoder->base.crtc ? "enabled" : "disabled",
9601 pipe);
9602 }
9603
9604 list_for_each_entry(connector, &dev->mode_config.connector_list,
9605 base.head) {
9606 if (connector->get_hw_state(connector)) {
9607 connector->base.dpms = DRM_MODE_DPMS_ON;
9608 connector->encoder->connectors_active = true;
9609 connector->base.encoder = &connector->encoder->base;
9610 } else {
9611 connector->base.dpms = DRM_MODE_DPMS_OFF;
9612 connector->base.encoder = NULL;
9613 }
9614 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9615 connector->base.base.id,
9616 drm_get_connector_name(&connector->base),
9617 connector->base.encoder ? "enabled" : "disabled");
9618 }
9619
9620 /* HW state is read out, now we need to sanitize this mess. */
9621 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9622 base.head) {
9623 intel_sanitize_encoder(encoder);
9624 }
9625
9626 for_each_pipe(pipe) {
9627 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9628 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009629 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +02009630 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009631
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009632 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009633 /*
9634 * We need to use raw interfaces for restoring state to avoid
9635 * checking (bogus) intermediate states.
9636 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009637 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009638 struct drm_crtc *crtc =
9639 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009640
9641 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9642 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009643 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009644 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9645 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009646
9647 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009648 } else {
9649 intel_modeset_update_staged_output_state(dev);
9650 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009651
9652 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009653
9654 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009655}
9656
9657void intel_modeset_gem_init(struct drm_device *dev)
9658{
Chris Wilson1833b132012-05-09 11:56:28 +01009659 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009660
9661 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009662
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009663 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009664}
9665
9666void intel_modeset_cleanup(struct drm_device *dev)
9667{
Jesse Barnes652c3932009-08-17 13:31:43 -07009668 struct drm_i915_private *dev_priv = dev->dev_private;
9669 struct drm_crtc *crtc;
9670 struct intel_crtc *intel_crtc;
9671
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009672 /*
9673 * Interrupts and polling as the first thing to avoid creating havoc.
9674 * Too much stuff here (turning of rps, connectors, ...) would
9675 * experience fancy races otherwise.
9676 */
9677 drm_irq_uninstall(dev);
9678 cancel_work_sync(&dev_priv->hotplug_work);
9679 /*
9680 * Due to the hpd irq storm handling the hotplug work can re-arm the
9681 * poll handlers. Hence disable polling after hpd handling is shut down.
9682 */
Keith Packardf87ea762010-10-03 19:36:26 -07009683 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009684
Jesse Barnes652c3932009-08-17 13:31:43 -07009685 mutex_lock(&dev->struct_mutex);
9686
Jesse Barnes723bfd72010-10-07 16:01:13 -07009687 intel_unregister_dsm_handler();
9688
Jesse Barnes652c3932009-08-17 13:31:43 -07009689 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9690 /* Skip inactive CRTCs */
9691 if (!crtc->fb)
9692 continue;
9693
9694 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009695 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009696 }
9697
Chris Wilson973d04f2011-07-08 12:22:37 +01009698 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009699
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009700 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009701
Daniel Vetter930ebb42012-06-29 23:32:16 +02009702 ironlake_teardown_rc6(dev);
9703
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009704 mutex_unlock(&dev->struct_mutex);
9705
Chris Wilson1630fe72011-07-08 12:22:42 +01009706 /* flush any delayed tasks or pending work */
9707 flush_scheduled_work();
9708
Jani Nikuladc652f92013-04-12 15:18:38 +03009709 /* destroy backlight, if any, before the connectors */
9710 intel_panel_destroy_backlight(dev);
9711
Jesse Barnes79e53942008-11-07 14:24:08 -08009712 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009713
9714 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009715}
9716
Dave Airlie28d52042009-09-21 14:33:58 +10009717/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009718 * Return which encoder is currently attached for connector.
9719 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009720struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009721{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009722 return &intel_attached_encoder(connector)->base;
9723}
Jesse Barnes79e53942008-11-07 14:24:08 -08009724
Chris Wilsondf0e9242010-09-09 16:20:55 +01009725void intel_connector_attach_encoder(struct intel_connector *connector,
9726 struct intel_encoder *encoder)
9727{
9728 connector->encoder = encoder;
9729 drm_mode_connector_attach_encoder(&connector->base,
9730 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009731}
Dave Airlie28d52042009-09-21 14:33:58 +10009732
9733/*
9734 * set vga decode state - true == enable VGA decode
9735 */
9736int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9737{
9738 struct drm_i915_private *dev_priv = dev->dev_private;
9739 u16 gmch_ctrl;
9740
9741 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9742 if (state)
9743 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9744 else
9745 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9746 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9747 return 0;
9748}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009749
9750#ifdef CONFIG_DEBUG_FS
9751#include <linux/seq_file.h>
9752
9753struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009754
9755 u32 power_well_driver;
9756
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009757 struct intel_cursor_error_state {
9758 u32 control;
9759 u32 position;
9760 u32 base;
9761 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009762 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009763
9764 struct intel_pipe_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009765 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009766 u32 conf;
9767 u32 source;
9768
9769 u32 htotal;
9770 u32 hblank;
9771 u32 hsync;
9772 u32 vtotal;
9773 u32 vblank;
9774 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009775 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009776
9777 struct intel_plane_error_state {
9778 u32 control;
9779 u32 stride;
9780 u32 size;
9781 u32 pos;
9782 u32 addr;
9783 u32 surface;
9784 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009785 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009786};
9787
9788struct intel_display_error_state *
9789intel_display_capture_error_state(struct drm_device *dev)
9790{
Akshay Joshi0206e352011-08-16 15:34:10 -04009791 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009792 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009793 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009794 int i;
9795
9796 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9797 if (error == NULL)
9798 return NULL;
9799
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009800 if (HAS_POWER_WELL(dev))
9801 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
9802
Damien Lespiau52331302012-08-15 19:23:25 +01009803 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009804 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009805 error->pipe[i].cpu_transcoder = cpu_transcoder;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009806
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009807 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9808 error->cursor[i].control = I915_READ(CURCNTR(i));
9809 error->cursor[i].position = I915_READ(CURPOS(i));
9810 error->cursor[i].base = I915_READ(CURBASE(i));
9811 } else {
9812 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9813 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9814 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9815 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009816
9817 error->plane[i].control = I915_READ(DSPCNTR(i));
9818 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009819 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009820 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009821 error->plane[i].pos = I915_READ(DSPPOS(i));
9822 }
Paulo Zanonica291362013-03-06 20:03:14 -03009823 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9824 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009825 if (INTEL_INFO(dev)->gen >= 4) {
9826 error->plane[i].surface = I915_READ(DSPSURF(i));
9827 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9828 }
9829
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009830 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009831 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009832 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9833 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9834 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9835 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9836 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9837 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009838 }
9839
Paulo Zanoni12d217c2013-05-03 12:15:38 -03009840 /* In the code above we read the registers without checking if the power
9841 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
9842 * prevent the next I915_WRITE from detecting it and printing an error
9843 * message. */
9844 if (HAS_POWER_WELL(dev))
9845 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
9846
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009847 return error;
9848}
9849
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009850#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
9851
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009852void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009853intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009854 struct drm_device *dev,
9855 struct intel_display_error_state *error)
9856{
9857 int i;
9858
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009859 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009860 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009861 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009862 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +01009863 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009864 err_printf(m, "Pipe [%d]:\n", i);
9865 err_printf(m, " CPU transcoder: %c\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009866 transcoder_name(error->pipe[i].cpu_transcoder));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009867 err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9868 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
9869 err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9870 err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9871 err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9872 err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9873 err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9874 err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009875
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009876 err_printf(m, "Plane [%d]:\n", i);
9877 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
9878 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009879 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009880 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
9881 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009882 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -03009883 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009884 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009885 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009886 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
9887 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009888 }
9889
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009890 err_printf(m, "Cursor [%d]:\n", i);
9891 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9892 err_printf(m, " POS: %08x\n", error->cursor[i].position);
9893 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009894 }
9895}
9896#endif