blob: 0b6aebacc56b6bb2df187dbaf3604e2c28aef784 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080049#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050050#include <linux/clocksource.h>
51#include <linux/time.h>
Takashi Iwaif4c482a2012-12-04 15:09:23 +010052#include <linux/completion.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050053
Takashi Iwai27fe48d92011-09-28 17:16:09 +020054#ifdef CONFIG_X86
55/* for snoop control */
56#include <asm/pgtable.h>
57#include <asm/cacheflush.h>
58#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#include <sound/core.h>
60#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020061#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020062#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020063#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include "hda_codec.h"
65
66
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
68static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103069static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010070static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +020071static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020072static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010073static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010074static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +020075static int jackpoll_ms[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103076static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020077static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020078#ifdef CONFIG_SND_HDA_PATCH_LOADER
79static char *patch[SNDRV_CARDS];
80#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010081#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020082static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010083 CONFIG_SND_HDA_INPUT_BEEP_MODE};
84#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Takashi Iwai5aba4f82008-01-07 15:16:37 +010086module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010088module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(enable, bool, NULL, 0444);
91MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
92module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010094module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020095MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwai1dac6692012-09-13 14:59:47 +020096 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020097module_param_array(bdl_pos_adj, int, NULL, 0644);
98MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010099module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +0100100MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100101module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100102MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200103module_param_array(jackpoll_ms, int, NULL, 0444);
104MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai27346162006-01-12 18:28:44 +0100105module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200106MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
107 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100108module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100109MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200110#ifdef CONFIG_SND_HDA_PATCH_LOADER
111module_param_array(patch, charp, NULL, 0444);
112MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
113#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100114#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200115module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100116MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200117 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100118#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100119
Takashi Iwai83012a72012-08-24 18:38:08 +0200120#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200121static int param_set_xint(const char *val, const struct kernel_param *kp);
122static struct kernel_param_ops param_ops_xint = {
123 .set = param_set_xint,
124 .get = param_get_int,
125};
126#define param_check_xint param_check_int
127
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100128static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200129module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100130MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
131 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Takashi Iwaidee1b662007-08-13 16:10:30 +0200133/* reset the HD-audio controller in power save mode.
134 * this may give more power-saving, but will take longer time to
135 * wake up.
136 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030137static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200138module_param(power_save_controller, bool, 0644);
139MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Takashi Iwai83012a72012-08-24 18:38:08 +0200140#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200141
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100142static int align_buffer_size = -1;
143module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500144MODULE_PARM_DESC(align_buffer_size,
145 "Force buffer and period sizes to be multiple of 128 bytes.");
146
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200147#ifdef CONFIG_X86
148static bool hda_snoop = true;
149module_param_named(snoop, hda_snoop, bool, 0444);
150MODULE_PARM_DESC(snoop, "Enable/disable snooping");
151#define azx_snoop(chip) (chip)->snoop
152#else
153#define hda_snoop true
154#define azx_snoop(chip) true
155#endif
156
157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158MODULE_LICENSE("GPL");
159MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
160 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700161 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200162 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100163 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100164 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100165 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700166 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800167 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700168 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800169 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700170 "{Intel, LPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800171 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700172 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100173 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200174 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200175 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200176 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200177 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200178 "{ATI, RS780},"
179 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100180 "{ATI, RV630},"
181 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100182 "{ATI, RV670},"
183 "{ATI, RV635},"
184 "{ATI, RV620},"
185 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200186 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200187 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200188 "{SiS, SIS966},"
189 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190MODULE_DESCRIPTION("Intel HDA driver");
191
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200192#ifdef CONFIG_SND_VERBOSE_PRINTK
193#define SFX /* nop */
194#else
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800195#define SFX "hda-intel "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200196#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200197
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200198#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
199#ifdef CONFIG_SND_HDA_CODEC_HDMI
200#define SUPPORT_VGA_SWITCHEROO
201#endif
202#endif
203
204
Takashi Iwaicb53c622007-08-10 17:21:45 +0200205/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 * registers
207 */
208#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200209#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
210#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
211#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
212#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
213#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214#define ICH6_REG_VMIN 0x02
215#define ICH6_REG_VMAJ 0x03
216#define ICH6_REG_OUTPAY 0x04
217#define ICH6_REG_INPAY 0x06
218#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200219#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200220#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
221#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222#define ICH6_REG_WAKEEN 0x0c
223#define ICH6_REG_STATESTS 0x0e
224#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200225#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226#define ICH6_REG_INTCTL 0x20
227#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200228#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200229#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
230#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231#define ICH6_REG_CORBLBASE 0x40
232#define ICH6_REG_CORBUBASE 0x44
233#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200234#define ICH6_REG_CORBRP 0x4a
235#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200237#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
238#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200240#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241#define ICH6_REG_CORBSIZE 0x4e
242
243#define ICH6_REG_RIRBLBASE 0x50
244#define ICH6_REG_RIRBUBASE 0x54
245#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200246#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247#define ICH6_REG_RINTCNT 0x5a
248#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200249#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
250#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
251#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200253#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
254#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255#define ICH6_REG_RIRBSIZE 0x5e
256
257#define ICH6_REG_IC 0x60
258#define ICH6_REG_IR 0x64
259#define ICH6_REG_IRS 0x68
260#define ICH6_IRS_VALID (1<<1)
261#define ICH6_IRS_BUSY (1<<0)
262
263#define ICH6_REG_DPLBASE 0x70
264#define ICH6_REG_DPUBASE 0x74
265#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
266
267/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
268enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
269
270/* stream register offsets from stream base */
271#define ICH6_REG_SD_CTL 0x00
272#define ICH6_REG_SD_STS 0x03
273#define ICH6_REG_SD_LPIB 0x04
274#define ICH6_REG_SD_CBL 0x08
275#define ICH6_REG_SD_LVI 0x0c
276#define ICH6_REG_SD_FIFOW 0x0e
277#define ICH6_REG_SD_FIFOSIZE 0x10
278#define ICH6_REG_SD_FORMAT 0x12
279#define ICH6_REG_SD_BDLPL 0x18
280#define ICH6_REG_SD_BDLPU 0x1c
281
282/* PCI space */
283#define ICH6_PCIREG_TCSEL 0x44
284
285/*
286 * other constants
287 */
288
289/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200290/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200291#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200292#define ICH6_NUM_PLAYBACK 4
293
294/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200295#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200296#define ULI_NUM_PLAYBACK 6
297
Felix Kuehling778b6e12006-05-17 11:22:21 +0200298/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200299#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200300#define ATIHDMI_NUM_PLAYBACK 1
301
Kailang Yangf2690022008-05-27 11:44:55 +0200302/* TERA has 4 playback and 3 capture */
303#define TERA_NUM_CAPTURE 3
304#define TERA_NUM_PLAYBACK 4
305
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200306/* this number is statically defined for simplicity */
307#define MAX_AZX_DEV 16
308
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100310#define BDL_SIZE 4096
311#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
312#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313/* max buffer size - no h/w limit, you can increase as you like */
314#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
316/* RIRB int mask: overrun[2], response[0] */
317#define RIRB_INT_RESPONSE 0x01
318#define RIRB_INT_OVERRUN 0x04
319#define RIRB_INT_MASK 0x05
320
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200321/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800322#define AZX_MAX_CODECS 8
323#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800324#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326/* SD_CTL bits */
327#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
328#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100329#define SD_CTL_STRIPE (3 << 16) /* stripe control */
330#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
331#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
333#define SD_CTL_STREAM_TAG_SHIFT 20
334
335/* SD_CTL and SD_STS */
336#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
337#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
338#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200339#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
340 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
342/* SD_STS */
343#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
344
345/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200346#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
347#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
348#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350/* below are so far hardcoded - should read registers in future */
351#define ICH6_MAX_CORB_ENTRIES 256
352#define ICH6_MAX_RIRB_ENTRIES 256
353
Takashi Iwaic74db862005-05-12 14:26:27 +0200354/* position fix mode */
355enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200356 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200357 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200358 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200359 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100360 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200361};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
Frederick Lif5d40b32005-05-12 14:55:20 +0200363/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200364#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
365#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
366
Vinod Gda3fca22005-09-13 18:49:12 +0200367/* Defines for Nvidia HDA support */
368#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
369#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700370#define NVIDIA_HDA_ISTRM_COH 0x4d
371#define NVIDIA_HDA_OSTRM_COH 0x4c
372#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200373
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100374/* Defines for Intel SCH HDA snoop control */
375#define INTEL_SCH_HDA_DEVC 0x78
376#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
377
Joseph Chan0e153472008-08-26 14:38:03 +0200378/* Define IN stream 0 FIFO size offset in VIA controller */
379#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
380/* Define VIA HD Audio Device ID*/
381#define VIA_HDAC_DEVICE_ID 0x3288
382
Yang, Libinc4da29c2008-11-13 11:07:07 +0100383/* HD Audio class code */
384#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100385
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 */
388
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100389struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100390 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200391 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Takashi Iwaid01ce992007-07-27 16:52:19 +0200393 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200394 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200395 unsigned int frags; /* number for period in the play buffer */
396 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200397 unsigned long start_wallclk; /* start + minimum wallclk */
398 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
Takashi Iwaid01ce992007-07-27 16:52:19 +0200400 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Takashi Iwaid01ce992007-07-27 16:52:19 +0200402 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
404 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200405 struct snd_pcm_substream *substream; /* assigned substream,
406 * set in PCM open
407 */
408 unsigned int format_val; /* format value to be set in the
409 * controller and the codec
410 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 unsigned char stream_tag; /* assigned stream */
412 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200413 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Pavel Machek927fc862006-08-31 17:03:43 +0200415 unsigned int opened :1;
416 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200417 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200418 /*
419 * For VIA:
420 * A flag to ensure DMA position is 0
421 * when link position is not greater than FIFO size
422 */
423 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200424 unsigned int wc_marked:1;
Takashi Iwai915bf292012-09-11 15:19:10 +0200425 unsigned int no_period_wakeup:1;
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -0500426
427 struct timecounter azx_tc;
428 struct cyclecounter azx_cc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429};
430
431/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100432struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 u32 *buf; /* CORB/RIRB buffer
434 * Each CORB entry is 4byte, RIRB is 8byte
435 */
436 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
437 /* for RIRB */
438 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800439 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
440 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441};
442
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100443struct azx_pcm {
444 struct azx *chip;
445 struct snd_pcm *pcm;
446 struct hda_codec *codec;
447 struct hda_pcm_stream *hinfo[2];
448 struct list_head list;
449};
450
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100451struct azx {
452 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200454 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200456 /* chip type specific */
457 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200458 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200459 int playback_streams;
460 int playback_index_offset;
461 int capture_streams;
462 int capture_index_offset;
463 int num_streams;
464
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 /* pci resources */
466 unsigned long addr;
467 void __iomem *remap_addr;
468 int irq;
469
470 /* locks */
471 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100472 struct mutex open_mutex;
Takashi Iwaif4c482a2012-12-04 15:09:23 +0100473 struct completion probe_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200475 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100476 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
478 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100479 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480
481 /* HD codec */
482 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100483 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100485 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
487 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100488 struct azx_rb corb;
489 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100491 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 struct snd_dma_buffer rb;
493 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200494
Takashi Iwai4918cda2012-08-09 12:33:28 +0200495#ifdef CONFIG_SND_HDA_PATCH_LOADER
496 const struct firmware *fw;
497#endif
498
Takashi Iwaic74db862005-05-12 14:26:27 +0200499 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200500 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200501 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200502 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200503 unsigned int initialized :1;
504 unsigned int single_cmd :1;
505 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200506 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200507 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100508 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200509 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100510 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200511 unsigned int region_requested:1;
512
513 /* VGA-switcheroo setup */
514 unsigned int use_vga_switcheroo:1;
Takashi Iwai128960a2012-10-12 17:28:18 +0200515 unsigned int vga_switcheroo_registered:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200516 unsigned int init_failed:1; /* delayed init failed */
517 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200518
519 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800520 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200521
522 /* for pending irqs */
523 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100524
525 /* reboot notifier (for mysterious hangup problem at power-down) */
526 struct notifier_block reboot_notifier;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200527
528 /* card list (for power_save trigger) */
529 struct list_head list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530};
531
Takashi Iwai1a8506d2012-10-16 15:10:08 +0200532#define CREATE_TRACE_POINTS
533#include "hda_intel_trace.h"
534
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200535/* driver types */
536enum {
537 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800538 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100539 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200540 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200541 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800542 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200543 AZX_DRIVER_VIA,
544 AZX_DRIVER_SIS,
545 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200546 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200547 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200548 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200549 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100550 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200551 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200552};
553
Takashi Iwai9477c582011-05-25 09:11:37 +0200554/* driver quirks (capabilities) */
555/* bits 0-7 are used for indicating driver type */
556#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
557#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
558#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
559#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
560#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
561#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
562#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
563#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
564#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
565#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
566#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
567#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200568#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500569#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100570#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200571#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -0500572#define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100573#define AZX_DCAPS_PM_RUNTIME (1 << 26) /* runtime PM support */
574
575/* quirks for Intel PCH */
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100576#define AZX_DCAPS_INTEL_PCH_NOPM \
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100577 (AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \
Takashi Iwaid7dab4d2013-01-08 13:51:30 +0100578 AZX_DCAPS_COUNT_LPIB_DELAY)
579
580#define AZX_DCAPS_INTEL_PCH \
581 (AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_PM_RUNTIME)
Takashi Iwai9477c582011-05-25 09:11:37 +0200582
583/* quirks for ATI SB / AMD Hudson */
584#define AZX_DCAPS_PRESET_ATI_SB \
585 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
586 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
587
588/* quirks for ATI/AMD HDMI */
589#define AZX_DCAPS_PRESET_ATI_HDMI \
590 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
591
592/* quirks for Nvidia */
593#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100594 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
595 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200596
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200597#define AZX_DCAPS_PRESET_CTHDA \
598 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
599
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200600/*
601 * VGA-switcher support
602 */
603#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200604#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
605#else
606#define use_vga_switcheroo(chip) 0
607#endif
608
Takashi Iwai48c8b0e2012-12-07 07:40:35 +0100609static char *driver_short_names[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200610 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800611 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100612 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200613 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200614 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800615 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200616 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
617 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200618 [AZX_DRIVER_ULI] = "HDA ULI M5461",
619 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200620 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200621 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200622 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100623 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200624};
625
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626/*
627 * macros for easy use
628 */
629#define azx_writel(chip,reg,value) \
630 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
631#define azx_readl(chip,reg) \
632 readl((chip)->remap_addr + ICH6_REG_##reg)
633#define azx_writew(chip,reg,value) \
634 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
635#define azx_readw(chip,reg) \
636 readw((chip)->remap_addr + ICH6_REG_##reg)
637#define azx_writeb(chip,reg,value) \
638 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
639#define azx_readb(chip,reg) \
640 readb((chip)->remap_addr + ICH6_REG_##reg)
641
642#define azx_sd_writel(dev,reg,value) \
643 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
644#define azx_sd_readl(dev,reg) \
645 readl((dev)->sd_addr + ICH6_REG_##reg)
646#define azx_sd_writew(dev,reg,value) \
647 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
648#define azx_sd_readw(dev,reg) \
649 readw((dev)->sd_addr + ICH6_REG_##reg)
650#define azx_sd_writeb(dev,reg,value) \
651 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
652#define azx_sd_readb(dev,reg) \
653 readb((dev)->sd_addr + ICH6_REG_##reg)
654
655/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100656#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200658#ifdef CONFIG_X86
659static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
660{
661 if (azx_snoop(chip))
662 return;
663 if (addr && size) {
664 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
665 if (on)
666 set_memory_wc((unsigned long)addr, pages);
667 else
668 set_memory_wb((unsigned long)addr, pages);
669 }
670}
671
672static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
673 bool on)
674{
675 __mark_pages_wc(chip, buf->area, buf->bytes, on);
676}
677static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
678 struct snd_pcm_runtime *runtime, bool on)
679{
680 if (azx_dev->wc_marked != on) {
681 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
682 azx_dev->wc_marked = on;
683 }
684}
685#else
686/* NOP for other archs */
687static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
688 bool on)
689{
690}
691static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
692 struct snd_pcm_runtime *runtime, bool on)
693{
694}
695#endif
696
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200697static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200698static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699/*
700 * Interface for HD codec
701 */
702
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703/*
704 * CORB / RIRB interface
705 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100706static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707{
708 int err;
709
710 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200711 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
712 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 PAGE_SIZE, &chip->rb);
714 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800715 snd_printk(KERN_ERR SFX "%s: cannot allocate CORB/RIRB\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 return err;
717 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200718 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 return 0;
720}
721
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100722static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800724 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 /* CORB set up */
726 chip->corb.addr = chip->rb.addr;
727 chip->corb.buf = (u32 *)chip->rb.area;
728 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200729 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200731 /* set the corb size to 256 entries (ULI requires explicitly) */
732 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 /* set the corb write pointer to 0 */
734 azx_writew(chip, CORBWP, 0);
735 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200736 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200738 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739
740 /* RIRB set up */
741 chip->rirb.addr = chip->rb.addr + 2048;
742 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800743 chip->rirb.wp = chip->rirb.rp = 0;
744 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200746 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200748 /* set the rirb size to 256 entries (ULI requires explicitly) */
749 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200751 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200753 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200754 azx_writew(chip, RINTCNT, 0xc0);
755 else
756 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800759 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760}
761
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100762static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800764 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 /* disable ringbuffer DMAs */
766 azx_writeb(chip, RIRBCTL, 0);
767 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800768 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769}
770
Wu Fengguangdeadff12009-08-01 18:45:16 +0800771static unsigned int azx_command_addr(u32 cmd)
772{
773 unsigned int addr = cmd >> 28;
774
775 if (addr >= AZX_MAX_CODECS) {
776 snd_BUG();
777 addr = 0;
778 }
779
780 return addr;
781}
782
783static unsigned int azx_response_addr(u32 res)
784{
785 unsigned int addr = res & 0xf;
786
787 if (addr >= AZX_MAX_CODECS) {
788 snd_BUG();
789 addr = 0;
790 }
791
792 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793}
794
795/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100796static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100798 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800799 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
Wu Fengguangc32649f2009-08-01 18:48:12 +0800802 spin_lock_irq(&chip->reg_lock);
803
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 /* add command to corb */
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100805 wp = azx_readw(chip, CORBWP);
806 if (wp == 0xffff) {
807 /* something wrong, controller likely turned to D3 */
808 spin_unlock_irq(&chip->reg_lock);
809 return -1;
810 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 wp++;
812 wp %= ICH6_MAX_CORB_ENTRIES;
813
Wu Fengguangdeadff12009-08-01 18:45:16 +0800814 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 chip->corb.buf[wp] = cpu_to_le32(val);
816 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800817
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 spin_unlock_irq(&chip->reg_lock);
819
820 return 0;
821}
822
823#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
824
825/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100826static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827{
828 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800829 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 u32 res, res_ex;
831
Takashi Iwaicc5ede32012-12-12 11:10:49 +0100832 wp = azx_readw(chip, RIRBWP);
833 if (wp == 0xffff) {
834 /* something wrong, controller likely turned to D3 */
835 return;
836 }
837
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 if (wp == chip->rirb.wp)
839 return;
840 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800841
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 while (chip->rirb.rp != wp) {
843 chip->rirb.rp++;
844 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
845
846 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
847 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
848 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800849 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
851 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800852 else if (chip->rirb.cmds[addr]) {
853 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100854 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800855 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800856 } else
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200857 snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, "
Wu Fengguange310bb02009-08-01 19:18:45 +0800858 "last cmd=%#08x\n",
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200859 pci_name(chip->pci),
Wu Fengguange310bb02009-08-01 19:18:45 +0800860 res, res_ex,
861 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 }
863}
864
865/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800866static unsigned int azx_rirb_get_response(struct hda_bus *bus,
867 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100869 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200870 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200871 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200872 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200874 again:
875 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200876
877 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200878 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200879 spin_lock_irq(&chip->reg_lock);
880 azx_update_rirb(chip);
881 spin_unlock_irq(&chip->reg_lock);
882 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800883 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100884 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100885 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200886
887 if (!do_poll)
888 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800889 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100890 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100891 if (time_after(jiffies, timeout))
892 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200893 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100894 msleep(2); /* temporary workaround */
895 else {
896 udelay(10);
897 cond_resched();
898 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100899 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200900
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200901 if (!chip->polling_mode && chip->poll_count < 2) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800902 snd_printdd(SFX "%s: azx_get_response timeout, "
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200903 "polling the codec once: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800904 pci_name(chip->pci), chip->last_cmd[addr]);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200905 do_poll = 1;
906 chip->poll_count++;
907 goto again;
908 }
909
910
Takashi Iwai23c4a882009-10-30 13:21:49 +0100911 if (!chip->polling_mode) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800912 snd_printk(KERN_WARNING SFX "%s: azx_get_response timeout, "
Takashi Iwai23c4a882009-10-30 13:21:49 +0100913 "switching to polling mode: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800914 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai23c4a882009-10-30 13:21:49 +0100915 chip->polling_mode = 1;
916 goto again;
917 }
918
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200919 if (chip->msi) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800920 snd_printk(KERN_WARNING SFX "%s: No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800921 "disabling MSI: last cmd=0x%08x\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800922 pci_name(chip->pci), chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200923 free_irq(chip->irq, chip);
924 chip->irq = -1;
925 pci_disable_msi(chip->pci);
926 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100927 if (azx_acquire_irq(chip, 1) < 0) {
928 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200929 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100930 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200931 goto again;
932 }
933
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100934 if (chip->probing) {
935 /* If this critical timeout happens during the codec probing
936 * phase, this is likely an access to a non-existing codec
937 * slot. Better to return an error and reset the system.
938 */
939 return -1;
940 }
941
Takashi Iwai8dd78332009-06-02 01:16:07 +0200942 /* a fatal communication error; need either to reset or to fallback
943 * to the single_cmd mode
944 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100945 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200946 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200947 bus->response_reset = 1;
948 return -1; /* give a chance to retry */
949 }
950
951 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
952 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800953 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200954 chip->single_cmd = 1;
955 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100956 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200957 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100958 /* disable unsolicited responses */
959 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200960 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961}
962
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963/*
964 * Use the single immediate command instead of CORB/RIRB for simplicity
965 *
966 * Note: according to Intel, this is not preferred use. The command was
967 * intended for the BIOS only, and may get confused with unsolicited
968 * responses. So, we shouldn't use it for normal operation from the
969 * driver.
970 * I left the codes, however, for debugging/testing purposes.
971 */
972
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200973/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800974static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200975{
976 int timeout = 50;
977
978 while (timeout--) {
979 /* check IRV busy bit */
980 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
981 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800982 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200983 return 0;
984 }
985 udelay(1);
986 }
987 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +0800988 snd_printd(SFX "%s: get_response timeout: IRS=0x%x\n",
989 pci_name(chip->pci), azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800990 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200991 return -EIO;
992}
993
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100995static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100997 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800998 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 int timeout = 50;
1000
Takashi Iwai8dd78332009-06-02 01:16:07 +02001001 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 while (timeout--) {
1003 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001004 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001006 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1007 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001009 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1010 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001011 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 }
1013 udelay(1);
1014 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +01001015 if (printk_ratelimit())
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001016 snd_printd(SFX "%s: send_cmd timeout: IRS=0x%x, val=0x%x\n",
1017 pci_name(chip->pci), azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 return -EIO;
1019}
1020
1021/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001022static unsigned int azx_single_get_response(struct hda_bus *bus,
1023 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001025 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001026 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027}
1028
Takashi Iwai111d3af2006-02-16 18:17:58 +01001029/*
1030 * The below are the main callbacks from hda_codec.
1031 *
1032 * They are just the skeleton to call sub-callbacks according to the
1033 * current setting of chip->single_cmd.
1034 */
1035
1036/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001037static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001038{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001039 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +02001040
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001041 if (chip->disabled)
1042 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +08001043 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001044 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001045 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001046 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001047 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001048}
1049
1050/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001051static unsigned int azx_get_response(struct hda_bus *bus,
1052 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001053{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001054 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001055 if (chip->disabled)
1056 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001057 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001058 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001059 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001060 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001061}
1062
Takashi Iwai83012a72012-08-24 18:38:08 +02001063#ifdef CONFIG_PM
Takashi Iwai68467f52012-08-28 09:14:29 -07001064static void azx_power_notify(struct hda_bus *bus, bool power_up);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001065#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001066
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001068static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069{
Mengdong Linfa348da2012-12-12 09:16:15 -05001070 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001072 if (!full_reset)
1073 goto __skip;
1074
Danny Tholene8a7f132007-09-11 21:41:56 +02001075 /* clear STATESTS */
1076 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1077
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 /* reset controller */
1079 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1080
Mengdong Linfa348da2012-12-12 09:16:15 -05001081 timeout = jiffies + msecs_to_jiffies(100);
1082 while (azx_readb(chip, GCTL) &&
1083 time_before(jiffies, timeout))
1084 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085
1086 /* delay for >= 100us for codec PLL to settle per spec
1087 * Rev 0.9 section 5.5.1
1088 */
Mengdong Linfa348da2012-12-12 09:16:15 -05001089 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090
1091 /* Bring controller out of reset */
1092 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1093
Mengdong Linfa348da2012-12-12 09:16:15 -05001094 timeout = jiffies + msecs_to_jiffies(100);
1095 while (!azx_readb(chip, GCTL) &&
1096 time_before(jiffies, timeout))
1097 usleep_range(500, 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098
Pavel Machek927fc862006-08-31 17:03:43 +02001099 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Mengdong Linfa348da2012-12-12 09:16:15 -05001100 usleep_range(1000, 1200);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001102 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001104 if (!azx_readb(chip, GCTL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001105 snd_printd(SFX "%s: azx_reset: controller not ready!\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106 return -EBUSY;
1107 }
1108
Matt41e2fce2005-07-04 17:49:55 +02001109 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001110 if (!chip->single_cmd)
1111 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1112 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001113
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001115 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 chip->codec_mask = azx_readw(chip, STATESTS);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001117 snd_printdd(SFX "%s: codec_mask = 0x%x\n", pci_name(chip->pci), chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 }
1119
1120 return 0;
1121}
1122
1123
1124/*
1125 * Lowlevel interface
1126 */
1127
1128/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001129static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130{
1131 /* enable controller CIE and GIE */
1132 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1133 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1134}
1135
1136/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001137static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138{
1139 int i;
1140
1141 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001142 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001143 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 azx_sd_writeb(azx_dev, SD_CTL,
1145 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1146 }
1147
1148 /* disable SIE for all streams */
1149 azx_writeb(chip, INTCTL, 0);
1150
1151 /* disable controller CIE and GIE */
1152 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1153 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1154}
1155
1156/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001157static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158{
1159 int i;
1160
1161 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001162 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001163 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1165 }
1166
1167 /* clear STATESTS */
1168 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1169
1170 /* clear rirb status */
1171 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1172
1173 /* clear int status */
1174 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1175}
1176
1177/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001178static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179{
Joseph Chan0e153472008-08-26 14:38:03 +02001180 /*
1181 * Before stream start, initialize parameter
1182 */
1183 azx_dev->insufficient = 1;
1184
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001186 azx_writel(chip, INTCTL,
1187 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 /* set DMA start and interrupt mask */
1189 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1190 SD_CTL_DMA_START | SD_INT_MASK);
1191}
1192
Takashi Iwai1dddab42009-03-18 15:15:37 +01001193/* stop DMA */
1194static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1197 ~(SD_CTL_DMA_START | SD_INT_MASK));
1198 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001199}
1200
1201/* stop a stream */
1202static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1203{
1204 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001206 azx_writel(chip, INTCTL,
1207 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208}
1209
1210
1211/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001212 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001214static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001216 if (chip->initialized)
1217 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218
1219 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001220 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221
1222 /* initialize interrupts */
1223 azx_int_clear(chip);
1224 azx_int_enable(chip);
1225
1226 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001227 if (!chip->single_cmd)
1228 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001230 /* program the position buffer */
1231 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001232 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001233
Takashi Iwaicb53c622007-08-10 17:21:45 +02001234 chip->initialized = 1;
1235}
1236
1237/*
1238 * initialize the PCI registers
1239 */
1240/* update bits in a PCI register byte */
1241static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1242 unsigned char mask, unsigned char val)
1243{
1244 unsigned char data;
1245
1246 pci_read_config_byte(pci, reg, &data);
1247 data &= ~mask;
1248 data |= (val & mask);
1249 pci_write_config_byte(pci, reg, data);
1250}
1251
1252static void azx_init_pci(struct azx *chip)
1253{
1254 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1255 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1256 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001257 * codecs.
1258 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001259 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001260 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001261 snd_printdd(SFX "%s: Clearing TCSEL\n", pci_name(chip->pci));
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001262 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001263 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001264
Takashi Iwai9477c582011-05-25 09:11:37 +02001265 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1266 * we need to enable snoop.
1267 */
1268 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001269 snd_printdd(SFX "%s: Setting ATI snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001270 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001271 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1272 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001273 }
1274
1275 /* For NVIDIA HDA, enable snoop */
1276 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001277 snd_printdd(SFX "%s: Setting Nvidia snoop: %d\n", pci_name(chip->pci), azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001278 update_pci_byte(chip->pci,
1279 NVIDIA_HDA_TRANSREG_ADDR,
1280 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001281 update_pci_byte(chip->pci,
1282 NVIDIA_HDA_ISTRM_COH,
1283 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1284 update_pci_byte(chip->pci,
1285 NVIDIA_HDA_OSTRM_COH,
1286 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001287 }
1288
1289 /* Enable SCH/PCH snoop if needed */
1290 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001291 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001292 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001293 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1294 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1295 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1296 if (!azx_snoop(chip))
1297 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1298 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001299 pci_read_config_word(chip->pci,
1300 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001301 }
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001302 snd_printdd(SFX "%s: SCH snoop: %s\n",
1303 pci_name(chip->pci), (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001304 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001305 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306}
1307
1308
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001309static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1310
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311/*
1312 * interrupt handler
1313 */
David Howells7d12e782006-10-05 14:55:46 +01001314static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001316 struct azx *chip = dev_id;
1317 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001319 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001320 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001322#ifdef CONFIG_PM_RUNTIME
1323 if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
1324 return IRQ_NONE;
1325#endif
1326
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 spin_lock(&chip->reg_lock);
1328
Dan Carpenter60911062012-05-18 10:36:11 +03001329 if (chip->disabled) {
1330 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001331 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001332 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001333
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 status = azx_readl(chip, INTSTS);
1335 if (status == 0) {
1336 spin_unlock(&chip->reg_lock);
1337 return IRQ_NONE;
1338 }
1339
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001340 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 azx_dev = &chip->azx_dev[i];
1342 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001343 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001345 if (!azx_dev->substream || !azx_dev->running ||
1346 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001347 continue;
1348 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001349 ok = azx_position_ok(chip, azx_dev);
1350 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001351 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 spin_unlock(&chip->reg_lock);
1353 snd_pcm_period_elapsed(azx_dev->substream);
1354 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001355 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001356 /* bogus IRQ, process it later */
1357 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001358 queue_work(chip->bus->workq,
1359 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 }
1361 }
1362 }
1363
1364 /* clear rirb int */
1365 status = azx_readb(chip, RIRBSTS);
1366 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001367 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001368 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001369 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001371 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1373 }
1374
1375#if 0
1376 /* clear state status int */
1377 if (azx_readb(chip, STATESTS) & 0x04)
1378 azx_writeb(chip, STATESTS, 0x04);
1379#endif
1380 spin_unlock(&chip->reg_lock);
1381
1382 return IRQ_HANDLED;
1383}
1384
1385
1386/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001387 * set up a BDL entry
1388 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001389static int setup_bdle(struct azx *chip,
1390 struct snd_pcm_substream *substream,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001391 struct azx_dev *azx_dev, u32 **bdlp,
1392 int ofs, int size, int with_ioc)
1393{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001394 u32 *bdl = *bdlp;
1395
1396 while (size > 0) {
1397 dma_addr_t addr;
1398 int chunk;
1399
1400 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1401 return -EINVAL;
1402
Takashi Iwai77a23f22008-08-21 13:00:13 +02001403 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001404 /* program the address field of the BDL entry */
1405 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001406 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001407 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001408 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001409 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1410 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1411 u32 remain = 0x1000 - (ofs & 0xfff);
1412 if (chunk > remain)
1413 chunk = remain;
1414 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001415 bdl[2] = cpu_to_le32(chunk);
1416 /* program the IOC to enable interrupt
1417 * only when the whole fragment is processed
1418 */
1419 size -= chunk;
1420 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1421 bdl += 4;
1422 azx_dev->frags++;
1423 ofs += chunk;
1424 }
1425 *bdlp = bdl;
1426 return ofs;
1427}
1428
1429/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430 * set up BDL entries
1431 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001432static int azx_setup_periods(struct azx *chip,
1433 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001434 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001436 u32 *bdl;
1437 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001438 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439
1440 /* reset BDL address */
1441 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1442 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1443
Takashi Iwai97b71c92009-03-18 15:09:13 +01001444 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001445 periods = azx_dev->bufsize / period_bytes;
1446
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001448 bdl = (u32 *)azx_dev->bdl.area;
1449 ofs = 0;
1450 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001451 pos_adj = bdl_pos_adj[chip->dev_index];
Takashi Iwai915bf292012-09-11 15:19:10 +02001452 if (!azx_dev->no_period_wakeup && pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001453 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001454 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001455 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001456 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001457 pos_adj = pos_align;
1458 else
1459 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1460 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001461 pos_adj = frames_to_bytes(runtime, pos_adj);
1462 if (pos_adj >= period_bytes) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001463 snd_printk(KERN_WARNING SFX "%s: Too big adjustment %d\n",
1464 pci_name(chip->pci), bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001465 pos_adj = 0;
1466 } else {
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001467 ofs = setup_bdle(chip, substream, azx_dev,
Takashi Iwai915bf292012-09-11 15:19:10 +02001468 &bdl, ofs, pos_adj, true);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001469 if (ofs < 0)
1470 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001471 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001472 } else
1473 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001474 for (i = 0; i < periods; i++) {
1475 if (i == periods - 1 && pos_adj)
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001476 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001477 period_bytes - pos_adj, 0);
1478 else
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001479 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001480 period_bytes,
Takashi Iwai915bf292012-09-11 15:19:10 +02001481 !azx_dev->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001482 if (ofs < 0)
1483 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001485 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001486
1487 error:
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001488 snd_printk(KERN_ERR SFX "%s: Too many BDL entries: buffer=%d, period=%d\n",
1489 pci_name(chip->pci), azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001490 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491}
1492
Takashi Iwai1dddab42009-03-18 15:15:37 +01001493/* reset stream */
1494static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495{
1496 unsigned char val;
1497 int timeout;
1498
Takashi Iwai1dddab42009-03-18 15:15:37 +01001499 azx_stream_clear(chip, azx_dev);
1500
Takashi Iwaid01ce992007-07-27 16:52:19 +02001501 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1502 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 udelay(3);
1504 timeout = 300;
1505 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1506 --timeout)
1507 ;
1508 val &= ~SD_CTL_STREAM_RESET;
1509 azx_sd_writeb(azx_dev, SD_CTL, val);
1510 udelay(3);
1511
1512 timeout = 300;
1513 /* waiting for hardware to report that the stream is out of reset */
1514 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1515 --timeout)
1516 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001517
1518 /* reset first position - may not be synced with hw at this time */
1519 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001520}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521
Takashi Iwai1dddab42009-03-18 15:15:37 +01001522/*
1523 * set up the SD for streaming
1524 */
1525static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1526{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001527 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001528 /* make sure the run bit is zero for SD */
1529 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001531 val = azx_sd_readl(azx_dev, SD_CTL);
1532 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1533 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1534 if (!azx_snoop(chip))
1535 val |= SD_CTL_TRAFFIC_PRIO;
1536 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537
1538 /* program the length of samples in cyclic buffer */
1539 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1540
1541 /* program the stream format */
1542 /* this value needs to be the same as the one programmed */
1543 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1544
1545 /* program the stream LVI (last valid index) of the BDL */
1546 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1547
1548 /* program the BDL address */
1549 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001550 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001552 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001554 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001555 if (chip->position_fix[0] != POS_FIX_LPIB ||
1556 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001557 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1558 azx_writel(chip, DPLBASE,
1559 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1560 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001561
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001563 azx_sd_writel(azx_dev, SD_CTL,
1564 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565
1566 return 0;
1567}
1568
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001569/*
1570 * Probe the given codec address
1571 */
1572static int probe_codec(struct azx *chip, int addr)
1573{
1574 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1575 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1576 unsigned int res;
1577
Wu Fengguanga678cde2009-08-01 18:46:46 +08001578 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001579 chip->probing = 1;
1580 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001581 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001582 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001583 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001584 if (res == -1)
1585 return -EIO;
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001586 snd_printdd(SFX "%s: codec #%d probed OK\n", pci_name(chip->pci), addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001587 return 0;
1588}
1589
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001590static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1591 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001592static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593
Takashi Iwai8dd78332009-06-02 01:16:07 +02001594static void azx_bus_reset(struct hda_bus *bus)
1595{
1596 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001597
1598 bus->in_reset = 1;
1599 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001600 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001601#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001602 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001603 struct azx_pcm *p;
1604 list_for_each_entry(p, &chip->pcm_list, list)
1605 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001606 snd_hda_suspend(chip->bus);
1607 snd_hda_resume(chip->bus);
1608 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001609#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001610 bus->in_reset = 0;
1611}
1612
David Henningsson26a6cb62012-10-09 15:04:21 +02001613static int get_jackpoll_interval(struct azx *chip)
1614{
1615 int i = jackpoll_ms[chip->dev_index];
1616 unsigned int j;
1617 if (i == 0)
1618 return 0;
1619 if (i < 50 || i > 60000)
1620 j = 0;
1621 else
1622 j = msecs_to_jiffies(i);
1623 if (j == 0)
1624 snd_printk(KERN_WARNING SFX
1625 "jackpoll_ms value out of range: %d\n", i);
1626 return j;
1627}
1628
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629/*
1630 * Codec initialization
1631 */
1632
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001633/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001634static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001635 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001636 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001637};
1638
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01001639static int azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640{
1641 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001642 int c, codecs, err;
1643 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644
1645 memset(&bus_temp, 0, sizeof(bus_temp));
1646 bus_temp.private_data = chip;
1647 bus_temp.modelname = model;
1648 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001649 bus_temp.ops.command = azx_send_cmd;
1650 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001651 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001652 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwai83012a72012-08-24 18:38:08 +02001653#ifdef CONFIG_PM
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001654 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001655 bus_temp.ops.pm_notify = azx_power_notify;
1656#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657
Takashi Iwaid01ce992007-07-27 16:52:19 +02001658 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1659 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660 return err;
1661
Takashi Iwai9477c582011-05-25 09:11:37 +02001662 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001663 snd_printd(SFX "%s: Enable delay in RIRB handling\n", pci_name(chip->pci));
Wei Nidc9c8e22008-09-26 13:55:56 +08001664 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001665 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001666
Takashi Iwai34c25352008-10-28 11:38:58 +01001667 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001668 max_slots = azx_max_codecs[chip->driver_type];
1669 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001670 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001671
1672 /* First try to probe all given codec slots */
1673 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001674 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001675 if (probe_codec(chip, c) < 0) {
1676 /* Some BIOSen give you wrong codec addresses
1677 * that don't exist
1678 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001679 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001680 "%s: Codec #%d probe error; "
1681 "disabling it...\n", pci_name(chip->pci), c);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001682 chip->codec_mask &= ~(1 << c);
1683 /* More badly, accessing to a non-existing
1684 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001685 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001686 * Thus if an error occurs during probing,
1687 * better to reset the controller chip to
1688 * get back to the sanity state.
1689 */
1690 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001691 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001692 }
1693 }
1694 }
1695
Takashi Iwaid507cd62011-04-26 15:25:02 +02001696 /* AMD chipsets often cause the communication stalls upon certain
1697 * sequence like the pin-detection. It seems that forcing the synced
1698 * access works around the stall. Grrr...
1699 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001700 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001701 snd_printd(SFX "%s: Enable sync_write for stable communication\n",
1702 pci_name(chip->pci));
Takashi Iwaid507cd62011-04-26 15:25:02 +02001703 chip->bus->sync_write = 1;
1704 chip->bus->allow_bus_reset = 1;
1705 }
1706
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001707 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001708 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001709 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001710 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001711 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712 if (err < 0)
1713 continue;
David Henningsson26a6cb62012-10-09 15:04:21 +02001714 codec->jackpoll_interval = get_jackpoll_interval(chip);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001715 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001717 }
1718 }
1719 if (!codecs) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08001720 snd_printk(KERN_ERR SFX "%s: no codecs initialized\n", pci_name(chip->pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721 return -ENXIO;
1722 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001723 return 0;
1724}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001726/* configure each codec instance */
Bill Pembertone23e7a12012-12-06 12:35:10 -05001727static int azx_codec_configure(struct azx *chip)
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001728{
1729 struct hda_codec *codec;
1730 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1731 snd_hda_codec_configure(codec);
1732 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733 return 0;
1734}
1735
1736
1737/*
1738 * PCM support
1739 */
1740
1741/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001742static inline struct azx_dev *
1743azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001745 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001746 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001747 /* make a non-zero unique key for the substream */
1748 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1749 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001750
1751 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001752 dev = chip->playback_index_offset;
1753 nums = chip->playback_streams;
1754 } else {
1755 dev = chip->capture_index_offset;
1756 nums = chip->capture_streams;
1757 }
1758 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001759 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001760 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001761 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001762 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001764 if (res) {
1765 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001766 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001767 }
1768 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769}
1770
1771/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001772static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773{
1774 azx_dev->opened = 0;
1775}
1776
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001777static cycle_t azx_cc_read(const struct cyclecounter *cc)
1778{
1779 struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
1780 struct snd_pcm_substream *substream = azx_dev->substream;
1781 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1782 struct azx *chip = apcm->chip;
1783
1784 return azx_readl(chip, WALLCLK);
1785}
1786
1787static void azx_timecounter_init(struct snd_pcm_substream *substream,
1788 bool force, cycle_t last)
1789{
1790 struct azx_dev *azx_dev = get_azx_dev(substream);
1791 struct timecounter *tc = &azx_dev->azx_tc;
1792 struct cyclecounter *cc = &azx_dev->azx_cc;
1793 u64 nsec;
1794
1795 cc->read = azx_cc_read;
1796 cc->mask = CLOCKSOURCE_MASK(32);
1797
1798 /*
1799 * Converting from 24 MHz to ns means applying a 125/3 factor.
1800 * To avoid any saturation issues in intermediate operations,
1801 * the 125 factor is applied first. The division is applied
1802 * last after reading the timecounter value.
1803 * Applying the 1/3 factor as part of the multiplication
1804 * requires at least 20 bits for a decent precision, however
1805 * overflows occur after about 4 hours or less, not a option.
1806 */
1807
1808 cc->mult = 125; /* saturation after 195 years */
1809 cc->shift = 0;
1810
1811 nsec = 0; /* audio time is elapsed time since trigger */
1812 timecounter_init(tc, cc, nsec);
1813 if (force)
1814 /*
1815 * force timecounter to use predefined value,
1816 * used for synchronized starts
1817 */
1818 tc->cycle_last = last;
1819}
1820
1821static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
1822 struct timespec *ts)
1823{
1824 struct azx_dev *azx_dev = get_azx_dev(substream);
1825 u64 nsec;
1826
1827 nsec = timecounter_read(&azx_dev->azx_tc);
1828 nsec = div_u64(nsec, 3); /* can be optimized */
1829
1830 *ts = ns_to_timespec(nsec);
1831
1832 return 0;
1833}
1834
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001835static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001836 .info = (SNDRV_PCM_INFO_MMAP |
1837 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1839 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001840 /* No full-resume yet implemented */
1841 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001842 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001843 SNDRV_PCM_INFO_SYNC_START |
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001844 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001845 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1847 .rates = SNDRV_PCM_RATE_48000,
1848 .rate_min = 48000,
1849 .rate_max = 48000,
1850 .channels_min = 2,
1851 .channels_max = 2,
1852 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1853 .period_bytes_min = 128,
1854 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1855 .periods_min = 2,
1856 .periods_max = AZX_MAX_FRAG,
1857 .fifo_size = 0,
1858};
1859
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001860static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861{
1862 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1863 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001864 struct azx *chip = apcm->chip;
1865 struct azx_dev *azx_dev;
1866 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867 unsigned long flags;
1868 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001869 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870
Ingo Molnar62932df2006-01-16 16:34:20 +01001871 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001872 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001874 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875 return -EBUSY;
1876 }
1877 runtime->hw = azx_pcm_hw;
1878 runtime->hw.channels_min = hinfo->channels_min;
1879 runtime->hw.channels_max = hinfo->channels_max;
1880 runtime->hw.formats = hinfo->formats;
1881 runtime->hw.rates = hinfo->rates;
1882 snd_pcm_limit_hw_rates(runtime);
1883 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001884
1885 /* avoid wrap-around with wall-clock */
1886 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
1887 20,
1888 178000000);
1889
Takashi Iwai52409aa2012-01-23 17:10:24 +01001890 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001891 /* constrain buffer sizes to be multiple of 128
1892 bytes. This is more efficient in terms of memory
1893 access but isn't required by the HDA spec and
1894 prevents users from specifying exact period/buffer
1895 sizes. For example for 44.1kHz, a period size set
1896 to 20ms will be rounded to 19.59ms. */
1897 buff_step = 128;
1898 else
1899 /* Don't enforce steps on buffer sizes, still need to
1900 be multiple of 4 bytes (HDA spec). Tested on Intel
1901 HDA controllers, may not work on all devices where
1902 option needs to be disabled */
1903 buff_step = 4;
1904
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001905 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001906 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001907 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001908 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07001909 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001910 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1911 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001913 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001914 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915 return err;
1916 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001917 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001918 /* sanity check */
1919 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1920 snd_BUG_ON(!runtime->hw.channels_max) ||
1921 snd_BUG_ON(!runtime->hw.formats) ||
1922 snd_BUG_ON(!runtime->hw.rates)) {
1923 azx_release_device(azx_dev);
1924 hinfo->ops.close(hinfo, apcm->codec, substream);
1925 snd_hda_power_down(apcm->codec);
1926 mutex_unlock(&chip->open_mutex);
1927 return -EINVAL;
1928 }
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001929
1930 /* disable WALLCLOCK timestamps for capture streams
1931 until we figure out how to handle digital inputs */
1932 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
1933 runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;
1934
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935 spin_lock_irqsave(&chip->reg_lock, flags);
1936 azx_dev->substream = substream;
1937 azx_dev->running = 0;
1938 spin_unlock_irqrestore(&chip->reg_lock, flags);
1939
1940 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001941 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001942 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943 return 0;
1944}
1945
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001946static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947{
1948 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1949 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001950 struct azx *chip = apcm->chip;
1951 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952 unsigned long flags;
1953
Ingo Molnar62932df2006-01-16 16:34:20 +01001954 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955 spin_lock_irqsave(&chip->reg_lock, flags);
1956 azx_dev->substream = NULL;
1957 azx_dev->running = 0;
1958 spin_unlock_irqrestore(&chip->reg_lock, flags);
1959 azx_release_device(azx_dev);
1960 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001961 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001962 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963 return 0;
1964}
1965
Takashi Iwaid01ce992007-07-27 16:52:19 +02001966static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1967 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001969 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1970 struct azx *chip = apcm->chip;
1971 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001972 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001973 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001974
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001975 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001976 azx_dev->bufsize = 0;
1977 azx_dev->period_bytes = 0;
1978 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001979 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001980 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001981 if (ret < 0)
1982 return ret;
1983 mark_runtime_wc(chip, azx_dev, runtime, true);
1984 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985}
1986
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001987static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988{
1989 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001990 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001991 struct azx *chip = apcm->chip;
1992 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1994
1995 /* reset BDL address */
1996 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1997 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1998 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001999 azx_dev->bufsize = 0;
2000 azx_dev->period_bytes = 0;
2001 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002002
Takashi Iwaieb541332010-08-06 13:48:11 +02002003 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002005 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006 return snd_pcm_lib_free_pages(substream);
2007}
2008
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002009static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010{
2011 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002012 struct azx *chip = apcm->chip;
2013 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002015 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002016 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002017 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06002018 struct hda_spdif_out *spdif =
2019 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
2020 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002022 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002023 format_val = snd_hda_calc_stream_format(runtime->rate,
2024 runtime->channels,
2025 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03002026 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06002027 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002028 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02002029 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002030 "%s: invalid format_val, rate=%d, ch=%d, format=%d\n",
2031 pci_name(chip->pci), runtime->rate, runtime->channels, runtime->format);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002032 return -EINVAL;
2033 }
2034
Takashi Iwai97b71c92009-03-18 15:09:13 +01002035 bufsize = snd_pcm_lib_buffer_bytes(substream);
2036 period_bytes = snd_pcm_lib_period_bytes(substream);
2037
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002038 snd_printdd(SFX "%s: azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
2039 pci_name(chip->pci), bufsize, format_val);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002040
2041 if (bufsize != azx_dev->bufsize ||
2042 period_bytes != azx_dev->period_bytes ||
Takashi Iwai915bf292012-09-11 15:19:10 +02002043 format_val != azx_dev->format_val ||
2044 runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
Takashi Iwai97b71c92009-03-18 15:09:13 +01002045 azx_dev->bufsize = bufsize;
2046 azx_dev->period_bytes = period_bytes;
2047 azx_dev->format_val = format_val;
Takashi Iwai915bf292012-09-11 15:19:10 +02002048 azx_dev->no_period_wakeup = runtime->no_period_wakeup;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002049 err = azx_setup_periods(chip, substream, azx_dev);
2050 if (err < 0)
2051 return err;
2052 }
2053
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002054 /* wallclk has 24Mhz clock source */
2055 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
2056 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057 azx_setup_controller(chip, azx_dev);
2058 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
2059 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
2060 else
2061 azx_dev->fifo_size = 0;
2062
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002063 stream_tag = azx_dev->stream_tag;
2064 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02002065 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002066 stream_tag > chip->capture_streams)
2067 stream_tag -= chip->capture_streams;
2068 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02002069 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070}
2071
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002072static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073{
2074 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002075 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002076 struct azx_dev *azx_dev;
2077 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002078 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002079 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002081 azx_dev = get_azx_dev(substream);
2082 trace_azx_pcm_trigger(chip, azx_dev, cmd);
2083
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002085 case SNDRV_PCM_TRIGGER_START:
2086 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
2088 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002089 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090 break;
2091 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02002092 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002094 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095 break;
2096 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002097 return -EINVAL;
2098 }
2099
2100 snd_pcm_group_for_each_entry(s, substream) {
2101 if (s->pcm->card != substream->pcm->card)
2102 continue;
2103 azx_dev = get_azx_dev(s);
2104 sbits |= 1 << azx_dev->index;
2105 nsync++;
2106 snd_pcm_trigger_done(s, substream);
2107 }
2108
2109 spin_lock(&chip->reg_lock);
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002110
2111 /* first, set SYNC bits of corresponding streams */
2112 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2113 azx_writel(chip, OLD_SSYNC,
2114 azx_readl(chip, OLD_SSYNC) | sbits);
2115 else
2116 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
2117
Takashi Iwai850f0e52008-03-18 17:11:05 +01002118 snd_pcm_group_for_each_entry(s, substream) {
2119 if (s->pcm->card != substream->pcm->card)
2120 continue;
2121 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002122 if (start) {
2123 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
2124 if (!rstart)
2125 azx_dev->start_wallclk -=
2126 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002127 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002128 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002129 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002130 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002131 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132 }
2133 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002134 if (start) {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002135 /* wait until all FIFOs get ready */
2136 for (timeout = 5000; timeout; timeout--) {
2137 nwait = 0;
2138 snd_pcm_group_for_each_entry(s, substream) {
2139 if (s->pcm->card != substream->pcm->card)
2140 continue;
2141 azx_dev = get_azx_dev(s);
2142 if (!(azx_sd_readb(azx_dev, SD_STS) &
2143 SD_STS_FIFO_READY))
2144 nwait++;
2145 }
2146 if (!nwait)
2147 break;
2148 cpu_relax();
2149 }
2150 } else {
2151 /* wait until all RUN bits are cleared */
2152 for (timeout = 5000; timeout; timeout--) {
2153 nwait = 0;
2154 snd_pcm_group_for_each_entry(s, substream) {
2155 if (s->pcm->card != substream->pcm->card)
2156 continue;
2157 azx_dev = get_azx_dev(s);
2158 if (azx_sd_readb(azx_dev, SD_CTL) &
2159 SD_CTL_DMA_START)
2160 nwait++;
2161 }
2162 if (!nwait)
2163 break;
2164 cpu_relax();
2165 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002167 spin_lock(&chip->reg_lock);
2168 /* reset SYNC bits */
2169 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2170 azx_writel(chip, OLD_SSYNC,
2171 azx_readl(chip, OLD_SSYNC) & ~sbits);
2172 else
2173 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002174 if (start) {
2175 azx_timecounter_init(substream, 0, 0);
2176 if (nsync > 1) {
2177 cycle_t cycle_last;
2178
2179 /* same start cycle for master and group */
2180 azx_dev = get_azx_dev(substream);
2181 cycle_last = azx_dev->azx_tc.cycle_last;
2182
2183 snd_pcm_group_for_each_entry(s, substream) {
2184 if (s->pcm->card != substream->pcm->card)
2185 continue;
2186 azx_timecounter_init(s, 1, cycle_last);
2187 }
2188 }
2189 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002190 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002191 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002192}
2193
Joseph Chan0e153472008-08-26 14:38:03 +02002194/* get the current DMA position with correction on VIA chips */
2195static unsigned int azx_via_get_position(struct azx *chip,
2196 struct azx_dev *azx_dev)
2197{
2198 unsigned int link_pos, mini_pos, bound_pos;
2199 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2200 unsigned int fifo_size;
2201
2202 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002203 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002204 /* Playback, no problem using link position */
2205 return link_pos;
2206 }
2207
2208 /* Capture */
2209 /* For new chipset,
2210 * use mod to get the DMA position just like old chipset
2211 */
2212 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2213 mod_dma_pos %= azx_dev->period_bytes;
2214
2215 /* azx_dev->fifo_size can't get FIFO size of in stream.
2216 * Get from base address + offset.
2217 */
2218 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2219
2220 if (azx_dev->insufficient) {
2221 /* Link position never gather than FIFO size */
2222 if (link_pos <= fifo_size)
2223 return 0;
2224
2225 azx_dev->insufficient = 0;
2226 }
2227
2228 if (link_pos <= fifo_size)
2229 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2230 else
2231 mini_pos = link_pos - fifo_size;
2232
2233 /* Find nearest previous boudary */
2234 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2235 mod_link_pos = link_pos % azx_dev->period_bytes;
2236 if (mod_link_pos >= fifo_size)
2237 bound_pos = link_pos - mod_link_pos;
2238 else if (mod_dma_pos >= mod_mini_pos)
2239 bound_pos = mini_pos - mod_mini_pos;
2240 else {
2241 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2242 if (bound_pos >= azx_dev->bufsize)
2243 bound_pos = 0;
2244 }
2245
2246 /* Calculate real DMA position we want */
2247 return bound_pos + mod_dma_pos;
2248}
2249
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002250static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002251 struct azx_dev *azx_dev,
2252 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002253{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002254 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002255 int stream = azx_dev->substream->stream;
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002256 int delay = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002257
David Henningsson4cb36312010-09-30 10:12:50 +02002258 switch (chip->position_fix[stream]) {
2259 case POS_FIX_LPIB:
2260 /* read LPIB */
2261 pos = azx_sd_readl(azx_dev, SD_LPIB);
2262 break;
2263 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002264 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002265 break;
2266 default:
2267 /* use the position buffer */
2268 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002269 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002270 if (!pos || pos == (u32)-1) {
2271 printk(KERN_WARNING
2272 "hda-intel: Invalid position buffer, "
2273 "using LPIB read method instead.\n");
2274 chip->position_fix[stream] = POS_FIX_LPIB;
2275 pos = azx_sd_readl(azx_dev, SD_LPIB);
2276 } else
2277 chip->position_fix[stream] = POS_FIX_POSBUF;
2278 }
2279 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002280 }
David Henningsson4cb36312010-09-30 10:12:50 +02002281
Linus Torvalds1da177e2005-04-16 15:20:36 -07002282 if (pos >= azx_dev->bufsize)
2283 pos = 0;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002284
2285 /* calculate runtime delay from LPIB */
2286 if (azx_dev->substream->runtime &&
2287 chip->position_fix[stream] == POS_FIX_POSBUF &&
2288 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
2289 unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002290 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
2291 delay = pos - lpib_pos;
2292 else
2293 delay = lpib_pos - pos;
2294 if (delay < 0)
2295 delay += azx_dev->bufsize;
2296 if (delay >= azx_dev->period_bytes) {
Takashi Iwai1f046612012-10-16 16:52:26 +02002297 snd_printk(KERN_WARNING SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002298 "%s: Unstable LPIB (%d >= %d); "
Takashi Iwai1f046612012-10-16 16:52:26 +02002299 "disabling LPIB delay counting\n",
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002300 pci_name(chip->pci), delay, azx_dev->period_bytes);
Takashi Iwai1f046612012-10-16 16:52:26 +02002301 delay = 0;
2302 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002303 }
2304 azx_dev->substream->runtime->delay =
2305 bytes_to_frames(azx_dev->substream->runtime, delay);
2306 }
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002307 trace_azx_get_position(chip, azx_dev, pos, delay);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002308 return pos;
2309}
2310
2311static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2312{
2313 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2314 struct azx *chip = apcm->chip;
2315 struct azx_dev *azx_dev = get_azx_dev(substream);
2316 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002317 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002318}
2319
2320/*
2321 * Check whether the current DMA position is acceptable for updating
2322 * periods. Returns non-zero if it's OK.
2323 *
2324 * Many HD-audio controllers appear pretty inaccurate about
2325 * the update-IRQ timing. The IRQ is issued before actually the
2326 * data is processed. So, we need to process it afterwords in a
2327 * workqueue.
2328 */
2329static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2330{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002331 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002332 unsigned int pos;
2333
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002334 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2335 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002336 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002337
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002338 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002339
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002340 if (WARN_ONCE(!azx_dev->period_bytes,
2341 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002342 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002343 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002344 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2345 /* NG - it's below the first next period boundary */
2346 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002347 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002348 return 1; /* OK, it's fine */
2349}
2350
2351/*
2352 * The work for pending PCM period updates.
2353 */
2354static void azx_irq_pending_work(struct work_struct *work)
2355{
2356 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002357 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002358
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002359 if (!chip->irq_pending_warned) {
2360 printk(KERN_WARNING
2361 "hda-intel: IRQ timing workaround is activated "
2362 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2363 chip->card->number);
2364 chip->irq_pending_warned = 1;
2365 }
2366
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002367 for (;;) {
2368 pending = 0;
2369 spin_lock_irq(&chip->reg_lock);
2370 for (i = 0; i < chip->num_streams; i++) {
2371 struct azx_dev *azx_dev = &chip->azx_dev[i];
2372 if (!azx_dev->irq_pending ||
2373 !azx_dev->substream ||
2374 !azx_dev->running)
2375 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002376 ok = azx_position_ok(chip, azx_dev);
2377 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002378 azx_dev->irq_pending = 0;
2379 spin_unlock(&chip->reg_lock);
2380 snd_pcm_period_elapsed(azx_dev->substream);
2381 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002382 } else if (ok < 0) {
2383 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002384 } else
2385 pending++;
2386 }
2387 spin_unlock_irq(&chip->reg_lock);
2388 if (!pending)
2389 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002390 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002391 }
2392}
2393
2394/* clear irq_pending flags and assure no on-going workq */
2395static void azx_clear_irq_pending(struct azx *chip)
2396{
2397 int i;
2398
2399 spin_lock_irq(&chip->reg_lock);
2400 for (i = 0; i < chip->num_streams; i++)
2401 chip->azx_dev[i].irq_pending = 0;
2402 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002403}
2404
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002405#ifdef CONFIG_X86
2406static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2407 struct vm_area_struct *area)
2408{
2409 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2410 struct azx *chip = apcm->chip;
2411 if (!azx_snoop(chip))
2412 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2413 return snd_pcm_lib_default_mmap(substream, area);
2414}
2415#else
2416#define azx_pcm_mmap NULL
2417#endif
2418
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002419static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002420 .open = azx_pcm_open,
2421 .close = azx_pcm_close,
2422 .ioctl = snd_pcm_lib_ioctl,
2423 .hw_params = azx_pcm_hw_params,
2424 .hw_free = azx_pcm_hw_free,
2425 .prepare = azx_pcm_prepare,
2426 .trigger = azx_pcm_trigger,
2427 .pointer = azx_pcm_pointer,
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002428 .wall_clock = azx_get_wallclock_tstamp,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002429 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002430 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002431};
2432
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002433static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002434{
Takashi Iwai176d5332008-07-30 15:01:44 +02002435 struct azx_pcm *apcm = pcm->private_data;
2436 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002437 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002438 kfree(apcm);
2439 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002440}
2441
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002442#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2443
Takashi Iwai176d5332008-07-30 15:01:44 +02002444static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002445azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2446 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002448 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002449 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002451 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002452 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002453 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002455 list_for_each_entry(apcm, &chip->pcm_list, list) {
2456 if (apcm->pcm->device == pcm_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002457 snd_printk(KERN_ERR SFX "%s: PCM %d already exists\n",
2458 pci_name(chip->pci), pcm_dev);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002459 return -EBUSY;
2460 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002461 }
2462 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2463 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2464 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002465 &pcm);
2466 if (err < 0)
2467 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002468 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002469 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002470 if (apcm == NULL)
2471 return -ENOMEM;
2472 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002473 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002474 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002475 pcm->private_data = apcm;
2476 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002477 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2478 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002479 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002480 cpcm->pcm = pcm;
2481 for (s = 0; s < 2; s++) {
2482 apcm->hinfo[s] = &cpcm->stream[s];
2483 if (cpcm->stream[s].substreams)
2484 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2485 }
2486 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002487 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2488 if (size > MAX_PREALLOC_SIZE)
2489 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002490 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002491 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002492 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002493 return 0;
2494}
2495
2496/*
2497 * mixer creation - all stuff is implemented in hda module
2498 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002499static int azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002500{
2501 return snd_hda_build_controls(chip->bus);
2502}
2503
2504
2505/*
2506 * initialize SD streams
2507 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002508static int azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002509{
2510 int i;
2511
2512 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002513 * assign the starting bdl address to each stream (device)
2514 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002515 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002516 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002517 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002518 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002519 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2520 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2521 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2522 azx_dev->sd_int_sta_mask = 1 << i;
2523 /* stream tag: must be non-zero and unique */
2524 azx_dev->index = i;
2525 azx_dev->stream_tag = i + 1;
2526 }
2527
2528 return 0;
2529}
2530
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002531static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2532{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002533 if (request_irq(chip->pci->irq, azx_interrupt,
2534 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002535 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002536 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2537 "disabling device\n", chip->pci->irq);
2538 if (do_disconnect)
2539 snd_card_disconnect(chip->card);
2540 return -1;
2541 }
2542 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002543 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002544 return 0;
2545}
2546
Linus Torvalds1da177e2005-04-16 15:20:36 -07002547
Takashi Iwaicb53c622007-08-10 17:21:45 +02002548static void azx_stop_chip(struct azx *chip)
2549{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002550 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002551 return;
2552
2553 /* disable interrupts */
2554 azx_int_disable(chip);
2555 azx_int_clear(chip);
2556
2557 /* disable CORB/RIRB */
2558 azx_free_cmd_io(chip);
2559
2560 /* disable position buffer */
2561 azx_writel(chip, DPLBASE, 0);
2562 azx_writel(chip, DPUBASE, 0);
2563
2564 chip->initialized = 0;
2565}
2566
Takashi Iwai83012a72012-08-24 18:38:08 +02002567#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02002568/* power-up/down the controller */
Takashi Iwai68467f52012-08-28 09:14:29 -07002569static void azx_power_notify(struct hda_bus *bus, bool power_up)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002570{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002571 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002572
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002573 if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2574 return;
2575
Takashi Iwai68467f52012-08-28 09:14:29 -07002576 if (power_up)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002577 pm_runtime_get_sync(&chip->pci->dev);
2578 else
2579 pm_runtime_put_sync(&chip->pci->dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002580}
Takashi Iwai65fcd412012-08-14 17:13:32 +02002581
2582static DEFINE_MUTEX(card_list_lock);
2583static LIST_HEAD(card_list);
2584
2585static void azx_add_card_list(struct azx *chip)
2586{
2587 mutex_lock(&card_list_lock);
2588 list_add(&chip->list, &card_list);
2589 mutex_unlock(&card_list_lock);
2590}
2591
2592static void azx_del_card_list(struct azx *chip)
2593{
2594 mutex_lock(&card_list_lock);
2595 list_del_init(&chip->list);
2596 mutex_unlock(&card_list_lock);
2597}
2598
2599/* trigger power-save check at writing parameter */
2600static int param_set_xint(const char *val, const struct kernel_param *kp)
2601{
2602 struct azx *chip;
2603 struct hda_codec *c;
2604 int prev = power_save;
2605 int ret = param_set_int(val, kp);
2606
2607 if (ret || prev == power_save)
2608 return ret;
2609
2610 mutex_lock(&card_list_lock);
2611 list_for_each_entry(chip, &card_list, list) {
2612 if (!chip->bus || chip->disabled)
2613 continue;
2614 list_for_each_entry(c, &chip->bus->codec_list, list)
2615 snd_hda_power_sync(c);
2616 }
2617 mutex_unlock(&card_list_lock);
2618 return 0;
2619}
2620#else
2621#define azx_add_card_list(chip) /* NOP */
2622#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +02002623#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002624
Takashi Iwai7ccbde52012-08-14 18:10:09 +02002625#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002626/*
2627 * power management
2628 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002629static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002630{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002631 struct pci_dev *pci = to_pci_dev(dev);
2632 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002633 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002634 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002635
Takashi Iwaic5c21522012-12-04 17:01:25 +01002636 if (chip->disabled)
2637 return 0;
2638
Takashi Iwai421a1252005-11-17 16:11:09 +01002639 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002640 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002641 list_for_each_entry(p, &chip->pcm_list, list)
2642 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002643 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002644 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002645 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002646 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002647 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002648 chip->irq = -1;
2649 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002650 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002651 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002652 pci_disable_device(pci);
2653 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002654 pci_set_power_state(pci, PCI_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002655 return 0;
2656}
2657
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002658static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002659{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002660 struct pci_dev *pci = to_pci_dev(dev);
2661 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002662 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002663
Takashi Iwaic5c21522012-12-04 17:01:25 +01002664 if (chip->disabled)
2665 return 0;
2666
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002667 pci_set_power_state(pci, PCI_D0);
2668 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002669 if (pci_enable_device(pci) < 0) {
2670 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2671 "disabling device\n");
2672 snd_card_disconnect(card);
2673 return -EIO;
2674 }
2675 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002676 if (chip->msi)
2677 if (pci_enable_msi(pci) < 0)
2678 chip->msi = 0;
2679 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002680 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002681 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002682
Takashi Iwai7f308302012-05-08 16:52:23 +02002683 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002684
Linus Torvalds1da177e2005-04-16 15:20:36 -07002685 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002686 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002687 return 0;
2688}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002689#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
2690
2691#ifdef CONFIG_PM_RUNTIME
2692static int azx_runtime_suspend(struct device *dev)
2693{
2694 struct snd_card *card = dev_get_drvdata(dev);
2695 struct azx *chip = card->private_data;
2696
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002697 azx_stop_chip(chip);
2698 azx_clear_irq_pending(chip);
2699 return 0;
2700}
2701
2702static int azx_runtime_resume(struct device *dev)
2703{
2704 struct snd_card *card = dev_get_drvdata(dev);
2705 struct azx *chip = card->private_data;
2706
2707 azx_init_pci(chip);
2708 azx_init_chip(chip, 1);
2709 return 0;
2710}
Takashi Iwai6eb827d2012-12-12 11:50:12 +01002711
2712static int azx_runtime_idle(struct device *dev)
2713{
2714 struct snd_card *card = dev_get_drvdata(dev);
2715 struct azx *chip = card->private_data;
2716
2717 if (!power_save_controller ||
2718 !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2719 return -EBUSY;
2720
2721 return 0;
2722}
2723
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002724#endif /* CONFIG_PM_RUNTIME */
2725
2726#ifdef CONFIG_PM
2727static const struct dev_pm_ops azx_pm = {
2728 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
Takashi Iwai6eb827d2012-12-12 11:50:12 +01002729 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002730};
2731
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002732#define AZX_PM_OPS &azx_pm
2733#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002734#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002735#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002736
2737
2738/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002739 * reboot notifier for hang-up problem at power-down
2740 */
2741static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2742{
2743 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002744 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002745 azx_stop_chip(chip);
2746 return NOTIFY_OK;
2747}
2748
2749static void azx_notifier_register(struct azx *chip)
2750{
2751 chip->reboot_notifier.notifier_call = azx_halt;
2752 register_reboot_notifier(&chip->reboot_notifier);
2753}
2754
2755static void azx_notifier_unregister(struct azx *chip)
2756{
2757 if (chip->reboot_notifier.notifier_call)
2758 unregister_reboot_notifier(&chip->reboot_notifier);
2759}
2760
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01002761static int azx_first_init(struct azx *chip);
2762static int azx_probe_continue(struct azx *chip);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002763
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002764#ifdef SUPPORT_VGA_SWITCHEROO
Bill Pembertone23e7a12012-12-06 12:35:10 -05002765static struct pci_dev *get_bound_vga(struct pci_dev *pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002766
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002767static void azx_vs_set_state(struct pci_dev *pci,
2768 enum vga_switcheroo_state state)
2769{
2770 struct snd_card *card = pci_get_drvdata(pci);
2771 struct azx *chip = card->private_data;
2772 bool disabled;
2773
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002774 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002775 if (chip->init_failed)
2776 return;
2777
2778 disabled = (state == VGA_SWITCHEROO_OFF);
2779 if (chip->disabled == disabled)
2780 return;
2781
2782 if (!chip->bus) {
2783 chip->disabled = disabled;
2784 if (!disabled) {
2785 snd_printk(KERN_INFO SFX
2786 "%s: Start delayed initialization\n",
2787 pci_name(chip->pci));
2788 if (azx_first_init(chip) < 0 ||
2789 azx_probe_continue(chip) < 0) {
2790 snd_printk(KERN_ERR SFX
2791 "%s: initialization error\n",
2792 pci_name(chip->pci));
2793 chip->init_failed = true;
2794 }
2795 }
2796 } else {
2797 snd_printk(KERN_INFO SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002798 "%s: %s via VGA-switcheroo\n", pci_name(chip->pci),
2799 disabled ? "Disabling" : "Enabling");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002800 if (disabled) {
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002801 azx_suspend(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002802 chip->disabled = true;
Takashi Iwai128960a2012-10-12 17:28:18 +02002803 if (snd_hda_lock_devices(chip->bus))
Daniel J Blueman445a51b2012-12-05 23:04:21 +08002804 snd_printk(KERN_WARNING SFX "%s: Cannot lock devices!\n",
2805 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002806 } else {
2807 snd_hda_unlock_devices(chip->bus);
2808 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002809 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002810 }
2811 }
2812}
2813
2814static bool azx_vs_can_switch(struct pci_dev *pci)
2815{
2816 struct snd_card *card = pci_get_drvdata(pci);
2817 struct azx *chip = card->private_data;
2818
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002819 wait_for_completion(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002820 if (chip->init_failed)
2821 return false;
2822 if (chip->disabled || !chip->bus)
2823 return true;
2824 if (snd_hda_lock_devices(chip->bus))
2825 return false;
2826 snd_hda_unlock_devices(chip->bus);
2827 return true;
2828}
2829
Bill Pembertone23e7a12012-12-06 12:35:10 -05002830static void init_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002831{
2832 struct pci_dev *p = get_bound_vga(chip->pci);
2833 if (p) {
2834 snd_printk(KERN_INFO SFX
2835 "%s: Handle VGA-switcheroo audio client\n",
2836 pci_name(chip->pci));
2837 chip->use_vga_switcheroo = 1;
2838 pci_dev_put(p);
2839 }
2840}
2841
2842static const struct vga_switcheroo_client_ops azx_vs_ops = {
2843 .set_gpu_state = azx_vs_set_state,
2844 .can_switch = azx_vs_can_switch,
2845};
2846
Bill Pembertone23e7a12012-12-06 12:35:10 -05002847static int register_vga_switcheroo(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002848{
Takashi Iwai128960a2012-10-12 17:28:18 +02002849 int err;
2850
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002851 if (!chip->use_vga_switcheroo)
2852 return 0;
2853 /* FIXME: currently only handling DIS controller
2854 * is there any machine with two switchable HDMI audio controllers?
2855 */
Takashi Iwai128960a2012-10-12 17:28:18 +02002856 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002857 VGA_SWITCHEROO_DIS,
2858 chip->bus != NULL);
Takashi Iwai128960a2012-10-12 17:28:18 +02002859 if (err < 0)
2860 return err;
2861 chip->vga_switcheroo_registered = 1;
2862 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002863}
2864#else
2865#define init_vga_switcheroo(chip) /* NOP */
2866#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002867#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002868#endif /* SUPPORT_VGA_SWITCHER */
2869
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002870/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002871 * destructor
2872 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002873static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002874{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002875 int i;
2876
Takashi Iwai65fcd412012-08-14 17:13:32 +02002877 azx_del_card_list(chip);
2878
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002879 azx_notifier_unregister(chip);
2880
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002881 chip->init_failed = 1; /* to be sure */
Daniel J Blueman44728e92012-12-18 23:59:33 +08002882 complete_all(&chip->probe_wait);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01002883
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002884 if (use_vga_switcheroo(chip)) {
2885 if (chip->disabled && chip->bus)
2886 snd_hda_unlock_devices(chip->bus);
Takashi Iwai128960a2012-10-12 17:28:18 +02002887 if (chip->vga_switcheroo_registered)
2888 vga_switcheroo_unregister_client(chip->pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002889 }
2890
Takashi Iwaice43fba2005-05-30 20:33:44 +02002891 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002892 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002893 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002894 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002895 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002896 }
2897
Jeff Garzikf000fd82008-04-22 13:50:34 +02002898 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002899 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002900 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002901 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002902 if (chip->remap_addr)
2903 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002904
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002905 if (chip->azx_dev) {
2906 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002907 if (chip->azx_dev[i].bdl.area) {
2908 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002909 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002910 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002911 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002912 if (chip->rb.area) {
2913 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002914 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002915 }
2916 if (chip->posbuf.area) {
2917 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002918 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002919 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002920 if (chip->region_requested)
2921 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002922 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002923 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002924#ifdef CONFIG_SND_HDA_PATCH_LOADER
2925 if (chip->fw)
2926 release_firmware(chip->fw);
2927#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002928 kfree(chip);
2929
2930 return 0;
2931}
2932
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002933static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002934{
2935 return azx_free(device->device_data);
2936}
2937
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002938#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07002939/*
Takashi Iwai91219472012-04-26 12:13:25 +02002940 * Check of disabled HDMI controller by vga-switcheroo
2941 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002942static struct pci_dev *get_bound_vga(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02002943{
2944 struct pci_dev *p;
2945
2946 /* check only discrete GPU */
2947 switch (pci->vendor) {
2948 case PCI_VENDOR_ID_ATI:
2949 case PCI_VENDOR_ID_AMD:
2950 case PCI_VENDOR_ID_NVIDIA:
2951 if (pci->devfn == 1) {
2952 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
2953 pci->bus->number, 0);
2954 if (p) {
2955 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
2956 return p;
2957 pci_dev_put(p);
2958 }
2959 }
2960 break;
2961 }
2962 return NULL;
2963}
2964
Bill Pembertone23e7a12012-12-06 12:35:10 -05002965static bool check_hdmi_disabled(struct pci_dev *pci)
Takashi Iwai91219472012-04-26 12:13:25 +02002966{
2967 bool vga_inactive = false;
2968 struct pci_dev *p = get_bound_vga(pci);
2969
2970 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02002971 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02002972 vga_inactive = true;
2973 pci_dev_put(p);
2974 }
2975 return vga_inactive;
2976}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002977#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02002978
2979/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002980 * white/black-listing for position_fix
2981 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05002982static struct snd_pci_quirk position_fix_list[] = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002983 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2984 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002985 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002986 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002987 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002988 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002989 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002990 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002991 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002992 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002993 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002994 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002995 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002996 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002997 {}
2998};
2999
Bill Pembertone23e7a12012-12-06 12:35:10 -05003000static int check_position_fix(struct azx *chip, int fix)
Takashi Iwai3372a152007-02-01 15:46:50 +01003001{
3002 const struct snd_pci_quirk *q;
3003
Takashi Iwaic673ba12009-03-17 07:49:14 +01003004 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02003005 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01003006 case POS_FIX_LPIB:
3007 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02003008 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003009 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01003010 return fix;
3011 }
3012
Takashi Iwaic673ba12009-03-17 07:49:14 +01003013 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
3014 if (q) {
3015 printk(KERN_INFO
3016 "hda_intel: position_fix set to %d "
3017 "for device %04x:%04x\n",
3018 q->value, q->subvendor, q->subdevice);
3019 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01003020 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02003021
3022 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02003023 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003024 snd_printd(SFX "%s: Using VIACOMBO position fix\n", pci_name(chip->pci));
David Henningssonbdd9ef22010-10-04 12:02:14 +02003025 return POS_FIX_VIACOMBO;
3026 }
Takashi Iwai9477c582011-05-25 09:11:37 +02003027 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003028 snd_printd(SFX "%s: Using LPIB position fix\n", pci_name(chip->pci));
Takashi Iwai9477c582011-05-25 09:11:37 +02003029 return POS_FIX_LPIB;
3030 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01003031 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01003032}
3033
3034/*
Takashi Iwai669ba272007-08-17 09:17:36 +02003035 * black-lists for probe_mask
3036 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003037static struct snd_pci_quirk probe_mask_list[] = {
Takashi Iwai669ba272007-08-17 09:17:36 +02003038 /* Thinkpad often breaks the controller communication when accessing
3039 * to the non-working (or non-existing) modem codec slot.
3040 */
3041 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
3042 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
3043 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01003044 /* broken BIOS */
3045 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01003046 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
3047 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003048 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03003049 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003050 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02003051 /* WinFast VP200 H (Teradici) user reported broken communication */
3052 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02003053 {}
3054};
3055
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003056#define AZX_FORCE_CODEC_MASK 0x100
3057
Bill Pembertone23e7a12012-12-06 12:35:10 -05003058static void check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02003059{
3060 const struct snd_pci_quirk *q;
3061
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003062 chip->codec_probe_mask = probe_mask[dev];
3063 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02003064 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
3065 if (q) {
3066 printk(KERN_INFO
3067 "hda_intel: probe_mask set to 0x%x "
3068 "for device %04x:%04x\n",
3069 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003070 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02003071 }
3072 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003073
3074 /* check forced option */
3075 if (chip->codec_probe_mask != -1 &&
3076 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
3077 chip->codec_mask = chip->codec_probe_mask & 0xff;
3078 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
3079 chip->codec_mask);
3080 }
Takashi Iwai669ba272007-08-17 09:17:36 +02003081}
3082
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003083/*
Takashi Iwai716238552009-09-28 13:14:04 +02003084 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003085 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003086static struct snd_pci_quirk msi_black_list[] = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01003087 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01003088 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01003089 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01003090 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02003091 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003092 {}
3093};
3094
Bill Pembertone23e7a12012-12-06 12:35:10 -05003095static void check_msi(struct azx *chip)
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003096{
3097 const struct snd_pci_quirk *q;
3098
Takashi Iwai716238552009-09-28 13:14:04 +02003099 if (enable_msi >= 0) {
3100 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003101 return;
Takashi Iwai716238552009-09-28 13:14:04 +02003102 }
3103 chip->msi = 1; /* enable MSI as default */
3104 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003105 if (q) {
3106 printk(KERN_INFO
3107 "hda_intel: msi for device %04x:%04x set to %d\n",
3108 q->subvendor, q->subdevice, q->value);
3109 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003110 return;
3111 }
3112
3113 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003114 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
3115 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003116 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003117 }
3118}
3119
Takashi Iwaia1585d72011-12-14 09:27:04 +01003120/* check the snoop mode availability */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003121static void azx_check_snoop_available(struct azx *chip)
Takashi Iwaia1585d72011-12-14 09:27:04 +01003122{
3123 bool snoop = chip->snoop;
3124
3125 switch (chip->driver_type) {
3126 case AZX_DRIVER_VIA:
3127 /* force to non-snoop mode for a new VIA controller
3128 * when BIOS is set
3129 */
3130 if (snoop) {
3131 u8 val;
3132 pci_read_config_byte(chip->pci, 0x42, &val);
3133 if (!(val & 0x80) && chip->pci->revision == 0x30)
3134 snoop = false;
3135 }
3136 break;
3137 case AZX_DRIVER_ATIHDMI_NS:
3138 /* new ATI HDMI requires non-snoop */
3139 snoop = false;
3140 break;
3141 }
3142
3143 if (snoop != chip->snoop) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003144 snd_printk(KERN_INFO SFX "%s: Force to %s mode\n",
3145 pci_name(chip->pci), snoop ? "snoop" : "non-snoop");
Takashi Iwaia1585d72011-12-14 09:27:04 +01003146 chip->snoop = snoop;
3147 }
3148}
Takashi Iwai669ba272007-08-17 09:17:36 +02003149
3150/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003151 * constructor
3152 */
Bill Pembertone23e7a12012-12-06 12:35:10 -05003153static int azx_create(struct snd_card *card, struct pci_dev *pci,
3154 int dev, unsigned int driver_caps,
3155 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003156{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003157 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003158 .dev_free = azx_dev_free,
3159 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003160 struct azx *chip;
3161 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003162
3163 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01003164
Pavel Machek927fc862006-08-31 17:03:43 +02003165 err = pci_enable_device(pci);
3166 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003167 return err;
3168
Takashi Iwaie560d8d2005-09-09 14:21:46 +02003169 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003170 if (!chip) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003171 snd_printk(KERN_ERR SFX "%s: Cannot allocate chip\n", pci_name(pci));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003172 pci_disable_device(pci);
3173 return -ENOMEM;
3174 }
3175
3176 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01003177 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003178 chip->card = card;
3179 chip->pci = pci;
3180 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02003181 chip->driver_caps = driver_caps;
3182 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003183 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02003184 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003185 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01003186 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003187 INIT_LIST_HEAD(&chip->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003188 init_vga_switcheroo(chip);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003189 init_completion(&chip->probe_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003190
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02003191 chip->position_fix[0] = chip->position_fix[1] =
3192 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003193 /* combo mode uses LPIB for playback */
3194 if (chip->position_fix[0] == POS_FIX_COMBO) {
3195 chip->position_fix[0] = POS_FIX_LPIB;
3196 chip->position_fix[1] = POS_FIX_AUTO;
3197 }
3198
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003199 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01003200
Takashi Iwai27346162006-01-12 18:28:44 +01003201 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003202 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003203 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02003204
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003205 if (bdl_pos_adj[dev] < 0) {
3206 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003207 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08003208 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003209 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003210 break;
3211 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003212 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003213 break;
3214 }
3215 }
3216
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003217 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3218 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003219 snd_printk(KERN_ERR SFX "%s: Error creating device [card]!\n",
3220 pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003221 azx_free(chip);
3222 return err;
3223 }
3224
3225 *rchip = chip;
3226 return 0;
3227}
3228
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003229static int azx_first_init(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003230{
3231 int dev = chip->dev_index;
3232 struct pci_dev *pci = chip->pci;
3233 struct snd_card *card = chip->card;
3234 int i, err;
3235 unsigned short gcap;
3236
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003237#if BITS_PER_LONG != 64
3238 /* Fix up base address on ULI M5461 */
3239 if (chip->driver_type == AZX_DRIVER_ULI) {
3240 u16 tmp3;
3241 pci_read_config_word(pci, 0x40, &tmp3);
3242 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
3243 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
3244 }
3245#endif
3246
Pavel Machek927fc862006-08-31 17:03:43 +02003247 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003248 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003249 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003250 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003251
Pavel Machek927fc862006-08-31 17:03:43 +02003252 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003253 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003254 if (chip->remap_addr == NULL) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003255 snd_printk(KERN_ERR SFX "%s: ioremap error\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003256 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003257 }
3258
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003259 if (chip->msi)
3260 if (pci_enable_msi(pci) < 0)
3261 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003262
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003263 if (azx_acquire_irq(chip, 0) < 0)
3264 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003265
3266 pci_set_master(pci);
3267 synchronize_irq(chip->irq);
3268
Tobin Davisbcd72002008-01-15 11:23:55 +01003269 gcap = azx_readw(chip, GCAP);
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003270 snd_printdd(SFX "%s: chipset global capabilities = 0x%x\n", pci_name(chip->pci), gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003271
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003272 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003273 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003274 struct pci_dev *p_smbus;
3275 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3276 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3277 NULL);
3278 if (p_smbus) {
3279 if (p_smbus->revision < 0x30)
3280 gcap &= ~ICH6_GCAP_64OK;
3281 pci_dev_put(p_smbus);
3282 }
3283 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003284
Takashi Iwai9477c582011-05-25 09:11:37 +02003285 /* disable 64bit DMA address on some devices */
3286 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003287 snd_printd(SFX "%s: Disabling 64bit DMA\n", pci_name(chip->pci));
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003288 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003289 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003290
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003291 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003292 if (align_buffer_size >= 0)
3293 chip->align_buffer_size = !!align_buffer_size;
3294 else {
3295 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3296 chip->align_buffer_size = 0;
3297 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3298 chip->align_buffer_size = 1;
3299 else
3300 chip->align_buffer_size = 1;
3301 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003302
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003303 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003304 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003305 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003306 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003307 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3308 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003309 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003310
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003311 /* read number of streams from GCAP register instead of using
3312 * hardcoded value
3313 */
3314 chip->capture_streams = (gcap >> 8) & 0x0f;
3315 chip->playback_streams = (gcap >> 12) & 0x0f;
3316 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003317 /* gcap didn't give any info, switching to old method */
3318
3319 switch (chip->driver_type) {
3320 case AZX_DRIVER_ULI:
3321 chip->playback_streams = ULI_NUM_PLAYBACK;
3322 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003323 break;
3324 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003325 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003326 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3327 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003328 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003329 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003330 default:
3331 chip->playback_streams = ICH6_NUM_PLAYBACK;
3332 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003333 break;
3334 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003335 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003336 chip->capture_index_offset = 0;
3337 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003338 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003339 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3340 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003341 if (!chip->azx_dev) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003342 snd_printk(KERN_ERR SFX "%s: cannot malloc azx_dev\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003343 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003344 }
3345
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003346 for (i = 0; i < chip->num_streams; i++) {
3347 /* allocate memory for the BDL for each stream */
3348 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3349 snd_dma_pci_data(chip->pci),
3350 BDL_SIZE, &chip->azx_dev[i].bdl);
3351 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003352 snd_printk(KERN_ERR SFX "%s: cannot allocate BDL\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003353 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003354 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003355 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003356 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003357 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003358 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3359 snd_dma_pci_data(chip->pci),
3360 chip->num_streams * 8, &chip->posbuf);
3361 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003362 snd_printk(KERN_ERR SFX "%s: cannot allocate posbuf\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003363 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003364 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003365 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003366 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02003367 err = azx_alloc_cmd_io(chip);
3368 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003369 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003370
3371 /* initialize streams */
3372 azx_init_stream(chip);
3373
3374 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003375 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003376 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003377
3378 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003379 if (!chip->codec_mask) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003380 snd_printk(KERN_ERR SFX "%s: no codecs found!\n", pci_name(chip->pci));
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003381 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003382 }
3383
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003384 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003385 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3386 sizeof(card->shortname));
3387 snprintf(card->longname, sizeof(card->longname),
3388 "%s at 0x%lx irq %i",
3389 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003390
Linus Torvalds1da177e2005-04-16 15:20:36 -07003391 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003392}
3393
Takashi Iwaicb53c622007-08-10 17:21:45 +02003394static void power_down_all_codecs(struct azx *chip)
3395{
Takashi Iwai83012a72012-08-24 18:38:08 +02003396#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02003397 /* The codecs were powered up in snd_hda_codec_new().
3398 * Now all initialization done, so turn them down if possible
3399 */
3400 struct hda_codec *codec;
3401 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3402 snd_hda_power_down(codec);
3403 }
3404#endif
3405}
3406
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003407#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003408/* callback from request_firmware_nowait() */
3409static void azx_firmware_cb(const struct firmware *fw, void *context)
3410{
3411 struct snd_card *card = context;
3412 struct azx *chip = card->private_data;
3413 struct pci_dev *pci = chip->pci;
3414
3415 if (!fw) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003416 snd_printk(KERN_ERR SFX "%s: Cannot load firmware, aborting\n",
3417 pci_name(chip->pci));
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003418 goto error;
3419 }
3420
3421 chip->fw = fw;
3422 if (!chip->disabled) {
3423 /* continue probing */
3424 if (azx_probe_continue(chip))
3425 goto error;
3426 }
3427 return; /* OK */
3428
3429 error:
3430 snd_card_free(card);
3431 pci_set_drvdata(pci, NULL);
3432}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003433#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003434
Bill Pembertone23e7a12012-12-06 12:35:10 -05003435static int azx_probe(struct pci_dev *pci,
3436 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003437{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003438 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003439 struct snd_card *card;
3440 struct azx *chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003441 bool probe_now;
Pavel Machek927fc862006-08-31 17:03:43 +02003442 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003443
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003444 if (dev >= SNDRV_CARDS)
3445 return -ENODEV;
3446 if (!enable[dev]) {
3447 dev++;
3448 return -ENOENT;
3449 }
3450
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003451 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3452 if (err < 0) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003453 snd_printk(KERN_ERR "hda-intel: Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003454 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003455 }
3456
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003457 snd_card_set_dev(card, &pci->dev);
3458
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003459 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003460 if (err < 0)
3461 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003462 card->private_data = chip;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003463
3464 pci_set_drvdata(pci, card);
3465
3466 err = register_vga_switcheroo(chip);
3467 if (err < 0) {
3468 snd_printk(KERN_ERR SFX
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003469 "%s: Error registering VGA-switcheroo client\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003470 goto out_free;
3471 }
3472
3473 if (check_hdmi_disabled(pci)) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003474 snd_printk(KERN_INFO SFX "%s: VGA controller is disabled\n",
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003475 pci_name(pci));
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003476 snd_printk(KERN_INFO SFX "%s: Delaying initialization\n", pci_name(pci));
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003477 chip->disabled = true;
3478 }
3479
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003480 probe_now = !chip->disabled;
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003481 if (probe_now) {
3482 err = azx_first_init(chip);
3483 if (err < 0)
3484 goto out_free;
3485 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003486
Takashi Iwai4918cda2012-08-09 12:33:28 +02003487#ifdef CONFIG_SND_HDA_PATCH_LOADER
3488 if (patch[dev] && *patch[dev]) {
Daniel J Blueman445a51b2012-12-05 23:04:21 +08003489 snd_printk(KERN_ERR SFX "%s: Applying patch firmware '%s'\n",
3490 pci_name(pci), patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003491 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
3492 &pci->dev, GFP_KERNEL, card,
3493 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003494 if (err < 0)
3495 goto out_free;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003496 probe_now = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02003497 }
3498#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3499
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003500 if (probe_now) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003501 err = azx_probe_continue(chip);
3502 if (err < 0)
3503 goto out_free;
3504 }
3505
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003506 if (pci_dev_run_wake(pci))
3507 pm_runtime_put_noidle(&pci->dev);
3508
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003509 dev++;
Daniel J Blueman44728e92012-12-18 23:59:33 +08003510 complete_all(&chip->probe_wait);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003511 return 0;
3512
3513out_free:
3514 snd_card_free(card);
Takashi Iwaif4c482a2012-12-04 15:09:23 +01003515 pci_set_drvdata(pci, NULL);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003516 return err;
3517}
3518
Takashi Iwai48c8b0e2012-12-07 07:40:35 +01003519static int azx_probe_continue(struct azx *chip)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003520{
3521 int dev = chip->dev_index;
3522 int err;
3523
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003524#ifdef CONFIG_SND_HDA_INPUT_BEEP
3525 chip->beep_mode = beep_mode[dev];
3526#endif
3527
Linus Torvalds1da177e2005-04-16 15:20:36 -07003528 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003529 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003530 if (err < 0)
3531 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003532#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003533 if (chip->fw) {
3534 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3535 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003536 if (err < 0)
3537 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003538#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02003539 release_firmware(chip->fw); /* no longer needed */
3540 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003541#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003542 }
3543#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003544 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003545 err = azx_codec_configure(chip);
3546 if (err < 0)
3547 goto out_free;
3548 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003549
3550 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003551 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003552 if (err < 0)
3553 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003554
3555 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003556 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003557 if (err < 0)
3558 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003559
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003560 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003561 if (err < 0)
3562 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003563
Takashi Iwaicb53c622007-08-10 17:21:45 +02003564 chip->running = 1;
3565 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003566 azx_notifier_register(chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003567 azx_add_card_list(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003568
Takashi Iwai91219472012-04-26 12:13:25 +02003569 return 0;
3570
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003571out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003572 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003573 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003574}
3575
Bill Pembertone23e7a12012-12-06 12:35:10 -05003576static void azx_remove(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003577{
Takashi Iwai91219472012-04-26 12:13:25 +02003578 struct snd_card *card = pci_get_drvdata(pci);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003579
3580 if (pci_dev_run_wake(pci))
3581 pm_runtime_get_noresume(&pci->dev);
3582
Takashi Iwai91219472012-04-26 12:13:25 +02003583 if (card)
3584 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003585 pci_set_drvdata(pci, NULL);
3586}
3587
3588/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003589static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003590 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003591 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003592 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleycea310e2010-09-10 16:29:56 -07003593 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003594 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003595 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003596 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003597 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwaid7dab4d2013-01-08 13:51:30 +01003598 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003599 /* Lynx Point */
3600 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003601 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003602 /* Lynx Point-LP */
3603 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003604 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003605 /* Lynx Point-LP */
3606 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003607 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003608 /* Haswell */
3609 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003610 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaod279fae2012-09-17 13:10:23 +08003611 { PCI_DEVICE(0x8086, 0x0d0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003612 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05003613 /* 5 Series/3400 */
3614 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003615 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Takashi Iwai87218e92008-02-21 08:13:11 +01003616 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003617 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003618 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003619 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003620 { PCI_DEVICE(0x8086, 0x080a),
3621 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003622 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003623 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003624 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003625 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3626 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003627 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003628 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3629 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003630 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003631 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3632 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003633 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003634 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3635 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003636 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003637 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3638 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003639 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003640 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3641 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003642 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003643 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3644 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003645 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003646 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3647 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003648 /* Generic Intel */
3649 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3650 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3651 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003652 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003653 /* ATI SB 450/600/700/800/900 */
3654 { PCI_DEVICE(0x1002, 0x437b),
3655 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3656 { PCI_DEVICE(0x1002, 0x4383),
3657 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3658 /* AMD Hudson */
3659 { PCI_DEVICE(0x1022, 0x780d),
3660 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003661 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003662 { PCI_DEVICE(0x1002, 0x793b),
3663 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3664 { PCI_DEVICE(0x1002, 0x7919),
3665 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3666 { PCI_DEVICE(0x1002, 0x960f),
3667 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3668 { PCI_DEVICE(0x1002, 0x970f),
3669 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3670 { PCI_DEVICE(0x1002, 0xaa00),
3671 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3672 { PCI_DEVICE(0x1002, 0xaa08),
3673 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3674 { PCI_DEVICE(0x1002, 0xaa10),
3675 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3676 { PCI_DEVICE(0x1002, 0xaa18),
3677 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3678 { PCI_DEVICE(0x1002, 0xaa20),
3679 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3680 { PCI_DEVICE(0x1002, 0xaa28),
3681 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3682 { PCI_DEVICE(0x1002, 0xaa30),
3683 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3684 { PCI_DEVICE(0x1002, 0xaa38),
3685 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3686 { PCI_DEVICE(0x1002, 0xaa40),
3687 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3688 { PCI_DEVICE(0x1002, 0xaa48),
3689 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003690 { PCI_DEVICE(0x1002, 0x9902),
3691 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3692 { PCI_DEVICE(0x1002, 0xaaa0),
3693 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3694 { PCI_DEVICE(0x1002, 0xaaa8),
3695 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3696 { PCI_DEVICE(0x1002, 0xaab0),
3697 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003698 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003699 { PCI_DEVICE(0x1106, 0x3288),
3700 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003701 /* VIA GFX VT7122/VX900 */
3702 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3703 /* VIA GFX VT6122/VX11 */
3704 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003705 /* SIS966 */
3706 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3707 /* ULI M5461 */
3708 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3709 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003710 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3711 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3712 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003713 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003714 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003715 { PCI_DEVICE(0x6549, 0x1200),
3716 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07003717 { PCI_DEVICE(0x6549, 0x2200),
3718 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003719 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02003720 /* CTHDA chips */
3721 { PCI_DEVICE(0x1102, 0x0010),
3722 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3723 { PCI_DEVICE(0x1102, 0x0012),
3724 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003725#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3726 /* the following entry conflicts with snd-ctxfi driver,
3727 * as ctxfi driver mutates from HD-audio to native mode with
3728 * a special command sequence.
3729 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003730 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3731 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3732 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003733 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003734 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003735#else
3736 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003737 { PCI_DEVICE(0x1102, 0x0009),
3738 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003739 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003740#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003741 /* Vortex86MX */
3742 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003743 /* VMware HDAudio */
3744 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003745 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003746 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3747 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3748 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003749 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003750 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3751 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3752 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003753 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003754 { 0, }
3755};
3756MODULE_DEVICE_TABLE(pci, azx_ids);
3757
3758/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003759static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003760 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003761 .id_table = azx_ids,
3762 .probe = azx_probe,
Bill Pembertone23e7a12012-12-06 12:35:10 -05003763 .remove = azx_remove,
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003764 .driver = {
3765 .pm = AZX_PM_OPS,
3766 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003767};
3768
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003769module_pci_driver(azx_driver);