blob: 6795df5623410b00adc44fa61d01dd8dcf3f08c8 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053075 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070079};
80
Matt Roper3d7d6512014-06-10 08:28:13 -070081/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
Chris Wilson6b383a72010-09-13 13:54:26 +010086static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080087
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100119
Jesse Barnes79e53942008-11-07 14:24:08 -0800120typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800122} intel_range_t;
123
124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int dot_limit;
126 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800127} intel_p2_t;
128
Ma Lingd4906092009-03-18 20:13:27 +0800129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800133};
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
Daniel Vetterd2acd212012-10-20 20:57:43 +0200171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
Jani Nikula79e50a42015-08-26 10:58:20 +0300181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
Chris Wilson021357a2010-09-07 20:54:59 +0100225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
Chris Wilson8b99e682010-10-13 09:59:17 +0100228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100233}
234
Daniel Vetter5d536e22013-07-06 12:52:06 +0200235static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400236 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200237 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200238 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700246};
247
Daniel Vetter5d536e22013-07-06 12:52:06 +0200248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200250 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200251 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
Keith Packarde4b36692009-06-05 19:22:17 -0700261static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200263 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200264 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700272};
Eric Anholt273e27c2011-03-30 13:01:10 -0700273
Keith Packarde4b36692009-06-05 19:22:17 -0700274static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700298};
299
Eric Anholt273e27c2011-03-30 13:01:10 -0700300
Keith Packarde4b36692009-06-05 19:22:17 -0700301static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800313 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800340 },
Keith Packarde4b36692009-06-05 19:22:17 -0700341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800354 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500357static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700370};
371
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500372static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Eric Anholt273e27c2011-03-30 13:01:10 -0700385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800390static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700401};
402
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800403static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800427};
428
Eric Anholt273e27c2011-03-30 13:01:10 -0700429/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400438 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400451 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800454};
455
Ville Syrjälädc730512013-09-24 21:26:30 +0300456static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200464 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700465 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300468 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700470};
471
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200480 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530491 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200503 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200504}
505
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
Damien Lespiau40935612014-10-29 11:16:59 +0000509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300510{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300511 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300512 struct intel_encoder *encoder;
513
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200529{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200530 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300531 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200533 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200535
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300536 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
541
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200544 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200545 }
546
547 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200548
549 return false;
550}
551
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800554{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200555 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800556 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100559 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000560 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000565 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200570 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800571 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800572
573 return limit;
574}
575
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800578{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200579 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800580 const intel_limit_t *limit;
581
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100583 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700584 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800585 else
Keith Packarde4b36692009-06-05 19:22:17 -0700586 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700589 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700591 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800592 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700593 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800594
595 return limit;
596}
597
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800600{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200601 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 const intel_limit_t *limit;
603
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200607 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800608 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200609 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500610 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500612 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800613 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700617 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300618 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100619 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700626 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700628 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200629 else
630 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 }
632 return limit;
633}
634
Imre Deakdccbea32015-06-22 23:35:51 +0300635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500643/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800645{
Shaohua Li21778322009-02-23 15:19:16 +0800646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200648 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300649 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300652
653 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800654}
655
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
Imre Deakdccbea32015-06-22 23:35:51 +0300661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800662{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200663 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300666 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300669
670 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800671}
672
Imre Deakdccbea32015-06-22 23:35:51 +0300673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300678 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300681
682 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300683}
684
Imre Deakdccbea32015-06-22 23:35:51 +0300685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300690 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300694
695 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300696}
697
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
Chris Wilson1b894b52010-12-14 20:04:54 +0000704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800707{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400711 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400713 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400715 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300716
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
Jesse Barnes79e53942008-11-07 14:24:08 -0800728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400734 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800735
736 return true;
737}
738
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800743{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300744 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800745
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800751 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100752 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300753 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800754 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 } else {
757 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800773
Akshay Joshi0206e352011-08-16 15:34:10 -0400774 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
Zhao Yakui42158662009-11-20 11:24:18 +0800778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200782 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800788 int this_err;
789
Imre Deakdccbea32015-06-22 23:35:51 +0300790 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800793 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
Ma Lingd4906092009-03-18 20:13:27 +0800811static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200816{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300817 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818 intel_clock_t clock;
819 int err = target;
820
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200821 memset(best_clock, 0, sizeof(*best_clock));
822
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
833 int this_err;
834
Imre Deakdccbea32015-06-22 23:35:51 +0300835 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
838 continue;
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
Ma Lingd4906092009-03-18 20:13:27 +0800856static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800861{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300862 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800863 intel_clock_t clock;
864 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300865 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800868
869 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
Ma Lingd4906092009-03-18 20:13:27 +0800873 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200874 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
Imre Deakdccbea32015-06-22 23:35:51 +0300885 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800888 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000889
890 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800901 return found;
902}
Ma Lingd4906092009-03-18 20:13:27 +0800903
Imre Deakd5dd62b2015-03-17 11:40:03 +0200904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
Imre Deak24be4e42015-03-17 11:40:04 +0200924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
Zhenyu Wang2c072452009-06-05 15:38:42 +0800944static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700949{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300951 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300952 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300953 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300956 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700957
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700961
962 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300967 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700968 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200970 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300971
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300974
Imre Deakdccbea32015-06-22 23:35:51 +0300975 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300976
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300979 continue;
980
Imre Deakd5dd62b2015-03-17 11:40:03 +0200981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300986
Imre Deakd5dd62b2015-03-17 11:40:03 +0200987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700990 }
991 }
992 }
993 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700994
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300995 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700997
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300998static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001005 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001006 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001012 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001026 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
Imre Deakdccbea32015-06-22 23:35:51 +03001038 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
Imre Deak9ca3ba02015-03-17 11:40:05 +02001043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001050 }
1051 }
1052
1053 return found;
1054}
1055
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001072 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001073 * as Haswell has gained clock readout/fastboot support.
1074 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001075 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001076 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001081 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001082 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001083 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001084}
1085
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001092 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001093}
1094
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 u32 reg = PIPEDSL(pipe);
1099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001108 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
Keith Packardab7ad7f2010-10-03 00:33:06 -07001114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001116 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001128 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001129 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001135 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001136
Keith Packardab7ad7f2010-10-03 00:33:06 -07001137 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001138 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001139
Keith Packardab7ad7f2010-10-03 00:33:06 -07001140 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001143 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001144 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001145 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001147 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001148 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001149}
1150
Jesse Barnesb24e7172011-01-04 15:09:30 -08001151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001159{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001160 u32 val;
1161 bool cur_state;
1162
Ville Syrjälä649636e2015-09-22 19:50:01 +03001163 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001164 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 "PLL state assertion failure (expected %s, current %s)\n",
1167 state_string(state), state_string(cur_state));
1168}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001169
Jani Nikula23538ef2013-08-27 15:12:22 +03001170/* XXX: the dsi pll is shared between MIPI DSI ports */
1171static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1172{
1173 u32 val;
1174 bool cur_state;
1175
Ville Syrjäläa5805162015-05-26 20:42:30 +03001176 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001177 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179
1180 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001181 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001182 "DSI PLL state assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
1184}
1185#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1186#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001189intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001194 return NULL;
1195
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001196 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001197}
1198
Jesse Barnesb24e7172011-01-04 15:09:30 -08001199/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001200void assert_shared_dpll(struct drm_i915_private *dev_priv,
1201 struct intel_shared_dpll *pll,
1202 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001203{
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001205 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001206
Chris Wilson92b27b02012-05-20 18:10:50 +01001207 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001208 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001209 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001210
Daniel Vetter53589012013-06-05 13:34:16 +02001211 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001213 "%s assertion failure (expected %s, current %s)\n",
1214 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001215}
Jesse Barnes040484a2011-01-03 12:14:26 -08001216
1217static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
1219{
Jesse Barnes040484a2011-01-03 12:14:26 -08001220 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001221 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1222 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001223
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001224 if (HAS_DDI(dev_priv->dev)) {
1225 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001226 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001227 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001228 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001229 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 cur_state = !!(val & FDI_TX_ENABLE);
1231 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001232 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001233 "FDI TX state assertion failure (expected %s, current %s)\n",
1234 state_string(state), state_string(cur_state));
1235}
1236#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1237#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1238
1239static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
1241{
Jesse Barnes040484a2011-01-03 12:14:26 -08001242 u32 val;
1243 bool cur_state;
1244
Ville Syrjälä649636e2015-09-22 19:50:01 +03001245 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001246 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001247 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001248 "FDI RX state assertion failure (expected %s, current %s)\n",
1249 state_string(state), state_string(cur_state));
1250}
1251#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1252#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1253
1254static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 u32 val;
1258
1259 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001260 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001261 return;
1262
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001263 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001264 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 return;
1266
Ville Syrjälä649636e2015-09-22 19:50:01 +03001267 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001268 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001269}
1270
Daniel Vetter55607e82013-06-16 21:42:39 +02001271void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001273{
Jesse Barnes040484a2011-01-03 12:14:26 -08001274 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001275 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001276
Ville Syrjälä649636e2015-09-22 19:50:01 +03001277 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001278 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001279 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1281 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001282}
1283
Daniel Vetterb680c372014-09-19 18:27:27 +02001284void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001286{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001287 struct drm_device *dev = dev_priv->dev;
1288 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001289 u32 val;
1290 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001291 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292
Jani Nikulabedd4db2014-08-22 15:04:13 +03001293 if (WARN_ON(HAS_DDI(dev)))
1294 return;
1295
1296 if (HAS_PCH_SPLIT(dev)) {
1297 u32 port_sel;
1298
Jesse Barnesea0760c2011-01-04 15:09:32 -08001299 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001300 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1301
1302 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1303 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1304 panel_pipe = PIPE_B;
1305 /* XXX: else fix for eDP */
1306 } else if (IS_VALLEYVIEW(dev)) {
1307 /* presumably write lock depends on pipe, not port select */
1308 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1309 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 } else {
1311 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001312 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1313 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001314 }
1315
1316 val = I915_READ(pp_reg);
1317 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001318 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001319 locked = false;
1320
Rob Clarke2c719b2014-12-15 13:56:32 -05001321 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001322 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001323 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324}
1325
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001326static void assert_cursor(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
1328{
1329 struct drm_device *dev = dev_priv->dev;
1330 bool cur_state;
1331
Paulo Zanonid9d82082014-02-27 16:30:56 -03001332 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001333 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001335 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1339 pipe_name(pipe), state_string(state), state_string(cur_state));
1340}
1341#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1342#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1343
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001344void assert_pipe(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001347 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001348 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1349 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001351 /* if we need the pipe quirk it must be always on */
1352 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1353 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001354 state = true;
1355
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001356 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001357 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001358 cur_state = false;
1359 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001360 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001361 cur_state = !!(val & PIPECONF_ENABLE);
1362 }
1363
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001365 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001366 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367}
1368
Chris Wilson931872f2012-01-16 23:01:13 +00001369static void assert_plane(struct drm_i915_private *dev_priv,
1370 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001373 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374
Ville Syrjälä649636e2015-09-22 19:50:01 +03001375 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001376 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001378 "plane %c assertion failure (expected %s, current %s)\n",
1379 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001380}
1381
Chris Wilson931872f2012-01-16 23:01:13 +00001382#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1383#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1384
Jesse Barnesb24e7172011-01-04 15:09:30 -08001385static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001388 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001389 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390
Ville Syrjälä653e1022013-06-04 13:49:05 +03001391 /* Primary planes are fixed to pipes on gen4+ */
1392 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001393 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001394 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001395 "plane %c assertion failure, should be disabled but not\n",
1396 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001397 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001398 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399
Jesse Barnesb24e7172011-01-04 15:09:30 -08001400 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001401 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001402 u32 val = I915_READ(DSPCNTR(i));
1403 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001404 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001405 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1407 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001408 }
1409}
1410
Jesse Barnes19332d72013-03-28 09:55:38 -07001411static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001415 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001416
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001417 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001418 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001419 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001420 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001421 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1422 sprite, pipe_name(pipe));
1423 }
1424 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001425 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001426 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001427 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001429 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 }
1431 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001432 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001433 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001435 plane_name(pipe), pipe_name(pipe));
1436 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001437 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001439 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1440 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001441 }
1442}
1443
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001444static void assert_vblank_disabled(struct drm_crtc *crtc)
1445{
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001447 drm_crtc_vblank_put(crtc);
1448}
1449
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001450static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001451{
1452 u32 val;
1453 bool enabled;
1454
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001456
Jesse Barnes92f25842011-01-04 15:09:34 -08001457 val = I915_READ(PCH_DREF_CONTROL);
1458 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1459 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001460 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001461}
1462
Daniel Vetterab9412b2013-05-03 11:49:46 +02001463static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001465{
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 u32 val;
1467 bool enabled;
1468
Ville Syrjälä649636e2015-09-22 19:50:01 +03001469 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001470 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001471 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001472 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1473 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001474}
1475
Keith Packard4e634382011-08-06 10:39:45 -07001476static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001478{
1479 if ((val & DP_PORT_EN) == 0)
1480 return false;
1481
1482 if (HAS_PCH_CPT(dev_priv->dev)) {
1483 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1484 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1485 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1486 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001487 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1488 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1489 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001490 } else {
1491 if ((val & DP_PIPE_MASK) != (pipe << 30))
1492 return false;
1493 }
1494 return true;
1495}
1496
Keith Packard1519b992011-08-06 10:35:34 -07001497static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1498 enum pipe pipe, u32 val)
1499{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001500 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001501 return false;
1502
1503 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001504 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001505 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001506 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1507 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1508 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001509 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001510 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001511 return false;
1512 }
1513 return true;
1514}
1515
1516static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1517 enum pipe pipe, u32 val)
1518{
1519 if ((val & LVDS_PORT_EN) == 0)
1520 return false;
1521
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
1532static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1533 enum pipe pipe, u32 val)
1534{
1535 if ((val & ADPA_DAC_ENABLE) == 0)
1536 return false;
1537 if (HAS_PCH_CPT(dev_priv->dev)) {
1538 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1539 return false;
1540 } else {
1541 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1542 return false;
1543 }
1544 return true;
1545}
1546
Jesse Barnes291906f2011-02-02 12:28:03 -08001547static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001548 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001549{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001550 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001551 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001552 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001553 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001554
Rob Clarke2c719b2014-12-15 13:56:32 -05001555 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001556 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001557 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001558}
1559
1560static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1561 enum pipe pipe, int reg)
1562{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001563 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001564 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001565 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001566 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001567
Rob Clarke2c719b2014-12-15 13:56:32 -05001568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001569 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001570 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001571}
1572
1573static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1574 enum pipe pipe)
1575{
Jesse Barnes291906f2011-02-02 12:28:03 -08001576 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001577
Keith Packardf0575e92011-07-25 22:12:43 -07001578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001581
Ville Syrjälä649636e2015-09-22 19:50:01 +03001582 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001583 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001584 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001585 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001586
Ville Syrjälä649636e2015-09-22 19:50:01 +03001587 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001590 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001591
Paulo Zanonie2debe92013-02-18 19:00:27 -03001592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001595}
1596
Ville Syrjäläd288f652014-10-28 13:20:22 +02001597static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001598 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599{
Daniel Vetter426115c2013-07-11 22:13:42 +02001600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
1602 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001603 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001604
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001606
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001607 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001611 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001612 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
Ville Syrjäläd288f652014-10-28 13:20:22 +02001621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001622 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001623
1624 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001628 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001631 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
Ville Syrjäläd288f652014-10-28 13:20:22 +02001636static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001637 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
Ville Syrjäläa5805162015-05-26 20:42:30 +03001649 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
Ville Syrjälä54433e92015-05-26 20:42:31 +03001656 mutex_unlock(&dev_priv->sb_lock);
1657
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665
1666 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001670 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001672 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673}
1674
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001681 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683
1684 return count;
1685}
1686
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001687static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001688{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001692 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001693
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001694 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001695
1696 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001698
1699 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001715
1716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001722 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001731
1732 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001733 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001745 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001753static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001762 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001778 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001779}
1780
Jesse Barnesf6071162013-10-01 10:41:38 -07001781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001783 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Imre Deake5cbfbf2014-01-09 17:08:16 +02001788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001792 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001793 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001803 u32 val;
1804
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001807
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001808 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001815
Ville Syrjäläa5805162015-05-26 20:42:30 +03001816 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
Ville Syrjäläa5805162015-05-26 20:42:30 +03001823 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001824}
1825
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001829{
1830 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001831 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001832
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001833 switch (dport->port) {
1834 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001836 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001837 break;
1838 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001839 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001840 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001841 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846 break;
1847 default:
1848 BUG();
1849 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854}
1855
Daniel Vetterb14b1052014-04-24 23:55:13 +02001856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001862 if (WARN_ON(pll == NULL))
1863 return;
1864
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001865 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001875/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001876 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001884{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001888
Daniel Vetter87a875b2013-06-05 13:34:19 +02001889 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001890 return;
1891
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001892 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001893 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001894
Damien Lespiau74dd6922014-07-29 18:06:17 +01001895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001896 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001897 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001898
Daniel Vettercdbd2312013-06-05 13:34:03 +02001899 if (pll->active++) {
1900 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001901 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001902 return;
1903 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001904 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
Daniel Vetter46edb022013-06-05 13:34:12 +02001908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001909 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001910 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001911}
1912
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001914{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001918
Jesse Barnes92f25842011-01-04 15:09:34 -08001919 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001923 if (pll == NULL)
1924 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001927 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928
Daniel Vetter46edb022013-06-05 13:34:12 +02001929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001931 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932
Chris Wilson48da64a2012-05-13 20:16:12 +01001933 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001934 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001935 return;
1936 }
1937
Daniel Vettere9d69442013-06-05 13:34:15 +02001938 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001939 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001940 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001941 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001942
Daniel Vetter46edb022013-06-05 13:34:12 +02001943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001944 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001945 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001948}
1949
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001952{
Daniel Vetter23670b322012-11-01 09:15:30 +01001953 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001956 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001957
1958 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001959 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001960
1961 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001962 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001963 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001964
1965 /* FDI must be feeding us bits for PCH ports */
1966 assert_fdi_tx_enabled(dev_priv, pipe);
1967 assert_fdi_rx_enabled(dev_priv, pipe);
1968
Daniel Vetter23670b322012-11-01 09:15:30 +01001969 if (HAS_PCH_CPT(dev)) {
1970 /* Workaround: Set the timing override bit before enabling the
1971 * pch transcoder. */
1972 reg = TRANS_CHICKEN2(pipe);
1973 val = I915_READ(reg);
1974 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1975 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001976 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001977
Daniel Vetterab9412b2013-05-03 11:49:46 +02001978 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001979 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001980 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001981
1982 if (HAS_PCH_IBX(dev_priv->dev)) {
1983 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001984 * Make the BPC in transcoder be consistent with
1985 * that in pipeconf reg. For HDMI we must use 8bpc
1986 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001987 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001988 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001989 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1990 val |= PIPECONF_8BPC;
1991 else
1992 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001993 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001994
1995 val &= ~TRANS_INTERLACE_MASK;
1996 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001997 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001998 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001999 val |= TRANS_LEGACY_INTERLACED_ILK;
2000 else
2001 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002002 else
2003 val |= TRANS_PROGRESSIVE;
2004
Jesse Barnes040484a2011-01-03 12:14:26 -08002005 I915_WRITE(reg, val | TRANS_ENABLE);
2006 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002007 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002008}
2009
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002010static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002011 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002012{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002013 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014
2015 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002016 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002018 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002019 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002020 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002021
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002022 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002023 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002024 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002025 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002026
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002027 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002028 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002029
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002030 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2031 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002032 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033 else
2034 val |= TRANS_PROGRESSIVE;
2035
Daniel Vetterab9412b2013-05-03 11:49:46 +02002036 I915_WRITE(LPT_TRANSCONF, val);
2037 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002038 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002039}
2040
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002041static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2042 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002043{
Daniel Vetter23670b322012-11-01 09:15:30 +01002044 struct drm_device *dev = dev_priv->dev;
2045 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002046
2047 /* FDI relies on the transcoder */
2048 assert_fdi_tx_disabled(dev_priv, pipe);
2049 assert_fdi_rx_disabled(dev_priv, pipe);
2050
Jesse Barnes291906f2011-02-02 12:28:03 -08002051 /* Ports must be off as well */
2052 assert_pch_ports_disabled(dev_priv, pipe);
2053
Daniel Vetterab9412b2013-05-03 11:49:46 +02002054 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002055 val = I915_READ(reg);
2056 val &= ~TRANS_ENABLE;
2057 I915_WRITE(reg, val);
2058 /* wait for PCH transcoder off, transcoder state */
2059 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002060 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002061
2062 if (!HAS_PCH_IBX(dev)) {
2063 /* Workaround: Clear the timing override chicken bit again. */
2064 reg = TRANS_CHICKEN2(pipe);
2065 val = I915_READ(reg);
2066 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2067 I915_WRITE(reg, val);
2068 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002069}
2070
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002071static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002072{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002073 u32 val;
2074
Daniel Vetterab9412b2013-05-03 11:49:46 +02002075 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002076 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002077 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002078 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002079 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002080 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002081
2082 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002083 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002084 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002085 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002086}
2087
2088/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002089 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002090 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002091 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002092 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002093 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002094 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002095static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096{
Paulo Zanoni03722642014-01-17 13:51:09 -02002097 struct drm_device *dev = crtc->base.dev;
2098 struct drm_i915_private *dev_priv = dev->dev_private;
2099 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002100 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2101 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002102 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002103 int reg;
2104 u32 val;
2105
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002106 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2107
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002108 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002109 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002110 assert_sprites_disabled(dev_priv, pipe);
2111
Paulo Zanoni681e5812012-12-06 11:12:38 -02002112 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002113 pch_transcoder = TRANSCODER_A;
2114 else
2115 pch_transcoder = pipe;
2116
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117 /*
2118 * A pipe without a PLL won't actually be able to drive bits from
2119 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2120 * need the check.
2121 */
Imre Deak50360402015-01-16 00:55:16 -08002122 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002123 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002124 assert_dsi_pll_enabled(dev_priv);
2125 else
2126 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002127 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002128 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002129 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002130 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002131 assert_fdi_tx_pll_enabled(dev_priv,
2132 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002133 }
2134 /* FIXME: assert CPU port conditions for SNB+ */
2135 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002137 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002138 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002139 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002140 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2141 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002142 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002143 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002144
2145 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002146 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002147}
2148
2149/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002150 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002151 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002152 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002153 * Disable the pipe of @crtc, making sure that various hardware
2154 * specific requirements are met, if applicable, e.g. plane
2155 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002156 *
2157 * Will wait until the pipe has shut down before returning.
2158 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002159static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002161 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002162 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002163 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164 int reg;
2165 u32 val;
2166
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002167 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2168
Jesse Barnesb24e7172011-01-04 15:09:30 -08002169 /*
2170 * Make sure planes won't keep trying to pump pixels to us,
2171 * or we might hang the display.
2172 */
2173 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002174 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002175 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002176
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002177 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002178 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002179 if ((val & PIPECONF_ENABLE) == 0)
2180 return;
2181
Ville Syrjälä67adc642014-08-15 01:21:57 +03002182 /*
2183 * Double wide has implications for planes
2184 * so best keep it disabled when not needed.
2185 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002186 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002187 val &= ~PIPECONF_DOUBLE_WIDE;
2188
2189 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002190 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2191 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002192 val &= ~PIPECONF_ENABLE;
2193
2194 I915_WRITE(reg, val);
2195 if ((val & PIPECONF_ENABLE) == 0)
2196 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002197}
2198
Chris Wilson693db182013-03-05 14:52:39 +00002199static bool need_vtd_wa(struct drm_device *dev)
2200{
2201#ifdef CONFIG_INTEL_IOMMU
2202 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2203 return true;
2204#endif
2205 return false;
2206}
2207
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002208unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002209intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002210 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002211{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002212 unsigned int tile_height;
2213 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002214
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002215 switch (fb_format_modifier) {
2216 case DRM_FORMAT_MOD_NONE:
2217 tile_height = 1;
2218 break;
2219 case I915_FORMAT_MOD_X_TILED:
2220 tile_height = IS_GEN2(dev) ? 16 : 8;
2221 break;
2222 case I915_FORMAT_MOD_Y_TILED:
2223 tile_height = 32;
2224 break;
2225 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002226 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002227 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002228 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002229 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002230 tile_height = 64;
2231 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002232 case 2:
2233 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002234 tile_height = 32;
2235 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002236 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002237 tile_height = 16;
2238 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002239 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002240 WARN_ONCE(1,
2241 "128-bit pixels are not supported for display!");
2242 tile_height = 16;
2243 break;
2244 }
2245 break;
2246 default:
2247 MISSING_CASE(fb_format_modifier);
2248 tile_height = 1;
2249 break;
2250 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002251
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002252 return tile_height;
2253}
2254
2255unsigned int
2256intel_fb_align_height(struct drm_device *dev, unsigned int height,
2257 uint32_t pixel_format, uint64_t fb_format_modifier)
2258{
2259 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002260 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002261}
2262
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002263static int
2264intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2265 const struct drm_plane_state *plane_state)
2266{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002267 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002268 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002269
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002270 *view = i915_ggtt_view_normal;
2271
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002272 if (!plane_state)
2273 return 0;
2274
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002275 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002276 return 0;
2277
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002278 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002279
2280 info->height = fb->height;
2281 info->pixel_format = fb->pixel_format;
2282 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002283 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002284 info->fb_modifier = fb->modifier[0];
2285
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002286 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002287 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002288 tile_pitch = PAGE_SIZE / tile_height;
2289 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2290 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2291 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2292
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002293 if (info->pixel_format == DRM_FORMAT_NV12) {
2294 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2295 fb->modifier[0], 1);
2296 tile_pitch = PAGE_SIZE / tile_height;
2297 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2298 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2299 tile_height);
2300 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2301 PAGE_SIZE;
2302 }
2303
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002304 return 0;
2305}
2306
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002307static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2308{
2309 if (INTEL_INFO(dev_priv)->gen >= 9)
2310 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002311 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2312 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002313 return 128 * 1024;
2314 else if (INTEL_INFO(dev_priv)->gen >= 4)
2315 return 4 * 1024;
2316 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002317 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002318}
2319
Chris Wilson127bd2a2010-07-23 23:32:05 +01002320int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002321intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2322 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002323 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002324 struct intel_engine_cs *pipelined,
2325 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002326{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002327 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002328 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002329 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002330 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002331 u32 alignment;
2332 int ret;
2333
Matt Roperebcdd392014-07-09 16:22:11 -07002334 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2335
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002336 switch (fb->modifier[0]) {
2337 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002338 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002339 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002340 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002341 if (INTEL_INFO(dev)->gen >= 9)
2342 alignment = 256 * 1024;
2343 else {
2344 /* pin() will align the object as required by fence */
2345 alignment = 0;
2346 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002347 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002348 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002349 case I915_FORMAT_MOD_Yf_TILED:
2350 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2351 "Y tiling bo slipped through, driver bug!\n"))
2352 return -EINVAL;
2353 alignment = 1 * 1024 * 1024;
2354 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002355 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002356 MISSING_CASE(fb->modifier[0]);
2357 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002358 }
2359
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002360 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2361 if (ret)
2362 return ret;
2363
Chris Wilson693db182013-03-05 14:52:39 +00002364 /* Note that the w/a also requires 64 PTE of padding following the
2365 * bo. We currently fill all unused PTE with the shadow page and so
2366 * we should always have valid PTE following the scanout preventing
2367 * the VT-d warning.
2368 */
2369 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2370 alignment = 256 * 1024;
2371
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002372 /*
2373 * Global gtt pte registers are special registers which actually forward
2374 * writes to a chunk of system memory. Which means that there is no risk
2375 * that the register values disappear as soon as we call
2376 * intel_runtime_pm_put(), so it is correct to wrap only the
2377 * pin/unpin/fence and not more.
2378 */
2379 intel_runtime_pm_get(dev_priv);
2380
Chris Wilsonce453d82011-02-21 14:43:56 +00002381 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002382 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002383 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002384 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002385 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002386
2387 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2388 * fence, whereas 965+ only requires a fence if using
2389 * framebuffer compression. For simplicity, we always install
2390 * a fence as the cost is not that onerous.
2391 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002392 if (view.type == I915_GGTT_VIEW_NORMAL) {
2393 ret = i915_gem_object_get_fence(obj);
2394 if (ret == -EDEADLK) {
2395 /*
2396 * -EDEADLK means there are no free fences
2397 * no pending flips.
2398 *
2399 * This is propagated to atomic, but it uses
2400 * -EDEADLK to force a locking recovery, so
2401 * change the returned error to -EBUSY.
2402 */
2403 ret = -EBUSY;
2404 goto err_unpin;
2405 } else if (ret)
2406 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002407
Vivek Kasireddy98072162015-10-29 18:54:38 -07002408 i915_gem_object_pin_fence(obj);
2409 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002410
Chris Wilsonce453d82011-02-21 14:43:56 +00002411 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002412 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002413 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002414
2415err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002416 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002417err_interruptible:
2418 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002419 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002420 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002421}
2422
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002423static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2424 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002425{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002426 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002427 struct i915_ggtt_view view;
2428 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002429
Matt Roperebcdd392014-07-09 16:22:11 -07002430 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2431
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002432 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2433 WARN_ONCE(ret, "Couldn't get view from plane state!");
2434
Vivek Kasireddy98072162015-10-29 18:54:38 -07002435 if (view.type == I915_GGTT_VIEW_NORMAL)
2436 i915_gem_object_unpin_fence(obj);
2437
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002438 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002439}
2440
Daniel Vetterc2c75132012-07-05 12:17:30 +02002441/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2442 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002443unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2444 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002445 unsigned int tiling_mode,
2446 unsigned int cpp,
2447 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002448{
Chris Wilsonbc752862013-02-21 20:04:31 +00002449 if (tiling_mode != I915_TILING_NONE) {
2450 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002451
Chris Wilsonbc752862013-02-21 20:04:31 +00002452 tile_rows = *y / 8;
2453 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002454
Chris Wilsonbc752862013-02-21 20:04:31 +00002455 tiles = *x / (512/cpp);
2456 *x %= 512/cpp;
2457
2458 return tile_rows * pitch * 8 + tiles * 4096;
2459 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002460 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002461 unsigned int offset;
2462
2463 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002464 *y = (offset & alignment) / pitch;
2465 *x = ((offset & alignment) - *y * pitch) / cpp;
2466 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002467 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002468}
2469
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002470static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002471{
2472 switch (format) {
2473 case DISPPLANE_8BPP:
2474 return DRM_FORMAT_C8;
2475 case DISPPLANE_BGRX555:
2476 return DRM_FORMAT_XRGB1555;
2477 case DISPPLANE_BGRX565:
2478 return DRM_FORMAT_RGB565;
2479 default:
2480 case DISPPLANE_BGRX888:
2481 return DRM_FORMAT_XRGB8888;
2482 case DISPPLANE_RGBX888:
2483 return DRM_FORMAT_XBGR8888;
2484 case DISPPLANE_BGRX101010:
2485 return DRM_FORMAT_XRGB2101010;
2486 case DISPPLANE_RGBX101010:
2487 return DRM_FORMAT_XBGR2101010;
2488 }
2489}
2490
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002491static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2492{
2493 switch (format) {
2494 case PLANE_CTL_FORMAT_RGB_565:
2495 return DRM_FORMAT_RGB565;
2496 default:
2497 case PLANE_CTL_FORMAT_XRGB_8888:
2498 if (rgb_order) {
2499 if (alpha)
2500 return DRM_FORMAT_ABGR8888;
2501 else
2502 return DRM_FORMAT_XBGR8888;
2503 } else {
2504 if (alpha)
2505 return DRM_FORMAT_ARGB8888;
2506 else
2507 return DRM_FORMAT_XRGB8888;
2508 }
2509 case PLANE_CTL_FORMAT_XRGB_2101010:
2510 if (rgb_order)
2511 return DRM_FORMAT_XBGR2101010;
2512 else
2513 return DRM_FORMAT_XRGB2101010;
2514 }
2515}
2516
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002517static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002518intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2519 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002520{
2521 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002522 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002523 struct drm_i915_gem_object *obj = NULL;
2524 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002525 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002526 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2527 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2528 PAGE_SIZE);
2529
2530 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002531
Chris Wilsonff2652e2014-03-10 08:07:02 +00002532 if (plane_config->size == 0)
2533 return false;
2534
Paulo Zanoni3badb492015-09-23 12:52:23 -03002535 /* If the FB is too big, just don't use it since fbdev is not very
2536 * important and we should probably use that space with FBC or other
2537 * features. */
2538 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2539 return false;
2540
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002541 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2542 base_aligned,
2543 base_aligned,
2544 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002545 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002546 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002547
Damien Lespiau49af4492015-01-20 12:51:44 +00002548 obj->tiling_mode = plane_config->tiling;
2549 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002550 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002551
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002552 mode_cmd.pixel_format = fb->pixel_format;
2553 mode_cmd.width = fb->width;
2554 mode_cmd.height = fb->height;
2555 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002556 mode_cmd.modifier[0] = fb->modifier[0];
2557 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002558
2559 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002560 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002561 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002562 DRM_DEBUG_KMS("intel fb init failed\n");
2563 goto out_unref_obj;
2564 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002565 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002566
Daniel Vetterf6936e22015-03-26 12:17:05 +01002567 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002568 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002569
2570out_unref_obj:
2571 drm_gem_object_unreference(&obj->base);
2572 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002573 return false;
2574}
2575
Matt Roperafd65eb2015-02-03 13:10:04 -08002576/* Update plane->state->fb to match plane->fb after driver-internal updates */
2577static void
2578update_state_fb(struct drm_plane *plane)
2579{
2580 if (plane->fb == plane->state->fb)
2581 return;
2582
2583 if (plane->state->fb)
2584 drm_framebuffer_unreference(plane->state->fb);
2585 plane->state->fb = plane->fb;
2586 if (plane->state->fb)
2587 drm_framebuffer_reference(plane->state->fb);
2588}
2589
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002590static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002591intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2592 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002593{
2594 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002595 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002596 struct drm_crtc *c;
2597 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002598 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002599 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002600 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002601 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002602
Damien Lespiau2d140302015-02-05 17:22:18 +00002603 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002604 return;
2605
Daniel Vetterf6936e22015-03-26 12:17:05 +01002606 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002607 fb = &plane_config->fb->base;
2608 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002609 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002610
Damien Lespiau2d140302015-02-05 17:22:18 +00002611 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002612
2613 /*
2614 * Failed to alloc the obj, check to see if we should share
2615 * an fb with another CRTC instead
2616 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002617 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002618 i = to_intel_crtc(c);
2619
2620 if (c == &intel_crtc->base)
2621 continue;
2622
Matt Roper2ff8fde2014-07-08 07:50:07 -07002623 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002624 continue;
2625
Daniel Vetter88595ac2015-03-26 12:42:24 +01002626 fb = c->primary->fb;
2627 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002628 continue;
2629
Daniel Vetter88595ac2015-03-26 12:42:24 +01002630 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002631 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002632 drm_framebuffer_reference(fb);
2633 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002634 }
2635 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002636
2637 return;
2638
2639valid_fb:
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002640 plane_state->src_x = plane_state->src_y = 0;
2641 plane_state->src_w = fb->width << 16;
2642 plane_state->src_h = fb->height << 16;
2643
2644 plane_state->crtc_x = plane_state->src_y = 0;
2645 plane_state->crtc_w = fb->width;
2646 plane_state->crtc_h = fb->height;
2647
Daniel Vetter88595ac2015-03-26 12:42:24 +01002648 obj = intel_fb_obj(fb);
2649 if (obj->tiling_mode != I915_TILING_NONE)
2650 dev_priv->preserve_bios_swizzle = true;
2651
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002652 drm_framebuffer_reference(fb);
2653 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002654 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002655 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002656 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002657}
2658
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002659static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2660 struct drm_framebuffer *fb,
2661 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002662{
2663 struct drm_device *dev = crtc->dev;
2664 struct drm_i915_private *dev_priv = dev->dev_private;
2665 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002666 struct drm_plane *primary = crtc->primary;
2667 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002668 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002669 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002670 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002671 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002672 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302673 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002674
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002675 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002676 I915_WRITE(reg, 0);
2677 if (INTEL_INFO(dev)->gen >= 4)
2678 I915_WRITE(DSPSURF(plane), 0);
2679 else
2680 I915_WRITE(DSPADDR(plane), 0);
2681 POSTING_READ(reg);
2682 return;
2683 }
2684
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002685 obj = intel_fb_obj(fb);
2686 if (WARN_ON(obj == NULL))
2687 return;
2688
2689 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2690
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002691 dspcntr = DISPPLANE_GAMMA_ENABLE;
2692
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002693 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002694
2695 if (INTEL_INFO(dev)->gen < 4) {
2696 if (intel_crtc->pipe == PIPE_B)
2697 dspcntr |= DISPPLANE_SEL_PIPE_B;
2698
2699 /* pipesrc and dspsize control the size that is scaled from,
2700 * which should always be the user's requested size.
2701 */
2702 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002703 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2704 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002705 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002706 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2707 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002708 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2709 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002710 I915_WRITE(PRIMPOS(plane), 0);
2711 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002712 }
2713
Ville Syrjälä57779d02012-10-31 17:50:14 +02002714 switch (fb->pixel_format) {
2715 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002716 dspcntr |= DISPPLANE_8BPP;
2717 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002718 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002719 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002720 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 case DRM_FORMAT_RGB565:
2722 dspcntr |= DISPPLANE_BGRX565;
2723 break;
2724 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002725 dspcntr |= DISPPLANE_BGRX888;
2726 break;
2727 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002728 dspcntr |= DISPPLANE_RGBX888;
2729 break;
2730 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002731 dspcntr |= DISPPLANE_BGRX101010;
2732 break;
2733 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002734 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002735 break;
2736 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002737 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002738 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002739
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002740 if (INTEL_INFO(dev)->gen >= 4 &&
2741 obj->tiling_mode != I915_TILING_NONE)
2742 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002743
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002744 if (IS_G4X(dev))
2745 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2746
Ville Syrjäläb98971272014-08-27 16:51:22 +03002747 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002748
Daniel Vetterc2c75132012-07-05 12:17:30 +02002749 if (INTEL_INFO(dev)->gen >= 4) {
2750 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002751 intel_gen4_compute_page_offset(dev_priv,
2752 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002753 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002754 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002755 linear_offset -= intel_crtc->dspaddr_offset;
2756 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002757 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002758 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002759
Matt Roper8e7d6882015-01-21 16:35:41 -08002760 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302761 dspcntr |= DISPPLANE_ROTATE_180;
2762
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002763 x += (intel_crtc->config->pipe_src_w - 1);
2764 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302765
2766 /* Finding the last pixel of the last line of the display
2767 data and adding to linear_offset*/
2768 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002769 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2770 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302771 }
2772
Paulo Zanoni2db33662015-09-14 15:20:03 -03002773 intel_crtc->adjusted_x = x;
2774 intel_crtc->adjusted_y = y;
2775
Sonika Jindal48404c12014-08-22 14:06:04 +05302776 I915_WRITE(reg, dspcntr);
2777
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002778 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002779 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002780 I915_WRITE(DSPSURF(plane),
2781 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002782 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002783 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002784 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002785 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002786 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002787}
2788
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002789static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2790 struct drm_framebuffer *fb,
2791 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002792{
2793 struct drm_device *dev = crtc->dev;
2794 struct drm_i915_private *dev_priv = dev->dev_private;
2795 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002796 struct drm_plane *primary = crtc->primary;
2797 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002798 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002799 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002800 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002801 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002802 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302803 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002804
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002805 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002806 I915_WRITE(reg, 0);
2807 I915_WRITE(DSPSURF(plane), 0);
2808 POSTING_READ(reg);
2809 return;
2810 }
2811
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002812 obj = intel_fb_obj(fb);
2813 if (WARN_ON(obj == NULL))
2814 return;
2815
2816 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2817
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002818 dspcntr = DISPPLANE_GAMMA_ENABLE;
2819
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002820 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002821
2822 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2823 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2824
Ville Syrjälä57779d02012-10-31 17:50:14 +02002825 switch (fb->pixel_format) {
2826 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002827 dspcntr |= DISPPLANE_8BPP;
2828 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002829 case DRM_FORMAT_RGB565:
2830 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002831 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002832 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002833 dspcntr |= DISPPLANE_BGRX888;
2834 break;
2835 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002836 dspcntr |= DISPPLANE_RGBX888;
2837 break;
2838 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002839 dspcntr |= DISPPLANE_BGRX101010;
2840 break;
2841 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002842 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002843 break;
2844 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002845 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002846 }
2847
2848 if (obj->tiling_mode != I915_TILING_NONE)
2849 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002850
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002851 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002852 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002853
Ville Syrjäläb98971272014-08-27 16:51:22 +03002854 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002855 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002856 intel_gen4_compute_page_offset(dev_priv,
2857 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002858 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002859 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002860 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002861 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302862 dspcntr |= DISPPLANE_ROTATE_180;
2863
2864 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002865 x += (intel_crtc->config->pipe_src_w - 1);
2866 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302867
2868 /* Finding the last pixel of the last line of the display
2869 data and adding to linear_offset*/
2870 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002871 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2872 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302873 }
2874 }
2875
Paulo Zanoni2db33662015-09-14 15:20:03 -03002876 intel_crtc->adjusted_x = x;
2877 intel_crtc->adjusted_y = y;
2878
Sonika Jindal48404c12014-08-22 14:06:04 +05302879 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002880
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002881 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002882 I915_WRITE(DSPSURF(plane),
2883 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002884 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002885 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2886 } else {
2887 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2888 I915_WRITE(DSPLINOFF(plane), linear_offset);
2889 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002890 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002891}
2892
Damien Lespiaub3218032015-02-27 11:15:18 +00002893u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2894 uint32_t pixel_format)
2895{
2896 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2897
2898 /*
2899 * The stride is either expressed as a multiple of 64 bytes
2900 * chunks for linear buffers or in number of tiles for tiled
2901 * buffers.
2902 */
2903 switch (fb_modifier) {
2904 case DRM_FORMAT_MOD_NONE:
2905 return 64;
2906 case I915_FORMAT_MOD_X_TILED:
2907 if (INTEL_INFO(dev)->gen == 2)
2908 return 128;
2909 return 512;
2910 case I915_FORMAT_MOD_Y_TILED:
2911 /* No need to check for old gens and Y tiling since this is
2912 * about the display engine and those will be blocked before
2913 * we get here.
2914 */
2915 return 128;
2916 case I915_FORMAT_MOD_Yf_TILED:
2917 if (bits_per_pixel == 8)
2918 return 64;
2919 else
2920 return 128;
2921 default:
2922 MISSING_CASE(fb_modifier);
2923 return 64;
2924 }
2925}
2926
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002927unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002928 struct drm_i915_gem_object *obj,
2929 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002930{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002931 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002932 struct i915_vma *vma;
2933 unsigned char *offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002934
2935 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002936 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002937
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002938 vma = i915_gem_obj_to_ggtt_view(obj, view);
2939 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2940 view->type))
2941 return -1;
2942
2943 offset = (unsigned char *)vma->node.start;
2944
2945 if (plane == 1) {
2946 offset += vma->ggtt_view.rotation_info.uv_start_page *
2947 PAGE_SIZE;
2948 }
2949
2950 return (unsigned long)offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002951}
2952
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002953static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2954{
2955 struct drm_device *dev = intel_crtc->base.dev;
2956 struct drm_i915_private *dev_priv = dev->dev_private;
2957
2958 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2959 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2960 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002961}
2962
Chandra Kondurua1b22782015-04-07 15:28:45 -07002963/*
2964 * This function detaches (aka. unbinds) unused scalers in hardware
2965 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002966static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002967{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002968 struct intel_crtc_scaler_state *scaler_state;
2969 int i;
2970
Chandra Kondurua1b22782015-04-07 15:28:45 -07002971 scaler_state = &intel_crtc->config->scaler_state;
2972
2973 /* loop through and disable scalers that aren't in use */
2974 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002975 if (!scaler_state->scalers[i].in_use)
2976 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002977 }
2978}
2979
Chandra Konduru6156a452015-04-27 13:48:39 -07002980u32 skl_plane_ctl_format(uint32_t pixel_format)
2981{
Chandra Konduru6156a452015-04-27 13:48:39 -07002982 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002983 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002984 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002985 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002986 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002987 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002988 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002989 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002990 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002991 /*
2992 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2993 * to be already pre-multiplied. We need to add a knob (or a different
2994 * DRM_FORMAT) for user-space to configure that.
2995 */
2996 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002997 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002998 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002999 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003000 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003002 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003005 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003006 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003007 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003009 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003010 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003011 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003013 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003014 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003015 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003016 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003017
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003018 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019}
3020
3021u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3022{
Chandra Konduru6156a452015-04-27 13:48:39 -07003023 switch (fb_modifier) {
3024 case DRM_FORMAT_MOD_NONE:
3025 break;
3026 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003027 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003028 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003029 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003030 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003031 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003032 default:
3033 MISSING_CASE(fb_modifier);
3034 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003035
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003036 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003037}
3038
3039u32 skl_plane_ctl_rotation(unsigned int rotation)
3040{
Chandra Konduru6156a452015-04-27 13:48:39 -07003041 switch (rotation) {
3042 case BIT(DRM_ROTATE_0):
3043 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303044 /*
3045 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3046 * while i915 HW rotation is clockwise, thats why this swapping.
3047 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003048 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303049 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003050 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003051 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003052 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303053 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003054 default:
3055 MISSING_CASE(rotation);
3056 }
3057
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003058 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003059}
3060
Damien Lespiau70d21f02013-07-03 21:06:04 +01003061static void skylake_update_primary_plane(struct drm_crtc *crtc,
3062 struct drm_framebuffer *fb,
3063 int x, int y)
3064{
3065 struct drm_device *dev = crtc->dev;
3066 struct drm_i915_private *dev_priv = dev->dev_private;
3067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003068 struct drm_plane *plane = crtc->primary;
3069 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003070 struct drm_i915_gem_object *obj;
3071 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303072 u32 plane_ctl, stride_div, stride;
3073 u32 tile_height, plane_offset, plane_size;
3074 unsigned int rotation;
3075 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003076 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003077 struct intel_crtc_state *crtc_state = intel_crtc->config;
3078 struct intel_plane_state *plane_state;
3079 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3080 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3081 int scaler_id = -1;
3082
Chandra Konduru6156a452015-04-27 13:48:39 -07003083 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003084
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003085 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003086 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3087 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3088 POSTING_READ(PLANE_CTL(pipe, 0));
3089 return;
3090 }
3091
3092 plane_ctl = PLANE_CTL_ENABLE |
3093 PLANE_CTL_PIPE_GAMMA_ENABLE |
3094 PLANE_CTL_PIPE_CSC_ENABLE;
3095
Chandra Konduru6156a452015-04-27 13:48:39 -07003096 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3097 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003098 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303099
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303100 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003101 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003102
Damien Lespiaub3218032015-02-27 11:15:18 +00003103 obj = intel_fb_obj(fb);
3104 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3105 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003106 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303107
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003108 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003109
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003110 scaler_id = plane_state->scaler_id;
3111 src_x = plane_state->src.x1 >> 16;
3112 src_y = plane_state->src.y1 >> 16;
3113 src_w = drm_rect_width(&plane_state->src) >> 16;
3114 src_h = drm_rect_height(&plane_state->src) >> 16;
3115 dst_x = plane_state->dst.x1;
3116 dst_y = plane_state->dst.y1;
3117 dst_w = drm_rect_width(&plane_state->dst);
3118 dst_h = drm_rect_height(&plane_state->dst);
3119
3120 WARN_ON(x != src_x || y != src_y);
Chandra Konduru6156a452015-04-27 13:48:39 -07003121
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303122 if (intel_rotation_90_or_270(rotation)) {
3123 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003124 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003125 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303126 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003127 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303128 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003129 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303130 } else {
3131 stride = fb->pitches[0] / stride_div;
3132 x_offset = x;
3133 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003134 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303135 }
3136 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003137
Paulo Zanoni2db33662015-09-14 15:20:03 -03003138 intel_crtc->adjusted_x = x_offset;
3139 intel_crtc->adjusted_y = y_offset;
3140
Damien Lespiau70d21f02013-07-03 21:06:04 +01003141 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303142 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3143 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3144 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003145
3146 if (scaler_id >= 0) {
3147 uint32_t ps_ctrl = 0;
3148
3149 WARN_ON(!dst_w || !dst_h);
3150 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3151 crtc_state->scaler_state.scalers[scaler_id].mode;
3152 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3153 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3154 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3155 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3156 I915_WRITE(PLANE_POS(pipe, 0), 0);
3157 } else {
3158 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3159 }
3160
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003161 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003162
3163 POSTING_READ(PLANE_SURF(pipe, 0));
3164}
3165
Jesse Barnes17638cd2011-06-24 12:19:23 -07003166/* Assume fb object is pinned & idle & fenced and just update base pointers */
3167static int
3168intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3169 int x, int y, enum mode_set_atomic state)
3170{
3171 struct drm_device *dev = crtc->dev;
3172 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003173
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003174 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003175 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003176
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003177 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3178
3179 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003180}
3181
Ville Syrjälä75147472014-11-24 18:28:11 +02003182static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003183{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003184 struct drm_crtc *crtc;
3185
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003186 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3188 enum plane plane = intel_crtc->plane;
3189
3190 intel_prepare_page_flip(dev, plane);
3191 intel_finish_page_flip_plane(dev, plane);
3192 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003193}
3194
3195static void intel_update_primary_planes(struct drm_device *dev)
3196{
Ville Syrjälä75147472014-11-24 18:28:11 +02003197 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003198
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003199 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003200 struct intel_plane *plane = to_intel_plane(crtc->primary);
3201 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003202
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003203 drm_modeset_lock_crtc(crtc, &plane->base);
3204
3205 plane_state = to_intel_plane_state(plane->base.state);
3206
3207 if (plane_state->base.fb)
3208 plane->commit_plane(&plane->base, plane_state);
3209
3210 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003211 }
3212}
3213
Ville Syrjälä75147472014-11-24 18:28:11 +02003214void intel_prepare_reset(struct drm_device *dev)
3215{
3216 /* no reset support for gen2 */
3217 if (IS_GEN2(dev))
3218 return;
3219
3220 /* reset doesn't touch the display */
3221 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3222 return;
3223
3224 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003225 /*
3226 * Disabling the crtcs gracefully seems nicer. Also the
3227 * g33 docs say we should at least disable all the planes.
3228 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003229 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003230}
3231
3232void intel_finish_reset(struct drm_device *dev)
3233{
3234 struct drm_i915_private *dev_priv = to_i915(dev);
3235
3236 /*
3237 * Flips in the rings will be nuked by the reset,
3238 * so complete all pending flips so that user space
3239 * will get its events and not get stuck.
3240 */
3241 intel_complete_page_flips(dev);
3242
3243 /* no reset support for gen2 */
3244 if (IS_GEN2(dev))
3245 return;
3246
3247 /* reset doesn't touch the display */
3248 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3249 /*
3250 * Flips in the rings have been nuked by the reset,
3251 * so update the base address of all primary
3252 * planes to the the last fb to make sure we're
3253 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003254 *
3255 * FIXME: Atomic will make this obsolete since we won't schedule
3256 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003257 */
3258 intel_update_primary_planes(dev);
3259 return;
3260 }
3261
3262 /*
3263 * The display has been reset as well,
3264 * so need a full re-initialization.
3265 */
3266 intel_runtime_pm_disable_interrupts(dev_priv);
3267 intel_runtime_pm_enable_interrupts(dev_priv);
3268
3269 intel_modeset_init_hw(dev);
3270
3271 spin_lock_irq(&dev_priv->irq_lock);
3272 if (dev_priv->display.hpd_irq_setup)
3273 dev_priv->display.hpd_irq_setup(dev);
3274 spin_unlock_irq(&dev_priv->irq_lock);
3275
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003276 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003277
3278 intel_hpd_init(dev_priv);
3279
3280 drm_modeset_unlock_all(dev);
3281}
3282
Chris Wilson2e2f3512015-04-27 13:41:14 +01003283static void
Chris Wilson14667a42012-04-03 17:58:35 +01003284intel_finish_fb(struct drm_framebuffer *old_fb)
3285{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003286 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003287 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003288 bool was_interruptible = dev_priv->mm.interruptible;
3289 int ret;
3290
Chris Wilson14667a42012-04-03 17:58:35 +01003291 /* Big Hammer, we also need to ensure that any pending
3292 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3293 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003294 * framebuffer. Note that we rely on userspace rendering
3295 * into the buffer attached to the pipe they are waiting
3296 * on. If not, userspace generates a GPU hang with IPEHR
3297 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003298 *
3299 * This should only fail upon a hung GPU, in which case we
3300 * can safely continue.
3301 */
3302 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003303 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003304 dev_priv->mm.interruptible = was_interruptible;
3305
Chris Wilson2e2f3512015-04-27 13:41:14 +01003306 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003307}
3308
Chris Wilson7d5e3792014-03-04 13:15:08 +00003309static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3310{
3311 struct drm_device *dev = crtc->dev;
3312 struct drm_i915_private *dev_priv = dev->dev_private;
3313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003314 bool pending;
3315
3316 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3317 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3318 return false;
3319
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003320 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003321 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003322 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003323
3324 return pending;
3325}
3326
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003327static void intel_update_pipe_config(struct intel_crtc *crtc,
3328 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003329{
3330 struct drm_device *dev = crtc->base.dev;
3331 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003332 struct intel_crtc_state *pipe_config =
3333 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003334
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003335 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3336 crtc->base.mode = crtc->base.state->mode;
3337
3338 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3339 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3340 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003341
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003342 if (HAS_DDI(dev))
3343 intel_set_pipe_csc(&crtc->base);
3344
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003345 /*
3346 * Update pipe size and adjust fitter if needed: the reason for this is
3347 * that in compute_mode_changes we check the native mode (not the pfit
3348 * mode) to see if we can flip rather than do a full mode set. In the
3349 * fastboot case, we'll flip, but if we don't update the pipesrc and
3350 * pfit state, we'll end up with a big fb scanned out into the wrong
3351 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003352 */
3353
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003354 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003355 ((pipe_config->pipe_src_w - 1) << 16) |
3356 (pipe_config->pipe_src_h - 1));
3357
3358 /* on skylake this is done by detaching scalers */
3359 if (INTEL_INFO(dev)->gen >= 9) {
3360 skl_detach_scalers(crtc);
3361
3362 if (pipe_config->pch_pfit.enabled)
3363 skylake_pfit_enable(crtc);
3364 } else if (HAS_PCH_SPLIT(dev)) {
3365 if (pipe_config->pch_pfit.enabled)
3366 ironlake_pfit_enable(crtc);
3367 else if (old_crtc_state->pch_pfit.enabled)
3368 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003369 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003370}
3371
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003372static void intel_fdi_normal_train(struct drm_crtc *crtc)
3373{
3374 struct drm_device *dev = crtc->dev;
3375 struct drm_i915_private *dev_priv = dev->dev_private;
3376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3377 int pipe = intel_crtc->pipe;
3378 u32 reg, temp;
3379
3380 /* enable normal train */
3381 reg = FDI_TX_CTL(pipe);
3382 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003383 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003384 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3385 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003386 } else {
3387 temp &= ~FDI_LINK_TRAIN_NONE;
3388 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003389 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003390 I915_WRITE(reg, temp);
3391
3392 reg = FDI_RX_CTL(pipe);
3393 temp = I915_READ(reg);
3394 if (HAS_PCH_CPT(dev)) {
3395 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3396 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3397 } else {
3398 temp &= ~FDI_LINK_TRAIN_NONE;
3399 temp |= FDI_LINK_TRAIN_NONE;
3400 }
3401 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3402
3403 /* wait one idle pattern time */
3404 POSTING_READ(reg);
3405 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003406
3407 /* IVB wants error correction enabled */
3408 if (IS_IVYBRIDGE(dev))
3409 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3410 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003411}
3412
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003413/* The FDI link training functions for ILK/Ibexpeak. */
3414static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3415{
3416 struct drm_device *dev = crtc->dev;
3417 struct drm_i915_private *dev_priv = dev->dev_private;
3418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3419 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003420 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003421
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003422 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003423 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003424
Adam Jacksone1a44742010-06-25 15:32:14 -04003425 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3426 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003427 reg = FDI_RX_IMR(pipe);
3428 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003429 temp &= ~FDI_RX_SYMBOL_LOCK;
3430 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003431 I915_WRITE(reg, temp);
3432 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003433 udelay(150);
3434
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003435 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003436 reg = FDI_TX_CTL(pipe);
3437 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003438 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003439 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003440 temp &= ~FDI_LINK_TRAIN_NONE;
3441 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003442 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443
Chris Wilson5eddb702010-09-11 13:48:45 +01003444 reg = FDI_RX_CTL(pipe);
3445 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 temp &= ~FDI_LINK_TRAIN_NONE;
3447 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3449
3450 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451 udelay(150);
3452
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003453 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003454 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3455 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3456 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003457
Chris Wilson5eddb702010-09-11 13:48:45 +01003458 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003459 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3462
3463 if ((temp & FDI_RX_BIT_LOCK)) {
3464 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003466 break;
3467 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003469 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003471
3472 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003473 reg = FDI_TX_CTL(pipe);
3474 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 temp &= ~FDI_LINK_TRAIN_NONE;
3476 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003477 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478
Chris Wilson5eddb702010-09-11 13:48:45 +01003479 reg = FDI_RX_CTL(pipe);
3480 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481 temp &= ~FDI_LINK_TRAIN_NONE;
3482 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003483 I915_WRITE(reg, temp);
3484
3485 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003486 udelay(150);
3487
Chris Wilson5eddb702010-09-11 13:48:45 +01003488 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003489 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003490 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003491 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3492
3493 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003494 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003495 DRM_DEBUG_KMS("FDI train 2 done.\n");
3496 break;
3497 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003498 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003499 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003500 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003501
3502 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003503
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003504}
3505
Akshay Joshi0206e352011-08-16 15:34:10 -04003506static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003507 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3508 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3509 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3510 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3511};
3512
3513/* The FDI link training functions for SNB/Cougarpoint. */
3514static void gen6_fdi_link_train(struct drm_crtc *crtc)
3515{
3516 struct drm_device *dev = crtc->dev;
3517 struct drm_i915_private *dev_priv = dev->dev_private;
3518 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3519 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003520 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003521
Adam Jacksone1a44742010-06-25 15:32:14 -04003522 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3523 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003524 reg = FDI_RX_IMR(pipe);
3525 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003526 temp &= ~FDI_RX_SYMBOL_LOCK;
3527 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003528 I915_WRITE(reg, temp);
3529
3530 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003531 udelay(150);
3532
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003533 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003534 reg = FDI_TX_CTL(pipe);
3535 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003536 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003537 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003538 temp &= ~FDI_LINK_TRAIN_NONE;
3539 temp |= FDI_LINK_TRAIN_PATTERN_1;
3540 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3541 /* SNB-B */
3542 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003543 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003544
Daniel Vetterd74cf322012-10-26 10:58:13 +02003545 I915_WRITE(FDI_RX_MISC(pipe),
3546 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3547
Chris Wilson5eddb702010-09-11 13:48:45 +01003548 reg = FDI_RX_CTL(pipe);
3549 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003550 if (HAS_PCH_CPT(dev)) {
3551 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3552 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3553 } else {
3554 temp &= ~FDI_LINK_TRAIN_NONE;
3555 temp |= FDI_LINK_TRAIN_PATTERN_1;
3556 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003557 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3558
3559 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003560 udelay(150);
3561
Akshay Joshi0206e352011-08-16 15:34:10 -04003562 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003563 reg = FDI_TX_CTL(pipe);
3564 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003565 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3566 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003567 I915_WRITE(reg, temp);
3568
3569 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003570 udelay(500);
3571
Sean Paulfa37d392012-03-02 12:53:39 -05003572 for (retry = 0; retry < 5; retry++) {
3573 reg = FDI_RX_IIR(pipe);
3574 temp = I915_READ(reg);
3575 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3576 if (temp & FDI_RX_BIT_LOCK) {
3577 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3578 DRM_DEBUG_KMS("FDI train 1 done.\n");
3579 break;
3580 }
3581 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003582 }
Sean Paulfa37d392012-03-02 12:53:39 -05003583 if (retry < 5)
3584 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003585 }
3586 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003587 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003588
3589 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003590 reg = FDI_TX_CTL(pipe);
3591 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003592 temp &= ~FDI_LINK_TRAIN_NONE;
3593 temp |= FDI_LINK_TRAIN_PATTERN_2;
3594 if (IS_GEN6(dev)) {
3595 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3596 /* SNB-B */
3597 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3598 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003599 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003600
Chris Wilson5eddb702010-09-11 13:48:45 +01003601 reg = FDI_RX_CTL(pipe);
3602 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003603 if (HAS_PCH_CPT(dev)) {
3604 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3605 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3606 } else {
3607 temp &= ~FDI_LINK_TRAIN_NONE;
3608 temp |= FDI_LINK_TRAIN_PATTERN_2;
3609 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003610 I915_WRITE(reg, temp);
3611
3612 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003613 udelay(150);
3614
Akshay Joshi0206e352011-08-16 15:34:10 -04003615 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003616 reg = FDI_TX_CTL(pipe);
3617 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003618 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3619 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003620 I915_WRITE(reg, temp);
3621
3622 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003623 udelay(500);
3624
Sean Paulfa37d392012-03-02 12:53:39 -05003625 for (retry = 0; retry < 5; retry++) {
3626 reg = FDI_RX_IIR(pipe);
3627 temp = I915_READ(reg);
3628 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3629 if (temp & FDI_RX_SYMBOL_LOCK) {
3630 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3631 DRM_DEBUG_KMS("FDI train 2 done.\n");
3632 break;
3633 }
3634 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003635 }
Sean Paulfa37d392012-03-02 12:53:39 -05003636 if (retry < 5)
3637 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003638 }
3639 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003640 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003641
3642 DRM_DEBUG_KMS("FDI train done.\n");
3643}
3644
Jesse Barnes357555c2011-04-28 15:09:55 -07003645/* Manual link training for Ivy Bridge A0 parts */
3646static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3647{
3648 struct drm_device *dev = crtc->dev;
3649 struct drm_i915_private *dev_priv = dev->dev_private;
3650 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3651 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003652 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003653
3654 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3655 for train result */
3656 reg = FDI_RX_IMR(pipe);
3657 temp = I915_READ(reg);
3658 temp &= ~FDI_RX_SYMBOL_LOCK;
3659 temp &= ~FDI_RX_BIT_LOCK;
3660 I915_WRITE(reg, temp);
3661
3662 POSTING_READ(reg);
3663 udelay(150);
3664
Daniel Vetter01a415f2012-10-27 15:58:40 +02003665 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3666 I915_READ(FDI_RX_IIR(pipe)));
3667
Jesse Barnes139ccd32013-08-19 11:04:55 -07003668 /* Try each vswing and preemphasis setting twice before moving on */
3669 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3670 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003671 reg = FDI_TX_CTL(pipe);
3672 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003673 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3674 temp &= ~FDI_TX_ENABLE;
3675 I915_WRITE(reg, temp);
3676
3677 reg = FDI_RX_CTL(pipe);
3678 temp = I915_READ(reg);
3679 temp &= ~FDI_LINK_TRAIN_AUTO;
3680 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3681 temp &= ~FDI_RX_ENABLE;
3682 I915_WRITE(reg, temp);
3683
3684 /* enable CPU FDI TX and PCH FDI RX */
3685 reg = FDI_TX_CTL(pipe);
3686 temp = I915_READ(reg);
3687 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003688 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003689 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003690 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003691 temp |= snb_b_fdi_train_param[j/2];
3692 temp |= FDI_COMPOSITE_SYNC;
3693 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3694
3695 I915_WRITE(FDI_RX_MISC(pipe),
3696 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3697
3698 reg = FDI_RX_CTL(pipe);
3699 temp = I915_READ(reg);
3700 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3701 temp |= FDI_COMPOSITE_SYNC;
3702 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3703
3704 POSTING_READ(reg);
3705 udelay(1); /* should be 0.5us */
3706
3707 for (i = 0; i < 4; i++) {
3708 reg = FDI_RX_IIR(pipe);
3709 temp = I915_READ(reg);
3710 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3711
3712 if (temp & FDI_RX_BIT_LOCK ||
3713 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3714 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3715 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3716 i);
3717 break;
3718 }
3719 udelay(1); /* should be 0.5us */
3720 }
3721 if (i == 4) {
3722 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3723 continue;
3724 }
3725
3726 /* Train 2 */
3727 reg = FDI_TX_CTL(pipe);
3728 temp = I915_READ(reg);
3729 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3730 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3731 I915_WRITE(reg, temp);
3732
3733 reg = FDI_RX_CTL(pipe);
3734 temp = I915_READ(reg);
3735 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3736 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003737 I915_WRITE(reg, temp);
3738
3739 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003740 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003741
Jesse Barnes139ccd32013-08-19 11:04:55 -07003742 for (i = 0; i < 4; i++) {
3743 reg = FDI_RX_IIR(pipe);
3744 temp = I915_READ(reg);
3745 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003746
Jesse Barnes139ccd32013-08-19 11:04:55 -07003747 if (temp & FDI_RX_SYMBOL_LOCK ||
3748 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3749 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3750 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3751 i);
3752 goto train_done;
3753 }
3754 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003755 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003756 if (i == 4)
3757 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003758 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003759
Jesse Barnes139ccd32013-08-19 11:04:55 -07003760train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003761 DRM_DEBUG_KMS("FDI train done.\n");
3762}
3763
Daniel Vetter88cefb62012-08-12 19:27:14 +02003764static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003765{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003766 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003767 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003768 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003769 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003770
Jesse Barnesc64e3112010-09-10 11:27:03 -07003771
Jesse Barnes0e23b992010-09-10 11:10:00 -07003772 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003773 reg = FDI_RX_CTL(pipe);
3774 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003775 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003776 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003777 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003778 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3779
3780 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003781 udelay(200);
3782
3783 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003784 temp = I915_READ(reg);
3785 I915_WRITE(reg, temp | FDI_PCDCLK);
3786
3787 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003788 udelay(200);
3789
Paulo Zanoni20749732012-11-23 15:30:38 -02003790 /* Enable CPU FDI TX PLL, always on for Ironlake */
3791 reg = FDI_TX_CTL(pipe);
3792 temp = I915_READ(reg);
3793 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3794 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003795
Paulo Zanoni20749732012-11-23 15:30:38 -02003796 POSTING_READ(reg);
3797 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003798 }
3799}
3800
Daniel Vetter88cefb62012-08-12 19:27:14 +02003801static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3802{
3803 struct drm_device *dev = intel_crtc->base.dev;
3804 struct drm_i915_private *dev_priv = dev->dev_private;
3805 int pipe = intel_crtc->pipe;
3806 u32 reg, temp;
3807
3808 /* Switch from PCDclk to Rawclk */
3809 reg = FDI_RX_CTL(pipe);
3810 temp = I915_READ(reg);
3811 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3812
3813 /* Disable CPU FDI TX PLL */
3814 reg = FDI_TX_CTL(pipe);
3815 temp = I915_READ(reg);
3816 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3817
3818 POSTING_READ(reg);
3819 udelay(100);
3820
3821 reg = FDI_RX_CTL(pipe);
3822 temp = I915_READ(reg);
3823 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3824
3825 /* Wait for the clocks to turn off. */
3826 POSTING_READ(reg);
3827 udelay(100);
3828}
3829
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003830static void ironlake_fdi_disable(struct drm_crtc *crtc)
3831{
3832 struct drm_device *dev = crtc->dev;
3833 struct drm_i915_private *dev_priv = dev->dev_private;
3834 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3835 int pipe = intel_crtc->pipe;
3836 u32 reg, temp;
3837
3838 /* disable CPU FDI tx and PCH FDI rx */
3839 reg = FDI_TX_CTL(pipe);
3840 temp = I915_READ(reg);
3841 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3842 POSTING_READ(reg);
3843
3844 reg = FDI_RX_CTL(pipe);
3845 temp = I915_READ(reg);
3846 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003847 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003848 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3849
3850 POSTING_READ(reg);
3851 udelay(100);
3852
3853 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003854 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003855 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003856
3857 /* still set train pattern 1 */
3858 reg = FDI_TX_CTL(pipe);
3859 temp = I915_READ(reg);
3860 temp &= ~FDI_LINK_TRAIN_NONE;
3861 temp |= FDI_LINK_TRAIN_PATTERN_1;
3862 I915_WRITE(reg, temp);
3863
3864 reg = FDI_RX_CTL(pipe);
3865 temp = I915_READ(reg);
3866 if (HAS_PCH_CPT(dev)) {
3867 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3868 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3869 } else {
3870 temp &= ~FDI_LINK_TRAIN_NONE;
3871 temp |= FDI_LINK_TRAIN_PATTERN_1;
3872 }
3873 /* BPC in FDI rx is consistent with that in PIPECONF */
3874 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003875 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003876 I915_WRITE(reg, temp);
3877
3878 POSTING_READ(reg);
3879 udelay(100);
3880}
3881
Chris Wilson5dce5b932014-01-20 10:17:36 +00003882bool intel_has_pending_fb_unpin(struct drm_device *dev)
3883{
3884 struct intel_crtc *crtc;
3885
3886 /* Note that we don't need to be called with mode_config.lock here
3887 * as our list of CRTC objects is static for the lifetime of the
3888 * device and so cannot disappear as we iterate. Similarly, we can
3889 * happily treat the predicates as racy, atomic checks as userspace
3890 * cannot claim and pin a new fb without at least acquring the
3891 * struct_mutex and so serialising with us.
3892 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003893 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003894 if (atomic_read(&crtc->unpin_work_count) == 0)
3895 continue;
3896
3897 if (crtc->unpin_work)
3898 intel_wait_for_vblank(dev, crtc->pipe);
3899
3900 return true;
3901 }
3902
3903 return false;
3904}
3905
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003906static void page_flip_completed(struct intel_crtc *intel_crtc)
3907{
3908 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3909 struct intel_unpin_work *work = intel_crtc->unpin_work;
3910
3911 /* ensure that the unpin work is consistent wrt ->pending. */
3912 smp_rmb();
3913 intel_crtc->unpin_work = NULL;
3914
3915 if (work->event)
3916 drm_send_vblank_event(intel_crtc->base.dev,
3917 intel_crtc->pipe,
3918 work->event);
3919
3920 drm_crtc_vblank_put(&intel_crtc->base);
3921
3922 wake_up_all(&dev_priv->pending_flip_queue);
3923 queue_work(dev_priv->wq, &work->work);
3924
3925 trace_i915_flip_complete(intel_crtc->plane,
3926 work->pending_flip_obj);
3927}
3928
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003929void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003930{
Chris Wilson0f911282012-04-17 10:05:38 +01003931 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003932 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003933
Daniel Vetter2c10d572012-12-20 21:24:07 +01003934 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003935 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3936 !intel_crtc_has_pending_flip(crtc),
3937 60*HZ) == 0)) {
3938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003939
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003940 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003941 if (intel_crtc->unpin_work) {
3942 WARN_ONCE(1, "Removing stuck page flip\n");
3943 page_flip_completed(intel_crtc);
3944 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003945 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003946 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003947
Chris Wilson975d5682014-08-20 13:13:34 +01003948 if (crtc->primary->fb) {
3949 mutex_lock(&dev->struct_mutex);
3950 intel_finish_fb(crtc->primary->fb);
3951 mutex_unlock(&dev->struct_mutex);
3952 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003953}
3954
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003955/* Program iCLKIP clock to the desired frequency */
3956static void lpt_program_iclkip(struct drm_crtc *crtc)
3957{
3958 struct drm_device *dev = crtc->dev;
3959 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003960 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003961 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3962 u32 temp;
3963
Ville Syrjäläa5805162015-05-26 20:42:30 +03003964 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003965
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003966 /* It is necessary to ungate the pixclk gate prior to programming
3967 * the divisors, and gate it back when it is done.
3968 */
3969 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3970
3971 /* Disable SSCCTL */
3972 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003973 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3974 SBI_SSCCTL_DISABLE,
3975 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003976
3977 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003978 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003979 auxdiv = 1;
3980 divsel = 0x41;
3981 phaseinc = 0x20;
3982 } else {
3983 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003984 * but the adjusted_mode->crtc_clock in in KHz. To get the
3985 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003986 * convert the virtual clock precision to KHz here for higher
3987 * precision.
3988 */
3989 u32 iclk_virtual_root_freq = 172800 * 1000;
3990 u32 iclk_pi_range = 64;
3991 u32 desired_divisor, msb_divisor_value, pi_value;
3992
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003993 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003994 msb_divisor_value = desired_divisor / iclk_pi_range;
3995 pi_value = desired_divisor % iclk_pi_range;
3996
3997 auxdiv = 0;
3998 divsel = msb_divisor_value - 2;
3999 phaseinc = pi_value;
4000 }
4001
4002 /* This should not happen with any sane values */
4003 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4004 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4005 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4006 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4007
4008 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004009 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004010 auxdiv,
4011 divsel,
4012 phasedir,
4013 phaseinc);
4014
4015 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004016 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004017 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4018 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4019 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4020 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4021 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4022 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004023 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004024
4025 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004026 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004027 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4028 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004029 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004030
4031 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004032 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004033 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004034 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004035
4036 /* Wait for initialization time */
4037 udelay(24);
4038
4039 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004040
Ville Syrjäläa5805162015-05-26 20:42:30 +03004041 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004042}
4043
Daniel Vetter275f01b22013-05-03 11:49:47 +02004044static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4045 enum pipe pch_transcoder)
4046{
4047 struct drm_device *dev = crtc->base.dev;
4048 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004049 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004050
4051 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4052 I915_READ(HTOTAL(cpu_transcoder)));
4053 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4054 I915_READ(HBLANK(cpu_transcoder)));
4055 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4056 I915_READ(HSYNC(cpu_transcoder)));
4057
4058 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4059 I915_READ(VTOTAL(cpu_transcoder)));
4060 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4061 I915_READ(VBLANK(cpu_transcoder)));
4062 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4063 I915_READ(VSYNC(cpu_transcoder)));
4064 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4065 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4066}
4067
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004068static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004069{
4070 struct drm_i915_private *dev_priv = dev->dev_private;
4071 uint32_t temp;
4072
4073 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004074 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004075 return;
4076
4077 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4078 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4079
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004080 temp &= ~FDI_BC_BIFURCATION_SELECT;
4081 if (enable)
4082 temp |= FDI_BC_BIFURCATION_SELECT;
4083
4084 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004085 I915_WRITE(SOUTH_CHICKEN1, temp);
4086 POSTING_READ(SOUTH_CHICKEN1);
4087}
4088
4089static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4090{
4091 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004092
4093 switch (intel_crtc->pipe) {
4094 case PIPE_A:
4095 break;
4096 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004097 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004098 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004099 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004100 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004101
4102 break;
4103 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004104 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004105
4106 break;
4107 default:
4108 BUG();
4109 }
4110}
4111
Jesse Barnesf67a5592011-01-05 10:31:48 -08004112/*
4113 * Enable PCH resources required for PCH ports:
4114 * - PCH PLLs
4115 * - FDI training & RX/TX
4116 * - update transcoder timings
4117 * - DP transcoding bits
4118 * - transcoder
4119 */
4120static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004121{
4122 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004123 struct drm_i915_private *dev_priv = dev->dev_private;
4124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4125 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004126 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004127
Daniel Vetterab9412b2013-05-03 11:49:46 +02004128 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004129
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004130 if (IS_IVYBRIDGE(dev))
4131 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4132
Daniel Vettercd986ab2012-10-26 10:58:12 +02004133 /* Write the TU size bits before fdi link training, so that error
4134 * detection works. */
4135 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4136 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4137
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004138 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004139 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004140
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004141 /* We need to program the right clock selection before writing the pixel
4142 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004143 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004144 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004145
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004147 temp |= TRANS_DPLL_ENABLE(pipe);
4148 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004149 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004150 temp |= sel;
4151 else
4152 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004153 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004154 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004155
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004156 /* XXX: pch pll's can be enabled any time before we enable the PCH
4157 * transcoder, and we actually should do this to not upset any PCH
4158 * transcoder that already use the clock when we share it.
4159 *
4160 * Note that enable_shared_dpll tries to do the right thing, but
4161 * get_shared_dpll unconditionally resets the pll - we need that to have
4162 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004163 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004164
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004165 /* set transcoder timing, panel must allow it */
4166 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004167 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004168
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004169 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004170
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004171 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004172 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004173 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004174 reg = TRANS_DP_CTL(pipe);
4175 temp = I915_READ(reg);
4176 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004177 TRANS_DP_SYNC_MASK |
4178 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004179 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004180 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004181
4182 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004183 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004184 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004185 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004186
4187 switch (intel_trans_dp_port_sel(crtc)) {
4188 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004189 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004190 break;
4191 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004192 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004193 break;
4194 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004195 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004196 break;
4197 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004198 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004199 }
4200
Chris Wilson5eddb702010-09-11 13:48:45 +01004201 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004202 }
4203
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004204 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004205}
4206
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004207static void lpt_pch_enable(struct drm_crtc *crtc)
4208{
4209 struct drm_device *dev = crtc->dev;
4210 struct drm_i915_private *dev_priv = dev->dev_private;
4211 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004212 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004213
Daniel Vetterab9412b2013-05-03 11:49:46 +02004214 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004215
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004216 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004217
Paulo Zanoni0540e482012-10-31 18:12:40 -02004218 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004219 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004220
Paulo Zanoni937bb612012-10-31 18:12:47 -02004221 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004222}
4223
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004224struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4225 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004226{
Daniel Vettere2b78262013-06-07 23:10:03 +02004227 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004228 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004229 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004230 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004231
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004232 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4233
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004234 if (HAS_PCH_IBX(dev_priv->dev)) {
4235 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004236 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004237 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004238
Daniel Vetter46edb022013-06-05 13:34:12 +02004239 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4240 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004241
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004242 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004243
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004244 goto found;
4245 }
4246
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304247 if (IS_BROXTON(dev_priv->dev)) {
4248 /* PLL is attached to port in bxt */
4249 struct intel_encoder *encoder;
4250 struct intel_digital_port *intel_dig_port;
4251
4252 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4253 if (WARN_ON(!encoder))
4254 return NULL;
4255
4256 intel_dig_port = enc_to_dig_port(&encoder->base);
4257 /* 1:1 mapping between ports and PLLs */
4258 i = (enum intel_dpll_id)intel_dig_port->port;
4259 pll = &dev_priv->shared_dplls[i];
4260 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4261 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004262 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304263
4264 goto found;
4265 }
4266
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004267 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4268 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004269
4270 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004271 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004272 continue;
4273
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004274 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004275 &shared_dpll[i].hw_state,
4276 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004277 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004278 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004279 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004280 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004281 goto found;
4282 }
4283 }
4284
4285 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004286 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4287 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004288 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004289 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4290 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004291 goto found;
4292 }
4293 }
4294
4295 return NULL;
4296
4297found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004298 if (shared_dpll[i].crtc_mask == 0)
4299 shared_dpll[i].hw_state =
4300 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004301
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004302 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004303 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4304 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004305
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004306 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004307
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004308 return pll;
4309}
4310
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004311static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004312{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004313 struct drm_i915_private *dev_priv = to_i915(state->dev);
4314 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004315 struct intel_shared_dpll *pll;
4316 enum intel_dpll_id i;
4317
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004318 if (!to_intel_atomic_state(state)->dpll_set)
4319 return;
4320
4321 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004322 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4323 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004324 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004325 }
4326}
4327
Daniel Vettera1520312013-05-03 11:49:50 +02004328static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004329{
4330 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004331 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004332 u32 temp;
4333
4334 temp = I915_READ(dslreg);
4335 udelay(500);
4336 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004337 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004338 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004339 }
4340}
4341
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004342static int
4343skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4344 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4345 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004346{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004347 struct intel_crtc_scaler_state *scaler_state =
4348 &crtc_state->scaler_state;
4349 struct intel_crtc *intel_crtc =
4350 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004351 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004352
4353 need_scaling = intel_rotation_90_or_270(rotation) ?
4354 (src_h != dst_w || src_w != dst_h):
4355 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004356
4357 /*
4358 * if plane is being disabled or scaler is no more required or force detach
4359 * - free scaler binded to this plane/crtc
4360 * - in order to do this, update crtc->scaler_usage
4361 *
4362 * Here scaler state in crtc_state is set free so that
4363 * scaler can be assigned to other user. Actual register
4364 * update to free the scaler is done in plane/panel-fit programming.
4365 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4366 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004367 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004368 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004369 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004370 scaler_state->scalers[*scaler_id].in_use = 0;
4371
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004372 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4373 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4374 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004375 scaler_state->scaler_users);
4376 *scaler_id = -1;
4377 }
4378 return 0;
4379 }
4380
4381 /* range checks */
4382 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4383 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4384
4385 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4386 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004387 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004388 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004389 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004390 return -EINVAL;
4391 }
4392
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004393 /* mark this plane as a scaler user in crtc_state */
4394 scaler_state->scaler_users |= (1 << scaler_user);
4395 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4396 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4397 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4398 scaler_state->scaler_users);
4399
4400 return 0;
4401}
4402
4403/**
4404 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4405 *
4406 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004407 *
4408 * Return
4409 * 0 - scaler_usage updated successfully
4410 * error - requested scaling cannot be supported or other error condition
4411 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004412int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004413{
4414 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004415 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004416
4417 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4418 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4419
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004420 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004421 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4422 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004423 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004424}
4425
4426/**
4427 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4428 *
4429 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004430 * @plane_state: atomic plane state to update
4431 *
4432 * Return
4433 * 0 - scaler_usage updated successfully
4434 * error - requested scaling cannot be supported or other error condition
4435 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004436static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4437 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004438{
4439
4440 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004441 struct intel_plane *intel_plane =
4442 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004443 struct drm_framebuffer *fb = plane_state->base.fb;
4444 int ret;
4445
4446 bool force_detach = !fb || !plane_state->visible;
4447
4448 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4449 intel_plane->base.base.id, intel_crtc->pipe,
4450 drm_plane_index(&intel_plane->base));
4451
4452 ret = skl_update_scaler(crtc_state, force_detach,
4453 drm_plane_index(&intel_plane->base),
4454 &plane_state->scaler_id,
4455 plane_state->base.rotation,
4456 drm_rect_width(&plane_state->src) >> 16,
4457 drm_rect_height(&plane_state->src) >> 16,
4458 drm_rect_width(&plane_state->dst),
4459 drm_rect_height(&plane_state->dst));
4460
4461 if (ret || plane_state->scaler_id < 0)
4462 return ret;
4463
Chandra Kondurua1b22782015-04-07 15:28:45 -07004464 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004465 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004466 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004467 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004468 return -EINVAL;
4469 }
4470
4471 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004472 switch (fb->pixel_format) {
4473 case DRM_FORMAT_RGB565:
4474 case DRM_FORMAT_XBGR8888:
4475 case DRM_FORMAT_XRGB8888:
4476 case DRM_FORMAT_ABGR8888:
4477 case DRM_FORMAT_ARGB8888:
4478 case DRM_FORMAT_XRGB2101010:
4479 case DRM_FORMAT_XBGR2101010:
4480 case DRM_FORMAT_YUYV:
4481 case DRM_FORMAT_YVYU:
4482 case DRM_FORMAT_UYVY:
4483 case DRM_FORMAT_VYUY:
4484 break;
4485 default:
4486 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4487 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4488 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004489 }
4490
Chandra Kondurua1b22782015-04-07 15:28:45 -07004491 return 0;
4492}
4493
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004494static void skylake_scaler_disable(struct intel_crtc *crtc)
4495{
4496 int i;
4497
4498 for (i = 0; i < crtc->num_scalers; i++)
4499 skl_detach_scaler(crtc, i);
4500}
4501
4502static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004503{
4504 struct drm_device *dev = crtc->base.dev;
4505 struct drm_i915_private *dev_priv = dev->dev_private;
4506 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004507 struct intel_crtc_scaler_state *scaler_state =
4508 &crtc->config->scaler_state;
4509
4510 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4511
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004512 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004513 int id;
4514
4515 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4516 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4517 return;
4518 }
4519
4520 id = scaler_state->scaler_id;
4521 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4522 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4523 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4524 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4525
4526 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004527 }
4528}
4529
Jesse Barnesb074cec2013-04-25 12:55:02 -07004530static void ironlake_pfit_enable(struct intel_crtc *crtc)
4531{
4532 struct drm_device *dev = crtc->base.dev;
4533 struct drm_i915_private *dev_priv = dev->dev_private;
4534 int pipe = crtc->pipe;
4535
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004536 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004537 /* Force use of hard-coded filter coefficients
4538 * as some pre-programmed values are broken,
4539 * e.g. x201.
4540 */
4541 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4542 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4543 PF_PIPE_SEL_IVB(pipe));
4544 else
4545 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004546 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4547 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004548 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004549}
4550
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004551void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004552{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004553 struct drm_device *dev = crtc->base.dev;
4554 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004555
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004556 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004557 return;
4558
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004559 /* We can only enable IPS after we enable a plane and wait for a vblank */
4560 intel_wait_for_vblank(dev, crtc->pipe);
4561
Paulo Zanonid77e4532013-09-24 13:52:55 -03004562 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004563 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004564 mutex_lock(&dev_priv->rps.hw_lock);
4565 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4566 mutex_unlock(&dev_priv->rps.hw_lock);
4567 /* Quoting Art Runyan: "its not safe to expect any particular
4568 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004569 * mailbox." Moreover, the mailbox may return a bogus state,
4570 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004571 */
4572 } else {
4573 I915_WRITE(IPS_CTL, IPS_ENABLE);
4574 /* The bit only becomes 1 in the next vblank, so this wait here
4575 * is essentially intel_wait_for_vblank. If we don't have this
4576 * and don't wait for vblanks until the end of crtc_enable, then
4577 * the HW state readout code will complain that the expected
4578 * IPS_CTL value is not the one we read. */
4579 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4580 DRM_ERROR("Timed out waiting for IPS enable\n");
4581 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004582}
4583
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004584void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004585{
4586 struct drm_device *dev = crtc->base.dev;
4587 struct drm_i915_private *dev_priv = dev->dev_private;
4588
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004589 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004590 return;
4591
4592 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004593 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004594 mutex_lock(&dev_priv->rps.hw_lock);
4595 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4596 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004597 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4598 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4599 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004600 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004601 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004602 POSTING_READ(IPS_CTL);
4603 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004604
4605 /* We need to wait for a vblank before we can disable the plane. */
4606 intel_wait_for_vblank(dev, crtc->pipe);
4607}
4608
4609/** Loads the palette/gamma unit for the CRTC with the prepared values */
4610static void intel_crtc_load_lut(struct drm_crtc *crtc)
4611{
4612 struct drm_device *dev = crtc->dev;
4613 struct drm_i915_private *dev_priv = dev->dev_private;
4614 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4615 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004616 int i;
4617 bool reenable_ips = false;
4618
4619 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004620 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004621 return;
4622
Imre Deak50360402015-01-16 00:55:16 -08004623 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004624 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004625 assert_dsi_pll_enabled(dev_priv);
4626 else
4627 assert_pll_enabled(dev_priv, pipe);
4628 }
4629
Paulo Zanonid77e4532013-09-24 13:52:55 -03004630 /* Workaround : Do not read or write the pipe palette/gamma data while
4631 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4632 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004633 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004634 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4635 GAMMA_MODE_MODE_SPLIT)) {
4636 hsw_disable_ips(intel_crtc);
4637 reenable_ips = true;
4638 }
4639
4640 for (i = 0; i < 256; i++) {
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004641 u32 palreg;
4642
4643 if (HAS_GMCH_DISPLAY(dev))
4644 palreg = PALETTE(pipe, i);
4645 else
4646 palreg = LGC_PALETTE(pipe, i);
4647
4648 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004649 (intel_crtc->lut_r[i] << 16) |
4650 (intel_crtc->lut_g[i] << 8) |
4651 intel_crtc->lut_b[i]);
4652 }
4653
4654 if (reenable_ips)
4655 hsw_enable_ips(intel_crtc);
4656}
4657
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004658static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004659{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004660 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004661 struct drm_device *dev = intel_crtc->base.dev;
4662 struct drm_i915_private *dev_priv = dev->dev_private;
4663
4664 mutex_lock(&dev->struct_mutex);
4665 dev_priv->mm.interruptible = false;
4666 (void) intel_overlay_switch_off(intel_crtc->overlay);
4667 dev_priv->mm.interruptible = true;
4668 mutex_unlock(&dev->struct_mutex);
4669 }
4670
4671 /* Let userspace switch the overlay on again. In most cases userspace
4672 * has to recompute where to put it anyway.
4673 */
4674}
4675
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004676/**
4677 * intel_post_enable_primary - Perform operations after enabling primary plane
4678 * @crtc: the CRTC whose primary plane was just enabled
4679 *
4680 * Performs potentially sleeping operations that must be done after the primary
4681 * plane is enabled, such as updating FBC and IPS. Note that this may be
4682 * called due to an explicit primary plane update, or due to an implicit
4683 * re-enable that is caused when a sprite plane is updated to no longer
4684 * completely hide the primary plane.
4685 */
4686static void
4687intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004688{
4689 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004690 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004691 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4692 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004693
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004694 /*
4695 * BDW signals flip done immediately if the plane
4696 * is disabled, even if the plane enable is already
4697 * armed to occur at the next vblank :(
4698 */
4699 if (IS_BROADWELL(dev))
4700 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004701
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004702 /*
4703 * FIXME IPS should be fine as long as one plane is
4704 * enabled, but in practice it seems to have problems
4705 * when going from primary only to sprite only and vice
4706 * versa.
4707 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004708 hsw_enable_ips(intel_crtc);
4709
Daniel Vetterf99d7062014-06-19 16:01:59 +02004710 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004711 * Gen2 reports pipe underruns whenever all planes are disabled.
4712 * So don't enable underrun reporting before at least some planes
4713 * are enabled.
4714 * FIXME: Need to fix the logic to work when we turn off all planes
4715 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004716 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004717 if (IS_GEN2(dev))
4718 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4719
4720 /* Underruns don't raise interrupts, so check manually. */
4721 if (HAS_GMCH_DISPLAY(dev))
4722 i9xx_check_fifo_underruns(dev_priv);
4723}
4724
4725/**
4726 * intel_pre_disable_primary - Perform operations before disabling primary plane
4727 * @crtc: the CRTC whose primary plane is to be disabled
4728 *
4729 * Performs potentially sleeping operations that must be done before the
4730 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4731 * be called due to an explicit primary plane update, or due to an implicit
4732 * disable that is caused when a sprite plane completely hides the primary
4733 * plane.
4734 */
4735static void
4736intel_pre_disable_primary(struct drm_crtc *crtc)
4737{
4738 struct drm_device *dev = crtc->dev;
4739 struct drm_i915_private *dev_priv = dev->dev_private;
4740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4741 int pipe = intel_crtc->pipe;
4742
4743 /*
4744 * Gen2 reports pipe underruns whenever all planes are disabled.
4745 * So diasble underrun reporting before all the planes get disabled.
4746 * FIXME: Need to fix the logic to work when we turn off all planes
4747 * but leave the pipe running.
4748 */
4749 if (IS_GEN2(dev))
4750 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4751
4752 /*
4753 * Vblank time updates from the shadow to live plane control register
4754 * are blocked if the memory self-refresh mode is active at that
4755 * moment. So to make sure the plane gets truly disabled, disable
4756 * first the self-refresh mode. The self-refresh enable bit in turn
4757 * will be checked/applied by the HW only at the next frame start
4758 * event which is after the vblank start event, so we need to have a
4759 * wait-for-vblank between disabling the plane and the pipe.
4760 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004761 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004762 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004763 dev_priv->wm.vlv.cxsr = false;
4764 intel_wait_for_vblank(dev, pipe);
4765 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004766
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004767 /*
4768 * FIXME IPS should be fine as long as one plane is
4769 * enabled, but in practice it seems to have problems
4770 * when going from primary only to sprite only and vice
4771 * versa.
4772 */
4773 hsw_disable_ips(intel_crtc);
4774}
4775
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004776static void intel_post_plane_update(struct intel_crtc *crtc)
4777{
4778 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4779 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004780 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2791a162015-10-09 18:22:43 -03004781 struct drm_plane *plane;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004782
4783 if (atomic->wait_vblank)
4784 intel_wait_for_vblank(dev, crtc->pipe);
4785
4786 intel_frontbuffer_flip(dev, atomic->fb_bits);
4787
Ville Syrjälä852eb002015-06-24 22:00:07 +03004788 if (atomic->disable_cxsr)
4789 crtc->wm.cxsr_allowed = true;
4790
Ville Syrjäläf015c552015-06-24 22:00:02 +03004791 if (crtc->atomic.update_wm_post)
4792 intel_update_watermarks(&crtc->base);
4793
Paulo Zanonic80ac852015-07-02 19:25:13 -03004794 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004795 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004796
4797 if (atomic->post_enable_primary)
4798 intel_post_enable_primary(&crtc->base);
4799
Paulo Zanoni2791a162015-10-09 18:22:43 -03004800 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4801 intel_update_sprite_watermarks(plane, &crtc->base,
4802 0, 0, 0, false, false);
4803
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004804 memset(atomic, 0, sizeof(*atomic));
4805}
4806
4807static void intel_pre_plane_update(struct intel_crtc *crtc)
4808{
4809 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004810 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004811 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4812 struct drm_plane *p;
4813
4814 /* Track fb's for any planes being disabled */
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004815 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4816 struct intel_plane *plane = to_intel_plane(p);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004817
4818 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03004819 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4820 plane->frontbuffer_bit);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004821 mutex_unlock(&dev->struct_mutex);
4822 }
4823
4824 if (atomic->wait_for_flips)
4825 intel_crtc_wait_for_pending_flips(&crtc->base);
4826
Paulo Zanonic80ac852015-07-02 19:25:13 -03004827 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004828 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004829
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004830 if (crtc->atomic.disable_ips)
4831 hsw_disable_ips(crtc);
4832
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004833 if (atomic->pre_disable_primary)
4834 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004835
4836 if (atomic->disable_cxsr) {
4837 crtc->wm.cxsr_allowed = false;
4838 intel_set_memory_cxsr(dev_priv, false);
4839 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004840}
4841
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004842static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004843{
4844 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004846 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004847 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004848
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004849 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004850
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004851 drm_for_each_plane_mask(p, dev, plane_mask)
4852 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004853
Daniel Vetterf99d7062014-06-19 16:01:59 +02004854 /*
4855 * FIXME: Once we grow proper nuclear flip support out of this we need
4856 * to compute the mask of flip planes precisely. For the time being
4857 * consider this a flip to a NULL plane.
4858 */
4859 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004860}
4861
Jesse Barnesf67a5592011-01-05 10:31:48 -08004862static void ironlake_crtc_enable(struct drm_crtc *crtc)
4863{
4864 struct drm_device *dev = crtc->dev;
4865 struct drm_i915_private *dev_priv = dev->dev_private;
4866 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004867 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004868 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004869
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004870 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004871 return;
4872
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004873 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004874 intel_prepare_shared_dpll(intel_crtc);
4875
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004876 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304877 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004878
4879 intel_set_pipe_timings(intel_crtc);
4880
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004881 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004882 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004883 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004884 }
4885
4886 ironlake_set_pipeconf(crtc);
4887
Jesse Barnesf67a5592011-01-05 10:31:48 -08004888 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004889
Daniel Vettera72e4c92014-09-30 10:56:47 +02004890 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4891 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004892
Daniel Vetterf6736a12013-06-05 13:34:30 +02004893 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004894 if (encoder->pre_enable)
4895 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004896
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004897 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004898 /* Note: FDI PLL enabling _must_ be done before we enable the
4899 * cpu pipes, hence this is separate from all the other fdi/pch
4900 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004901 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004902 } else {
4903 assert_fdi_tx_disabled(dev_priv, pipe);
4904 assert_fdi_rx_disabled(dev_priv, pipe);
4905 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004906
Jesse Barnesb074cec2013-04-25 12:55:02 -07004907 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004908
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004909 /*
4910 * On ILK+ LUT must be loaded before the pipe is running but with
4911 * clocks enabled
4912 */
4913 intel_crtc_load_lut(crtc);
4914
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004915 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004916 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004917
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004918 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004919 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004920
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004921 assert_vblank_disabled(crtc);
4922 drm_crtc_vblank_on(crtc);
4923
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004924 for_each_encoder_on_crtc(dev, crtc, encoder)
4925 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004926
4927 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004928 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004929}
4930
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004931/* IPS only exists on ULT machines and is tied to pipe A. */
4932static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4933{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004934 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004935}
4936
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004937static void haswell_crtc_enable(struct drm_crtc *crtc)
4938{
4939 struct drm_device *dev = crtc->dev;
4940 struct drm_i915_private *dev_priv = dev->dev_private;
4941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4942 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004943 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4944 struct intel_crtc_state *pipe_config =
4945 to_intel_crtc_state(crtc->state);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304946 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004947
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004948 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004949 return;
4950
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004951 if (intel_crtc_to_shared_dpll(intel_crtc))
4952 intel_enable_shared_dpll(intel_crtc);
4953
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004954 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304955 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004956
4957 intel_set_pipe_timings(intel_crtc);
4958
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004959 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4960 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4961 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004962 }
4963
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004964 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004965 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004966 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004967 }
4968
4969 haswell_set_pipeconf(crtc);
4970
4971 intel_set_pipe_csc(crtc);
4972
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004973 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004974
Daniel Vettera72e4c92014-09-30 10:56:47 +02004975 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304976 for_each_encoder_on_crtc(dev, crtc, encoder) {
4977 if (encoder->pre_pll_enable)
4978 encoder->pre_pll_enable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004979 if (encoder->pre_enable)
4980 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304981 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004982
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004983 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004984 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4985 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004986 dev_priv->display.fdi_link_train(crtc);
4987 }
4988
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304989 if (!is_dsi)
4990 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004991
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004992 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004993 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004994 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004995 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004996
4997 /*
4998 * On ILK+ LUT must be loaded before the pipe is running but with
4999 * clocks enabled
5000 */
5001 intel_crtc_load_lut(crtc);
5002
Paulo Zanoni1f544382012-10-24 11:32:00 -02005003 intel_ddi_set_pipe_settings(crtc);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305004 if (!is_dsi)
5005 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005006
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005007 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005008 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005009
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005010 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005011 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005012
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305013 if (intel_crtc->config->dp_encoder_is_mst && !is_dsi)
Dave Airlie0e32b392014-05-02 14:02:48 +10005014 intel_ddi_set_vc_payload_alloc(crtc, true);
5015
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005016 assert_vblank_disabled(crtc);
5017 drm_crtc_vblank_on(crtc);
5018
Jani Nikula8807e552013-08-30 19:40:32 +03005019 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005020 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005021 intel_opregion_notify_encoder(encoder, true);
5022 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005023
Paulo Zanonie4916942013-09-20 16:21:19 -03005024 /* If we change the relative order between pipe/planes enabling, we need
5025 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005026 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5027 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5028 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5029 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5030 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005031}
5032
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005033static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005034{
5035 struct drm_device *dev = crtc->base.dev;
5036 struct drm_i915_private *dev_priv = dev->dev_private;
5037 int pipe = crtc->pipe;
5038
5039 /* To avoid upsetting the power well on haswell only disable the pfit if
5040 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005041 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005042 I915_WRITE(PF_CTL(pipe), 0);
5043 I915_WRITE(PF_WIN_POS(pipe), 0);
5044 I915_WRITE(PF_WIN_SZ(pipe), 0);
5045 }
5046}
5047
Jesse Barnes6be4a602010-09-10 10:26:01 -07005048static void ironlake_crtc_disable(struct drm_crtc *crtc)
5049{
5050 struct drm_device *dev = crtc->dev;
5051 struct drm_i915_private *dev_priv = dev->dev_private;
5052 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005053 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005054 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005055 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005056
Daniel Vetterea9d7582012-07-10 10:42:52 +02005057 for_each_encoder_on_crtc(dev, crtc, encoder)
5058 encoder->disable(encoder);
5059
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005060 drm_crtc_vblank_off(crtc);
5061 assert_vblank_disabled(crtc);
5062
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005063 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005064 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005065
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005066 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005067
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005068 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005069
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005070 if (intel_crtc->config->has_pch_encoder)
5071 ironlake_fdi_disable(crtc);
5072
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005073 for_each_encoder_on_crtc(dev, crtc, encoder)
5074 if (encoder->post_disable)
5075 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005076
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005077 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005078 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005079
Daniel Vetterd925c592013-06-05 13:34:04 +02005080 if (HAS_PCH_CPT(dev)) {
5081 /* disable TRANS_DP_CTL */
5082 reg = TRANS_DP_CTL(pipe);
5083 temp = I915_READ(reg);
5084 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5085 TRANS_DP_PORT_SEL_MASK);
5086 temp |= TRANS_DP_PORT_SEL_NONE;
5087 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005088
Daniel Vetterd925c592013-06-05 13:34:04 +02005089 /* disable DPLL_SEL */
5090 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005091 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005092 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005093 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005094
Daniel Vetterd925c592013-06-05 13:34:04 +02005095 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005096 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07005097}
5098
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005099static void haswell_crtc_disable(struct drm_crtc *crtc)
5100{
5101 struct drm_device *dev = crtc->dev;
5102 struct drm_i915_private *dev_priv = dev->dev_private;
5103 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5104 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005105 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305106 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005107
Jani Nikula8807e552013-08-30 19:40:32 +03005108 for_each_encoder_on_crtc(dev, crtc, encoder) {
5109 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005110 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005111 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005112
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005113 drm_crtc_vblank_off(crtc);
5114 assert_vblank_disabled(crtc);
5115
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005116 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005117 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5118 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005119 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005120
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005121 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005122 intel_ddi_set_vc_payload_alloc(crtc, false);
5123
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305124 if (!is_dsi)
5125 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005126
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005127 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005128 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005129 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005130 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005131
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305132 if (!is_dsi)
5133 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005134
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005135 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005136 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005137 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005138 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005139
Imre Deak97b040a2014-06-25 22:01:50 +03005140 for_each_encoder_on_crtc(dev, crtc, encoder)
5141 if (encoder->post_disable)
5142 encoder->post_disable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005143}
5144
Jesse Barnes2dd24552013-04-25 12:55:01 -07005145static void i9xx_pfit_enable(struct intel_crtc *crtc)
5146{
5147 struct drm_device *dev = crtc->base.dev;
5148 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005149 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005150
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005151 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005152 return;
5153
Daniel Vetterc0b03412013-05-28 12:05:54 +02005154 /*
5155 * The panel fitter should only be adjusted whilst the pipe is disabled,
5156 * according to register description and PRM.
5157 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005158 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5159 assert_pipe_disabled(dev_priv, crtc->pipe);
5160
Jesse Barnesb074cec2013-04-25 12:55:02 -07005161 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5162 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005163
5164 /* Border color in case we don't scale up to the full screen. Black by
5165 * default, change to something else for debugging. */
5166 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005167}
5168
Dave Airlied05410f2014-06-05 13:22:59 +10005169static enum intel_display_power_domain port_to_power_domain(enum port port)
5170{
5171 switch (port) {
5172 case PORT_A:
5173 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5174 case PORT_B:
5175 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5176 case PORT_C:
5177 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5178 case PORT_D:
5179 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005180 case PORT_E:
5181 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005182 default:
5183 WARN_ON_ONCE(1);
5184 return POWER_DOMAIN_PORT_OTHER;
5185 }
5186}
5187
Imre Deak77d22dc2014-03-05 16:20:52 +02005188#define for_each_power_domain(domain, mask) \
5189 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5190 if ((1 << (domain)) & (mask))
5191
Imre Deak319be8a2014-03-04 19:22:57 +02005192enum intel_display_power_domain
5193intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005194{
Imre Deak319be8a2014-03-04 19:22:57 +02005195 struct drm_device *dev = intel_encoder->base.dev;
5196 struct intel_digital_port *intel_dig_port;
5197
5198 switch (intel_encoder->type) {
5199 case INTEL_OUTPUT_UNKNOWN:
5200 /* Only DDI platforms should ever use this output type */
5201 WARN_ON_ONCE(!HAS_DDI(dev));
5202 case INTEL_OUTPUT_DISPLAYPORT:
5203 case INTEL_OUTPUT_HDMI:
5204 case INTEL_OUTPUT_EDP:
5205 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005206 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005207 case INTEL_OUTPUT_DP_MST:
5208 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5209 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005210 case INTEL_OUTPUT_ANALOG:
5211 return POWER_DOMAIN_PORT_CRT;
5212 case INTEL_OUTPUT_DSI:
5213 return POWER_DOMAIN_PORT_DSI;
5214 default:
5215 return POWER_DOMAIN_PORT_OTHER;
5216 }
5217}
5218
5219static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5220{
5221 struct drm_device *dev = crtc->dev;
5222 struct intel_encoder *intel_encoder;
5223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5224 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005225 unsigned long mask;
5226 enum transcoder transcoder;
5227
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005228 if (!crtc->state->active)
5229 return 0;
5230
Imre Deak77d22dc2014-03-05 16:20:52 +02005231 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5232
5233 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5234 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005235 if (intel_crtc->config->pch_pfit.enabled ||
5236 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005237 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5238
Imre Deak319be8a2014-03-04 19:22:57 +02005239 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5240 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5241
Imre Deak77d22dc2014-03-05 16:20:52 +02005242 return mask;
5243}
5244
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005245static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5246{
5247 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5249 enum intel_display_power_domain domain;
5250 unsigned long domains, new_domains, old_domains;
5251
5252 old_domains = intel_crtc->enabled_power_domains;
5253 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5254
5255 domains = new_domains & ~old_domains;
5256
5257 for_each_power_domain(domain, domains)
5258 intel_display_power_get(dev_priv, domain);
5259
5260 return old_domains & ~new_domains;
5261}
5262
5263static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5264 unsigned long domains)
5265{
5266 enum intel_display_power_domain domain;
5267
5268 for_each_power_domain(domain, domains)
5269 intel_display_power_put(dev_priv, domain);
5270}
5271
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005272static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005273{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005274 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005275 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005276 unsigned long put_domains[I915_MAX_PIPES] = {};
5277 struct drm_crtc_state *crtc_state;
5278 struct drm_crtc *crtc;
5279 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005280
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005281 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5282 if (needs_modeset(crtc->state))
5283 put_domains[to_intel_crtc(crtc)->pipe] =
5284 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005285 }
5286
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005287 if (dev_priv->display.modeset_commit_cdclk) {
5288 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5289
5290 if (cdclk != dev_priv->cdclk_freq &&
5291 !WARN_ON(!state->allow_modeset))
5292 dev_priv->display.modeset_commit_cdclk(state);
5293 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005294
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005295 for (i = 0; i < I915_MAX_PIPES; i++)
5296 if (put_domains[i])
5297 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005298}
5299
Mika Kaholaadafdc62015-08-18 14:36:59 +03005300static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5301{
5302 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5303
5304 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5305 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5306 return max_cdclk_freq;
5307 else if (IS_CHERRYVIEW(dev_priv))
5308 return max_cdclk_freq*95/100;
5309 else if (INTEL_INFO(dev_priv)->gen < 4)
5310 return 2*max_cdclk_freq*90/100;
5311 else
5312 return max_cdclk_freq*90/100;
5313}
5314
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005315static void intel_update_max_cdclk(struct drm_device *dev)
5316{
5317 struct drm_i915_private *dev_priv = dev->dev_private;
5318
5319 if (IS_SKYLAKE(dev)) {
5320 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5321
5322 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5323 dev_priv->max_cdclk_freq = 675000;
5324 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5325 dev_priv->max_cdclk_freq = 540000;
5326 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5327 dev_priv->max_cdclk_freq = 450000;
5328 else
5329 dev_priv->max_cdclk_freq = 337500;
5330 } else if (IS_BROADWELL(dev)) {
5331 /*
5332 * FIXME with extra cooling we can allow
5333 * 540 MHz for ULX and 675 Mhz for ULT.
5334 * How can we know if extra cooling is
5335 * available? PCI ID, VTB, something else?
5336 */
5337 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5338 dev_priv->max_cdclk_freq = 450000;
5339 else if (IS_BDW_ULX(dev))
5340 dev_priv->max_cdclk_freq = 450000;
5341 else if (IS_BDW_ULT(dev))
5342 dev_priv->max_cdclk_freq = 540000;
5343 else
5344 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005345 } else if (IS_CHERRYVIEW(dev)) {
5346 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005347 } else if (IS_VALLEYVIEW(dev)) {
5348 dev_priv->max_cdclk_freq = 400000;
5349 } else {
5350 /* otherwise assume cdclk is fixed */
5351 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5352 }
5353
Mika Kaholaadafdc62015-08-18 14:36:59 +03005354 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5355
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005356 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5357 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005358
5359 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5360 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005361}
5362
5363static void intel_update_cdclk(struct drm_device *dev)
5364{
5365 struct drm_i915_private *dev_priv = dev->dev_private;
5366
5367 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5368 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5369 dev_priv->cdclk_freq);
5370
5371 /*
5372 * Program the gmbus_freq based on the cdclk frequency.
5373 * BSpec erroneously claims we should aim for 4MHz, but
5374 * in fact 1MHz is the correct frequency.
5375 */
5376 if (IS_VALLEYVIEW(dev)) {
5377 /*
5378 * Program the gmbus_freq based on the cdclk frequency.
5379 * BSpec erroneously claims we should aim for 4MHz, but
5380 * in fact 1MHz is the correct frequency.
5381 */
5382 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5383 }
5384
5385 if (dev_priv->max_cdclk_freq == 0)
5386 intel_update_max_cdclk(dev);
5387}
5388
Damien Lespiau70d0c572015-06-04 18:21:29 +01005389static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305390{
5391 struct drm_i915_private *dev_priv = dev->dev_private;
5392 uint32_t divider;
5393 uint32_t ratio;
5394 uint32_t current_freq;
5395 int ret;
5396
5397 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5398 switch (frequency) {
5399 case 144000:
5400 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5401 ratio = BXT_DE_PLL_RATIO(60);
5402 break;
5403 case 288000:
5404 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5405 ratio = BXT_DE_PLL_RATIO(60);
5406 break;
5407 case 384000:
5408 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5409 ratio = BXT_DE_PLL_RATIO(60);
5410 break;
5411 case 576000:
5412 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5413 ratio = BXT_DE_PLL_RATIO(60);
5414 break;
5415 case 624000:
5416 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5417 ratio = BXT_DE_PLL_RATIO(65);
5418 break;
5419 case 19200:
5420 /*
5421 * Bypass frequency with DE PLL disabled. Init ratio, divider
5422 * to suppress GCC warning.
5423 */
5424 ratio = 0;
5425 divider = 0;
5426 break;
5427 default:
5428 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5429
5430 return;
5431 }
5432
5433 mutex_lock(&dev_priv->rps.hw_lock);
5434 /* Inform power controller of upcoming frequency change */
5435 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5436 0x80000000);
5437 mutex_unlock(&dev_priv->rps.hw_lock);
5438
5439 if (ret) {
5440 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5441 ret, frequency);
5442 return;
5443 }
5444
5445 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5446 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5447 current_freq = current_freq * 500 + 1000;
5448
5449 /*
5450 * DE PLL has to be disabled when
5451 * - setting to 19.2MHz (bypass, PLL isn't used)
5452 * - before setting to 624MHz (PLL needs toggling)
5453 * - before setting to any frequency from 624MHz (PLL needs toggling)
5454 */
5455 if (frequency == 19200 || frequency == 624000 ||
5456 current_freq == 624000) {
5457 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5458 /* Timeout 200us */
5459 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5460 1))
5461 DRM_ERROR("timout waiting for DE PLL unlock\n");
5462 }
5463
5464 if (frequency != 19200) {
5465 uint32_t val;
5466
5467 val = I915_READ(BXT_DE_PLL_CTL);
5468 val &= ~BXT_DE_PLL_RATIO_MASK;
5469 val |= ratio;
5470 I915_WRITE(BXT_DE_PLL_CTL, val);
5471
5472 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5473 /* Timeout 200us */
5474 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5475 DRM_ERROR("timeout waiting for DE PLL lock\n");
5476
5477 val = I915_READ(CDCLK_CTL);
5478 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5479 val |= divider;
5480 /*
5481 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5482 * enable otherwise.
5483 */
5484 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5485 if (frequency >= 500000)
5486 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5487
5488 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5489 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5490 val |= (frequency - 1000) / 500;
5491 I915_WRITE(CDCLK_CTL, val);
5492 }
5493
5494 mutex_lock(&dev_priv->rps.hw_lock);
5495 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5496 DIV_ROUND_UP(frequency, 25000));
5497 mutex_unlock(&dev_priv->rps.hw_lock);
5498
5499 if (ret) {
5500 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5501 ret, frequency);
5502 return;
5503 }
5504
Damien Lespiaua47871b2015-06-04 18:21:34 +01005505 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305506}
5507
5508void broxton_init_cdclk(struct drm_device *dev)
5509{
5510 struct drm_i915_private *dev_priv = dev->dev_private;
5511 uint32_t val;
5512
5513 /*
5514 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5515 * or else the reset will hang because there is no PCH to respond.
5516 * Move the handshake programming to initialization sequence.
5517 * Previously was left up to BIOS.
5518 */
5519 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5520 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5521 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5522
5523 /* Enable PG1 for cdclk */
5524 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5525
5526 /* check if cd clock is enabled */
5527 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5528 DRM_DEBUG_KMS("Display already initialized\n");
5529 return;
5530 }
5531
5532 /*
5533 * FIXME:
5534 * - The initial CDCLK needs to be read from VBT.
5535 * Need to make this change after VBT has changes for BXT.
5536 * - check if setting the max (or any) cdclk freq is really necessary
5537 * here, it belongs to modeset time
5538 */
5539 broxton_set_cdclk(dev, 624000);
5540
5541 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005542 POSTING_READ(DBUF_CTL);
5543
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305544 udelay(10);
5545
5546 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5547 DRM_ERROR("DBuf power enable timeout!\n");
5548}
5549
5550void broxton_uninit_cdclk(struct drm_device *dev)
5551{
5552 struct drm_i915_private *dev_priv = dev->dev_private;
5553
5554 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005555 POSTING_READ(DBUF_CTL);
5556
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305557 udelay(10);
5558
5559 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5560 DRM_ERROR("DBuf power disable timeout!\n");
5561
5562 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5563 broxton_set_cdclk(dev, 19200);
5564
5565 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5566}
5567
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005568static const struct skl_cdclk_entry {
5569 unsigned int freq;
5570 unsigned int vco;
5571} skl_cdclk_frequencies[] = {
5572 { .freq = 308570, .vco = 8640 },
5573 { .freq = 337500, .vco = 8100 },
5574 { .freq = 432000, .vco = 8640 },
5575 { .freq = 450000, .vco = 8100 },
5576 { .freq = 540000, .vco = 8100 },
5577 { .freq = 617140, .vco = 8640 },
5578 { .freq = 675000, .vco = 8100 },
5579};
5580
5581static unsigned int skl_cdclk_decimal(unsigned int freq)
5582{
5583 return (freq - 1000) / 500;
5584}
5585
5586static unsigned int skl_cdclk_get_vco(unsigned int freq)
5587{
5588 unsigned int i;
5589
5590 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5591 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5592
5593 if (e->freq == freq)
5594 return e->vco;
5595 }
5596
5597 return 8100;
5598}
5599
5600static void
5601skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5602{
5603 unsigned int min_freq;
5604 u32 val;
5605
5606 /* select the minimum CDCLK before enabling DPLL 0 */
5607 val = I915_READ(CDCLK_CTL);
5608 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5609 val |= CDCLK_FREQ_337_308;
5610
5611 if (required_vco == 8640)
5612 min_freq = 308570;
5613 else
5614 min_freq = 337500;
5615
5616 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5617
5618 I915_WRITE(CDCLK_CTL, val);
5619 POSTING_READ(CDCLK_CTL);
5620
5621 /*
5622 * We always enable DPLL0 with the lowest link rate possible, but still
5623 * taking into account the VCO required to operate the eDP panel at the
5624 * desired frequency. The usual DP link rates operate with a VCO of
5625 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5626 * The modeset code is responsible for the selection of the exact link
5627 * rate later on, with the constraint of choosing a frequency that
5628 * works with required_vco.
5629 */
5630 val = I915_READ(DPLL_CTRL1);
5631
5632 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5633 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5634 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5635 if (required_vco == 8640)
5636 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5637 SKL_DPLL0);
5638 else
5639 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5640 SKL_DPLL0);
5641
5642 I915_WRITE(DPLL_CTRL1, val);
5643 POSTING_READ(DPLL_CTRL1);
5644
5645 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5646
5647 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5648 DRM_ERROR("DPLL0 not locked\n");
5649}
5650
5651static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5652{
5653 int ret;
5654 u32 val;
5655
5656 /* inform PCU we want to change CDCLK */
5657 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5658 mutex_lock(&dev_priv->rps.hw_lock);
5659 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5660 mutex_unlock(&dev_priv->rps.hw_lock);
5661
5662 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5663}
5664
5665static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5666{
5667 unsigned int i;
5668
5669 for (i = 0; i < 15; i++) {
5670 if (skl_cdclk_pcu_ready(dev_priv))
5671 return true;
5672 udelay(10);
5673 }
5674
5675 return false;
5676}
5677
5678static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5679{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005680 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005681 u32 freq_select, pcu_ack;
5682
5683 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5684
5685 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5686 DRM_ERROR("failed to inform PCU about cdclk change\n");
5687 return;
5688 }
5689
5690 /* set CDCLK_CTL */
5691 switch(freq) {
5692 case 450000:
5693 case 432000:
5694 freq_select = CDCLK_FREQ_450_432;
5695 pcu_ack = 1;
5696 break;
5697 case 540000:
5698 freq_select = CDCLK_FREQ_540;
5699 pcu_ack = 2;
5700 break;
5701 case 308570:
5702 case 337500:
5703 default:
5704 freq_select = CDCLK_FREQ_337_308;
5705 pcu_ack = 0;
5706 break;
5707 case 617140:
5708 case 675000:
5709 freq_select = CDCLK_FREQ_675_617;
5710 pcu_ack = 3;
5711 break;
5712 }
5713
5714 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5715 POSTING_READ(CDCLK_CTL);
5716
5717 /* inform PCU of the change */
5718 mutex_lock(&dev_priv->rps.hw_lock);
5719 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5720 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005721
5722 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005723}
5724
5725void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5726{
5727 /* disable DBUF power */
5728 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5729 POSTING_READ(DBUF_CTL);
5730
5731 udelay(10);
5732
5733 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5734 DRM_ERROR("DBuf power disable timeout\n");
5735
Animesh Manna4e961e42015-08-26 01:36:08 +05305736 /*
5737 * DMC assumes ownership of LCPLL and will get confused if we touch it.
5738 */
5739 if (dev_priv->csr.dmc_payload) {
5740 /* disable DPLL0 */
5741 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) &
5742 ~LCPLL_PLL_ENABLE);
5743 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5744 DRM_ERROR("Couldn't disable DPLL0\n");
5745 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005746
5747 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5748}
5749
5750void skl_init_cdclk(struct drm_i915_private *dev_priv)
5751{
5752 u32 val;
5753 unsigned int required_vco;
5754
5755 /* enable PCH reset handshake */
5756 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5757 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5758
5759 /* enable PG1 and Misc I/O */
5760 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5761
Gary Wang39d9b852015-08-28 16:40:34 +08005762 /* DPLL0 not enabled (happens on early BIOS versions) */
5763 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5764 /* enable DPLL0 */
5765 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5766 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005767 }
5768
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005769 /* set CDCLK to the frequency the BIOS chose */
5770 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5771
5772 /* enable DBUF power */
5773 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5774 POSTING_READ(DBUF_CTL);
5775
5776 udelay(10);
5777
5778 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5779 DRM_ERROR("DBuf power enable timeout\n");
5780}
5781
Jesse Barnes30a970c2013-11-04 13:48:12 -08005782/* Adjust CDclk dividers to allow high res or save power if possible */
5783static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5784{
5785 struct drm_i915_private *dev_priv = dev->dev_private;
5786 u32 val, cmd;
5787
Vandana Kannan164dfd22014-11-24 13:37:41 +05305788 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5789 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005790
Ville Syrjälädfcab172014-06-13 13:37:47 +03005791 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005792 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005793 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005794 cmd = 1;
5795 else
5796 cmd = 0;
5797
5798 mutex_lock(&dev_priv->rps.hw_lock);
5799 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5800 val &= ~DSPFREQGUAR_MASK;
5801 val |= (cmd << DSPFREQGUAR_SHIFT);
5802 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5803 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5804 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5805 50)) {
5806 DRM_ERROR("timed out waiting for CDclk change\n");
5807 }
5808 mutex_unlock(&dev_priv->rps.hw_lock);
5809
Ville Syrjälä54433e92015-05-26 20:42:31 +03005810 mutex_lock(&dev_priv->sb_lock);
5811
Ville Syrjälädfcab172014-06-13 13:37:47 +03005812 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005813 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005814
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005815 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005816
Jesse Barnes30a970c2013-11-04 13:48:12 -08005817 /* adjust cdclk divider */
5818 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005819 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005820 val |= divider;
5821 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005822
5823 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005824 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005825 50))
5826 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005827 }
5828
Jesse Barnes30a970c2013-11-04 13:48:12 -08005829 /* adjust self-refresh exit latency value */
5830 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5831 val &= ~0x7f;
5832
5833 /*
5834 * For high bandwidth configs, we set a higher latency in the bunit
5835 * so that the core display fetch happens in time to avoid underruns.
5836 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005837 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005838 val |= 4500 / 250; /* 4.5 usec */
5839 else
5840 val |= 3000 / 250; /* 3.0 usec */
5841 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005842
Ville Syrjäläa5805162015-05-26 20:42:30 +03005843 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005844
Ville Syrjäläb6283052015-06-03 15:45:07 +03005845 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005846}
5847
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005848static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5849{
5850 struct drm_i915_private *dev_priv = dev->dev_private;
5851 u32 val, cmd;
5852
Vandana Kannan164dfd22014-11-24 13:37:41 +05305853 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5854 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005855
5856 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005857 case 333333:
5858 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005859 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005860 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005861 break;
5862 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005863 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005864 return;
5865 }
5866
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005867 /*
5868 * Specs are full of misinformation, but testing on actual
5869 * hardware has shown that we just need to write the desired
5870 * CCK divider into the Punit register.
5871 */
5872 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5873
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005874 mutex_lock(&dev_priv->rps.hw_lock);
5875 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5876 val &= ~DSPFREQGUAR_MASK_CHV;
5877 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5878 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5879 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5880 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5881 50)) {
5882 DRM_ERROR("timed out waiting for CDclk change\n");
5883 }
5884 mutex_unlock(&dev_priv->rps.hw_lock);
5885
Ville Syrjäläb6283052015-06-03 15:45:07 +03005886 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005887}
5888
Jesse Barnes30a970c2013-11-04 13:48:12 -08005889static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5890 int max_pixclk)
5891{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005892 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005893 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005894
Jesse Barnes30a970c2013-11-04 13:48:12 -08005895 /*
5896 * Really only a few cases to deal with, as only 4 CDclks are supported:
5897 * 200MHz
5898 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005899 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005900 * 400MHz (VLV only)
5901 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5902 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005903 *
5904 * We seem to get an unstable or solid color picture at 200MHz.
5905 * Not sure what's wrong. For now use 200MHz only when all pipes
5906 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005907 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005908 if (!IS_CHERRYVIEW(dev_priv) &&
5909 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005910 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005911 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005912 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005913 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005914 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005915 else
5916 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005917}
5918
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305919static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5920 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005921{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305922 /*
5923 * FIXME:
5924 * - remove the guardband, it's not needed on BXT
5925 * - set 19.2MHz bypass frequency if there are no active pipes
5926 */
5927 if (max_pixclk > 576000*9/10)
5928 return 624000;
5929 else if (max_pixclk > 384000*9/10)
5930 return 576000;
5931 else if (max_pixclk > 288000*9/10)
5932 return 384000;
5933 else if (max_pixclk > 144000*9/10)
5934 return 288000;
5935 else
5936 return 144000;
5937}
5938
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005939/* Compute the max pixel clock for new configuration. Uses atomic state if
5940 * that's non-NULL, look at current state otherwise. */
5941static int intel_mode_max_pixclk(struct drm_device *dev,
5942 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005943{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005944 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005945 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005946 int max_pixclk = 0;
5947
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005948 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005949 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005950 if (IS_ERR(crtc_state))
5951 return PTR_ERR(crtc_state);
5952
5953 if (!crtc_state->base.enable)
5954 continue;
5955
5956 max_pixclk = max(max_pixclk,
5957 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005958 }
5959
5960 return max_pixclk;
5961}
5962
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005963static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005964{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005965 struct drm_device *dev = state->dev;
5966 struct drm_i915_private *dev_priv = dev->dev_private;
5967 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005968
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005969 if (max_pixclk < 0)
5970 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005971
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005972 to_intel_atomic_state(state)->cdclk =
5973 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305974
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005975 return 0;
5976}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005977
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005978static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5979{
5980 struct drm_device *dev = state->dev;
5981 struct drm_i915_private *dev_priv = dev->dev_private;
5982 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005983
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005984 if (max_pixclk < 0)
5985 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005986
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005987 to_intel_atomic_state(state)->cdclk =
5988 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005989
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005990 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005991}
5992
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005993static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5994{
5995 unsigned int credits, default_credits;
5996
5997 if (IS_CHERRYVIEW(dev_priv))
5998 default_credits = PFI_CREDIT(12);
5999 else
6000 default_credits = PFI_CREDIT(8);
6001
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006002 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006003 /* CHV suggested value is 31 or 63 */
6004 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006005 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006006 else
6007 credits = PFI_CREDIT(15);
6008 } else {
6009 credits = default_credits;
6010 }
6011
6012 /*
6013 * WA - write default credits before re-programming
6014 * FIXME: should we also set the resend bit here?
6015 */
6016 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6017 default_credits);
6018
6019 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6020 credits | PFI_CREDIT_RESEND);
6021
6022 /*
6023 * FIXME is this guaranteed to clear
6024 * immediately or should we poll for it?
6025 */
6026 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6027}
6028
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006029static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006030{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006031 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006032 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006033 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006034
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006035 /*
6036 * FIXME: We can end up here with all power domains off, yet
6037 * with a CDCLK frequency other than the minimum. To account
6038 * for this take the PIPE-A power domain, which covers the HW
6039 * blocks needed for the following programming. This can be
6040 * removed once it's guaranteed that we get here either with
6041 * the minimum CDCLK set, or the required power domains
6042 * enabled.
6043 */
6044 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006045
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006046 if (IS_CHERRYVIEW(dev))
6047 cherryview_set_cdclk(dev, req_cdclk);
6048 else
6049 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006050
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006051 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006052
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006053 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006054}
6055
Jesse Barnes89b667f2013-04-18 14:51:36 -07006056static void valleyview_crtc_enable(struct drm_crtc *crtc)
6057{
6058 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006059 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6061 struct intel_encoder *encoder;
6062 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006063 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006064
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006065 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006066 return;
6067
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006068 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306069
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006070 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306071 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006072
6073 intel_set_pipe_timings(intel_crtc);
6074
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006075 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6076 struct drm_i915_private *dev_priv = dev->dev_private;
6077
6078 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6079 I915_WRITE(CHV_CANVAS(pipe), 0);
6080 }
6081
Daniel Vetter5b18e572014-04-24 23:55:06 +02006082 i9xx_set_pipeconf(intel_crtc);
6083
Jesse Barnes89b667f2013-04-18 14:51:36 -07006084 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006085
Daniel Vettera72e4c92014-09-30 10:56:47 +02006086 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006087
Jesse Barnes89b667f2013-04-18 14:51:36 -07006088 for_each_encoder_on_crtc(dev, crtc, encoder)
6089 if (encoder->pre_pll_enable)
6090 encoder->pre_pll_enable(encoder);
6091
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006092 if (!is_dsi) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006093 if (IS_CHERRYVIEW(dev)) {
6094 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006095 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006096 } else {
6097 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006098 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006099 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006100 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006101
6102 for_each_encoder_on_crtc(dev, crtc, encoder)
6103 if (encoder->pre_enable)
6104 encoder->pre_enable(encoder);
6105
Jesse Barnes2dd24552013-04-25 12:55:01 -07006106 i9xx_pfit_enable(intel_crtc);
6107
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006108 intel_crtc_load_lut(crtc);
6109
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006110 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006111
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006112 assert_vblank_disabled(crtc);
6113 drm_crtc_vblank_on(crtc);
6114
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006115 for_each_encoder_on_crtc(dev, crtc, encoder)
6116 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006117}
6118
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006119static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6120{
6121 struct drm_device *dev = crtc->base.dev;
6122 struct drm_i915_private *dev_priv = dev->dev_private;
6123
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006124 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6125 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006126}
6127
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006128static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006129{
6130 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006131 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006133 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006134 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006135
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006136 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006137 return;
6138
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006139 i9xx_set_pll_dividers(intel_crtc);
6140
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006141 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306142 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006143
6144 intel_set_pipe_timings(intel_crtc);
6145
Daniel Vetter5b18e572014-04-24 23:55:06 +02006146 i9xx_set_pipeconf(intel_crtc);
6147
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006148 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006149
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006150 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006151 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006152
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006153 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006154 if (encoder->pre_enable)
6155 encoder->pre_enable(encoder);
6156
Daniel Vetterf6736a12013-06-05 13:34:30 +02006157 i9xx_enable_pll(intel_crtc);
6158
Jesse Barnes2dd24552013-04-25 12:55:01 -07006159 i9xx_pfit_enable(intel_crtc);
6160
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006161 intel_crtc_load_lut(crtc);
6162
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006163 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006164 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006165
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006166 assert_vblank_disabled(crtc);
6167 drm_crtc_vblank_on(crtc);
6168
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006169 for_each_encoder_on_crtc(dev, crtc, encoder)
6170 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006171}
6172
Daniel Vetter87476d62013-04-11 16:29:06 +02006173static void i9xx_pfit_disable(struct intel_crtc *crtc)
6174{
6175 struct drm_device *dev = crtc->base.dev;
6176 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006177
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006178 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006179 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006180
6181 assert_pipe_disabled(dev_priv, crtc->pipe);
6182
Daniel Vetter328d8e82013-05-08 10:36:31 +02006183 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6184 I915_READ(PFIT_CONTROL));
6185 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006186}
6187
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006188static void i9xx_crtc_disable(struct drm_crtc *crtc)
6189{
6190 struct drm_device *dev = crtc->dev;
6191 struct drm_i915_private *dev_priv = dev->dev_private;
6192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006193 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006194 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006195
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006196 /*
6197 * On gen2 planes are double buffered but the pipe isn't, so we must
6198 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006199 * We also need to wait on all gmch platforms because of the
6200 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006201 */
Imre Deak564ed192014-06-13 14:54:21 +03006202 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006203
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006204 for_each_encoder_on_crtc(dev, crtc, encoder)
6205 encoder->disable(encoder);
6206
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006207 drm_crtc_vblank_off(crtc);
6208 assert_vblank_disabled(crtc);
6209
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006210 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006211
Daniel Vetter87476d62013-04-11 16:29:06 +02006212 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006213
Jesse Barnes89b667f2013-04-18 14:51:36 -07006214 for_each_encoder_on_crtc(dev, crtc, encoder)
6215 if (encoder->post_disable)
6216 encoder->post_disable(encoder);
6217
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006218 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006219 if (IS_CHERRYVIEW(dev))
6220 chv_disable_pll(dev_priv, pipe);
6221 else if (IS_VALLEYVIEW(dev))
6222 vlv_disable_pll(dev_priv, pipe);
6223 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006224 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006225 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006226
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006227 for_each_encoder_on_crtc(dev, crtc, encoder)
6228 if (encoder->post_pll_disable)
6229 encoder->post_pll_disable(encoder);
6230
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006231 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006232 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006233}
6234
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006235static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006236{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006238 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006239 enum intel_display_power_domain domain;
6240 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006241
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006242 if (!intel_crtc->active)
6243 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006244
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006245 if (to_intel_plane_state(crtc->primary->state)->visible) {
6246 intel_crtc_wait_for_pending_flips(crtc);
6247 intel_pre_disable_primary(crtc);
6248 }
6249
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006250 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006251 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006252 intel_crtc->active = false;
6253 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006254 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006255
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006256 domains = intel_crtc->enabled_power_domains;
6257 for_each_power_domain(domain, domains)
6258 intel_display_power_put(dev_priv, domain);
6259 intel_crtc->enabled_power_domains = 0;
6260}
6261
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006262/*
6263 * turn all crtc's off, but do not adjust state
6264 * This has to be paired with a call to intel_modeset_setup_hw_state.
6265 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006266int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006267{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006268 struct drm_mode_config *config = &dev->mode_config;
6269 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6270 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006271 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006272 unsigned crtc_mask = 0;
6273 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006274
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006275 if (WARN_ON(!ctx))
6276 return 0;
6277
6278 lockdep_assert_held(&ctx->ww_ctx);
6279 state = drm_atomic_state_alloc(dev);
6280 if (WARN_ON(!state))
6281 return -ENOMEM;
6282
6283 state->acquire_ctx = ctx;
6284 state->allow_modeset = true;
6285
6286 for_each_crtc(dev, crtc) {
6287 struct drm_crtc_state *crtc_state =
6288 drm_atomic_get_crtc_state(state, crtc);
6289
6290 ret = PTR_ERR_OR_ZERO(crtc_state);
6291 if (ret)
6292 goto free;
6293
6294 if (!crtc_state->active)
6295 continue;
6296
6297 crtc_state->active = false;
6298 crtc_mask |= 1 << drm_crtc_index(crtc);
6299 }
6300
6301 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006302 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006303
6304 if (!ret) {
6305 for_each_crtc(dev, crtc)
6306 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6307 crtc->state->active = true;
6308
6309 return ret;
6310 }
6311 }
6312
6313free:
6314 if (ret)
6315 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6316 drm_atomic_state_free(state);
6317 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006318}
6319
Chris Wilsonea5b2132010-08-04 13:50:23 +01006320void intel_encoder_destroy(struct drm_encoder *encoder)
6321{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006322 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006323
Chris Wilsonea5b2132010-08-04 13:50:23 +01006324 drm_encoder_cleanup(encoder);
6325 kfree(intel_encoder);
6326}
6327
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006328/* Cross check the actual hw state with our own modeset state tracking (and it's
6329 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006330static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006331{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006332 struct drm_crtc *crtc = connector->base.state->crtc;
6333
6334 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6335 connector->base.base.id,
6336 connector->base.name);
6337
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006338 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006339 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006340 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006341
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006342 I915_STATE_WARN(!crtc,
6343 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006344
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006345 if (!crtc)
6346 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006347
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006348 I915_STATE_WARN(!crtc->state->active,
6349 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006350
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006351 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006352 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006353
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006354 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006355 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006356
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006357 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006358 "attached encoder crtc differs from connector crtc\n");
6359 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006360 I915_STATE_WARN(crtc && crtc->state->active,
6361 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006362 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6363 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006364 }
6365}
6366
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006367int intel_connector_init(struct intel_connector *connector)
6368{
6369 struct drm_connector_state *connector_state;
6370
6371 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6372 if (!connector_state)
6373 return -ENOMEM;
6374
6375 connector->base.state = connector_state;
6376 return 0;
6377}
6378
6379struct intel_connector *intel_connector_alloc(void)
6380{
6381 struct intel_connector *connector;
6382
6383 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6384 if (!connector)
6385 return NULL;
6386
6387 if (intel_connector_init(connector) < 0) {
6388 kfree(connector);
6389 return NULL;
6390 }
6391
6392 return connector;
6393}
6394
Daniel Vetterf0947c32012-07-02 13:10:34 +02006395/* Simple connector->get_hw_state implementation for encoders that support only
6396 * one connector and no cloning and hence the encoder state determines the state
6397 * of the connector. */
6398bool intel_connector_get_hw_state(struct intel_connector *connector)
6399{
Daniel Vetter24929352012-07-02 20:28:59 +02006400 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006401 struct intel_encoder *encoder = connector->encoder;
6402
6403 return encoder->get_hw_state(encoder, &pipe);
6404}
6405
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006406static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006407{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006408 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6409 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006410
6411 return 0;
6412}
6413
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006414static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006415 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006416{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006417 struct drm_atomic_state *state = pipe_config->base.state;
6418 struct intel_crtc *other_crtc;
6419 struct intel_crtc_state *other_crtc_state;
6420
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006421 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6422 pipe_name(pipe), pipe_config->fdi_lanes);
6423 if (pipe_config->fdi_lanes > 4) {
6424 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6425 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006426 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006427 }
6428
Paulo Zanonibafb6552013-11-02 21:07:44 -07006429 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006430 if (pipe_config->fdi_lanes > 2) {
6431 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6432 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006433 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006434 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006435 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006436 }
6437 }
6438
6439 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006440 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006441
6442 /* Ivybridge 3 pipe is really complicated */
6443 switch (pipe) {
6444 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006445 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006446 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006447 if (pipe_config->fdi_lanes <= 2)
6448 return 0;
6449
6450 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6451 other_crtc_state =
6452 intel_atomic_get_crtc_state(state, other_crtc);
6453 if (IS_ERR(other_crtc_state))
6454 return PTR_ERR(other_crtc_state);
6455
6456 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006457 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6458 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006459 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006460 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006461 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006462 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006463 if (pipe_config->fdi_lanes > 2) {
6464 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6465 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006466 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006467 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006468
6469 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6470 other_crtc_state =
6471 intel_atomic_get_crtc_state(state, other_crtc);
6472 if (IS_ERR(other_crtc_state))
6473 return PTR_ERR(other_crtc_state);
6474
6475 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006476 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006477 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006478 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006479 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006480 default:
6481 BUG();
6482 }
6483}
6484
Daniel Vettere29c22c2013-02-21 00:00:16 +01006485#define RETRY 1
6486static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006487 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006488{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006489 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006490 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006491 int lane, link_bw, fdi_dotclock, ret;
6492 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006493
Daniel Vettere29c22c2013-02-21 00:00:16 +01006494retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006495 /* FDI is a binary signal running at ~2.7GHz, encoding
6496 * each output octet as 10 bits. The actual frequency
6497 * is stored as a divider into a 100MHz clock, and the
6498 * mode pixel clock is stored in units of 1KHz.
6499 * Hence the bw of each lane in terms of the mode signal
6500 * is:
6501 */
6502 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6503
Damien Lespiau241bfc32013-09-25 16:45:37 +01006504 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006505
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006506 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006507 pipe_config->pipe_bpp);
6508
6509 pipe_config->fdi_lanes = lane;
6510
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006511 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006512 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006513
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006514 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6515 intel_crtc->pipe, pipe_config);
6516 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006517 pipe_config->pipe_bpp -= 2*3;
6518 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6519 pipe_config->pipe_bpp);
6520 needs_recompute = true;
6521 pipe_config->bw_constrained = true;
6522
6523 goto retry;
6524 }
6525
6526 if (needs_recompute)
6527 return RETRY;
6528
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006529 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006530}
6531
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006532static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6533 struct intel_crtc_state *pipe_config)
6534{
6535 if (pipe_config->pipe_bpp > 24)
6536 return false;
6537
6538 /* HSW can handle pixel rate up to cdclk? */
6539 if (IS_HASWELL(dev_priv->dev))
6540 return true;
6541
6542 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006543 * We compare against max which means we must take
6544 * the increased cdclk requirement into account when
6545 * calculating the new cdclk.
6546 *
6547 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006548 */
6549 return ilk_pipe_pixel_rate(pipe_config) <=
6550 dev_priv->max_cdclk_freq * 95 / 100;
6551}
6552
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006553static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006554 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006555{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006556 struct drm_device *dev = crtc->base.dev;
6557 struct drm_i915_private *dev_priv = dev->dev_private;
6558
Jani Nikulad330a952014-01-21 11:24:25 +02006559 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006560 hsw_crtc_supports_ips(crtc) &&
6561 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006562}
6563
Daniel Vettera43f6e02013-06-07 23:10:32 +02006564static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006565 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006566{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006567 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006568 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006569 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006570
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006571 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006572 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006573 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006574
6575 /*
6576 * Enable pixel doubling when the dot clock
6577 * is > 90% of the (display) core speed.
6578 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006579 * GDG double wide on either pipe,
6580 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006581 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006582 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006583 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006584 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006585 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006586 }
6587
Damien Lespiau241bfc32013-09-25 16:45:37 +01006588 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006589 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006590 }
Chris Wilson89749352010-09-12 18:25:19 +01006591
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006592 /*
6593 * Pipe horizontal size must be even in:
6594 * - DVO ganged mode
6595 * - LVDS dual channel mode
6596 * - Double wide pipe
6597 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006598 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006599 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6600 pipe_config->pipe_src_w &= ~1;
6601
Damien Lespiau8693a822013-05-03 18:48:11 +01006602 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6603 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006604 */
6605 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006606 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006607 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006608
Damien Lespiauf5adf942013-06-24 18:29:34 +01006609 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006610 hsw_compute_ips_config(crtc, pipe_config);
6611
Daniel Vetter877d48d2013-04-19 11:24:43 +02006612 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006613 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006614
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006615 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006616}
6617
Ville Syrjälä1652d192015-03-31 14:12:01 +03006618static int skylake_get_display_clock_speed(struct drm_device *dev)
6619{
6620 struct drm_i915_private *dev_priv = to_i915(dev);
6621 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6622 uint32_t cdctl = I915_READ(CDCLK_CTL);
6623 uint32_t linkrate;
6624
Damien Lespiau414355a2015-06-04 18:21:31 +01006625 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006626 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006627
6628 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6629 return 540000;
6630
6631 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006632 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006633
Damien Lespiau71cd8422015-04-30 16:39:17 +01006634 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6635 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006636 /* vco 8640 */
6637 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6638 case CDCLK_FREQ_450_432:
6639 return 432000;
6640 case CDCLK_FREQ_337_308:
6641 return 308570;
6642 case CDCLK_FREQ_675_617:
6643 return 617140;
6644 default:
6645 WARN(1, "Unknown cd freq selection\n");
6646 }
6647 } else {
6648 /* vco 8100 */
6649 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6650 case CDCLK_FREQ_450_432:
6651 return 450000;
6652 case CDCLK_FREQ_337_308:
6653 return 337500;
6654 case CDCLK_FREQ_675_617:
6655 return 675000;
6656 default:
6657 WARN(1, "Unknown cd freq selection\n");
6658 }
6659 }
6660
6661 /* error case, do as if DPLL0 isn't enabled */
6662 return 24000;
6663}
6664
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006665static int broxton_get_display_clock_speed(struct drm_device *dev)
6666{
6667 struct drm_i915_private *dev_priv = to_i915(dev);
6668 uint32_t cdctl = I915_READ(CDCLK_CTL);
6669 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6670 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6671 int cdclk;
6672
6673 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6674 return 19200;
6675
6676 cdclk = 19200 * pll_ratio / 2;
6677
6678 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6679 case BXT_CDCLK_CD2X_DIV_SEL_1:
6680 return cdclk; /* 576MHz or 624MHz */
6681 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6682 return cdclk * 2 / 3; /* 384MHz */
6683 case BXT_CDCLK_CD2X_DIV_SEL_2:
6684 return cdclk / 2; /* 288MHz */
6685 case BXT_CDCLK_CD2X_DIV_SEL_4:
6686 return cdclk / 4; /* 144MHz */
6687 }
6688
6689 /* error case, do as if DE PLL isn't enabled */
6690 return 19200;
6691}
6692
Ville Syrjälä1652d192015-03-31 14:12:01 +03006693static int broadwell_get_display_clock_speed(struct drm_device *dev)
6694{
6695 struct drm_i915_private *dev_priv = dev->dev_private;
6696 uint32_t lcpll = I915_READ(LCPLL_CTL);
6697 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6698
6699 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6700 return 800000;
6701 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6702 return 450000;
6703 else if (freq == LCPLL_CLK_FREQ_450)
6704 return 450000;
6705 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6706 return 540000;
6707 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6708 return 337500;
6709 else
6710 return 675000;
6711}
6712
6713static int haswell_get_display_clock_speed(struct drm_device *dev)
6714{
6715 struct drm_i915_private *dev_priv = dev->dev_private;
6716 uint32_t lcpll = I915_READ(LCPLL_CTL);
6717 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6718
6719 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6720 return 800000;
6721 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6722 return 450000;
6723 else if (freq == LCPLL_CLK_FREQ_450)
6724 return 450000;
6725 else if (IS_HSW_ULT(dev))
6726 return 337500;
6727 else
6728 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006729}
6730
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006731static int valleyview_get_display_clock_speed(struct drm_device *dev)
6732{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006733 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6734 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006735}
6736
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006737static int ilk_get_display_clock_speed(struct drm_device *dev)
6738{
6739 return 450000;
6740}
6741
Jesse Barnese70236a2009-09-21 10:42:27 -07006742static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006743{
Jesse Barnese70236a2009-09-21 10:42:27 -07006744 return 400000;
6745}
Jesse Barnes79e53942008-11-07 14:24:08 -08006746
Jesse Barnese70236a2009-09-21 10:42:27 -07006747static int i915_get_display_clock_speed(struct drm_device *dev)
6748{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006749 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006750}
Jesse Barnes79e53942008-11-07 14:24:08 -08006751
Jesse Barnese70236a2009-09-21 10:42:27 -07006752static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6753{
6754 return 200000;
6755}
Jesse Barnes79e53942008-11-07 14:24:08 -08006756
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006757static int pnv_get_display_clock_speed(struct drm_device *dev)
6758{
6759 u16 gcfgc = 0;
6760
6761 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6762
6763 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6764 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006765 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006766 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006767 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006768 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006769 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006770 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6771 return 200000;
6772 default:
6773 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6774 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006775 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006776 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006777 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006778 }
6779}
6780
Jesse Barnese70236a2009-09-21 10:42:27 -07006781static int i915gm_get_display_clock_speed(struct drm_device *dev)
6782{
6783 u16 gcfgc = 0;
6784
6785 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6786
6787 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006788 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006789 else {
6790 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6791 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006792 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006793 default:
6794 case GC_DISPLAY_CLOCK_190_200_MHZ:
6795 return 190000;
6796 }
6797 }
6798}
Jesse Barnes79e53942008-11-07 14:24:08 -08006799
Jesse Barnese70236a2009-09-21 10:42:27 -07006800static int i865_get_display_clock_speed(struct drm_device *dev)
6801{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006802 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006803}
6804
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006805static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006806{
6807 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006808
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006809 /*
6810 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6811 * encoding is different :(
6812 * FIXME is this the right way to detect 852GM/852GMV?
6813 */
6814 if (dev->pdev->revision == 0x1)
6815 return 133333;
6816
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006817 pci_bus_read_config_word(dev->pdev->bus,
6818 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6819
Jesse Barnese70236a2009-09-21 10:42:27 -07006820 /* Assume that the hardware is in the high speed state. This
6821 * should be the default.
6822 */
6823 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6824 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006825 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006826 case GC_CLOCK_100_200:
6827 return 200000;
6828 case GC_CLOCK_166_250:
6829 return 250000;
6830 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006831 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006832 case GC_CLOCK_133_266:
6833 case GC_CLOCK_133_266_2:
6834 case GC_CLOCK_166_266:
6835 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006836 }
6837
6838 /* Shouldn't happen */
6839 return 0;
6840}
6841
6842static int i830_get_display_clock_speed(struct drm_device *dev)
6843{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006844 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006845}
6846
Ville Syrjälä34edce22015-05-22 11:22:33 +03006847static unsigned int intel_hpll_vco(struct drm_device *dev)
6848{
6849 struct drm_i915_private *dev_priv = dev->dev_private;
6850 static const unsigned int blb_vco[8] = {
6851 [0] = 3200000,
6852 [1] = 4000000,
6853 [2] = 5333333,
6854 [3] = 4800000,
6855 [4] = 6400000,
6856 };
6857 static const unsigned int pnv_vco[8] = {
6858 [0] = 3200000,
6859 [1] = 4000000,
6860 [2] = 5333333,
6861 [3] = 4800000,
6862 [4] = 2666667,
6863 };
6864 static const unsigned int cl_vco[8] = {
6865 [0] = 3200000,
6866 [1] = 4000000,
6867 [2] = 5333333,
6868 [3] = 6400000,
6869 [4] = 3333333,
6870 [5] = 3566667,
6871 [6] = 4266667,
6872 };
6873 static const unsigned int elk_vco[8] = {
6874 [0] = 3200000,
6875 [1] = 4000000,
6876 [2] = 5333333,
6877 [3] = 4800000,
6878 };
6879 static const unsigned int ctg_vco[8] = {
6880 [0] = 3200000,
6881 [1] = 4000000,
6882 [2] = 5333333,
6883 [3] = 6400000,
6884 [4] = 2666667,
6885 [5] = 4266667,
6886 };
6887 const unsigned int *vco_table;
6888 unsigned int vco;
6889 uint8_t tmp = 0;
6890
6891 /* FIXME other chipsets? */
6892 if (IS_GM45(dev))
6893 vco_table = ctg_vco;
6894 else if (IS_G4X(dev))
6895 vco_table = elk_vco;
6896 else if (IS_CRESTLINE(dev))
6897 vco_table = cl_vco;
6898 else if (IS_PINEVIEW(dev))
6899 vco_table = pnv_vco;
6900 else if (IS_G33(dev))
6901 vco_table = blb_vco;
6902 else
6903 return 0;
6904
6905 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6906
6907 vco = vco_table[tmp & 0x7];
6908 if (vco == 0)
6909 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6910 else
6911 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6912
6913 return vco;
6914}
6915
6916static int gm45_get_display_clock_speed(struct drm_device *dev)
6917{
6918 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6919 uint16_t tmp = 0;
6920
6921 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6922
6923 cdclk_sel = (tmp >> 12) & 0x1;
6924
6925 switch (vco) {
6926 case 2666667:
6927 case 4000000:
6928 case 5333333:
6929 return cdclk_sel ? 333333 : 222222;
6930 case 3200000:
6931 return cdclk_sel ? 320000 : 228571;
6932 default:
6933 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6934 return 222222;
6935 }
6936}
6937
6938static int i965gm_get_display_clock_speed(struct drm_device *dev)
6939{
6940 static const uint8_t div_3200[] = { 16, 10, 8 };
6941 static const uint8_t div_4000[] = { 20, 12, 10 };
6942 static const uint8_t div_5333[] = { 24, 16, 14 };
6943 const uint8_t *div_table;
6944 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6945 uint16_t tmp = 0;
6946
6947 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6948
6949 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6950
6951 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6952 goto fail;
6953
6954 switch (vco) {
6955 case 3200000:
6956 div_table = div_3200;
6957 break;
6958 case 4000000:
6959 div_table = div_4000;
6960 break;
6961 case 5333333:
6962 div_table = div_5333;
6963 break;
6964 default:
6965 goto fail;
6966 }
6967
6968 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6969
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006970fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006971 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6972 return 200000;
6973}
6974
6975static int g33_get_display_clock_speed(struct drm_device *dev)
6976{
6977 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6978 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6979 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6980 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6981 const uint8_t *div_table;
6982 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6983 uint16_t tmp = 0;
6984
6985 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6986
6987 cdclk_sel = (tmp >> 4) & 0x7;
6988
6989 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6990 goto fail;
6991
6992 switch (vco) {
6993 case 3200000:
6994 div_table = div_3200;
6995 break;
6996 case 4000000:
6997 div_table = div_4000;
6998 break;
6999 case 4800000:
7000 div_table = div_4800;
7001 break;
7002 case 5333333:
7003 div_table = div_5333;
7004 break;
7005 default:
7006 goto fail;
7007 }
7008
7009 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7010
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007011fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007012 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7013 return 190476;
7014}
7015
Zhenyu Wang2c072452009-06-05 15:38:42 +08007016static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007017intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007018{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007019 while (*num > DATA_LINK_M_N_MASK ||
7020 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007021 *num >>= 1;
7022 *den >>= 1;
7023 }
7024}
7025
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007026static void compute_m_n(unsigned int m, unsigned int n,
7027 uint32_t *ret_m, uint32_t *ret_n)
7028{
7029 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7030 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7031 intel_reduce_m_n_ratio(ret_m, ret_n);
7032}
7033
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007034void
7035intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7036 int pixel_clock, int link_clock,
7037 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007038{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007039 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007040
7041 compute_m_n(bits_per_pixel * pixel_clock,
7042 link_clock * nlanes * 8,
7043 &m_n->gmch_m, &m_n->gmch_n);
7044
7045 compute_m_n(pixel_clock, link_clock,
7046 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007047}
7048
Chris Wilsona7615032011-01-12 17:04:08 +00007049static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7050{
Jani Nikulad330a952014-01-21 11:24:25 +02007051 if (i915.panel_use_ssc >= 0)
7052 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007053 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007054 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007055}
7056
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007057static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7058 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007059{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007060 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007061 struct drm_i915_private *dev_priv = dev->dev_private;
7062 int refclk;
7063
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007064 WARN_ON(!crtc_state->base.state);
7065
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007066 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007067 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007068 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007069 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007070 refclk = dev_priv->vbt.lvds_ssc_freq;
7071 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007072 } else if (!IS_GEN2(dev)) {
7073 refclk = 96000;
7074 } else {
7075 refclk = 48000;
7076 }
7077
7078 return refclk;
7079}
7080
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007081static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007082{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007083 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007084}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007085
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007086static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7087{
7088 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007089}
7090
Daniel Vetterf47709a2013-03-28 10:42:02 +01007091static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007092 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007093 intel_clock_t *reduced_clock)
7094{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007095 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007096 u32 fp, fp2 = 0;
7097
7098 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007099 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007100 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007101 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007102 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007103 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007104 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007105 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007106 }
7107
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007108 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007109
Daniel Vetterf47709a2013-03-28 10:42:02 +01007110 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007111 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007112 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007113 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007114 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007115 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007116 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007117 }
7118}
7119
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007120static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7121 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007122{
7123 u32 reg_val;
7124
7125 /*
7126 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7127 * and set it to a reasonable value instead.
7128 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007129 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007130 reg_val &= 0xffffff00;
7131 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007132 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007133
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007134 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007135 reg_val &= 0x8cffffff;
7136 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007137 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007138
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007139 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007140 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007141 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007142
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007143 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007144 reg_val &= 0x00ffffff;
7145 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007146 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007147}
7148
Daniel Vetterb5518422013-05-03 11:49:48 +02007149static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7150 struct intel_link_m_n *m_n)
7151{
7152 struct drm_device *dev = crtc->base.dev;
7153 struct drm_i915_private *dev_priv = dev->dev_private;
7154 int pipe = crtc->pipe;
7155
Daniel Vettere3b95f12013-05-03 11:49:49 +02007156 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7157 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7158 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7159 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007160}
7161
7162static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007163 struct intel_link_m_n *m_n,
7164 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007165{
7166 struct drm_device *dev = crtc->base.dev;
7167 struct drm_i915_private *dev_priv = dev->dev_private;
7168 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007169 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007170
7171 if (INTEL_INFO(dev)->gen >= 5) {
7172 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7173 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7174 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7175 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007176 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7177 * for gen < 8) and if DRRS is supported (to make sure the
7178 * registers are not unnecessarily accessed).
7179 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307180 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007181 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007182 I915_WRITE(PIPE_DATA_M2(transcoder),
7183 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7184 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7185 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7186 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7187 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007188 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007189 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7190 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7191 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7192 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007193 }
7194}
7195
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307196void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007197{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307198 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7199
7200 if (m_n == M1_N1) {
7201 dp_m_n = &crtc->config->dp_m_n;
7202 dp_m2_n2 = &crtc->config->dp_m2_n2;
7203 } else if (m_n == M2_N2) {
7204
7205 /*
7206 * M2_N2 registers are not supported. Hence m2_n2 divider value
7207 * needs to be programmed into M1_N1.
7208 */
7209 dp_m_n = &crtc->config->dp_m2_n2;
7210 } else {
7211 DRM_ERROR("Unsupported divider value\n");
7212 return;
7213 }
7214
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007215 if (crtc->config->has_pch_encoder)
7216 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007217 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307218 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007219}
7220
Daniel Vetter251ac862015-06-18 10:30:24 +02007221static void vlv_compute_dpll(struct intel_crtc *crtc,
7222 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007223{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007224 u32 dpll, dpll_md;
7225
7226 /*
7227 * Enable DPIO clock input. We should never disable the reference
7228 * clock for pipe B, since VGA hotplug / manual detection depends
7229 * on it.
7230 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007231 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7232 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007233 /* We should never disable this, set it here for state tracking */
7234 if (crtc->pipe == PIPE_B)
7235 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7236 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007237 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007238
Ville Syrjäläd288f652014-10-28 13:20:22 +02007239 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007240 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007241 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007242}
7243
Ville Syrjäläd288f652014-10-28 13:20:22 +02007244static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007245 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007246{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007247 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007248 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007249 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007250 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007251 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007252 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007253
Ville Syrjäläa5805162015-05-26 20:42:30 +03007254 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007255
Ville Syrjäläd288f652014-10-28 13:20:22 +02007256 bestn = pipe_config->dpll.n;
7257 bestm1 = pipe_config->dpll.m1;
7258 bestm2 = pipe_config->dpll.m2;
7259 bestp1 = pipe_config->dpll.p1;
7260 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007261
Jesse Barnes89b667f2013-04-18 14:51:36 -07007262 /* See eDP HDMI DPIO driver vbios notes doc */
7263
7264 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007265 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007266 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007267
7268 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007269 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007270
7271 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007272 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007273 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007274 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007275
7276 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007277 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007278
7279 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007280 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7281 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7282 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007283 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007284
7285 /*
7286 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7287 * but we don't support that).
7288 * Note: don't use the DAC post divider as it seems unstable.
7289 */
7290 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007291 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007292
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007293 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007294 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007295
Jesse Barnes89b667f2013-04-18 14:51:36 -07007296 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007297 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007298 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7299 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007300 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007301 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007302 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007303 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007304 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007305
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007306 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007307 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007308 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007309 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007310 0x0df40000);
7311 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007312 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007313 0x0df70000);
7314 } else { /* HDMI or VGA */
7315 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007316 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007317 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007318 0x0df70000);
7319 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007320 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007321 0x0df40000);
7322 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007323
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007324 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007325 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007326 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7327 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007328 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007329 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007330
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007331 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007332 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007333}
7334
Daniel Vetter251ac862015-06-18 10:30:24 +02007335static void chv_compute_dpll(struct intel_crtc *crtc,
7336 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007337{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007338 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7339 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007340 DPLL_VCO_ENABLE;
7341 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007342 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007343
Ville Syrjäläd288f652014-10-28 13:20:22 +02007344 pipe_config->dpll_hw_state.dpll_md =
7345 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007346}
7347
Ville Syrjäläd288f652014-10-28 13:20:22 +02007348static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007349 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007350{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007351 struct drm_device *dev = crtc->base.dev;
7352 struct drm_i915_private *dev_priv = dev->dev_private;
7353 int pipe = crtc->pipe;
7354 int dpll_reg = DPLL(crtc->pipe);
7355 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307356 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007357 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307358 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307359 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007360
Ville Syrjäläd288f652014-10-28 13:20:22 +02007361 bestn = pipe_config->dpll.n;
7362 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7363 bestm1 = pipe_config->dpll.m1;
7364 bestm2 = pipe_config->dpll.m2 >> 22;
7365 bestp1 = pipe_config->dpll.p1;
7366 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307367 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307368 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307369 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007370
7371 /*
7372 * Enable Refclk and SSC
7373 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007374 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007375 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007376
Ville Syrjäläa5805162015-05-26 20:42:30 +03007377 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007378
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007379 /* p1 and p2 divider */
7380 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7381 5 << DPIO_CHV_S1_DIV_SHIFT |
7382 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7383 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7384 1 << DPIO_CHV_K_DIV_SHIFT);
7385
7386 /* Feedback post-divider - m2 */
7387 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7388
7389 /* Feedback refclk divider - n and m1 */
7390 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7391 DPIO_CHV_M1_DIV_BY_2 |
7392 1 << DPIO_CHV_N_DIV_SHIFT);
7393
7394 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007395 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007396
7397 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307398 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7399 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7400 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7401 if (bestm2_frac)
7402 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7403 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007404
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307405 /* Program digital lock detect threshold */
7406 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7407 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7408 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7409 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7410 if (!bestm2_frac)
7411 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7412 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7413
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007414 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307415 if (vco == 5400000) {
7416 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7417 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7418 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7419 tribuf_calcntr = 0x9;
7420 } else if (vco <= 6200000) {
7421 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7422 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7423 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7424 tribuf_calcntr = 0x9;
7425 } else if (vco <= 6480000) {
7426 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7427 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7428 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7429 tribuf_calcntr = 0x8;
7430 } else {
7431 /* Not supported. Apply the same limits as in the max case */
7432 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7433 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7434 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7435 tribuf_calcntr = 0;
7436 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007437 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7438
Ville Syrjälä968040b2015-03-11 22:52:08 +02007439 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307440 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7441 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7442 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7443
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007444 /* AFC Recal */
7445 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7446 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7447 DPIO_AFC_RECAL);
7448
Ville Syrjäläa5805162015-05-26 20:42:30 +03007449 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007450}
7451
Ville Syrjäläd288f652014-10-28 13:20:22 +02007452/**
7453 * vlv_force_pll_on - forcibly enable just the PLL
7454 * @dev_priv: i915 private structure
7455 * @pipe: pipe PLL to enable
7456 * @dpll: PLL configuration
7457 *
7458 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7459 * in cases where we need the PLL enabled even when @pipe is not going to
7460 * be enabled.
7461 */
7462void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7463 const struct dpll *dpll)
7464{
7465 struct intel_crtc *crtc =
7466 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007467 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007468 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007469 .pixel_multiplier = 1,
7470 .dpll = *dpll,
7471 };
7472
7473 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007474 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007475 chv_prepare_pll(crtc, &pipe_config);
7476 chv_enable_pll(crtc, &pipe_config);
7477 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007478 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007479 vlv_prepare_pll(crtc, &pipe_config);
7480 vlv_enable_pll(crtc, &pipe_config);
7481 }
7482}
7483
7484/**
7485 * vlv_force_pll_off - forcibly disable just the PLL
7486 * @dev_priv: i915 private structure
7487 * @pipe: pipe PLL to disable
7488 *
7489 * Disable the PLL for @pipe. To be used in cases where we need
7490 * the PLL enabled even when @pipe is not going to be enabled.
7491 */
7492void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7493{
7494 if (IS_CHERRYVIEW(dev))
7495 chv_disable_pll(to_i915(dev), pipe);
7496 else
7497 vlv_disable_pll(to_i915(dev), pipe);
7498}
7499
Daniel Vetter251ac862015-06-18 10:30:24 +02007500static void i9xx_compute_dpll(struct intel_crtc *crtc,
7501 struct intel_crtc_state *crtc_state,
7502 intel_clock_t *reduced_clock,
7503 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007504{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007505 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007506 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007507 u32 dpll;
7508 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007509 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007510
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007511 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307512
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007513 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7514 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007515
7516 dpll = DPLL_VGA_MODE_DIS;
7517
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007518 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007519 dpll |= DPLLB_MODE_LVDS;
7520 else
7521 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007522
Daniel Vetteref1b4602013-06-01 17:17:04 +02007523 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007524 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007525 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007526 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007527
7528 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007529 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007530
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007531 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007532 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007533
7534 /* compute bitmask from p1 value */
7535 if (IS_PINEVIEW(dev))
7536 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7537 else {
7538 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7539 if (IS_G4X(dev) && reduced_clock)
7540 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7541 }
7542 switch (clock->p2) {
7543 case 5:
7544 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7545 break;
7546 case 7:
7547 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7548 break;
7549 case 10:
7550 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7551 break;
7552 case 14:
7553 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7554 break;
7555 }
7556 if (INTEL_INFO(dev)->gen >= 4)
7557 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7558
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007559 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007560 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007561 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007562 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7563 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7564 else
7565 dpll |= PLL_REF_INPUT_DREFCLK;
7566
7567 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007568 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007569
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007570 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007571 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007572 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007573 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007574 }
7575}
7576
Daniel Vetter251ac862015-06-18 10:30:24 +02007577static void i8xx_compute_dpll(struct intel_crtc *crtc,
7578 struct intel_crtc_state *crtc_state,
7579 intel_clock_t *reduced_clock,
7580 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007581{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007582 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007583 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007584 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007585 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007586
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007587 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307588
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007589 dpll = DPLL_VGA_MODE_DIS;
7590
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007591 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007592 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7593 } else {
7594 if (clock->p1 == 2)
7595 dpll |= PLL_P1_DIVIDE_BY_TWO;
7596 else
7597 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7598 if (clock->p2 == 4)
7599 dpll |= PLL_P2_DIVIDE_BY_4;
7600 }
7601
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007602 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007603 dpll |= DPLL_DVO_2X_MODE;
7604
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007605 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007606 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7607 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7608 else
7609 dpll |= PLL_REF_INPUT_DREFCLK;
7610
7611 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007612 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007613}
7614
Daniel Vetter8a654f32013-06-01 17:16:22 +02007615static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007616{
7617 struct drm_device *dev = intel_crtc->base.dev;
7618 struct drm_i915_private *dev_priv = dev->dev_private;
7619 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007620 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007621 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007622 uint32_t crtc_vtotal, crtc_vblank_end;
7623 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007624
7625 /* We need to be careful not to changed the adjusted mode, for otherwise
7626 * the hw state checker will get angry at the mismatch. */
7627 crtc_vtotal = adjusted_mode->crtc_vtotal;
7628 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007629
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007630 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007631 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007632 crtc_vtotal -= 1;
7633 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007634
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007635 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007636 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7637 else
7638 vsyncshift = adjusted_mode->crtc_hsync_start -
7639 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007640 if (vsyncshift < 0)
7641 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007642 }
7643
7644 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007645 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007646
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007647 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007648 (adjusted_mode->crtc_hdisplay - 1) |
7649 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007650 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007651 (adjusted_mode->crtc_hblank_start - 1) |
7652 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007653 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007654 (adjusted_mode->crtc_hsync_start - 1) |
7655 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7656
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007657 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007658 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007659 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007660 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007661 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007662 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007663 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007664 (adjusted_mode->crtc_vsync_start - 1) |
7665 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7666
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007667 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7668 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7669 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7670 * bits. */
7671 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7672 (pipe == PIPE_B || pipe == PIPE_C))
7673 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7674
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007675 /* pipesrc controls the size that is scaled from, which should
7676 * always be the user's requested size.
7677 */
7678 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007679 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7680 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007681}
7682
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007683static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007684 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007685{
7686 struct drm_device *dev = crtc->base.dev;
7687 struct drm_i915_private *dev_priv = dev->dev_private;
7688 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7689 uint32_t tmp;
7690
7691 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007692 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7693 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007694 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007695 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7696 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007697 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007698 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7699 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007700
7701 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007702 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7703 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007704 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007705 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7706 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007707 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007708 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7709 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007710
7711 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007712 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7713 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7714 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007715 }
7716
7717 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007718 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7719 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7720
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007721 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7722 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007723}
7724
Daniel Vetterf6a83282014-02-11 15:28:57 -08007725void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007726 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007727{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007728 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7729 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7730 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7731 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007732
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007733 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7734 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7735 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7736 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007737
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007738 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007739 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007740
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007741 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7742 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007743
7744 mode->hsync = drm_mode_hsync(mode);
7745 mode->vrefresh = drm_mode_vrefresh(mode);
7746 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007747}
7748
Daniel Vetter84b046f2013-02-19 18:48:54 +01007749static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7750{
7751 struct drm_device *dev = intel_crtc->base.dev;
7752 struct drm_i915_private *dev_priv = dev->dev_private;
7753 uint32_t pipeconf;
7754
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007755 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007756
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007757 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7758 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7759 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007760
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007761 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007762 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007763
Daniel Vetterff9ce462013-04-24 14:57:17 +02007764 /* only g4x and later have fancy bpc/dither controls */
7765 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007766 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007767 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007768 pipeconf |= PIPECONF_DITHER_EN |
7769 PIPECONF_DITHER_TYPE_SP;
7770
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007771 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007772 case 18:
7773 pipeconf |= PIPECONF_6BPC;
7774 break;
7775 case 24:
7776 pipeconf |= PIPECONF_8BPC;
7777 break;
7778 case 30:
7779 pipeconf |= PIPECONF_10BPC;
7780 break;
7781 default:
7782 /* Case prevented by intel_choose_pipe_bpp_dither. */
7783 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007784 }
7785 }
7786
7787 if (HAS_PIPE_CXSR(dev)) {
7788 if (intel_crtc->lowfreq_avail) {
7789 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7790 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7791 } else {
7792 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007793 }
7794 }
7795
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007796 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007797 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007798 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007799 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7800 else
7801 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7802 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007803 pipeconf |= PIPECONF_PROGRESSIVE;
7804
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007805 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007806 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007807
Daniel Vetter84b046f2013-02-19 18:48:54 +01007808 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7809 POSTING_READ(PIPECONF(intel_crtc->pipe));
7810}
7811
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007812static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7813 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007814{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007815 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007816 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007817 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007818 intel_clock_t clock;
7819 bool ok;
7820 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007821 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007822 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007823 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007824 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007825 struct drm_connector_state *connector_state;
7826 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007827
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007828 memset(&crtc_state->dpll_hw_state, 0,
7829 sizeof(crtc_state->dpll_hw_state));
7830
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007831 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007832 if (connector_state->crtc != &crtc->base)
7833 continue;
7834
7835 encoder = to_intel_encoder(connector_state->best_encoder);
7836
Chris Wilson5eddb702010-09-11 13:48:45 +01007837 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007838 case INTEL_OUTPUT_DSI:
7839 is_dsi = true;
7840 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007841 default:
7842 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007843 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007844
Eric Anholtc751ce42010-03-25 11:48:48 -07007845 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007846 }
7847
Jani Nikulaf2335332013-09-13 11:03:09 +03007848 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007849 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007850
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007851 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007852 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007853
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007854 /*
7855 * Returns a set of divisors for the desired target clock with
7856 * the given refclk, or FALSE. The returned values represent
7857 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7858 * 2) / p1 / p2.
7859 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007860 limit = intel_limit(crtc_state, refclk);
7861 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007862 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007863 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007864 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007865 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7866 return -EINVAL;
7867 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007868
Jani Nikulaf2335332013-09-13 11:03:09 +03007869 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007870 crtc_state->dpll.n = clock.n;
7871 crtc_state->dpll.m1 = clock.m1;
7872 crtc_state->dpll.m2 = clock.m2;
7873 crtc_state->dpll.p1 = clock.p1;
7874 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007875 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007876
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007877 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007878 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007879 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007880 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007881 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007882 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007883 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007884 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007885 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007886 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007887 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007888
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007889 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007890}
7891
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007892static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007893 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007894{
7895 struct drm_device *dev = crtc->base.dev;
7896 struct drm_i915_private *dev_priv = dev->dev_private;
7897 uint32_t tmp;
7898
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007899 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7900 return;
7901
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007902 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007903 if (!(tmp & PFIT_ENABLE))
7904 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007905
Daniel Vetter06922822013-07-11 13:35:40 +02007906 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007907 if (INTEL_INFO(dev)->gen < 4) {
7908 if (crtc->pipe != PIPE_B)
7909 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007910 } else {
7911 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7912 return;
7913 }
7914
Daniel Vetter06922822013-07-11 13:35:40 +02007915 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007916 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7917 if (INTEL_INFO(dev)->gen < 5)
7918 pipe_config->gmch_pfit.lvds_border_bits =
7919 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7920}
7921
Jesse Barnesacbec812013-09-20 11:29:32 -07007922static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007923 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007924{
7925 struct drm_device *dev = crtc->base.dev;
7926 struct drm_i915_private *dev_priv = dev->dev_private;
7927 int pipe = pipe_config->cpu_transcoder;
7928 intel_clock_t clock;
7929 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007930 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007931
Shobhit Kumarf573de52014-07-30 20:32:37 +05307932 /* In case of MIPI DPLL will not even be used */
7933 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7934 return;
7935
Ville Syrjäläa5805162015-05-26 20:42:30 +03007936 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007937 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007938 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007939
7940 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7941 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7942 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7943 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7944 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7945
Imre Deakdccbea32015-06-22 23:35:51 +03007946 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007947}
7948
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007949static void
7950i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7951 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007952{
7953 struct drm_device *dev = crtc->base.dev;
7954 struct drm_i915_private *dev_priv = dev->dev_private;
7955 u32 val, base, offset;
7956 int pipe = crtc->pipe, plane = crtc->plane;
7957 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007958 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007959 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007960 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007961
Damien Lespiau42a7b082015-02-05 19:35:13 +00007962 val = I915_READ(DSPCNTR(plane));
7963 if (!(val & DISPLAY_PLANE_ENABLE))
7964 return;
7965
Damien Lespiaud9806c92015-01-21 14:07:19 +00007966 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007967 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007968 DRM_DEBUG_KMS("failed to alloc fb\n");
7969 return;
7970 }
7971
Damien Lespiau1b842c82015-01-21 13:50:54 +00007972 fb = &intel_fb->base;
7973
Daniel Vetter18c52472015-02-10 17:16:09 +00007974 if (INTEL_INFO(dev)->gen >= 4) {
7975 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007976 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007977 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7978 }
7979 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007980
7981 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007982 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007983 fb->pixel_format = fourcc;
7984 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007985
7986 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007987 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007988 offset = I915_READ(DSPTILEOFF(plane));
7989 else
7990 offset = I915_READ(DSPLINOFF(plane));
7991 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7992 } else {
7993 base = I915_READ(DSPADDR(plane));
7994 }
7995 plane_config->base = base;
7996
7997 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007998 fb->width = ((val >> 16) & 0xfff) + 1;
7999 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008000
8001 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008002 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008003
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008004 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008005 fb->pixel_format,
8006 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008007
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008008 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008009
Damien Lespiau2844a922015-01-20 12:51:48 +00008010 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8011 pipe_name(pipe), plane, fb->width, fb->height,
8012 fb->bits_per_pixel, base, fb->pitches[0],
8013 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008014
Damien Lespiau2d140302015-02-05 17:22:18 +00008015 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008016}
8017
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008018static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008019 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008020{
8021 struct drm_device *dev = crtc->base.dev;
8022 struct drm_i915_private *dev_priv = dev->dev_private;
8023 int pipe = pipe_config->cpu_transcoder;
8024 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8025 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008026 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008027 int refclk = 100000;
8028
Ville Syrjäläa5805162015-05-26 20:42:30 +03008029 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008030 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8031 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8032 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8033 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008034 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008035 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008036
8037 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008038 clock.m2 = (pll_dw0 & 0xff) << 22;
8039 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8040 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008041 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8042 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8043 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8044
Imre Deakdccbea32015-06-22 23:35:51 +03008045 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008046}
8047
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008048static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008049 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008050{
8051 struct drm_device *dev = crtc->base.dev;
8052 struct drm_i915_private *dev_priv = dev->dev_private;
8053 uint32_t tmp;
8054
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008055 if (!intel_display_power_is_enabled(dev_priv,
8056 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008057 return false;
8058
Daniel Vettere143a212013-07-04 12:01:15 +02008059 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008060 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008061
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008062 tmp = I915_READ(PIPECONF(crtc->pipe));
8063 if (!(tmp & PIPECONF_ENABLE))
8064 return false;
8065
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008066 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8067 switch (tmp & PIPECONF_BPC_MASK) {
8068 case PIPECONF_6BPC:
8069 pipe_config->pipe_bpp = 18;
8070 break;
8071 case PIPECONF_8BPC:
8072 pipe_config->pipe_bpp = 24;
8073 break;
8074 case PIPECONF_10BPC:
8075 pipe_config->pipe_bpp = 30;
8076 break;
8077 default:
8078 break;
8079 }
8080 }
8081
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008082 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8083 pipe_config->limited_color_range = true;
8084
Ville Syrjälä282740f2013-09-04 18:30:03 +03008085 if (INTEL_INFO(dev)->gen < 4)
8086 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8087
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008088 intel_get_pipe_timings(crtc, pipe_config);
8089
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008090 i9xx_get_pfit_config(crtc, pipe_config);
8091
Daniel Vetter6c49f242013-06-06 12:45:25 +02008092 if (INTEL_INFO(dev)->gen >= 4) {
8093 tmp = I915_READ(DPLL_MD(crtc->pipe));
8094 pipe_config->pixel_multiplier =
8095 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8096 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008097 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008098 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8099 tmp = I915_READ(DPLL(crtc->pipe));
8100 pipe_config->pixel_multiplier =
8101 ((tmp & SDVO_MULTIPLIER_MASK)
8102 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8103 } else {
8104 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8105 * port and will be fixed up in the encoder->get_config
8106 * function. */
8107 pipe_config->pixel_multiplier = 1;
8108 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008109 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8110 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008111 /*
8112 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8113 * on 830. Filter it out here so that we don't
8114 * report errors due to that.
8115 */
8116 if (IS_I830(dev))
8117 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8118
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008119 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8120 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008121 } else {
8122 /* Mask out read-only status bits. */
8123 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8124 DPLL_PORTC_READY_MASK |
8125 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008126 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008127
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008128 if (IS_CHERRYVIEW(dev))
8129 chv_crtc_clock_get(crtc, pipe_config);
8130 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008131 vlv_crtc_clock_get(crtc, pipe_config);
8132 else
8133 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008134
Ville Syrjälä0f646142015-08-26 19:39:18 +03008135 /*
8136 * Normally the dotclock is filled in by the encoder .get_config()
8137 * but in case the pipe is enabled w/o any ports we need a sane
8138 * default.
8139 */
8140 pipe_config->base.adjusted_mode.crtc_clock =
8141 pipe_config->port_clock / pipe_config->pixel_multiplier;
8142
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008143 return true;
8144}
8145
Paulo Zanonidde86e22012-12-01 12:04:25 -02008146static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008147{
8148 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008149 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008150 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008151 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008152 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008153 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008154 bool has_ck505 = false;
8155 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008156
8157 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008158 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008159 switch (encoder->type) {
8160 case INTEL_OUTPUT_LVDS:
8161 has_panel = true;
8162 has_lvds = true;
8163 break;
8164 case INTEL_OUTPUT_EDP:
8165 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008166 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008167 has_cpu_edp = true;
8168 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008169 default:
8170 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008171 }
8172 }
8173
Keith Packard99eb6a02011-09-26 14:29:12 -07008174 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008175 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008176 can_ssc = has_ck505;
8177 } else {
8178 has_ck505 = false;
8179 can_ssc = true;
8180 }
8181
Imre Deak2de69052013-05-08 13:14:04 +03008182 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8183 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008184
8185 /* Ironlake: try to setup display ref clock before DPLL
8186 * enabling. This is only under driver's control after
8187 * PCH B stepping, previous chipset stepping should be
8188 * ignoring this setting.
8189 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008190 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008191
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008192 /* As we must carefully and slowly disable/enable each source in turn,
8193 * compute the final state we want first and check if we need to
8194 * make any changes at all.
8195 */
8196 final = val;
8197 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008198 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008199 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008200 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008201 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8202
8203 final &= ~DREF_SSC_SOURCE_MASK;
8204 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8205 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008206
Keith Packard199e5d72011-09-22 12:01:57 -07008207 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008208 final |= DREF_SSC_SOURCE_ENABLE;
8209
8210 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8211 final |= DREF_SSC1_ENABLE;
8212
8213 if (has_cpu_edp) {
8214 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8215 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8216 else
8217 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8218 } else
8219 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8220 } else {
8221 final |= DREF_SSC_SOURCE_DISABLE;
8222 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8223 }
8224
8225 if (final == val)
8226 return;
8227
8228 /* Always enable nonspread source */
8229 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8230
8231 if (has_ck505)
8232 val |= DREF_NONSPREAD_CK505_ENABLE;
8233 else
8234 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8235
8236 if (has_panel) {
8237 val &= ~DREF_SSC_SOURCE_MASK;
8238 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008239
Keith Packard199e5d72011-09-22 12:01:57 -07008240 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008241 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008242 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008243 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008244 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008245 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008246
8247 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008248 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008249 POSTING_READ(PCH_DREF_CONTROL);
8250 udelay(200);
8251
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008252 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008253
8254 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008255 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008256 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008257 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008258 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008259 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008260 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008261 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008262 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008263
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008264 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008265 POSTING_READ(PCH_DREF_CONTROL);
8266 udelay(200);
8267 } else {
8268 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8269
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008270 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008271
8272 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008273 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008274
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008275 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008276 POSTING_READ(PCH_DREF_CONTROL);
8277 udelay(200);
8278
8279 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008280 val &= ~DREF_SSC_SOURCE_MASK;
8281 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008282
8283 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008284 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008285
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008286 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008287 POSTING_READ(PCH_DREF_CONTROL);
8288 udelay(200);
8289 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008290
8291 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008292}
8293
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008294static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008295{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008296 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008297
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008298 tmp = I915_READ(SOUTH_CHICKEN2);
8299 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8300 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008301
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008302 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8303 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8304 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008305
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008306 tmp = I915_READ(SOUTH_CHICKEN2);
8307 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8308 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008309
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008310 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8311 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8312 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008313}
8314
8315/* WaMPhyProgramming:hsw */
8316static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8317{
8318 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008319
8320 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8321 tmp &= ~(0xFF << 24);
8322 tmp |= (0x12 << 24);
8323 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8324
Paulo Zanonidde86e22012-12-01 12:04:25 -02008325 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8326 tmp |= (1 << 11);
8327 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8328
8329 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8330 tmp |= (1 << 11);
8331 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8332
Paulo Zanonidde86e22012-12-01 12:04:25 -02008333 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8334 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8335 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8336
8337 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8338 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8339 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8340
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008341 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8342 tmp &= ~(7 << 13);
8343 tmp |= (5 << 13);
8344 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008345
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008346 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8347 tmp &= ~(7 << 13);
8348 tmp |= (5 << 13);
8349 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008350
8351 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8352 tmp &= ~0xFF;
8353 tmp |= 0x1C;
8354 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8355
8356 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8357 tmp &= ~0xFF;
8358 tmp |= 0x1C;
8359 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8360
8361 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8362 tmp &= ~(0xFF << 16);
8363 tmp |= (0x1C << 16);
8364 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8365
8366 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8367 tmp &= ~(0xFF << 16);
8368 tmp |= (0x1C << 16);
8369 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8370
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008371 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8372 tmp |= (1 << 27);
8373 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008374
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008375 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8376 tmp |= (1 << 27);
8377 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008378
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008379 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8380 tmp &= ~(0xF << 28);
8381 tmp |= (4 << 28);
8382 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008383
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008384 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8385 tmp &= ~(0xF << 28);
8386 tmp |= (4 << 28);
8387 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008388}
8389
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008390/* Implements 3 different sequences from BSpec chapter "Display iCLK
8391 * Programming" based on the parameters passed:
8392 * - Sequence to enable CLKOUT_DP
8393 * - Sequence to enable CLKOUT_DP without spread
8394 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8395 */
8396static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8397 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008398{
8399 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008400 uint32_t reg, tmp;
8401
8402 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8403 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008404 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008405 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008406
Ville Syrjäläa5805162015-05-26 20:42:30 +03008407 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008408
8409 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8410 tmp &= ~SBI_SSCCTL_DISABLE;
8411 tmp |= SBI_SSCCTL_PATHALT;
8412 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8413
8414 udelay(24);
8415
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008416 if (with_spread) {
8417 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8418 tmp &= ~SBI_SSCCTL_PATHALT;
8419 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008420
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008421 if (with_fdi) {
8422 lpt_reset_fdi_mphy(dev_priv);
8423 lpt_program_fdi_mphy(dev_priv);
8424 }
8425 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008426
Ville Syrjäläc2699522015-08-27 23:55:59 +03008427 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008428 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8429 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8430 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008431
Ville Syrjäläa5805162015-05-26 20:42:30 +03008432 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008433}
8434
Paulo Zanoni47701c32013-07-23 11:19:25 -03008435/* Sequence to disable CLKOUT_DP */
8436static void lpt_disable_clkout_dp(struct drm_device *dev)
8437{
8438 struct drm_i915_private *dev_priv = dev->dev_private;
8439 uint32_t reg, tmp;
8440
Ville Syrjäläa5805162015-05-26 20:42:30 +03008441 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008442
Ville Syrjäläc2699522015-08-27 23:55:59 +03008443 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008444 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8445 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8446 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8447
8448 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8449 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8450 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8451 tmp |= SBI_SSCCTL_PATHALT;
8452 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8453 udelay(32);
8454 }
8455 tmp |= SBI_SSCCTL_DISABLE;
8456 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8457 }
8458
Ville Syrjäläa5805162015-05-26 20:42:30 +03008459 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008460}
8461
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008462static void lpt_init_pch_refclk(struct drm_device *dev)
8463{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008464 struct intel_encoder *encoder;
8465 bool has_vga = false;
8466
Damien Lespiaub2784e12014-08-05 11:29:37 +01008467 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008468 switch (encoder->type) {
8469 case INTEL_OUTPUT_ANALOG:
8470 has_vga = true;
8471 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008472 default:
8473 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008474 }
8475 }
8476
Paulo Zanoni47701c32013-07-23 11:19:25 -03008477 if (has_vga)
8478 lpt_enable_clkout_dp(dev, true, true);
8479 else
8480 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008481}
8482
Paulo Zanonidde86e22012-12-01 12:04:25 -02008483/*
8484 * Initialize reference clocks when the driver loads
8485 */
8486void intel_init_pch_refclk(struct drm_device *dev)
8487{
8488 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8489 ironlake_init_pch_refclk(dev);
8490 else if (HAS_PCH_LPT(dev))
8491 lpt_init_pch_refclk(dev);
8492}
8493
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008494static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008495{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008496 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008497 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008498 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008499 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008500 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008501 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008502 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008503 bool is_lvds = false;
8504
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008505 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008506 if (connector_state->crtc != crtc_state->base.crtc)
8507 continue;
8508
8509 encoder = to_intel_encoder(connector_state->best_encoder);
8510
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008511 switch (encoder->type) {
8512 case INTEL_OUTPUT_LVDS:
8513 is_lvds = true;
8514 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008515 default:
8516 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008517 }
8518 num_connectors++;
8519 }
8520
8521 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008522 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008523 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008524 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008525 }
8526
8527 return 120000;
8528}
8529
Daniel Vetter6ff93602013-04-19 11:24:36 +02008530static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008531{
8532 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8533 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8534 int pipe = intel_crtc->pipe;
8535 uint32_t val;
8536
Daniel Vetter78114072013-06-13 00:54:57 +02008537 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008538
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008539 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008540 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008541 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008542 break;
8543 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008544 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008545 break;
8546 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008547 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008548 break;
8549 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008550 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008551 break;
8552 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008553 /* Case prevented by intel_choose_pipe_bpp_dither. */
8554 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008555 }
8556
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008557 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008558 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8559
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008560 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008561 val |= PIPECONF_INTERLACED_ILK;
8562 else
8563 val |= PIPECONF_PROGRESSIVE;
8564
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008565 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008566 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008567
Paulo Zanonic8203562012-09-12 10:06:29 -03008568 I915_WRITE(PIPECONF(pipe), val);
8569 POSTING_READ(PIPECONF(pipe));
8570}
8571
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008572/*
8573 * Set up the pipe CSC unit.
8574 *
8575 * Currently only full range RGB to limited range RGB conversion
8576 * is supported, but eventually this should handle various
8577 * RGB<->YCbCr scenarios as well.
8578 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008579static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008580{
8581 struct drm_device *dev = crtc->dev;
8582 struct drm_i915_private *dev_priv = dev->dev_private;
8583 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8584 int pipe = intel_crtc->pipe;
8585 uint16_t coeff = 0x7800; /* 1.0 */
8586
8587 /*
8588 * TODO: Check what kind of values actually come out of the pipe
8589 * with these coeff/postoff values and adjust to get the best
8590 * accuracy. Perhaps we even need to take the bpc value into
8591 * consideration.
8592 */
8593
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008594 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008595 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8596
8597 /*
8598 * GY/GU and RY/RU should be the other way around according
8599 * to BSpec, but reality doesn't agree. Just set them up in
8600 * a way that results in the correct picture.
8601 */
8602 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8603 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8604
8605 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8606 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8607
8608 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8609 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8610
8611 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8612 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8613 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8614
8615 if (INTEL_INFO(dev)->gen > 6) {
8616 uint16_t postoff = 0;
8617
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008618 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008619 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008620
8621 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8622 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8623 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8624
8625 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8626 } else {
8627 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8628
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008629 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008630 mode |= CSC_BLACK_SCREEN_OFFSET;
8631
8632 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8633 }
8634}
8635
Daniel Vetter6ff93602013-04-19 11:24:36 +02008636static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008637{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008638 struct drm_device *dev = crtc->dev;
8639 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008640 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008641 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008642 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008643 uint32_t val;
8644
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008645 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008646
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008647 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008648 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8649
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008650 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008651 val |= PIPECONF_INTERLACED_ILK;
8652 else
8653 val |= PIPECONF_PROGRESSIVE;
8654
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008655 I915_WRITE(PIPECONF(cpu_transcoder), val);
8656 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008657
8658 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8659 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008660
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308661 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008662 val = 0;
8663
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008664 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008665 case 18:
8666 val |= PIPEMISC_DITHER_6_BPC;
8667 break;
8668 case 24:
8669 val |= PIPEMISC_DITHER_8_BPC;
8670 break;
8671 case 30:
8672 val |= PIPEMISC_DITHER_10_BPC;
8673 break;
8674 case 36:
8675 val |= PIPEMISC_DITHER_12_BPC;
8676 break;
8677 default:
8678 /* Case prevented by pipe_config_set_bpp. */
8679 BUG();
8680 }
8681
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008682 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008683 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8684
8685 I915_WRITE(PIPEMISC(pipe), val);
8686 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008687}
8688
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008689static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008690 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008691 intel_clock_t *clock,
8692 bool *has_reduced_clock,
8693 intel_clock_t *reduced_clock)
8694{
8695 struct drm_device *dev = crtc->dev;
8696 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008697 int refclk;
8698 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008699 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008700
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008701 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008702
8703 /*
8704 * Returns a set of divisors for the desired target clock with the given
8705 * refclk, or FALSE. The returned values represent the clock equation:
8706 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8707 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008708 limit = intel_limit(crtc_state, refclk);
8709 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008710 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008711 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008712 if (!ret)
8713 return false;
8714
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008715 return true;
8716}
8717
Paulo Zanonid4b19312012-11-29 11:29:32 -02008718int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8719{
8720 /*
8721 * Account for spread spectrum to avoid
8722 * oversubscribing the link. Max center spread
8723 * is 2.5%; use 5% for safety's sake.
8724 */
8725 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008726 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008727}
8728
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008729static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008730{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008731 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008732}
8733
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008734static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008735 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008736 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008737 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008738{
8739 struct drm_crtc *crtc = &intel_crtc->base;
8740 struct drm_device *dev = crtc->dev;
8741 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008742 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008743 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008744 struct drm_connector_state *connector_state;
8745 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008746 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008747 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008748 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008749
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008750 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008751 if (connector_state->crtc != crtc_state->base.crtc)
8752 continue;
8753
8754 encoder = to_intel_encoder(connector_state->best_encoder);
8755
8756 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008757 case INTEL_OUTPUT_LVDS:
8758 is_lvds = true;
8759 break;
8760 case INTEL_OUTPUT_SDVO:
8761 case INTEL_OUTPUT_HDMI:
8762 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008763 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008764 default:
8765 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008766 }
8767
8768 num_connectors++;
8769 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008770
Chris Wilsonc1858122010-12-03 21:35:48 +00008771 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008772 factor = 21;
8773 if (is_lvds) {
8774 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008775 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008776 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008777 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008778 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008779 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008780
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008781 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008782 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008783
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008784 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8785 *fp2 |= FP_CB_TUNE;
8786
Chris Wilson5eddb702010-09-11 13:48:45 +01008787 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008788
Eric Anholta07d6782011-03-30 13:01:08 -07008789 if (is_lvds)
8790 dpll |= DPLLB_MODE_LVDS;
8791 else
8792 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008793
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008794 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008795 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008796
8797 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008798 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008799 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008800 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008801
Eric Anholta07d6782011-03-30 13:01:08 -07008802 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008803 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008804 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008805 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008806
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008807 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008808 case 5:
8809 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8810 break;
8811 case 7:
8812 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8813 break;
8814 case 10:
8815 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8816 break;
8817 case 14:
8818 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8819 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008820 }
8821
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008822 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008823 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008824 else
8825 dpll |= PLL_REF_INPUT_DREFCLK;
8826
Daniel Vetter959e16d2013-06-05 13:34:21 +02008827 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008828}
8829
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008830static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8831 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008832{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008833 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008834 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008835 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008836 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008837 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008838 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008839
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008840 memset(&crtc_state->dpll_hw_state, 0,
8841 sizeof(crtc_state->dpll_hw_state));
8842
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008843 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008844
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008845 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8846 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8847
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008848 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008849 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008850 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008851 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8852 return -EINVAL;
8853 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008854 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008855 if (!crtc_state->clock_set) {
8856 crtc_state->dpll.n = clock.n;
8857 crtc_state->dpll.m1 = clock.m1;
8858 crtc_state->dpll.m2 = clock.m2;
8859 crtc_state->dpll.p1 = clock.p1;
8860 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008861 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008862
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008863 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008864 if (crtc_state->has_pch_encoder) {
8865 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008866 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008867 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008868
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008869 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008870 &fp, &reduced_clock,
8871 has_reduced_clock ? &fp2 : NULL);
8872
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008873 crtc_state->dpll_hw_state.dpll = dpll;
8874 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008875 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008876 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008877 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008878 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008879
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008880 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008881 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008882 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008883 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008884 return -EINVAL;
8885 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008886 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008887
Rodrigo Viviab585de2015-03-24 12:40:09 -07008888 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008889 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008890 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008891 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008892
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008893 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008894}
8895
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008896static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8897 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008898{
8899 struct drm_device *dev = crtc->base.dev;
8900 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008901 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008902
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008903 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8904 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8905 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8906 & ~TU_SIZE_MASK;
8907 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8908 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8909 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8910}
8911
8912static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8913 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008914 struct intel_link_m_n *m_n,
8915 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008916{
8917 struct drm_device *dev = crtc->base.dev;
8918 struct drm_i915_private *dev_priv = dev->dev_private;
8919 enum pipe pipe = crtc->pipe;
8920
8921 if (INTEL_INFO(dev)->gen >= 5) {
8922 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8923 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8924 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8925 & ~TU_SIZE_MASK;
8926 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8927 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8928 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008929 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8930 * gen < 8) and if DRRS is supported (to make sure the
8931 * registers are not unnecessarily read).
8932 */
8933 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008934 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008935 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8936 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8937 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8938 & ~TU_SIZE_MASK;
8939 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8940 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8941 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8942 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008943 } else {
8944 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8945 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8946 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8947 & ~TU_SIZE_MASK;
8948 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8949 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8950 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8951 }
8952}
8953
8954void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008955 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008956{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008957 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008958 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8959 else
8960 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008961 &pipe_config->dp_m_n,
8962 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008963}
8964
Daniel Vetter72419202013-04-04 13:28:53 +02008965static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008966 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008967{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008968 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008969 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008970}
8971
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008972static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008973 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008974{
8975 struct drm_device *dev = crtc->base.dev;
8976 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008977 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8978 uint32_t ps_ctrl = 0;
8979 int id = -1;
8980 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008981
Chandra Kondurua1b22782015-04-07 15:28:45 -07008982 /* find scaler attached to this pipe */
8983 for (i = 0; i < crtc->num_scalers; i++) {
8984 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8985 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8986 id = i;
8987 pipe_config->pch_pfit.enabled = true;
8988 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8989 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8990 break;
8991 }
8992 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008993
Chandra Kondurua1b22782015-04-07 15:28:45 -07008994 scaler_state->scaler_id = id;
8995 if (id >= 0) {
8996 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8997 } else {
8998 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008999 }
9000}
9001
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009002static void
9003skylake_get_initial_plane_config(struct intel_crtc *crtc,
9004 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009005{
9006 struct drm_device *dev = crtc->base.dev;
9007 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009008 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009009 int pipe = crtc->pipe;
9010 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009011 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009012 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009013 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009014
Damien Lespiaud9806c92015-01-21 14:07:19 +00009015 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009016 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009017 DRM_DEBUG_KMS("failed to alloc fb\n");
9018 return;
9019 }
9020
Damien Lespiau1b842c82015-01-21 13:50:54 +00009021 fb = &intel_fb->base;
9022
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009023 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009024 if (!(val & PLANE_CTL_ENABLE))
9025 goto error;
9026
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009027 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9028 fourcc = skl_format_to_fourcc(pixel_format,
9029 val & PLANE_CTL_ORDER_RGBX,
9030 val & PLANE_CTL_ALPHA_MASK);
9031 fb->pixel_format = fourcc;
9032 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9033
Damien Lespiau40f46282015-02-27 11:15:21 +00009034 tiling = val & PLANE_CTL_TILED_MASK;
9035 switch (tiling) {
9036 case PLANE_CTL_TILED_LINEAR:
9037 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9038 break;
9039 case PLANE_CTL_TILED_X:
9040 plane_config->tiling = I915_TILING_X;
9041 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9042 break;
9043 case PLANE_CTL_TILED_Y:
9044 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9045 break;
9046 case PLANE_CTL_TILED_YF:
9047 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9048 break;
9049 default:
9050 MISSING_CASE(tiling);
9051 goto error;
9052 }
9053
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009054 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9055 plane_config->base = base;
9056
9057 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9058
9059 val = I915_READ(PLANE_SIZE(pipe, 0));
9060 fb->height = ((val >> 16) & 0xfff) + 1;
9061 fb->width = ((val >> 0) & 0x1fff) + 1;
9062
9063 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009064 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9065 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009066 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9067
9068 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009069 fb->pixel_format,
9070 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009071
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009072 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009073
9074 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9075 pipe_name(pipe), fb->width, fb->height,
9076 fb->bits_per_pixel, base, fb->pitches[0],
9077 plane_config->size);
9078
Damien Lespiau2d140302015-02-05 17:22:18 +00009079 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009080 return;
9081
9082error:
9083 kfree(fb);
9084}
9085
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009086static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009087 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009088{
9089 struct drm_device *dev = crtc->base.dev;
9090 struct drm_i915_private *dev_priv = dev->dev_private;
9091 uint32_t tmp;
9092
9093 tmp = I915_READ(PF_CTL(crtc->pipe));
9094
9095 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009096 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009097 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9098 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009099
9100 /* We currently do not free assignements of panel fitters on
9101 * ivb/hsw (since we don't use the higher upscaling modes which
9102 * differentiates them) so just WARN about this case for now. */
9103 if (IS_GEN7(dev)) {
9104 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9105 PF_PIPE_SEL_IVB(crtc->pipe));
9106 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009107 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009108}
9109
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009110static void
9111ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9112 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009113{
9114 struct drm_device *dev = crtc->base.dev;
9115 struct drm_i915_private *dev_priv = dev->dev_private;
9116 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009117 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009118 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009119 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009120 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009121 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009122
Damien Lespiau42a7b082015-02-05 19:35:13 +00009123 val = I915_READ(DSPCNTR(pipe));
9124 if (!(val & DISPLAY_PLANE_ENABLE))
9125 return;
9126
Damien Lespiaud9806c92015-01-21 14:07:19 +00009127 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009128 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009129 DRM_DEBUG_KMS("failed to alloc fb\n");
9130 return;
9131 }
9132
Damien Lespiau1b842c82015-01-21 13:50:54 +00009133 fb = &intel_fb->base;
9134
Daniel Vetter18c52472015-02-10 17:16:09 +00009135 if (INTEL_INFO(dev)->gen >= 4) {
9136 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009137 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009138 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9139 }
9140 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009141
9142 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009143 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009144 fb->pixel_format = fourcc;
9145 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009146
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009147 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009148 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009149 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009150 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009151 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009152 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009153 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009154 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009155 }
9156 plane_config->base = base;
9157
9158 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009159 fb->width = ((val >> 16) & 0xfff) + 1;
9160 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009161
9162 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009163 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009164
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009165 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009166 fb->pixel_format,
9167 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009168
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009169 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009170
Damien Lespiau2844a922015-01-20 12:51:48 +00009171 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9172 pipe_name(pipe), fb->width, fb->height,
9173 fb->bits_per_pixel, base, fb->pitches[0],
9174 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009175
Damien Lespiau2d140302015-02-05 17:22:18 +00009176 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009177}
9178
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009179static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009180 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009181{
9182 struct drm_device *dev = crtc->base.dev;
9183 struct drm_i915_private *dev_priv = dev->dev_private;
9184 uint32_t tmp;
9185
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009186 if (!intel_display_power_is_enabled(dev_priv,
9187 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009188 return false;
9189
Daniel Vettere143a212013-07-04 12:01:15 +02009190 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009191 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009192
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009193 tmp = I915_READ(PIPECONF(crtc->pipe));
9194 if (!(tmp & PIPECONF_ENABLE))
9195 return false;
9196
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009197 switch (tmp & PIPECONF_BPC_MASK) {
9198 case PIPECONF_6BPC:
9199 pipe_config->pipe_bpp = 18;
9200 break;
9201 case PIPECONF_8BPC:
9202 pipe_config->pipe_bpp = 24;
9203 break;
9204 case PIPECONF_10BPC:
9205 pipe_config->pipe_bpp = 30;
9206 break;
9207 case PIPECONF_12BPC:
9208 pipe_config->pipe_bpp = 36;
9209 break;
9210 default:
9211 break;
9212 }
9213
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009214 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9215 pipe_config->limited_color_range = true;
9216
Daniel Vetterab9412b2013-05-03 11:49:46 +02009217 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009218 struct intel_shared_dpll *pll;
9219
Daniel Vetter88adfff2013-03-28 10:42:01 +01009220 pipe_config->has_pch_encoder = true;
9221
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009222 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9223 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9224 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009225
9226 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009227
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009228 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009229 pipe_config->shared_dpll =
9230 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009231 } else {
9232 tmp = I915_READ(PCH_DPLL_SEL);
9233 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9234 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9235 else
9236 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9237 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009238
9239 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9240
9241 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9242 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009243
9244 tmp = pipe_config->dpll_hw_state.dpll;
9245 pipe_config->pixel_multiplier =
9246 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9247 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009248
9249 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009250 } else {
9251 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009252 }
9253
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009254 intel_get_pipe_timings(crtc, pipe_config);
9255
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009256 ironlake_get_pfit_config(crtc, pipe_config);
9257
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009258 return true;
9259}
9260
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009261static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9262{
9263 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009264 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009265
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009266 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009267 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009268 pipe_name(crtc->pipe));
9269
Rob Clarke2c719b2014-12-15 13:56:32 -05009270 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9271 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9272 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9273 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9274 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9275 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009276 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009277 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009278 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009279 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009280 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009281 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009282 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009283 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009284 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009285
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009286 /*
9287 * In theory we can still leave IRQs enabled, as long as only the HPD
9288 * interrupts remain enabled. We used to check for that, but since it's
9289 * gen-specific and since we only disable LCPLL after we fully disable
9290 * the interrupts, the check below should be enough.
9291 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009292 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009293}
9294
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009295static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9296{
9297 struct drm_device *dev = dev_priv->dev;
9298
9299 if (IS_HASWELL(dev))
9300 return I915_READ(D_COMP_HSW);
9301 else
9302 return I915_READ(D_COMP_BDW);
9303}
9304
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009305static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9306{
9307 struct drm_device *dev = dev_priv->dev;
9308
9309 if (IS_HASWELL(dev)) {
9310 mutex_lock(&dev_priv->rps.hw_lock);
9311 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9312 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009313 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009314 mutex_unlock(&dev_priv->rps.hw_lock);
9315 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009316 I915_WRITE(D_COMP_BDW, val);
9317 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009318 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009319}
9320
9321/*
9322 * This function implements pieces of two sequences from BSpec:
9323 * - Sequence for display software to disable LCPLL
9324 * - Sequence for display software to allow package C8+
9325 * The steps implemented here are just the steps that actually touch the LCPLL
9326 * register. Callers should take care of disabling all the display engine
9327 * functions, doing the mode unset, fixing interrupts, etc.
9328 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009329static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9330 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009331{
9332 uint32_t val;
9333
9334 assert_can_disable_lcpll(dev_priv);
9335
9336 val = I915_READ(LCPLL_CTL);
9337
9338 if (switch_to_fclk) {
9339 val |= LCPLL_CD_SOURCE_FCLK;
9340 I915_WRITE(LCPLL_CTL, val);
9341
9342 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9343 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9344 DRM_ERROR("Switching to FCLK failed\n");
9345
9346 val = I915_READ(LCPLL_CTL);
9347 }
9348
9349 val |= LCPLL_PLL_DISABLE;
9350 I915_WRITE(LCPLL_CTL, val);
9351 POSTING_READ(LCPLL_CTL);
9352
9353 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9354 DRM_ERROR("LCPLL still locked\n");
9355
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009356 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009357 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009358 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009359 ndelay(100);
9360
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009361 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9362 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009363 DRM_ERROR("D_COMP RCOMP still in progress\n");
9364
9365 if (allow_power_down) {
9366 val = I915_READ(LCPLL_CTL);
9367 val |= LCPLL_POWER_DOWN_ALLOW;
9368 I915_WRITE(LCPLL_CTL, val);
9369 POSTING_READ(LCPLL_CTL);
9370 }
9371}
9372
9373/*
9374 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9375 * source.
9376 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009377static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009378{
9379 uint32_t val;
9380
9381 val = I915_READ(LCPLL_CTL);
9382
9383 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9384 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9385 return;
9386
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009387 /*
9388 * Make sure we're not on PC8 state before disabling PC8, otherwise
9389 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009390 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009391 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009392
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009393 if (val & LCPLL_POWER_DOWN_ALLOW) {
9394 val &= ~LCPLL_POWER_DOWN_ALLOW;
9395 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009396 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009397 }
9398
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009399 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009400 val |= D_COMP_COMP_FORCE;
9401 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009402 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009403
9404 val = I915_READ(LCPLL_CTL);
9405 val &= ~LCPLL_PLL_DISABLE;
9406 I915_WRITE(LCPLL_CTL, val);
9407
9408 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9409 DRM_ERROR("LCPLL not locked yet\n");
9410
9411 if (val & LCPLL_CD_SOURCE_FCLK) {
9412 val = I915_READ(LCPLL_CTL);
9413 val &= ~LCPLL_CD_SOURCE_FCLK;
9414 I915_WRITE(LCPLL_CTL, val);
9415
9416 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9417 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9418 DRM_ERROR("Switching back to LCPLL failed\n");
9419 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009420
Mika Kuoppala59bad942015-01-16 11:34:40 +02009421 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009422 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009423}
9424
Paulo Zanoni765dab672014-03-07 20:08:18 -03009425/*
9426 * Package states C8 and deeper are really deep PC states that can only be
9427 * reached when all the devices on the system allow it, so even if the graphics
9428 * device allows PC8+, it doesn't mean the system will actually get to these
9429 * states. Our driver only allows PC8+ when going into runtime PM.
9430 *
9431 * The requirements for PC8+ are that all the outputs are disabled, the power
9432 * well is disabled and most interrupts are disabled, and these are also
9433 * requirements for runtime PM. When these conditions are met, we manually do
9434 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9435 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9436 * hang the machine.
9437 *
9438 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9439 * the state of some registers, so when we come back from PC8+ we need to
9440 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9441 * need to take care of the registers kept by RC6. Notice that this happens even
9442 * if we don't put the device in PCI D3 state (which is what currently happens
9443 * because of the runtime PM support).
9444 *
9445 * For more, read "Display Sequences for Package C8" on the hardware
9446 * documentation.
9447 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009448void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009449{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009450 struct drm_device *dev = dev_priv->dev;
9451 uint32_t val;
9452
Paulo Zanonic67a4702013-08-19 13:18:09 -03009453 DRM_DEBUG_KMS("Enabling package C8+\n");
9454
Ville Syrjäläc2699522015-08-27 23:55:59 +03009455 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009456 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9457 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9458 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9459 }
9460
9461 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009462 hsw_disable_lcpll(dev_priv, true, true);
9463}
9464
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009465void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009466{
9467 struct drm_device *dev = dev_priv->dev;
9468 uint32_t val;
9469
Paulo Zanonic67a4702013-08-19 13:18:09 -03009470 DRM_DEBUG_KMS("Disabling package C8+\n");
9471
9472 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009473 lpt_init_pch_refclk(dev);
9474
Ville Syrjäläc2699522015-08-27 23:55:59 +03009475 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009476 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9477 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9478 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9479 }
9480
9481 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009482}
9483
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009484static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309485{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009486 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009487 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309488
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009489 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309490}
9491
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009492/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009493static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009494{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009495 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009496 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009497 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009498
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009499 for_each_intel_crtc(state->dev, intel_crtc) {
9500 int pixel_rate;
9501
9502 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9503 if (IS_ERR(crtc_state))
9504 return PTR_ERR(crtc_state);
9505
9506 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009507 continue;
9508
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009509 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009510
9511 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009512 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009513 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9514
9515 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9516 }
9517
9518 return max_pixel_rate;
9519}
9520
9521static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9522{
9523 struct drm_i915_private *dev_priv = dev->dev_private;
9524 uint32_t val, data;
9525 int ret;
9526
9527 if (WARN((I915_READ(LCPLL_CTL) &
9528 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9529 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9530 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9531 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9532 "trying to change cdclk frequency with cdclk not enabled\n"))
9533 return;
9534
9535 mutex_lock(&dev_priv->rps.hw_lock);
9536 ret = sandybridge_pcode_write(dev_priv,
9537 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9538 mutex_unlock(&dev_priv->rps.hw_lock);
9539 if (ret) {
9540 DRM_ERROR("failed to inform pcode about cdclk change\n");
9541 return;
9542 }
9543
9544 val = I915_READ(LCPLL_CTL);
9545 val |= LCPLL_CD_SOURCE_FCLK;
9546 I915_WRITE(LCPLL_CTL, val);
9547
9548 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9549 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9550 DRM_ERROR("Switching to FCLK failed\n");
9551
9552 val = I915_READ(LCPLL_CTL);
9553 val &= ~LCPLL_CLK_FREQ_MASK;
9554
9555 switch (cdclk) {
9556 case 450000:
9557 val |= LCPLL_CLK_FREQ_450;
9558 data = 0;
9559 break;
9560 case 540000:
9561 val |= LCPLL_CLK_FREQ_54O_BDW;
9562 data = 1;
9563 break;
9564 case 337500:
9565 val |= LCPLL_CLK_FREQ_337_5_BDW;
9566 data = 2;
9567 break;
9568 case 675000:
9569 val |= LCPLL_CLK_FREQ_675_BDW;
9570 data = 3;
9571 break;
9572 default:
9573 WARN(1, "invalid cdclk frequency\n");
9574 return;
9575 }
9576
9577 I915_WRITE(LCPLL_CTL, val);
9578
9579 val = I915_READ(LCPLL_CTL);
9580 val &= ~LCPLL_CD_SOURCE_FCLK;
9581 I915_WRITE(LCPLL_CTL, val);
9582
9583 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9584 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9585 DRM_ERROR("Switching back to LCPLL failed\n");
9586
9587 mutex_lock(&dev_priv->rps.hw_lock);
9588 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9589 mutex_unlock(&dev_priv->rps.hw_lock);
9590
9591 intel_update_cdclk(dev);
9592
9593 WARN(cdclk != dev_priv->cdclk_freq,
9594 "cdclk requested %d kHz but got %d kHz\n",
9595 cdclk, dev_priv->cdclk_freq);
9596}
9597
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009598static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009599{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009600 struct drm_i915_private *dev_priv = to_i915(state->dev);
9601 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009602 int cdclk;
9603
9604 /*
9605 * FIXME should also account for plane ratio
9606 * once 64bpp pixel formats are supported.
9607 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009608 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009609 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009610 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009611 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009612 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009613 cdclk = 450000;
9614 else
9615 cdclk = 337500;
9616
9617 /*
9618 * FIXME move the cdclk caclulation to
9619 * compute_config() so we can fail gracegully.
9620 */
9621 if (cdclk > dev_priv->max_cdclk_freq) {
9622 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9623 cdclk, dev_priv->max_cdclk_freq);
9624 cdclk = dev_priv->max_cdclk_freq;
9625 }
9626
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009627 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009628
9629 return 0;
9630}
9631
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009632static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009633{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009634 struct drm_device *dev = old_state->dev;
9635 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009636
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009637 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009638}
9639
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009640static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9641 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009642{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009643 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009644 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009645
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009646 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009647
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009648 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009649}
9650
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309651static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9652 enum port port,
9653 struct intel_crtc_state *pipe_config)
9654{
9655 switch (port) {
9656 case PORT_A:
9657 pipe_config->ddi_pll_sel = SKL_DPLL0;
9658 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9659 break;
9660 case PORT_B:
9661 pipe_config->ddi_pll_sel = SKL_DPLL1;
9662 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9663 break;
9664 case PORT_C:
9665 pipe_config->ddi_pll_sel = SKL_DPLL2;
9666 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9667 break;
9668 default:
9669 DRM_ERROR("Incorrect port type\n");
9670 }
9671}
9672
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009673static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9674 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009675 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009676{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009677 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009678
9679 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9680 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9681
9682 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009683 case SKL_DPLL0:
9684 /*
9685 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9686 * of the shared DPLL framework and thus needs to be read out
9687 * separately
9688 */
9689 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9690 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9691 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009692 case SKL_DPLL1:
9693 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9694 break;
9695 case SKL_DPLL2:
9696 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9697 break;
9698 case SKL_DPLL3:
9699 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9700 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009701 }
9702}
9703
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009704static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9705 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009706 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009707{
9708 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9709
9710 switch (pipe_config->ddi_pll_sel) {
9711 case PORT_CLK_SEL_WRPLL1:
9712 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9713 break;
9714 case PORT_CLK_SEL_WRPLL2:
9715 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9716 break;
9717 }
9718}
9719
Daniel Vetter26804af2014-06-25 22:01:55 +03009720static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009721 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009722{
9723 struct drm_device *dev = crtc->base.dev;
9724 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009725 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009726 enum port port;
9727 uint32_t tmp;
9728
9729 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9730
9731 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9732
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009733 if (IS_SKYLAKE(dev))
9734 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309735 else if (IS_BROXTON(dev))
9736 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009737 else
9738 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009739
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009740 if (pipe_config->shared_dpll >= 0) {
9741 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9742
9743 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9744 &pipe_config->dpll_hw_state));
9745 }
9746
Daniel Vetter26804af2014-06-25 22:01:55 +03009747 /*
9748 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9749 * DDI E. So just check whether this pipe is wired to DDI E and whether
9750 * the PCH transcoder is on.
9751 */
Damien Lespiauca370452013-12-03 13:56:24 +00009752 if (INTEL_INFO(dev)->gen < 9 &&
9753 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009754 pipe_config->has_pch_encoder = true;
9755
9756 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9757 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9758 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9759
9760 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9761 }
9762}
9763
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009764static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009765 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009766{
9767 struct drm_device *dev = crtc->base.dev;
9768 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009769 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009770 uint32_t tmp;
9771
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009772 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009773 POWER_DOMAIN_PIPE(crtc->pipe)))
9774 return false;
9775
Daniel Vettere143a212013-07-04 12:01:15 +02009776 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009777 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9778
Daniel Vettereccb1402013-05-22 00:50:22 +02009779 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9780 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9781 enum pipe trans_edp_pipe;
9782 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9783 default:
9784 WARN(1, "unknown pipe linked to edp transcoder\n");
9785 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9786 case TRANS_DDI_EDP_INPUT_A_ON:
9787 trans_edp_pipe = PIPE_A;
9788 break;
9789 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9790 trans_edp_pipe = PIPE_B;
9791 break;
9792 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9793 trans_edp_pipe = PIPE_C;
9794 break;
9795 }
9796
9797 if (trans_edp_pipe == crtc->pipe)
9798 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9799 }
9800
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009801 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009802 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009803 return false;
9804
Daniel Vettereccb1402013-05-22 00:50:22 +02009805 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009806 if (!(tmp & PIPECONF_ENABLE))
9807 return false;
9808
Daniel Vetter26804af2014-06-25 22:01:55 +03009809 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009810
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009811 intel_get_pipe_timings(crtc, pipe_config);
9812
Chandra Kondurua1b22782015-04-07 15:28:45 -07009813 if (INTEL_INFO(dev)->gen >= 9) {
9814 skl_init_scalers(dev, crtc, pipe_config);
9815 }
9816
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009817 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009818
9819 if (INTEL_INFO(dev)->gen >= 9) {
9820 pipe_config->scaler_state.scaler_id = -1;
9821 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9822 }
9823
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009824 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009825 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009826 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009827 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009828 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009829 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009830
Jesse Barnese59150d2014-01-07 13:30:45 -08009831 if (IS_HASWELL(dev))
9832 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9833 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009834
Clint Taylorebb69c92014-09-30 10:30:22 -07009835 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9836 pipe_config->pixel_multiplier =
9837 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9838 } else {
9839 pipe_config->pixel_multiplier = 1;
9840 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009841
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009842 return true;
9843}
9844
Chris Wilson560b85b2010-08-07 11:01:38 +01009845static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9846{
9847 struct drm_device *dev = crtc->dev;
9848 struct drm_i915_private *dev_priv = dev->dev_private;
9849 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009850 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009851
Ville Syrjälädc41c152014-08-13 11:57:05 +03009852 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009853 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9854 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009855 unsigned int stride = roundup_pow_of_two(width) * 4;
9856
9857 switch (stride) {
9858 default:
9859 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9860 width, stride);
9861 stride = 256;
9862 /* fallthrough */
9863 case 256:
9864 case 512:
9865 case 1024:
9866 case 2048:
9867 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009868 }
9869
Ville Syrjälädc41c152014-08-13 11:57:05 +03009870 cntl |= CURSOR_ENABLE |
9871 CURSOR_GAMMA_ENABLE |
9872 CURSOR_FORMAT_ARGB |
9873 CURSOR_STRIDE(stride);
9874
9875 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009876 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009877
Ville Syrjälädc41c152014-08-13 11:57:05 +03009878 if (intel_crtc->cursor_cntl != 0 &&
9879 (intel_crtc->cursor_base != base ||
9880 intel_crtc->cursor_size != size ||
9881 intel_crtc->cursor_cntl != cntl)) {
9882 /* On these chipsets we can only modify the base/size/stride
9883 * whilst the cursor is disabled.
9884 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009885 I915_WRITE(CURCNTR(PIPE_A), 0);
9886 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009887 intel_crtc->cursor_cntl = 0;
9888 }
9889
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009890 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009891 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009892 intel_crtc->cursor_base = base;
9893 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009894
9895 if (intel_crtc->cursor_size != size) {
9896 I915_WRITE(CURSIZE, size);
9897 intel_crtc->cursor_size = size;
9898 }
9899
Chris Wilson4b0e3332014-05-30 16:35:26 +03009900 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009901 I915_WRITE(CURCNTR(PIPE_A), cntl);
9902 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009903 intel_crtc->cursor_cntl = cntl;
9904 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009905}
9906
9907static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9908{
9909 struct drm_device *dev = crtc->dev;
9910 struct drm_i915_private *dev_priv = dev->dev_private;
9911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9912 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009913 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009914
Chris Wilson4b0e3332014-05-30 16:35:26 +03009915 cntl = 0;
9916 if (base) {
9917 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009918 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309919 case 64:
9920 cntl |= CURSOR_MODE_64_ARGB_AX;
9921 break;
9922 case 128:
9923 cntl |= CURSOR_MODE_128_ARGB_AX;
9924 break;
9925 case 256:
9926 cntl |= CURSOR_MODE_256_ARGB_AX;
9927 break;
9928 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009929 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309930 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009931 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009932 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009933
Bob Paauwefc6f93b2015-08-31 14:03:30 -07009934 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009935 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009936 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009937
Matt Roper8e7d6882015-01-21 16:35:41 -08009938 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009939 cntl |= CURSOR_ROTATE_180;
9940
Chris Wilson4b0e3332014-05-30 16:35:26 +03009941 if (intel_crtc->cursor_cntl != cntl) {
9942 I915_WRITE(CURCNTR(pipe), cntl);
9943 POSTING_READ(CURCNTR(pipe));
9944 intel_crtc->cursor_cntl = cntl;
9945 }
9946
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009947 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009948 I915_WRITE(CURBASE(pipe), base);
9949 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009950
9951 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009952}
9953
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009954/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009955static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9956 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009957{
9958 struct drm_device *dev = crtc->dev;
9959 struct drm_i915_private *dev_priv = dev->dev_private;
9960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9961 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009962 struct drm_plane_state *cursor_state = crtc->cursor->state;
9963 int x = cursor_state->crtc_x;
9964 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009965 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009966
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009967 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009968 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009969
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009970 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009971 base = 0;
9972
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009973 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009974 base = 0;
9975
9976 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009977 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009978 base = 0;
9979
9980 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9981 x = -x;
9982 }
9983 pos |= x << CURSOR_X_SHIFT;
9984
9985 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009986 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009987 base = 0;
9988
9989 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9990 y = -y;
9991 }
9992 pos |= y << CURSOR_Y_SHIFT;
9993
Chris Wilson4b0e3332014-05-30 16:35:26 +03009994 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009995 return;
9996
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009997 I915_WRITE(CURPOS(pipe), pos);
9998
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009999 /* ILK+ do this automagically */
10000 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010001 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010002 base += (cursor_state->crtc_h *
10003 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010004 }
10005
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010006 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010007 i845_update_cursor(crtc, base);
10008 else
10009 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010010}
10011
Ville Syrjälädc41c152014-08-13 11:57:05 +030010012static bool cursor_size_ok(struct drm_device *dev,
10013 uint32_t width, uint32_t height)
10014{
10015 if (width == 0 || height == 0)
10016 return false;
10017
10018 /*
10019 * 845g/865g are special in that they are only limited by
10020 * the width of their cursors, the height is arbitrary up to
10021 * the precision of the register. Everything else requires
10022 * square cursors, limited to a few power-of-two sizes.
10023 */
10024 if (IS_845G(dev) || IS_I865G(dev)) {
10025 if ((width & 63) != 0)
10026 return false;
10027
10028 if (width > (IS_845G(dev) ? 64 : 512))
10029 return false;
10030
10031 if (height > 1023)
10032 return false;
10033 } else {
10034 switch (width | height) {
10035 case 256:
10036 case 128:
10037 if (IS_GEN2(dev))
10038 return false;
10039 case 64:
10040 break;
10041 default:
10042 return false;
10043 }
10044 }
10045
10046 return true;
10047}
10048
Jesse Barnes79e53942008-11-07 14:24:08 -080010049static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010050 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010051{
James Simmons72034252010-08-03 01:33:19 +010010052 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010054
James Simmons72034252010-08-03 01:33:19 +010010055 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010056 intel_crtc->lut_r[i] = red[i] >> 8;
10057 intel_crtc->lut_g[i] = green[i] >> 8;
10058 intel_crtc->lut_b[i] = blue[i] >> 8;
10059 }
10060
10061 intel_crtc_load_lut(crtc);
10062}
10063
Jesse Barnes79e53942008-11-07 14:24:08 -080010064/* VESA 640x480x72Hz mode to set on the pipe */
10065static struct drm_display_mode load_detect_mode = {
10066 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10067 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10068};
10069
Daniel Vettera8bb6812014-02-10 18:00:39 +010010070struct drm_framebuffer *
10071__intel_framebuffer_create(struct drm_device *dev,
10072 struct drm_mode_fb_cmd2 *mode_cmd,
10073 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010074{
10075 struct intel_framebuffer *intel_fb;
10076 int ret;
10077
10078 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10079 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010080 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010081 return ERR_PTR(-ENOMEM);
10082 }
10083
10084 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010085 if (ret)
10086 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010087
10088 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010089err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010090 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010091 kfree(intel_fb);
10092
10093 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010094}
10095
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010096static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010097intel_framebuffer_create(struct drm_device *dev,
10098 struct drm_mode_fb_cmd2 *mode_cmd,
10099 struct drm_i915_gem_object *obj)
10100{
10101 struct drm_framebuffer *fb;
10102 int ret;
10103
10104 ret = i915_mutex_lock_interruptible(dev);
10105 if (ret)
10106 return ERR_PTR(ret);
10107 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10108 mutex_unlock(&dev->struct_mutex);
10109
10110 return fb;
10111}
10112
Chris Wilsond2dff872011-04-19 08:36:26 +010010113static u32
10114intel_framebuffer_pitch_for_width(int width, int bpp)
10115{
10116 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10117 return ALIGN(pitch, 64);
10118}
10119
10120static u32
10121intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10122{
10123 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010124 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010125}
10126
10127static struct drm_framebuffer *
10128intel_framebuffer_create_for_mode(struct drm_device *dev,
10129 struct drm_display_mode *mode,
10130 int depth, int bpp)
10131{
10132 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010133 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010134
10135 obj = i915_gem_alloc_object(dev,
10136 intel_framebuffer_size_for_mode(mode, bpp));
10137 if (obj == NULL)
10138 return ERR_PTR(-ENOMEM);
10139
10140 mode_cmd.width = mode->hdisplay;
10141 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010142 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10143 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010144 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010145
10146 return intel_framebuffer_create(dev, &mode_cmd, obj);
10147}
10148
10149static struct drm_framebuffer *
10150mode_fits_in_fbdev(struct drm_device *dev,
10151 struct drm_display_mode *mode)
10152{
Daniel Vetter06957262015-08-10 13:34:08 +020010153#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010154 struct drm_i915_private *dev_priv = dev->dev_private;
10155 struct drm_i915_gem_object *obj;
10156 struct drm_framebuffer *fb;
10157
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010158 if (!dev_priv->fbdev)
10159 return NULL;
10160
10161 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010162 return NULL;
10163
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010164 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010165 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010166
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010167 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010168 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10169 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010170 return NULL;
10171
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010172 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010173 return NULL;
10174
10175 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010176#else
10177 return NULL;
10178#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010179}
10180
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010181static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10182 struct drm_crtc *crtc,
10183 struct drm_display_mode *mode,
10184 struct drm_framebuffer *fb,
10185 int x, int y)
10186{
10187 struct drm_plane_state *plane_state;
10188 int hdisplay, vdisplay;
10189 int ret;
10190
10191 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10192 if (IS_ERR(plane_state))
10193 return PTR_ERR(plane_state);
10194
10195 if (mode)
10196 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10197 else
10198 hdisplay = vdisplay = 0;
10199
10200 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10201 if (ret)
10202 return ret;
10203 drm_atomic_set_fb_for_plane(plane_state, fb);
10204 plane_state->crtc_x = 0;
10205 plane_state->crtc_y = 0;
10206 plane_state->crtc_w = hdisplay;
10207 plane_state->crtc_h = vdisplay;
10208 plane_state->src_x = x << 16;
10209 plane_state->src_y = y << 16;
10210 plane_state->src_w = hdisplay << 16;
10211 plane_state->src_h = vdisplay << 16;
10212
10213 return 0;
10214}
10215
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010216bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010217 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010218 struct intel_load_detect_pipe *old,
10219 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010220{
10221 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010222 struct intel_encoder *intel_encoder =
10223 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010224 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010225 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010226 struct drm_crtc *crtc = NULL;
10227 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010228 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010229 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010230 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010231 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010232 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010233 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010234
Chris Wilsond2dff872011-04-19 08:36:26 +010010235 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010236 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010237 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010238
Rob Clark51fd3712013-11-19 12:10:12 -050010239retry:
10240 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10241 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010242 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010243
Jesse Barnes79e53942008-11-07 14:24:08 -080010244 /*
10245 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010246 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010247 * - if the connector already has an assigned crtc, use it (but make
10248 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010249 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010250 * - try to find the first unused crtc that can drive this connector,
10251 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010252 */
10253
10254 /* See if we already have a CRTC for this connector */
10255 if (encoder->crtc) {
10256 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010257
Rob Clark51fd3712013-11-19 12:10:12 -050010258 ret = drm_modeset_lock(&crtc->mutex, ctx);
10259 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010260 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010261 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10262 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010263 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010264
Daniel Vetter24218aa2012-08-12 19:27:11 +020010265 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010266 old->load_detect_temp = false;
10267
10268 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010269 if (connector->dpms != DRM_MODE_DPMS_ON)
10270 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010271
Chris Wilson71731882011-04-19 23:10:58 +010010272 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010273 }
10274
10275 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010276 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010277 i++;
10278 if (!(encoder->possible_crtcs & (1 << i)))
10279 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010280 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010281 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010282
10283 crtc = possible_crtc;
10284 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010285 }
10286
10287 /*
10288 * If we didn't find an unused CRTC, don't use any.
10289 */
10290 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010291 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010292 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010293 }
10294
Rob Clark51fd3712013-11-19 12:10:12 -050010295 ret = drm_modeset_lock(&crtc->mutex, ctx);
10296 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010297 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010298 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10299 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010300 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010301
10302 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010303 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010304 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010305 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010306
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010307 state = drm_atomic_state_alloc(dev);
10308 if (!state)
10309 return false;
10310
10311 state->acquire_ctx = ctx;
10312
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010313 connector_state = drm_atomic_get_connector_state(state, connector);
10314 if (IS_ERR(connector_state)) {
10315 ret = PTR_ERR(connector_state);
10316 goto fail;
10317 }
10318
10319 connector_state->crtc = crtc;
10320 connector_state->best_encoder = &intel_encoder->base;
10321
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010322 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10323 if (IS_ERR(crtc_state)) {
10324 ret = PTR_ERR(crtc_state);
10325 goto fail;
10326 }
10327
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010328 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010329
Chris Wilson64927112011-04-20 07:25:26 +010010330 if (!mode)
10331 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010332
Chris Wilsond2dff872011-04-19 08:36:26 +010010333 /* We need a framebuffer large enough to accommodate all accesses
10334 * that the plane may generate whilst we perform load detection.
10335 * We can not rely on the fbcon either being present (we get called
10336 * during its initialisation to detect all boot displays, or it may
10337 * not even exist) or that it is large enough to satisfy the
10338 * requested mode.
10339 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010340 fb = mode_fits_in_fbdev(dev, mode);
10341 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010342 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010343 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10344 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010345 } else
10346 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010347 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010348 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010349 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010350 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010351
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010352 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10353 if (ret)
10354 goto fail;
10355
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010356 drm_mode_copy(&crtc_state->base.mode, mode);
10357
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010358 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010359 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010360 if (old->release_fb)
10361 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010362 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010363 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010364 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010365
Jesse Barnes79e53942008-11-07 14:24:08 -080010366 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010367 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010368 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010369
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010370fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010371 drm_atomic_state_free(state);
10372 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010373
Rob Clark51fd3712013-11-19 12:10:12 -050010374 if (ret == -EDEADLK) {
10375 drm_modeset_backoff(ctx);
10376 goto retry;
10377 }
10378
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010379 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010380}
10381
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010382void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010383 struct intel_load_detect_pipe *old,
10384 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010385{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010386 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010387 struct intel_encoder *intel_encoder =
10388 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010389 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010390 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010392 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010393 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010394 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010395 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010396
Chris Wilsond2dff872011-04-19 08:36:26 +010010397 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010398 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010399 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010400
Chris Wilson8261b192011-04-19 23:18:09 +010010401 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010402 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010403 if (!state)
10404 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010405
10406 state->acquire_ctx = ctx;
10407
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010408 connector_state = drm_atomic_get_connector_state(state, connector);
10409 if (IS_ERR(connector_state))
10410 goto fail;
10411
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010412 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10413 if (IS_ERR(crtc_state))
10414 goto fail;
10415
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010416 connector_state->best_encoder = NULL;
10417 connector_state->crtc = NULL;
10418
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010419 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010420
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010421 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10422 0, 0);
10423 if (ret)
10424 goto fail;
10425
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010426 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010427 if (ret)
10428 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010429
Daniel Vetter36206362012-12-10 20:42:17 +010010430 if (old->release_fb) {
10431 drm_framebuffer_unregister_private(old->release_fb);
10432 drm_framebuffer_unreference(old->release_fb);
10433 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010434
Chris Wilson0622a532011-04-21 09:32:11 +010010435 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010436 }
10437
Eric Anholtc751ce42010-03-25 11:48:48 -070010438 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010439 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10440 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010441
10442 return;
10443fail:
10444 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10445 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010446}
10447
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010448static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010449 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010450{
10451 struct drm_i915_private *dev_priv = dev->dev_private;
10452 u32 dpll = pipe_config->dpll_hw_state.dpll;
10453
10454 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010455 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010456 else if (HAS_PCH_SPLIT(dev))
10457 return 120000;
10458 else if (!IS_GEN2(dev))
10459 return 96000;
10460 else
10461 return 48000;
10462}
10463
Jesse Barnes79e53942008-11-07 14:24:08 -080010464/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010465static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010466 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010467{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010468 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010469 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010470 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010471 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010472 u32 fp;
10473 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010474 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010475 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010476
10477 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010478 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010479 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010480 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010481
10482 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010483 if (IS_PINEVIEW(dev)) {
10484 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10485 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010486 } else {
10487 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10488 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10489 }
10490
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010491 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010492 if (IS_PINEVIEW(dev))
10493 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10494 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010495 else
10496 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010497 DPLL_FPA01_P1_POST_DIV_SHIFT);
10498
10499 switch (dpll & DPLL_MODE_MASK) {
10500 case DPLLB_MODE_DAC_SERIAL:
10501 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10502 5 : 10;
10503 break;
10504 case DPLLB_MODE_LVDS:
10505 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10506 7 : 14;
10507 break;
10508 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010509 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010510 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010511 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010512 }
10513
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010514 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010515 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010516 else
Imre Deakdccbea32015-06-22 23:35:51 +030010517 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010518 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010519 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010520 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010521
10522 if (is_lvds) {
10523 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10524 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010525
10526 if (lvds & LVDS_CLKB_POWER_UP)
10527 clock.p2 = 7;
10528 else
10529 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010530 } else {
10531 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10532 clock.p1 = 2;
10533 else {
10534 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10535 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10536 }
10537 if (dpll & PLL_P2_DIVIDE_BY_4)
10538 clock.p2 = 4;
10539 else
10540 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010541 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010542
Imre Deakdccbea32015-06-22 23:35:51 +030010543 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010544 }
10545
Ville Syrjälä18442d02013-09-13 16:00:08 +030010546 /*
10547 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010548 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010549 * encoder's get_config() function.
10550 */
Imre Deakdccbea32015-06-22 23:35:51 +030010551 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010552}
10553
Ville Syrjälä6878da02013-09-13 15:59:11 +030010554int intel_dotclock_calculate(int link_freq,
10555 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010556{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010557 /*
10558 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010559 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010560 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010561 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010562 *
10563 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010564 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010565 */
10566
Ville Syrjälä6878da02013-09-13 15:59:11 +030010567 if (!m_n->link_n)
10568 return 0;
10569
10570 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10571}
10572
Ville Syrjälä18442d02013-09-13 16:00:08 +030010573static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010574 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010575{
10576 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010577
10578 /* read out port_clock from the DPLL */
10579 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010580
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010581 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010582 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010583 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010584 * agree once we know their relationship in the encoder's
10585 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010586 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010587 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010588 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10589 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010590}
10591
10592/** Returns the currently programmed mode of the given pipe. */
10593struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10594 struct drm_crtc *crtc)
10595{
Jesse Barnes548f2452011-02-17 10:40:53 -080010596 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010598 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010599 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010600 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010601 int htot = I915_READ(HTOTAL(cpu_transcoder));
10602 int hsync = I915_READ(HSYNC(cpu_transcoder));
10603 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10604 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010605 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010606
10607 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10608 if (!mode)
10609 return NULL;
10610
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010611 /*
10612 * Construct a pipe_config sufficient for getting the clock info
10613 * back out of crtc_clock_get.
10614 *
10615 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10616 * to use a real value here instead.
10617 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010618 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010619 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010620 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10621 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10622 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010623 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10624
Ville Syrjälä773ae032013-09-23 17:48:20 +030010625 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010626 mode->hdisplay = (htot & 0xffff) + 1;
10627 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10628 mode->hsync_start = (hsync & 0xffff) + 1;
10629 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10630 mode->vdisplay = (vtot & 0xffff) + 1;
10631 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10632 mode->vsync_start = (vsync & 0xffff) + 1;
10633 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10634
10635 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010636
10637 return mode;
10638}
10639
Chris Wilsonf047e392012-07-21 12:31:41 +010010640void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010641{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010642 struct drm_i915_private *dev_priv = dev->dev_private;
10643
Chris Wilsonf62a0072014-02-21 17:55:39 +000010644 if (dev_priv->mm.busy)
10645 return;
10646
Paulo Zanoni43694d62014-03-07 20:08:08 -030010647 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010648 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010649 if (INTEL_INFO(dev)->gen >= 6)
10650 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010651 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010652}
10653
10654void intel_mark_idle(struct drm_device *dev)
10655{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010656 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010657
Chris Wilsonf62a0072014-02-21 17:55:39 +000010658 if (!dev_priv->mm.busy)
10659 return;
10660
10661 dev_priv->mm.busy = false;
10662
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010663 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010664 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010665
Paulo Zanoni43694d62014-03-07 20:08:08 -030010666 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010667}
10668
Jesse Barnes79e53942008-11-07 14:24:08 -080010669static void intel_crtc_destroy(struct drm_crtc *crtc)
10670{
10671 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010672 struct drm_device *dev = crtc->dev;
10673 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010674
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010675 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010676 work = intel_crtc->unpin_work;
10677 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010678 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010679
10680 if (work) {
10681 cancel_work_sync(&work->work);
10682 kfree(work);
10683 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010684
10685 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010686
Jesse Barnes79e53942008-11-07 14:24:08 -080010687 kfree(intel_crtc);
10688}
10689
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010690static void intel_unpin_work_fn(struct work_struct *__work)
10691{
10692 struct intel_unpin_work *work =
10693 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010694 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10695 struct drm_device *dev = crtc->base.dev;
10696 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010697
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010698 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010699 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010700 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010701
John Harrisonf06cc1b2014-11-24 18:49:37 +000010702 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010703 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010704 mutex_unlock(&dev->struct_mutex);
10705
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010706 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010707 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010708
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010709 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10710 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010711
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010712 kfree(work);
10713}
10714
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010715static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010716 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010717{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010718 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10719 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010720 unsigned long flags;
10721
10722 /* Ignore early vblank irqs */
10723 if (intel_crtc == NULL)
10724 return;
10725
Daniel Vetterf3260382014-09-15 14:55:23 +020010726 /*
10727 * This is called both by irq handlers and the reset code (to complete
10728 * lost pageflips) so needs the full irqsave spinlocks.
10729 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010730 spin_lock_irqsave(&dev->event_lock, flags);
10731 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010732
10733 /* Ensure we don't miss a work->pending update ... */
10734 smp_rmb();
10735
10736 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010737 spin_unlock_irqrestore(&dev->event_lock, flags);
10738 return;
10739 }
10740
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010741 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010742
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010743 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010744}
10745
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010746void intel_finish_page_flip(struct drm_device *dev, int pipe)
10747{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010748 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010749 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10750
Mario Kleiner49b14a52010-12-09 07:00:07 +010010751 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010752}
10753
10754void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10755{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010756 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010757 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10758
Mario Kleiner49b14a52010-12-09 07:00:07 +010010759 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010760}
10761
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010762/* Is 'a' after or equal to 'b'? */
10763static bool g4x_flip_count_after_eq(u32 a, u32 b)
10764{
10765 return !((a - b) & 0x80000000);
10766}
10767
10768static bool page_flip_finished(struct intel_crtc *crtc)
10769{
10770 struct drm_device *dev = crtc->base.dev;
10771 struct drm_i915_private *dev_priv = dev->dev_private;
10772
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010773 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10774 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10775 return true;
10776
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010777 /*
10778 * The relevant registers doen't exist on pre-ctg.
10779 * As the flip done interrupt doesn't trigger for mmio
10780 * flips on gmch platforms, a flip count check isn't
10781 * really needed there. But since ctg has the registers,
10782 * include it in the check anyway.
10783 */
10784 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10785 return true;
10786
10787 /*
10788 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10789 * used the same base address. In that case the mmio flip might
10790 * have completed, but the CS hasn't even executed the flip yet.
10791 *
10792 * A flip count check isn't enough as the CS might have updated
10793 * the base address just after start of vblank, but before we
10794 * managed to process the interrupt. This means we'd complete the
10795 * CS flip too soon.
10796 *
10797 * Combining both checks should get us a good enough result. It may
10798 * still happen that the CS flip has been executed, but has not
10799 * yet actually completed. But in case the base address is the same
10800 * anyway, we don't really care.
10801 */
10802 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10803 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010804 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010805 crtc->unpin_work->flip_count);
10806}
10807
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010808void intel_prepare_page_flip(struct drm_device *dev, int plane)
10809{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010810 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010811 struct intel_crtc *intel_crtc =
10812 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10813 unsigned long flags;
10814
Daniel Vetterf3260382014-09-15 14:55:23 +020010815
10816 /*
10817 * This is called both by irq handlers and the reset code (to complete
10818 * lost pageflips) so needs the full irqsave spinlocks.
10819 *
10820 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010821 * generate a page-flip completion irq, i.e. every modeset
10822 * is also accompanied by a spurious intel_prepare_page_flip().
10823 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010824 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010825 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010826 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010827 spin_unlock_irqrestore(&dev->event_lock, flags);
10828}
10829
Chris Wilson60426392015-10-10 10:44:32 +010010830static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010831{
10832 /* Ensure that the work item is consistent when activating it ... */
10833 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010834 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010835 /* and that it is marked active as soon as the irq could fire. */
10836 smp_wmb();
10837}
10838
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010839static int intel_gen2_queue_flip(struct drm_device *dev,
10840 struct drm_crtc *crtc,
10841 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010842 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010843 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010844 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010845{
John Harrison6258fbe2015-05-29 17:43:48 +010010846 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010848 u32 flip_mask;
10849 int ret;
10850
John Harrison5fb9de12015-05-29 17:44:07 +010010851 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010852 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010853 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010854
10855 /* Can't queue multiple flips, so wait for the previous
10856 * one to finish before executing the next.
10857 */
10858 if (intel_crtc->plane)
10859 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10860 else
10861 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010862 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10863 intel_ring_emit(ring, MI_NOOP);
10864 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10865 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10866 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010867 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010868 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010869
Chris Wilson60426392015-10-10 10:44:32 +010010870 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010871 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010872}
10873
10874static int intel_gen3_queue_flip(struct drm_device *dev,
10875 struct drm_crtc *crtc,
10876 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010877 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010878 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010879 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010880{
John Harrison6258fbe2015-05-29 17:43:48 +010010881 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010883 u32 flip_mask;
10884 int ret;
10885
John Harrison5fb9de12015-05-29 17:44:07 +010010886 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010887 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010888 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010889
10890 if (intel_crtc->plane)
10891 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10892 else
10893 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010894 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10895 intel_ring_emit(ring, MI_NOOP);
10896 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10897 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10898 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010899 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010900 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010901
Chris Wilson60426392015-10-10 10:44:32 +010010902 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010903 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010904}
10905
10906static int intel_gen4_queue_flip(struct drm_device *dev,
10907 struct drm_crtc *crtc,
10908 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010909 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010910 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010911 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010912{
John Harrison6258fbe2015-05-29 17:43:48 +010010913 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010914 struct drm_i915_private *dev_priv = dev->dev_private;
10915 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10916 uint32_t pf, pipesrc;
10917 int ret;
10918
John Harrison5fb9de12015-05-29 17:44:07 +010010919 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010920 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010921 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010922
10923 /* i965+ uses the linear or tiled offsets from the
10924 * Display Registers (which do not change across a page-flip)
10925 * so we need only reprogram the base address.
10926 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010927 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10928 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10929 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010930 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010931 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010932
10933 /* XXX Enabling the panel-fitter across page-flip is so far
10934 * untested on non-native modes, so ignore it for now.
10935 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10936 */
10937 pf = 0;
10938 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010939 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010940
Chris Wilson60426392015-10-10 10:44:32 +010010941 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010942 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010943}
10944
10945static int intel_gen6_queue_flip(struct drm_device *dev,
10946 struct drm_crtc *crtc,
10947 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010948 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010949 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010950 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010951{
John Harrison6258fbe2015-05-29 17:43:48 +010010952 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010953 struct drm_i915_private *dev_priv = dev->dev_private;
10954 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10955 uint32_t pf, pipesrc;
10956 int ret;
10957
John Harrison5fb9de12015-05-29 17:44:07 +010010958 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010959 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010960 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010961
Daniel Vetter6d90c952012-04-26 23:28:05 +020010962 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10963 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10964 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010965 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010966
Chris Wilson99d9acd2012-04-17 20:37:00 +010010967 /* Contrary to the suggestions in the documentation,
10968 * "Enable Panel Fitter" does not seem to be required when page
10969 * flipping with a non-native mode, and worse causes a normal
10970 * modeset to fail.
10971 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10972 */
10973 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010974 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010975 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010976
Chris Wilson60426392015-10-10 10:44:32 +010010977 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010978 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010979}
10980
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010981static int intel_gen7_queue_flip(struct drm_device *dev,
10982 struct drm_crtc *crtc,
10983 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010984 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010985 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010986 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010987{
John Harrison6258fbe2015-05-29 17:43:48 +010010988 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010989 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010990 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010991 int len, ret;
10992
Robin Schroereba905b2014-05-18 02:24:50 +020010993 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010994 case PLANE_A:
10995 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10996 break;
10997 case PLANE_B:
10998 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10999 break;
11000 case PLANE_C:
11001 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11002 break;
11003 default:
11004 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011005 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011006 }
11007
Chris Wilsonffe74d72013-08-26 20:58:12 +010011008 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011009 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011010 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011011 /*
11012 * On Gen 8, SRM is now taking an extra dword to accommodate
11013 * 48bits addresses, and we need a NOOP for the batch size to
11014 * stay even.
11015 */
11016 if (IS_GEN8(dev))
11017 len += 2;
11018 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011019
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011020 /*
11021 * BSpec MI_DISPLAY_FLIP for IVB:
11022 * "The full packet must be contained within the same cache line."
11023 *
11024 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11025 * cacheline, if we ever start emitting more commands before
11026 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11027 * then do the cacheline alignment, and finally emit the
11028 * MI_DISPLAY_FLIP.
11029 */
John Harrisonbba09b12015-05-29 17:44:06 +010011030 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011031 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011032 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011033
John Harrison5fb9de12015-05-29 17:44:07 +010011034 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011035 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011036 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011037
Chris Wilsonffe74d72013-08-26 20:58:12 +010011038 /* Unmask the flip-done completion message. Note that the bspec says that
11039 * we should do this for both the BCS and RCS, and that we must not unmask
11040 * more than one flip event at any time (or ensure that one flip message
11041 * can be sent by waiting for flip-done prior to queueing new flips).
11042 * Experimentation says that BCS works despite DERRMR masking all
11043 * flip-done completion events and that unmasking all planes at once
11044 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11045 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11046 */
11047 if (ring->id == RCS) {
11048 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11049 intel_ring_emit(ring, DERRMR);
11050 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11051 DERRMR_PIPEB_PRI_FLIP_DONE |
11052 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011053 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011054 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011055 MI_SRM_LRM_GLOBAL_GTT);
11056 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011057 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011058 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011059 intel_ring_emit(ring, DERRMR);
11060 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011061 if (IS_GEN8(dev)) {
11062 intel_ring_emit(ring, 0);
11063 intel_ring_emit(ring, MI_NOOP);
11064 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011065 }
11066
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011067 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011068 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011069 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011070 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011071
Chris Wilson60426392015-10-10 10:44:32 +010011072 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011073 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011074}
11075
Sourab Gupta84c33a62014-06-02 16:47:17 +053011076static bool use_mmio_flip(struct intel_engine_cs *ring,
11077 struct drm_i915_gem_object *obj)
11078{
11079 /*
11080 * This is not being used for older platforms, because
11081 * non-availability of flip done interrupt forces us to use
11082 * CS flips. Older platforms derive flip done using some clever
11083 * tricks involving the flip_pending status bits and vblank irqs.
11084 * So using MMIO flips there would disrupt this mechanism.
11085 */
11086
Chris Wilson8e09bf82014-07-08 10:40:30 +010011087 if (ring == NULL)
11088 return true;
11089
Sourab Gupta84c33a62014-06-02 16:47:17 +053011090 if (INTEL_INFO(ring->dev)->gen < 5)
11091 return false;
11092
11093 if (i915.use_mmio_flip < 0)
11094 return false;
11095 else if (i915.use_mmio_flip > 0)
11096 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011097 else if (i915.enable_execlists)
11098 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011099 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011100 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011101}
11102
Chris Wilson60426392015-10-10 10:44:32 +010011103static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11104 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011105{
11106 struct drm_device *dev = intel_crtc->base.dev;
11107 struct drm_i915_private *dev_priv = dev->dev_private;
11108 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011109 const enum pipe pipe = intel_crtc->pipe;
11110 u32 ctl, stride;
11111
11112 ctl = I915_READ(PLANE_CTL(pipe, 0));
11113 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011114 switch (fb->modifier[0]) {
11115 case DRM_FORMAT_MOD_NONE:
11116 break;
11117 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011118 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011119 break;
11120 case I915_FORMAT_MOD_Y_TILED:
11121 ctl |= PLANE_CTL_TILED_Y;
11122 break;
11123 case I915_FORMAT_MOD_Yf_TILED:
11124 ctl |= PLANE_CTL_TILED_YF;
11125 break;
11126 default:
11127 MISSING_CASE(fb->modifier[0]);
11128 }
Damien Lespiauff944562014-11-20 14:58:16 +000011129
11130 /*
11131 * The stride is either expressed as a multiple of 64 bytes chunks for
11132 * linear buffers or in number of tiles for tiled buffers.
11133 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011134 stride = fb->pitches[0] /
11135 intel_fb_stride_alignment(dev, fb->modifier[0],
11136 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011137
11138 /*
11139 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11140 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11141 */
11142 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11143 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11144
Chris Wilson60426392015-10-10 10:44:32 +010011145 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011146 POSTING_READ(PLANE_SURF(pipe, 0));
11147}
11148
Chris Wilson60426392015-10-10 10:44:32 +010011149static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11150 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011151{
11152 struct drm_device *dev = intel_crtc->base.dev;
11153 struct drm_i915_private *dev_priv = dev->dev_private;
11154 struct intel_framebuffer *intel_fb =
11155 to_intel_framebuffer(intel_crtc->base.primary->fb);
11156 struct drm_i915_gem_object *obj = intel_fb->obj;
11157 u32 dspcntr;
11158 u32 reg;
11159
Sourab Gupta84c33a62014-06-02 16:47:17 +053011160 reg = DSPCNTR(intel_crtc->plane);
11161 dspcntr = I915_READ(reg);
11162
Damien Lespiauc5d97472014-10-25 00:11:11 +010011163 if (obj->tiling_mode != I915_TILING_NONE)
11164 dspcntr |= DISPPLANE_TILED;
11165 else
11166 dspcntr &= ~DISPPLANE_TILED;
11167
Sourab Gupta84c33a62014-06-02 16:47:17 +053011168 I915_WRITE(reg, dspcntr);
11169
Chris Wilson60426392015-10-10 10:44:32 +010011170 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011171 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011172}
11173
11174/*
11175 * XXX: This is the temporary way to update the plane registers until we get
11176 * around to using the usual plane update functions for MMIO flips
11177 */
Chris Wilson60426392015-10-10 10:44:32 +010011178static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011179{
Chris Wilson60426392015-10-10 10:44:32 +010011180 struct intel_crtc *crtc = mmio_flip->crtc;
11181 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011182
Chris Wilson60426392015-10-10 10:44:32 +010011183 spin_lock_irq(&crtc->base.dev->event_lock);
11184 work = crtc->unpin_work;
11185 spin_unlock_irq(&crtc->base.dev->event_lock);
11186 if (work == NULL)
11187 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011188
Chris Wilson60426392015-10-10 10:44:32 +010011189 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011190
Chris Wilson60426392015-10-10 10:44:32 +010011191 intel_pipe_update_start(crtc);
11192
11193 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
11194 skl_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011195 else
11196 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011197 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011198
Chris Wilson60426392015-10-10 10:44:32 +010011199 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011200}
11201
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011202static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011203{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011204 struct intel_mmio_flip *mmio_flip =
11205 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011206
Chris Wilson60426392015-10-10 10:44:32 +010011207 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011208 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011209 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011210 false, NULL,
11211 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011212 i915_gem_request_unreference__unlocked(mmio_flip->req);
11213 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011214
Chris Wilson60426392015-10-10 10:44:32 +010011215 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011216 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011217}
11218
11219static int intel_queue_mmio_flip(struct drm_device *dev,
11220 struct drm_crtc *crtc,
11221 struct drm_framebuffer *fb,
11222 struct drm_i915_gem_object *obj,
11223 struct intel_engine_cs *ring,
11224 uint32_t flags)
11225{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011226 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011227
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011228 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11229 if (mmio_flip == NULL)
11230 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011231
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011232 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011233 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011234 mmio_flip->crtc = to_intel_crtc(crtc);
11235
11236 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11237 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011238
Sourab Gupta84c33a62014-06-02 16:47:17 +053011239 return 0;
11240}
11241
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011242static int intel_default_queue_flip(struct drm_device *dev,
11243 struct drm_crtc *crtc,
11244 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011245 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011246 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011247 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011248{
11249 return -ENODEV;
11250}
11251
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011252static bool __intel_pageflip_stall_check(struct drm_device *dev,
11253 struct drm_crtc *crtc)
11254{
11255 struct drm_i915_private *dev_priv = dev->dev_private;
11256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11257 struct intel_unpin_work *work = intel_crtc->unpin_work;
11258 u32 addr;
11259
11260 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11261 return true;
11262
Chris Wilson908565c2015-08-12 13:08:22 +010011263 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11264 return false;
11265
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011266 if (!work->enable_stall_check)
11267 return false;
11268
11269 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011270 if (work->flip_queued_req &&
11271 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011272 return false;
11273
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011274 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011275 }
11276
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011277 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011278 return false;
11279
11280 /* Potential stall - if we see that the flip has happened,
11281 * assume a missed interrupt. */
11282 if (INTEL_INFO(dev)->gen >= 4)
11283 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11284 else
11285 addr = I915_READ(DSPADDR(intel_crtc->plane));
11286
11287 /* There is a potential issue here with a false positive after a flip
11288 * to the same address. We could address this by checking for a
11289 * non-incrementing frame counter.
11290 */
11291 return addr == work->gtt_offset;
11292}
11293
11294void intel_check_page_flip(struct drm_device *dev, int pipe)
11295{
11296 struct drm_i915_private *dev_priv = dev->dev_private;
11297 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11298 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011299 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011300
Dave Gordon6c51d462015-03-06 15:34:26 +000011301 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011302
11303 if (crtc == NULL)
11304 return;
11305
Daniel Vetterf3260382014-09-15 14:55:23 +020011306 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011307 work = intel_crtc->unpin_work;
11308 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011309 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011310 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011311 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011312 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011313 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011314 if (work != NULL &&
11315 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11316 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011317 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011318}
11319
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011320static int intel_crtc_page_flip(struct drm_crtc *crtc,
11321 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011322 struct drm_pending_vblank_event *event,
11323 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011324{
11325 struct drm_device *dev = crtc->dev;
11326 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011327 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011328 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011329 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011330 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011331 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011332 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011333 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011334 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011335 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011336 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011337
Matt Roper2ff8fde2014-07-08 07:50:07 -070011338 /*
11339 * drm_mode_page_flip_ioctl() should already catch this, but double
11340 * check to be safe. In the future we may enable pageflipping from
11341 * a disabled primary plane.
11342 */
11343 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11344 return -EBUSY;
11345
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011346 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011347 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011348 return -EINVAL;
11349
11350 /*
11351 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11352 * Note that pitch changes could also affect these register.
11353 */
11354 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011355 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11356 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011357 return -EINVAL;
11358
Chris Wilsonf900db42014-02-20 09:26:13 +000011359 if (i915_terminally_wedged(&dev_priv->gpu_error))
11360 goto out_hang;
11361
Daniel Vetterb14c5672013-09-19 12:18:32 +020011362 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011363 if (work == NULL)
11364 return -ENOMEM;
11365
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011366 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011367 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011368 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011369 INIT_WORK(&work->work, intel_unpin_work_fn);
11370
Daniel Vetter87b6b102014-05-15 15:33:46 +020011371 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011372 if (ret)
11373 goto free_work;
11374
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011375 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011376 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011377 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011378 /* Before declaring the flip queue wedged, check if
11379 * the hardware completed the operation behind our backs.
11380 */
11381 if (__intel_pageflip_stall_check(dev, crtc)) {
11382 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11383 page_flip_completed(intel_crtc);
11384 } else {
11385 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011386 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011387
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011388 drm_crtc_vblank_put(crtc);
11389 kfree(work);
11390 return -EBUSY;
11391 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011392 }
11393 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011394 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011395
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011396 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11397 flush_workqueue(dev_priv->wq);
11398
Jesse Barnes75dfca82010-02-10 15:09:44 -080011399 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011400 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011401 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011402
Matt Roperf4510a22014-04-01 15:22:40 -070011403 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011404 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011405
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011406 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011407
Chris Wilson89ed88b2015-02-16 14:31:49 +000011408 ret = i915_mutex_lock_interruptible(dev);
11409 if (ret)
11410 goto cleanup;
11411
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011412 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011413 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011414
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011415 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011416 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011417
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011418 if (IS_VALLEYVIEW(dev)) {
11419 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011420 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011421 /* vlv: DISPLAY_FLIP fails to change tiling */
11422 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011423 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011424 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011425 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011426 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011427 if (ring == NULL || ring->id != RCS)
11428 ring = &dev_priv->ring[BCS];
11429 } else {
11430 ring = &dev_priv->ring[RCS];
11431 }
11432
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011433 mmio_flip = use_mmio_flip(ring, obj);
11434
11435 /* When using CS flips, we want to emit semaphores between rings.
11436 * However, when using mmio flips we will create a task to do the
11437 * synchronisation, so all we want here is to pin the framebuffer
11438 * into the display plane and skip any waits.
11439 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011440 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011441 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011442 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011443 if (ret)
11444 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011445
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011446 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11447 obj, 0);
11448 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011449
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011450 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011451 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11452 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011453 if (ret)
11454 goto cleanup_unpin;
11455
John Harrisonf06cc1b2014-11-24 18:49:37 +000011456 i915_gem_request_assign(&work->flip_queued_req,
11457 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011458 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011459 if (!request) {
11460 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11461 if (ret)
11462 goto cleanup_unpin;
11463 }
11464
11465 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011466 page_flip_flags);
11467 if (ret)
11468 goto cleanup_unpin;
11469
John Harrison6258fbe2015-05-29 17:43:48 +010011470 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011471 }
11472
John Harrison91af1272015-06-18 13:14:56 +010011473 if (request)
John Harrison75289872015-05-29 17:43:49 +010011474 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011475
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011476 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011477 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011478
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011479 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011480 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011481 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011482
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011483 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011484 intel_frontbuffer_flip_prepare(dev,
11485 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011486
Jesse Barnese5510fa2010-07-01 16:48:37 -070011487 trace_i915_flip_request(intel_crtc->plane, obj);
11488
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011489 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011490
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011491cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011492 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011493cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011494 if (request)
11495 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011496 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011497 mutex_unlock(&dev->struct_mutex);
11498cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011499 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011500 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011501
Chris Wilson89ed88b2015-02-16 14:31:49 +000011502 drm_gem_object_unreference_unlocked(&obj->base);
11503 drm_framebuffer_unreference(work->old_fb);
11504
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011505 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011506 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011507 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011508
Daniel Vetter87b6b102014-05-15 15:33:46 +020011509 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011510free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011511 kfree(work);
11512
Chris Wilsonf900db42014-02-20 09:26:13 +000011513 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011514 struct drm_atomic_state *state;
11515 struct drm_plane_state *plane_state;
11516
Chris Wilsonf900db42014-02-20 09:26:13 +000011517out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011518 state = drm_atomic_state_alloc(dev);
11519 if (!state)
11520 return -ENOMEM;
11521 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11522
11523retry:
11524 plane_state = drm_atomic_get_plane_state(state, primary);
11525 ret = PTR_ERR_OR_ZERO(plane_state);
11526 if (!ret) {
11527 drm_atomic_set_fb_for_plane(plane_state, fb);
11528
11529 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11530 if (!ret)
11531 ret = drm_atomic_commit(state);
11532 }
11533
11534 if (ret == -EDEADLK) {
11535 drm_modeset_backoff(state->acquire_ctx);
11536 drm_atomic_state_clear(state);
11537 goto retry;
11538 }
11539
11540 if (ret)
11541 drm_atomic_state_free(state);
11542
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011543 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011544 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011545 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011546 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011547 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011548 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011549 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011550}
11551
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011552
11553/**
11554 * intel_wm_need_update - Check whether watermarks need updating
11555 * @plane: drm plane
11556 * @state: new plane state
11557 *
11558 * Check current plane state versus the new one to determine whether
11559 * watermarks need to be recalculated.
11560 *
11561 * Returns true or false.
11562 */
11563static bool intel_wm_need_update(struct drm_plane *plane,
11564 struct drm_plane_state *state)
11565{
Paulo Zanoni2791a162015-10-09 18:22:43 -030011566 /* Update watermarks on tiling changes. */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011567 if (!plane->state->fb || !state->fb ||
11568 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
Paulo Zanoni2791a162015-10-09 18:22:43 -030011569 plane->state->rotation != state->rotation)
11570 return true;
11571
11572 if (plane->state->crtc_w != state->crtc_w)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011573 return true;
11574
11575 return false;
11576}
11577
11578int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11579 struct drm_plane_state *plane_state)
11580{
11581 struct drm_crtc *crtc = crtc_state->crtc;
11582 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11583 struct drm_plane *plane = plane_state->plane;
11584 struct drm_device *dev = crtc->dev;
11585 struct drm_i915_private *dev_priv = dev->dev_private;
11586 struct intel_plane_state *old_plane_state =
11587 to_intel_plane_state(plane->state);
11588 int idx = intel_crtc->base.base.id, ret;
11589 int i = drm_plane_index(plane);
11590 bool mode_changed = needs_modeset(crtc_state);
11591 bool was_crtc_enabled = crtc->state->active;
11592 bool is_crtc_enabled = crtc_state->active;
Paulo Zanoni2791a162015-10-09 18:22:43 -030011593
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011594 bool turn_off, turn_on, visible, was_visible;
11595 struct drm_framebuffer *fb = plane_state->fb;
11596
11597 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11598 plane->type != DRM_PLANE_TYPE_CURSOR) {
11599 ret = skl_update_scaler_plane(
11600 to_intel_crtc_state(crtc_state),
11601 to_intel_plane_state(plane_state));
11602 if (ret)
11603 return ret;
11604 }
11605
11606 /*
11607 * Disabling a plane is always okay; we just need to update
11608 * fb tracking in a special way since cleanup_fb() won't
11609 * get called by the plane helpers.
11610 */
11611 if (old_plane_state->base.fb && !fb)
11612 intel_crtc->atomic.disabled_planes |= 1 << i;
11613
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011614 was_visible = old_plane_state->visible;
11615 visible = to_intel_plane_state(plane_state)->visible;
11616
11617 if (!was_crtc_enabled && WARN_ON(was_visible))
11618 was_visible = false;
11619
11620 if (!is_crtc_enabled && WARN_ON(visible))
11621 visible = false;
11622
11623 if (!was_visible && !visible)
11624 return 0;
11625
11626 turn_off = was_visible && (!visible || mode_changed);
11627 turn_on = visible && (!was_visible || mode_changed);
11628
11629 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11630 plane->base.id, fb ? fb->base.id : -1);
11631
11632 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11633 plane->base.id, was_visible, visible,
11634 turn_off, turn_on, mode_changed);
11635
Ville Syrjälä852eb002015-06-24 22:00:07 +030011636 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011637 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011638 /* must disable cxsr around plane enable/disable */
11639 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11640 intel_crtc->atomic.disable_cxsr = true;
11641 /* to potentially re-enable cxsr */
11642 intel_crtc->atomic.wait_vblank = true;
11643 intel_crtc->atomic.update_wm_post = true;
11644 }
11645 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011646 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011647 /* must disable cxsr around plane enable/disable */
11648 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11649 if (is_crtc_enabled)
11650 intel_crtc->atomic.wait_vblank = true;
11651 intel_crtc->atomic.disable_cxsr = true;
11652 }
11653 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011654 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011655 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011656
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011657 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011658 intel_crtc->atomic.fb_bits |=
11659 to_intel_plane(plane)->frontbuffer_bit;
11660
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011661 switch (plane->type) {
11662 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011663 intel_crtc->atomic.wait_for_flips = true;
11664 intel_crtc->atomic.pre_disable_primary = turn_off;
11665 intel_crtc->atomic.post_enable_primary = turn_on;
11666
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011667 if (turn_off) {
11668 /*
11669 * FIXME: Actually if we will still have any other
11670 * plane enabled on the pipe we could let IPS enabled
11671 * still, but for now lets consider that when we make
11672 * primary invisible by setting DSPCNTR to 0 on
11673 * update_primary_plane function IPS needs to be
11674 * disable.
11675 */
11676 intel_crtc->atomic.disable_ips = true;
11677
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011678 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011679 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011680
11681 /*
11682 * FBC does not work on some platforms for rotated
11683 * planes, so disable it when rotation is not 0 and
11684 * update it when rotation is set back to 0.
11685 *
11686 * FIXME: This is redundant with the fbc update done in
11687 * the primary plane enable function except that that
11688 * one is done too late. We eventually need to unify
11689 * this.
11690 */
11691
11692 if (visible &&
11693 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11694 dev_priv->fbc.crtc == intel_crtc &&
11695 plane_state->rotation != BIT(DRM_ROTATE_0))
11696 intel_crtc->atomic.disable_fbc = true;
11697
11698 /*
11699 * BDW signals flip done immediately if the plane
11700 * is disabled, even if the plane enable is already
11701 * armed to occur at the next vblank :(
11702 */
11703 if (turn_on && IS_BROADWELL(dev))
11704 intel_crtc->atomic.wait_vblank = true;
11705
11706 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11707 break;
11708 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011709 break;
11710 case DRM_PLANE_TYPE_OVERLAY:
Paulo Zanoni2791a162015-10-09 18:22:43 -030011711 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011712 intel_crtc->atomic.wait_vblank = true;
11713 intel_crtc->atomic.update_sprite_watermarks |=
11714 1 << i;
11715 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011716 }
11717 return 0;
11718}
11719
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011720static bool encoders_cloneable(const struct intel_encoder *a,
11721 const struct intel_encoder *b)
11722{
11723 /* masks could be asymmetric, so check both ways */
11724 return a == b || (a->cloneable & (1 << b->type) &&
11725 b->cloneable & (1 << a->type));
11726}
11727
11728static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11729 struct intel_crtc *crtc,
11730 struct intel_encoder *encoder)
11731{
11732 struct intel_encoder *source_encoder;
11733 struct drm_connector *connector;
11734 struct drm_connector_state *connector_state;
11735 int i;
11736
11737 for_each_connector_in_state(state, connector, connector_state, i) {
11738 if (connector_state->crtc != &crtc->base)
11739 continue;
11740
11741 source_encoder =
11742 to_intel_encoder(connector_state->best_encoder);
11743 if (!encoders_cloneable(encoder, source_encoder))
11744 return false;
11745 }
11746
11747 return true;
11748}
11749
11750static bool check_encoder_cloning(struct drm_atomic_state *state,
11751 struct intel_crtc *crtc)
11752{
11753 struct intel_encoder *encoder;
11754 struct drm_connector *connector;
11755 struct drm_connector_state *connector_state;
11756 int i;
11757
11758 for_each_connector_in_state(state, connector, connector_state, i) {
11759 if (connector_state->crtc != &crtc->base)
11760 continue;
11761
11762 encoder = to_intel_encoder(connector_state->best_encoder);
11763 if (!check_single_encoder_cloning(state, crtc, encoder))
11764 return false;
11765 }
11766
11767 return true;
11768}
11769
11770static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11771 struct drm_crtc_state *crtc_state)
11772{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011773 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011774 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011776 struct intel_crtc_state *pipe_config =
11777 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011778 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011779 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011780 bool mode_changed = needs_modeset(crtc_state);
11781
11782 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11783 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11784 return -EINVAL;
11785 }
11786
Ville Syrjälä852eb002015-06-24 22:00:07 +030011787 if (mode_changed && !crtc_state->active)
11788 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011789
Maarten Lankhorstad421372015-06-15 12:33:42 +020011790 if (mode_changed && crtc_state->enable &&
11791 dev_priv->display.crtc_compute_clock &&
11792 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11793 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11794 pipe_config);
11795 if (ret)
11796 return ret;
11797 }
11798
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011799 ret = 0;
11800 if (INTEL_INFO(dev)->gen >= 9) {
11801 if (mode_changed)
11802 ret = skl_update_scaler_crtc(pipe_config);
11803
11804 if (!ret)
11805 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11806 pipe_config);
11807 }
11808
11809 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011810}
11811
Jani Nikula65b38e02015-04-13 11:26:56 +030011812static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011813 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11814 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011815 .atomic_begin = intel_begin_crtc_commit,
11816 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011817 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011818};
11819
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011820static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11821{
11822 struct intel_connector *connector;
11823
11824 for_each_intel_connector(dev, connector) {
11825 if (connector->base.encoder) {
11826 connector->base.state->best_encoder =
11827 connector->base.encoder;
11828 connector->base.state->crtc =
11829 connector->base.encoder->crtc;
11830 } else {
11831 connector->base.state->best_encoder = NULL;
11832 connector->base.state->crtc = NULL;
11833 }
11834 }
11835}
11836
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011837static void
Robin Schroereba905b2014-05-18 02:24:50 +020011838connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011839 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011840{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011841 int bpp = pipe_config->pipe_bpp;
11842
11843 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11844 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011845 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011846
11847 /* Don't use an invalid EDID bpc value */
11848 if (connector->base.display_info.bpc &&
11849 connector->base.display_info.bpc * 3 < bpp) {
11850 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11851 bpp, connector->base.display_info.bpc*3);
11852 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11853 }
11854
11855 /* Clamp bpp to 8 on screens without EDID 1.4 */
11856 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11857 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11858 bpp);
11859 pipe_config->pipe_bpp = 24;
11860 }
11861}
11862
11863static int
11864compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011865 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011866{
11867 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011868 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011869 struct drm_connector *connector;
11870 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011871 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011872
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011873 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011874 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011875 else if (INTEL_INFO(dev)->gen >= 5)
11876 bpp = 12*3;
11877 else
11878 bpp = 8*3;
11879
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011880
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011881 pipe_config->pipe_bpp = bpp;
11882
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011883 state = pipe_config->base.state;
11884
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011885 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011886 for_each_connector_in_state(state, connector, connector_state, i) {
11887 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011888 continue;
11889
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011890 connected_sink_compute_bpp(to_intel_connector(connector),
11891 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011892 }
11893
11894 return bpp;
11895}
11896
Daniel Vetter644db712013-09-19 14:53:58 +020011897static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11898{
11899 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11900 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011901 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011902 mode->crtc_hdisplay, mode->crtc_hsync_start,
11903 mode->crtc_hsync_end, mode->crtc_htotal,
11904 mode->crtc_vdisplay, mode->crtc_vsync_start,
11905 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11906}
11907
Daniel Vetterc0b03412013-05-28 12:05:54 +020011908static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011909 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011910 const char *context)
11911{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011912 struct drm_device *dev = crtc->base.dev;
11913 struct drm_plane *plane;
11914 struct intel_plane *intel_plane;
11915 struct intel_plane_state *state;
11916 struct drm_framebuffer *fb;
11917
11918 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11919 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011920
11921 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11922 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11923 pipe_config->pipe_bpp, pipe_config->dither);
11924 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11925 pipe_config->has_pch_encoder,
11926 pipe_config->fdi_lanes,
11927 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11928 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11929 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011930 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011931 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011932 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011933 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11934 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11935 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011936
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011937 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011938 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011939 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011940 pipe_config->dp_m2_n2.gmch_m,
11941 pipe_config->dp_m2_n2.gmch_n,
11942 pipe_config->dp_m2_n2.link_m,
11943 pipe_config->dp_m2_n2.link_n,
11944 pipe_config->dp_m2_n2.tu);
11945
Daniel Vetter55072d12014-11-20 16:10:28 +010011946 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11947 pipe_config->has_audio,
11948 pipe_config->has_infoframe);
11949
Daniel Vetterc0b03412013-05-28 12:05:54 +020011950 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011951 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011952 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011953 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11954 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030011955 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030011956 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11957 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010011958 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11959 crtc->num_scalers,
11960 pipe_config->scaler_state.scaler_users,
11961 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011962 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11963 pipe_config->gmch_pfit.control,
11964 pipe_config->gmch_pfit.pgm_ratios,
11965 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011966 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020011967 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010011968 pipe_config->pch_pfit.size,
11969 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030011970 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030011971 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011972
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011973 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030011974 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011975 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030011976 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011977 pipe_config->ddi_pll_sel,
11978 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030011979 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011980 pipe_config->dpll_hw_state.pll0,
11981 pipe_config->dpll_hw_state.pll1,
11982 pipe_config->dpll_hw_state.pll2,
11983 pipe_config->dpll_hw_state.pll3,
11984 pipe_config->dpll_hw_state.pll6,
11985 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030011986 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030011987 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010011988 pipe_config->dpll_hw_state.pcsdw12);
11989 } else if (IS_SKYLAKE(dev)) {
11990 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11991 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11992 pipe_config->ddi_pll_sel,
11993 pipe_config->dpll_hw_state.ctrl1,
11994 pipe_config->dpll_hw_state.cfgcr1,
11995 pipe_config->dpll_hw_state.cfgcr2);
11996 } else if (HAS_DDI(dev)) {
11997 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11998 pipe_config->ddi_pll_sel,
11999 pipe_config->dpll_hw_state.wrpll);
12000 } else {
12001 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12002 "fp0: 0x%x, fp1: 0x%x\n",
12003 pipe_config->dpll_hw_state.dpll,
12004 pipe_config->dpll_hw_state.dpll_md,
12005 pipe_config->dpll_hw_state.fp0,
12006 pipe_config->dpll_hw_state.fp1);
12007 }
12008
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012009 DRM_DEBUG_KMS("planes on this crtc\n");
12010 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12011 intel_plane = to_intel_plane(plane);
12012 if (intel_plane->pipe != crtc->pipe)
12013 continue;
12014
12015 state = to_intel_plane_state(plane->state);
12016 fb = state->base.fb;
12017 if (!fb) {
12018 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12019 "disabled, scaler_id = %d\n",
12020 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12021 plane->base.id, intel_plane->pipe,
12022 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12023 drm_plane_index(plane), state->scaler_id);
12024 continue;
12025 }
12026
12027 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12028 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12029 plane->base.id, intel_plane->pipe,
12030 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12031 drm_plane_index(plane));
12032 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12033 fb->base.id, fb->width, fb->height, fb->pixel_format);
12034 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12035 state->scaler_id,
12036 state->src.x1 >> 16, state->src.y1 >> 16,
12037 drm_rect_width(&state->src) >> 16,
12038 drm_rect_height(&state->src) >> 16,
12039 state->dst.x1, state->dst.y1,
12040 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12041 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012042}
12043
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012044static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012045{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012046 struct drm_device *dev = state->dev;
12047 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012048 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012049 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012050 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012051 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012052
12053 /*
12054 * Walk the connector list instead of the encoder
12055 * list to detect the problem on ddi platforms
12056 * where there's just one encoder per digital port.
12057 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012058 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012059 if (!connector_state->best_encoder)
12060 continue;
12061
12062 encoder = to_intel_encoder(connector_state->best_encoder);
12063
12064 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012065
12066 switch (encoder->type) {
12067 unsigned int port_mask;
12068 case INTEL_OUTPUT_UNKNOWN:
12069 if (WARN_ON(!HAS_DDI(dev)))
12070 break;
12071 case INTEL_OUTPUT_DISPLAYPORT:
12072 case INTEL_OUTPUT_HDMI:
12073 case INTEL_OUTPUT_EDP:
12074 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12075
12076 /* the same port mustn't appear more than once */
12077 if (used_ports & port_mask)
12078 return false;
12079
12080 used_ports |= port_mask;
12081 default:
12082 break;
12083 }
12084 }
12085
12086 return true;
12087}
12088
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012089static void
12090clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12091{
12092 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012093 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012094 struct intel_dpll_hw_state dpll_hw_state;
12095 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012096 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012097 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012098
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012099 /* FIXME: before the switch to atomic started, a new pipe_config was
12100 * kzalloc'd. Code that depends on any field being zero should be
12101 * fixed, so that the crtc_state can be safely duplicated. For now,
12102 * only fields that are know to not cause problems are preserved. */
12103
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012104 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012105 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012106 shared_dpll = crtc_state->shared_dpll;
12107 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012108 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012109 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012110
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012111 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012112
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012113 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012114 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012115 crtc_state->shared_dpll = shared_dpll;
12116 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012117 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012118 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012119}
12120
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012121static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012122intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012123 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012124{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012125 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012126 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012127 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012128 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012129 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012130 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012131 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012132
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012133 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012134
Daniel Vettere143a212013-07-04 12:01:15 +020012135 pipe_config->cpu_transcoder =
12136 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012137
Imre Deak2960bc92013-07-30 13:36:32 +030012138 /*
12139 * Sanitize sync polarity flags based on requested ones. If neither
12140 * positive or negative polarity is requested, treat this as meaning
12141 * negative polarity.
12142 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012143 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012144 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012145 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012146
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012147 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012148 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012149 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012150
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012151 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12152 pipe_config);
12153 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012154 goto fail;
12155
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012156 /*
12157 * Determine the real pipe dimensions. Note that stereo modes can
12158 * increase the actual pipe size due to the frame doubling and
12159 * insertion of additional space for blanks between the frame. This
12160 * is stored in the crtc timings. We use the requested mode to do this
12161 * computation to clearly distinguish it from the adjusted mode, which
12162 * can be changed by the connectors in the below retry loop.
12163 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012164 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012165 &pipe_config->pipe_src_w,
12166 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012167
Daniel Vettere29c22c2013-02-21 00:00:16 +010012168encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012169 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012170 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012171 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012172
Daniel Vetter135c81b2013-07-21 21:37:09 +020012173 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012174 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12175 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012176
Daniel Vetter7758a112012-07-08 19:40:39 +020012177 /* Pass our mode to the connectors and the CRTC to give them a chance to
12178 * adjust it according to limitations or connector properties, and also
12179 * a chance to reject the mode entirely.
12180 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012181 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012182 if (connector_state->crtc != crtc)
12183 continue;
12184
12185 encoder = to_intel_encoder(connector_state->best_encoder);
12186
Daniel Vetterefea6e82013-07-21 21:36:59 +020012187 if (!(encoder->compute_config(encoder, pipe_config))) {
12188 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012189 goto fail;
12190 }
12191 }
12192
Daniel Vetterff9a6752013-06-01 17:16:21 +020012193 /* Set default port clock if not overwritten by the encoder. Needs to be
12194 * done afterwards in case the encoder adjusts the mode. */
12195 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012196 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012197 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012198
Daniel Vettera43f6e02013-06-07 23:10:32 +020012199 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012200 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012201 DRM_DEBUG_KMS("CRTC fixup failed\n");
12202 goto fail;
12203 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012204
12205 if (ret == RETRY) {
12206 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12207 ret = -EINVAL;
12208 goto fail;
12209 }
12210
12211 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12212 retry = false;
12213 goto encoder_retry;
12214 }
12215
Daniel Vettere8fa4272015-08-12 11:43:34 +020012216 /* Dithering seems to not pass-through bits correctly when it should, so
12217 * only enable it on 6bpc panels. */
12218 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012219 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012220 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012221
Daniel Vetter7758a112012-07-08 19:40:39 +020012222fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012223 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012224}
12225
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012226static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012227intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012228{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012229 struct drm_crtc *crtc;
12230 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012231 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012232
Ville Syrjälä76688512014-01-10 11:28:06 +020012233 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012234 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012235 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012236
12237 /* Update hwmode for vblank functions */
12238 if (crtc->state->active)
12239 crtc->hwmode = crtc->state->adjusted_mode;
12240 else
12241 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012242 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012243}
12244
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012245static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012246{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012247 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012248
12249 if (clock1 == clock2)
12250 return true;
12251
12252 if (!clock1 || !clock2)
12253 return false;
12254
12255 diff = abs(clock1 - clock2);
12256
12257 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12258 return true;
12259
12260 return false;
12261}
12262
Daniel Vetter25c5b262012-07-08 22:08:04 +020012263#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12264 list_for_each_entry((intel_crtc), \
12265 &(dev)->mode_config.crtc_list, \
12266 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012267 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012268
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012269static bool
12270intel_compare_m_n(unsigned int m, unsigned int n,
12271 unsigned int m2, unsigned int n2,
12272 bool exact)
12273{
12274 if (m == m2 && n == n2)
12275 return true;
12276
12277 if (exact || !m || !n || !m2 || !n2)
12278 return false;
12279
12280 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12281
12282 if (m > m2) {
12283 while (m > m2) {
12284 m2 <<= 1;
12285 n2 <<= 1;
12286 }
12287 } else if (m < m2) {
12288 while (m < m2) {
12289 m <<= 1;
12290 n <<= 1;
12291 }
12292 }
12293
12294 return m == m2 && n == n2;
12295}
12296
12297static bool
12298intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12299 struct intel_link_m_n *m2_n2,
12300 bool adjust)
12301{
12302 if (m_n->tu == m2_n2->tu &&
12303 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12304 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12305 intel_compare_m_n(m_n->link_m, m_n->link_n,
12306 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12307 if (adjust)
12308 *m2_n2 = *m_n;
12309
12310 return true;
12311 }
12312
12313 return false;
12314}
12315
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012316static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012317intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012318 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012319 struct intel_crtc_state *pipe_config,
12320 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012321{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012322 bool ret = true;
12323
12324#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12325 do { \
12326 if (!adjust) \
12327 DRM_ERROR(fmt, ##__VA_ARGS__); \
12328 else \
12329 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12330 } while (0)
12331
Daniel Vetter66e985c2013-06-05 13:34:20 +020012332#define PIPE_CONF_CHECK_X(name) \
12333 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012334 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012335 "(expected 0x%08x, found 0x%08x)\n", \
12336 current_config->name, \
12337 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012338 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012339 }
12340
Daniel Vetter08a24032013-04-19 11:25:34 +020012341#define PIPE_CONF_CHECK_I(name) \
12342 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012343 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012344 "(expected %i, found %i)\n", \
12345 current_config->name, \
12346 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012347 ret = false; \
12348 }
12349
12350#define PIPE_CONF_CHECK_M_N(name) \
12351 if (!intel_compare_link_m_n(&current_config->name, \
12352 &pipe_config->name,\
12353 adjust)) { \
12354 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12355 "(expected tu %i gmch %i/%i link %i/%i, " \
12356 "found tu %i, gmch %i/%i link %i/%i)\n", \
12357 current_config->name.tu, \
12358 current_config->name.gmch_m, \
12359 current_config->name.gmch_n, \
12360 current_config->name.link_m, \
12361 current_config->name.link_n, \
12362 pipe_config->name.tu, \
12363 pipe_config->name.gmch_m, \
12364 pipe_config->name.gmch_n, \
12365 pipe_config->name.link_m, \
12366 pipe_config->name.link_n); \
12367 ret = false; \
12368 }
12369
12370#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12371 if (!intel_compare_link_m_n(&current_config->name, \
12372 &pipe_config->name, adjust) && \
12373 !intel_compare_link_m_n(&current_config->alt_name, \
12374 &pipe_config->name, adjust)) { \
12375 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12376 "(expected tu %i gmch %i/%i link %i/%i, " \
12377 "or tu %i gmch %i/%i link %i/%i, " \
12378 "found tu %i, gmch %i/%i link %i/%i)\n", \
12379 current_config->name.tu, \
12380 current_config->name.gmch_m, \
12381 current_config->name.gmch_n, \
12382 current_config->name.link_m, \
12383 current_config->name.link_n, \
12384 current_config->alt_name.tu, \
12385 current_config->alt_name.gmch_m, \
12386 current_config->alt_name.gmch_n, \
12387 current_config->alt_name.link_m, \
12388 current_config->alt_name.link_n, \
12389 pipe_config->name.tu, \
12390 pipe_config->name.gmch_m, \
12391 pipe_config->name.gmch_n, \
12392 pipe_config->name.link_m, \
12393 pipe_config->name.link_n); \
12394 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012395 }
12396
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012397/* This is required for BDW+ where there is only one set of registers for
12398 * switching between high and low RR.
12399 * This macro can be used whenever a comparison has to be made between one
12400 * hw state and multiple sw state variables.
12401 */
12402#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12403 if ((current_config->name != pipe_config->name) && \
12404 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012405 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012406 "(expected %i or %i, found %i)\n", \
12407 current_config->name, \
12408 current_config->alt_name, \
12409 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012410 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012411 }
12412
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012413#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12414 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012415 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012416 "(expected %i, found %i)\n", \
12417 current_config->name & (mask), \
12418 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012419 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012420 }
12421
Ville Syrjälä5e550652013-09-06 23:29:07 +030012422#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12423 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012424 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012425 "(expected %i, found %i)\n", \
12426 current_config->name, \
12427 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012428 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012429 }
12430
Daniel Vetterbb760062013-06-06 14:55:52 +020012431#define PIPE_CONF_QUIRK(quirk) \
12432 ((current_config->quirks | pipe_config->quirks) & (quirk))
12433
Daniel Vettereccb1402013-05-22 00:50:22 +020012434 PIPE_CONF_CHECK_I(cpu_transcoder);
12435
Daniel Vetter08a24032013-04-19 11:25:34 +020012436 PIPE_CONF_CHECK_I(has_pch_encoder);
12437 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012438 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012439
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012440 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012441 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012442
12443 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012444 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012445
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012446 PIPE_CONF_CHECK_I(has_drrs);
12447 if (current_config->has_drrs)
12448 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12449 } else
12450 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012451
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012452 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12453 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12454 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12455 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12456 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12457 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012458
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012459 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12460 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12461 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12462 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12463 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12464 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012465
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012466 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012467 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012468 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12469 IS_VALLEYVIEW(dev))
12470 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012471 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012472
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012473 PIPE_CONF_CHECK_I(has_audio);
12474
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012475 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012476 DRM_MODE_FLAG_INTERLACE);
12477
Daniel Vetterbb760062013-06-06 14:55:52 +020012478 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012479 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012480 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012481 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012482 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012483 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012484 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012485 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012486 DRM_MODE_FLAG_NVSYNC);
12487 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012488
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012489 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012490 /* pfit ratios are autocomputed by the hw on gen4+ */
12491 if (INTEL_INFO(dev)->gen < 4)
12492 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012493 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012494
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012495 if (!adjust) {
12496 PIPE_CONF_CHECK_I(pipe_src_w);
12497 PIPE_CONF_CHECK_I(pipe_src_h);
12498
12499 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12500 if (current_config->pch_pfit.enabled) {
12501 PIPE_CONF_CHECK_X(pch_pfit.pos);
12502 PIPE_CONF_CHECK_X(pch_pfit.size);
12503 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012504
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012505 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12506 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012507
Jesse Barnese59150d2014-01-07 13:30:45 -080012508 /* BDW+ don't expose a synchronous way to read the state */
12509 if (IS_HASWELL(dev))
12510 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012511
Ville Syrjälä282740f2013-09-04 18:30:03 +030012512 PIPE_CONF_CHECK_I(double_wide);
12513
Daniel Vetter26804af2014-06-25 22:01:55 +030012514 PIPE_CONF_CHECK_X(ddi_pll_sel);
12515
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012516 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012517 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012518 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012519 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12520 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012521 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012522 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12523 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12524 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012525
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012526 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12527 PIPE_CONF_CHECK_I(pipe_bpp);
12528
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012529 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012530 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012531
Daniel Vetter66e985c2013-06-05 13:34:20 +020012532#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012533#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012534#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012535#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012536#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012537#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012538#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012539
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012540 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012541}
12542
Damien Lespiau08db6652014-11-04 17:06:52 +000012543static void check_wm_state(struct drm_device *dev)
12544{
12545 struct drm_i915_private *dev_priv = dev->dev_private;
12546 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12547 struct intel_crtc *intel_crtc;
12548 int plane;
12549
12550 if (INTEL_INFO(dev)->gen < 9)
12551 return;
12552
12553 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12554 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12555
12556 for_each_intel_crtc(dev, intel_crtc) {
12557 struct skl_ddb_entry *hw_entry, *sw_entry;
12558 const enum pipe pipe = intel_crtc->pipe;
12559
12560 if (!intel_crtc->active)
12561 continue;
12562
12563 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012564 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012565 hw_entry = &hw_ddb.plane[pipe][plane];
12566 sw_entry = &sw_ddb->plane[pipe][plane];
12567
12568 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12569 continue;
12570
12571 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12572 "(expected (%u,%u), found (%u,%u))\n",
12573 pipe_name(pipe), plane + 1,
12574 sw_entry->start, sw_entry->end,
12575 hw_entry->start, hw_entry->end);
12576 }
12577
12578 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012579 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12580 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012581
12582 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12583 continue;
12584
12585 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12586 "(expected (%u,%u), found (%u,%u))\n",
12587 pipe_name(pipe),
12588 sw_entry->start, sw_entry->end,
12589 hw_entry->start, hw_entry->end);
12590 }
12591}
12592
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012593static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012594check_connector_state(struct drm_device *dev,
12595 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012596{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012597 struct drm_connector_state *old_conn_state;
12598 struct drm_connector *connector;
12599 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012600
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012601 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12602 struct drm_encoder *encoder = connector->encoder;
12603 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012604
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012605 /* This also checks the encoder/connector hw state with the
12606 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012607 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012608
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012609 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012610 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012611 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012612}
12613
12614static void
12615check_encoder_state(struct drm_device *dev)
12616{
12617 struct intel_encoder *encoder;
12618 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012619
Damien Lespiaub2784e12014-08-05 11:29:37 +010012620 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012621 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012622 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012623
12624 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12625 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012626 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012627
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012628 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012629 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012630 continue;
12631 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012632
12633 I915_STATE_WARN(connector->base.state->crtc !=
12634 encoder->base.crtc,
12635 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012636 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012637
Rob Clarke2c719b2014-12-15 13:56:32 -050012638 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012639 "encoder's enabled state mismatch "
12640 "(expected %i, found %i)\n",
12641 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012642
12643 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012644 bool active;
12645
12646 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012647 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012648 "encoder detached but still enabled on pipe %c.\n",
12649 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012650 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012651 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012652}
12653
12654static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012655check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012656{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012657 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012658 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012659 struct drm_crtc_state *old_crtc_state;
12660 struct drm_crtc *crtc;
12661 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012662
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012663 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12664 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12665 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012666 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012667
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012668 if (!needs_modeset(crtc->state) &&
12669 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012670 continue;
12671
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012672 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12673 pipe_config = to_intel_crtc_state(old_crtc_state);
12674 memset(pipe_config, 0, sizeof(*pipe_config));
12675 pipe_config->base.crtc = crtc;
12676 pipe_config->base.state = old_state;
12677
12678 DRM_DEBUG_KMS("[CRTC:%d]\n",
12679 crtc->base.id);
12680
12681 active = dev_priv->display.get_pipe_config(intel_crtc,
12682 pipe_config);
12683
12684 /* hw state is inconsistent with the pipe quirk */
12685 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12686 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12687 active = crtc->state->active;
12688
12689 I915_STATE_WARN(crtc->state->active != active,
12690 "crtc active state doesn't match with hw state "
12691 "(expected %i, found %i)\n", crtc->state->active, active);
12692
12693 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12694 "transitional active state does not match atomic hw state "
12695 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12696
12697 for_each_encoder_on_crtc(dev, crtc, encoder) {
12698 enum pipe pipe;
12699
12700 active = encoder->get_hw_state(encoder, &pipe);
12701 I915_STATE_WARN(active != crtc->state->active,
12702 "[ENCODER:%i] active %i with crtc active %i\n",
12703 encoder->base.base.id, active, crtc->state->active);
12704
12705 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12706 "Encoder connected to wrong pipe %c\n",
12707 pipe_name(pipe));
12708
12709 if (active)
12710 encoder->get_config(encoder, pipe_config);
12711 }
12712
12713 if (!crtc->state->active)
12714 continue;
12715
12716 sw_config = to_intel_crtc_state(crtc->state);
12717 if (!intel_pipe_config_compare(dev, sw_config,
12718 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012719 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012720 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012721 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012722 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012723 "[sw state]");
12724 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012725 }
12726}
12727
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012728static void
12729check_shared_dpll_state(struct drm_device *dev)
12730{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012731 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012732 struct intel_crtc *crtc;
12733 struct intel_dpll_hw_state dpll_hw_state;
12734 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012735
12736 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12737 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12738 int enabled_crtcs = 0, active_crtcs = 0;
12739 bool active;
12740
12741 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12742
12743 DRM_DEBUG_KMS("%s\n", pll->name);
12744
12745 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12746
Rob Clarke2c719b2014-12-15 13:56:32 -050012747 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012748 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012749 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012750 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012751 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012752 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012753 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012754 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012755 "pll on state mismatch (expected %i, found %i)\n",
12756 pll->on, active);
12757
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012758 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012759 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012760 enabled_crtcs++;
12761 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12762 active_crtcs++;
12763 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012764 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012765 "pll active crtcs mismatch (expected %i, found %i)\n",
12766 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012767 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012768 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012769 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012770
Rob Clarke2c719b2014-12-15 13:56:32 -050012771 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012772 sizeof(dpll_hw_state)),
12773 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012774 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012775}
12776
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012777static void
12778intel_modeset_check_state(struct drm_device *dev,
12779 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012780{
Damien Lespiau08db6652014-11-04 17:06:52 +000012781 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012782 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012783 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012784 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012785 check_shared_dpll_state(dev);
12786}
12787
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012788void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012789 int dotclock)
12790{
12791 /*
12792 * FDI already provided one idea for the dotclock.
12793 * Yell if the encoder disagrees.
12794 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012795 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012796 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012797 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012798}
12799
Ville Syrjälä80715b22014-05-15 20:23:23 +030012800static void update_scanline_offset(struct intel_crtc *crtc)
12801{
12802 struct drm_device *dev = crtc->base.dev;
12803
12804 /*
12805 * The scanline counter increments at the leading edge of hsync.
12806 *
12807 * On most platforms it starts counting from vtotal-1 on the
12808 * first active line. That means the scanline counter value is
12809 * always one less than what we would expect. Ie. just after
12810 * start of vblank, which also occurs at start of hsync (on the
12811 * last active line), the scanline counter will read vblank_start-1.
12812 *
12813 * On gen2 the scanline counter starts counting from 1 instead
12814 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12815 * to keep the value positive), instead of adding one.
12816 *
12817 * On HSW+ the behaviour of the scanline counter depends on the output
12818 * type. For DP ports it behaves like most other platforms, but on HDMI
12819 * there's an extra 1 line difference. So we need to add two instead of
12820 * one to the value.
12821 */
12822 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012823 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012824 int vtotal;
12825
Ville Syrjälä124abe02015-09-08 13:40:45 +030012826 vtotal = adjusted_mode->crtc_vtotal;
12827 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012828 vtotal /= 2;
12829
12830 crtc->scanline_offset = vtotal - 1;
12831 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012832 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012833 crtc->scanline_offset = 2;
12834 } else
12835 crtc->scanline_offset = 1;
12836}
12837
Maarten Lankhorstad421372015-06-15 12:33:42 +020012838static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012839{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012840 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012841 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012842 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012843 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012844 struct intel_crtc_state *intel_crtc_state;
12845 struct drm_crtc *crtc;
12846 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012847 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012848
12849 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012850 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012851
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012852 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012853 int dpll;
12854
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012855 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012856 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012857 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012858
Maarten Lankhorstad421372015-06-15 12:33:42 +020012859 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012860 continue;
12861
Maarten Lankhorstad421372015-06-15 12:33:42 +020012862 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012863
Maarten Lankhorstad421372015-06-15 12:33:42 +020012864 if (!shared_dpll)
12865 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12866
12867 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012868 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012869}
12870
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012871/*
12872 * This implements the workaround described in the "notes" section of the mode
12873 * set sequence documentation. When going from no pipes or single pipe to
12874 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12875 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12876 */
12877static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12878{
12879 struct drm_crtc_state *crtc_state;
12880 struct intel_crtc *intel_crtc;
12881 struct drm_crtc *crtc;
12882 struct intel_crtc_state *first_crtc_state = NULL;
12883 struct intel_crtc_state *other_crtc_state = NULL;
12884 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12885 int i;
12886
12887 /* look at all crtc's that are going to be enabled in during modeset */
12888 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12889 intel_crtc = to_intel_crtc(crtc);
12890
12891 if (!crtc_state->active || !needs_modeset(crtc_state))
12892 continue;
12893
12894 if (first_crtc_state) {
12895 other_crtc_state = to_intel_crtc_state(crtc_state);
12896 break;
12897 } else {
12898 first_crtc_state = to_intel_crtc_state(crtc_state);
12899 first_pipe = intel_crtc->pipe;
12900 }
12901 }
12902
12903 /* No workaround needed? */
12904 if (!first_crtc_state)
12905 return 0;
12906
12907 /* w/a possibly needed, check how many crtc's are already enabled. */
12908 for_each_intel_crtc(state->dev, intel_crtc) {
12909 struct intel_crtc_state *pipe_config;
12910
12911 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12912 if (IS_ERR(pipe_config))
12913 return PTR_ERR(pipe_config);
12914
12915 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12916
12917 if (!pipe_config->base.active ||
12918 needs_modeset(&pipe_config->base))
12919 continue;
12920
12921 /* 2 or more enabled crtcs means no need for w/a */
12922 if (enabled_pipe != INVALID_PIPE)
12923 return 0;
12924
12925 enabled_pipe = intel_crtc->pipe;
12926 }
12927
12928 if (enabled_pipe != INVALID_PIPE)
12929 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12930 else if (other_crtc_state)
12931 other_crtc_state->hsw_workaround_pipe = first_pipe;
12932
12933 return 0;
12934}
12935
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012936static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12937{
12938 struct drm_crtc *crtc;
12939 struct drm_crtc_state *crtc_state;
12940 int ret = 0;
12941
12942 /* add all active pipes to the state */
12943 for_each_crtc(state->dev, crtc) {
12944 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12945 if (IS_ERR(crtc_state))
12946 return PTR_ERR(crtc_state);
12947
12948 if (!crtc_state->active || needs_modeset(crtc_state))
12949 continue;
12950
12951 crtc_state->mode_changed = true;
12952
12953 ret = drm_atomic_add_affected_connectors(state, crtc);
12954 if (ret)
12955 break;
12956
12957 ret = drm_atomic_add_affected_planes(state, crtc);
12958 if (ret)
12959 break;
12960 }
12961
12962 return ret;
12963}
12964
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020012965static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012966{
12967 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012968 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012969 int ret;
12970
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012971 if (!check_digital_port_conflicts(state)) {
12972 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12973 return -EINVAL;
12974 }
12975
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012976 /*
12977 * See if the config requires any additional preparation, e.g.
12978 * to adjust global state with pipes off. We need to do this
12979 * here so we can get the modeset_pipe updated config for the new
12980 * mode set on this crtc. For other crtcs we need to use the
12981 * adjusted_mode bits in the crtc directly.
12982 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012983 if (dev_priv->display.modeset_calc_cdclk) {
12984 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030012985
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012986 ret = dev_priv->display.modeset_calc_cdclk(state);
12987
12988 cdclk = to_intel_atomic_state(state)->cdclk;
12989 if (!ret && cdclk != dev_priv->cdclk_freq)
12990 ret = intel_modeset_all_pipes(state);
12991
12992 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012993 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012994 } else
12995 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012996
Maarten Lankhorstad421372015-06-15 12:33:42 +020012997 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030012998
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012999 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013000 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013001
Maarten Lankhorstad421372015-06-15 12:33:42 +020013002 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013003}
13004
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013005/**
13006 * intel_atomic_check - validate state object
13007 * @dev: drm device
13008 * @state: state to validate
13009 */
13010static int intel_atomic_check(struct drm_device *dev,
13011 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013012{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013013 struct drm_crtc *crtc;
13014 struct drm_crtc_state *crtc_state;
13015 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013016 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013017
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013018 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013019 if (ret)
13020 return ret;
13021
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013022 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013023 struct intel_crtc_state *pipe_config =
13024 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013025
13026 /* Catch I915_MODE_FLAG_INHERITED */
13027 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13028 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013029
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013030 if (!crtc_state->enable) {
13031 if (needs_modeset(crtc_state))
13032 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013033 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013034 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013035
Daniel Vetter26495482015-07-15 14:15:52 +020013036 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013037 continue;
13038
Daniel Vetter26495482015-07-15 14:15:52 +020013039 /* FIXME: For only active_changed we shouldn't need to do any
13040 * state recomputation at all. */
13041
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013042 ret = drm_atomic_add_affected_connectors(state, crtc);
13043 if (ret)
13044 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013045
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013046 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013047 if (ret)
13048 return ret;
13049
Maarten Lankhorst6764e9f2015-08-27 15:44:06 +020013050 if (intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013051 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013052 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013053 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013054 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013055 }
13056
13057 if (needs_modeset(crtc_state)) {
13058 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013059
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013060 ret = drm_atomic_add_affected_planes(state, crtc);
13061 if (ret)
13062 return ret;
13063 }
13064
Daniel Vetter26495482015-07-15 14:15:52 +020013065 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13066 needs_modeset(crtc_state) ?
13067 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013068 }
13069
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013070 if (any_ms) {
13071 ret = intel_modeset_checks(state);
13072
13073 if (ret)
13074 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013075 } else
Matt Roper261a27d2015-10-08 15:28:25 -070013076 to_intel_atomic_state(state)->cdclk =
13077 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013078
Matt Roper261a27d2015-10-08 15:28:25 -070013079 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013080}
13081
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013082/**
13083 * intel_atomic_commit - commit validated state object
13084 * @dev: DRM device
13085 * @state: the top-level driver state object
13086 * @async: asynchronous commit
13087 *
13088 * This function commits a top-level state object that has been validated
13089 * with drm_atomic_helper_check().
13090 *
13091 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13092 * we can only handle plane-related operations and do not yet support
13093 * asynchronous commit.
13094 *
13095 * RETURNS
13096 * Zero for success or -errno.
13097 */
13098static int intel_atomic_commit(struct drm_device *dev,
13099 struct drm_atomic_state *state,
13100 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013101{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013102 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013103 struct drm_crtc *crtc;
13104 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013105 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013106 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013107 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013108
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013109 if (async) {
13110 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13111 return -EINVAL;
13112 }
13113
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013114 ret = drm_atomic_helper_prepare_planes(dev, state);
13115 if (ret)
13116 return ret;
13117
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013118 drm_atomic_helper_swap_state(dev, state);
13119
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013120 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13122
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013123 if (!needs_modeset(crtc->state))
13124 continue;
13125
13126 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013127 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013128
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013129 if (crtc_state->active) {
13130 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13131 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013132 intel_crtc->active = false;
13133 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013134 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013135 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013136
Daniel Vetterea9d7582012-07-10 10:42:52 +020013137 /* Only after disabling all output pipelines that will be changed can we
13138 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013139 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013140
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013141 if (any_ms) {
13142 intel_shared_dpll_commit(state);
13143
13144 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013145 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013146 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013147
Daniel Vettera6778b32012-07-02 09:56:42 +020013148 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013149 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13151 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013152 bool update_pipe = !modeset &&
13153 to_intel_crtc_state(crtc->state)->update_pipe;
13154 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013155
13156 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013157 update_scanline_offset(to_intel_crtc(crtc));
13158 dev_priv->display.crtc_enable(crtc);
13159 }
13160
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013161 if (update_pipe) {
13162 put_domains = modeset_get_crtc_power_domains(crtc);
13163
13164 /* make sure intel_modeset_check_state runs */
13165 any_ms = true;
13166 }
13167
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013168 if (!modeset)
13169 intel_pre_plane_update(intel_crtc);
13170
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013171 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013172
13173 if (put_domains)
13174 modeset_put_power_domains(dev_priv, put_domains);
13175
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013176 intel_post_plane_update(intel_crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013177 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013178
Daniel Vettera6778b32012-07-02 09:56:42 +020013179 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013180
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013181 drm_atomic_helper_wait_for_vblanks(dev, state);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013182 drm_atomic_helper_cleanup_planes(dev, state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013183
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013184 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013185 intel_modeset_check_state(dev, state);
13186
13187 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013188
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013189 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013190}
13191
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013192void intel_crtc_restore_mode(struct drm_crtc *crtc)
13193{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013194 struct drm_device *dev = crtc->dev;
13195 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013196 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013197 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013198
13199 state = drm_atomic_state_alloc(dev);
13200 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013201 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013202 crtc->base.id);
13203 return;
13204 }
13205
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013206 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013207
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013208retry:
13209 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13210 ret = PTR_ERR_OR_ZERO(crtc_state);
13211 if (!ret) {
13212 if (!crtc_state->active)
13213 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013214
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013215 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013216 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013217 }
13218
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013219 if (ret == -EDEADLK) {
13220 drm_atomic_state_clear(state);
13221 drm_modeset_backoff(state->acquire_ctx);
13222 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013223 }
13224
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013225 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013226out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013227 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013228}
13229
Daniel Vetter25c5b262012-07-08 22:08:04 +020013230#undef for_each_intel_crtc_masked
13231
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013232static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013233 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013234 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013235 .destroy = intel_crtc_destroy,
13236 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013237 .atomic_duplicate_state = intel_crtc_duplicate_state,
13238 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013239};
13240
Daniel Vetter53589012013-06-05 13:34:16 +020013241static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13242 struct intel_shared_dpll *pll,
13243 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013244{
Daniel Vetter53589012013-06-05 13:34:16 +020013245 uint32_t val;
13246
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013247 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013248 return false;
13249
Daniel Vetter53589012013-06-05 13:34:16 +020013250 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013251 hw_state->dpll = val;
13252 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13253 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013254
13255 return val & DPLL_VCO_ENABLE;
13256}
13257
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013258static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13259 struct intel_shared_dpll *pll)
13260{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013261 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13262 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013263}
13264
Daniel Vettere7b903d2013-06-05 13:34:14 +020013265static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13266 struct intel_shared_dpll *pll)
13267{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013268 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013269 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013270
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013271 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013272
13273 /* Wait for the clocks to stabilize. */
13274 POSTING_READ(PCH_DPLL(pll->id));
13275 udelay(150);
13276
13277 /* The pixel multiplier can only be updated once the
13278 * DPLL is enabled and the clocks are stable.
13279 *
13280 * So write it again.
13281 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013282 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013283 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013284 udelay(200);
13285}
13286
13287static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13288 struct intel_shared_dpll *pll)
13289{
13290 struct drm_device *dev = dev_priv->dev;
13291 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013292
13293 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013294 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013295 if (intel_crtc_to_shared_dpll(crtc) == pll)
13296 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13297 }
13298
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013299 I915_WRITE(PCH_DPLL(pll->id), 0);
13300 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013301 udelay(200);
13302}
13303
Daniel Vetter46edb022013-06-05 13:34:12 +020013304static char *ibx_pch_dpll_names[] = {
13305 "PCH DPLL A",
13306 "PCH DPLL B",
13307};
13308
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013309static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013310{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013311 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013312 int i;
13313
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013314 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013315
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013316 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013317 dev_priv->shared_dplls[i].id = i;
13318 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013319 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013320 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13321 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013322 dev_priv->shared_dplls[i].get_hw_state =
13323 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013324 }
13325}
13326
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013327static void intel_shared_dpll_init(struct drm_device *dev)
13328{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013329 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013330
Daniel Vetter9cd86932014-06-25 22:01:57 +030013331 if (HAS_DDI(dev))
13332 intel_ddi_pll_init(dev);
13333 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013334 ibx_pch_dpll_init(dev);
13335 else
13336 dev_priv->num_shared_dpll = 0;
13337
13338 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013339}
13340
Matt Roper6beb8c232014-12-01 15:40:14 -080013341/**
13342 * intel_prepare_plane_fb - Prepare fb for usage on plane
13343 * @plane: drm plane to prepare for
13344 * @fb: framebuffer to prepare for presentation
13345 *
13346 * Prepares a framebuffer for usage on a display plane. Generally this
13347 * involves pinning the underlying object and updating the frontbuffer tracking
13348 * bits. Some older platforms need special physical address handling for
13349 * cursor planes.
13350 *
13351 * Returns 0 on success, negative error code on failure.
13352 */
13353int
13354intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013355 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013356{
13357 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013358 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013359 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013360 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13361 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013362 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013363
Matt Roperea2c67b2014-12-23 10:41:52 -080013364 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013365 return 0;
13366
Matt Roper4c345742014-07-09 16:22:10 -070013367 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013368
Matt Roper6beb8c232014-12-01 15:40:14 -080013369 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13370 INTEL_INFO(dev)->cursor_needs_physical) {
13371 int align = IS_I830(dev) ? 16 * 1024 : 256;
13372 ret = i915_gem_object_attach_phys(obj, align);
13373 if (ret)
13374 DRM_DEBUG_KMS("failed to attach phys object\n");
13375 } else {
John Harrison91af1272015-06-18 13:14:56 +010013376 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013377 }
13378
13379 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013380 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013381
13382 mutex_unlock(&dev->struct_mutex);
13383
13384 return ret;
13385}
13386
Matt Roper38f3ce32014-12-02 07:45:25 -080013387/**
13388 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13389 * @plane: drm plane to clean up for
13390 * @fb: old framebuffer that was on plane
13391 *
13392 * Cleans up a framebuffer that has just been removed from a plane.
13393 */
13394void
13395intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013396 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013397{
13398 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013399 struct drm_i915_gem_object *obj = intel_fb_obj(old_state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013400
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013401 if (!obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013402 return;
13403
13404 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13405 !INTEL_INFO(dev)->cursor_needs_physical) {
13406 mutex_lock(&dev->struct_mutex);
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013407 intel_unpin_fb_obj(old_state->fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013408 mutex_unlock(&dev->struct_mutex);
13409 }
Matt Roper465c1202014-05-29 08:06:54 -070013410}
13411
Chandra Konduru6156a452015-04-27 13:48:39 -070013412int
13413skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13414{
13415 int max_scale;
13416 struct drm_device *dev;
13417 struct drm_i915_private *dev_priv;
13418 int crtc_clock, cdclk;
13419
13420 if (!intel_crtc || !crtc_state)
13421 return DRM_PLANE_HELPER_NO_SCALING;
13422
13423 dev = intel_crtc->base.dev;
13424 dev_priv = dev->dev_private;
13425 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013426 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013427
13428 if (!crtc_clock || !cdclk)
13429 return DRM_PLANE_HELPER_NO_SCALING;
13430
13431 /*
13432 * skl max scale is lower of:
13433 * close to 3 but not 3, -1 is for that purpose
13434 * or
13435 * cdclk/crtc_clock
13436 */
13437 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13438
13439 return max_scale;
13440}
13441
Matt Roper465c1202014-05-29 08:06:54 -070013442static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013443intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013444 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013445 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013446{
Matt Roper2b875c22014-12-01 15:40:13 -080013447 struct drm_crtc *crtc = state->base.crtc;
13448 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013449 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013450 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13451 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013452
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013453 /* use scaler when colorkey is not required */
13454 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013455 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013456 min_scale = 1;
13457 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013458 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013459 }
Sonika Jindald8106362015-04-10 14:37:28 +053013460
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013461 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13462 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013463 min_scale, max_scale,
13464 can_position, true,
13465 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013466}
13467
Gustavo Padovan14af2932014-10-24 14:51:31 +010013468static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013469intel_commit_primary_plane(struct drm_plane *plane,
13470 struct intel_plane_state *state)
13471{
Matt Roper2b875c22014-12-01 15:40:13 -080013472 struct drm_crtc *crtc = state->base.crtc;
13473 struct drm_framebuffer *fb = state->base.fb;
13474 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013475 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013476 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013477 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013478
Matt Roperea2c67b2014-12-23 10:41:52 -080013479 crtc = crtc ? crtc : plane->crtc;
13480 intel_crtc = to_intel_crtc(crtc);
13481
Matt Ropercf4c7c12014-12-04 10:27:42 -080013482 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013483 crtc->x = src->x1 >> 16;
13484 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013485
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013486 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013487 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013488
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013489 dev_priv->display.update_primary_plane(crtc, fb,
13490 state->src.x1 >> 16,
13491 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013492}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013493
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013494static void
13495intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013496 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013497{
13498 struct drm_device *dev = plane->dev;
13499 struct drm_i915_private *dev_priv = dev->dev_private;
13500
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013501 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13502}
13503
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013504static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13505 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013506{
13507 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013509 struct intel_crtc_state *old_intel_state =
13510 to_intel_crtc_state(old_crtc_state);
13511 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013512
Ville Syrjäläf015c552015-06-24 22:00:02 +030013513 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013514 intel_update_watermarks(crtc);
13515
Matt Roperc34c9ee2014-12-23 10:41:50 -080013516 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013517 if (crtc->state->active)
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020013518 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013519
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013520 if (modeset)
13521 return;
13522
13523 if (to_intel_crtc_state(crtc->state)->update_pipe)
13524 intel_update_pipe_config(intel_crtc, old_intel_state);
13525 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013526 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013527}
13528
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013529static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13530 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013531{
Matt Roper32b7eee2014-12-24 07:59:06 -080013532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013533
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020013534 if (crtc->state->active)
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020013535 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013536}
13537
Matt Ropercf4c7c12014-12-04 10:27:42 -080013538/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013539 * intel_plane_destroy - destroy a plane
13540 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013541 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013542 * Common destruction function for all types of planes (primary, cursor,
13543 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013544 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013545void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013546{
13547 struct intel_plane *intel_plane = to_intel_plane(plane);
13548 drm_plane_cleanup(plane);
13549 kfree(intel_plane);
13550}
13551
Matt Roper65a3fea2015-01-21 16:35:42 -080013552const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013553 .update_plane = drm_atomic_helper_update_plane,
13554 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013555 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013556 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013557 .atomic_get_property = intel_plane_atomic_get_property,
13558 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013559 .atomic_duplicate_state = intel_plane_duplicate_state,
13560 .atomic_destroy_state = intel_plane_destroy_state,
13561
Matt Roper465c1202014-05-29 08:06:54 -070013562};
13563
13564static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13565 int pipe)
13566{
13567 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013568 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013569 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013570 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013571
13572 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13573 if (primary == NULL)
13574 return NULL;
13575
Matt Roper8e7d6882015-01-21 16:35:41 -080013576 state = intel_create_plane_state(&primary->base);
13577 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013578 kfree(primary);
13579 return NULL;
13580 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013581 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013582
Matt Roper465c1202014-05-29 08:06:54 -070013583 primary->can_scale = false;
13584 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013585 if (INTEL_INFO(dev)->gen >= 9) {
13586 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013587 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013588 }
Matt Roper465c1202014-05-29 08:06:54 -070013589 primary->pipe = pipe;
13590 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013591 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013592 primary->check_plane = intel_check_primary_plane;
13593 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013594 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013595 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13596 primary->plane = !pipe;
13597
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013598 if (INTEL_INFO(dev)->gen >= 9) {
13599 intel_primary_formats = skl_primary_formats;
13600 num_formats = ARRAY_SIZE(skl_primary_formats);
13601 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013602 intel_primary_formats = i965_primary_formats;
13603 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013604 } else {
13605 intel_primary_formats = i8xx_primary_formats;
13606 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013607 }
13608
13609 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013610 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013611 intel_primary_formats, num_formats,
13612 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013613
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013614 if (INTEL_INFO(dev)->gen >= 4)
13615 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013616
Matt Roperea2c67b2014-12-23 10:41:52 -080013617 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13618
Matt Roper465c1202014-05-29 08:06:54 -070013619 return &primary->base;
13620}
13621
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013622void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13623{
13624 if (!dev->mode_config.rotation_property) {
13625 unsigned long flags = BIT(DRM_ROTATE_0) |
13626 BIT(DRM_ROTATE_180);
13627
13628 if (INTEL_INFO(dev)->gen >= 9)
13629 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13630
13631 dev->mode_config.rotation_property =
13632 drm_mode_create_rotation_property(dev, flags);
13633 }
13634 if (dev->mode_config.rotation_property)
13635 drm_object_attach_property(&plane->base.base,
13636 dev->mode_config.rotation_property,
13637 plane->base.state->rotation);
13638}
13639
Matt Roper3d7d6512014-06-10 08:28:13 -070013640static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013641intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013642 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013643 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013644{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013645 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013646 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013647 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013648 unsigned stride;
13649 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013650
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013651 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13652 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013653 DRM_PLANE_HELPER_NO_SCALING,
13654 DRM_PLANE_HELPER_NO_SCALING,
13655 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013656 if (ret)
13657 return ret;
13658
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013659 /* if we want to turn off the cursor ignore width and height */
13660 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013661 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013662
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013663 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013664 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013665 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13666 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013667 return -EINVAL;
13668 }
13669
Matt Roperea2c67b2014-12-23 10:41:52 -080013670 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13671 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013672 DRM_DEBUG_KMS("buffer is too small\n");
13673 return -ENOMEM;
13674 }
13675
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013676 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013677 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013678 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013679 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013680
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013681 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013682}
13683
Matt Roperf4a2cf22014-12-01 15:40:12 -080013684static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013685intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013686 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013687{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013688 intel_crtc_update_cursor(crtc, false);
13689}
13690
13691static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013692intel_commit_cursor_plane(struct drm_plane *plane,
13693 struct intel_plane_state *state)
13694{
Matt Roper2b875c22014-12-01 15:40:13 -080013695 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013696 struct drm_device *dev = plane->dev;
13697 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013698 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013699 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013700
Matt Roperea2c67b2014-12-23 10:41:52 -080013701 crtc = crtc ? crtc : plane->crtc;
13702 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013703
Gustavo Padovana912f122014-12-01 15:40:10 -080013704 if (intel_crtc->cursor_bo == obj)
13705 goto update;
13706
Matt Roperf4a2cf22014-12-01 15:40:12 -080013707 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013708 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013709 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013710 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013711 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013712 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013713
Gustavo Padovana912f122014-12-01 15:40:10 -080013714 intel_crtc->cursor_addr = addr;
13715 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013716
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013717update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013718 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013719 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013720}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013721
Matt Roper3d7d6512014-06-10 08:28:13 -070013722static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13723 int pipe)
13724{
13725 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013726 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013727
13728 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13729 if (cursor == NULL)
13730 return NULL;
13731
Matt Roper8e7d6882015-01-21 16:35:41 -080013732 state = intel_create_plane_state(&cursor->base);
13733 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013734 kfree(cursor);
13735 return NULL;
13736 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013737 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013738
Matt Roper3d7d6512014-06-10 08:28:13 -070013739 cursor->can_scale = false;
13740 cursor->max_downscale = 1;
13741 cursor->pipe = pipe;
13742 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013743 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013744 cursor->check_plane = intel_check_cursor_plane;
13745 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013746 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013747
13748 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013749 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013750 intel_cursor_formats,
13751 ARRAY_SIZE(intel_cursor_formats),
13752 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013753
13754 if (INTEL_INFO(dev)->gen >= 4) {
13755 if (!dev->mode_config.rotation_property)
13756 dev->mode_config.rotation_property =
13757 drm_mode_create_rotation_property(dev,
13758 BIT(DRM_ROTATE_0) |
13759 BIT(DRM_ROTATE_180));
13760 if (dev->mode_config.rotation_property)
13761 drm_object_attach_property(&cursor->base.base,
13762 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013763 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013764 }
13765
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013766 if (INTEL_INFO(dev)->gen >=9)
13767 state->scaler_id = -1;
13768
Matt Roperea2c67b2014-12-23 10:41:52 -080013769 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13770
Matt Roper3d7d6512014-06-10 08:28:13 -070013771 return &cursor->base;
13772}
13773
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013774static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13775 struct intel_crtc_state *crtc_state)
13776{
13777 int i;
13778 struct intel_scaler *intel_scaler;
13779 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13780
13781 for (i = 0; i < intel_crtc->num_scalers; i++) {
13782 intel_scaler = &scaler_state->scalers[i];
13783 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013784 intel_scaler->mode = PS_SCALER_MODE_DYN;
13785 }
13786
13787 scaler_state->scaler_id = -1;
13788}
13789
Hannes Ederb358d0a2008-12-18 21:18:47 +010013790static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080013791{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013792 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080013793 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013794 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070013795 struct drm_plane *primary = NULL;
13796 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070013797 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080013798
Daniel Vetter955382f2013-09-19 14:05:45 +020013799 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080013800 if (intel_crtc == NULL)
13801 return;
13802
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013803 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13804 if (!crtc_state)
13805 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030013806 intel_crtc->config = crtc_state;
13807 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080013808 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013809
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013810 /* initialize shared scalers */
13811 if (INTEL_INFO(dev)->gen >= 9) {
13812 if (pipe == PIPE_C)
13813 intel_crtc->num_scalers = 1;
13814 else
13815 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13816
13817 skl_init_scalers(dev, intel_crtc, crtc_state);
13818 }
13819
Matt Roper465c1202014-05-29 08:06:54 -070013820 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013821 if (!primary)
13822 goto fail;
13823
13824 cursor = intel_cursor_plane_create(dev, pipe);
13825 if (!cursor)
13826 goto fail;
13827
Matt Roper465c1202014-05-29 08:06:54 -070013828 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070013829 cursor, &intel_crtc_funcs);
13830 if (ret)
13831 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080013832
13833 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080013834 for (i = 0; i < 256; i++) {
13835 intel_crtc->lut_r[i] = i;
13836 intel_crtc->lut_g[i] = i;
13837 intel_crtc->lut_b[i] = i;
13838 }
13839
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013840 /*
13841 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020013842 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020013843 */
Jesse Barnes80824002009-09-10 15:28:06 -070013844 intel_crtc->pipe = pipe;
13845 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010013846 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080013847 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010013848 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070013849 }
13850
Chris Wilson4b0e3332014-05-30 16:35:26 +030013851 intel_crtc->cursor_base = ~0;
13852 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030013853 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030013854
Ville Syrjälä852eb002015-06-24 22:00:07 +030013855 intel_crtc->wm.cxsr_allowed = true;
13856
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080013857 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13858 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13859 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13860 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13861
Jesse Barnes79e53942008-11-07 14:24:08 -080013862 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020013863
13864 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070013865 return;
13866
13867fail:
13868 if (primary)
13869 drm_plane_cleanup(primary);
13870 if (cursor)
13871 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020013872 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070013873 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080013874}
13875
Jesse Barnes752aa882013-10-31 18:55:49 +020013876enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13877{
13878 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013879 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020013880
Rob Clark51fd3712013-11-19 12:10:12 -050013881 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020013882
Ville Syrjäläd3babd32014-11-07 11:16:01 +020013883 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020013884 return INVALID_PIPE;
13885
13886 return to_intel_crtc(encoder->crtc)->pipe;
13887}
13888
Carl Worth08d7b3d2009-04-29 14:43:54 -070013889int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000013890 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070013891{
Carl Worth08d7b3d2009-04-29 14:43:54 -070013892 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040013893 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020013894 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013895
Rob Clark7707e652014-07-17 23:30:04 -040013896 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070013897
Rob Clark7707e652014-07-17 23:30:04 -040013898 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070013899 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030013900 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013901 }
13902
Rob Clark7707e652014-07-17 23:30:04 -040013903 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020013904 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013905
Daniel Vetterc05422d2009-08-11 16:05:30 +020013906 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070013907}
13908
Daniel Vetter66a92782012-07-12 20:08:18 +020013909static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080013910{
Daniel Vetter66a92782012-07-12 20:08:18 +020013911 struct drm_device *dev = encoder->base.dev;
13912 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080013913 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080013914 int entry = 0;
13915
Damien Lespiaub2784e12014-08-05 11:29:37 +010013916 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020013917 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020013918 index_mask |= (1 << entry);
13919
Jesse Barnes79e53942008-11-07 14:24:08 -080013920 entry++;
13921 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010013922
Jesse Barnes79e53942008-11-07 14:24:08 -080013923 return index_mask;
13924}
13925
Chris Wilson4d302442010-12-14 19:21:29 +000013926static bool has_edp_a(struct drm_device *dev)
13927{
13928 struct drm_i915_private *dev_priv = dev->dev_private;
13929
13930 if (!IS_MOBILE(dev))
13931 return false;
13932
13933 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13934 return false;
13935
Damien Lespiaue3589902014-02-07 19:12:50 +000013936 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000013937 return false;
13938
13939 return true;
13940}
13941
Jesse Barnes84b4e042014-06-25 08:24:29 -070013942static bool intel_crt_present(struct drm_device *dev)
13943{
13944 struct drm_i915_private *dev_priv = dev->dev_private;
13945
Damien Lespiau884497e2013-12-03 13:56:23 +000013946 if (INTEL_INFO(dev)->gen >= 9)
13947 return false;
13948
Damien Lespiaucf404ce2014-10-01 20:04:15 +010013949 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070013950 return false;
13951
13952 if (IS_CHERRYVIEW(dev))
13953 return false;
13954
13955 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13956 return false;
13957
13958 return true;
13959}
13960
Jesse Barnes79e53942008-11-07 14:24:08 -080013961static void intel_setup_outputs(struct drm_device *dev)
13962{
Eric Anholt725e30a2009-01-22 13:01:02 -080013963 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010013964 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013965 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080013966
Daniel Vetterc9093352013-06-06 22:22:47 +020013967 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013968
Jesse Barnes84b4e042014-06-25 08:24:29 -070013969 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020013970 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040013971
Vandana Kannanc776eb22014-08-19 12:05:01 +053013972 if (IS_BROXTON(dev)) {
13973 /*
13974 * FIXME: Broxton doesn't support port detection via the
13975 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13976 * detect the ports.
13977 */
13978 intel_ddi_init(dev, PORT_A);
13979 intel_ddi_init(dev, PORT_B);
13980 intel_ddi_init(dev, PORT_C);
13981 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013982 int found;
13983
Jesse Barnesde31fac2015-03-06 15:53:32 -080013984 /*
13985 * Haswell uses DDI functions to detect digital outputs.
13986 * On SKL pre-D0 the strap isn't connected, so we assume
13987 * it's there.
13988 */
Ville Syrjälä77179402015-09-18 20:03:35 +030013989 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080013990 /* WaIgnoreDDIAStrap: skl */
Jani Nikula5a2376d2015-08-14 10:53:17 +030013991 if (found || IS_SKYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030013992 intel_ddi_init(dev, PORT_A);
13993
13994 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13995 * register */
13996 found = I915_READ(SFUSE_STRAP);
13997
13998 if (found & SFUSE_STRAP_DDIB_DETECTED)
13999 intel_ddi_init(dev, PORT_B);
14000 if (found & SFUSE_STRAP_DDIC_DETECTED)
14001 intel_ddi_init(dev, PORT_C);
14002 if (found & SFUSE_STRAP_DDID_DETECTED)
14003 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014004 /*
14005 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14006 */
14007 if (IS_SKYLAKE(dev) &&
14008 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14009 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14010 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14011 intel_ddi_init(dev, PORT_E);
14012
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014013 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014014 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014015 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014016
14017 if (has_edp_a(dev))
14018 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014019
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014020 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014021 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014022 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014023 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014024 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014025 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014026 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014027 }
14028
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014029 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014030 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014031
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014032 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014033 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014034
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014035 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014036 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014037
Daniel Vetter270b3042012-10-27 15:52:05 +020014038 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014039 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014040 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014041 /*
14042 * The DP_DETECTED bit is the latched state of the DDC
14043 * SDA pin at boot. However since eDP doesn't require DDC
14044 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14045 * eDP ports may have been muxed to an alternate function.
14046 * Thus we can't rely on the DP_DETECTED bit alone to detect
14047 * eDP ports. Consult the VBT as well as DP_DETECTED to
14048 * detect eDP ports.
14049 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014050 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014051 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014052 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14053 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014054 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014055 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014056
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014057 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014058 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014059 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14060 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014061 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014062 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014063
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014064 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014065 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014066 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14067 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14068 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14069 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014070 }
14071
Jani Nikula3cfca972013-08-27 15:12:26 +030014072 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014073 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014074 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014075
Paulo Zanonie2debe92013-02-18 19:00:27 -030014076 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014077 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014078 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014079 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014080 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014081 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014082 }
Ma Ling27185ae2009-08-24 13:50:23 +080014083
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014084 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014085 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014086 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014087
14088 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014089
Paulo Zanonie2debe92013-02-18 19:00:27 -030014090 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014091 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014092 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014093 }
Ma Ling27185ae2009-08-24 13:50:23 +080014094
Paulo Zanonie2debe92013-02-18 19:00:27 -030014095 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014096
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014097 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014098 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014099 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014100 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014101 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014102 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014103 }
Ma Ling27185ae2009-08-24 13:50:23 +080014104
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014105 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014106 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014107 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014108 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014109 intel_dvo_init(dev);
14110
Zhenyu Wang103a1962009-11-27 11:44:36 +080014111 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014112 intel_tv_init(dev);
14113
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014114 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014115
Damien Lespiaub2784e12014-08-05 11:29:37 +010014116 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014117 encoder->base.possible_crtcs = encoder->crtc_mask;
14118 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014119 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014120 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014121
Paulo Zanonidde86e22012-12-01 12:04:25 -020014122 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014123
14124 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014125}
14126
14127static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14128{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014129 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014130 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014131
Daniel Vetteref2d6332014-02-10 18:00:38 +010014132 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014133 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014134 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014135 drm_gem_object_unreference(&intel_fb->obj->base);
14136 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014137 kfree(intel_fb);
14138}
14139
14140static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014141 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014142 unsigned int *handle)
14143{
14144 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014145 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014146
Chris Wilson05394f32010-11-08 19:18:58 +000014147 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014148}
14149
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014150static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14151 struct drm_file *file,
14152 unsigned flags, unsigned color,
14153 struct drm_clip_rect *clips,
14154 unsigned num_clips)
14155{
14156 struct drm_device *dev = fb->dev;
14157 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14158 struct drm_i915_gem_object *obj = intel_fb->obj;
14159
14160 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014161 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014162 mutex_unlock(&dev->struct_mutex);
14163
14164 return 0;
14165}
14166
Jesse Barnes79e53942008-11-07 14:24:08 -080014167static const struct drm_framebuffer_funcs intel_fb_funcs = {
14168 .destroy = intel_user_framebuffer_destroy,
14169 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014170 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014171};
14172
Damien Lespiaub3218032015-02-27 11:15:18 +000014173static
14174u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14175 uint32_t pixel_format)
14176{
14177 u32 gen = INTEL_INFO(dev)->gen;
14178
14179 if (gen >= 9) {
14180 /* "The stride in bytes must not exceed the of the size of 8K
14181 * pixels and 32K bytes."
14182 */
14183 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14184 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14185 return 32*1024;
14186 } else if (gen >= 4) {
14187 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14188 return 16*1024;
14189 else
14190 return 32*1024;
14191 } else if (gen >= 3) {
14192 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14193 return 8*1024;
14194 else
14195 return 16*1024;
14196 } else {
14197 /* XXX DSPC is limited to 4k tiled */
14198 return 8*1024;
14199 }
14200}
14201
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014202static int intel_framebuffer_init(struct drm_device *dev,
14203 struct intel_framebuffer *intel_fb,
14204 struct drm_mode_fb_cmd2 *mode_cmd,
14205 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014206{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014207 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014208 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014209 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014210
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014211 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14212
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014213 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14214 /* Enforce that fb modifier and tiling mode match, but only for
14215 * X-tiled. This is needed for FBC. */
14216 if (!!(obj->tiling_mode == I915_TILING_X) !=
14217 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14218 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14219 return -EINVAL;
14220 }
14221 } else {
14222 if (obj->tiling_mode == I915_TILING_X)
14223 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14224 else if (obj->tiling_mode == I915_TILING_Y) {
14225 DRM_DEBUG("No Y tiling for legacy addfb\n");
14226 return -EINVAL;
14227 }
14228 }
14229
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014230 /* Passed in modifier sanity checking. */
14231 switch (mode_cmd->modifier[0]) {
14232 case I915_FORMAT_MOD_Y_TILED:
14233 case I915_FORMAT_MOD_Yf_TILED:
14234 if (INTEL_INFO(dev)->gen < 9) {
14235 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14236 mode_cmd->modifier[0]);
14237 return -EINVAL;
14238 }
14239 case DRM_FORMAT_MOD_NONE:
14240 case I915_FORMAT_MOD_X_TILED:
14241 break;
14242 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014243 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14244 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014245 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014246 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014247
Damien Lespiaub3218032015-02-27 11:15:18 +000014248 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14249 mode_cmd->pixel_format);
14250 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14251 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14252 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014253 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014254 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014255
Damien Lespiaub3218032015-02-27 11:15:18 +000014256 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14257 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014258 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014259 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14260 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014261 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014262 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014263 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014264 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014265
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014266 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014267 mode_cmd->pitches[0] != obj->stride) {
14268 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14269 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014270 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014271 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014272
Ville Syrjälä57779d02012-10-31 17:50:14 +020014273 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014274 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014275 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014276 case DRM_FORMAT_RGB565:
14277 case DRM_FORMAT_XRGB8888:
14278 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014279 break;
14280 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014281 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014282 DRM_DEBUG("unsupported pixel format: %s\n",
14283 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014284 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014285 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014286 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014287 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014288 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14289 DRM_DEBUG("unsupported pixel format: %s\n",
14290 drm_get_format_name(mode_cmd->pixel_format));
14291 return -EINVAL;
14292 }
14293 break;
14294 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014295 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014296 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014297 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014298 DRM_DEBUG("unsupported pixel format: %s\n",
14299 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014300 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014301 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014302 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014303 case DRM_FORMAT_ABGR2101010:
14304 if (!IS_VALLEYVIEW(dev)) {
14305 DRM_DEBUG("unsupported pixel format: %s\n",
14306 drm_get_format_name(mode_cmd->pixel_format));
14307 return -EINVAL;
14308 }
14309 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014310 case DRM_FORMAT_YUYV:
14311 case DRM_FORMAT_UYVY:
14312 case DRM_FORMAT_YVYU:
14313 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014314 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014315 DRM_DEBUG("unsupported pixel format: %s\n",
14316 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014317 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014318 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014319 break;
14320 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014321 DRM_DEBUG("unsupported pixel format: %s\n",
14322 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014323 return -EINVAL;
14324 }
14325
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014326 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14327 if (mode_cmd->offsets[0] != 0)
14328 return -EINVAL;
14329
Damien Lespiauec2c9812015-01-20 12:51:45 +000014330 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014331 mode_cmd->pixel_format,
14332 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014333 /* FIXME drm helper for size checks (especially planar formats)? */
14334 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14335 return -EINVAL;
14336
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014337 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14338 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014339 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014340
Jesse Barnes79e53942008-11-07 14:24:08 -080014341 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14342 if (ret) {
14343 DRM_ERROR("framebuffer init failed %d\n", ret);
14344 return ret;
14345 }
14346
Jesse Barnes79e53942008-11-07 14:24:08 -080014347 return 0;
14348}
14349
Jesse Barnes79e53942008-11-07 14:24:08 -080014350static struct drm_framebuffer *
14351intel_user_framebuffer_create(struct drm_device *dev,
14352 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014353 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014354{
Chris Wilson05394f32010-11-08 19:18:58 +000014355 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014356
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014357 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14358 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014359 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014360 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014361
Chris Wilsond2dff872011-04-19 08:36:26 +010014362 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014363}
14364
Daniel Vetter06957262015-08-10 13:34:08 +020014365#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014366static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014367{
14368}
14369#endif
14370
Jesse Barnes79e53942008-11-07 14:24:08 -080014371static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014372 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014373 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014374 .atomic_check = intel_atomic_check,
14375 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014376 .atomic_state_alloc = intel_atomic_state_alloc,
14377 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014378};
14379
Jesse Barnese70236a2009-09-21 10:42:27 -070014380/* Set up chip specific display functions */
14381static void intel_init_display(struct drm_device *dev)
14382{
14383 struct drm_i915_private *dev_priv = dev->dev_private;
14384
Daniel Vetteree9300b2013-06-03 22:40:22 +020014385 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14386 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014387 else if (IS_CHERRYVIEW(dev))
14388 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014389 else if (IS_VALLEYVIEW(dev))
14390 dev_priv->display.find_dpll = vlv_find_best_dpll;
14391 else if (IS_PINEVIEW(dev))
14392 dev_priv->display.find_dpll = pnv_find_best_dpll;
14393 else
14394 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14395
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014396 if (INTEL_INFO(dev)->gen >= 9) {
14397 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014398 dev_priv->display.get_initial_plane_config =
14399 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014400 dev_priv->display.crtc_compute_clock =
14401 haswell_crtc_compute_clock;
14402 dev_priv->display.crtc_enable = haswell_crtc_enable;
14403 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014404 dev_priv->display.update_primary_plane =
14405 skylake_update_primary_plane;
14406 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014407 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014408 dev_priv->display.get_initial_plane_config =
14409 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014410 dev_priv->display.crtc_compute_clock =
14411 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014412 dev_priv->display.crtc_enable = haswell_crtc_enable;
14413 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014414 dev_priv->display.update_primary_plane =
14415 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014416 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014417 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014418 dev_priv->display.get_initial_plane_config =
14419 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014420 dev_priv->display.crtc_compute_clock =
14421 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014422 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14423 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014424 dev_priv->display.update_primary_plane =
14425 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014426 } else if (IS_VALLEYVIEW(dev)) {
14427 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014428 dev_priv->display.get_initial_plane_config =
14429 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014430 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014431 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14432 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014433 dev_priv->display.update_primary_plane =
14434 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014435 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014436 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014437 dev_priv->display.get_initial_plane_config =
14438 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014439 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014440 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14441 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014442 dev_priv->display.update_primary_plane =
14443 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014444 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014445
Jesse Barnese70236a2009-09-21 10:42:27 -070014446 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014447 if (IS_SKYLAKE(dev))
14448 dev_priv->display.get_display_clock_speed =
14449 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014450 else if (IS_BROXTON(dev))
14451 dev_priv->display.get_display_clock_speed =
14452 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014453 else if (IS_BROADWELL(dev))
14454 dev_priv->display.get_display_clock_speed =
14455 broadwell_get_display_clock_speed;
14456 else if (IS_HASWELL(dev))
14457 dev_priv->display.get_display_clock_speed =
14458 haswell_get_display_clock_speed;
14459 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014460 dev_priv->display.get_display_clock_speed =
14461 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014462 else if (IS_GEN5(dev))
14463 dev_priv->display.get_display_clock_speed =
14464 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014465 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014466 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014467 dev_priv->display.get_display_clock_speed =
14468 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014469 else if (IS_GM45(dev))
14470 dev_priv->display.get_display_clock_speed =
14471 gm45_get_display_clock_speed;
14472 else if (IS_CRESTLINE(dev))
14473 dev_priv->display.get_display_clock_speed =
14474 i965gm_get_display_clock_speed;
14475 else if (IS_PINEVIEW(dev))
14476 dev_priv->display.get_display_clock_speed =
14477 pnv_get_display_clock_speed;
14478 else if (IS_G33(dev) || IS_G4X(dev))
14479 dev_priv->display.get_display_clock_speed =
14480 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014481 else if (IS_I915G(dev))
14482 dev_priv->display.get_display_clock_speed =
14483 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014484 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014485 dev_priv->display.get_display_clock_speed =
14486 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014487 else if (IS_PINEVIEW(dev))
14488 dev_priv->display.get_display_clock_speed =
14489 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014490 else if (IS_I915GM(dev))
14491 dev_priv->display.get_display_clock_speed =
14492 i915gm_get_display_clock_speed;
14493 else if (IS_I865G(dev))
14494 dev_priv->display.get_display_clock_speed =
14495 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014496 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014497 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014498 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014499 else { /* 830 */
14500 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014501 dev_priv->display.get_display_clock_speed =
14502 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014503 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014504
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014505 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014506 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014507 } else if (IS_GEN6(dev)) {
14508 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014509 } else if (IS_IVYBRIDGE(dev)) {
14510 /* FIXME: detect B0+ stepping and use auto training */
14511 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014512 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014513 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014514 if (IS_BROADWELL(dev)) {
14515 dev_priv->display.modeset_commit_cdclk =
14516 broadwell_modeset_commit_cdclk;
14517 dev_priv->display.modeset_calc_cdclk =
14518 broadwell_modeset_calc_cdclk;
14519 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014520 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014521 dev_priv->display.modeset_commit_cdclk =
14522 valleyview_modeset_commit_cdclk;
14523 dev_priv->display.modeset_calc_cdclk =
14524 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014525 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014526 dev_priv->display.modeset_commit_cdclk =
14527 broxton_modeset_commit_cdclk;
14528 dev_priv->display.modeset_calc_cdclk =
14529 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014530 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014531
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014532 switch (INTEL_INFO(dev)->gen) {
14533 case 2:
14534 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14535 break;
14536
14537 case 3:
14538 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14539 break;
14540
14541 case 4:
14542 case 5:
14543 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14544 break;
14545
14546 case 6:
14547 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14548 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014549 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014550 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014551 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14552 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014553 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014554 /* Drop through - unsupported since execlist only. */
14555 default:
14556 /* Default just returns -ENODEV to indicate unsupported */
14557 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014558 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014559
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014560 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014561}
14562
Jesse Barnesb690e962010-07-19 13:53:12 -070014563/*
14564 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14565 * resume, or other times. This quirk makes sure that's the case for
14566 * affected systems.
14567 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014568static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014569{
14570 struct drm_i915_private *dev_priv = dev->dev_private;
14571
14572 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014573 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014574}
14575
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014576static void quirk_pipeb_force(struct drm_device *dev)
14577{
14578 struct drm_i915_private *dev_priv = dev->dev_private;
14579
14580 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14581 DRM_INFO("applying pipe b force quirk\n");
14582}
14583
Keith Packard435793d2011-07-12 14:56:22 -070014584/*
14585 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14586 */
14587static void quirk_ssc_force_disable(struct drm_device *dev)
14588{
14589 struct drm_i915_private *dev_priv = dev->dev_private;
14590 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014591 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014592}
14593
Carsten Emde4dca20e2012-03-15 15:56:26 +010014594/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014595 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14596 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014597 */
14598static void quirk_invert_brightness(struct drm_device *dev)
14599{
14600 struct drm_i915_private *dev_priv = dev->dev_private;
14601 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014602 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014603}
14604
Scot Doyle9c72cc62014-07-03 23:27:50 +000014605/* Some VBT's incorrectly indicate no backlight is present */
14606static void quirk_backlight_present(struct drm_device *dev)
14607{
14608 struct drm_i915_private *dev_priv = dev->dev_private;
14609 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14610 DRM_INFO("applying backlight present quirk\n");
14611}
14612
Jesse Barnesb690e962010-07-19 13:53:12 -070014613struct intel_quirk {
14614 int device;
14615 int subsystem_vendor;
14616 int subsystem_device;
14617 void (*hook)(struct drm_device *dev);
14618};
14619
Egbert Eich5f85f172012-10-14 15:46:38 +020014620/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14621struct intel_dmi_quirk {
14622 void (*hook)(struct drm_device *dev);
14623 const struct dmi_system_id (*dmi_id_list)[];
14624};
14625
14626static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14627{
14628 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14629 return 1;
14630}
14631
14632static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14633 {
14634 .dmi_id_list = &(const struct dmi_system_id[]) {
14635 {
14636 .callback = intel_dmi_reverse_brightness,
14637 .ident = "NCR Corporation",
14638 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14639 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14640 },
14641 },
14642 { } /* terminating entry */
14643 },
14644 .hook = quirk_invert_brightness,
14645 },
14646};
14647
Ben Widawskyc43b5632012-04-16 14:07:40 -070014648static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014649 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14650 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14651
Jesse Barnesb690e962010-07-19 13:53:12 -070014652 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14653 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14654
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014655 /* 830 needs to leave pipe A & dpll A up */
14656 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14657
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014658 /* 830 needs to leave pipe B & dpll B up */
14659 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14660
Keith Packard435793d2011-07-12 14:56:22 -070014661 /* Lenovo U160 cannot use SSC on LVDS */
14662 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014663
14664 /* Sony Vaio Y cannot use SSC on LVDS */
14665 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014666
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014667 /* Acer Aspire 5734Z must invert backlight brightness */
14668 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14669
14670 /* Acer/eMachines G725 */
14671 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14672
14673 /* Acer/eMachines e725 */
14674 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14675
14676 /* Acer/Packard Bell NCL20 */
14677 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14678
14679 /* Acer Aspire 4736Z */
14680 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014681
14682 /* Acer Aspire 5336 */
14683 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014684
14685 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14686 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014687
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014688 /* Acer C720 Chromebook (Core i3 4005U) */
14689 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14690
jens steinb2a96012014-10-28 20:25:53 +010014691 /* Apple Macbook 2,1 (Core 2 T7400) */
14692 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14693
Scot Doyled4967d82014-07-03 23:27:52 +000014694 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14695 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014696
14697 /* HP Chromebook 14 (Celeron 2955U) */
14698 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014699
14700 /* Dell Chromebook 11 */
14701 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020014702
14703 /* Dell Chromebook 11 (2015 version) */
14704 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014705};
14706
14707static void intel_init_quirks(struct drm_device *dev)
14708{
14709 struct pci_dev *d = dev->pdev;
14710 int i;
14711
14712 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14713 struct intel_quirk *q = &intel_quirks[i];
14714
14715 if (d->device == q->device &&
14716 (d->subsystem_vendor == q->subsystem_vendor ||
14717 q->subsystem_vendor == PCI_ANY_ID) &&
14718 (d->subsystem_device == q->subsystem_device ||
14719 q->subsystem_device == PCI_ANY_ID))
14720 q->hook(dev);
14721 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014722 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14723 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14724 intel_dmi_quirks[i].hook(dev);
14725 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014726}
14727
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014728/* Disable the VGA plane that we never use */
14729static void i915_disable_vga(struct drm_device *dev)
14730{
14731 struct drm_i915_private *dev_priv = dev->dev_private;
14732 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014733 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014734
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014735 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014736 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014737 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014738 sr1 = inb(VGA_SR_DATA);
14739 outb(sr1 | 1<<5, VGA_SR_DATA);
14740 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14741 udelay(300);
14742
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014743 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014744 POSTING_READ(vga_reg);
14745}
14746
Daniel Vetterf8175862012-04-10 15:50:11 +020014747void intel_modeset_init_hw(struct drm_device *dev)
14748{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014749 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014750 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014751 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014752 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014753}
14754
Jesse Barnes79e53942008-11-07 14:24:08 -080014755void intel_modeset_init(struct drm_device *dev)
14756{
Jesse Barnes652c3932009-08-17 13:31:43 -070014757 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014758 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014759 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014760 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014761
14762 drm_mode_config_init(dev);
14763
14764 dev->mode_config.min_width = 0;
14765 dev->mode_config.min_height = 0;
14766
Dave Airlie019d96c2011-09-29 16:20:42 +010014767 dev->mode_config.preferred_depth = 24;
14768 dev->mode_config.prefer_shadow = 1;
14769
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014770 dev->mode_config.allow_fb_modifiers = true;
14771
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014772 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014773
Jesse Barnesb690e962010-07-19 13:53:12 -070014774 intel_init_quirks(dev);
14775
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014776 intel_init_pm(dev);
14777
Ben Widawskye3c74752013-04-05 13:12:39 -070014778 if (INTEL_INFO(dev)->num_pipes == 0)
14779 return;
14780
Lukas Wunner69f92f62015-07-15 13:57:35 +020014781 /*
14782 * There may be no VBT; and if the BIOS enabled SSC we can
14783 * just keep using it to avoid unnecessary flicker. Whereas if the
14784 * BIOS isn't using it, don't assume it will work even if the VBT
14785 * indicates as much.
14786 */
14787 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14788 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14789 DREF_SSC1_ENABLE);
14790
14791 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14792 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14793 bios_lvds_use_ssc ? "en" : "dis",
14794 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14795 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14796 }
14797 }
14798
Jesse Barnese70236a2009-09-21 10:42:27 -070014799 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014800 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070014801
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014802 if (IS_GEN2(dev)) {
14803 dev->mode_config.max_width = 2048;
14804 dev->mode_config.max_height = 2048;
14805 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070014806 dev->mode_config.max_width = 4096;
14807 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080014808 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010014809 dev->mode_config.max_width = 8192;
14810 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080014811 }
Damien Lespiau068be562014-03-28 14:17:49 +000014812
Ville Syrjälädc41c152014-08-13 11:57:05 +030014813 if (IS_845G(dev) || IS_I865G(dev)) {
14814 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14815 dev->mode_config.cursor_height = 1023;
14816 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000014817 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14818 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14819 } else {
14820 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14821 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14822 }
14823
Ben Widawsky5d4545a2013-01-17 12:45:15 -080014824 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080014825
Zhao Yakui28c97732009-10-09 11:39:41 +080014826 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014827 INTEL_INFO(dev)->num_pipes,
14828 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080014829
Damien Lespiau055e3932014-08-18 13:49:10 +010014830 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014831 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000014832 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000014833 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014834 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030014835 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000014836 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070014837 }
Jesse Barnes79e53942008-11-07 14:24:08 -080014838 }
14839
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030014840 intel_update_czclk(dev_priv);
14841 intel_update_cdclk(dev);
14842
Daniel Vettere72f9fb2013-06-05 13:34:06 +020014843 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010014844
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014845 /* Just disable it once at startup */
14846 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014847 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000014848
14849 /* Just in case the BIOS is doing something questionable. */
Paulo Zanoni7733b492015-07-07 15:26:04 -030014850 intel_fbc_disable(dev_priv);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080014851
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014852 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020014853 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014854 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014855
Damien Lespiaud3fcc802014-05-13 23:32:22 +010014856 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014857 struct intel_initial_plane_config plane_config = {};
14858
Jesse Barnes46f297f2014-03-07 08:57:48 -080014859 if (!crtc->active)
14860 continue;
14861
Jesse Barnes46f297f2014-03-07 08:57:48 -080014862 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080014863 * Note that reserving the BIOS fb up front prevents us
14864 * from stuffing other stolen allocations like the ring
14865 * on top. This prevents some ugliness at boot time, and
14866 * can even allow for smooth boot transitions if the BIOS
14867 * fb is large enough for the active pipe configuration.
14868 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020014869 dev_priv->display.get_initial_plane_config(crtc,
14870 &plane_config);
14871
14872 /*
14873 * If the fb is shared between multiple heads, we'll
14874 * just get the first one.
14875 */
14876 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080014877 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010014878}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080014879
Daniel Vetter7fad7982012-07-04 17:51:47 +020014880static void intel_enable_pipe_a(struct drm_device *dev)
14881{
14882 struct intel_connector *connector;
14883 struct drm_connector *crt = NULL;
14884 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014885 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020014886
14887 /* We can't just switch on the pipe A, we need to set things up with a
14888 * proper mode and output configuration. As a gross hack, enable pipe A
14889 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020014890 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020014891 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14892 crt = &connector->base;
14893 break;
14894 }
14895 }
14896
14897 if (!crt)
14898 return;
14899
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030014900 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020014901 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020014902}
14903
Daniel Vetterfa555832012-10-10 23:14:00 +020014904static bool
14905intel_check_plane_mapping(struct intel_crtc *crtc)
14906{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014907 struct drm_device *dev = crtc->base.dev;
14908 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030014909 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020014910
Ben Widawsky7eb552a2013-03-13 14:05:41 -070014911 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020014912 return true;
14913
Ville Syrjälä649636e2015-09-22 19:50:01 +030014914 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020014915
14916 if ((val & DISPLAY_PLANE_ENABLE) &&
14917 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14918 return false;
14919
14920 return true;
14921}
14922
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014923static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14924{
14925 struct drm_device *dev = crtc->base.dev;
14926 struct intel_encoder *encoder;
14927
14928 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14929 return true;
14930
14931 return false;
14932}
14933
Daniel Vetter24929352012-07-02 20:28:59 +020014934static void intel_sanitize_crtc(struct intel_crtc *crtc)
14935{
14936 struct drm_device *dev = crtc->base.dev;
14937 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020014938 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020014939
Daniel Vetter24929352012-07-02 20:28:59 +020014940 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020014941 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020014942 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14943
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014944 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010014945 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030014946 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014947 struct intel_plane *plane;
14948
Daniel Vetter96256042015-02-13 21:03:42 +010014949 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030014950
14951 /* Disable everything but the primary plane */
14952 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14953 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14954 continue;
14955
14956 plane->disable_plane(&plane->base, &crtc->base);
14957 }
Daniel Vetter96256042015-02-13 21:03:42 +010014958 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030014959
Daniel Vetter24929352012-07-02 20:28:59 +020014960 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020014961 * disable the crtc (and hence change the state) if it is wrong. Note
14962 * that gen4+ has a fixed plane -> pipe mapping. */
14963 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020014964 bool plane;
14965
Daniel Vetter24929352012-07-02 20:28:59 +020014966 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14967 crtc->base.base.id);
14968
14969 /* Pipe has the wrong plane attached and the plane is active.
14970 * Temporarily change the plane mapping and disable everything
14971 * ... */
14972 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030014973 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020014974 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014975 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014976 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020014977 }
Daniel Vetter24929352012-07-02 20:28:59 +020014978
Daniel Vetter7fad7982012-07-04 17:51:47 +020014979 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14980 crtc->pipe == PIPE_A && !crtc->active) {
14981 /* BIOS forgot to enable pipe A, this mostly happens after
14982 * resume. Force-enable the pipe to fix this, the update_dpms
14983 * call below we restore the pipe to the right state, but leave
14984 * the required bits on. */
14985 intel_enable_pipe_a(dev);
14986 }
14987
Daniel Vetter24929352012-07-02 20:28:59 +020014988 /* Adjust the state of the output pipe according to whether we
14989 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014990 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014991 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020014992
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020014993 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030014994 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020014995
14996 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020014997 * functions or because of calls to intel_crtc_disable_noatomic,
14998 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020014999 * pipe A quirk. */
15000 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15001 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015002 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015003 crtc->active ? "enabled" : "disabled");
15004
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015005 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015006 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015007 crtc->base.enabled = crtc->active;
15008
15009 /* Because we only establish the connector -> encoder ->
15010 * crtc links if something is active, this means the
15011 * crtc is now deactivated. Break the links. connector
15012 * -> encoder links are only establish when things are
15013 * actually up, hence no need to break them. */
15014 WARN_ON(crtc->active);
15015
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015016 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015017 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015018 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015019
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015020 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015021 /*
15022 * We start out with underrun reporting disabled to avoid races.
15023 * For correct bookkeeping mark this on active crtcs.
15024 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015025 * Also on gmch platforms we dont have any hardware bits to
15026 * disable the underrun reporting. Which means we need to start
15027 * out with underrun reporting disabled also on inactive pipes,
15028 * since otherwise we'll complain about the garbage we read when
15029 * e.g. coming up after runtime pm.
15030 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015031 * No protection against concurrent access is required - at
15032 * worst a fifo underrun happens which also sets this to false.
15033 */
15034 crtc->cpu_fifo_underrun_disabled = true;
15035 crtc->pch_fifo_underrun_disabled = true;
15036 }
Daniel Vetter24929352012-07-02 20:28:59 +020015037}
15038
15039static void intel_sanitize_encoder(struct intel_encoder *encoder)
15040{
15041 struct intel_connector *connector;
15042 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015043 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015044
15045 /* We need to check both for a crtc link (meaning that the
15046 * encoder is active and trying to read from a pipe) and the
15047 * pipe itself being active. */
15048 bool has_active_crtc = encoder->base.crtc &&
15049 to_intel_crtc(encoder->base.crtc)->active;
15050
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015051 for_each_intel_connector(dev, connector) {
15052 if (connector->base.encoder != &encoder->base)
15053 continue;
15054
15055 active = true;
15056 break;
15057 }
15058
15059 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015060 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15061 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015062 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015063
15064 /* Connector is active, but has no active pipe. This is
15065 * fallout from our resume register restoring. Disable
15066 * the encoder manually again. */
15067 if (encoder->base.crtc) {
15068 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15069 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015070 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015071 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015072 if (encoder->post_disable)
15073 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015074 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015075 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015076
15077 /* Inconsistent output/port/pipe state happens presumably due to
15078 * a bug in one of the get_hw_state functions. Or someplace else
15079 * in our code, like the register restore mess on resume. Clamp
15080 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015081 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015082 if (connector->encoder != encoder)
15083 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015084 connector->base.dpms = DRM_MODE_DPMS_OFF;
15085 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015086 }
15087 }
15088 /* Enabled encoders without active connectors will be fixed in
15089 * the crtc fixup. */
15090}
15091
Imre Deak04098752014-02-18 00:02:16 +020015092void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015093{
15094 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015095 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015096
Imre Deak04098752014-02-18 00:02:16 +020015097 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15098 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15099 i915_disable_vga(dev);
15100 }
15101}
15102
15103void i915_redisable_vga(struct drm_device *dev)
15104{
15105 struct drm_i915_private *dev_priv = dev->dev_private;
15106
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015107 /* This function can be called both from intel_modeset_setup_hw_state or
15108 * at a very early point in our resume sequence, where the power well
15109 * structures are not yet restored. Since this function is at a very
15110 * paranoid "someone might have enabled VGA while we were not looking"
15111 * level, just check if the power well is enabled instead of trying to
15112 * follow the "don't touch the power well if we don't need it" policy
15113 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015114 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015115 return;
15116
Imre Deak04098752014-02-18 00:02:16 +020015117 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015118}
15119
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015120static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015121{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015122 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015123
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015124 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015125}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015126
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015127/* FIXME read out full plane state for all planes */
15128static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015129{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015130 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015131 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015132 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015133
Matt Roper261a27d2015-10-08 15:28:25 -070015134 plane_state->visible =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015135 primary_get_hw_state(to_intel_plane(primary));
15136
15137 if (plane_state->visible)
15138 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015139}
15140
Daniel Vetter30e984d2013-06-05 13:34:17 +020015141static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015142{
15143 struct drm_i915_private *dev_priv = dev->dev_private;
15144 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015145 struct intel_crtc *crtc;
15146 struct intel_encoder *encoder;
15147 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015148 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015149
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015150 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015151 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015152 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015153 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015154
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015155 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015156 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015157
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015158 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015159 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015160
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015161 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015162
15163 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15164 crtc->base.base.id,
15165 crtc->active ? "enabled" : "disabled");
15166 }
15167
Daniel Vetter53589012013-06-05 13:34:16 +020015168 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15169 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15170
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015171 pll->on = pll->get_hw_state(dev_priv, pll,
15172 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015173 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015174 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015175 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015176 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015177 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015178 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015179 }
Daniel Vetter53589012013-06-05 13:34:16 +020015180 }
Daniel Vetter53589012013-06-05 13:34:16 +020015181
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015182 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015183 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015184
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015185 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015186 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015187 }
15188
Damien Lespiaub2784e12014-08-05 11:29:37 +010015189 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015190 pipe = 0;
15191
15192 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015193 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15194 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015195 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015196 } else {
15197 encoder->base.crtc = NULL;
15198 }
15199
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015200 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015201 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015202 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015203 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015204 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015205 }
15206
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015207 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015208 if (connector->get_hw_state(connector)) {
15209 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015210 connector->base.encoder = &connector->encoder->base;
15211 } else {
15212 connector->base.dpms = DRM_MODE_DPMS_OFF;
15213 connector->base.encoder = NULL;
15214 }
15215 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15216 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015217 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015218 connector->base.encoder ? "enabled" : "disabled");
15219 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015220
15221 for_each_intel_crtc(dev, crtc) {
15222 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15223
15224 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15225 if (crtc->base.state->active) {
15226 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15227 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15228 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15229
15230 /*
15231 * The initial mode needs to be set in order to keep
15232 * the atomic core happy. It wants a valid mode if the
15233 * crtc's enabled, so we do the above call.
15234 *
15235 * At this point some state updated by the connectors
15236 * in their ->detect() callback has not run yet, so
15237 * no recalculation can be done yet.
15238 *
15239 * Even if we could do a recalculation and modeset
15240 * right now it would cause a double modeset if
15241 * fbdev or userspace chooses a different initial mode.
15242 *
15243 * If that happens, someone indicated they wanted a
15244 * mode change, which means it's safe to do a full
15245 * recalculation.
15246 */
15247 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015248
15249 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15250 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015251 }
15252 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015253}
15254
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015255/* Scan out the current hw modeset state,
15256 * and sanitizes it to the current state
15257 */
15258static void
15259intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015260{
15261 struct drm_i915_private *dev_priv = dev->dev_private;
15262 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015263 struct intel_crtc *crtc;
15264 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015265 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015266
15267 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015268
15269 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015270 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015271 intel_sanitize_encoder(encoder);
15272 }
15273
Damien Lespiau055e3932014-08-18 13:49:10 +010015274 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015275 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15276 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015277 intel_dump_pipe_config(crtc, crtc->config,
15278 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015279 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015280
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015281 intel_modeset_update_connector_atomic_state(dev);
15282
Daniel Vetter35c95372013-07-17 06:55:04 +020015283 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15284 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15285
15286 if (!pll->on || pll->active)
15287 continue;
15288
15289 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15290
15291 pll->disable(dev_priv, pll);
15292 pll->on = false;
15293 }
15294
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015295 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015296 vlv_wm_get_hw_state(dev);
15297 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015298 skl_wm_get_hw_state(dev);
15299 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015300 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015301
15302 for_each_intel_crtc(dev, crtc) {
15303 unsigned long put_domains;
15304
15305 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15306 if (WARN_ON(put_domains))
15307 modeset_put_power_domains(dev_priv, put_domains);
15308 }
15309 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015310}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015311
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015312void intel_display_resume(struct drm_device *dev)
15313{
15314 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15315 struct intel_connector *conn;
15316 struct intel_plane *plane;
15317 struct drm_crtc *crtc;
15318 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015319
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015320 if (!state)
15321 return;
15322
15323 state->acquire_ctx = dev->mode_config.acquire_ctx;
15324
15325 /* preserve complete old state, including dpll */
15326 intel_atomic_get_shared_dpll_state(state);
15327
15328 for_each_crtc(dev, crtc) {
15329 struct drm_crtc_state *crtc_state =
15330 drm_atomic_get_crtc_state(state, crtc);
15331
15332 ret = PTR_ERR_OR_ZERO(crtc_state);
15333 if (ret)
15334 goto err;
15335
15336 /* force a restore */
15337 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015338 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015339
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015340 for_each_intel_plane(dev, plane) {
15341 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15342 if (ret)
15343 goto err;
15344 }
15345
15346 for_each_intel_connector(dev, conn) {
15347 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15348 if (ret)
15349 goto err;
15350 }
15351
15352 intel_modeset_setup_hw_state(dev);
15353
15354 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015355 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015356 if (!ret)
15357 return;
15358
15359err:
15360 DRM_ERROR("Restoring old state failed with %i\n", ret);
15361 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015362}
15363
15364void intel_modeset_gem_init(struct drm_device *dev)
15365{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015366 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015367 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015368 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015369
Imre Deakae484342014-03-31 15:10:44 +030015370 mutex_lock(&dev->struct_mutex);
15371 intel_init_gt_powersave(dev);
15372 mutex_unlock(&dev->struct_mutex);
15373
Chris Wilson1833b132012-05-09 11:56:28 +010015374 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015375
15376 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015377
15378 /*
15379 * Make sure any fbs we allocated at startup are properly
15380 * pinned & fenced. When we do the allocation it's too early
15381 * for this.
15382 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015383 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015384 obj = intel_fb_obj(c->primary->fb);
15385 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015386 continue;
15387
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015388 mutex_lock(&dev->struct_mutex);
15389 ret = intel_pin_and_fence_fb_obj(c->primary,
15390 c->primary->fb,
15391 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015392 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015393 mutex_unlock(&dev->struct_mutex);
15394 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015395 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15396 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015397 drm_framebuffer_unreference(c->primary->fb);
15398 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015399 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015400 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015401 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015402 }
15403 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015404
15405 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015406}
15407
Imre Deak4932e2c2014-02-11 17:12:48 +020015408void intel_connector_unregister(struct intel_connector *intel_connector)
15409{
15410 struct drm_connector *connector = &intel_connector->base;
15411
15412 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015413 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015414}
15415
Jesse Barnes79e53942008-11-07 14:24:08 -080015416void intel_modeset_cleanup(struct drm_device *dev)
15417{
Jesse Barnes652c3932009-08-17 13:31:43 -070015418 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015419 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015420
Imre Deak2eb52522014-11-19 15:30:05 +020015421 intel_disable_gt_powersave(dev);
15422
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015423 intel_backlight_unregister(dev);
15424
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015425 /*
15426 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015427 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015428 * experience fancy races otherwise.
15429 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015430 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015431
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015432 /*
15433 * Due to the hpd irq storm handling the hotplug work can re-arm the
15434 * poll handlers. Hence disable polling after hpd handling is shut down.
15435 */
Keith Packardf87ea762010-10-03 19:36:26 -070015436 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015437
Jesse Barnes723bfd72010-10-07 16:01:13 -070015438 intel_unregister_dsm_handler();
15439
Paulo Zanoni7733b492015-07-07 15:26:04 -030015440 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015441
Chris Wilson1630fe72011-07-08 12:22:42 +010015442 /* flush any delayed tasks or pending work */
15443 flush_scheduled_work();
15444
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015445 /* destroy the backlight and sysfs files before encoders/connectors */
15446 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015447 struct intel_connector *intel_connector;
15448
15449 intel_connector = to_intel_connector(connector);
15450 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015451 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015452
Jesse Barnes79e53942008-11-07 14:24:08 -080015453 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015454
15455 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015456
15457 mutex_lock(&dev->struct_mutex);
15458 intel_cleanup_gt_powersave(dev);
15459 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015460}
15461
Dave Airlie28d52042009-09-21 14:33:58 +100015462/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015463 * Return which encoder is currently attached for connector.
15464 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015465struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015466{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015467 return &intel_attached_encoder(connector)->base;
15468}
Jesse Barnes79e53942008-11-07 14:24:08 -080015469
Chris Wilsondf0e9242010-09-09 16:20:55 +010015470void intel_connector_attach_encoder(struct intel_connector *connector,
15471 struct intel_encoder *encoder)
15472{
15473 connector->encoder = encoder;
15474 drm_mode_connector_attach_encoder(&connector->base,
15475 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015476}
Dave Airlie28d52042009-09-21 14:33:58 +100015477
15478/*
15479 * set vga decode state - true == enable VGA decode
15480 */
15481int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15482{
15483 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015484 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015485 u16 gmch_ctrl;
15486
Chris Wilson75fa0412014-02-07 18:37:02 -020015487 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15488 DRM_ERROR("failed to read control word\n");
15489 return -EIO;
15490 }
15491
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015492 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15493 return 0;
15494
Dave Airlie28d52042009-09-21 14:33:58 +100015495 if (state)
15496 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15497 else
15498 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015499
15500 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15501 DRM_ERROR("failed to write control word\n");
15502 return -EIO;
15503 }
15504
Dave Airlie28d52042009-09-21 14:33:58 +100015505 return 0;
15506}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015507
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015508struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015509
15510 u32 power_well_driver;
15511
Chris Wilson63b66e52013-08-08 15:12:06 +020015512 int num_transcoders;
15513
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015514 struct intel_cursor_error_state {
15515 u32 control;
15516 u32 position;
15517 u32 base;
15518 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015519 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015520
15521 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015522 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015523 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015524 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015525 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015526
15527 struct intel_plane_error_state {
15528 u32 control;
15529 u32 stride;
15530 u32 size;
15531 u32 pos;
15532 u32 addr;
15533 u32 surface;
15534 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015535 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015536
15537 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015538 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015539 enum transcoder cpu_transcoder;
15540
15541 u32 conf;
15542
15543 u32 htotal;
15544 u32 hblank;
15545 u32 hsync;
15546 u32 vtotal;
15547 u32 vblank;
15548 u32 vsync;
15549 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015550};
15551
15552struct intel_display_error_state *
15553intel_display_capture_error_state(struct drm_device *dev)
15554{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015555 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015556 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015557 int transcoders[] = {
15558 TRANSCODER_A,
15559 TRANSCODER_B,
15560 TRANSCODER_C,
15561 TRANSCODER_EDP,
15562 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015563 int i;
15564
Chris Wilson63b66e52013-08-08 15:12:06 +020015565 if (INTEL_INFO(dev)->num_pipes == 0)
15566 return NULL;
15567
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015568 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015569 if (error == NULL)
15570 return NULL;
15571
Imre Deak190be112013-11-25 17:15:31 +020015572 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015573 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15574
Damien Lespiau055e3932014-08-18 13:49:10 +010015575 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015576 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015577 __intel_display_power_is_enabled(dev_priv,
15578 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015579 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015580 continue;
15581
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015582 error->cursor[i].control = I915_READ(CURCNTR(i));
15583 error->cursor[i].position = I915_READ(CURPOS(i));
15584 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015585
15586 error->plane[i].control = I915_READ(DSPCNTR(i));
15587 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015588 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015589 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015590 error->plane[i].pos = I915_READ(DSPPOS(i));
15591 }
Paulo Zanonica291362013-03-06 20:03:14 -030015592 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15593 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015594 if (INTEL_INFO(dev)->gen >= 4) {
15595 error->plane[i].surface = I915_READ(DSPSURF(i));
15596 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15597 }
15598
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015599 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015600
Sonika Jindal3abfce72014-07-21 15:23:43 +053015601 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015602 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015603 }
15604
15605 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15606 if (HAS_DDI(dev_priv->dev))
15607 error->num_transcoders++; /* Account for eDP. */
15608
15609 for (i = 0; i < error->num_transcoders; i++) {
15610 enum transcoder cpu_transcoder = transcoders[i];
15611
Imre Deakddf9c532013-11-27 22:02:02 +020015612 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015613 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015614 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015615 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015616 continue;
15617
Chris Wilson63b66e52013-08-08 15:12:06 +020015618 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15619
15620 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15621 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15622 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15623 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15624 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15625 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15626 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015627 }
15628
15629 return error;
15630}
15631
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015632#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15633
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015634void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015635intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015636 struct drm_device *dev,
15637 struct intel_display_error_state *error)
15638{
Damien Lespiau055e3932014-08-18 13:49:10 +010015639 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015640 int i;
15641
Chris Wilson63b66e52013-08-08 15:12:06 +020015642 if (!error)
15643 return;
15644
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015645 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015646 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015647 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015648 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015649 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015650 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015651 err_printf(m, " Power: %s\n",
15652 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015653 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015654 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015655
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015656 err_printf(m, "Plane [%d]:\n", i);
15657 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15658 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015659 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015660 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15661 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015662 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015663 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015664 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015665 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015666 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15667 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015668 }
15669
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015670 err_printf(m, "Cursor [%d]:\n", i);
15671 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15672 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15673 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015674 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015675
15676 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015677 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015678 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015679 err_printf(m, " Power: %s\n",
15680 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015681 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15682 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15683 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15684 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15685 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15686 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15687 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15688 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015689}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015690
15691void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15692{
15693 struct intel_crtc *crtc;
15694
15695 for_each_intel_crtc(dev, crtc) {
15696 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015697
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015698 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015699
15700 work = crtc->unpin_work;
15701
15702 if (work && work->event &&
15703 work->event->base.file_priv == file) {
15704 kfree(work->event);
15705 work->event = NULL;
15706 }
15707
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015708 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015709 }
15710}