blob: 4cfcd3eea7d822db0ff77615f259f7895d2fb0f0 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053075 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070079};
80
Matt Roper3d7d6512014-06-10 08:28:13 -070081/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
Chris Wilson6b383a72010-09-13 13:54:26 +010086static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080087
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100119
Jesse Barnes79e53942008-11-07 14:24:08 -0800120typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800122} intel_range_t;
123
124typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 int dot_limit;
126 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800127} intel_p2_t;
128
Ma Lingd4906092009-03-18 20:13:27 +0800129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800133};
Jesse Barnes79e53942008-11-07 14:24:08 -0800134
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
Daniel Vetterd2acd212012-10-20 20:57:43 +0200171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
Jani Nikula79e50a42015-08-26 10:58:20 +0300181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
Chris Wilson021357a2010-09-07 20:54:59 +0100225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
Chris Wilson8b99e682010-10-13 09:59:17 +0100228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100233}
234
Daniel Vetter5d536e22013-07-06 12:52:06 +0200235static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400236 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200237 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200238 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700246};
247
Daniel Vetter5d536e22013-07-06 12:52:06 +0200248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200250 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200251 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
Keith Packarde4b36692009-06-05 19:22:17 -0700261static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200263 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200264 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700272};
Eric Anholt273e27c2011-03-30 13:01:10 -0700273
Keith Packarde4b36692009-06-05 19:22:17 -0700274static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700298};
299
Eric Anholt273e27c2011-03-30 13:01:10 -0700300
Keith Packarde4b36692009-06-05 19:22:17 -0700301static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800313 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800340 },
Keith Packarde4b36692009-06-05 19:22:17 -0700341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800354 },
Keith Packarde4b36692009-06-05 19:22:17 -0700355};
356
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500357static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700370};
371
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500372static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700383};
384
Eric Anholt273e27c2011-03-30 13:01:10 -0700385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800390static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700401};
402
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800403static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800427};
428
Eric Anholt273e27c2011-03-30 13:01:10 -0700429/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400438 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400451 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800454};
455
Ville Syrjälädc730512013-09-24 21:26:30 +0300456static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200464 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700465 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300468 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700470};
471
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200480 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530491 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200503 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200504}
505
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
Damien Lespiau40935612014-10-29 11:16:59 +0000509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300510{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300511 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300512 struct intel_encoder *encoder;
513
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200529{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200530 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300531 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200533 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200534 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200535
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300536 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
541
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200544 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200545 }
546
547 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200548
549 return false;
550}
551
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800554{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200555 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800556 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800557
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100559 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000560 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000565 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200570 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800571 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800572
573 return limit;
574}
575
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800578{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200579 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800580 const intel_limit_t *limit;
581
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100583 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700584 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800585 else
Keith Packarde4b36692009-06-05 19:22:17 -0700586 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700589 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700591 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800592 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700593 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800594
595 return limit;
596}
597
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800600{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200601 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 const intel_limit_t *limit;
603
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200607 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800608 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200609 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500610 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500612 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800613 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700617 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300618 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100619 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800624 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700626 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700628 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200629 else
630 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 }
632 return limit;
633}
634
Imre Deakdccbea32015-06-22 23:35:51 +0300635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500643/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800645{
Shaohua Li21778322009-02-23 15:19:16 +0800646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200648 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300649 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300652
653 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800654}
655
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
Imre Deakdccbea32015-06-22 23:35:51 +0300661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800662{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200663 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300666 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300669
670 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800671}
672
Imre Deakdccbea32015-06-22 23:35:51 +0300673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300678 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300681
682 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300683}
684
Imre Deakdccbea32015-06-22 23:35:51 +0300685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300690 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300694
695 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300696}
697
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
Chris Wilson1b894b52010-12-14 20:04:54 +0000704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800707{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400711 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400713 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400715 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300716
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
Jesse Barnes79e53942008-11-07 14:24:08 -0800728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400734 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800735
736 return true;
737}
738
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800743{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300744 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800745
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800751 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100752 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300753 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800754 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 } else {
757 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300758 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800773
Akshay Joshi0206e352011-08-16 15:34:10 -0400774 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
Zhao Yakui42158662009-11-20 11:24:18 +0800778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200782 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800788 int this_err;
789
Imre Deakdccbea32015-06-22 23:35:51 +0300790 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800793 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
Ma Lingd4906092009-03-18 20:13:27 +0800811static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200816{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300817 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818 intel_clock_t clock;
819 int err = target;
820
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200821 memset(best_clock, 0, sizeof(*best_clock));
822
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
833 int this_err;
834
Imre Deakdccbea32015-06-22 23:35:51 +0300835 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
838 continue;
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
Ma Lingd4906092009-03-18 20:13:27 +0800856static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800861{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300862 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800863 intel_clock_t clock;
864 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300865 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800868
869 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
Ma Lingd4906092009-03-18 20:13:27 +0800873 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200874 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
Imre Deakdccbea32015-06-22 23:35:51 +0300885 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800888 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000889
890 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800901 return found;
902}
Ma Lingd4906092009-03-18 20:13:27 +0800903
Imre Deakd5dd62b2015-03-17 11:40:03 +0200904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
Imre Deak24be4e42015-03-17 11:40:04 +0200924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
Imre Deakd5dd62b2015-03-17 11:40:03 +0200927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
Zhenyu Wang2c072452009-06-05 15:38:42 +0800944static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700949{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300951 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300952 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300953 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300956 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700957
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700961
962 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300967 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700968 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200970 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300971
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300974
Imre Deakdccbea32015-06-22 23:35:51 +0300975 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300976
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300979 continue;
980
Imre Deakd5dd62b2015-03-17 11:40:03 +0200981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300986
Imre Deakd5dd62b2015-03-17 11:40:03 +0200987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700990 }
991 }
992 }
993 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700994
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300995 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700997
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300998static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001005 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001006 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001012 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001026 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
Imre Deakdccbea32015-06-22 23:35:51 +03001038 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
Imre Deak9ca3ba02015-03-17 11:40:05 +02001043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001050 }
1051 }
1052
1053 return found;
1054}
1055
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001072 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001073 * as Haswell has gained clock readout/fastboot support.
1074 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001075 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001076 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001081 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001082 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001083 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001084}
1085
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001092 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001093}
1094
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 u32 reg = PIPEDSL(pipe);
1099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001108 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
Keith Packardab7ad7f2010-10-03 00:33:06 -07001114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001116 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001128 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001129 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001135 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001136
Keith Packardab7ad7f2010-10-03 00:33:06 -07001137 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001138 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001139
Keith Packardab7ad7f2010-10-03 00:33:06 -07001140 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001143 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001144 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001145 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001147 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001148 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001149}
1150
Jesse Barnesb24e7172011-01-04 15:09:30 -08001151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001159{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001160 u32 val;
1161 bool cur_state;
1162
Ville Syrjälä649636e2015-09-22 19:50:01 +03001163 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001164 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001165 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 "PLL state assertion failure (expected %s, current %s)\n",
1167 state_string(state), state_string(cur_state));
1168}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001169
Jani Nikula23538ef2013-08-27 15:12:22 +03001170/* XXX: the dsi pll is shared between MIPI DSI ports */
1171static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1172{
1173 u32 val;
1174 bool cur_state;
1175
Ville Syrjäläa5805162015-05-26 20:42:30 +03001176 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001177 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179
1180 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001181 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001182 "DSI PLL state assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
1184}
1185#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1186#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001189intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001194 return NULL;
1195
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001196 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001197}
1198
Jesse Barnesb24e7172011-01-04 15:09:30 -08001199/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001200void assert_shared_dpll(struct drm_i915_private *dev_priv,
1201 struct intel_shared_dpll *pll,
1202 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001203{
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001205 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001206
Chris Wilson92b27b02012-05-20 18:10:50 +01001207 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001208 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001209 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001210
Daniel Vetter53589012013-06-05 13:34:16 +02001211 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001213 "%s assertion failure (expected %s, current %s)\n",
1214 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001215}
Jesse Barnes040484a2011-01-03 12:14:26 -08001216
1217static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
1219{
Jesse Barnes040484a2011-01-03 12:14:26 -08001220 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001221 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1222 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001223
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001224 if (HAS_DDI(dev_priv->dev)) {
1225 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001226 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001227 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001228 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001229 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 cur_state = !!(val & FDI_TX_ENABLE);
1231 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001232 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001233 "FDI TX state assertion failure (expected %s, current %s)\n",
1234 state_string(state), state_string(cur_state));
1235}
1236#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1237#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1238
1239static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
1241{
Jesse Barnes040484a2011-01-03 12:14:26 -08001242 u32 val;
1243 bool cur_state;
1244
Ville Syrjälä649636e2015-09-22 19:50:01 +03001245 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001246 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001247 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001248 "FDI RX state assertion failure (expected %s, current %s)\n",
1249 state_string(state), state_string(cur_state));
1250}
1251#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1252#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1253
1254static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 u32 val;
1258
1259 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001260 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001261 return;
1262
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001263 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001264 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 return;
1266
Ville Syrjälä649636e2015-09-22 19:50:01 +03001267 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001268 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001269}
1270
Daniel Vetter55607e82013-06-16 21:42:39 +02001271void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001273{
Jesse Barnes040484a2011-01-03 12:14:26 -08001274 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001275 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001276
Ville Syrjälä649636e2015-09-22 19:50:01 +03001277 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001278 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001279 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1281 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001282}
1283
Daniel Vetterb680c372014-09-19 18:27:27 +02001284void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001286{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001287 struct drm_device *dev = dev_priv->dev;
1288 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001289 u32 val;
1290 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001291 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292
Jani Nikulabedd4db2014-08-22 15:04:13 +03001293 if (WARN_ON(HAS_DDI(dev)))
1294 return;
1295
1296 if (HAS_PCH_SPLIT(dev)) {
1297 u32 port_sel;
1298
Jesse Barnesea0760c2011-01-04 15:09:32 -08001299 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001300 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1301
1302 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1303 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1304 panel_pipe = PIPE_B;
1305 /* XXX: else fix for eDP */
1306 } else if (IS_VALLEYVIEW(dev)) {
1307 /* presumably write lock depends on pipe, not port select */
1308 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1309 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 } else {
1311 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001312 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1313 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001314 }
1315
1316 val = I915_READ(pp_reg);
1317 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001318 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001319 locked = false;
1320
Rob Clarke2c719b2014-12-15 13:56:32 -05001321 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001322 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001323 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324}
1325
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001326static void assert_cursor(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
1328{
1329 struct drm_device *dev = dev_priv->dev;
1330 bool cur_state;
1331
Paulo Zanonid9d82082014-02-27 16:30:56 -03001332 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001333 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001335 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336
Rob Clarke2c719b2014-12-15 13:56:32 -05001337 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1339 pipe_name(pipe), state_string(state), state_string(cur_state));
1340}
1341#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1342#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1343
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001344void assert_pipe(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001347 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001348 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1349 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001351 /* if we need the pipe quirk it must be always on */
1352 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1353 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001354 state = true;
1355
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001356 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001357 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001358 cur_state = false;
1359 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001360 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001361 cur_state = !!(val & PIPECONF_ENABLE);
1362 }
1363
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001365 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001366 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367}
1368
Chris Wilson931872f2012-01-16 23:01:13 +00001369static void assert_plane(struct drm_i915_private *dev_priv,
1370 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001373 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374
Ville Syrjälä649636e2015-09-22 19:50:01 +03001375 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001376 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001378 "plane %c assertion failure (expected %s, current %s)\n",
1379 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001380}
1381
Chris Wilson931872f2012-01-16 23:01:13 +00001382#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1383#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1384
Jesse Barnesb24e7172011-01-04 15:09:30 -08001385static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001388 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001389 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390
Ville Syrjälä653e1022013-06-04 13:49:05 +03001391 /* Primary planes are fixed to pipes on gen4+ */
1392 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001393 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001394 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001395 "plane %c assertion failure, should be disabled but not\n",
1396 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001397 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001398 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399
Jesse Barnesb24e7172011-01-04 15:09:30 -08001400 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001401 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001402 u32 val = I915_READ(DSPCNTR(i));
1403 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001404 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001405 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1407 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001408 }
1409}
1410
Jesse Barnes19332d72013-03-28 09:55:38 -07001411static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001415 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001416
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001417 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001418 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001419 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001420 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001421 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1422 sprite, pipe_name(pipe));
1423 }
1424 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001425 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001426 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001427 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001429 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 }
1431 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001432 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001433 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001435 plane_name(pipe), pipe_name(pipe));
1436 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001437 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001439 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1440 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001441 }
1442}
1443
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001444static void assert_vblank_disabled(struct drm_crtc *crtc)
1445{
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001447 drm_crtc_vblank_put(crtc);
1448}
1449
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001450static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001451{
1452 u32 val;
1453 bool enabled;
1454
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001456
Jesse Barnes92f25842011-01-04 15:09:34 -08001457 val = I915_READ(PCH_DREF_CONTROL);
1458 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1459 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001460 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001461}
1462
Daniel Vetterab9412b2013-05-03 11:49:46 +02001463static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001465{
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 u32 val;
1467 bool enabled;
1468
Ville Syrjälä649636e2015-09-22 19:50:01 +03001469 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001470 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001471 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001472 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1473 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001474}
1475
Keith Packard4e634382011-08-06 10:39:45 -07001476static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001478{
1479 if ((val & DP_PORT_EN) == 0)
1480 return false;
1481
1482 if (HAS_PCH_CPT(dev_priv->dev)) {
1483 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1484 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1485 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1486 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001487 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1488 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1489 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001490 } else {
1491 if ((val & DP_PIPE_MASK) != (pipe << 30))
1492 return false;
1493 }
1494 return true;
1495}
1496
Keith Packard1519b992011-08-06 10:35:34 -07001497static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1498 enum pipe pipe, u32 val)
1499{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001500 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001501 return false;
1502
1503 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001504 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001505 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001506 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1507 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1508 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001509 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001510 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001511 return false;
1512 }
1513 return true;
1514}
1515
1516static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1517 enum pipe pipe, u32 val)
1518{
1519 if ((val & LVDS_PORT_EN) == 0)
1520 return false;
1521
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
1532static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1533 enum pipe pipe, u32 val)
1534{
1535 if ((val & ADPA_DAC_ENABLE) == 0)
1536 return false;
1537 if (HAS_PCH_CPT(dev_priv->dev)) {
1538 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1539 return false;
1540 } else {
1541 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1542 return false;
1543 }
1544 return true;
1545}
1546
Jesse Barnes291906f2011-02-02 12:28:03 -08001547static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001548 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001549{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001550 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001551 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001552 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001553 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001554
Rob Clarke2c719b2014-12-15 13:56:32 -05001555 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001556 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001557 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001558}
1559
1560static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1561 enum pipe pipe, int reg)
1562{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001563 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001564 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001565 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001566 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001567
Rob Clarke2c719b2014-12-15 13:56:32 -05001568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001569 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001570 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001571}
1572
1573static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1574 enum pipe pipe)
1575{
Jesse Barnes291906f2011-02-02 12:28:03 -08001576 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001577
Keith Packardf0575e92011-07-25 22:12:43 -07001578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001581
Ville Syrjälä649636e2015-09-22 19:50:01 +03001582 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001583 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001584 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001585 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001586
Ville Syrjälä649636e2015-09-22 19:50:01 +03001587 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001590 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001591
Paulo Zanonie2debe92013-02-18 19:00:27 -03001592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001595}
1596
Ville Syrjäläd288f652014-10-28 13:20:22 +02001597static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001598 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001599{
Daniel Vetter426115c2013-07-11 22:13:42 +02001600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
1602 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001603 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001604
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001606
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001607 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001611 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001612 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter426115c2013-07-11 22:13:42 +02001614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
Ville Syrjäläd288f652014-10-28 13:20:22 +02001621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001622 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001623
1624 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001625 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001628 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001631 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
Ville Syrjäläd288f652014-10-28 13:20:22 +02001636static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001637 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
Ville Syrjäläa5805162015-05-26 20:42:30 +03001649 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
Ville Syrjälä54433e92015-05-26 20:42:31 +03001656 mutex_unlock(&dev_priv->sb_lock);
1657
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665
1666 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001670 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001672 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001673}
1674
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001681 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001683
1684 return count;
1685}
1686
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001687static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001688{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001692 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001693
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001694 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001695
1696 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001698
1699 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001715
1716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001722 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001731
1732 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001733 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001745 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001753static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001762 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001778 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001779}
1780
Jesse Barnesf6071162013-10-01 10:41:38 -07001781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001783 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Imre Deake5cbfbf2014-01-09 17:08:16 +02001788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001792 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001793 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001803 u32 val;
1804
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001807
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001808 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001815
Ville Syrjäläa5805162015-05-26 20:42:30 +03001816 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
Ville Syrjäläa5805162015-05-26 20:42:30 +03001823 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001824}
1825
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001829{
1830 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001831 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001832
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001833 switch (dport->port) {
1834 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001836 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001837 break;
1838 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001839 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001840 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001841 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846 break;
1847 default:
1848 BUG();
1849 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854}
1855
Daniel Vetterb14b1052014-04-24 23:55:13 +02001856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001862 if (WARN_ON(pll == NULL))
1863 return;
1864
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001865 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001875/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001876 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001884{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001888
Daniel Vetter87a875b2013-06-05 13:34:19 +02001889 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001890 return;
1891
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001892 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001893 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001894
Damien Lespiau74dd6922014-07-29 18:06:17 +01001895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001896 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001897 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001898
Daniel Vettercdbd2312013-06-05 13:34:03 +02001899 if (pll->active++) {
1900 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001901 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001902 return;
1903 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001904 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
Daniel Vetter46edb022013-06-05 13:34:12 +02001908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001909 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001910 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001911}
1912
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001914{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001918
Jesse Barnes92f25842011-01-04 15:09:34 -08001919 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001923 if (pll == NULL)
1924 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001927 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928
Daniel Vetter46edb022013-06-05 13:34:12 +02001929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001931 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932
Chris Wilson48da64a2012-05-13 20:16:12 +01001933 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001934 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001935 return;
1936 }
1937
Daniel Vettere9d69442013-06-05 13:34:15 +02001938 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001939 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001940 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001941 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001942
Daniel Vetter46edb022013-06-05 13:34:12 +02001943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001944 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001945 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001948}
1949
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001952{
Daniel Vetter23670b322012-11-01 09:15:30 +01001953 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001956 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001957
1958 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001959 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001960
1961 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001962 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001963 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001964
1965 /* FDI must be feeding us bits for PCH ports */
1966 assert_fdi_tx_enabled(dev_priv, pipe);
1967 assert_fdi_rx_enabled(dev_priv, pipe);
1968
Daniel Vetter23670b322012-11-01 09:15:30 +01001969 if (HAS_PCH_CPT(dev)) {
1970 /* Workaround: Set the timing override bit before enabling the
1971 * pch transcoder. */
1972 reg = TRANS_CHICKEN2(pipe);
1973 val = I915_READ(reg);
1974 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1975 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001976 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001977
Daniel Vetterab9412b2013-05-03 11:49:46 +02001978 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001979 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001980 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001981
1982 if (HAS_PCH_IBX(dev_priv->dev)) {
1983 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001984 * Make the BPC in transcoder be consistent with
1985 * that in pipeconf reg. For HDMI we must use 8bpc
1986 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001987 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001988 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001989 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1990 val |= PIPECONF_8BPC;
1991 else
1992 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001993 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001994
1995 val &= ~TRANS_INTERLACE_MASK;
1996 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001997 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001998 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001999 val |= TRANS_LEGACY_INTERLACED_ILK;
2000 else
2001 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002002 else
2003 val |= TRANS_PROGRESSIVE;
2004
Jesse Barnes040484a2011-01-03 12:14:26 -08002005 I915_WRITE(reg, val | TRANS_ENABLE);
2006 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002007 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002008}
2009
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002010static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002011 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002012{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002013 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014
2015 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002016 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002018 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002019 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002020 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002021
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002022 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002023 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002024 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002025 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002026
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002027 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002028 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002029
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002030 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2031 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002032 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033 else
2034 val |= TRANS_PROGRESSIVE;
2035
Daniel Vetterab9412b2013-05-03 11:49:46 +02002036 I915_WRITE(LPT_TRANSCONF, val);
2037 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002038 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002039}
2040
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002041static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2042 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002043{
Daniel Vetter23670b322012-11-01 09:15:30 +01002044 struct drm_device *dev = dev_priv->dev;
2045 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002046
2047 /* FDI relies on the transcoder */
2048 assert_fdi_tx_disabled(dev_priv, pipe);
2049 assert_fdi_rx_disabled(dev_priv, pipe);
2050
Jesse Barnes291906f2011-02-02 12:28:03 -08002051 /* Ports must be off as well */
2052 assert_pch_ports_disabled(dev_priv, pipe);
2053
Daniel Vetterab9412b2013-05-03 11:49:46 +02002054 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002055 val = I915_READ(reg);
2056 val &= ~TRANS_ENABLE;
2057 I915_WRITE(reg, val);
2058 /* wait for PCH transcoder off, transcoder state */
2059 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002060 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002061
Ville Syrjäläc4656132015-10-29 21:25:56 +02002062 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002063 /* Workaround: Clear the timing override chicken bit again. */
2064 reg = TRANS_CHICKEN2(pipe);
2065 val = I915_READ(reg);
2066 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2067 I915_WRITE(reg, val);
2068 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002069}
2070
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002071static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002072{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002073 u32 val;
2074
Daniel Vetterab9412b2013-05-03 11:49:46 +02002075 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002076 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002077 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002078 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002079 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002080 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002081
2082 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002083 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002084 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002085 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002086}
2087
2088/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002089 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002090 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002091 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002092 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002093 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002094 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002095static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096{
Paulo Zanoni03722642014-01-17 13:51:09 -02002097 struct drm_device *dev = crtc->base.dev;
2098 struct drm_i915_private *dev_priv = dev->dev_private;
2099 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002100 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002101 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002102 int reg;
2103 u32 val;
2104
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002105 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2106
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002107 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002108 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002109 assert_sprites_disabled(dev_priv, pipe);
2110
Paulo Zanoni681e5812012-12-06 11:12:38 -02002111 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002112 pch_transcoder = TRANSCODER_A;
2113 else
2114 pch_transcoder = pipe;
2115
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116 /*
2117 * A pipe without a PLL won't actually be able to drive bits from
2118 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2119 * need the check.
2120 */
Imre Deak50360402015-01-16 00:55:16 -08002121 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002122 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002123 assert_dsi_pll_enabled(dev_priv);
2124 else
2125 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002126 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002127 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002128 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002129 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002130 assert_fdi_tx_pll_enabled(dev_priv,
2131 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002132 }
2133 /* FIXME: assert CPU port conditions for SNB+ */
2134 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002135
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002136 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002137 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002138 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002139 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2140 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002141 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002142 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002143
2144 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002145 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002146}
2147
2148/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002149 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002150 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002151 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002152 * Disable the pipe of @crtc, making sure that various hardware
2153 * specific requirements are met, if applicable, e.g. plane
2154 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002155 *
2156 * Will wait until the pipe has shut down before returning.
2157 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002158static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002160 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002161 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002162 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163 int reg;
2164 u32 val;
2165
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002166 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2167
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168 /*
2169 * Make sure planes won't keep trying to pump pixels to us,
2170 * or we might hang the display.
2171 */
2172 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002173 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002174 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002175
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002176 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002178 if ((val & PIPECONF_ENABLE) == 0)
2179 return;
2180
Ville Syrjälä67adc642014-08-15 01:21:57 +03002181 /*
2182 * Double wide has implications for planes
2183 * so best keep it disabled when not needed.
2184 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002185 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002186 val &= ~PIPECONF_DOUBLE_WIDE;
2187
2188 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002189 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2190 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002191 val &= ~PIPECONF_ENABLE;
2192
2193 I915_WRITE(reg, val);
2194 if ((val & PIPECONF_ENABLE) == 0)
2195 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002196}
2197
Chris Wilson693db182013-03-05 14:52:39 +00002198static bool need_vtd_wa(struct drm_device *dev)
2199{
2200#ifdef CONFIG_INTEL_IOMMU
2201 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2202 return true;
2203#endif
2204 return false;
2205}
2206
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002207unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002208intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002209 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002210{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002211 unsigned int tile_height;
2212 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002213
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002214 switch (fb_format_modifier) {
2215 case DRM_FORMAT_MOD_NONE:
2216 tile_height = 1;
2217 break;
2218 case I915_FORMAT_MOD_X_TILED:
2219 tile_height = IS_GEN2(dev) ? 16 : 8;
2220 break;
2221 case I915_FORMAT_MOD_Y_TILED:
2222 tile_height = 32;
2223 break;
2224 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002225 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002226 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002227 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002228 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002229 tile_height = 64;
2230 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002231 case 2:
2232 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002233 tile_height = 32;
2234 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002235 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002236 tile_height = 16;
2237 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002238 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002239 WARN_ONCE(1,
2240 "128-bit pixels are not supported for display!");
2241 tile_height = 16;
2242 break;
2243 }
2244 break;
2245 default:
2246 MISSING_CASE(fb_format_modifier);
2247 tile_height = 1;
2248 break;
2249 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002250
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002251 return tile_height;
2252}
2253
2254unsigned int
2255intel_fb_align_height(struct drm_device *dev, unsigned int height,
2256 uint32_t pixel_format, uint64_t fb_format_modifier)
2257{
2258 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002259 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002260}
2261
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002262static int
2263intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2264 const struct drm_plane_state *plane_state)
2265{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002266 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002267 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002268
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002269 *view = i915_ggtt_view_normal;
2270
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002271 if (!plane_state)
2272 return 0;
2273
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002274 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002275 return 0;
2276
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002277 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002278
2279 info->height = fb->height;
2280 info->pixel_format = fb->pixel_format;
2281 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002282 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002283 info->fb_modifier = fb->modifier[0];
2284
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002285 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002286 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002287 tile_pitch = PAGE_SIZE / tile_height;
2288 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2289 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2290 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2291
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002292 if (info->pixel_format == DRM_FORMAT_NV12) {
2293 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2294 fb->modifier[0], 1);
2295 tile_pitch = PAGE_SIZE / tile_height;
2296 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2297 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2298 tile_height);
2299 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2300 PAGE_SIZE;
2301 }
2302
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002303 return 0;
2304}
2305
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002306static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2307{
2308 if (INTEL_INFO(dev_priv)->gen >= 9)
2309 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002310 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2311 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002312 return 128 * 1024;
2313 else if (INTEL_INFO(dev_priv)->gen >= 4)
2314 return 4 * 1024;
2315 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002316 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002317}
2318
Chris Wilson127bd2a2010-07-23 23:32:05 +01002319int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002320intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2321 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002322 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002323{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002324 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002325 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002326 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002327 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002328 u32 alignment;
2329 int ret;
2330
Matt Roperebcdd392014-07-09 16:22:11 -07002331 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2332
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002333 switch (fb->modifier[0]) {
2334 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002335 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002336 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002337 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002338 if (INTEL_INFO(dev)->gen >= 9)
2339 alignment = 256 * 1024;
2340 else {
2341 /* pin() will align the object as required by fence */
2342 alignment = 0;
2343 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002344 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002345 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002346 case I915_FORMAT_MOD_Yf_TILED:
2347 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2348 "Y tiling bo slipped through, driver bug!\n"))
2349 return -EINVAL;
2350 alignment = 1 * 1024 * 1024;
2351 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002352 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002353 MISSING_CASE(fb->modifier[0]);
2354 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002355 }
2356
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002357 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2358 if (ret)
2359 return ret;
2360
Chris Wilson693db182013-03-05 14:52:39 +00002361 /* Note that the w/a also requires 64 PTE of padding following the
2362 * bo. We currently fill all unused PTE with the shadow page and so
2363 * we should always have valid PTE following the scanout preventing
2364 * the VT-d warning.
2365 */
2366 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2367 alignment = 256 * 1024;
2368
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002369 /*
2370 * Global gtt pte registers are special registers which actually forward
2371 * writes to a chunk of system memory. Which means that there is no risk
2372 * that the register values disappear as soon as we call
2373 * intel_runtime_pm_put(), so it is correct to wrap only the
2374 * pin/unpin/fence and not more.
2375 */
2376 intel_runtime_pm_get(dev_priv);
2377
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002378 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2379 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002380 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002381 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002382
2383 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2384 * fence, whereas 965+ only requires a fence if using
2385 * framebuffer compression. For simplicity, we always install
2386 * a fence as the cost is not that onerous.
2387 */
Chris Wilson06d98132012-04-17 15:31:24 +01002388 ret = i915_gem_object_get_fence(obj);
Maarten Lankhorst842315e2015-08-05 12:37:11 +02002389 if (ret == -EDEADLK) {
2390 /*
2391 * -EDEADLK means there are no free fences
2392 * no pending flips.
2393 *
2394 * This is propagated to atomic, but it uses
2395 * -EDEADLK to force a locking recovery, so
2396 * change the returned error to -EBUSY.
2397 */
2398 ret = -EBUSY;
2399 goto err_unpin;
2400 } else if (ret)
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002401 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002402
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002403 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002404
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002405 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002406 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002407
2408err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002409 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002410err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002411 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002412 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002413}
2414
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002415static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2416 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002417{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002418 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002419 struct i915_ggtt_view view;
2420 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002421
Matt Roperebcdd392014-07-09 16:22:11 -07002422 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2423
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002424 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2425 WARN_ONCE(ret, "Couldn't get view from plane state!");
2426
Chris Wilson1690e1e2011-12-14 13:57:08 +01002427 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002428 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002429}
2430
Daniel Vetterc2c75132012-07-05 12:17:30 +02002431/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2432 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002433unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2434 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002435 unsigned int tiling_mode,
2436 unsigned int cpp,
2437 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002438{
Chris Wilsonbc752862013-02-21 20:04:31 +00002439 if (tiling_mode != I915_TILING_NONE) {
2440 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002441
Chris Wilsonbc752862013-02-21 20:04:31 +00002442 tile_rows = *y / 8;
2443 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002444
Chris Wilsonbc752862013-02-21 20:04:31 +00002445 tiles = *x / (512/cpp);
2446 *x %= 512/cpp;
2447
2448 return tile_rows * pitch * 8 + tiles * 4096;
2449 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002450 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002451 unsigned int offset;
2452
2453 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002454 *y = (offset & alignment) / pitch;
2455 *x = ((offset & alignment) - *y * pitch) / cpp;
2456 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002457 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002458}
2459
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002460static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002461{
2462 switch (format) {
2463 case DISPPLANE_8BPP:
2464 return DRM_FORMAT_C8;
2465 case DISPPLANE_BGRX555:
2466 return DRM_FORMAT_XRGB1555;
2467 case DISPPLANE_BGRX565:
2468 return DRM_FORMAT_RGB565;
2469 default:
2470 case DISPPLANE_BGRX888:
2471 return DRM_FORMAT_XRGB8888;
2472 case DISPPLANE_RGBX888:
2473 return DRM_FORMAT_XBGR8888;
2474 case DISPPLANE_BGRX101010:
2475 return DRM_FORMAT_XRGB2101010;
2476 case DISPPLANE_RGBX101010:
2477 return DRM_FORMAT_XBGR2101010;
2478 }
2479}
2480
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002481static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2482{
2483 switch (format) {
2484 case PLANE_CTL_FORMAT_RGB_565:
2485 return DRM_FORMAT_RGB565;
2486 default:
2487 case PLANE_CTL_FORMAT_XRGB_8888:
2488 if (rgb_order) {
2489 if (alpha)
2490 return DRM_FORMAT_ABGR8888;
2491 else
2492 return DRM_FORMAT_XBGR8888;
2493 } else {
2494 if (alpha)
2495 return DRM_FORMAT_ARGB8888;
2496 else
2497 return DRM_FORMAT_XRGB8888;
2498 }
2499 case PLANE_CTL_FORMAT_XRGB_2101010:
2500 if (rgb_order)
2501 return DRM_FORMAT_XBGR2101010;
2502 else
2503 return DRM_FORMAT_XRGB2101010;
2504 }
2505}
2506
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002507static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002508intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2509 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002510{
2511 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002512 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002513 struct drm_i915_gem_object *obj = NULL;
2514 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002515 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002516 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2517 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2518 PAGE_SIZE);
2519
2520 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002521
Chris Wilsonff2652e2014-03-10 08:07:02 +00002522 if (plane_config->size == 0)
2523 return false;
2524
Paulo Zanoni3badb492015-09-23 12:52:23 -03002525 /* If the FB is too big, just don't use it since fbdev is not very
2526 * important and we should probably use that space with FBC or other
2527 * features. */
2528 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2529 return false;
2530
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002531 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2532 base_aligned,
2533 base_aligned,
2534 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002535 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002536 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002537
Damien Lespiau49af4492015-01-20 12:51:44 +00002538 obj->tiling_mode = plane_config->tiling;
2539 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002540 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002541
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002542 mode_cmd.pixel_format = fb->pixel_format;
2543 mode_cmd.width = fb->width;
2544 mode_cmd.height = fb->height;
2545 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002546 mode_cmd.modifier[0] = fb->modifier[0];
2547 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002548
2549 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002550 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002551 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002552 DRM_DEBUG_KMS("intel fb init failed\n");
2553 goto out_unref_obj;
2554 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002555 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002556
Daniel Vetterf6936e22015-03-26 12:17:05 +01002557 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002558 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002559
2560out_unref_obj:
2561 drm_gem_object_unreference(&obj->base);
2562 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002563 return false;
2564}
2565
Matt Roperafd65eb2015-02-03 13:10:04 -08002566/* Update plane->state->fb to match plane->fb after driver-internal updates */
2567static void
2568update_state_fb(struct drm_plane *plane)
2569{
2570 if (plane->fb == plane->state->fb)
2571 return;
2572
2573 if (plane->state->fb)
2574 drm_framebuffer_unreference(plane->state->fb);
2575 plane->state->fb = plane->fb;
2576 if (plane->state->fb)
2577 drm_framebuffer_reference(plane->state->fb);
2578}
2579
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002580static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002581intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2582 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002583{
2584 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002585 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586 struct drm_crtc *c;
2587 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002588 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002589 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002590 struct drm_plane_state *plane_state = primary->state;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002591 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002592
Damien Lespiau2d140302015-02-05 17:22:18 +00002593 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002594 return;
2595
Daniel Vetterf6936e22015-03-26 12:17:05 +01002596 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002597 fb = &plane_config->fb->base;
2598 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002599 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002600
Damien Lespiau2d140302015-02-05 17:22:18 +00002601 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002602
2603 /*
2604 * Failed to alloc the obj, check to see if we should share
2605 * an fb with another CRTC instead
2606 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002607 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002608 i = to_intel_crtc(c);
2609
2610 if (c == &intel_crtc->base)
2611 continue;
2612
Matt Roper2ff8fde2014-07-08 07:50:07 -07002613 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002614 continue;
2615
Daniel Vetter88595ac2015-03-26 12:42:24 +01002616 fb = c->primary->fb;
2617 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002618 continue;
2619
Daniel Vetter88595ac2015-03-26 12:42:24 +01002620 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002621 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002622 drm_framebuffer_reference(fb);
2623 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002624 }
2625 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002626
2627 return;
2628
2629valid_fb:
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002630 plane_state->src_x = plane_state->src_y = 0;
2631 plane_state->src_w = fb->width << 16;
2632 plane_state->src_h = fb->height << 16;
2633
2634 plane_state->crtc_x = plane_state->src_y = 0;
2635 plane_state->crtc_w = fb->width;
2636 plane_state->crtc_h = fb->height;
2637
Daniel Vetter88595ac2015-03-26 12:42:24 +01002638 obj = intel_fb_obj(fb);
2639 if (obj->tiling_mode != I915_TILING_NONE)
2640 dev_priv->preserve_bios_swizzle = true;
2641
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002642 drm_framebuffer_reference(fb);
2643 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002644 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002645 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002646 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002647}
2648
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002649static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2650 struct drm_framebuffer *fb,
2651 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002652{
2653 struct drm_device *dev = crtc->dev;
2654 struct drm_i915_private *dev_priv = dev->dev_private;
2655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002656 struct drm_plane *primary = crtc->primary;
2657 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002658 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002659 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002660 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002661 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002662 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302663 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002664
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002665 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002666 I915_WRITE(reg, 0);
2667 if (INTEL_INFO(dev)->gen >= 4)
2668 I915_WRITE(DSPSURF(plane), 0);
2669 else
2670 I915_WRITE(DSPADDR(plane), 0);
2671 POSTING_READ(reg);
2672 return;
2673 }
2674
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002675 obj = intel_fb_obj(fb);
2676 if (WARN_ON(obj == NULL))
2677 return;
2678
2679 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2680
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002681 dspcntr = DISPPLANE_GAMMA_ENABLE;
2682
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002683 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002684
2685 if (INTEL_INFO(dev)->gen < 4) {
2686 if (intel_crtc->pipe == PIPE_B)
2687 dspcntr |= DISPPLANE_SEL_PIPE_B;
2688
2689 /* pipesrc and dspsize control the size that is scaled from,
2690 * which should always be the user's requested size.
2691 */
2692 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002693 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2694 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002695 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002696 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2697 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002698 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2699 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002700 I915_WRITE(PRIMPOS(plane), 0);
2701 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002702 }
2703
Ville Syrjälä57779d02012-10-31 17:50:14 +02002704 switch (fb->pixel_format) {
2705 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002706 dspcntr |= DISPPLANE_8BPP;
2707 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002708 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002709 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002710 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002711 case DRM_FORMAT_RGB565:
2712 dspcntr |= DISPPLANE_BGRX565;
2713 break;
2714 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002715 dspcntr |= DISPPLANE_BGRX888;
2716 break;
2717 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002718 dspcntr |= DISPPLANE_RGBX888;
2719 break;
2720 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 dspcntr |= DISPPLANE_BGRX101010;
2722 break;
2723 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002725 break;
2726 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002727 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002728 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002729
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002730 if (INTEL_INFO(dev)->gen >= 4 &&
2731 obj->tiling_mode != I915_TILING_NONE)
2732 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002733
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002734 if (IS_G4X(dev))
2735 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2736
Ville Syrjäläb98971272014-08-27 16:51:22 +03002737 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002738
Daniel Vetterc2c75132012-07-05 12:17:30 +02002739 if (INTEL_INFO(dev)->gen >= 4) {
2740 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002741 intel_gen4_compute_page_offset(dev_priv,
2742 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002743 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002744 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002745 linear_offset -= intel_crtc->dspaddr_offset;
2746 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002747 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002748 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002749
Matt Roper8e7d6882015-01-21 16:35:41 -08002750 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302751 dspcntr |= DISPPLANE_ROTATE_180;
2752
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002753 x += (intel_crtc->config->pipe_src_w - 1);
2754 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302755
2756 /* Finding the last pixel of the last line of the display
2757 data and adding to linear_offset*/
2758 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002759 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2760 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302761 }
2762
Paulo Zanoni2db33662015-09-14 15:20:03 -03002763 intel_crtc->adjusted_x = x;
2764 intel_crtc->adjusted_y = y;
2765
Sonika Jindal48404c12014-08-22 14:06:04 +05302766 I915_WRITE(reg, dspcntr);
2767
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002768 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002769 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002770 I915_WRITE(DSPSURF(plane),
2771 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002772 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002773 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002774 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002775 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002776 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002777}
2778
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002779static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2780 struct drm_framebuffer *fb,
2781 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002782{
2783 struct drm_device *dev = crtc->dev;
2784 struct drm_i915_private *dev_priv = dev->dev_private;
2785 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002786 struct drm_plane *primary = crtc->primary;
2787 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002788 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002789 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002790 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002791 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002792 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302793 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002794
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002795 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002796 I915_WRITE(reg, 0);
2797 I915_WRITE(DSPSURF(plane), 0);
2798 POSTING_READ(reg);
2799 return;
2800 }
2801
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002802 obj = intel_fb_obj(fb);
2803 if (WARN_ON(obj == NULL))
2804 return;
2805
2806 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2807
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002808 dspcntr = DISPPLANE_GAMMA_ENABLE;
2809
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002810 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002811
2812 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2813 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2814
Ville Syrjälä57779d02012-10-31 17:50:14 +02002815 switch (fb->pixel_format) {
2816 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002817 dspcntr |= DISPPLANE_8BPP;
2818 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002819 case DRM_FORMAT_RGB565:
2820 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002821 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002822 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002823 dspcntr |= DISPPLANE_BGRX888;
2824 break;
2825 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002826 dspcntr |= DISPPLANE_RGBX888;
2827 break;
2828 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002829 dspcntr |= DISPPLANE_BGRX101010;
2830 break;
2831 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002832 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002833 break;
2834 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002835 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002836 }
2837
2838 if (obj->tiling_mode != I915_TILING_NONE)
2839 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002840
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002841 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002842 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002843
Ville Syrjäläb98971272014-08-27 16:51:22 +03002844 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002845 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002846 intel_gen4_compute_page_offset(dev_priv,
2847 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002848 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002849 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002850 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002851 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302852 dspcntr |= DISPPLANE_ROTATE_180;
2853
2854 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002855 x += (intel_crtc->config->pipe_src_w - 1);
2856 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302857
2858 /* Finding the last pixel of the last line of the display
2859 data and adding to linear_offset*/
2860 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002861 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2862 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302863 }
2864 }
2865
Paulo Zanoni2db33662015-09-14 15:20:03 -03002866 intel_crtc->adjusted_x = x;
2867 intel_crtc->adjusted_y = y;
2868
Sonika Jindal48404c12014-08-22 14:06:04 +05302869 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002870
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002871 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002872 I915_WRITE(DSPSURF(plane),
2873 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002874 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002875 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2876 } else {
2877 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2878 I915_WRITE(DSPLINOFF(plane), linear_offset);
2879 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002880 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002881}
2882
Damien Lespiaub3218032015-02-27 11:15:18 +00002883u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2884 uint32_t pixel_format)
2885{
2886 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2887
2888 /*
2889 * The stride is either expressed as a multiple of 64 bytes
2890 * chunks for linear buffers or in number of tiles for tiled
2891 * buffers.
2892 */
2893 switch (fb_modifier) {
2894 case DRM_FORMAT_MOD_NONE:
2895 return 64;
2896 case I915_FORMAT_MOD_X_TILED:
2897 if (INTEL_INFO(dev)->gen == 2)
2898 return 128;
2899 return 512;
2900 case I915_FORMAT_MOD_Y_TILED:
2901 /* No need to check for old gens and Y tiling since this is
2902 * about the display engine and those will be blocked before
2903 * we get here.
2904 */
2905 return 128;
2906 case I915_FORMAT_MOD_Yf_TILED:
2907 if (bits_per_pixel == 8)
2908 return 64;
2909 else
2910 return 128;
2911 default:
2912 MISSING_CASE(fb_modifier);
2913 return 64;
2914 }
2915}
2916
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002917u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2918 struct drm_i915_gem_object *obj,
2919 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002920{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002921 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002922 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002923 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002924
2925 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002926 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002927
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002928 vma = i915_gem_obj_to_ggtt_view(obj, view);
2929 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2930 view->type))
2931 return -1;
2932
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002933 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002934
2935 if (plane == 1) {
2936 offset += vma->ggtt_view.rotation_info.uv_start_page *
2937 PAGE_SIZE;
2938 }
2939
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002940 WARN_ON(upper_32_bits(offset));
2941
2942 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002943}
2944
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002945static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2946{
2947 struct drm_device *dev = intel_crtc->base.dev;
2948 struct drm_i915_private *dev_priv = dev->dev_private;
2949
2950 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2951 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2952 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002953}
2954
Chandra Kondurua1b22782015-04-07 15:28:45 -07002955/*
2956 * This function detaches (aka. unbinds) unused scalers in hardware
2957 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002958static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002959{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002960 struct intel_crtc_scaler_state *scaler_state;
2961 int i;
2962
Chandra Kondurua1b22782015-04-07 15:28:45 -07002963 scaler_state = &intel_crtc->config->scaler_state;
2964
2965 /* loop through and disable scalers that aren't in use */
2966 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002967 if (!scaler_state->scalers[i].in_use)
2968 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002969 }
2970}
2971
Chandra Konduru6156a452015-04-27 13:48:39 -07002972u32 skl_plane_ctl_format(uint32_t pixel_format)
2973{
Chandra Konduru6156a452015-04-27 13:48:39 -07002974 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002975 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002976 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002977 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002980 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002982 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 /*
2984 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2985 * to be already pre-multiplied. We need to add a knob (or a different
2986 * DRM_FORMAT) for user-space to configure that.
2987 */
2988 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002991 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002992 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002993 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002995 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002997 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002998 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002999 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003000 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003001 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003002 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003005 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003006 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003007 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003009
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003010 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003011}
3012
3013u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3014{
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 switch (fb_modifier) {
3016 case DRM_FORMAT_MOD_NONE:
3017 break;
3018 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003019 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003020 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003021 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003022 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003023 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024 default:
3025 MISSING_CASE(fb_modifier);
3026 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003027
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003028 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003029}
3030
3031u32 skl_plane_ctl_rotation(unsigned int rotation)
3032{
Chandra Konduru6156a452015-04-27 13:48:39 -07003033 switch (rotation) {
3034 case BIT(DRM_ROTATE_0):
3035 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303036 /*
3037 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3038 * while i915 HW rotation is clockwise, thats why this swapping.
3039 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003040 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303041 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003042 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003043 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003044 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303045 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003046 default:
3047 MISSING_CASE(rotation);
3048 }
3049
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003050 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003051}
3052
Damien Lespiau70d21f02013-07-03 21:06:04 +01003053static void skylake_update_primary_plane(struct drm_crtc *crtc,
3054 struct drm_framebuffer *fb,
3055 int x, int y)
3056{
3057 struct drm_device *dev = crtc->dev;
3058 struct drm_i915_private *dev_priv = dev->dev_private;
3059 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003060 struct drm_plane *plane = crtc->primary;
3061 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003062 struct drm_i915_gem_object *obj;
3063 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303064 u32 plane_ctl, stride_div, stride;
3065 u32 tile_height, plane_offset, plane_size;
3066 unsigned int rotation;
3067 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003068 u32 surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003069 struct intel_crtc_state *crtc_state = intel_crtc->config;
3070 struct intel_plane_state *plane_state;
3071 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3072 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3073 int scaler_id = -1;
3074
Chandra Konduru6156a452015-04-27 13:48:39 -07003075 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003076
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003077 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003078 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3079 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3080 POSTING_READ(PLANE_CTL(pipe, 0));
3081 return;
3082 }
3083
3084 plane_ctl = PLANE_CTL_ENABLE |
3085 PLANE_CTL_PIPE_GAMMA_ENABLE |
3086 PLANE_CTL_PIPE_CSC_ENABLE;
3087
Chandra Konduru6156a452015-04-27 13:48:39 -07003088 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3089 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003090 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303091
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303092 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003093 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003094
Damien Lespiaub3218032015-02-27 11:15:18 +00003095 obj = intel_fb_obj(fb);
3096 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3097 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003098 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303099
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003100 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003101
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003102 scaler_id = plane_state->scaler_id;
3103 src_x = plane_state->src.x1 >> 16;
3104 src_y = plane_state->src.y1 >> 16;
3105 src_w = drm_rect_width(&plane_state->src) >> 16;
3106 src_h = drm_rect_height(&plane_state->src) >> 16;
3107 dst_x = plane_state->dst.x1;
3108 dst_y = plane_state->dst.y1;
3109 dst_w = drm_rect_width(&plane_state->dst);
3110 dst_h = drm_rect_height(&plane_state->dst);
3111
3112 WARN_ON(x != src_x || y != src_y);
Chandra Konduru6156a452015-04-27 13:48:39 -07003113
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303114 if (intel_rotation_90_or_270(rotation)) {
3115 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003116 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003117 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303118 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003119 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303120 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003121 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303122 } else {
3123 stride = fb->pitches[0] / stride_div;
3124 x_offset = x;
3125 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003126 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303127 }
3128 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003129
Paulo Zanoni2db33662015-09-14 15:20:03 -03003130 intel_crtc->adjusted_x = x_offset;
3131 intel_crtc->adjusted_y = y_offset;
3132
Damien Lespiau70d21f02013-07-03 21:06:04 +01003133 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303134 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3135 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3136 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003137
3138 if (scaler_id >= 0) {
3139 uint32_t ps_ctrl = 0;
3140
3141 WARN_ON(!dst_w || !dst_h);
3142 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3143 crtc_state->scaler_state.scalers[scaler_id].mode;
3144 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3145 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3146 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3147 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3148 I915_WRITE(PLANE_POS(pipe, 0), 0);
3149 } else {
3150 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3151 }
3152
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003153 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003154
3155 POSTING_READ(PLANE_SURF(pipe, 0));
3156}
3157
Jesse Barnes17638cd2011-06-24 12:19:23 -07003158/* Assume fb object is pinned & idle & fenced and just update base pointers */
3159static int
3160intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3161 int x, int y, enum mode_set_atomic state)
3162{
3163 struct drm_device *dev = crtc->dev;
3164 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003165
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003166 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003167 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003168
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003169 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3170
3171 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003172}
3173
Ville Syrjälä75147472014-11-24 18:28:11 +02003174static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003175{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003176 struct drm_crtc *crtc;
3177
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003178 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3180 enum plane plane = intel_crtc->plane;
3181
3182 intel_prepare_page_flip(dev, plane);
3183 intel_finish_page_flip_plane(dev, plane);
3184 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003185}
3186
3187static void intel_update_primary_planes(struct drm_device *dev)
3188{
Ville Syrjälä75147472014-11-24 18:28:11 +02003189 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003190
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003191 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003192 struct intel_plane *plane = to_intel_plane(crtc->primary);
3193 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003194
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003195 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003196 plane_state = to_intel_plane_state(plane->base.state);
3197
Maarten Lankhorstf029ee82015-09-23 16:29:37 +02003198 if (crtc->state->active && plane_state->base.fb)
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003199 plane->commit_plane(&plane->base, plane_state);
3200
3201 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003202 }
3203}
3204
Ville Syrjälä75147472014-11-24 18:28:11 +02003205void intel_prepare_reset(struct drm_device *dev)
3206{
3207 /* no reset support for gen2 */
3208 if (IS_GEN2(dev))
3209 return;
3210
3211 /* reset doesn't touch the display */
3212 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3213 return;
3214
3215 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003216 /*
3217 * Disabling the crtcs gracefully seems nicer. Also the
3218 * g33 docs say we should at least disable all the planes.
3219 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003220 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003221}
3222
3223void intel_finish_reset(struct drm_device *dev)
3224{
3225 struct drm_i915_private *dev_priv = to_i915(dev);
3226
3227 /*
3228 * Flips in the rings will be nuked by the reset,
3229 * so complete all pending flips so that user space
3230 * will get its events and not get stuck.
3231 */
3232 intel_complete_page_flips(dev);
3233
3234 /* no reset support for gen2 */
3235 if (IS_GEN2(dev))
3236 return;
3237
3238 /* reset doesn't touch the display */
3239 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3240 /*
3241 * Flips in the rings have been nuked by the reset,
3242 * so update the base address of all primary
3243 * planes to the the last fb to make sure we're
3244 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003245 *
3246 * FIXME: Atomic will make this obsolete since we won't schedule
3247 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003248 */
3249 intel_update_primary_planes(dev);
3250 return;
3251 }
3252
3253 /*
3254 * The display has been reset as well,
3255 * so need a full re-initialization.
3256 */
3257 intel_runtime_pm_disable_interrupts(dev_priv);
3258 intel_runtime_pm_enable_interrupts(dev_priv);
3259
3260 intel_modeset_init_hw(dev);
3261
3262 spin_lock_irq(&dev_priv->irq_lock);
3263 if (dev_priv->display.hpd_irq_setup)
3264 dev_priv->display.hpd_irq_setup(dev);
3265 spin_unlock_irq(&dev_priv->irq_lock);
3266
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003267 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003268
3269 intel_hpd_init(dev_priv);
3270
3271 drm_modeset_unlock_all(dev);
3272}
3273
Chris Wilson7d5e3792014-03-04 13:15:08 +00003274static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3275{
3276 struct drm_device *dev = crtc->dev;
3277 struct drm_i915_private *dev_priv = dev->dev_private;
3278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003279 bool pending;
3280
3281 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3282 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3283 return false;
3284
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003285 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003286 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003287 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003288
3289 return pending;
3290}
3291
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003292static void intel_update_pipe_config(struct intel_crtc *crtc,
3293 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003294{
3295 struct drm_device *dev = crtc->base.dev;
3296 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003297 struct intel_crtc_state *pipe_config =
3298 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003299
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003300 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3301 crtc->base.mode = crtc->base.state->mode;
3302
3303 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3304 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3305 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003306
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003307 if (HAS_DDI(dev))
3308 intel_set_pipe_csc(&crtc->base);
3309
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003310 /*
3311 * Update pipe size and adjust fitter if needed: the reason for this is
3312 * that in compute_mode_changes we check the native mode (not the pfit
3313 * mode) to see if we can flip rather than do a full mode set. In the
3314 * fastboot case, we'll flip, but if we don't update the pipesrc and
3315 * pfit state, we'll end up with a big fb scanned out into the wrong
3316 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003317 */
3318
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003319 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003320 ((pipe_config->pipe_src_w - 1) << 16) |
3321 (pipe_config->pipe_src_h - 1));
3322
3323 /* on skylake this is done by detaching scalers */
3324 if (INTEL_INFO(dev)->gen >= 9) {
3325 skl_detach_scalers(crtc);
3326
3327 if (pipe_config->pch_pfit.enabled)
3328 skylake_pfit_enable(crtc);
3329 } else if (HAS_PCH_SPLIT(dev)) {
3330 if (pipe_config->pch_pfit.enabled)
3331 ironlake_pfit_enable(crtc);
3332 else if (old_crtc_state->pch_pfit.enabled)
3333 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003334 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003335}
3336
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003337static void intel_fdi_normal_train(struct drm_crtc *crtc)
3338{
3339 struct drm_device *dev = crtc->dev;
3340 struct drm_i915_private *dev_priv = dev->dev_private;
3341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3342 int pipe = intel_crtc->pipe;
3343 u32 reg, temp;
3344
3345 /* enable normal train */
3346 reg = FDI_TX_CTL(pipe);
3347 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003348 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003349 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3350 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003351 } else {
3352 temp &= ~FDI_LINK_TRAIN_NONE;
3353 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003354 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003355 I915_WRITE(reg, temp);
3356
3357 reg = FDI_RX_CTL(pipe);
3358 temp = I915_READ(reg);
3359 if (HAS_PCH_CPT(dev)) {
3360 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3361 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3362 } else {
3363 temp &= ~FDI_LINK_TRAIN_NONE;
3364 temp |= FDI_LINK_TRAIN_NONE;
3365 }
3366 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3367
3368 /* wait one idle pattern time */
3369 POSTING_READ(reg);
3370 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003371
3372 /* IVB wants error correction enabled */
3373 if (IS_IVYBRIDGE(dev))
3374 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3375 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003376}
3377
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003378/* The FDI link training functions for ILK/Ibexpeak. */
3379static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3380{
3381 struct drm_device *dev = crtc->dev;
3382 struct drm_i915_private *dev_priv = dev->dev_private;
3383 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3384 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003385 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003386
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003387 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003388 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003389
Adam Jacksone1a44742010-06-25 15:32:14 -04003390 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3391 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003392 reg = FDI_RX_IMR(pipe);
3393 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003394 temp &= ~FDI_RX_SYMBOL_LOCK;
3395 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003396 I915_WRITE(reg, temp);
3397 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003398 udelay(150);
3399
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003400 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003401 reg = FDI_TX_CTL(pipe);
3402 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003403 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003404 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003405 temp &= ~FDI_LINK_TRAIN_NONE;
3406 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003407 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003408
Chris Wilson5eddb702010-09-11 13:48:45 +01003409 reg = FDI_RX_CTL(pipe);
3410 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003411 temp &= ~FDI_LINK_TRAIN_NONE;
3412 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003413 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3414
3415 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003416 udelay(150);
3417
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003418 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003419 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3420 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3421 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003422
Chris Wilson5eddb702010-09-11 13:48:45 +01003423 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003424 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003425 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3427
3428 if ((temp & FDI_RX_BIT_LOCK)) {
3429 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003430 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003431 break;
3432 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003433 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003434 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003435 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003436
3437 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 reg = FDI_TX_CTL(pipe);
3439 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003440 temp &= ~FDI_LINK_TRAIN_NONE;
3441 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003442 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443
Chris Wilson5eddb702010-09-11 13:48:45 +01003444 reg = FDI_RX_CTL(pipe);
3445 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 temp &= ~FDI_LINK_TRAIN_NONE;
3447 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 I915_WRITE(reg, temp);
3449
3450 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451 udelay(150);
3452
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003454 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003455 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003456 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3457
3458 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003459 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003460 DRM_DEBUG_KMS("FDI train 2 done.\n");
3461 break;
3462 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003463 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003464 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003466
3467 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003468
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003469}
3470
Akshay Joshi0206e352011-08-16 15:34:10 -04003471static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003472 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3473 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3474 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3475 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3476};
3477
3478/* The FDI link training functions for SNB/Cougarpoint. */
3479static void gen6_fdi_link_train(struct drm_crtc *crtc)
3480{
3481 struct drm_device *dev = crtc->dev;
3482 struct drm_i915_private *dev_priv = dev->dev_private;
3483 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3484 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003485 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003486
Adam Jacksone1a44742010-06-25 15:32:14 -04003487 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3488 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003489 reg = FDI_RX_IMR(pipe);
3490 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003491 temp &= ~FDI_RX_SYMBOL_LOCK;
3492 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003493 I915_WRITE(reg, temp);
3494
3495 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003496 udelay(150);
3497
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003498 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003499 reg = FDI_TX_CTL(pipe);
3500 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003501 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003502 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003503 temp &= ~FDI_LINK_TRAIN_NONE;
3504 temp |= FDI_LINK_TRAIN_PATTERN_1;
3505 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3506 /* SNB-B */
3507 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003508 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003509
Daniel Vetterd74cf322012-10-26 10:58:13 +02003510 I915_WRITE(FDI_RX_MISC(pipe),
3511 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3512
Chris Wilson5eddb702010-09-11 13:48:45 +01003513 reg = FDI_RX_CTL(pipe);
3514 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003515 if (HAS_PCH_CPT(dev)) {
3516 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3517 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3518 } else {
3519 temp &= ~FDI_LINK_TRAIN_NONE;
3520 temp |= FDI_LINK_TRAIN_PATTERN_1;
3521 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003522 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3523
3524 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525 udelay(150);
3526
Akshay Joshi0206e352011-08-16 15:34:10 -04003527 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003528 reg = FDI_TX_CTL(pipe);
3529 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3531 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003532 I915_WRITE(reg, temp);
3533
3534 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003535 udelay(500);
3536
Sean Paulfa37d392012-03-02 12:53:39 -05003537 for (retry = 0; retry < 5; retry++) {
3538 reg = FDI_RX_IIR(pipe);
3539 temp = I915_READ(reg);
3540 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3541 if (temp & FDI_RX_BIT_LOCK) {
3542 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3543 DRM_DEBUG_KMS("FDI train 1 done.\n");
3544 break;
3545 }
3546 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003547 }
Sean Paulfa37d392012-03-02 12:53:39 -05003548 if (retry < 5)
3549 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003550 }
3551 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003552 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003553
3554 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003555 reg = FDI_TX_CTL(pipe);
3556 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003557 temp &= ~FDI_LINK_TRAIN_NONE;
3558 temp |= FDI_LINK_TRAIN_PATTERN_2;
3559 if (IS_GEN6(dev)) {
3560 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3561 /* SNB-B */
3562 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3563 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003564 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003565
Chris Wilson5eddb702010-09-11 13:48:45 +01003566 reg = FDI_RX_CTL(pipe);
3567 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003568 if (HAS_PCH_CPT(dev)) {
3569 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3570 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3571 } else {
3572 temp &= ~FDI_LINK_TRAIN_NONE;
3573 temp |= FDI_LINK_TRAIN_PATTERN_2;
3574 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003575 I915_WRITE(reg, temp);
3576
3577 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003578 udelay(150);
3579
Akshay Joshi0206e352011-08-16 15:34:10 -04003580 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003581 reg = FDI_TX_CTL(pipe);
3582 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003583 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3584 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003585 I915_WRITE(reg, temp);
3586
3587 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003588 udelay(500);
3589
Sean Paulfa37d392012-03-02 12:53:39 -05003590 for (retry = 0; retry < 5; retry++) {
3591 reg = FDI_RX_IIR(pipe);
3592 temp = I915_READ(reg);
3593 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3594 if (temp & FDI_RX_SYMBOL_LOCK) {
3595 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3596 DRM_DEBUG_KMS("FDI train 2 done.\n");
3597 break;
3598 }
3599 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003600 }
Sean Paulfa37d392012-03-02 12:53:39 -05003601 if (retry < 5)
3602 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003603 }
3604 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003605 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003606
3607 DRM_DEBUG_KMS("FDI train done.\n");
3608}
3609
Jesse Barnes357555c2011-04-28 15:09:55 -07003610/* Manual link training for Ivy Bridge A0 parts */
3611static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3612{
3613 struct drm_device *dev = crtc->dev;
3614 struct drm_i915_private *dev_priv = dev->dev_private;
3615 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3616 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003617 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003618
3619 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3620 for train result */
3621 reg = FDI_RX_IMR(pipe);
3622 temp = I915_READ(reg);
3623 temp &= ~FDI_RX_SYMBOL_LOCK;
3624 temp &= ~FDI_RX_BIT_LOCK;
3625 I915_WRITE(reg, temp);
3626
3627 POSTING_READ(reg);
3628 udelay(150);
3629
Daniel Vetter01a415f2012-10-27 15:58:40 +02003630 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3631 I915_READ(FDI_RX_IIR(pipe)));
3632
Jesse Barnes139ccd32013-08-19 11:04:55 -07003633 /* Try each vswing and preemphasis setting twice before moving on */
3634 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3635 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003636 reg = FDI_TX_CTL(pipe);
3637 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003638 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3639 temp &= ~FDI_TX_ENABLE;
3640 I915_WRITE(reg, temp);
3641
3642 reg = FDI_RX_CTL(pipe);
3643 temp = I915_READ(reg);
3644 temp &= ~FDI_LINK_TRAIN_AUTO;
3645 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3646 temp &= ~FDI_RX_ENABLE;
3647 I915_WRITE(reg, temp);
3648
3649 /* enable CPU FDI TX and PCH FDI RX */
3650 reg = FDI_TX_CTL(pipe);
3651 temp = I915_READ(reg);
3652 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003653 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003654 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003655 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003656 temp |= snb_b_fdi_train_param[j/2];
3657 temp |= FDI_COMPOSITE_SYNC;
3658 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3659
3660 I915_WRITE(FDI_RX_MISC(pipe),
3661 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3662
3663 reg = FDI_RX_CTL(pipe);
3664 temp = I915_READ(reg);
3665 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3666 temp |= FDI_COMPOSITE_SYNC;
3667 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3668
3669 POSTING_READ(reg);
3670 udelay(1); /* should be 0.5us */
3671
3672 for (i = 0; i < 4; i++) {
3673 reg = FDI_RX_IIR(pipe);
3674 temp = I915_READ(reg);
3675 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3676
3677 if (temp & FDI_RX_BIT_LOCK ||
3678 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3679 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3680 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3681 i);
3682 break;
3683 }
3684 udelay(1); /* should be 0.5us */
3685 }
3686 if (i == 4) {
3687 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3688 continue;
3689 }
3690
3691 /* Train 2 */
3692 reg = FDI_TX_CTL(pipe);
3693 temp = I915_READ(reg);
3694 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3695 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3696 I915_WRITE(reg, temp);
3697
3698 reg = FDI_RX_CTL(pipe);
3699 temp = I915_READ(reg);
3700 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3701 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003702 I915_WRITE(reg, temp);
3703
3704 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003705 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003706
Jesse Barnes139ccd32013-08-19 11:04:55 -07003707 for (i = 0; i < 4; i++) {
3708 reg = FDI_RX_IIR(pipe);
3709 temp = I915_READ(reg);
3710 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003711
Jesse Barnes139ccd32013-08-19 11:04:55 -07003712 if (temp & FDI_RX_SYMBOL_LOCK ||
3713 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3714 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3715 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3716 i);
3717 goto train_done;
3718 }
3719 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003720 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003721 if (i == 4)
3722 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003723 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003724
Jesse Barnes139ccd32013-08-19 11:04:55 -07003725train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003726 DRM_DEBUG_KMS("FDI train done.\n");
3727}
3728
Daniel Vetter88cefb62012-08-12 19:27:14 +02003729static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003730{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003731 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003732 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003733 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003734 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003735
Jesse Barnesc64e3112010-09-10 11:27:03 -07003736
Jesse Barnes0e23b992010-09-10 11:10:00 -07003737 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003738 reg = FDI_RX_CTL(pipe);
3739 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003740 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003741 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003742 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003743 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3744
3745 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003746 udelay(200);
3747
3748 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003749 temp = I915_READ(reg);
3750 I915_WRITE(reg, temp | FDI_PCDCLK);
3751
3752 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003753 udelay(200);
3754
Paulo Zanoni20749732012-11-23 15:30:38 -02003755 /* Enable CPU FDI TX PLL, always on for Ironlake */
3756 reg = FDI_TX_CTL(pipe);
3757 temp = I915_READ(reg);
3758 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3759 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003760
Paulo Zanoni20749732012-11-23 15:30:38 -02003761 POSTING_READ(reg);
3762 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003763 }
3764}
3765
Daniel Vetter88cefb62012-08-12 19:27:14 +02003766static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3767{
3768 struct drm_device *dev = intel_crtc->base.dev;
3769 struct drm_i915_private *dev_priv = dev->dev_private;
3770 int pipe = intel_crtc->pipe;
3771 u32 reg, temp;
3772
3773 /* Switch from PCDclk to Rawclk */
3774 reg = FDI_RX_CTL(pipe);
3775 temp = I915_READ(reg);
3776 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3777
3778 /* Disable CPU FDI TX PLL */
3779 reg = FDI_TX_CTL(pipe);
3780 temp = I915_READ(reg);
3781 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3782
3783 POSTING_READ(reg);
3784 udelay(100);
3785
3786 reg = FDI_RX_CTL(pipe);
3787 temp = I915_READ(reg);
3788 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3789
3790 /* Wait for the clocks to turn off. */
3791 POSTING_READ(reg);
3792 udelay(100);
3793}
3794
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003795static void ironlake_fdi_disable(struct drm_crtc *crtc)
3796{
3797 struct drm_device *dev = crtc->dev;
3798 struct drm_i915_private *dev_priv = dev->dev_private;
3799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3800 int pipe = intel_crtc->pipe;
3801 u32 reg, temp;
3802
3803 /* disable CPU FDI tx and PCH FDI rx */
3804 reg = FDI_TX_CTL(pipe);
3805 temp = I915_READ(reg);
3806 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3807 POSTING_READ(reg);
3808
3809 reg = FDI_RX_CTL(pipe);
3810 temp = I915_READ(reg);
3811 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003812 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003813 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3814
3815 POSTING_READ(reg);
3816 udelay(100);
3817
3818 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003819 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003820 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003821
3822 /* still set train pattern 1 */
3823 reg = FDI_TX_CTL(pipe);
3824 temp = I915_READ(reg);
3825 temp &= ~FDI_LINK_TRAIN_NONE;
3826 temp |= FDI_LINK_TRAIN_PATTERN_1;
3827 I915_WRITE(reg, temp);
3828
3829 reg = FDI_RX_CTL(pipe);
3830 temp = I915_READ(reg);
3831 if (HAS_PCH_CPT(dev)) {
3832 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3833 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3834 } else {
3835 temp &= ~FDI_LINK_TRAIN_NONE;
3836 temp |= FDI_LINK_TRAIN_PATTERN_1;
3837 }
3838 /* BPC in FDI rx is consistent with that in PIPECONF */
3839 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003840 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003841 I915_WRITE(reg, temp);
3842
3843 POSTING_READ(reg);
3844 udelay(100);
3845}
3846
Chris Wilson5dce5b932014-01-20 10:17:36 +00003847bool intel_has_pending_fb_unpin(struct drm_device *dev)
3848{
3849 struct intel_crtc *crtc;
3850
3851 /* Note that we don't need to be called with mode_config.lock here
3852 * as our list of CRTC objects is static for the lifetime of the
3853 * device and so cannot disappear as we iterate. Similarly, we can
3854 * happily treat the predicates as racy, atomic checks as userspace
3855 * cannot claim and pin a new fb without at least acquring the
3856 * struct_mutex and so serialising with us.
3857 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003858 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003859 if (atomic_read(&crtc->unpin_work_count) == 0)
3860 continue;
3861
3862 if (crtc->unpin_work)
3863 intel_wait_for_vblank(dev, crtc->pipe);
3864
3865 return true;
3866 }
3867
3868 return false;
3869}
3870
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003871static void page_flip_completed(struct intel_crtc *intel_crtc)
3872{
3873 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3874 struct intel_unpin_work *work = intel_crtc->unpin_work;
3875
3876 /* ensure that the unpin work is consistent wrt ->pending. */
3877 smp_rmb();
3878 intel_crtc->unpin_work = NULL;
3879
3880 if (work->event)
3881 drm_send_vblank_event(intel_crtc->base.dev,
3882 intel_crtc->pipe,
3883 work->event);
3884
3885 drm_crtc_vblank_put(&intel_crtc->base);
3886
3887 wake_up_all(&dev_priv->pending_flip_queue);
3888 queue_work(dev_priv->wq, &work->work);
3889
3890 trace_i915_flip_complete(intel_crtc->plane,
3891 work->pending_flip_obj);
3892}
3893
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003894static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003895{
Chris Wilson0f911282012-04-17 10:05:38 +01003896 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003897 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003898 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003899
Daniel Vetter2c10d572012-12-20 21:24:07 +01003900 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003901
3902 ret = wait_event_interruptible_timeout(
3903 dev_priv->pending_flip_queue,
3904 !intel_crtc_has_pending_flip(crtc),
3905 60*HZ);
3906
3907 if (ret < 0)
3908 return ret;
3909
3910 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003912
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003913 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003914 if (intel_crtc->unpin_work) {
3915 WARN_ONCE(1, "Removing stuck page flip\n");
3916 page_flip_completed(intel_crtc);
3917 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003918 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003919 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003920
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003921 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003922}
3923
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003924/* Program iCLKIP clock to the desired frequency */
3925static void lpt_program_iclkip(struct drm_crtc *crtc)
3926{
3927 struct drm_device *dev = crtc->dev;
3928 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003929 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003930 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3931 u32 temp;
3932
Ville Syrjäläa5805162015-05-26 20:42:30 +03003933 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003934
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003935 /* It is necessary to ungate the pixclk gate prior to programming
3936 * the divisors, and gate it back when it is done.
3937 */
3938 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3939
3940 /* Disable SSCCTL */
3941 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003942 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3943 SBI_SSCCTL_DISABLE,
3944 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003945
3946 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003947 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003948 auxdiv = 1;
3949 divsel = 0x41;
3950 phaseinc = 0x20;
3951 } else {
3952 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003953 * but the adjusted_mode->crtc_clock in in KHz. To get the
3954 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003955 * convert the virtual clock precision to KHz here for higher
3956 * precision.
3957 */
3958 u32 iclk_virtual_root_freq = 172800 * 1000;
3959 u32 iclk_pi_range = 64;
3960 u32 desired_divisor, msb_divisor_value, pi_value;
3961
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003962 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003963 msb_divisor_value = desired_divisor / iclk_pi_range;
3964 pi_value = desired_divisor % iclk_pi_range;
3965
3966 auxdiv = 0;
3967 divsel = msb_divisor_value - 2;
3968 phaseinc = pi_value;
3969 }
3970
3971 /* This should not happen with any sane values */
3972 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3973 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3974 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3975 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3976
3977 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003978 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003979 auxdiv,
3980 divsel,
3981 phasedir,
3982 phaseinc);
3983
3984 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003985 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003986 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3987 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3988 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3989 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3990 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3991 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003992 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003993
3994 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003995 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003996 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3997 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003998 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003999
4000 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004001 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004002 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004003 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004004
4005 /* Wait for initialization time */
4006 udelay(24);
4007
4008 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004009
Ville Syrjäläa5805162015-05-26 20:42:30 +03004010 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004011}
4012
Daniel Vetter275f01b22013-05-03 11:49:47 +02004013static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4014 enum pipe pch_transcoder)
4015{
4016 struct drm_device *dev = crtc->base.dev;
4017 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004018 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004019
4020 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4021 I915_READ(HTOTAL(cpu_transcoder)));
4022 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4023 I915_READ(HBLANK(cpu_transcoder)));
4024 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4025 I915_READ(HSYNC(cpu_transcoder)));
4026
4027 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4028 I915_READ(VTOTAL(cpu_transcoder)));
4029 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4030 I915_READ(VBLANK(cpu_transcoder)));
4031 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4032 I915_READ(VSYNC(cpu_transcoder)));
4033 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4034 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4035}
4036
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004037static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004038{
4039 struct drm_i915_private *dev_priv = dev->dev_private;
4040 uint32_t temp;
4041
4042 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004043 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004044 return;
4045
4046 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4047 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4048
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004049 temp &= ~FDI_BC_BIFURCATION_SELECT;
4050 if (enable)
4051 temp |= FDI_BC_BIFURCATION_SELECT;
4052
4053 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004054 I915_WRITE(SOUTH_CHICKEN1, temp);
4055 POSTING_READ(SOUTH_CHICKEN1);
4056}
4057
4058static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4059{
4060 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004061
4062 switch (intel_crtc->pipe) {
4063 case PIPE_A:
4064 break;
4065 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004066 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004067 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004068 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004069 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004070
4071 break;
4072 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004073 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004074
4075 break;
4076 default:
4077 BUG();
4078 }
4079}
4080
Jesse Barnesf67a5592011-01-05 10:31:48 -08004081/*
4082 * Enable PCH resources required for PCH ports:
4083 * - PCH PLLs
4084 * - FDI training & RX/TX
4085 * - update transcoder timings
4086 * - DP transcoding bits
4087 * - transcoder
4088 */
4089static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004090{
4091 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004092 struct drm_i915_private *dev_priv = dev->dev_private;
4093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4094 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004095 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004096
Daniel Vetterab9412b2013-05-03 11:49:46 +02004097 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004098
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004099 if (IS_IVYBRIDGE(dev))
4100 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4101
Daniel Vettercd986ab2012-10-26 10:58:12 +02004102 /* Write the TU size bits before fdi link training, so that error
4103 * detection works. */
4104 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4105 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4106
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004107 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004108 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004109
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004110 /* We need to program the right clock selection before writing the pixel
4111 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004112 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004113 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004114
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004115 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004116 temp |= TRANS_DPLL_ENABLE(pipe);
4117 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004118 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004119 temp |= sel;
4120 else
4121 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004122 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004123 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004124
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004125 /* XXX: pch pll's can be enabled any time before we enable the PCH
4126 * transcoder, and we actually should do this to not upset any PCH
4127 * transcoder that already use the clock when we share it.
4128 *
4129 * Note that enable_shared_dpll tries to do the right thing, but
4130 * get_shared_dpll unconditionally resets the pll - we need that to have
4131 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004132 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004133
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004134 /* set transcoder timing, panel must allow it */
4135 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004136 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004137
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004138 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004139
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004140 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004141 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004142 const struct drm_display_mode *adjusted_mode =
4143 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004144 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004145 reg = TRANS_DP_CTL(pipe);
4146 temp = I915_READ(reg);
4147 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004148 TRANS_DP_SYNC_MASK |
4149 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004150 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004151 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004152
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004153 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004154 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004155 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004156 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004157
4158 switch (intel_trans_dp_port_sel(crtc)) {
4159 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004160 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004161 break;
4162 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004163 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004164 break;
4165 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004166 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004167 break;
4168 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004169 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004170 }
4171
Chris Wilson5eddb702010-09-11 13:48:45 +01004172 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004173 }
4174
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004175 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004176}
4177
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004178static void lpt_pch_enable(struct drm_crtc *crtc)
4179{
4180 struct drm_device *dev = crtc->dev;
4181 struct drm_i915_private *dev_priv = dev->dev_private;
4182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004183 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004184
Daniel Vetterab9412b2013-05-03 11:49:46 +02004185 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004186
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004187 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004188
Paulo Zanoni0540e482012-10-31 18:12:40 -02004189 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004190 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004191
Paulo Zanoni937bb612012-10-31 18:12:47 -02004192 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004193}
4194
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004195struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4196 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004197{
Daniel Vettere2b78262013-06-07 23:10:03 +02004198 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004199 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004200 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004201 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004202
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004203 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4204
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004205 if (HAS_PCH_IBX(dev_priv->dev)) {
4206 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004207 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004208 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004209
Daniel Vetter46edb022013-06-05 13:34:12 +02004210 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4211 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004212
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004213 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004214
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004215 goto found;
4216 }
4217
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304218 if (IS_BROXTON(dev_priv->dev)) {
4219 /* PLL is attached to port in bxt */
4220 struct intel_encoder *encoder;
4221 struct intel_digital_port *intel_dig_port;
4222
4223 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4224 if (WARN_ON(!encoder))
4225 return NULL;
4226
4227 intel_dig_port = enc_to_dig_port(&encoder->base);
4228 /* 1:1 mapping between ports and PLLs */
4229 i = (enum intel_dpll_id)intel_dig_port->port;
4230 pll = &dev_priv->shared_dplls[i];
4231 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4232 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004233 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304234
4235 goto found;
4236 }
4237
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004238 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4239 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004240
4241 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004242 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004243 continue;
4244
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004245 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004246 &shared_dpll[i].hw_state,
4247 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004248 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004249 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004250 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004251 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004252 goto found;
4253 }
4254 }
4255
4256 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004257 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4258 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004259 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004260 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4261 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004262 goto found;
4263 }
4264 }
4265
4266 return NULL;
4267
4268found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004269 if (shared_dpll[i].crtc_mask == 0)
4270 shared_dpll[i].hw_state =
4271 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004272
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004273 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004274 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4275 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004276
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004277 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004278
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004279 return pll;
4280}
4281
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004282static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004283{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004284 struct drm_i915_private *dev_priv = to_i915(state->dev);
4285 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004286 struct intel_shared_dpll *pll;
4287 enum intel_dpll_id i;
4288
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004289 if (!to_intel_atomic_state(state)->dpll_set)
4290 return;
4291
4292 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004293 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4294 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004295 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004296 }
4297}
4298
Daniel Vettera1520312013-05-03 11:49:50 +02004299static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004300{
4301 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004302 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004303 u32 temp;
4304
4305 temp = I915_READ(dslreg);
4306 udelay(500);
4307 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004308 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004309 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004310 }
4311}
4312
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004313static int
4314skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4315 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4316 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004317{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004318 struct intel_crtc_scaler_state *scaler_state =
4319 &crtc_state->scaler_state;
4320 struct intel_crtc *intel_crtc =
4321 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004322 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004323
4324 need_scaling = intel_rotation_90_or_270(rotation) ?
4325 (src_h != dst_w || src_w != dst_h):
4326 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004327
4328 /*
4329 * if plane is being disabled or scaler is no more required or force detach
4330 * - free scaler binded to this plane/crtc
4331 * - in order to do this, update crtc->scaler_usage
4332 *
4333 * Here scaler state in crtc_state is set free so that
4334 * scaler can be assigned to other user. Actual register
4335 * update to free the scaler is done in plane/panel-fit programming.
4336 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4337 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004338 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004339 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004340 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004341 scaler_state->scalers[*scaler_id].in_use = 0;
4342
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004343 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4344 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4345 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004346 scaler_state->scaler_users);
4347 *scaler_id = -1;
4348 }
4349 return 0;
4350 }
4351
4352 /* range checks */
4353 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4354 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4355
4356 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4357 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004358 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004359 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004360 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004361 return -EINVAL;
4362 }
4363
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004364 /* mark this plane as a scaler user in crtc_state */
4365 scaler_state->scaler_users |= (1 << scaler_user);
4366 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4367 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4368 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4369 scaler_state->scaler_users);
4370
4371 return 0;
4372}
4373
4374/**
4375 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4376 *
4377 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004378 *
4379 * Return
4380 * 0 - scaler_usage updated successfully
4381 * error - requested scaling cannot be supported or other error condition
4382 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004383int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004384{
4385 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004386 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004387
4388 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4389 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4390
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004391 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004392 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4393 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004394 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004395}
4396
4397/**
4398 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4399 *
4400 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004401 * @plane_state: atomic plane state to update
4402 *
4403 * Return
4404 * 0 - scaler_usage updated successfully
4405 * error - requested scaling cannot be supported or other error condition
4406 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004407static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4408 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004409{
4410
4411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004412 struct intel_plane *intel_plane =
4413 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004414 struct drm_framebuffer *fb = plane_state->base.fb;
4415 int ret;
4416
4417 bool force_detach = !fb || !plane_state->visible;
4418
4419 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4420 intel_plane->base.base.id, intel_crtc->pipe,
4421 drm_plane_index(&intel_plane->base));
4422
4423 ret = skl_update_scaler(crtc_state, force_detach,
4424 drm_plane_index(&intel_plane->base),
4425 &plane_state->scaler_id,
4426 plane_state->base.rotation,
4427 drm_rect_width(&plane_state->src) >> 16,
4428 drm_rect_height(&plane_state->src) >> 16,
4429 drm_rect_width(&plane_state->dst),
4430 drm_rect_height(&plane_state->dst));
4431
4432 if (ret || plane_state->scaler_id < 0)
4433 return ret;
4434
Chandra Kondurua1b22782015-04-07 15:28:45 -07004435 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004436 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004437 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004438 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004439 return -EINVAL;
4440 }
4441
4442 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004443 switch (fb->pixel_format) {
4444 case DRM_FORMAT_RGB565:
4445 case DRM_FORMAT_XBGR8888:
4446 case DRM_FORMAT_XRGB8888:
4447 case DRM_FORMAT_ABGR8888:
4448 case DRM_FORMAT_ARGB8888:
4449 case DRM_FORMAT_XRGB2101010:
4450 case DRM_FORMAT_XBGR2101010:
4451 case DRM_FORMAT_YUYV:
4452 case DRM_FORMAT_YVYU:
4453 case DRM_FORMAT_UYVY:
4454 case DRM_FORMAT_VYUY:
4455 break;
4456 default:
4457 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4458 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4459 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004460 }
4461
Chandra Kondurua1b22782015-04-07 15:28:45 -07004462 return 0;
4463}
4464
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004465static void skylake_scaler_disable(struct intel_crtc *crtc)
4466{
4467 int i;
4468
4469 for (i = 0; i < crtc->num_scalers; i++)
4470 skl_detach_scaler(crtc, i);
4471}
4472
4473static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004474{
4475 struct drm_device *dev = crtc->base.dev;
4476 struct drm_i915_private *dev_priv = dev->dev_private;
4477 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004478 struct intel_crtc_scaler_state *scaler_state =
4479 &crtc->config->scaler_state;
4480
4481 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4482
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004483 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004484 int id;
4485
4486 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4487 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4488 return;
4489 }
4490
4491 id = scaler_state->scaler_id;
4492 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4493 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4494 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4495 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4496
4497 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004498 }
4499}
4500
Jesse Barnesb074cec2013-04-25 12:55:02 -07004501static void ironlake_pfit_enable(struct intel_crtc *crtc)
4502{
4503 struct drm_device *dev = crtc->base.dev;
4504 struct drm_i915_private *dev_priv = dev->dev_private;
4505 int pipe = crtc->pipe;
4506
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004507 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004508 /* Force use of hard-coded filter coefficients
4509 * as some pre-programmed values are broken,
4510 * e.g. x201.
4511 */
4512 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4513 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4514 PF_PIPE_SEL_IVB(pipe));
4515 else
4516 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004517 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4518 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004519 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004520}
4521
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004522void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004523{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004524 struct drm_device *dev = crtc->base.dev;
4525 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004526
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004527 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004528 return;
4529
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004530 /* We can only enable IPS after we enable a plane and wait for a vblank */
4531 intel_wait_for_vblank(dev, crtc->pipe);
4532
Paulo Zanonid77e4532013-09-24 13:52:55 -03004533 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004534 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004535 mutex_lock(&dev_priv->rps.hw_lock);
4536 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4537 mutex_unlock(&dev_priv->rps.hw_lock);
4538 /* Quoting Art Runyan: "its not safe to expect any particular
4539 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004540 * mailbox." Moreover, the mailbox may return a bogus state,
4541 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004542 */
4543 } else {
4544 I915_WRITE(IPS_CTL, IPS_ENABLE);
4545 /* The bit only becomes 1 in the next vblank, so this wait here
4546 * is essentially intel_wait_for_vblank. If we don't have this
4547 * and don't wait for vblanks until the end of crtc_enable, then
4548 * the HW state readout code will complain that the expected
4549 * IPS_CTL value is not the one we read. */
4550 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4551 DRM_ERROR("Timed out waiting for IPS enable\n");
4552 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004553}
4554
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004555void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004556{
4557 struct drm_device *dev = crtc->base.dev;
4558 struct drm_i915_private *dev_priv = dev->dev_private;
4559
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004560 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004561 return;
4562
4563 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004564 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004565 mutex_lock(&dev_priv->rps.hw_lock);
4566 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4567 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004568 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4569 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4570 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004571 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004572 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004573 POSTING_READ(IPS_CTL);
4574 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004575
4576 /* We need to wait for a vblank before we can disable the plane. */
4577 intel_wait_for_vblank(dev, crtc->pipe);
4578}
4579
4580/** Loads the palette/gamma unit for the CRTC with the prepared values */
4581static void intel_crtc_load_lut(struct drm_crtc *crtc)
4582{
4583 struct drm_device *dev = crtc->dev;
4584 struct drm_i915_private *dev_priv = dev->dev_private;
4585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4586 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004587 int i;
4588 bool reenable_ips = false;
4589
4590 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004591 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004592 return;
4593
Imre Deak50360402015-01-16 00:55:16 -08004594 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004595 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004596 assert_dsi_pll_enabled(dev_priv);
4597 else
4598 assert_pll_enabled(dev_priv, pipe);
4599 }
4600
Paulo Zanonid77e4532013-09-24 13:52:55 -03004601 /* Workaround : Do not read or write the pipe palette/gamma data while
4602 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4603 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004604 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004605 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4606 GAMMA_MODE_MODE_SPLIT)) {
4607 hsw_disable_ips(intel_crtc);
4608 reenable_ips = true;
4609 }
4610
4611 for (i = 0; i < 256; i++) {
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004612 u32 palreg;
4613
4614 if (HAS_GMCH_DISPLAY(dev))
4615 palreg = PALETTE(pipe, i);
4616 else
4617 palreg = LGC_PALETTE(pipe, i);
4618
4619 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004620 (intel_crtc->lut_r[i] << 16) |
4621 (intel_crtc->lut_g[i] << 8) |
4622 intel_crtc->lut_b[i]);
4623 }
4624
4625 if (reenable_ips)
4626 hsw_enable_ips(intel_crtc);
4627}
4628
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004629static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004630{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004631 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004632 struct drm_device *dev = intel_crtc->base.dev;
4633 struct drm_i915_private *dev_priv = dev->dev_private;
4634
4635 mutex_lock(&dev->struct_mutex);
4636 dev_priv->mm.interruptible = false;
4637 (void) intel_overlay_switch_off(intel_crtc->overlay);
4638 dev_priv->mm.interruptible = true;
4639 mutex_unlock(&dev->struct_mutex);
4640 }
4641
4642 /* Let userspace switch the overlay on again. In most cases userspace
4643 * has to recompute where to put it anyway.
4644 */
4645}
4646
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004647/**
4648 * intel_post_enable_primary - Perform operations after enabling primary plane
4649 * @crtc: the CRTC whose primary plane was just enabled
4650 *
4651 * Performs potentially sleeping operations that must be done after the primary
4652 * plane is enabled, such as updating FBC and IPS. Note that this may be
4653 * called due to an explicit primary plane update, or due to an implicit
4654 * re-enable that is caused when a sprite plane is updated to no longer
4655 * completely hide the primary plane.
4656 */
4657static void
4658intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004659{
4660 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004661 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4663 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004664
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004665 /*
4666 * BDW signals flip done immediately if the plane
4667 * is disabled, even if the plane enable is already
4668 * armed to occur at the next vblank :(
4669 */
4670 if (IS_BROADWELL(dev))
4671 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004672
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004673 /*
4674 * FIXME IPS should be fine as long as one plane is
4675 * enabled, but in practice it seems to have problems
4676 * when going from primary only to sprite only and vice
4677 * versa.
4678 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004679 hsw_enable_ips(intel_crtc);
4680
Daniel Vetterf99d7062014-06-19 16:01:59 +02004681 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004682 * Gen2 reports pipe underruns whenever all planes are disabled.
4683 * So don't enable underrun reporting before at least some planes
4684 * are enabled.
4685 * FIXME: Need to fix the logic to work when we turn off all planes
4686 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004687 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004688 if (IS_GEN2(dev))
4689 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4690
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004691 /* Underruns don't always raise interrupts, so check manually. */
4692 intel_check_cpu_fifo_underruns(dev_priv);
4693 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004694}
4695
4696/**
4697 * intel_pre_disable_primary - Perform operations before disabling primary plane
4698 * @crtc: the CRTC whose primary plane is to be disabled
4699 *
4700 * Performs potentially sleeping operations that must be done before the
4701 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4702 * be called due to an explicit primary plane update, or due to an implicit
4703 * disable that is caused when a sprite plane completely hides the primary
4704 * plane.
4705 */
4706static void
4707intel_pre_disable_primary(struct drm_crtc *crtc)
4708{
4709 struct drm_device *dev = crtc->dev;
4710 struct drm_i915_private *dev_priv = dev->dev_private;
4711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4712 int pipe = intel_crtc->pipe;
4713
4714 /*
4715 * Gen2 reports pipe underruns whenever all planes are disabled.
4716 * So diasble underrun reporting before all the planes get disabled.
4717 * FIXME: Need to fix the logic to work when we turn off all planes
4718 * but leave the pipe running.
4719 */
4720 if (IS_GEN2(dev))
4721 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4722
4723 /*
4724 * Vblank time updates from the shadow to live plane control register
4725 * are blocked if the memory self-refresh mode is active at that
4726 * moment. So to make sure the plane gets truly disabled, disable
4727 * first the self-refresh mode. The self-refresh enable bit in turn
4728 * will be checked/applied by the HW only at the next frame start
4729 * event which is after the vblank start event, so we need to have a
4730 * wait-for-vblank between disabling the plane and the pipe.
4731 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004732 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004733 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004734 dev_priv->wm.vlv.cxsr = false;
4735 intel_wait_for_vblank(dev, pipe);
4736 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004737
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004738 /*
4739 * FIXME IPS should be fine as long as one plane is
4740 * enabled, but in practice it seems to have problems
4741 * when going from primary only to sprite only and vice
4742 * versa.
4743 */
4744 hsw_disable_ips(intel_crtc);
4745}
4746
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004747static void intel_post_plane_update(struct intel_crtc *crtc)
4748{
4749 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4750 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004751 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004752
4753 if (atomic->wait_vblank)
4754 intel_wait_for_vblank(dev, crtc->pipe);
4755
4756 intel_frontbuffer_flip(dev, atomic->fb_bits);
4757
Ville Syrjälä852eb002015-06-24 22:00:07 +03004758 if (atomic->disable_cxsr)
4759 crtc->wm.cxsr_allowed = true;
4760
Ville Syrjäläf015c552015-06-24 22:00:02 +03004761 if (crtc->atomic.update_wm_post)
4762 intel_update_watermarks(&crtc->base);
4763
Paulo Zanonic80ac852015-07-02 19:25:13 -03004764 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004765 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004766
4767 if (atomic->post_enable_primary)
4768 intel_post_enable_primary(&crtc->base);
4769
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004770 memset(atomic, 0, sizeof(*atomic));
4771}
4772
4773static void intel_pre_plane_update(struct intel_crtc *crtc)
4774{
4775 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004776 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004777 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004778
Paulo Zanonic80ac852015-07-02 19:25:13 -03004779 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004780 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004781
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004782 if (crtc->atomic.disable_ips)
4783 hsw_disable_ips(crtc);
4784
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004785 if (atomic->pre_disable_primary)
4786 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004787
4788 if (atomic->disable_cxsr) {
4789 crtc->wm.cxsr_allowed = false;
4790 intel_set_memory_cxsr(dev_priv, false);
4791 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004792}
4793
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004794static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004795{
4796 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004797 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004798 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004799 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004800
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004801 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004802
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004803 drm_for_each_plane_mask(p, dev, plane_mask)
4804 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004805
Daniel Vetterf99d7062014-06-19 16:01:59 +02004806 /*
4807 * FIXME: Once we grow proper nuclear flip support out of this we need
4808 * to compute the mask of flip planes precisely. For the time being
4809 * consider this a flip to a NULL plane.
4810 */
4811 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004812}
4813
Jesse Barnesf67a5592011-01-05 10:31:48 -08004814static void ironlake_crtc_enable(struct drm_crtc *crtc)
4815{
4816 struct drm_device *dev = crtc->dev;
4817 struct drm_i915_private *dev_priv = dev->dev_private;
4818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004819 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004820 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004821
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004822 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004823 return;
4824
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004825 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004826 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4827
4828 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004829 intel_prepare_shared_dpll(intel_crtc);
4830
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004831 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304832 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004833
4834 intel_set_pipe_timings(intel_crtc);
4835
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004836 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004837 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004838 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004839 }
4840
4841 ironlake_set_pipeconf(crtc);
4842
Jesse Barnesf67a5592011-01-05 10:31:48 -08004843 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004844
Daniel Vettera72e4c92014-09-30 10:56:47 +02004845 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004846
Daniel Vetterf6736a12013-06-05 13:34:30 +02004847 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004848 if (encoder->pre_enable)
4849 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004850
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004851 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004852 /* Note: FDI PLL enabling _must_ be done before we enable the
4853 * cpu pipes, hence this is separate from all the other fdi/pch
4854 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004855 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004856 } else {
4857 assert_fdi_tx_disabled(dev_priv, pipe);
4858 assert_fdi_rx_disabled(dev_priv, pipe);
4859 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004860
Jesse Barnesb074cec2013-04-25 12:55:02 -07004861 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004862
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004863 /*
4864 * On ILK+ LUT must be loaded before the pipe is running but with
4865 * clocks enabled
4866 */
4867 intel_crtc_load_lut(crtc);
4868
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004869 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004870 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004871
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004872 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004873 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004874
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004875 assert_vblank_disabled(crtc);
4876 drm_crtc_vblank_on(crtc);
4877
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004878 for_each_encoder_on_crtc(dev, crtc, encoder)
4879 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004880
4881 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004882 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004883
4884 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4885 if (intel_crtc->config->has_pch_encoder)
4886 intel_wait_for_vblank(dev, pipe);
4887 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004888}
4889
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004890/* IPS only exists on ULT machines and is tied to pipe A. */
4891static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4892{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004893 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004894}
4895
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004896static void haswell_crtc_enable(struct drm_crtc *crtc)
4897{
4898 struct drm_device *dev = crtc->dev;
4899 struct drm_i915_private *dev_priv = dev->dev_private;
4900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4901 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004902 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4903 struct intel_crtc_state *pipe_config =
4904 to_intel_crtc_state(crtc->state);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304905 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004906
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004907 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004908 return;
4909
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004910 if (intel_crtc->config->has_pch_encoder)
4911 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4912 false);
4913
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004914 if (intel_crtc_to_shared_dpll(intel_crtc))
4915 intel_enable_shared_dpll(intel_crtc);
4916
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004917 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304918 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004919
4920 intel_set_pipe_timings(intel_crtc);
4921
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004922 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4923 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4924 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004925 }
4926
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004927 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004928 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004929 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004930 }
4931
4932 haswell_set_pipeconf(crtc);
4933
4934 intel_set_pipe_csc(crtc);
4935
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004936 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004937
Daniel Vettera72e4c92014-09-30 10:56:47 +02004938 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304939 for_each_encoder_on_crtc(dev, crtc, encoder) {
4940 if (encoder->pre_pll_enable)
4941 encoder->pre_pll_enable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004942 if (encoder->pre_enable)
4943 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304944 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004945
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004946 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004947 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004948
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304949 if (!is_dsi)
4950 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004951
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004952 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004953 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004954 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004955 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004956
4957 /*
4958 * On ILK+ LUT must be loaded before the pipe is running but with
4959 * clocks enabled
4960 */
4961 intel_crtc_load_lut(crtc);
4962
Paulo Zanoni1f544382012-10-24 11:32:00 -02004963 intel_ddi_set_pipe_settings(crtc);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304964 if (!is_dsi)
4965 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004966
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004967 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004968 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004969
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004970 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004971 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004972
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304973 if (intel_crtc->config->dp_encoder_is_mst && !is_dsi)
Dave Airlie0e32b392014-05-02 14:02:48 +10004974 intel_ddi_set_vc_payload_alloc(crtc, true);
4975
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004976 assert_vblank_disabled(crtc);
4977 drm_crtc_vblank_on(crtc);
4978
Jani Nikula8807e552013-08-30 19:40:32 +03004979 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004980 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004981 intel_opregion_notify_encoder(encoder, true);
4982 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004983
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004984 if (intel_crtc->config->has_pch_encoder)
4985 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4986 true);
4987
Paulo Zanonie4916942013-09-20 16:21:19 -03004988 /* If we change the relative order between pipe/planes enabling, we need
4989 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004990 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4991 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4992 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4993 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4994 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004995}
4996
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004997static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004998{
4999 struct drm_device *dev = crtc->base.dev;
5000 struct drm_i915_private *dev_priv = dev->dev_private;
5001 int pipe = crtc->pipe;
5002
5003 /* To avoid upsetting the power well on haswell only disable the pfit if
5004 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005005 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005006 I915_WRITE(PF_CTL(pipe), 0);
5007 I915_WRITE(PF_WIN_POS(pipe), 0);
5008 I915_WRITE(PF_WIN_SZ(pipe), 0);
5009 }
5010}
5011
Jesse Barnes6be4a602010-09-10 10:26:01 -07005012static void ironlake_crtc_disable(struct drm_crtc *crtc)
5013{
5014 struct drm_device *dev = crtc->dev;
5015 struct drm_i915_private *dev_priv = dev->dev_private;
5016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005017 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005018 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005019 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005020
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005021 if (intel_crtc->config->has_pch_encoder)
5022 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5023
Daniel Vetterea9d7582012-07-10 10:42:52 +02005024 for_each_encoder_on_crtc(dev, crtc, encoder)
5025 encoder->disable(encoder);
5026
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005027 drm_crtc_vblank_off(crtc);
5028 assert_vblank_disabled(crtc);
5029
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005030 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005031
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005032 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005033
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005034 if (intel_crtc->config->has_pch_encoder)
5035 ironlake_fdi_disable(crtc);
5036
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005037 for_each_encoder_on_crtc(dev, crtc, encoder)
5038 if (encoder->post_disable)
5039 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005040
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005041 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005042 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005043
Daniel Vetterd925c592013-06-05 13:34:04 +02005044 if (HAS_PCH_CPT(dev)) {
5045 /* disable TRANS_DP_CTL */
5046 reg = TRANS_DP_CTL(pipe);
5047 temp = I915_READ(reg);
5048 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5049 TRANS_DP_PORT_SEL_MASK);
5050 temp |= TRANS_DP_PORT_SEL_NONE;
5051 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005052
Daniel Vetterd925c592013-06-05 13:34:04 +02005053 /* disable DPLL_SEL */
5054 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005055 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005056 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005057 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005058
Daniel Vetterd925c592013-06-05 13:34:04 +02005059 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005060 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005061
5062 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005063}
5064
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005065static void haswell_crtc_disable(struct drm_crtc *crtc)
5066{
5067 struct drm_device *dev = crtc->dev;
5068 struct drm_i915_private *dev_priv = dev->dev_private;
5069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5070 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005071 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305072 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005073
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005074 if (intel_crtc->config->has_pch_encoder)
5075 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5076 false);
5077
Jani Nikula8807e552013-08-30 19:40:32 +03005078 for_each_encoder_on_crtc(dev, crtc, encoder) {
5079 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005080 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005081 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005082
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005083 drm_crtc_vblank_off(crtc);
5084 assert_vblank_disabled(crtc);
5085
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005086 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005087
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005088 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005089 intel_ddi_set_vc_payload_alloc(crtc, false);
5090
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305091 if (!is_dsi)
5092 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005093
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005094 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005095 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005096 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005097 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005098
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305099 if (!is_dsi)
5100 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005101
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005102 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005103 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005104 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005105 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005106
Imre Deak97b040a2014-06-25 22:01:50 +03005107 for_each_encoder_on_crtc(dev, crtc, encoder)
5108 if (encoder->post_disable)
5109 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005110
5111 if (intel_crtc->config->has_pch_encoder)
5112 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5113 true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005114}
5115
Jesse Barnes2dd24552013-04-25 12:55:01 -07005116static void i9xx_pfit_enable(struct intel_crtc *crtc)
5117{
5118 struct drm_device *dev = crtc->base.dev;
5119 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005120 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005121
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005122 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005123 return;
5124
Daniel Vetterc0b03412013-05-28 12:05:54 +02005125 /*
5126 * The panel fitter should only be adjusted whilst the pipe is disabled,
5127 * according to register description and PRM.
5128 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005129 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5130 assert_pipe_disabled(dev_priv, crtc->pipe);
5131
Jesse Barnesb074cec2013-04-25 12:55:02 -07005132 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5133 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005134
5135 /* Border color in case we don't scale up to the full screen. Black by
5136 * default, change to something else for debugging. */
5137 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005138}
5139
Dave Airlied05410f2014-06-05 13:22:59 +10005140static enum intel_display_power_domain port_to_power_domain(enum port port)
5141{
5142 switch (port) {
5143 case PORT_A:
5144 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5145 case PORT_B:
5146 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5147 case PORT_C:
5148 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5149 case PORT_D:
5150 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005151 case PORT_E:
5152 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005153 default:
5154 WARN_ON_ONCE(1);
5155 return POWER_DOMAIN_PORT_OTHER;
5156 }
5157}
5158
Imre Deak77d22dc2014-03-05 16:20:52 +02005159#define for_each_power_domain(domain, mask) \
5160 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5161 if ((1 << (domain)) & (mask))
5162
Imre Deak319be8a2014-03-04 19:22:57 +02005163enum intel_display_power_domain
5164intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005165{
Imre Deak319be8a2014-03-04 19:22:57 +02005166 struct drm_device *dev = intel_encoder->base.dev;
5167 struct intel_digital_port *intel_dig_port;
5168
5169 switch (intel_encoder->type) {
5170 case INTEL_OUTPUT_UNKNOWN:
5171 /* Only DDI platforms should ever use this output type */
5172 WARN_ON_ONCE(!HAS_DDI(dev));
5173 case INTEL_OUTPUT_DISPLAYPORT:
5174 case INTEL_OUTPUT_HDMI:
5175 case INTEL_OUTPUT_EDP:
5176 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005177 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005178 case INTEL_OUTPUT_DP_MST:
5179 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5180 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005181 case INTEL_OUTPUT_ANALOG:
5182 return POWER_DOMAIN_PORT_CRT;
5183 case INTEL_OUTPUT_DSI:
5184 return POWER_DOMAIN_PORT_DSI;
5185 default:
5186 return POWER_DOMAIN_PORT_OTHER;
5187 }
5188}
5189
5190static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5191{
5192 struct drm_device *dev = crtc->dev;
5193 struct intel_encoder *intel_encoder;
5194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5195 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005196 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005197 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005198
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005199 if (!crtc->state->active)
5200 return 0;
5201
Imre Deak77d22dc2014-03-05 16:20:52 +02005202 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5203 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005204 if (intel_crtc->config->pch_pfit.enabled ||
5205 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005206 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5207
Imre Deak319be8a2014-03-04 19:22:57 +02005208 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5209 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5210
Imre Deak77d22dc2014-03-05 16:20:52 +02005211 return mask;
5212}
5213
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005214static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5215{
5216 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5218 enum intel_display_power_domain domain;
5219 unsigned long domains, new_domains, old_domains;
5220
5221 old_domains = intel_crtc->enabled_power_domains;
5222 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5223
5224 domains = new_domains & ~old_domains;
5225
5226 for_each_power_domain(domain, domains)
5227 intel_display_power_get(dev_priv, domain);
5228
5229 return old_domains & ~new_domains;
5230}
5231
5232static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5233 unsigned long domains)
5234{
5235 enum intel_display_power_domain domain;
5236
5237 for_each_power_domain(domain, domains)
5238 intel_display_power_put(dev_priv, domain);
5239}
5240
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005241static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005242{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005243 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005244 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005245 unsigned long put_domains[I915_MAX_PIPES] = {};
5246 struct drm_crtc_state *crtc_state;
5247 struct drm_crtc *crtc;
5248 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005249
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005250 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5251 if (needs_modeset(crtc->state))
5252 put_domains[to_intel_crtc(crtc)->pipe] =
5253 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005254 }
5255
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005256 if (dev_priv->display.modeset_commit_cdclk) {
5257 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5258
5259 if (cdclk != dev_priv->cdclk_freq &&
5260 !WARN_ON(!state->allow_modeset))
5261 dev_priv->display.modeset_commit_cdclk(state);
5262 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005263
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005264 for (i = 0; i < I915_MAX_PIPES; i++)
5265 if (put_domains[i])
5266 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005267}
5268
Mika Kaholaadafdc62015-08-18 14:36:59 +03005269static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5270{
5271 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5272
5273 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5274 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5275 return max_cdclk_freq;
5276 else if (IS_CHERRYVIEW(dev_priv))
5277 return max_cdclk_freq*95/100;
5278 else if (INTEL_INFO(dev_priv)->gen < 4)
5279 return 2*max_cdclk_freq*90/100;
5280 else
5281 return max_cdclk_freq*90/100;
5282}
5283
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005284static void intel_update_max_cdclk(struct drm_device *dev)
5285{
5286 struct drm_i915_private *dev_priv = dev->dev_private;
5287
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005288 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005289 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5290
5291 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5292 dev_priv->max_cdclk_freq = 675000;
5293 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5294 dev_priv->max_cdclk_freq = 540000;
5295 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5296 dev_priv->max_cdclk_freq = 450000;
5297 else
5298 dev_priv->max_cdclk_freq = 337500;
5299 } else if (IS_BROADWELL(dev)) {
5300 /*
5301 * FIXME with extra cooling we can allow
5302 * 540 MHz for ULX and 675 Mhz for ULT.
5303 * How can we know if extra cooling is
5304 * available? PCI ID, VTB, something else?
5305 */
5306 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5307 dev_priv->max_cdclk_freq = 450000;
5308 else if (IS_BDW_ULX(dev))
5309 dev_priv->max_cdclk_freq = 450000;
5310 else if (IS_BDW_ULT(dev))
5311 dev_priv->max_cdclk_freq = 540000;
5312 else
5313 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005314 } else if (IS_CHERRYVIEW(dev)) {
5315 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005316 } else if (IS_VALLEYVIEW(dev)) {
5317 dev_priv->max_cdclk_freq = 400000;
5318 } else {
5319 /* otherwise assume cdclk is fixed */
5320 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5321 }
5322
Mika Kaholaadafdc62015-08-18 14:36:59 +03005323 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5324
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005325 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5326 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005327
5328 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5329 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005330}
5331
5332static void intel_update_cdclk(struct drm_device *dev)
5333{
5334 struct drm_i915_private *dev_priv = dev->dev_private;
5335
5336 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5337 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5338 dev_priv->cdclk_freq);
5339
5340 /*
5341 * Program the gmbus_freq based on the cdclk frequency.
5342 * BSpec erroneously claims we should aim for 4MHz, but
5343 * in fact 1MHz is the correct frequency.
5344 */
5345 if (IS_VALLEYVIEW(dev)) {
5346 /*
5347 * Program the gmbus_freq based on the cdclk frequency.
5348 * BSpec erroneously claims we should aim for 4MHz, but
5349 * in fact 1MHz is the correct frequency.
5350 */
5351 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5352 }
5353
5354 if (dev_priv->max_cdclk_freq == 0)
5355 intel_update_max_cdclk(dev);
5356}
5357
Damien Lespiau70d0c572015-06-04 18:21:29 +01005358static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305359{
5360 struct drm_i915_private *dev_priv = dev->dev_private;
5361 uint32_t divider;
5362 uint32_t ratio;
5363 uint32_t current_freq;
5364 int ret;
5365
5366 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5367 switch (frequency) {
5368 case 144000:
5369 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5370 ratio = BXT_DE_PLL_RATIO(60);
5371 break;
5372 case 288000:
5373 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5374 ratio = BXT_DE_PLL_RATIO(60);
5375 break;
5376 case 384000:
5377 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5378 ratio = BXT_DE_PLL_RATIO(60);
5379 break;
5380 case 576000:
5381 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5382 ratio = BXT_DE_PLL_RATIO(60);
5383 break;
5384 case 624000:
5385 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5386 ratio = BXT_DE_PLL_RATIO(65);
5387 break;
5388 case 19200:
5389 /*
5390 * Bypass frequency with DE PLL disabled. Init ratio, divider
5391 * to suppress GCC warning.
5392 */
5393 ratio = 0;
5394 divider = 0;
5395 break;
5396 default:
5397 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5398
5399 return;
5400 }
5401
5402 mutex_lock(&dev_priv->rps.hw_lock);
5403 /* Inform power controller of upcoming frequency change */
5404 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5405 0x80000000);
5406 mutex_unlock(&dev_priv->rps.hw_lock);
5407
5408 if (ret) {
5409 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5410 ret, frequency);
5411 return;
5412 }
5413
5414 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5415 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5416 current_freq = current_freq * 500 + 1000;
5417
5418 /*
5419 * DE PLL has to be disabled when
5420 * - setting to 19.2MHz (bypass, PLL isn't used)
5421 * - before setting to 624MHz (PLL needs toggling)
5422 * - before setting to any frequency from 624MHz (PLL needs toggling)
5423 */
5424 if (frequency == 19200 || frequency == 624000 ||
5425 current_freq == 624000) {
5426 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5427 /* Timeout 200us */
5428 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5429 1))
5430 DRM_ERROR("timout waiting for DE PLL unlock\n");
5431 }
5432
5433 if (frequency != 19200) {
5434 uint32_t val;
5435
5436 val = I915_READ(BXT_DE_PLL_CTL);
5437 val &= ~BXT_DE_PLL_RATIO_MASK;
5438 val |= ratio;
5439 I915_WRITE(BXT_DE_PLL_CTL, val);
5440
5441 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5442 /* Timeout 200us */
5443 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5444 DRM_ERROR("timeout waiting for DE PLL lock\n");
5445
5446 val = I915_READ(CDCLK_CTL);
5447 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5448 val |= divider;
5449 /*
5450 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5451 * enable otherwise.
5452 */
5453 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5454 if (frequency >= 500000)
5455 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5456
5457 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5458 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5459 val |= (frequency - 1000) / 500;
5460 I915_WRITE(CDCLK_CTL, val);
5461 }
5462
5463 mutex_lock(&dev_priv->rps.hw_lock);
5464 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5465 DIV_ROUND_UP(frequency, 25000));
5466 mutex_unlock(&dev_priv->rps.hw_lock);
5467
5468 if (ret) {
5469 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5470 ret, frequency);
5471 return;
5472 }
5473
Damien Lespiaua47871b2015-06-04 18:21:34 +01005474 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305475}
5476
5477void broxton_init_cdclk(struct drm_device *dev)
5478{
5479 struct drm_i915_private *dev_priv = dev->dev_private;
5480 uint32_t val;
5481
5482 /*
5483 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5484 * or else the reset will hang because there is no PCH to respond.
5485 * Move the handshake programming to initialization sequence.
5486 * Previously was left up to BIOS.
5487 */
5488 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5489 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5490 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5491
5492 /* Enable PG1 for cdclk */
5493 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5494
5495 /* check if cd clock is enabled */
5496 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5497 DRM_DEBUG_KMS("Display already initialized\n");
5498 return;
5499 }
5500
5501 /*
5502 * FIXME:
5503 * - The initial CDCLK needs to be read from VBT.
5504 * Need to make this change after VBT has changes for BXT.
5505 * - check if setting the max (or any) cdclk freq is really necessary
5506 * here, it belongs to modeset time
5507 */
5508 broxton_set_cdclk(dev, 624000);
5509
5510 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005511 POSTING_READ(DBUF_CTL);
5512
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305513 udelay(10);
5514
5515 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5516 DRM_ERROR("DBuf power enable timeout!\n");
5517}
5518
5519void broxton_uninit_cdclk(struct drm_device *dev)
5520{
5521 struct drm_i915_private *dev_priv = dev->dev_private;
5522
5523 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005524 POSTING_READ(DBUF_CTL);
5525
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305526 udelay(10);
5527
5528 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5529 DRM_ERROR("DBuf power disable timeout!\n");
5530
5531 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5532 broxton_set_cdclk(dev, 19200);
5533
5534 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5535}
5536
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005537static const struct skl_cdclk_entry {
5538 unsigned int freq;
5539 unsigned int vco;
5540} skl_cdclk_frequencies[] = {
5541 { .freq = 308570, .vco = 8640 },
5542 { .freq = 337500, .vco = 8100 },
5543 { .freq = 432000, .vco = 8640 },
5544 { .freq = 450000, .vco = 8100 },
5545 { .freq = 540000, .vco = 8100 },
5546 { .freq = 617140, .vco = 8640 },
5547 { .freq = 675000, .vco = 8100 },
5548};
5549
5550static unsigned int skl_cdclk_decimal(unsigned int freq)
5551{
5552 return (freq - 1000) / 500;
5553}
5554
5555static unsigned int skl_cdclk_get_vco(unsigned int freq)
5556{
5557 unsigned int i;
5558
5559 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5560 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5561
5562 if (e->freq == freq)
5563 return e->vco;
5564 }
5565
5566 return 8100;
5567}
5568
5569static void
5570skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5571{
5572 unsigned int min_freq;
5573 u32 val;
5574
5575 /* select the minimum CDCLK before enabling DPLL 0 */
5576 val = I915_READ(CDCLK_CTL);
5577 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5578 val |= CDCLK_FREQ_337_308;
5579
5580 if (required_vco == 8640)
5581 min_freq = 308570;
5582 else
5583 min_freq = 337500;
5584
5585 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5586
5587 I915_WRITE(CDCLK_CTL, val);
5588 POSTING_READ(CDCLK_CTL);
5589
5590 /*
5591 * We always enable DPLL0 with the lowest link rate possible, but still
5592 * taking into account the VCO required to operate the eDP panel at the
5593 * desired frequency. The usual DP link rates operate with a VCO of
5594 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5595 * The modeset code is responsible for the selection of the exact link
5596 * rate later on, with the constraint of choosing a frequency that
5597 * works with required_vco.
5598 */
5599 val = I915_READ(DPLL_CTRL1);
5600
5601 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5602 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5603 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5604 if (required_vco == 8640)
5605 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5606 SKL_DPLL0);
5607 else
5608 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5609 SKL_DPLL0);
5610
5611 I915_WRITE(DPLL_CTRL1, val);
5612 POSTING_READ(DPLL_CTRL1);
5613
5614 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5615
5616 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5617 DRM_ERROR("DPLL0 not locked\n");
5618}
5619
5620static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5621{
5622 int ret;
5623 u32 val;
5624
5625 /* inform PCU we want to change CDCLK */
5626 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5627 mutex_lock(&dev_priv->rps.hw_lock);
5628 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5629 mutex_unlock(&dev_priv->rps.hw_lock);
5630
5631 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5632}
5633
5634static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5635{
5636 unsigned int i;
5637
5638 for (i = 0; i < 15; i++) {
5639 if (skl_cdclk_pcu_ready(dev_priv))
5640 return true;
5641 udelay(10);
5642 }
5643
5644 return false;
5645}
5646
5647static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5648{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005649 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005650 u32 freq_select, pcu_ack;
5651
5652 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5653
5654 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5655 DRM_ERROR("failed to inform PCU about cdclk change\n");
5656 return;
5657 }
5658
5659 /* set CDCLK_CTL */
5660 switch(freq) {
5661 case 450000:
5662 case 432000:
5663 freq_select = CDCLK_FREQ_450_432;
5664 pcu_ack = 1;
5665 break;
5666 case 540000:
5667 freq_select = CDCLK_FREQ_540;
5668 pcu_ack = 2;
5669 break;
5670 case 308570:
5671 case 337500:
5672 default:
5673 freq_select = CDCLK_FREQ_337_308;
5674 pcu_ack = 0;
5675 break;
5676 case 617140:
5677 case 675000:
5678 freq_select = CDCLK_FREQ_675_617;
5679 pcu_ack = 3;
5680 break;
5681 }
5682
5683 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5684 POSTING_READ(CDCLK_CTL);
5685
5686 /* inform PCU of the change */
5687 mutex_lock(&dev_priv->rps.hw_lock);
5688 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5689 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005690
5691 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005692}
5693
5694void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5695{
5696 /* disable DBUF power */
5697 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5698 POSTING_READ(DBUF_CTL);
5699
5700 udelay(10);
5701
5702 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5703 DRM_ERROR("DBuf power disable timeout\n");
5704
Animesh Manna4e961e42015-08-26 01:36:08 +05305705 /*
5706 * DMC assumes ownership of LCPLL and will get confused if we touch it.
5707 */
5708 if (dev_priv->csr.dmc_payload) {
5709 /* disable DPLL0 */
5710 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) &
5711 ~LCPLL_PLL_ENABLE);
5712 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5713 DRM_ERROR("Couldn't disable DPLL0\n");
5714 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005715
5716 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5717}
5718
5719void skl_init_cdclk(struct drm_i915_private *dev_priv)
5720{
5721 u32 val;
5722 unsigned int required_vco;
5723
5724 /* enable PCH reset handshake */
5725 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5726 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5727
5728 /* enable PG1 and Misc I/O */
5729 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5730
Gary Wang39d9b852015-08-28 16:40:34 +08005731 /* DPLL0 not enabled (happens on early BIOS versions) */
5732 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5733 /* enable DPLL0 */
5734 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5735 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005736 }
5737
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005738 /* set CDCLK to the frequency the BIOS chose */
5739 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5740
5741 /* enable DBUF power */
5742 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5743 POSTING_READ(DBUF_CTL);
5744
5745 udelay(10);
5746
5747 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5748 DRM_ERROR("DBuf power enable timeout\n");
5749}
5750
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305751int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5752{
5753 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5754 uint32_t cdctl = I915_READ(CDCLK_CTL);
5755 int freq = dev_priv->skl_boot_cdclk;
5756
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305757 /*
5758 * check if the pre-os intialized the display
5759 * There is SWF18 scratchpad register defined which is set by the
5760 * pre-os which can be used by the OS drivers to check the status
5761 */
5762 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5763 goto sanitize;
5764
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305765 /* Is PLL enabled and locked ? */
5766 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5767 goto sanitize;
5768
5769 /* DPLL okay; verify the cdclock
5770 *
5771 * Noticed in some instances that the freq selection is correct but
5772 * decimal part is programmed wrong from BIOS where pre-os does not
5773 * enable display. Verify the same as well.
5774 */
5775 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5776 /* All well; nothing to sanitize */
5777 return false;
5778sanitize:
5779 /*
5780 * As of now initialize with max cdclk till
5781 * we get dynamic cdclk support
5782 * */
5783 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5784 skl_init_cdclk(dev_priv);
5785
5786 /* we did have to sanitize */
5787 return true;
5788}
5789
Jesse Barnes30a970c2013-11-04 13:48:12 -08005790/* Adjust CDclk dividers to allow high res or save power if possible */
5791static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5792{
5793 struct drm_i915_private *dev_priv = dev->dev_private;
5794 u32 val, cmd;
5795
Vandana Kannan164dfd22014-11-24 13:37:41 +05305796 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5797 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005798
Ville Syrjälädfcab172014-06-13 13:37:47 +03005799 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005800 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005801 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005802 cmd = 1;
5803 else
5804 cmd = 0;
5805
5806 mutex_lock(&dev_priv->rps.hw_lock);
5807 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5808 val &= ~DSPFREQGUAR_MASK;
5809 val |= (cmd << DSPFREQGUAR_SHIFT);
5810 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5811 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5812 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5813 50)) {
5814 DRM_ERROR("timed out waiting for CDclk change\n");
5815 }
5816 mutex_unlock(&dev_priv->rps.hw_lock);
5817
Ville Syrjälä54433e92015-05-26 20:42:31 +03005818 mutex_lock(&dev_priv->sb_lock);
5819
Ville Syrjälädfcab172014-06-13 13:37:47 +03005820 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005821 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005822
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005823 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005824
Jesse Barnes30a970c2013-11-04 13:48:12 -08005825 /* adjust cdclk divider */
5826 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005827 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005828 val |= divider;
5829 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005830
5831 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005832 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005833 50))
5834 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005835 }
5836
Jesse Barnes30a970c2013-11-04 13:48:12 -08005837 /* adjust self-refresh exit latency value */
5838 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5839 val &= ~0x7f;
5840
5841 /*
5842 * For high bandwidth configs, we set a higher latency in the bunit
5843 * so that the core display fetch happens in time to avoid underruns.
5844 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005845 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005846 val |= 4500 / 250; /* 4.5 usec */
5847 else
5848 val |= 3000 / 250; /* 3.0 usec */
5849 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005850
Ville Syrjäläa5805162015-05-26 20:42:30 +03005851 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005852
Ville Syrjäläb6283052015-06-03 15:45:07 +03005853 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005854}
5855
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005856static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5857{
5858 struct drm_i915_private *dev_priv = dev->dev_private;
5859 u32 val, cmd;
5860
Vandana Kannan164dfd22014-11-24 13:37:41 +05305861 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5862 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005863
5864 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005865 case 333333:
5866 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005867 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005868 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005869 break;
5870 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005871 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005872 return;
5873 }
5874
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005875 /*
5876 * Specs are full of misinformation, but testing on actual
5877 * hardware has shown that we just need to write the desired
5878 * CCK divider into the Punit register.
5879 */
5880 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5881
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005882 mutex_lock(&dev_priv->rps.hw_lock);
5883 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5884 val &= ~DSPFREQGUAR_MASK_CHV;
5885 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5886 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5887 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5888 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5889 50)) {
5890 DRM_ERROR("timed out waiting for CDclk change\n");
5891 }
5892 mutex_unlock(&dev_priv->rps.hw_lock);
5893
Ville Syrjäläb6283052015-06-03 15:45:07 +03005894 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005895}
5896
Jesse Barnes30a970c2013-11-04 13:48:12 -08005897static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5898 int max_pixclk)
5899{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005900 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005901 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005902
Jesse Barnes30a970c2013-11-04 13:48:12 -08005903 /*
5904 * Really only a few cases to deal with, as only 4 CDclks are supported:
5905 * 200MHz
5906 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005907 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005908 * 400MHz (VLV only)
5909 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5910 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005911 *
5912 * We seem to get an unstable or solid color picture at 200MHz.
5913 * Not sure what's wrong. For now use 200MHz only when all pipes
5914 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005915 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005916 if (!IS_CHERRYVIEW(dev_priv) &&
5917 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005918 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005919 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005920 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005921 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005922 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005923 else
5924 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005925}
5926
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305927static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5928 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005929{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305930 /*
5931 * FIXME:
5932 * - remove the guardband, it's not needed on BXT
5933 * - set 19.2MHz bypass frequency if there are no active pipes
5934 */
5935 if (max_pixclk > 576000*9/10)
5936 return 624000;
5937 else if (max_pixclk > 384000*9/10)
5938 return 576000;
5939 else if (max_pixclk > 288000*9/10)
5940 return 384000;
5941 else if (max_pixclk > 144000*9/10)
5942 return 288000;
5943 else
5944 return 144000;
5945}
5946
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005947/* Compute the max pixel clock for new configuration. Uses atomic state if
5948 * that's non-NULL, look at current state otherwise. */
5949static int intel_mode_max_pixclk(struct drm_device *dev,
5950 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005951{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005952 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005953 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005954 int max_pixclk = 0;
5955
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005956 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005957 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005958 if (IS_ERR(crtc_state))
5959 return PTR_ERR(crtc_state);
5960
5961 if (!crtc_state->base.enable)
5962 continue;
5963
5964 max_pixclk = max(max_pixclk,
5965 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005966 }
5967
5968 return max_pixclk;
5969}
5970
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005971static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005972{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005973 struct drm_device *dev = state->dev;
5974 struct drm_i915_private *dev_priv = dev->dev_private;
5975 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005976
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005977 if (max_pixclk < 0)
5978 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005979
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005980 to_intel_atomic_state(state)->cdclk =
5981 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305982
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005983 return 0;
5984}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005985
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005986static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5987{
5988 struct drm_device *dev = state->dev;
5989 struct drm_i915_private *dev_priv = dev->dev_private;
5990 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005991
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005992 if (max_pixclk < 0)
5993 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005994
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005995 to_intel_atomic_state(state)->cdclk =
5996 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005997
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005998 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005999}
6000
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006001static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6002{
6003 unsigned int credits, default_credits;
6004
6005 if (IS_CHERRYVIEW(dev_priv))
6006 default_credits = PFI_CREDIT(12);
6007 else
6008 default_credits = PFI_CREDIT(8);
6009
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006010 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006011 /* CHV suggested value is 31 or 63 */
6012 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006013 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006014 else
6015 credits = PFI_CREDIT(15);
6016 } else {
6017 credits = default_credits;
6018 }
6019
6020 /*
6021 * WA - write default credits before re-programming
6022 * FIXME: should we also set the resend bit here?
6023 */
6024 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6025 default_credits);
6026
6027 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6028 credits | PFI_CREDIT_RESEND);
6029
6030 /*
6031 * FIXME is this guaranteed to clear
6032 * immediately or should we poll for it?
6033 */
6034 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6035}
6036
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006037static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006038{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006039 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006040 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006041 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006042
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006043 /*
6044 * FIXME: We can end up here with all power domains off, yet
6045 * with a CDCLK frequency other than the minimum. To account
6046 * for this take the PIPE-A power domain, which covers the HW
6047 * blocks needed for the following programming. This can be
6048 * removed once it's guaranteed that we get here either with
6049 * the minimum CDCLK set, or the required power domains
6050 * enabled.
6051 */
6052 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006053
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006054 if (IS_CHERRYVIEW(dev))
6055 cherryview_set_cdclk(dev, req_cdclk);
6056 else
6057 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006058
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006059 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006060
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006061 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006062}
6063
Jesse Barnes89b667f2013-04-18 14:51:36 -07006064static void valleyview_crtc_enable(struct drm_crtc *crtc)
6065{
6066 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006067 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006068 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6069 struct intel_encoder *encoder;
6070 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03006071 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006072
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006073 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006074 return;
6075
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006076 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306077
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006078 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306079 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006080
6081 intel_set_pipe_timings(intel_crtc);
6082
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006083 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6084 struct drm_i915_private *dev_priv = dev->dev_private;
6085
6086 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6087 I915_WRITE(CHV_CANVAS(pipe), 0);
6088 }
6089
Daniel Vetter5b18e572014-04-24 23:55:06 +02006090 i9xx_set_pipeconf(intel_crtc);
6091
Jesse Barnes89b667f2013-04-18 14:51:36 -07006092 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006093
Daniel Vettera72e4c92014-09-30 10:56:47 +02006094 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006095
Jesse Barnes89b667f2013-04-18 14:51:36 -07006096 for_each_encoder_on_crtc(dev, crtc, encoder)
6097 if (encoder->pre_pll_enable)
6098 encoder->pre_pll_enable(encoder);
6099
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006100 if (!is_dsi) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006101 if (IS_CHERRYVIEW(dev)) {
6102 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006103 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006104 } else {
6105 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006106 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006107 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006108 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006109
6110 for_each_encoder_on_crtc(dev, crtc, encoder)
6111 if (encoder->pre_enable)
6112 encoder->pre_enable(encoder);
6113
Jesse Barnes2dd24552013-04-25 12:55:01 -07006114 i9xx_pfit_enable(intel_crtc);
6115
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006116 intel_crtc_load_lut(crtc);
6117
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006118 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006119
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006120 assert_vblank_disabled(crtc);
6121 drm_crtc_vblank_on(crtc);
6122
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006123 for_each_encoder_on_crtc(dev, crtc, encoder)
6124 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006125}
6126
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006127static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6128{
6129 struct drm_device *dev = crtc->base.dev;
6130 struct drm_i915_private *dev_priv = dev->dev_private;
6131
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006132 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6133 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006134}
6135
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006136static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006137{
6138 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006139 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006140 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006141 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006142 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006143
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006144 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006145 return;
6146
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006147 i9xx_set_pll_dividers(intel_crtc);
6148
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006149 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306150 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006151
6152 intel_set_pipe_timings(intel_crtc);
6153
Daniel Vetter5b18e572014-04-24 23:55:06 +02006154 i9xx_set_pipeconf(intel_crtc);
6155
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006156 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006157
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006158 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006159 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006160
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006161 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006162 if (encoder->pre_enable)
6163 encoder->pre_enable(encoder);
6164
Daniel Vetterf6736a12013-06-05 13:34:30 +02006165 i9xx_enable_pll(intel_crtc);
6166
Jesse Barnes2dd24552013-04-25 12:55:01 -07006167 i9xx_pfit_enable(intel_crtc);
6168
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006169 intel_crtc_load_lut(crtc);
6170
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006171 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006172 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006173
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006174 assert_vblank_disabled(crtc);
6175 drm_crtc_vblank_on(crtc);
6176
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006177 for_each_encoder_on_crtc(dev, crtc, encoder)
6178 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006179}
6180
Daniel Vetter87476d62013-04-11 16:29:06 +02006181static void i9xx_pfit_disable(struct intel_crtc *crtc)
6182{
6183 struct drm_device *dev = crtc->base.dev;
6184 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006185
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006186 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006187 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006188
6189 assert_pipe_disabled(dev_priv, crtc->pipe);
6190
Daniel Vetter328d8e82013-05-08 10:36:31 +02006191 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6192 I915_READ(PFIT_CONTROL));
6193 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006194}
6195
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006196static void i9xx_crtc_disable(struct drm_crtc *crtc)
6197{
6198 struct drm_device *dev = crtc->dev;
6199 struct drm_i915_private *dev_priv = dev->dev_private;
6200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006201 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006202 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006203
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006204 /*
6205 * On gen2 planes are double buffered but the pipe isn't, so we must
6206 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006207 * We also need to wait on all gmch platforms because of the
6208 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006209 */
Imre Deak564ed192014-06-13 14:54:21 +03006210 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006211
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006212 for_each_encoder_on_crtc(dev, crtc, encoder)
6213 encoder->disable(encoder);
6214
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006215 drm_crtc_vblank_off(crtc);
6216 assert_vblank_disabled(crtc);
6217
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006218 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006219
Daniel Vetter87476d62013-04-11 16:29:06 +02006220 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006221
Jesse Barnes89b667f2013-04-18 14:51:36 -07006222 for_each_encoder_on_crtc(dev, crtc, encoder)
6223 if (encoder->post_disable)
6224 encoder->post_disable(encoder);
6225
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006226 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006227 if (IS_CHERRYVIEW(dev))
6228 chv_disable_pll(dev_priv, pipe);
6229 else if (IS_VALLEYVIEW(dev))
6230 vlv_disable_pll(dev_priv, pipe);
6231 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006232 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006233 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006234
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006235 for_each_encoder_on_crtc(dev, crtc, encoder)
6236 if (encoder->post_pll_disable)
6237 encoder->post_pll_disable(encoder);
6238
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006239 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006240 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006241}
6242
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006243static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006244{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006246 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006247 enum intel_display_power_domain domain;
6248 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006249
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006250 if (!intel_crtc->active)
6251 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006252
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006253 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006254 WARN_ON(intel_crtc->unpin_work);
6255
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006256 intel_pre_disable_primary(crtc);
6257 }
6258
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006259 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006260 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006261 intel_crtc->active = false;
6262 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006263 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006264
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006265 domains = intel_crtc->enabled_power_domains;
6266 for_each_power_domain(domain, domains)
6267 intel_display_power_put(dev_priv, domain);
6268 intel_crtc->enabled_power_domains = 0;
6269}
6270
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006271/*
6272 * turn all crtc's off, but do not adjust state
6273 * This has to be paired with a call to intel_modeset_setup_hw_state.
6274 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006275int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006276{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006277 struct drm_mode_config *config = &dev->mode_config;
6278 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6279 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006280 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006281 unsigned crtc_mask = 0;
6282 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006283
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006284 if (WARN_ON(!ctx))
6285 return 0;
6286
6287 lockdep_assert_held(&ctx->ww_ctx);
6288 state = drm_atomic_state_alloc(dev);
6289 if (WARN_ON(!state))
6290 return -ENOMEM;
6291
6292 state->acquire_ctx = ctx;
6293 state->allow_modeset = true;
6294
6295 for_each_crtc(dev, crtc) {
6296 struct drm_crtc_state *crtc_state =
6297 drm_atomic_get_crtc_state(state, crtc);
6298
6299 ret = PTR_ERR_OR_ZERO(crtc_state);
6300 if (ret)
6301 goto free;
6302
6303 if (!crtc_state->active)
6304 continue;
6305
6306 crtc_state->active = false;
6307 crtc_mask |= 1 << drm_crtc_index(crtc);
6308 }
6309
6310 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006311 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006312
6313 if (!ret) {
6314 for_each_crtc(dev, crtc)
6315 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6316 crtc->state->active = true;
6317
6318 return ret;
6319 }
6320 }
6321
6322free:
6323 if (ret)
6324 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6325 drm_atomic_state_free(state);
6326 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006327}
6328
Chris Wilsonea5b2132010-08-04 13:50:23 +01006329void intel_encoder_destroy(struct drm_encoder *encoder)
6330{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006331 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006332
Chris Wilsonea5b2132010-08-04 13:50:23 +01006333 drm_encoder_cleanup(encoder);
6334 kfree(intel_encoder);
6335}
6336
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006337/* Cross check the actual hw state with our own modeset state tracking (and it's
6338 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006339static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006340{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006341 struct drm_crtc *crtc = connector->base.state->crtc;
6342
6343 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6344 connector->base.base.id,
6345 connector->base.name);
6346
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006347 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006348 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006349 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006350
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006351 I915_STATE_WARN(!crtc,
6352 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006353
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006354 if (!crtc)
6355 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006356
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006357 I915_STATE_WARN(!crtc->state->active,
6358 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006359
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006360 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006361 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006362
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006363 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006364 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006365
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006366 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006367 "attached encoder crtc differs from connector crtc\n");
6368 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006369 I915_STATE_WARN(crtc && crtc->state->active,
6370 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006371 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6372 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006373 }
6374}
6375
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006376int intel_connector_init(struct intel_connector *connector)
6377{
6378 struct drm_connector_state *connector_state;
6379
6380 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6381 if (!connector_state)
6382 return -ENOMEM;
6383
6384 connector->base.state = connector_state;
6385 return 0;
6386}
6387
6388struct intel_connector *intel_connector_alloc(void)
6389{
6390 struct intel_connector *connector;
6391
6392 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6393 if (!connector)
6394 return NULL;
6395
6396 if (intel_connector_init(connector) < 0) {
6397 kfree(connector);
6398 return NULL;
6399 }
6400
6401 return connector;
6402}
6403
Daniel Vetterf0947c32012-07-02 13:10:34 +02006404/* Simple connector->get_hw_state implementation for encoders that support only
6405 * one connector and no cloning and hence the encoder state determines the state
6406 * of the connector. */
6407bool intel_connector_get_hw_state(struct intel_connector *connector)
6408{
Daniel Vetter24929352012-07-02 20:28:59 +02006409 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006410 struct intel_encoder *encoder = connector->encoder;
6411
6412 return encoder->get_hw_state(encoder, &pipe);
6413}
6414
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006415static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006416{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006417 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6418 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006419
6420 return 0;
6421}
6422
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006423static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006424 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006425{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006426 struct drm_atomic_state *state = pipe_config->base.state;
6427 struct intel_crtc *other_crtc;
6428 struct intel_crtc_state *other_crtc_state;
6429
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006430 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6431 pipe_name(pipe), pipe_config->fdi_lanes);
6432 if (pipe_config->fdi_lanes > 4) {
6433 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6434 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006435 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006436 }
6437
Paulo Zanonibafb6552013-11-02 21:07:44 -07006438 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006439 if (pipe_config->fdi_lanes > 2) {
6440 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6441 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006442 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006443 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006444 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006445 }
6446 }
6447
6448 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006449 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006450
6451 /* Ivybridge 3 pipe is really complicated */
6452 switch (pipe) {
6453 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006454 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006455 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006456 if (pipe_config->fdi_lanes <= 2)
6457 return 0;
6458
6459 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6460 other_crtc_state =
6461 intel_atomic_get_crtc_state(state, other_crtc);
6462 if (IS_ERR(other_crtc_state))
6463 return PTR_ERR(other_crtc_state);
6464
6465 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006466 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6467 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006468 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006469 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006470 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006471 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006472 if (pipe_config->fdi_lanes > 2) {
6473 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6474 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006475 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006476 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006477
6478 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6479 other_crtc_state =
6480 intel_atomic_get_crtc_state(state, other_crtc);
6481 if (IS_ERR(other_crtc_state))
6482 return PTR_ERR(other_crtc_state);
6483
6484 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006485 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006486 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006487 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006488 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006489 default:
6490 BUG();
6491 }
6492}
6493
Daniel Vettere29c22c2013-02-21 00:00:16 +01006494#define RETRY 1
6495static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006496 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006497{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006498 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006499 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006500 int lane, link_bw, fdi_dotclock, ret;
6501 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006502
Daniel Vettere29c22c2013-02-21 00:00:16 +01006503retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006504 /* FDI is a binary signal running at ~2.7GHz, encoding
6505 * each output octet as 10 bits. The actual frequency
6506 * is stored as a divider into a 100MHz clock, and the
6507 * mode pixel clock is stored in units of 1KHz.
6508 * Hence the bw of each lane in terms of the mode signal
6509 * is:
6510 */
6511 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6512
Damien Lespiau241bfc32013-09-25 16:45:37 +01006513 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006514
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006515 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006516 pipe_config->pipe_bpp);
6517
6518 pipe_config->fdi_lanes = lane;
6519
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006520 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006521 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006522
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006523 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6524 intel_crtc->pipe, pipe_config);
6525 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006526 pipe_config->pipe_bpp -= 2*3;
6527 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6528 pipe_config->pipe_bpp);
6529 needs_recompute = true;
6530 pipe_config->bw_constrained = true;
6531
6532 goto retry;
6533 }
6534
6535 if (needs_recompute)
6536 return RETRY;
6537
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006538 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006539}
6540
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006541static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6542 struct intel_crtc_state *pipe_config)
6543{
6544 if (pipe_config->pipe_bpp > 24)
6545 return false;
6546
6547 /* HSW can handle pixel rate up to cdclk? */
6548 if (IS_HASWELL(dev_priv->dev))
6549 return true;
6550
6551 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006552 * We compare against max which means we must take
6553 * the increased cdclk requirement into account when
6554 * calculating the new cdclk.
6555 *
6556 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006557 */
6558 return ilk_pipe_pixel_rate(pipe_config) <=
6559 dev_priv->max_cdclk_freq * 95 / 100;
6560}
6561
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006562static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006563 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006564{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006565 struct drm_device *dev = crtc->base.dev;
6566 struct drm_i915_private *dev_priv = dev->dev_private;
6567
Jani Nikulad330a952014-01-21 11:24:25 +02006568 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006569 hsw_crtc_supports_ips(crtc) &&
6570 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006571}
6572
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006573static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6574{
6575 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6576
6577 /* GDG double wide on either pipe, otherwise pipe A only */
6578 return INTEL_INFO(dev_priv)->gen < 4 &&
6579 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6580}
6581
Daniel Vettera43f6e02013-06-07 23:10:32 +02006582static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006583 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006584{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006585 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006586 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006587 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006588
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006589 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006590 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006591 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006592
6593 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006594 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006595 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006596 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006597 if (intel_crtc_supports_double_wide(crtc) &&
6598 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006599 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006600 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006601 }
6602
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006603 if (adjusted_mode->crtc_clock > clock_limit) {
6604 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6605 adjusted_mode->crtc_clock, clock_limit,
6606 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006607 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006608 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006609 }
Chris Wilson89749352010-09-12 18:25:19 +01006610
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006611 /*
6612 * Pipe horizontal size must be even in:
6613 * - DVO ganged mode
6614 * - LVDS dual channel mode
6615 * - Double wide pipe
6616 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006617 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006618 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6619 pipe_config->pipe_src_w &= ~1;
6620
Damien Lespiau8693a822013-05-03 18:48:11 +01006621 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6622 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006623 */
6624 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006625 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006626 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006627
Damien Lespiauf5adf942013-06-24 18:29:34 +01006628 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006629 hsw_compute_ips_config(crtc, pipe_config);
6630
Daniel Vetter877d48d2013-04-19 11:24:43 +02006631 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006632 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006633
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006634 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006635}
6636
Ville Syrjälä1652d192015-03-31 14:12:01 +03006637static int skylake_get_display_clock_speed(struct drm_device *dev)
6638{
6639 struct drm_i915_private *dev_priv = to_i915(dev);
6640 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6641 uint32_t cdctl = I915_READ(CDCLK_CTL);
6642 uint32_t linkrate;
6643
Damien Lespiau414355a2015-06-04 18:21:31 +01006644 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006645 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006646
6647 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6648 return 540000;
6649
6650 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006651 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006652
Damien Lespiau71cd8422015-04-30 16:39:17 +01006653 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6654 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006655 /* vco 8640 */
6656 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6657 case CDCLK_FREQ_450_432:
6658 return 432000;
6659 case CDCLK_FREQ_337_308:
6660 return 308570;
6661 case CDCLK_FREQ_675_617:
6662 return 617140;
6663 default:
6664 WARN(1, "Unknown cd freq selection\n");
6665 }
6666 } else {
6667 /* vco 8100 */
6668 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6669 case CDCLK_FREQ_450_432:
6670 return 450000;
6671 case CDCLK_FREQ_337_308:
6672 return 337500;
6673 case CDCLK_FREQ_675_617:
6674 return 675000;
6675 default:
6676 WARN(1, "Unknown cd freq selection\n");
6677 }
6678 }
6679
6680 /* error case, do as if DPLL0 isn't enabled */
6681 return 24000;
6682}
6683
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006684static int broxton_get_display_clock_speed(struct drm_device *dev)
6685{
6686 struct drm_i915_private *dev_priv = to_i915(dev);
6687 uint32_t cdctl = I915_READ(CDCLK_CTL);
6688 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6689 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6690 int cdclk;
6691
6692 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6693 return 19200;
6694
6695 cdclk = 19200 * pll_ratio / 2;
6696
6697 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6698 case BXT_CDCLK_CD2X_DIV_SEL_1:
6699 return cdclk; /* 576MHz or 624MHz */
6700 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6701 return cdclk * 2 / 3; /* 384MHz */
6702 case BXT_CDCLK_CD2X_DIV_SEL_2:
6703 return cdclk / 2; /* 288MHz */
6704 case BXT_CDCLK_CD2X_DIV_SEL_4:
6705 return cdclk / 4; /* 144MHz */
6706 }
6707
6708 /* error case, do as if DE PLL isn't enabled */
6709 return 19200;
6710}
6711
Ville Syrjälä1652d192015-03-31 14:12:01 +03006712static int broadwell_get_display_clock_speed(struct drm_device *dev)
6713{
6714 struct drm_i915_private *dev_priv = dev->dev_private;
6715 uint32_t lcpll = I915_READ(LCPLL_CTL);
6716 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6717
6718 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6719 return 800000;
6720 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6721 return 450000;
6722 else if (freq == LCPLL_CLK_FREQ_450)
6723 return 450000;
6724 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6725 return 540000;
6726 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6727 return 337500;
6728 else
6729 return 675000;
6730}
6731
6732static int haswell_get_display_clock_speed(struct drm_device *dev)
6733{
6734 struct drm_i915_private *dev_priv = dev->dev_private;
6735 uint32_t lcpll = I915_READ(LCPLL_CTL);
6736 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6737
6738 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6739 return 800000;
6740 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6741 return 450000;
6742 else if (freq == LCPLL_CLK_FREQ_450)
6743 return 450000;
6744 else if (IS_HSW_ULT(dev))
6745 return 337500;
6746 else
6747 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006748}
6749
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006750static int valleyview_get_display_clock_speed(struct drm_device *dev)
6751{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006752 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6753 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006754}
6755
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006756static int ilk_get_display_clock_speed(struct drm_device *dev)
6757{
6758 return 450000;
6759}
6760
Jesse Barnese70236a2009-09-21 10:42:27 -07006761static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006762{
Jesse Barnese70236a2009-09-21 10:42:27 -07006763 return 400000;
6764}
Jesse Barnes79e53942008-11-07 14:24:08 -08006765
Jesse Barnese70236a2009-09-21 10:42:27 -07006766static int i915_get_display_clock_speed(struct drm_device *dev)
6767{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006768 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006769}
Jesse Barnes79e53942008-11-07 14:24:08 -08006770
Jesse Barnese70236a2009-09-21 10:42:27 -07006771static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6772{
6773 return 200000;
6774}
Jesse Barnes79e53942008-11-07 14:24:08 -08006775
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006776static int pnv_get_display_clock_speed(struct drm_device *dev)
6777{
6778 u16 gcfgc = 0;
6779
6780 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6781
6782 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6783 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006784 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006785 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006786 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006787 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006788 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006789 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6790 return 200000;
6791 default:
6792 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6793 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006794 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006795 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006796 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006797 }
6798}
6799
Jesse Barnese70236a2009-09-21 10:42:27 -07006800static int i915gm_get_display_clock_speed(struct drm_device *dev)
6801{
6802 u16 gcfgc = 0;
6803
6804 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6805
6806 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006807 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006808 else {
6809 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6810 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006811 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006812 default:
6813 case GC_DISPLAY_CLOCK_190_200_MHZ:
6814 return 190000;
6815 }
6816 }
6817}
Jesse Barnes79e53942008-11-07 14:24:08 -08006818
Jesse Barnese70236a2009-09-21 10:42:27 -07006819static int i865_get_display_clock_speed(struct drm_device *dev)
6820{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006821 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006822}
6823
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006824static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006825{
6826 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006827
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006828 /*
6829 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6830 * encoding is different :(
6831 * FIXME is this the right way to detect 852GM/852GMV?
6832 */
6833 if (dev->pdev->revision == 0x1)
6834 return 133333;
6835
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006836 pci_bus_read_config_word(dev->pdev->bus,
6837 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6838
Jesse Barnese70236a2009-09-21 10:42:27 -07006839 /* Assume that the hardware is in the high speed state. This
6840 * should be the default.
6841 */
6842 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6843 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006844 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006845 case GC_CLOCK_100_200:
6846 return 200000;
6847 case GC_CLOCK_166_250:
6848 return 250000;
6849 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006850 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006851 case GC_CLOCK_133_266:
6852 case GC_CLOCK_133_266_2:
6853 case GC_CLOCK_166_266:
6854 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006855 }
6856
6857 /* Shouldn't happen */
6858 return 0;
6859}
6860
6861static int i830_get_display_clock_speed(struct drm_device *dev)
6862{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006863 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006864}
6865
Ville Syrjälä34edce22015-05-22 11:22:33 +03006866static unsigned int intel_hpll_vco(struct drm_device *dev)
6867{
6868 struct drm_i915_private *dev_priv = dev->dev_private;
6869 static const unsigned int blb_vco[8] = {
6870 [0] = 3200000,
6871 [1] = 4000000,
6872 [2] = 5333333,
6873 [3] = 4800000,
6874 [4] = 6400000,
6875 };
6876 static const unsigned int pnv_vco[8] = {
6877 [0] = 3200000,
6878 [1] = 4000000,
6879 [2] = 5333333,
6880 [3] = 4800000,
6881 [4] = 2666667,
6882 };
6883 static const unsigned int cl_vco[8] = {
6884 [0] = 3200000,
6885 [1] = 4000000,
6886 [2] = 5333333,
6887 [3] = 6400000,
6888 [4] = 3333333,
6889 [5] = 3566667,
6890 [6] = 4266667,
6891 };
6892 static const unsigned int elk_vco[8] = {
6893 [0] = 3200000,
6894 [1] = 4000000,
6895 [2] = 5333333,
6896 [3] = 4800000,
6897 };
6898 static const unsigned int ctg_vco[8] = {
6899 [0] = 3200000,
6900 [1] = 4000000,
6901 [2] = 5333333,
6902 [3] = 6400000,
6903 [4] = 2666667,
6904 [5] = 4266667,
6905 };
6906 const unsigned int *vco_table;
6907 unsigned int vco;
6908 uint8_t tmp = 0;
6909
6910 /* FIXME other chipsets? */
6911 if (IS_GM45(dev))
6912 vco_table = ctg_vco;
6913 else if (IS_G4X(dev))
6914 vco_table = elk_vco;
6915 else if (IS_CRESTLINE(dev))
6916 vco_table = cl_vco;
6917 else if (IS_PINEVIEW(dev))
6918 vco_table = pnv_vco;
6919 else if (IS_G33(dev))
6920 vco_table = blb_vco;
6921 else
6922 return 0;
6923
6924 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6925
6926 vco = vco_table[tmp & 0x7];
6927 if (vco == 0)
6928 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6929 else
6930 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6931
6932 return vco;
6933}
6934
6935static int gm45_get_display_clock_speed(struct drm_device *dev)
6936{
6937 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6938 uint16_t tmp = 0;
6939
6940 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6941
6942 cdclk_sel = (tmp >> 12) & 0x1;
6943
6944 switch (vco) {
6945 case 2666667:
6946 case 4000000:
6947 case 5333333:
6948 return cdclk_sel ? 333333 : 222222;
6949 case 3200000:
6950 return cdclk_sel ? 320000 : 228571;
6951 default:
6952 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6953 return 222222;
6954 }
6955}
6956
6957static int i965gm_get_display_clock_speed(struct drm_device *dev)
6958{
6959 static const uint8_t div_3200[] = { 16, 10, 8 };
6960 static const uint8_t div_4000[] = { 20, 12, 10 };
6961 static const uint8_t div_5333[] = { 24, 16, 14 };
6962 const uint8_t *div_table;
6963 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6964 uint16_t tmp = 0;
6965
6966 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6967
6968 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6969
6970 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6971 goto fail;
6972
6973 switch (vco) {
6974 case 3200000:
6975 div_table = div_3200;
6976 break;
6977 case 4000000:
6978 div_table = div_4000;
6979 break;
6980 case 5333333:
6981 div_table = div_5333;
6982 break;
6983 default:
6984 goto fail;
6985 }
6986
6987 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6988
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006989fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006990 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6991 return 200000;
6992}
6993
6994static int g33_get_display_clock_speed(struct drm_device *dev)
6995{
6996 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6997 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6998 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6999 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7000 const uint8_t *div_table;
7001 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7002 uint16_t tmp = 0;
7003
7004 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7005
7006 cdclk_sel = (tmp >> 4) & 0x7;
7007
7008 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7009 goto fail;
7010
7011 switch (vco) {
7012 case 3200000:
7013 div_table = div_3200;
7014 break;
7015 case 4000000:
7016 div_table = div_4000;
7017 break;
7018 case 4800000:
7019 div_table = div_4800;
7020 break;
7021 case 5333333:
7022 div_table = div_5333;
7023 break;
7024 default:
7025 goto fail;
7026 }
7027
7028 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7029
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007030fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007031 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7032 return 190476;
7033}
7034
Zhenyu Wang2c072452009-06-05 15:38:42 +08007035static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007036intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007037{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007038 while (*num > DATA_LINK_M_N_MASK ||
7039 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007040 *num >>= 1;
7041 *den >>= 1;
7042 }
7043}
7044
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007045static void compute_m_n(unsigned int m, unsigned int n,
7046 uint32_t *ret_m, uint32_t *ret_n)
7047{
7048 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7049 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7050 intel_reduce_m_n_ratio(ret_m, ret_n);
7051}
7052
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007053void
7054intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7055 int pixel_clock, int link_clock,
7056 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007057{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007058 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007059
7060 compute_m_n(bits_per_pixel * pixel_clock,
7061 link_clock * nlanes * 8,
7062 &m_n->gmch_m, &m_n->gmch_n);
7063
7064 compute_m_n(pixel_clock, link_clock,
7065 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007066}
7067
Chris Wilsona7615032011-01-12 17:04:08 +00007068static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7069{
Jani Nikulad330a952014-01-21 11:24:25 +02007070 if (i915.panel_use_ssc >= 0)
7071 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007072 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007073 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007074}
7075
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007076static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7077 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007078{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007079 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007080 struct drm_i915_private *dev_priv = dev->dev_private;
7081 int refclk;
7082
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007083 WARN_ON(!crtc_state->base.state);
7084
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007085 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007086 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007087 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007088 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007089 refclk = dev_priv->vbt.lvds_ssc_freq;
7090 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007091 } else if (!IS_GEN2(dev)) {
7092 refclk = 96000;
7093 } else {
7094 refclk = 48000;
7095 }
7096
7097 return refclk;
7098}
7099
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007100static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007101{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007102 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007103}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007104
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007105static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7106{
7107 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007108}
7109
Daniel Vetterf47709a2013-03-28 10:42:02 +01007110static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007111 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007112 intel_clock_t *reduced_clock)
7113{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007114 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007115 u32 fp, fp2 = 0;
7116
7117 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007118 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007119 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007120 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007121 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007122 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007123 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007124 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007125 }
7126
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007127 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007128
Daniel Vetterf47709a2013-03-28 10:42:02 +01007129 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007130 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007131 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007132 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007133 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007134 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007135 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007136 }
7137}
7138
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007139static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7140 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007141{
7142 u32 reg_val;
7143
7144 /*
7145 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7146 * and set it to a reasonable value instead.
7147 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007148 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007149 reg_val &= 0xffffff00;
7150 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007151 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007152
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007153 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007154 reg_val &= 0x8cffffff;
7155 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007156 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007157
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007158 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007159 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007160 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007161
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007162 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007163 reg_val &= 0x00ffffff;
7164 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007165 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007166}
7167
Daniel Vetterb5518422013-05-03 11:49:48 +02007168static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7169 struct intel_link_m_n *m_n)
7170{
7171 struct drm_device *dev = crtc->base.dev;
7172 struct drm_i915_private *dev_priv = dev->dev_private;
7173 int pipe = crtc->pipe;
7174
Daniel Vettere3b95f12013-05-03 11:49:49 +02007175 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7176 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7177 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7178 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007179}
7180
7181static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007182 struct intel_link_m_n *m_n,
7183 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007184{
7185 struct drm_device *dev = crtc->base.dev;
7186 struct drm_i915_private *dev_priv = dev->dev_private;
7187 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007188 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007189
7190 if (INTEL_INFO(dev)->gen >= 5) {
7191 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7192 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7193 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7194 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007195 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7196 * for gen < 8) and if DRRS is supported (to make sure the
7197 * registers are not unnecessarily accessed).
7198 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307199 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007200 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007201 I915_WRITE(PIPE_DATA_M2(transcoder),
7202 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7203 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7204 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7205 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7206 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007207 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007208 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7209 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7210 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7211 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007212 }
7213}
7214
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307215void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007216{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307217 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7218
7219 if (m_n == M1_N1) {
7220 dp_m_n = &crtc->config->dp_m_n;
7221 dp_m2_n2 = &crtc->config->dp_m2_n2;
7222 } else if (m_n == M2_N2) {
7223
7224 /*
7225 * M2_N2 registers are not supported. Hence m2_n2 divider value
7226 * needs to be programmed into M1_N1.
7227 */
7228 dp_m_n = &crtc->config->dp_m2_n2;
7229 } else {
7230 DRM_ERROR("Unsupported divider value\n");
7231 return;
7232 }
7233
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007234 if (crtc->config->has_pch_encoder)
7235 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007236 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307237 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007238}
7239
Daniel Vetter251ac862015-06-18 10:30:24 +02007240static void vlv_compute_dpll(struct intel_crtc *crtc,
7241 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007242{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007243 u32 dpll, dpll_md;
7244
7245 /*
7246 * Enable DPIO clock input. We should never disable the reference
7247 * clock for pipe B, since VGA hotplug / manual detection depends
7248 * on it.
7249 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007250 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7251 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007252 /* We should never disable this, set it here for state tracking */
7253 if (crtc->pipe == PIPE_B)
7254 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7255 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007256 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007257
Ville Syrjäläd288f652014-10-28 13:20:22 +02007258 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007259 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007260 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007261}
7262
Ville Syrjäläd288f652014-10-28 13:20:22 +02007263static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007264 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007265{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007266 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007267 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007268 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007269 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007270 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007271 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007272
Ville Syrjäläa5805162015-05-26 20:42:30 +03007273 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007274
Ville Syrjäläd288f652014-10-28 13:20:22 +02007275 bestn = pipe_config->dpll.n;
7276 bestm1 = pipe_config->dpll.m1;
7277 bestm2 = pipe_config->dpll.m2;
7278 bestp1 = pipe_config->dpll.p1;
7279 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007280
Jesse Barnes89b667f2013-04-18 14:51:36 -07007281 /* See eDP HDMI DPIO driver vbios notes doc */
7282
7283 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007284 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007285 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007286
7287 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007288 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007289
7290 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007291 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007292 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007293 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007294
7295 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007296 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007297
7298 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007299 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7300 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7301 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007302 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007303
7304 /*
7305 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7306 * but we don't support that).
7307 * Note: don't use the DAC post divider as it seems unstable.
7308 */
7309 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007310 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007311
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007312 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007313 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007314
Jesse Barnes89b667f2013-04-18 14:51:36 -07007315 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007316 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007317 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7318 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007319 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007320 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007321 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007322 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007323 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007324
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007325 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007326 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007327 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007328 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007329 0x0df40000);
7330 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007331 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007332 0x0df70000);
7333 } else { /* HDMI or VGA */
7334 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007335 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007336 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007337 0x0df70000);
7338 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007339 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007340 0x0df40000);
7341 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007342
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007343 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007344 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007345 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7346 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007347 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007348 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007349
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007350 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007351 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007352}
7353
Daniel Vetter251ac862015-06-18 10:30:24 +02007354static void chv_compute_dpll(struct intel_crtc *crtc,
7355 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007356{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007357 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7358 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007359 DPLL_VCO_ENABLE;
7360 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007361 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007362
Ville Syrjäläd288f652014-10-28 13:20:22 +02007363 pipe_config->dpll_hw_state.dpll_md =
7364 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007365}
7366
Ville Syrjäläd288f652014-10-28 13:20:22 +02007367static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007368 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007369{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007370 struct drm_device *dev = crtc->base.dev;
7371 struct drm_i915_private *dev_priv = dev->dev_private;
7372 int pipe = crtc->pipe;
7373 int dpll_reg = DPLL(crtc->pipe);
7374 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307375 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007376 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307377 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307378 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007379
Ville Syrjäläd288f652014-10-28 13:20:22 +02007380 bestn = pipe_config->dpll.n;
7381 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7382 bestm1 = pipe_config->dpll.m1;
7383 bestm2 = pipe_config->dpll.m2 >> 22;
7384 bestp1 = pipe_config->dpll.p1;
7385 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307386 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307387 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307388 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007389
7390 /*
7391 * Enable Refclk and SSC
7392 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007393 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007394 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007395
Ville Syrjäläa5805162015-05-26 20:42:30 +03007396 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007397
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007398 /* p1 and p2 divider */
7399 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7400 5 << DPIO_CHV_S1_DIV_SHIFT |
7401 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7402 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7403 1 << DPIO_CHV_K_DIV_SHIFT);
7404
7405 /* Feedback post-divider - m2 */
7406 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7407
7408 /* Feedback refclk divider - n and m1 */
7409 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7410 DPIO_CHV_M1_DIV_BY_2 |
7411 1 << DPIO_CHV_N_DIV_SHIFT);
7412
7413 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007414 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007415
7416 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307417 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7418 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7419 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7420 if (bestm2_frac)
7421 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7422 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007423
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307424 /* Program digital lock detect threshold */
7425 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7426 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7427 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7428 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7429 if (!bestm2_frac)
7430 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7431 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7432
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007433 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307434 if (vco == 5400000) {
7435 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7436 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7437 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7438 tribuf_calcntr = 0x9;
7439 } else if (vco <= 6200000) {
7440 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7441 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7442 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7443 tribuf_calcntr = 0x9;
7444 } else if (vco <= 6480000) {
7445 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7446 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7447 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7448 tribuf_calcntr = 0x8;
7449 } else {
7450 /* Not supported. Apply the same limits as in the max case */
7451 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7452 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7453 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7454 tribuf_calcntr = 0;
7455 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007456 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7457
Ville Syrjälä968040b2015-03-11 22:52:08 +02007458 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307459 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7460 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7461 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7462
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007463 /* AFC Recal */
7464 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7465 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7466 DPIO_AFC_RECAL);
7467
Ville Syrjäläa5805162015-05-26 20:42:30 +03007468 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007469}
7470
Ville Syrjäläd288f652014-10-28 13:20:22 +02007471/**
7472 * vlv_force_pll_on - forcibly enable just the PLL
7473 * @dev_priv: i915 private structure
7474 * @pipe: pipe PLL to enable
7475 * @dpll: PLL configuration
7476 *
7477 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7478 * in cases where we need the PLL enabled even when @pipe is not going to
7479 * be enabled.
7480 */
7481void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7482 const struct dpll *dpll)
7483{
7484 struct intel_crtc *crtc =
7485 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007486 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007487 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007488 .pixel_multiplier = 1,
7489 .dpll = *dpll,
7490 };
7491
7492 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007493 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007494 chv_prepare_pll(crtc, &pipe_config);
7495 chv_enable_pll(crtc, &pipe_config);
7496 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007497 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007498 vlv_prepare_pll(crtc, &pipe_config);
7499 vlv_enable_pll(crtc, &pipe_config);
7500 }
7501}
7502
7503/**
7504 * vlv_force_pll_off - forcibly disable just the PLL
7505 * @dev_priv: i915 private structure
7506 * @pipe: pipe PLL to disable
7507 *
7508 * Disable the PLL for @pipe. To be used in cases where we need
7509 * the PLL enabled even when @pipe is not going to be enabled.
7510 */
7511void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7512{
7513 if (IS_CHERRYVIEW(dev))
7514 chv_disable_pll(to_i915(dev), pipe);
7515 else
7516 vlv_disable_pll(to_i915(dev), pipe);
7517}
7518
Daniel Vetter251ac862015-06-18 10:30:24 +02007519static void i9xx_compute_dpll(struct intel_crtc *crtc,
7520 struct intel_crtc_state *crtc_state,
7521 intel_clock_t *reduced_clock,
7522 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007523{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007524 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007525 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007526 u32 dpll;
7527 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007528 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007529
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007530 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307531
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007532 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7533 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007534
7535 dpll = DPLL_VGA_MODE_DIS;
7536
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007537 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007538 dpll |= DPLLB_MODE_LVDS;
7539 else
7540 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007541
Daniel Vetteref1b4602013-06-01 17:17:04 +02007542 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007543 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007544 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007545 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007546
7547 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007548 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007549
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007550 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007551 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007552
7553 /* compute bitmask from p1 value */
7554 if (IS_PINEVIEW(dev))
7555 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7556 else {
7557 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7558 if (IS_G4X(dev) && reduced_clock)
7559 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7560 }
7561 switch (clock->p2) {
7562 case 5:
7563 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7564 break;
7565 case 7:
7566 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7567 break;
7568 case 10:
7569 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7570 break;
7571 case 14:
7572 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7573 break;
7574 }
7575 if (INTEL_INFO(dev)->gen >= 4)
7576 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7577
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007578 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007579 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007580 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007581 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7582 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7583 else
7584 dpll |= PLL_REF_INPUT_DREFCLK;
7585
7586 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007587 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007588
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007589 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007590 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007591 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007592 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007593 }
7594}
7595
Daniel Vetter251ac862015-06-18 10:30:24 +02007596static void i8xx_compute_dpll(struct intel_crtc *crtc,
7597 struct intel_crtc_state *crtc_state,
7598 intel_clock_t *reduced_clock,
7599 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007600{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007601 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007602 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007603 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007604 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007605
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007606 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307607
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007608 dpll = DPLL_VGA_MODE_DIS;
7609
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007610 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007611 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7612 } else {
7613 if (clock->p1 == 2)
7614 dpll |= PLL_P1_DIVIDE_BY_TWO;
7615 else
7616 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7617 if (clock->p2 == 4)
7618 dpll |= PLL_P2_DIVIDE_BY_4;
7619 }
7620
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007621 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007622 dpll |= DPLL_DVO_2X_MODE;
7623
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007624 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007625 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7626 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7627 else
7628 dpll |= PLL_REF_INPUT_DREFCLK;
7629
7630 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007631 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007632}
7633
Daniel Vetter8a654f32013-06-01 17:16:22 +02007634static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007635{
7636 struct drm_device *dev = intel_crtc->base.dev;
7637 struct drm_i915_private *dev_priv = dev->dev_private;
7638 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007639 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007640 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007641 uint32_t crtc_vtotal, crtc_vblank_end;
7642 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007643
7644 /* We need to be careful not to changed the adjusted mode, for otherwise
7645 * the hw state checker will get angry at the mismatch. */
7646 crtc_vtotal = adjusted_mode->crtc_vtotal;
7647 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007648
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007649 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007650 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007651 crtc_vtotal -= 1;
7652 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007653
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007654 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007655 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7656 else
7657 vsyncshift = adjusted_mode->crtc_hsync_start -
7658 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007659 if (vsyncshift < 0)
7660 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007661 }
7662
7663 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007664 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007665
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007666 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007667 (adjusted_mode->crtc_hdisplay - 1) |
7668 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007669 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007670 (adjusted_mode->crtc_hblank_start - 1) |
7671 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007672 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007673 (adjusted_mode->crtc_hsync_start - 1) |
7674 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7675
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007676 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007677 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007678 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007679 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007680 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007681 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007682 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007683 (adjusted_mode->crtc_vsync_start - 1) |
7684 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7685
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007686 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7687 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7688 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7689 * bits. */
7690 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7691 (pipe == PIPE_B || pipe == PIPE_C))
7692 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7693
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007694 /* pipesrc controls the size that is scaled from, which should
7695 * always be the user's requested size.
7696 */
7697 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007698 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7699 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007700}
7701
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007702static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007703 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007704{
7705 struct drm_device *dev = crtc->base.dev;
7706 struct drm_i915_private *dev_priv = dev->dev_private;
7707 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7708 uint32_t tmp;
7709
7710 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007711 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7712 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007713 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007714 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7715 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007716 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007717 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7718 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007719
7720 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007721 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7722 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007723 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007724 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7725 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007726 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007727 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7728 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007729
7730 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007731 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7732 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7733 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007734 }
7735
7736 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007737 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7738 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7739
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007740 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7741 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007742}
7743
Daniel Vetterf6a83282014-02-11 15:28:57 -08007744void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007745 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007746{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007747 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7748 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7749 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7750 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007751
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007752 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7753 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7754 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7755 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007756
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007757 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007758 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007759
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007760 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7761 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007762
7763 mode->hsync = drm_mode_hsync(mode);
7764 mode->vrefresh = drm_mode_vrefresh(mode);
7765 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007766}
7767
Daniel Vetter84b046f2013-02-19 18:48:54 +01007768static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7769{
7770 struct drm_device *dev = intel_crtc->base.dev;
7771 struct drm_i915_private *dev_priv = dev->dev_private;
7772 uint32_t pipeconf;
7773
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007774 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007775
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007776 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7777 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7778 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007779
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007780 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007781 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007782
Daniel Vetterff9ce462013-04-24 14:57:17 +02007783 /* only g4x and later have fancy bpc/dither controls */
7784 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007785 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007786 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007787 pipeconf |= PIPECONF_DITHER_EN |
7788 PIPECONF_DITHER_TYPE_SP;
7789
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007790 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007791 case 18:
7792 pipeconf |= PIPECONF_6BPC;
7793 break;
7794 case 24:
7795 pipeconf |= PIPECONF_8BPC;
7796 break;
7797 case 30:
7798 pipeconf |= PIPECONF_10BPC;
7799 break;
7800 default:
7801 /* Case prevented by intel_choose_pipe_bpp_dither. */
7802 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007803 }
7804 }
7805
7806 if (HAS_PIPE_CXSR(dev)) {
7807 if (intel_crtc->lowfreq_avail) {
7808 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7809 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7810 } else {
7811 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007812 }
7813 }
7814
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007815 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007816 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007817 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007818 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7819 else
7820 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7821 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007822 pipeconf |= PIPECONF_PROGRESSIVE;
7823
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007824 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007825 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007826
Daniel Vetter84b046f2013-02-19 18:48:54 +01007827 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7828 POSTING_READ(PIPECONF(intel_crtc->pipe));
7829}
7830
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007831static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7832 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007833{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007834 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007835 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007836 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007837 intel_clock_t clock;
7838 bool ok;
7839 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007840 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007841 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007842 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007843 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007844 struct drm_connector_state *connector_state;
7845 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007846
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007847 memset(&crtc_state->dpll_hw_state, 0,
7848 sizeof(crtc_state->dpll_hw_state));
7849
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007850 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007851 if (connector_state->crtc != &crtc->base)
7852 continue;
7853
7854 encoder = to_intel_encoder(connector_state->best_encoder);
7855
Chris Wilson5eddb702010-09-11 13:48:45 +01007856 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007857 case INTEL_OUTPUT_DSI:
7858 is_dsi = true;
7859 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007860 default:
7861 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007862 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007863
Eric Anholtc751ce42010-03-25 11:48:48 -07007864 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007865 }
7866
Jani Nikulaf2335332013-09-13 11:03:09 +03007867 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007868 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007869
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007870 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007871 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007872
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007873 /*
7874 * Returns a set of divisors for the desired target clock with
7875 * the given refclk, or FALSE. The returned values represent
7876 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7877 * 2) / p1 / p2.
7878 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007879 limit = intel_limit(crtc_state, refclk);
7880 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007881 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007882 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007883 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007884 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7885 return -EINVAL;
7886 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007887
Jani Nikulaf2335332013-09-13 11:03:09 +03007888 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007889 crtc_state->dpll.n = clock.n;
7890 crtc_state->dpll.m1 = clock.m1;
7891 crtc_state->dpll.m2 = clock.m2;
7892 crtc_state->dpll.p1 = clock.p1;
7893 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007894 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007895
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007896 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007897 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007898 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007899 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007900 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007901 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007902 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007903 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007904 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007905 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007906 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007907
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007908 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007909}
7910
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007911static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007912 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007913{
7914 struct drm_device *dev = crtc->base.dev;
7915 struct drm_i915_private *dev_priv = dev->dev_private;
7916 uint32_t tmp;
7917
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007918 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7919 return;
7920
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007921 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007922 if (!(tmp & PFIT_ENABLE))
7923 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007924
Daniel Vetter06922822013-07-11 13:35:40 +02007925 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007926 if (INTEL_INFO(dev)->gen < 4) {
7927 if (crtc->pipe != PIPE_B)
7928 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007929 } else {
7930 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7931 return;
7932 }
7933
Daniel Vetter06922822013-07-11 13:35:40 +02007934 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007935 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7936 if (INTEL_INFO(dev)->gen < 5)
7937 pipe_config->gmch_pfit.lvds_border_bits =
7938 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7939}
7940
Jesse Barnesacbec812013-09-20 11:29:32 -07007941static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007942 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007943{
7944 struct drm_device *dev = crtc->base.dev;
7945 struct drm_i915_private *dev_priv = dev->dev_private;
7946 int pipe = pipe_config->cpu_transcoder;
7947 intel_clock_t clock;
7948 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007949 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007950
Shobhit Kumarf573de52014-07-30 20:32:37 +05307951 /* In case of MIPI DPLL will not even be used */
7952 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7953 return;
7954
Ville Syrjäläa5805162015-05-26 20:42:30 +03007955 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007956 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007957 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007958
7959 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7960 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7961 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7962 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7963 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7964
Imre Deakdccbea32015-06-22 23:35:51 +03007965 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007966}
7967
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007968static void
7969i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7970 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007971{
7972 struct drm_device *dev = crtc->base.dev;
7973 struct drm_i915_private *dev_priv = dev->dev_private;
7974 u32 val, base, offset;
7975 int pipe = crtc->pipe, plane = crtc->plane;
7976 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007977 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007978 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007979 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007980
Damien Lespiau42a7b082015-02-05 19:35:13 +00007981 val = I915_READ(DSPCNTR(plane));
7982 if (!(val & DISPLAY_PLANE_ENABLE))
7983 return;
7984
Damien Lespiaud9806c92015-01-21 14:07:19 +00007985 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007986 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007987 DRM_DEBUG_KMS("failed to alloc fb\n");
7988 return;
7989 }
7990
Damien Lespiau1b842c82015-01-21 13:50:54 +00007991 fb = &intel_fb->base;
7992
Daniel Vetter18c52472015-02-10 17:16:09 +00007993 if (INTEL_INFO(dev)->gen >= 4) {
7994 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007995 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007996 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7997 }
7998 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007999
8000 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008001 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008002 fb->pixel_format = fourcc;
8003 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008004
8005 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008006 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008007 offset = I915_READ(DSPTILEOFF(plane));
8008 else
8009 offset = I915_READ(DSPLINOFF(plane));
8010 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8011 } else {
8012 base = I915_READ(DSPADDR(plane));
8013 }
8014 plane_config->base = base;
8015
8016 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008017 fb->width = ((val >> 16) & 0xfff) + 1;
8018 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008019
8020 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008021 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008022
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008023 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008024 fb->pixel_format,
8025 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008026
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008027 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008028
Damien Lespiau2844a922015-01-20 12:51:48 +00008029 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8030 pipe_name(pipe), plane, fb->width, fb->height,
8031 fb->bits_per_pixel, base, fb->pitches[0],
8032 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008033
Damien Lespiau2d140302015-02-05 17:22:18 +00008034 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008035}
8036
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008037static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008038 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008039{
8040 struct drm_device *dev = crtc->base.dev;
8041 struct drm_i915_private *dev_priv = dev->dev_private;
8042 int pipe = pipe_config->cpu_transcoder;
8043 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8044 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008045 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008046 int refclk = 100000;
8047
Ville Syrjäläa5805162015-05-26 20:42:30 +03008048 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008049 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8050 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8051 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8052 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008053 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008054 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008055
8056 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008057 clock.m2 = (pll_dw0 & 0xff) << 22;
8058 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8059 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008060 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8061 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8062 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8063
Imre Deakdccbea32015-06-22 23:35:51 +03008064 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008065}
8066
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008067static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008068 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008069{
8070 struct drm_device *dev = crtc->base.dev;
8071 struct drm_i915_private *dev_priv = dev->dev_private;
8072 uint32_t tmp;
8073
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008074 if (!intel_display_power_is_enabled(dev_priv,
8075 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008076 return false;
8077
Daniel Vettere143a212013-07-04 12:01:15 +02008078 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008079 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008080
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008081 tmp = I915_READ(PIPECONF(crtc->pipe));
8082 if (!(tmp & PIPECONF_ENABLE))
8083 return false;
8084
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008085 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8086 switch (tmp & PIPECONF_BPC_MASK) {
8087 case PIPECONF_6BPC:
8088 pipe_config->pipe_bpp = 18;
8089 break;
8090 case PIPECONF_8BPC:
8091 pipe_config->pipe_bpp = 24;
8092 break;
8093 case PIPECONF_10BPC:
8094 pipe_config->pipe_bpp = 30;
8095 break;
8096 default:
8097 break;
8098 }
8099 }
8100
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008101 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8102 pipe_config->limited_color_range = true;
8103
Ville Syrjälä282740f2013-09-04 18:30:03 +03008104 if (INTEL_INFO(dev)->gen < 4)
8105 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8106
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008107 intel_get_pipe_timings(crtc, pipe_config);
8108
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008109 i9xx_get_pfit_config(crtc, pipe_config);
8110
Daniel Vetter6c49f242013-06-06 12:45:25 +02008111 if (INTEL_INFO(dev)->gen >= 4) {
8112 tmp = I915_READ(DPLL_MD(crtc->pipe));
8113 pipe_config->pixel_multiplier =
8114 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8115 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008116 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008117 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8118 tmp = I915_READ(DPLL(crtc->pipe));
8119 pipe_config->pixel_multiplier =
8120 ((tmp & SDVO_MULTIPLIER_MASK)
8121 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8122 } else {
8123 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8124 * port and will be fixed up in the encoder->get_config
8125 * function. */
8126 pipe_config->pixel_multiplier = 1;
8127 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008128 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8129 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008130 /*
8131 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8132 * on 830. Filter it out here so that we don't
8133 * report errors due to that.
8134 */
8135 if (IS_I830(dev))
8136 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8137
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008138 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8139 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008140 } else {
8141 /* Mask out read-only status bits. */
8142 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8143 DPLL_PORTC_READY_MASK |
8144 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008145 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008146
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008147 if (IS_CHERRYVIEW(dev))
8148 chv_crtc_clock_get(crtc, pipe_config);
8149 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008150 vlv_crtc_clock_get(crtc, pipe_config);
8151 else
8152 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008153
Ville Syrjälä0f646142015-08-26 19:39:18 +03008154 /*
8155 * Normally the dotclock is filled in by the encoder .get_config()
8156 * but in case the pipe is enabled w/o any ports we need a sane
8157 * default.
8158 */
8159 pipe_config->base.adjusted_mode.crtc_clock =
8160 pipe_config->port_clock / pipe_config->pixel_multiplier;
8161
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008162 return true;
8163}
8164
Paulo Zanonidde86e22012-12-01 12:04:25 -02008165static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008166{
8167 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008168 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008169 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008170 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008171 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008172 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008173 bool has_ck505 = false;
8174 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008175
8176 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008177 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008178 switch (encoder->type) {
8179 case INTEL_OUTPUT_LVDS:
8180 has_panel = true;
8181 has_lvds = true;
8182 break;
8183 case INTEL_OUTPUT_EDP:
8184 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008185 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008186 has_cpu_edp = true;
8187 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008188 default:
8189 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008190 }
8191 }
8192
Keith Packard99eb6a02011-09-26 14:29:12 -07008193 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008194 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008195 can_ssc = has_ck505;
8196 } else {
8197 has_ck505 = false;
8198 can_ssc = true;
8199 }
8200
Imre Deak2de69052013-05-08 13:14:04 +03008201 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8202 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008203
8204 /* Ironlake: try to setup display ref clock before DPLL
8205 * enabling. This is only under driver's control after
8206 * PCH B stepping, previous chipset stepping should be
8207 * ignoring this setting.
8208 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008209 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008210
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008211 /* As we must carefully and slowly disable/enable each source in turn,
8212 * compute the final state we want first and check if we need to
8213 * make any changes at all.
8214 */
8215 final = val;
8216 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008217 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008218 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008219 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008220 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8221
8222 final &= ~DREF_SSC_SOURCE_MASK;
8223 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8224 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008225
Keith Packard199e5d72011-09-22 12:01:57 -07008226 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008227 final |= DREF_SSC_SOURCE_ENABLE;
8228
8229 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8230 final |= DREF_SSC1_ENABLE;
8231
8232 if (has_cpu_edp) {
8233 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8234 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8235 else
8236 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8237 } else
8238 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8239 } else {
8240 final |= DREF_SSC_SOURCE_DISABLE;
8241 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8242 }
8243
8244 if (final == val)
8245 return;
8246
8247 /* Always enable nonspread source */
8248 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8249
8250 if (has_ck505)
8251 val |= DREF_NONSPREAD_CK505_ENABLE;
8252 else
8253 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8254
8255 if (has_panel) {
8256 val &= ~DREF_SSC_SOURCE_MASK;
8257 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008258
Keith Packard199e5d72011-09-22 12:01:57 -07008259 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008260 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008261 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008262 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008263 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008264 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008265
8266 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008267 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008268 POSTING_READ(PCH_DREF_CONTROL);
8269 udelay(200);
8270
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008271 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008272
8273 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008274 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008275 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008276 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008277 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008278 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008279 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008280 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008281 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008282
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008283 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008284 POSTING_READ(PCH_DREF_CONTROL);
8285 udelay(200);
8286 } else {
8287 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8288
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008289 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008290
8291 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008292 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008293
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008294 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008295 POSTING_READ(PCH_DREF_CONTROL);
8296 udelay(200);
8297
8298 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008299 val &= ~DREF_SSC_SOURCE_MASK;
8300 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008301
8302 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008303 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008304
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008305 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008306 POSTING_READ(PCH_DREF_CONTROL);
8307 udelay(200);
8308 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008309
8310 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008311}
8312
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008313static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008314{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008315 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008316
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008317 tmp = I915_READ(SOUTH_CHICKEN2);
8318 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8319 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008320
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008321 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8322 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8323 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008324
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008325 tmp = I915_READ(SOUTH_CHICKEN2);
8326 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8327 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008328
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008329 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8330 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8331 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008332}
8333
8334/* WaMPhyProgramming:hsw */
8335static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8336{
8337 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008338
8339 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8340 tmp &= ~(0xFF << 24);
8341 tmp |= (0x12 << 24);
8342 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8343
Paulo Zanonidde86e22012-12-01 12:04:25 -02008344 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8345 tmp |= (1 << 11);
8346 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8347
8348 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8349 tmp |= (1 << 11);
8350 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8351
Paulo Zanonidde86e22012-12-01 12:04:25 -02008352 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8353 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8354 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8355
8356 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8357 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8358 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8359
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008360 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8361 tmp &= ~(7 << 13);
8362 tmp |= (5 << 13);
8363 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008364
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008365 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8366 tmp &= ~(7 << 13);
8367 tmp |= (5 << 13);
8368 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008369
8370 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8371 tmp &= ~0xFF;
8372 tmp |= 0x1C;
8373 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8374
8375 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8376 tmp &= ~0xFF;
8377 tmp |= 0x1C;
8378 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8379
8380 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8381 tmp &= ~(0xFF << 16);
8382 tmp |= (0x1C << 16);
8383 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8384
8385 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8386 tmp &= ~(0xFF << 16);
8387 tmp |= (0x1C << 16);
8388 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8389
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008390 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8391 tmp |= (1 << 27);
8392 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008393
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008394 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8395 tmp |= (1 << 27);
8396 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008397
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008398 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8399 tmp &= ~(0xF << 28);
8400 tmp |= (4 << 28);
8401 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008402
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008403 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8404 tmp &= ~(0xF << 28);
8405 tmp |= (4 << 28);
8406 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008407}
8408
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008409/* Implements 3 different sequences from BSpec chapter "Display iCLK
8410 * Programming" based on the parameters passed:
8411 * - Sequence to enable CLKOUT_DP
8412 * - Sequence to enable CLKOUT_DP without spread
8413 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8414 */
8415static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8416 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008417{
8418 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008419 uint32_t reg, tmp;
8420
8421 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8422 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008423 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008424 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008425
Ville Syrjäläa5805162015-05-26 20:42:30 +03008426 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008427
8428 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8429 tmp &= ~SBI_SSCCTL_DISABLE;
8430 tmp |= SBI_SSCCTL_PATHALT;
8431 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8432
8433 udelay(24);
8434
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008435 if (with_spread) {
8436 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8437 tmp &= ~SBI_SSCCTL_PATHALT;
8438 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008439
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008440 if (with_fdi) {
8441 lpt_reset_fdi_mphy(dev_priv);
8442 lpt_program_fdi_mphy(dev_priv);
8443 }
8444 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008445
Ville Syrjäläc2699522015-08-27 23:55:59 +03008446 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008447 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8448 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8449 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008450
Ville Syrjäläa5805162015-05-26 20:42:30 +03008451 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008452}
8453
Paulo Zanoni47701c32013-07-23 11:19:25 -03008454/* Sequence to disable CLKOUT_DP */
8455static void lpt_disable_clkout_dp(struct drm_device *dev)
8456{
8457 struct drm_i915_private *dev_priv = dev->dev_private;
8458 uint32_t reg, tmp;
8459
Ville Syrjäläa5805162015-05-26 20:42:30 +03008460 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008461
Ville Syrjäläc2699522015-08-27 23:55:59 +03008462 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008463 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8464 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8465 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8466
8467 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8468 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8469 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8470 tmp |= SBI_SSCCTL_PATHALT;
8471 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8472 udelay(32);
8473 }
8474 tmp |= SBI_SSCCTL_DISABLE;
8475 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8476 }
8477
Ville Syrjäläa5805162015-05-26 20:42:30 +03008478 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008479}
8480
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008481static void lpt_init_pch_refclk(struct drm_device *dev)
8482{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008483 struct intel_encoder *encoder;
8484 bool has_vga = false;
8485
Damien Lespiaub2784e12014-08-05 11:29:37 +01008486 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008487 switch (encoder->type) {
8488 case INTEL_OUTPUT_ANALOG:
8489 has_vga = true;
8490 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008491 default:
8492 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008493 }
8494 }
8495
Paulo Zanoni47701c32013-07-23 11:19:25 -03008496 if (has_vga)
8497 lpt_enable_clkout_dp(dev, true, true);
8498 else
8499 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008500}
8501
Paulo Zanonidde86e22012-12-01 12:04:25 -02008502/*
8503 * Initialize reference clocks when the driver loads
8504 */
8505void intel_init_pch_refclk(struct drm_device *dev)
8506{
8507 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8508 ironlake_init_pch_refclk(dev);
8509 else if (HAS_PCH_LPT(dev))
8510 lpt_init_pch_refclk(dev);
8511}
8512
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008513static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008514{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008515 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008516 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008517 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008518 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008519 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008520 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008521 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008522 bool is_lvds = false;
8523
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008524 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008525 if (connector_state->crtc != crtc_state->base.crtc)
8526 continue;
8527
8528 encoder = to_intel_encoder(connector_state->best_encoder);
8529
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008530 switch (encoder->type) {
8531 case INTEL_OUTPUT_LVDS:
8532 is_lvds = true;
8533 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008534 default:
8535 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008536 }
8537 num_connectors++;
8538 }
8539
8540 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008541 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008542 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008543 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008544 }
8545
8546 return 120000;
8547}
8548
Daniel Vetter6ff93602013-04-19 11:24:36 +02008549static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008550{
8551 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8553 int pipe = intel_crtc->pipe;
8554 uint32_t val;
8555
Daniel Vetter78114072013-06-13 00:54:57 +02008556 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008557
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008558 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008559 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008560 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008561 break;
8562 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008563 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008564 break;
8565 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008566 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008567 break;
8568 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008569 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008570 break;
8571 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008572 /* Case prevented by intel_choose_pipe_bpp_dither. */
8573 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008574 }
8575
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008576 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008577 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8578
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008579 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008580 val |= PIPECONF_INTERLACED_ILK;
8581 else
8582 val |= PIPECONF_PROGRESSIVE;
8583
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008584 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008585 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008586
Paulo Zanonic8203562012-09-12 10:06:29 -03008587 I915_WRITE(PIPECONF(pipe), val);
8588 POSTING_READ(PIPECONF(pipe));
8589}
8590
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008591/*
8592 * Set up the pipe CSC unit.
8593 *
8594 * Currently only full range RGB to limited range RGB conversion
8595 * is supported, but eventually this should handle various
8596 * RGB<->YCbCr scenarios as well.
8597 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008598static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008599{
8600 struct drm_device *dev = crtc->dev;
8601 struct drm_i915_private *dev_priv = dev->dev_private;
8602 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8603 int pipe = intel_crtc->pipe;
8604 uint16_t coeff = 0x7800; /* 1.0 */
8605
8606 /*
8607 * TODO: Check what kind of values actually come out of the pipe
8608 * with these coeff/postoff values and adjust to get the best
8609 * accuracy. Perhaps we even need to take the bpc value into
8610 * consideration.
8611 */
8612
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008613 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008614 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8615
8616 /*
8617 * GY/GU and RY/RU should be the other way around according
8618 * to BSpec, but reality doesn't agree. Just set them up in
8619 * a way that results in the correct picture.
8620 */
8621 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8622 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8623
8624 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8625 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8626
8627 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8628 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8629
8630 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8631 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8632 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8633
8634 if (INTEL_INFO(dev)->gen > 6) {
8635 uint16_t postoff = 0;
8636
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008637 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008638 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008639
8640 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8641 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8642 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8643
8644 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8645 } else {
8646 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8647
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008648 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008649 mode |= CSC_BLACK_SCREEN_OFFSET;
8650
8651 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8652 }
8653}
8654
Daniel Vetter6ff93602013-04-19 11:24:36 +02008655static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008656{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008657 struct drm_device *dev = crtc->dev;
8658 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008660 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008661 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008662 uint32_t val;
8663
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008664 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008665
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008666 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008667 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8668
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008669 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008670 val |= PIPECONF_INTERLACED_ILK;
8671 else
8672 val |= PIPECONF_PROGRESSIVE;
8673
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008674 I915_WRITE(PIPECONF(cpu_transcoder), val);
8675 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008676
8677 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8678 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008679
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308680 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008681 val = 0;
8682
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008683 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008684 case 18:
8685 val |= PIPEMISC_DITHER_6_BPC;
8686 break;
8687 case 24:
8688 val |= PIPEMISC_DITHER_8_BPC;
8689 break;
8690 case 30:
8691 val |= PIPEMISC_DITHER_10_BPC;
8692 break;
8693 case 36:
8694 val |= PIPEMISC_DITHER_12_BPC;
8695 break;
8696 default:
8697 /* Case prevented by pipe_config_set_bpp. */
8698 BUG();
8699 }
8700
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008701 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008702 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8703
8704 I915_WRITE(PIPEMISC(pipe), val);
8705 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008706}
8707
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008708static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008709 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008710 intel_clock_t *clock,
8711 bool *has_reduced_clock,
8712 intel_clock_t *reduced_clock)
8713{
8714 struct drm_device *dev = crtc->dev;
8715 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008716 int refclk;
8717 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008718 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008719
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008720 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008721
8722 /*
8723 * Returns a set of divisors for the desired target clock with the given
8724 * refclk, or FALSE. The returned values represent the clock equation:
8725 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8726 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008727 limit = intel_limit(crtc_state, refclk);
8728 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008729 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008730 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008731 if (!ret)
8732 return false;
8733
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008734 return true;
8735}
8736
Paulo Zanonid4b19312012-11-29 11:29:32 -02008737int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8738{
8739 /*
8740 * Account for spread spectrum to avoid
8741 * oversubscribing the link. Max center spread
8742 * is 2.5%; use 5% for safety's sake.
8743 */
8744 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008745 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008746}
8747
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008748static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008749{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008750 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008751}
8752
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008753static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008754 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008755 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008756 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008757{
8758 struct drm_crtc *crtc = &intel_crtc->base;
8759 struct drm_device *dev = crtc->dev;
8760 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008761 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008762 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008763 struct drm_connector_state *connector_state;
8764 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008765 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008766 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008767 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008768
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008769 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008770 if (connector_state->crtc != crtc_state->base.crtc)
8771 continue;
8772
8773 encoder = to_intel_encoder(connector_state->best_encoder);
8774
8775 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008776 case INTEL_OUTPUT_LVDS:
8777 is_lvds = true;
8778 break;
8779 case INTEL_OUTPUT_SDVO:
8780 case INTEL_OUTPUT_HDMI:
8781 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008782 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008783 default:
8784 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008785 }
8786
8787 num_connectors++;
8788 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008789
Chris Wilsonc1858122010-12-03 21:35:48 +00008790 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008791 factor = 21;
8792 if (is_lvds) {
8793 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008794 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008795 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008796 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008797 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008798 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008799
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008800 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008801 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008802
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008803 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8804 *fp2 |= FP_CB_TUNE;
8805
Chris Wilson5eddb702010-09-11 13:48:45 +01008806 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008807
Eric Anholta07d6782011-03-30 13:01:08 -07008808 if (is_lvds)
8809 dpll |= DPLLB_MODE_LVDS;
8810 else
8811 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008812
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008813 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008814 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008815
8816 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008817 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008818 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008819 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008820
Eric Anholta07d6782011-03-30 13:01:08 -07008821 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008822 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008823 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008824 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008825
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008826 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008827 case 5:
8828 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8829 break;
8830 case 7:
8831 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8832 break;
8833 case 10:
8834 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8835 break;
8836 case 14:
8837 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8838 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008839 }
8840
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008841 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008842 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008843 else
8844 dpll |= PLL_REF_INPUT_DREFCLK;
8845
Daniel Vetter959e16d2013-06-05 13:34:21 +02008846 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008847}
8848
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008849static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8850 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008851{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008852 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008853 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008854 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008855 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008856 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008857 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008858
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008859 memset(&crtc_state->dpll_hw_state, 0,
8860 sizeof(crtc_state->dpll_hw_state));
8861
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008862 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008863
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008864 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8865 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8866
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008867 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008868 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008869 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008870 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8871 return -EINVAL;
8872 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008873 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008874 if (!crtc_state->clock_set) {
8875 crtc_state->dpll.n = clock.n;
8876 crtc_state->dpll.m1 = clock.m1;
8877 crtc_state->dpll.m2 = clock.m2;
8878 crtc_state->dpll.p1 = clock.p1;
8879 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008880 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008881
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008882 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008883 if (crtc_state->has_pch_encoder) {
8884 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008885 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008886 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008887
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008888 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008889 &fp, &reduced_clock,
8890 has_reduced_clock ? &fp2 : NULL);
8891
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008892 crtc_state->dpll_hw_state.dpll = dpll;
8893 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008894 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008895 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008896 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008897 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008898
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008899 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008900 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008901 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008902 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008903 return -EINVAL;
8904 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008905 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008906
Rodrigo Viviab585de2015-03-24 12:40:09 -07008907 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008908 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008909 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008910 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008911
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008912 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008913}
8914
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008915static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8916 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008917{
8918 struct drm_device *dev = crtc->base.dev;
8919 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008920 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008921
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008922 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8923 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8924 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8925 & ~TU_SIZE_MASK;
8926 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8927 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8928 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8929}
8930
8931static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8932 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008933 struct intel_link_m_n *m_n,
8934 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008935{
8936 struct drm_device *dev = crtc->base.dev;
8937 struct drm_i915_private *dev_priv = dev->dev_private;
8938 enum pipe pipe = crtc->pipe;
8939
8940 if (INTEL_INFO(dev)->gen >= 5) {
8941 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8942 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8943 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8944 & ~TU_SIZE_MASK;
8945 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8946 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8947 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008948 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8949 * gen < 8) and if DRRS is supported (to make sure the
8950 * registers are not unnecessarily read).
8951 */
8952 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008953 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008954 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8955 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8956 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8957 & ~TU_SIZE_MASK;
8958 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8959 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8960 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8961 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008962 } else {
8963 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8964 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8965 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8966 & ~TU_SIZE_MASK;
8967 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8968 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8969 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8970 }
8971}
8972
8973void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008974 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008975{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008976 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008977 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8978 else
8979 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008980 &pipe_config->dp_m_n,
8981 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008982}
8983
Daniel Vetter72419202013-04-04 13:28:53 +02008984static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008985 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008986{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008987 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008988 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008989}
8990
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008991static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008992 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008993{
8994 struct drm_device *dev = crtc->base.dev;
8995 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008996 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8997 uint32_t ps_ctrl = 0;
8998 int id = -1;
8999 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009000
Chandra Kondurua1b22782015-04-07 15:28:45 -07009001 /* find scaler attached to this pipe */
9002 for (i = 0; i < crtc->num_scalers; i++) {
9003 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9004 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9005 id = i;
9006 pipe_config->pch_pfit.enabled = true;
9007 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9008 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9009 break;
9010 }
9011 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009012
Chandra Kondurua1b22782015-04-07 15:28:45 -07009013 scaler_state->scaler_id = id;
9014 if (id >= 0) {
9015 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9016 } else {
9017 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009018 }
9019}
9020
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009021static void
9022skylake_get_initial_plane_config(struct intel_crtc *crtc,
9023 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009024{
9025 struct drm_device *dev = crtc->base.dev;
9026 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009027 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009028 int pipe = crtc->pipe;
9029 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009030 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009031 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009032 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009033
Damien Lespiaud9806c92015-01-21 14:07:19 +00009034 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009035 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009036 DRM_DEBUG_KMS("failed to alloc fb\n");
9037 return;
9038 }
9039
Damien Lespiau1b842c82015-01-21 13:50:54 +00009040 fb = &intel_fb->base;
9041
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009042 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009043 if (!(val & PLANE_CTL_ENABLE))
9044 goto error;
9045
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009046 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9047 fourcc = skl_format_to_fourcc(pixel_format,
9048 val & PLANE_CTL_ORDER_RGBX,
9049 val & PLANE_CTL_ALPHA_MASK);
9050 fb->pixel_format = fourcc;
9051 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9052
Damien Lespiau40f46282015-02-27 11:15:21 +00009053 tiling = val & PLANE_CTL_TILED_MASK;
9054 switch (tiling) {
9055 case PLANE_CTL_TILED_LINEAR:
9056 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9057 break;
9058 case PLANE_CTL_TILED_X:
9059 plane_config->tiling = I915_TILING_X;
9060 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9061 break;
9062 case PLANE_CTL_TILED_Y:
9063 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9064 break;
9065 case PLANE_CTL_TILED_YF:
9066 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9067 break;
9068 default:
9069 MISSING_CASE(tiling);
9070 goto error;
9071 }
9072
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009073 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9074 plane_config->base = base;
9075
9076 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9077
9078 val = I915_READ(PLANE_SIZE(pipe, 0));
9079 fb->height = ((val >> 16) & 0xfff) + 1;
9080 fb->width = ((val >> 0) & 0x1fff) + 1;
9081
9082 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009083 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9084 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009085 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9086
9087 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009088 fb->pixel_format,
9089 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009090
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009091 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009092
9093 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9094 pipe_name(pipe), fb->width, fb->height,
9095 fb->bits_per_pixel, base, fb->pitches[0],
9096 plane_config->size);
9097
Damien Lespiau2d140302015-02-05 17:22:18 +00009098 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009099 return;
9100
9101error:
9102 kfree(fb);
9103}
9104
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009105static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009106 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009107{
9108 struct drm_device *dev = crtc->base.dev;
9109 struct drm_i915_private *dev_priv = dev->dev_private;
9110 uint32_t tmp;
9111
9112 tmp = I915_READ(PF_CTL(crtc->pipe));
9113
9114 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009115 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009116 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9117 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009118
9119 /* We currently do not free assignements of panel fitters on
9120 * ivb/hsw (since we don't use the higher upscaling modes which
9121 * differentiates them) so just WARN about this case for now. */
9122 if (IS_GEN7(dev)) {
9123 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9124 PF_PIPE_SEL_IVB(crtc->pipe));
9125 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009126 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009127}
9128
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009129static void
9130ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9131 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009132{
9133 struct drm_device *dev = crtc->base.dev;
9134 struct drm_i915_private *dev_priv = dev->dev_private;
9135 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009136 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009137 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009138 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009139 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009140 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009141
Damien Lespiau42a7b082015-02-05 19:35:13 +00009142 val = I915_READ(DSPCNTR(pipe));
9143 if (!(val & DISPLAY_PLANE_ENABLE))
9144 return;
9145
Damien Lespiaud9806c92015-01-21 14:07:19 +00009146 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009147 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009148 DRM_DEBUG_KMS("failed to alloc fb\n");
9149 return;
9150 }
9151
Damien Lespiau1b842c82015-01-21 13:50:54 +00009152 fb = &intel_fb->base;
9153
Daniel Vetter18c52472015-02-10 17:16:09 +00009154 if (INTEL_INFO(dev)->gen >= 4) {
9155 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009156 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009157 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9158 }
9159 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009160
9161 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009162 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009163 fb->pixel_format = fourcc;
9164 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009165
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009166 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009167 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009168 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009169 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009170 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009171 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009172 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009173 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009174 }
9175 plane_config->base = base;
9176
9177 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009178 fb->width = ((val >> 16) & 0xfff) + 1;
9179 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009180
9181 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009182 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009183
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009184 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009185 fb->pixel_format,
9186 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009187
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009188 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009189
Damien Lespiau2844a922015-01-20 12:51:48 +00009190 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9191 pipe_name(pipe), fb->width, fb->height,
9192 fb->bits_per_pixel, base, fb->pitches[0],
9193 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009194
Damien Lespiau2d140302015-02-05 17:22:18 +00009195 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009196}
9197
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009198static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009199 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009200{
9201 struct drm_device *dev = crtc->base.dev;
9202 struct drm_i915_private *dev_priv = dev->dev_private;
9203 uint32_t tmp;
9204
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009205 if (!intel_display_power_is_enabled(dev_priv,
9206 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009207 return false;
9208
Daniel Vettere143a212013-07-04 12:01:15 +02009209 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009210 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009211
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009212 tmp = I915_READ(PIPECONF(crtc->pipe));
9213 if (!(tmp & PIPECONF_ENABLE))
9214 return false;
9215
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009216 switch (tmp & PIPECONF_BPC_MASK) {
9217 case PIPECONF_6BPC:
9218 pipe_config->pipe_bpp = 18;
9219 break;
9220 case PIPECONF_8BPC:
9221 pipe_config->pipe_bpp = 24;
9222 break;
9223 case PIPECONF_10BPC:
9224 pipe_config->pipe_bpp = 30;
9225 break;
9226 case PIPECONF_12BPC:
9227 pipe_config->pipe_bpp = 36;
9228 break;
9229 default:
9230 break;
9231 }
9232
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009233 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9234 pipe_config->limited_color_range = true;
9235
Daniel Vetterab9412b2013-05-03 11:49:46 +02009236 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009237 struct intel_shared_dpll *pll;
9238
Daniel Vetter88adfff2013-03-28 10:42:01 +01009239 pipe_config->has_pch_encoder = true;
9240
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009241 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9242 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9243 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009244
9245 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009246
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009247 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009248 pipe_config->shared_dpll =
9249 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009250 } else {
9251 tmp = I915_READ(PCH_DPLL_SEL);
9252 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9253 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9254 else
9255 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9256 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009257
9258 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9259
9260 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9261 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009262
9263 tmp = pipe_config->dpll_hw_state.dpll;
9264 pipe_config->pixel_multiplier =
9265 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9266 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009267
9268 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009269 } else {
9270 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009271 }
9272
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009273 intel_get_pipe_timings(crtc, pipe_config);
9274
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009275 ironlake_get_pfit_config(crtc, pipe_config);
9276
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009277 return true;
9278}
9279
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009280static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9281{
9282 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009283 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009284
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009285 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009286 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009287 pipe_name(crtc->pipe));
9288
Rob Clarke2c719b2014-12-15 13:56:32 -05009289 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9290 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009291 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9292 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009293 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9294 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009295 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009296 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009297 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009298 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009299 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009300 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009301 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009302 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009303 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009304
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009305 /*
9306 * In theory we can still leave IRQs enabled, as long as only the HPD
9307 * interrupts remain enabled. We used to check for that, but since it's
9308 * gen-specific and since we only disable LCPLL after we fully disable
9309 * the interrupts, the check below should be enough.
9310 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009311 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009312}
9313
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009314static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9315{
9316 struct drm_device *dev = dev_priv->dev;
9317
9318 if (IS_HASWELL(dev))
9319 return I915_READ(D_COMP_HSW);
9320 else
9321 return I915_READ(D_COMP_BDW);
9322}
9323
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009324static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9325{
9326 struct drm_device *dev = dev_priv->dev;
9327
9328 if (IS_HASWELL(dev)) {
9329 mutex_lock(&dev_priv->rps.hw_lock);
9330 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9331 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009332 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009333 mutex_unlock(&dev_priv->rps.hw_lock);
9334 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009335 I915_WRITE(D_COMP_BDW, val);
9336 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009337 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009338}
9339
9340/*
9341 * This function implements pieces of two sequences from BSpec:
9342 * - Sequence for display software to disable LCPLL
9343 * - Sequence for display software to allow package C8+
9344 * The steps implemented here are just the steps that actually touch the LCPLL
9345 * register. Callers should take care of disabling all the display engine
9346 * functions, doing the mode unset, fixing interrupts, etc.
9347 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009348static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9349 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009350{
9351 uint32_t val;
9352
9353 assert_can_disable_lcpll(dev_priv);
9354
9355 val = I915_READ(LCPLL_CTL);
9356
9357 if (switch_to_fclk) {
9358 val |= LCPLL_CD_SOURCE_FCLK;
9359 I915_WRITE(LCPLL_CTL, val);
9360
9361 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9362 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9363 DRM_ERROR("Switching to FCLK failed\n");
9364
9365 val = I915_READ(LCPLL_CTL);
9366 }
9367
9368 val |= LCPLL_PLL_DISABLE;
9369 I915_WRITE(LCPLL_CTL, val);
9370 POSTING_READ(LCPLL_CTL);
9371
9372 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9373 DRM_ERROR("LCPLL still locked\n");
9374
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009375 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009376 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009377 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009378 ndelay(100);
9379
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009380 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9381 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009382 DRM_ERROR("D_COMP RCOMP still in progress\n");
9383
9384 if (allow_power_down) {
9385 val = I915_READ(LCPLL_CTL);
9386 val |= LCPLL_POWER_DOWN_ALLOW;
9387 I915_WRITE(LCPLL_CTL, val);
9388 POSTING_READ(LCPLL_CTL);
9389 }
9390}
9391
9392/*
9393 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9394 * source.
9395 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009396static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009397{
9398 uint32_t val;
9399
9400 val = I915_READ(LCPLL_CTL);
9401
9402 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9403 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9404 return;
9405
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009406 /*
9407 * Make sure we're not on PC8 state before disabling PC8, otherwise
9408 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009409 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009410 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009411
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009412 if (val & LCPLL_POWER_DOWN_ALLOW) {
9413 val &= ~LCPLL_POWER_DOWN_ALLOW;
9414 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009415 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009416 }
9417
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009418 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009419 val |= D_COMP_COMP_FORCE;
9420 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009421 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009422
9423 val = I915_READ(LCPLL_CTL);
9424 val &= ~LCPLL_PLL_DISABLE;
9425 I915_WRITE(LCPLL_CTL, val);
9426
9427 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9428 DRM_ERROR("LCPLL not locked yet\n");
9429
9430 if (val & LCPLL_CD_SOURCE_FCLK) {
9431 val = I915_READ(LCPLL_CTL);
9432 val &= ~LCPLL_CD_SOURCE_FCLK;
9433 I915_WRITE(LCPLL_CTL, val);
9434
9435 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9436 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9437 DRM_ERROR("Switching back to LCPLL failed\n");
9438 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009439
Mika Kuoppala59bad942015-01-16 11:34:40 +02009440 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009441 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009442}
9443
Paulo Zanoni765dab672014-03-07 20:08:18 -03009444/*
9445 * Package states C8 and deeper are really deep PC states that can only be
9446 * reached when all the devices on the system allow it, so even if the graphics
9447 * device allows PC8+, it doesn't mean the system will actually get to these
9448 * states. Our driver only allows PC8+ when going into runtime PM.
9449 *
9450 * The requirements for PC8+ are that all the outputs are disabled, the power
9451 * well is disabled and most interrupts are disabled, and these are also
9452 * requirements for runtime PM. When these conditions are met, we manually do
9453 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9454 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9455 * hang the machine.
9456 *
9457 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9458 * the state of some registers, so when we come back from PC8+ we need to
9459 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9460 * need to take care of the registers kept by RC6. Notice that this happens even
9461 * if we don't put the device in PCI D3 state (which is what currently happens
9462 * because of the runtime PM support).
9463 *
9464 * For more, read "Display Sequences for Package C8" on the hardware
9465 * documentation.
9466 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009467void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009468{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009469 struct drm_device *dev = dev_priv->dev;
9470 uint32_t val;
9471
Paulo Zanonic67a4702013-08-19 13:18:09 -03009472 DRM_DEBUG_KMS("Enabling package C8+\n");
9473
Ville Syrjäläc2699522015-08-27 23:55:59 +03009474 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009475 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9476 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9477 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9478 }
9479
9480 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009481 hsw_disable_lcpll(dev_priv, true, true);
9482}
9483
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009484void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009485{
9486 struct drm_device *dev = dev_priv->dev;
9487 uint32_t val;
9488
Paulo Zanonic67a4702013-08-19 13:18:09 -03009489 DRM_DEBUG_KMS("Disabling package C8+\n");
9490
9491 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009492 lpt_init_pch_refclk(dev);
9493
Ville Syrjäläc2699522015-08-27 23:55:59 +03009494 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009495 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9496 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9497 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9498 }
9499
9500 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009501}
9502
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009503static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309504{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009505 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009506 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309507
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009508 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309509}
9510
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009511/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009512static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009513{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009514 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009515 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009516 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009517
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009518 for_each_intel_crtc(state->dev, intel_crtc) {
9519 int pixel_rate;
9520
9521 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9522 if (IS_ERR(crtc_state))
9523 return PTR_ERR(crtc_state);
9524
9525 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009526 continue;
9527
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009528 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009529
9530 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009531 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009532 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9533
9534 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9535 }
9536
9537 return max_pixel_rate;
9538}
9539
9540static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9541{
9542 struct drm_i915_private *dev_priv = dev->dev_private;
9543 uint32_t val, data;
9544 int ret;
9545
9546 if (WARN((I915_READ(LCPLL_CTL) &
9547 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9548 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9549 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9550 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9551 "trying to change cdclk frequency with cdclk not enabled\n"))
9552 return;
9553
9554 mutex_lock(&dev_priv->rps.hw_lock);
9555 ret = sandybridge_pcode_write(dev_priv,
9556 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9557 mutex_unlock(&dev_priv->rps.hw_lock);
9558 if (ret) {
9559 DRM_ERROR("failed to inform pcode about cdclk change\n");
9560 return;
9561 }
9562
9563 val = I915_READ(LCPLL_CTL);
9564 val |= LCPLL_CD_SOURCE_FCLK;
9565 I915_WRITE(LCPLL_CTL, val);
9566
9567 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9568 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9569 DRM_ERROR("Switching to FCLK failed\n");
9570
9571 val = I915_READ(LCPLL_CTL);
9572 val &= ~LCPLL_CLK_FREQ_MASK;
9573
9574 switch (cdclk) {
9575 case 450000:
9576 val |= LCPLL_CLK_FREQ_450;
9577 data = 0;
9578 break;
9579 case 540000:
9580 val |= LCPLL_CLK_FREQ_54O_BDW;
9581 data = 1;
9582 break;
9583 case 337500:
9584 val |= LCPLL_CLK_FREQ_337_5_BDW;
9585 data = 2;
9586 break;
9587 case 675000:
9588 val |= LCPLL_CLK_FREQ_675_BDW;
9589 data = 3;
9590 break;
9591 default:
9592 WARN(1, "invalid cdclk frequency\n");
9593 return;
9594 }
9595
9596 I915_WRITE(LCPLL_CTL, val);
9597
9598 val = I915_READ(LCPLL_CTL);
9599 val &= ~LCPLL_CD_SOURCE_FCLK;
9600 I915_WRITE(LCPLL_CTL, val);
9601
9602 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9603 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9604 DRM_ERROR("Switching back to LCPLL failed\n");
9605
9606 mutex_lock(&dev_priv->rps.hw_lock);
9607 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9608 mutex_unlock(&dev_priv->rps.hw_lock);
9609
9610 intel_update_cdclk(dev);
9611
9612 WARN(cdclk != dev_priv->cdclk_freq,
9613 "cdclk requested %d kHz but got %d kHz\n",
9614 cdclk, dev_priv->cdclk_freq);
9615}
9616
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009617static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009618{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009619 struct drm_i915_private *dev_priv = to_i915(state->dev);
9620 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009621 int cdclk;
9622
9623 /*
9624 * FIXME should also account for plane ratio
9625 * once 64bpp pixel formats are supported.
9626 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009627 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009628 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009629 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009630 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009631 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009632 cdclk = 450000;
9633 else
9634 cdclk = 337500;
9635
9636 /*
9637 * FIXME move the cdclk caclulation to
9638 * compute_config() so we can fail gracegully.
9639 */
9640 if (cdclk > dev_priv->max_cdclk_freq) {
9641 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9642 cdclk, dev_priv->max_cdclk_freq);
9643 cdclk = dev_priv->max_cdclk_freq;
9644 }
9645
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009646 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009647
9648 return 0;
9649}
9650
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009651static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009652{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009653 struct drm_device *dev = old_state->dev;
9654 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009655
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009656 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009657}
9658
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009659static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9660 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009661{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009662 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009663 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009664
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009665 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009666
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009667 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009668}
9669
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309670static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9671 enum port port,
9672 struct intel_crtc_state *pipe_config)
9673{
9674 switch (port) {
9675 case PORT_A:
9676 pipe_config->ddi_pll_sel = SKL_DPLL0;
9677 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9678 break;
9679 case PORT_B:
9680 pipe_config->ddi_pll_sel = SKL_DPLL1;
9681 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9682 break;
9683 case PORT_C:
9684 pipe_config->ddi_pll_sel = SKL_DPLL2;
9685 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9686 break;
9687 default:
9688 DRM_ERROR("Incorrect port type\n");
9689 }
9690}
9691
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009692static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9693 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009694 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009695{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009696 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009697
9698 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9699 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9700
9701 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009702 case SKL_DPLL0:
9703 /*
9704 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9705 * of the shared DPLL framework and thus needs to be read out
9706 * separately
9707 */
9708 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9709 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9710 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009711 case SKL_DPLL1:
9712 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9713 break;
9714 case SKL_DPLL2:
9715 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9716 break;
9717 case SKL_DPLL3:
9718 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9719 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009720 }
9721}
9722
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009723static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9724 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009725 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009726{
9727 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9728
9729 switch (pipe_config->ddi_pll_sel) {
9730 case PORT_CLK_SEL_WRPLL1:
9731 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9732 break;
9733 case PORT_CLK_SEL_WRPLL2:
9734 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9735 break;
9736 }
9737}
9738
Daniel Vetter26804af2014-06-25 22:01:55 +03009739static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009740 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009741{
9742 struct drm_device *dev = crtc->base.dev;
9743 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009744 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009745 enum port port;
9746 uint32_t tmp;
9747
9748 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9749
9750 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9751
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009752 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009753 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309754 else if (IS_BROXTON(dev))
9755 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009756 else
9757 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009758
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009759 if (pipe_config->shared_dpll >= 0) {
9760 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9761
9762 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9763 &pipe_config->dpll_hw_state));
9764 }
9765
Daniel Vetter26804af2014-06-25 22:01:55 +03009766 /*
9767 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9768 * DDI E. So just check whether this pipe is wired to DDI E and whether
9769 * the PCH transcoder is on.
9770 */
Damien Lespiauca370452013-12-03 13:56:24 +00009771 if (INTEL_INFO(dev)->gen < 9 &&
9772 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009773 pipe_config->has_pch_encoder = true;
9774
9775 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9776 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9777 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9778
9779 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9780 }
9781}
9782
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009783static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009784 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009785{
9786 struct drm_device *dev = crtc->base.dev;
9787 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009788 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009789 uint32_t tmp;
9790
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009791 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009792 POWER_DOMAIN_PIPE(crtc->pipe)))
9793 return false;
9794
Daniel Vettere143a212013-07-04 12:01:15 +02009795 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009796 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9797
Daniel Vettereccb1402013-05-22 00:50:22 +02009798 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9799 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9800 enum pipe trans_edp_pipe;
9801 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9802 default:
9803 WARN(1, "unknown pipe linked to edp transcoder\n");
9804 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9805 case TRANS_DDI_EDP_INPUT_A_ON:
9806 trans_edp_pipe = PIPE_A;
9807 break;
9808 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9809 trans_edp_pipe = PIPE_B;
9810 break;
9811 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9812 trans_edp_pipe = PIPE_C;
9813 break;
9814 }
9815
9816 if (trans_edp_pipe == crtc->pipe)
9817 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9818 }
9819
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009820 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009821 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009822 return false;
9823
Daniel Vettereccb1402013-05-22 00:50:22 +02009824 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009825 if (!(tmp & PIPECONF_ENABLE))
9826 return false;
9827
Daniel Vetter26804af2014-06-25 22:01:55 +03009828 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009829
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009830 intel_get_pipe_timings(crtc, pipe_config);
9831
Chandra Kondurua1b22782015-04-07 15:28:45 -07009832 if (INTEL_INFO(dev)->gen >= 9) {
9833 skl_init_scalers(dev, crtc, pipe_config);
9834 }
9835
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009836 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009837
9838 if (INTEL_INFO(dev)->gen >= 9) {
9839 pipe_config->scaler_state.scaler_id = -1;
9840 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9841 }
9842
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009843 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009844 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009845 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009846 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009847 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009848 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009849
Jesse Barnese59150d2014-01-07 13:30:45 -08009850 if (IS_HASWELL(dev))
9851 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9852 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009853
Clint Taylorebb69c92014-09-30 10:30:22 -07009854 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9855 pipe_config->pixel_multiplier =
9856 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9857 } else {
9858 pipe_config->pixel_multiplier = 1;
9859 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009860
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009861 return true;
9862}
9863
Chris Wilson560b85b2010-08-07 11:01:38 +01009864static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9865{
9866 struct drm_device *dev = crtc->dev;
9867 struct drm_i915_private *dev_priv = dev->dev_private;
9868 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009869 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009870
Ville Syrjälädc41c152014-08-13 11:57:05 +03009871 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009872 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9873 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009874 unsigned int stride = roundup_pow_of_two(width) * 4;
9875
9876 switch (stride) {
9877 default:
9878 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9879 width, stride);
9880 stride = 256;
9881 /* fallthrough */
9882 case 256:
9883 case 512:
9884 case 1024:
9885 case 2048:
9886 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009887 }
9888
Ville Syrjälädc41c152014-08-13 11:57:05 +03009889 cntl |= CURSOR_ENABLE |
9890 CURSOR_GAMMA_ENABLE |
9891 CURSOR_FORMAT_ARGB |
9892 CURSOR_STRIDE(stride);
9893
9894 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009895 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009896
Ville Syrjälädc41c152014-08-13 11:57:05 +03009897 if (intel_crtc->cursor_cntl != 0 &&
9898 (intel_crtc->cursor_base != base ||
9899 intel_crtc->cursor_size != size ||
9900 intel_crtc->cursor_cntl != cntl)) {
9901 /* On these chipsets we can only modify the base/size/stride
9902 * whilst the cursor is disabled.
9903 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009904 I915_WRITE(CURCNTR(PIPE_A), 0);
9905 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +03009906 intel_crtc->cursor_cntl = 0;
9907 }
9908
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009909 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009910 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009911 intel_crtc->cursor_base = base;
9912 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009913
9914 if (intel_crtc->cursor_size != size) {
9915 I915_WRITE(CURSIZE, size);
9916 intel_crtc->cursor_size = size;
9917 }
9918
Chris Wilson4b0e3332014-05-30 16:35:26 +03009919 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +03009920 I915_WRITE(CURCNTR(PIPE_A), cntl);
9921 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +03009922 intel_crtc->cursor_cntl = cntl;
9923 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009924}
9925
9926static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9927{
9928 struct drm_device *dev = crtc->dev;
9929 struct drm_i915_private *dev_priv = dev->dev_private;
9930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9931 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009932 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009933
Chris Wilson4b0e3332014-05-30 16:35:26 +03009934 cntl = 0;
9935 if (base) {
9936 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009937 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309938 case 64:
9939 cntl |= CURSOR_MODE_64_ARGB_AX;
9940 break;
9941 case 128:
9942 cntl |= CURSOR_MODE_128_ARGB_AX;
9943 break;
9944 case 256:
9945 cntl |= CURSOR_MODE_256_ARGB_AX;
9946 break;
9947 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009948 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309949 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009950 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009951 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009952
Bob Paauwefc6f93b2015-08-31 14:03:30 -07009953 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009954 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009955 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009956
Matt Roper8e7d6882015-01-21 16:35:41 -08009957 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009958 cntl |= CURSOR_ROTATE_180;
9959
Chris Wilson4b0e3332014-05-30 16:35:26 +03009960 if (intel_crtc->cursor_cntl != cntl) {
9961 I915_WRITE(CURCNTR(pipe), cntl);
9962 POSTING_READ(CURCNTR(pipe));
9963 intel_crtc->cursor_cntl = cntl;
9964 }
9965
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009966 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009967 I915_WRITE(CURBASE(pipe), base);
9968 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009969
9970 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009971}
9972
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009973/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009974static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9975 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009976{
9977 struct drm_device *dev = crtc->dev;
9978 struct drm_i915_private *dev_priv = dev->dev_private;
9979 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9980 int pipe = intel_crtc->pipe;
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009981 struct drm_plane_state *cursor_state = crtc->cursor->state;
9982 int x = cursor_state->crtc_x;
9983 int y = cursor_state->crtc_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009984 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009985
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009986 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009987 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009988
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009989 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009990 base = 0;
9991
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009992 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009993 base = 0;
9994
9995 if (x < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +02009996 if (x + cursor_state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009997 base = 0;
9998
9999 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10000 x = -x;
10001 }
10002 pos |= x << CURSOR_X_SHIFT;
10003
10004 if (y < 0) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010005 if (y + cursor_state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010006 base = 0;
10007
10008 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10009 y = -y;
10010 }
10011 pos |= y << CURSOR_Y_SHIFT;
10012
Chris Wilson4b0e3332014-05-30 16:35:26 +030010013 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010014 return;
10015
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010016 I915_WRITE(CURPOS(pipe), pos);
10017
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010018 /* ILK+ do this automagically */
10019 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -080010020 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Maarten Lankhorst9b4101b2015-09-10 16:07:59 +020010021 base += (cursor_state->crtc_h *
10022 cursor_state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010023 }
10024
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010025 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010026 i845_update_cursor(crtc, base);
10027 else
10028 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010029}
10030
Ville Syrjälädc41c152014-08-13 11:57:05 +030010031static bool cursor_size_ok(struct drm_device *dev,
10032 uint32_t width, uint32_t height)
10033{
10034 if (width == 0 || height == 0)
10035 return false;
10036
10037 /*
10038 * 845g/865g are special in that they are only limited by
10039 * the width of their cursors, the height is arbitrary up to
10040 * the precision of the register. Everything else requires
10041 * square cursors, limited to a few power-of-two sizes.
10042 */
10043 if (IS_845G(dev) || IS_I865G(dev)) {
10044 if ((width & 63) != 0)
10045 return false;
10046
10047 if (width > (IS_845G(dev) ? 64 : 512))
10048 return false;
10049
10050 if (height > 1023)
10051 return false;
10052 } else {
10053 switch (width | height) {
10054 case 256:
10055 case 128:
10056 if (IS_GEN2(dev))
10057 return false;
10058 case 64:
10059 break;
10060 default:
10061 return false;
10062 }
10063 }
10064
10065 return true;
10066}
10067
Jesse Barnes79e53942008-11-07 14:24:08 -080010068static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010069 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010070{
James Simmons72034252010-08-03 01:33:19 +010010071 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010073
James Simmons72034252010-08-03 01:33:19 +010010074 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010075 intel_crtc->lut_r[i] = red[i] >> 8;
10076 intel_crtc->lut_g[i] = green[i] >> 8;
10077 intel_crtc->lut_b[i] = blue[i] >> 8;
10078 }
10079
10080 intel_crtc_load_lut(crtc);
10081}
10082
Jesse Barnes79e53942008-11-07 14:24:08 -080010083/* VESA 640x480x72Hz mode to set on the pipe */
10084static struct drm_display_mode load_detect_mode = {
10085 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10086 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10087};
10088
Daniel Vettera8bb6812014-02-10 18:00:39 +010010089struct drm_framebuffer *
10090__intel_framebuffer_create(struct drm_device *dev,
10091 struct drm_mode_fb_cmd2 *mode_cmd,
10092 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010093{
10094 struct intel_framebuffer *intel_fb;
10095 int ret;
10096
10097 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010098 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010099 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010100
10101 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010102 if (ret)
10103 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010104
10105 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010106
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010107err:
10108 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010109 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010110}
10111
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010112static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010113intel_framebuffer_create(struct drm_device *dev,
10114 struct drm_mode_fb_cmd2 *mode_cmd,
10115 struct drm_i915_gem_object *obj)
10116{
10117 struct drm_framebuffer *fb;
10118 int ret;
10119
10120 ret = i915_mutex_lock_interruptible(dev);
10121 if (ret)
10122 return ERR_PTR(ret);
10123 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10124 mutex_unlock(&dev->struct_mutex);
10125
10126 return fb;
10127}
10128
Chris Wilsond2dff872011-04-19 08:36:26 +010010129static u32
10130intel_framebuffer_pitch_for_width(int width, int bpp)
10131{
10132 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10133 return ALIGN(pitch, 64);
10134}
10135
10136static u32
10137intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10138{
10139 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010140 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010141}
10142
10143static struct drm_framebuffer *
10144intel_framebuffer_create_for_mode(struct drm_device *dev,
10145 struct drm_display_mode *mode,
10146 int depth, int bpp)
10147{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010148 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010149 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010150 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010151
10152 obj = i915_gem_alloc_object(dev,
10153 intel_framebuffer_size_for_mode(mode, bpp));
10154 if (obj == NULL)
10155 return ERR_PTR(-ENOMEM);
10156
10157 mode_cmd.width = mode->hdisplay;
10158 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010159 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10160 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010161 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010162
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010163 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10164 if (IS_ERR(fb))
10165 drm_gem_object_unreference_unlocked(&obj->base);
10166
10167 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010168}
10169
10170static struct drm_framebuffer *
10171mode_fits_in_fbdev(struct drm_device *dev,
10172 struct drm_display_mode *mode)
10173{
Daniel Vetter06957262015-08-10 13:34:08 +020010174#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010175 struct drm_i915_private *dev_priv = dev->dev_private;
10176 struct drm_i915_gem_object *obj;
10177 struct drm_framebuffer *fb;
10178
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010179 if (!dev_priv->fbdev)
10180 return NULL;
10181
10182 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010183 return NULL;
10184
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010185 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010186 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010187
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010188 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010189 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10190 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010191 return NULL;
10192
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010193 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010194 return NULL;
10195
10196 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010197#else
10198 return NULL;
10199#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010200}
10201
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010202static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10203 struct drm_crtc *crtc,
10204 struct drm_display_mode *mode,
10205 struct drm_framebuffer *fb,
10206 int x, int y)
10207{
10208 struct drm_plane_state *plane_state;
10209 int hdisplay, vdisplay;
10210 int ret;
10211
10212 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10213 if (IS_ERR(plane_state))
10214 return PTR_ERR(plane_state);
10215
10216 if (mode)
10217 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10218 else
10219 hdisplay = vdisplay = 0;
10220
10221 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10222 if (ret)
10223 return ret;
10224 drm_atomic_set_fb_for_plane(plane_state, fb);
10225 plane_state->crtc_x = 0;
10226 plane_state->crtc_y = 0;
10227 plane_state->crtc_w = hdisplay;
10228 plane_state->crtc_h = vdisplay;
10229 plane_state->src_x = x << 16;
10230 plane_state->src_y = y << 16;
10231 plane_state->src_w = hdisplay << 16;
10232 plane_state->src_h = vdisplay << 16;
10233
10234 return 0;
10235}
10236
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010237bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010238 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010239 struct intel_load_detect_pipe *old,
10240 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010241{
10242 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010243 struct intel_encoder *intel_encoder =
10244 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010245 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010246 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010247 struct drm_crtc *crtc = NULL;
10248 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010249 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010250 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010251 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010252 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010253 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010254 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010255
Chris Wilsond2dff872011-04-19 08:36:26 +010010256 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010257 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010258 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010259
Rob Clark51fd3712013-11-19 12:10:12 -050010260retry:
10261 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10262 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010263 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010264
Jesse Barnes79e53942008-11-07 14:24:08 -080010265 /*
10266 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010267 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010268 * - if the connector already has an assigned crtc, use it (but make
10269 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010270 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010271 * - try to find the first unused crtc that can drive this connector,
10272 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010273 */
10274
10275 /* See if we already have a CRTC for this connector */
10276 if (encoder->crtc) {
10277 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010278
Rob Clark51fd3712013-11-19 12:10:12 -050010279 ret = drm_modeset_lock(&crtc->mutex, ctx);
10280 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010281 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010282 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10283 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010284 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010285
Daniel Vetter24218aa2012-08-12 19:27:11 +020010286 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010287 old->load_detect_temp = false;
10288
10289 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010290 if (connector->dpms != DRM_MODE_DPMS_ON)
10291 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010292
Chris Wilson71731882011-04-19 23:10:58 +010010293 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010294 }
10295
10296 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010297 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010298 i++;
10299 if (!(encoder->possible_crtcs & (1 << i)))
10300 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010301 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010302 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010303
10304 crtc = possible_crtc;
10305 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010306 }
10307
10308 /*
10309 * If we didn't find an unused CRTC, don't use any.
10310 */
10311 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010312 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010313 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010314 }
10315
Rob Clark51fd3712013-11-19 12:10:12 -050010316 ret = drm_modeset_lock(&crtc->mutex, ctx);
10317 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010318 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010319 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10320 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010321 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010322
10323 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010324 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010325 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010326 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010327
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010328 state = drm_atomic_state_alloc(dev);
10329 if (!state)
10330 return false;
10331
10332 state->acquire_ctx = ctx;
10333
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010334 connector_state = drm_atomic_get_connector_state(state, connector);
10335 if (IS_ERR(connector_state)) {
10336 ret = PTR_ERR(connector_state);
10337 goto fail;
10338 }
10339
10340 connector_state->crtc = crtc;
10341 connector_state->best_encoder = &intel_encoder->base;
10342
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010343 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10344 if (IS_ERR(crtc_state)) {
10345 ret = PTR_ERR(crtc_state);
10346 goto fail;
10347 }
10348
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010349 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010350
Chris Wilson64927112011-04-20 07:25:26 +010010351 if (!mode)
10352 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010353
Chris Wilsond2dff872011-04-19 08:36:26 +010010354 /* We need a framebuffer large enough to accommodate all accesses
10355 * that the plane may generate whilst we perform load detection.
10356 * We can not rely on the fbcon either being present (we get called
10357 * during its initialisation to detect all boot displays, or it may
10358 * not even exist) or that it is large enough to satisfy the
10359 * requested mode.
10360 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010361 fb = mode_fits_in_fbdev(dev, mode);
10362 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010363 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010364 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10365 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010366 } else
10367 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010368 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010369 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010370 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010371 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010372
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010373 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10374 if (ret)
10375 goto fail;
10376
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010377 drm_mode_copy(&crtc_state->base.mode, mode);
10378
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010379 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010380 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010381 if (old->release_fb)
10382 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010383 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010384 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010385 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010386
Jesse Barnes79e53942008-11-07 14:24:08 -080010387 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010388 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010389 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010390
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010391fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010392 drm_atomic_state_free(state);
10393 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010394
Rob Clark51fd3712013-11-19 12:10:12 -050010395 if (ret == -EDEADLK) {
10396 drm_modeset_backoff(ctx);
10397 goto retry;
10398 }
10399
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010400 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010401}
10402
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010403void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010404 struct intel_load_detect_pipe *old,
10405 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010406{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010407 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010408 struct intel_encoder *intel_encoder =
10409 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010410 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010411 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010412 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010413 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010414 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010415 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010416 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010417
Chris Wilsond2dff872011-04-19 08:36:26 +010010418 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010419 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010420 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010421
Chris Wilson8261b192011-04-19 23:18:09 +010010422 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010423 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010424 if (!state)
10425 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010426
10427 state->acquire_ctx = ctx;
10428
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010429 connector_state = drm_atomic_get_connector_state(state, connector);
10430 if (IS_ERR(connector_state))
10431 goto fail;
10432
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010433 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10434 if (IS_ERR(crtc_state))
10435 goto fail;
10436
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010437 connector_state->best_encoder = NULL;
10438 connector_state->crtc = NULL;
10439
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010440 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010441
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010442 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10443 0, 0);
10444 if (ret)
10445 goto fail;
10446
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010447 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010448 if (ret)
10449 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010450
Daniel Vetter36206362012-12-10 20:42:17 +010010451 if (old->release_fb) {
10452 drm_framebuffer_unregister_private(old->release_fb);
10453 drm_framebuffer_unreference(old->release_fb);
10454 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010455
Chris Wilson0622a532011-04-21 09:32:11 +010010456 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010457 }
10458
Eric Anholtc751ce42010-03-25 11:48:48 -070010459 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010460 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10461 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010462
10463 return;
10464fail:
10465 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10466 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010467}
10468
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010469static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010470 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010471{
10472 struct drm_i915_private *dev_priv = dev->dev_private;
10473 u32 dpll = pipe_config->dpll_hw_state.dpll;
10474
10475 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010476 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010477 else if (HAS_PCH_SPLIT(dev))
10478 return 120000;
10479 else if (!IS_GEN2(dev))
10480 return 96000;
10481 else
10482 return 48000;
10483}
10484
Jesse Barnes79e53942008-11-07 14:24:08 -080010485/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010486static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010487 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010488{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010489 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010490 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010491 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010492 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010493 u32 fp;
10494 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010495 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010496 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010497
10498 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010499 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010500 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010501 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010502
10503 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010504 if (IS_PINEVIEW(dev)) {
10505 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10506 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010507 } else {
10508 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10509 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10510 }
10511
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010512 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010513 if (IS_PINEVIEW(dev))
10514 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10515 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010516 else
10517 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010518 DPLL_FPA01_P1_POST_DIV_SHIFT);
10519
10520 switch (dpll & DPLL_MODE_MASK) {
10521 case DPLLB_MODE_DAC_SERIAL:
10522 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10523 5 : 10;
10524 break;
10525 case DPLLB_MODE_LVDS:
10526 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10527 7 : 14;
10528 break;
10529 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010530 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010531 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010532 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010533 }
10534
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010535 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010536 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010537 else
Imre Deakdccbea32015-06-22 23:35:51 +030010538 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010539 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010540 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010541 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010542
10543 if (is_lvds) {
10544 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10545 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010546
10547 if (lvds & LVDS_CLKB_POWER_UP)
10548 clock.p2 = 7;
10549 else
10550 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010551 } else {
10552 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10553 clock.p1 = 2;
10554 else {
10555 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10556 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10557 }
10558 if (dpll & PLL_P2_DIVIDE_BY_4)
10559 clock.p2 = 4;
10560 else
10561 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010562 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010563
Imre Deakdccbea32015-06-22 23:35:51 +030010564 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010565 }
10566
Ville Syrjälä18442d02013-09-13 16:00:08 +030010567 /*
10568 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010569 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010570 * encoder's get_config() function.
10571 */
Imre Deakdccbea32015-06-22 23:35:51 +030010572 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010573}
10574
Ville Syrjälä6878da02013-09-13 15:59:11 +030010575int intel_dotclock_calculate(int link_freq,
10576 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010577{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010578 /*
10579 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010580 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010581 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010582 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010583 *
10584 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010585 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010586 */
10587
Ville Syrjälä6878da02013-09-13 15:59:11 +030010588 if (!m_n->link_n)
10589 return 0;
10590
10591 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10592}
10593
Ville Syrjälä18442d02013-09-13 16:00:08 +030010594static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010595 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010596{
10597 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010598
10599 /* read out port_clock from the DPLL */
10600 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010601
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010602 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010603 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010604 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010605 * agree once we know their relationship in the encoder's
10606 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010607 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010608 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010609 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10610 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010611}
10612
10613/** Returns the currently programmed mode of the given pipe. */
10614struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10615 struct drm_crtc *crtc)
10616{
Jesse Barnes548f2452011-02-17 10:40:53 -080010617 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010619 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010620 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010621 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010622 int htot = I915_READ(HTOTAL(cpu_transcoder));
10623 int hsync = I915_READ(HSYNC(cpu_transcoder));
10624 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10625 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010626 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010627
10628 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10629 if (!mode)
10630 return NULL;
10631
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010632 /*
10633 * Construct a pipe_config sufficient for getting the clock info
10634 * back out of crtc_clock_get.
10635 *
10636 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10637 * to use a real value here instead.
10638 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010639 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010640 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010641 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10642 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10643 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010644 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10645
Ville Syrjälä773ae032013-09-23 17:48:20 +030010646 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010647 mode->hdisplay = (htot & 0xffff) + 1;
10648 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10649 mode->hsync_start = (hsync & 0xffff) + 1;
10650 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10651 mode->vdisplay = (vtot & 0xffff) + 1;
10652 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10653 mode->vsync_start = (vsync & 0xffff) + 1;
10654 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10655
10656 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010657
10658 return mode;
10659}
10660
Chris Wilsonf047e392012-07-21 12:31:41 +010010661void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010662{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010663 struct drm_i915_private *dev_priv = dev->dev_private;
10664
Chris Wilsonf62a0072014-02-21 17:55:39 +000010665 if (dev_priv->mm.busy)
10666 return;
10667
Paulo Zanoni43694d62014-03-07 20:08:08 -030010668 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010669 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010670 if (INTEL_INFO(dev)->gen >= 6)
10671 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010672 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010673}
10674
10675void intel_mark_idle(struct drm_device *dev)
10676{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010677 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010678
Chris Wilsonf62a0072014-02-21 17:55:39 +000010679 if (!dev_priv->mm.busy)
10680 return;
10681
10682 dev_priv->mm.busy = false;
10683
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010684 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010685 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010686
Paulo Zanoni43694d62014-03-07 20:08:08 -030010687 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010688}
10689
Jesse Barnes79e53942008-11-07 14:24:08 -080010690static void intel_crtc_destroy(struct drm_crtc *crtc)
10691{
10692 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010693 struct drm_device *dev = crtc->dev;
10694 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010695
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010696 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010697 work = intel_crtc->unpin_work;
10698 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010699 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010700
10701 if (work) {
10702 cancel_work_sync(&work->work);
10703 kfree(work);
10704 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010705
10706 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010707
Jesse Barnes79e53942008-11-07 14:24:08 -080010708 kfree(intel_crtc);
10709}
10710
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010711static void intel_unpin_work_fn(struct work_struct *__work)
10712{
10713 struct intel_unpin_work *work =
10714 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010715 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10716 struct drm_device *dev = crtc->base.dev;
10717 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010718
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010719 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010720 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010721 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010722
John Harrisonf06cc1b2014-11-24 18:49:37 +000010723 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010724 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010725 mutex_unlock(&dev->struct_mutex);
10726
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010727 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010728 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010729
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010730 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10731 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010732
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010733 kfree(work);
10734}
10735
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010736static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010737 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010738{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10740 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010741 unsigned long flags;
10742
10743 /* Ignore early vblank irqs */
10744 if (intel_crtc == NULL)
10745 return;
10746
Daniel Vetterf3260382014-09-15 14:55:23 +020010747 /*
10748 * This is called both by irq handlers and the reset code (to complete
10749 * lost pageflips) so needs the full irqsave spinlocks.
10750 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010751 spin_lock_irqsave(&dev->event_lock, flags);
10752 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010753
10754 /* Ensure we don't miss a work->pending update ... */
10755 smp_rmb();
10756
10757 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010758 spin_unlock_irqrestore(&dev->event_lock, flags);
10759 return;
10760 }
10761
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010762 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010763
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010764 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010765}
10766
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010767void intel_finish_page_flip(struct drm_device *dev, int pipe)
10768{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010769 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010770 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10771
Mario Kleiner49b14a52010-12-09 07:00:07 +010010772 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010773}
10774
10775void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10776{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010777 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010778 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10779
Mario Kleiner49b14a52010-12-09 07:00:07 +010010780 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010781}
10782
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010783/* Is 'a' after or equal to 'b'? */
10784static bool g4x_flip_count_after_eq(u32 a, u32 b)
10785{
10786 return !((a - b) & 0x80000000);
10787}
10788
10789static bool page_flip_finished(struct intel_crtc *crtc)
10790{
10791 struct drm_device *dev = crtc->base.dev;
10792 struct drm_i915_private *dev_priv = dev->dev_private;
10793
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010794 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10795 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10796 return true;
10797
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010798 /*
10799 * The relevant registers doen't exist on pre-ctg.
10800 * As the flip done interrupt doesn't trigger for mmio
10801 * flips on gmch platforms, a flip count check isn't
10802 * really needed there. But since ctg has the registers,
10803 * include it in the check anyway.
10804 */
10805 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10806 return true;
10807
10808 /*
10809 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10810 * used the same base address. In that case the mmio flip might
10811 * have completed, but the CS hasn't even executed the flip yet.
10812 *
10813 * A flip count check isn't enough as the CS might have updated
10814 * the base address just after start of vblank, but before we
10815 * managed to process the interrupt. This means we'd complete the
10816 * CS flip too soon.
10817 *
10818 * Combining both checks should get us a good enough result. It may
10819 * still happen that the CS flip has been executed, but has not
10820 * yet actually completed. But in case the base address is the same
10821 * anyway, we don't really care.
10822 */
10823 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10824 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010825 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010826 crtc->unpin_work->flip_count);
10827}
10828
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010829void intel_prepare_page_flip(struct drm_device *dev, int plane)
10830{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010831 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010832 struct intel_crtc *intel_crtc =
10833 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10834 unsigned long flags;
10835
Daniel Vetterf3260382014-09-15 14:55:23 +020010836
10837 /*
10838 * This is called both by irq handlers and the reset code (to complete
10839 * lost pageflips) so needs the full irqsave spinlocks.
10840 *
10841 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010842 * generate a page-flip completion irq, i.e. every modeset
10843 * is also accompanied by a spurious intel_prepare_page_flip().
10844 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010845 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010846 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010847 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010848 spin_unlock_irqrestore(&dev->event_lock, flags);
10849}
10850
Chris Wilson60426392015-10-10 10:44:32 +010010851static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010852{
10853 /* Ensure that the work item is consistent when activating it ... */
10854 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010855 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010856 /* and that it is marked active as soon as the irq could fire. */
10857 smp_wmb();
10858}
10859
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010860static int intel_gen2_queue_flip(struct drm_device *dev,
10861 struct drm_crtc *crtc,
10862 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010863 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010864 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010865 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010866{
John Harrison6258fbe2015-05-29 17:43:48 +010010867 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010868 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010869 u32 flip_mask;
10870 int ret;
10871
John Harrison5fb9de12015-05-29 17:44:07 +010010872 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010873 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010874 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010875
10876 /* Can't queue multiple flips, so wait for the previous
10877 * one to finish before executing the next.
10878 */
10879 if (intel_crtc->plane)
10880 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10881 else
10882 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010883 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10884 intel_ring_emit(ring, MI_NOOP);
10885 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10886 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10887 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010888 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010889 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010890
Chris Wilson60426392015-10-10 10:44:32 +010010891 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010892 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010893}
10894
10895static int intel_gen3_queue_flip(struct drm_device *dev,
10896 struct drm_crtc *crtc,
10897 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010898 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010899 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010900 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010901{
John Harrison6258fbe2015-05-29 17:43:48 +010010902 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010903 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010904 u32 flip_mask;
10905 int ret;
10906
John Harrison5fb9de12015-05-29 17:44:07 +010010907 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010908 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010909 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010910
10911 if (intel_crtc->plane)
10912 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10913 else
10914 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010915 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10916 intel_ring_emit(ring, MI_NOOP);
10917 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10918 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10919 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010920 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010921 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010922
Chris Wilson60426392015-10-10 10:44:32 +010010923 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010924 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010925}
10926
10927static int intel_gen4_queue_flip(struct drm_device *dev,
10928 struct drm_crtc *crtc,
10929 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010930 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010931 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010932 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010933{
John Harrison6258fbe2015-05-29 17:43:48 +010010934 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010935 struct drm_i915_private *dev_priv = dev->dev_private;
10936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10937 uint32_t pf, pipesrc;
10938 int ret;
10939
John Harrison5fb9de12015-05-29 17:44:07 +010010940 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010941 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010942 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010943
10944 /* i965+ uses the linear or tiled offsets from the
10945 * Display Registers (which do not change across a page-flip)
10946 * so we need only reprogram the base address.
10947 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010948 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10949 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10950 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010951 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010952 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010953
10954 /* XXX Enabling the panel-fitter across page-flip is so far
10955 * untested on non-native modes, so ignore it for now.
10956 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10957 */
10958 pf = 0;
10959 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010960 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010961
Chris Wilson60426392015-10-10 10:44:32 +010010962 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010963 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010964}
10965
10966static int intel_gen6_queue_flip(struct drm_device *dev,
10967 struct drm_crtc *crtc,
10968 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010969 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010970 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010971 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010972{
John Harrison6258fbe2015-05-29 17:43:48 +010010973 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010974 struct drm_i915_private *dev_priv = dev->dev_private;
10975 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10976 uint32_t pf, pipesrc;
10977 int ret;
10978
John Harrison5fb9de12015-05-29 17:44:07 +010010979 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010980 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010981 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010982
Daniel Vetter6d90c952012-04-26 23:28:05 +020010983 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10984 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10985 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010986 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010987
Chris Wilson99d9acd2012-04-17 20:37:00 +010010988 /* Contrary to the suggestions in the documentation,
10989 * "Enable Panel Fitter" does not seem to be required when page
10990 * flipping with a non-native mode, and worse causes a normal
10991 * modeset to fail.
10992 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10993 */
10994 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010995 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010996 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010997
Chris Wilson60426392015-10-10 10:44:32 +010010998 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010010999 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011000}
11001
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011002static int intel_gen7_queue_flip(struct drm_device *dev,
11003 struct drm_crtc *crtc,
11004 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011005 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011006 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011007 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011008{
John Harrison6258fbe2015-05-29 17:43:48 +010011009 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011011 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011012 int len, ret;
11013
Robin Schroereba905b2014-05-18 02:24:50 +020011014 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011015 case PLANE_A:
11016 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11017 break;
11018 case PLANE_B:
11019 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11020 break;
11021 case PLANE_C:
11022 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11023 break;
11024 default:
11025 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011026 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011027 }
11028
Chris Wilsonffe74d72013-08-26 20:58:12 +010011029 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011030 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011031 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011032 /*
11033 * On Gen 8, SRM is now taking an extra dword to accommodate
11034 * 48bits addresses, and we need a NOOP for the batch size to
11035 * stay even.
11036 */
11037 if (IS_GEN8(dev))
11038 len += 2;
11039 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011040
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011041 /*
11042 * BSpec MI_DISPLAY_FLIP for IVB:
11043 * "The full packet must be contained within the same cache line."
11044 *
11045 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11046 * cacheline, if we ever start emitting more commands before
11047 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11048 * then do the cacheline alignment, and finally emit the
11049 * MI_DISPLAY_FLIP.
11050 */
John Harrisonbba09b12015-05-29 17:44:06 +010011051 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011052 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011053 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011054
John Harrison5fb9de12015-05-29 17:44:07 +010011055 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011056 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011057 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011058
Chris Wilsonffe74d72013-08-26 20:58:12 +010011059 /* Unmask the flip-done completion message. Note that the bspec says that
11060 * we should do this for both the BCS and RCS, and that we must not unmask
11061 * more than one flip event at any time (or ensure that one flip message
11062 * can be sent by waiting for flip-done prior to queueing new flips).
11063 * Experimentation says that BCS works despite DERRMR masking all
11064 * flip-done completion events and that unmasking all planes at once
11065 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11066 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11067 */
11068 if (ring->id == RCS) {
11069 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11070 intel_ring_emit(ring, DERRMR);
11071 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11072 DERRMR_PIPEB_PRI_FLIP_DONE |
11073 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011074 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011075 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011076 MI_SRM_LRM_GLOBAL_GTT);
11077 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011078 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011079 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011080 intel_ring_emit(ring, DERRMR);
11081 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011082 if (IS_GEN8(dev)) {
11083 intel_ring_emit(ring, 0);
11084 intel_ring_emit(ring, MI_NOOP);
11085 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011086 }
11087
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011088 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011089 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011090 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011091 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011092
Chris Wilson60426392015-10-10 10:44:32 +010011093 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011094 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011095}
11096
Sourab Gupta84c33a62014-06-02 16:47:17 +053011097static bool use_mmio_flip(struct intel_engine_cs *ring,
11098 struct drm_i915_gem_object *obj)
11099{
11100 /*
11101 * This is not being used for older platforms, because
11102 * non-availability of flip done interrupt forces us to use
11103 * CS flips. Older platforms derive flip done using some clever
11104 * tricks involving the flip_pending status bits and vblank irqs.
11105 * So using MMIO flips there would disrupt this mechanism.
11106 */
11107
Chris Wilson8e09bf82014-07-08 10:40:30 +010011108 if (ring == NULL)
11109 return true;
11110
Sourab Gupta84c33a62014-06-02 16:47:17 +053011111 if (INTEL_INFO(ring->dev)->gen < 5)
11112 return false;
11113
11114 if (i915.use_mmio_flip < 0)
11115 return false;
11116 else if (i915.use_mmio_flip > 0)
11117 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011118 else if (i915.enable_execlists)
11119 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011120 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011121 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011122}
11123
Chris Wilson60426392015-10-10 10:44:32 +010011124static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011125 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011126 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011127{
11128 struct drm_device *dev = intel_crtc->base.dev;
11129 struct drm_i915_private *dev_priv = dev->dev_private;
11130 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011131 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011132 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011133
11134 ctl = I915_READ(PLANE_CTL(pipe, 0));
11135 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011136 switch (fb->modifier[0]) {
11137 case DRM_FORMAT_MOD_NONE:
11138 break;
11139 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011140 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011141 break;
11142 case I915_FORMAT_MOD_Y_TILED:
11143 ctl |= PLANE_CTL_TILED_Y;
11144 break;
11145 case I915_FORMAT_MOD_Yf_TILED:
11146 ctl |= PLANE_CTL_TILED_YF;
11147 break;
11148 default:
11149 MISSING_CASE(fb->modifier[0]);
11150 }
Damien Lespiauff944562014-11-20 14:58:16 +000011151
11152 /*
11153 * The stride is either expressed as a multiple of 64 bytes chunks for
11154 * linear buffers or in number of tiles for tiled buffers.
11155 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011156 if (intel_rotation_90_or_270(rotation)) {
11157 /* stride = Surface height in tiles */
11158 tile_height = intel_tile_height(dev, fb->pixel_format,
11159 fb->modifier[0], 0);
11160 stride = DIV_ROUND_UP(fb->height, tile_height);
11161 } else {
11162 stride = fb->pitches[0] /
11163 intel_fb_stride_alignment(dev, fb->modifier[0],
11164 fb->pixel_format);
11165 }
Damien Lespiauff944562014-11-20 14:58:16 +000011166
11167 /*
11168 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11169 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11170 */
11171 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11172 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11173
Chris Wilson60426392015-10-10 10:44:32 +010011174 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011175 POSTING_READ(PLANE_SURF(pipe, 0));
11176}
11177
Chris Wilson60426392015-10-10 10:44:32 +010011178static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11179 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011180{
11181 struct drm_device *dev = intel_crtc->base.dev;
11182 struct drm_i915_private *dev_priv = dev->dev_private;
11183 struct intel_framebuffer *intel_fb =
11184 to_intel_framebuffer(intel_crtc->base.primary->fb);
11185 struct drm_i915_gem_object *obj = intel_fb->obj;
11186 u32 dspcntr;
11187 u32 reg;
11188
Sourab Gupta84c33a62014-06-02 16:47:17 +053011189 reg = DSPCNTR(intel_crtc->plane);
11190 dspcntr = I915_READ(reg);
11191
Damien Lespiauc5d97472014-10-25 00:11:11 +010011192 if (obj->tiling_mode != I915_TILING_NONE)
11193 dspcntr |= DISPPLANE_TILED;
11194 else
11195 dspcntr &= ~DISPPLANE_TILED;
11196
Sourab Gupta84c33a62014-06-02 16:47:17 +053011197 I915_WRITE(reg, dspcntr);
11198
Chris Wilson60426392015-10-10 10:44:32 +010011199 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011200 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011201}
11202
11203/*
11204 * XXX: This is the temporary way to update the plane registers until we get
11205 * around to using the usual plane update functions for MMIO flips
11206 */
Chris Wilson60426392015-10-10 10:44:32 +010011207static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011208{
Chris Wilson60426392015-10-10 10:44:32 +010011209 struct intel_crtc *crtc = mmio_flip->crtc;
11210 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011211
Chris Wilson60426392015-10-10 10:44:32 +010011212 spin_lock_irq(&crtc->base.dev->event_lock);
11213 work = crtc->unpin_work;
11214 spin_unlock_irq(&crtc->base.dev->event_lock);
11215 if (work == NULL)
11216 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011217
Chris Wilson60426392015-10-10 10:44:32 +010011218 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011219
Chris Wilson60426392015-10-10 10:44:32 +010011220 intel_pipe_update_start(crtc);
11221
11222 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011223 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011224 else
11225 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011226 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011227
Chris Wilson60426392015-10-10 10:44:32 +010011228 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011229}
11230
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011231static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011232{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011233 struct intel_mmio_flip *mmio_flip =
11234 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011235
Chris Wilson60426392015-10-10 10:44:32 +010011236 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011237 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011238 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011239 false, NULL,
11240 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011241 i915_gem_request_unreference__unlocked(mmio_flip->req);
11242 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011243
Chris Wilson60426392015-10-10 10:44:32 +010011244 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011245 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011246}
11247
11248static int intel_queue_mmio_flip(struct drm_device *dev,
11249 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011250 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011251{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011252 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011253
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011254 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11255 if (mmio_flip == NULL)
11256 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011257
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011258 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011259 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011260 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011261 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011262
11263 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11264 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011265
Sourab Gupta84c33a62014-06-02 16:47:17 +053011266 return 0;
11267}
11268
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011269static int intel_default_queue_flip(struct drm_device *dev,
11270 struct drm_crtc *crtc,
11271 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011272 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011273 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011274 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011275{
11276 return -ENODEV;
11277}
11278
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011279static bool __intel_pageflip_stall_check(struct drm_device *dev,
11280 struct drm_crtc *crtc)
11281{
11282 struct drm_i915_private *dev_priv = dev->dev_private;
11283 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11284 struct intel_unpin_work *work = intel_crtc->unpin_work;
11285 u32 addr;
11286
11287 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11288 return true;
11289
Chris Wilson908565c2015-08-12 13:08:22 +010011290 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11291 return false;
11292
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011293 if (!work->enable_stall_check)
11294 return false;
11295
11296 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011297 if (work->flip_queued_req &&
11298 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011299 return false;
11300
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011301 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011302 }
11303
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011304 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011305 return false;
11306
11307 /* Potential stall - if we see that the flip has happened,
11308 * assume a missed interrupt. */
11309 if (INTEL_INFO(dev)->gen >= 4)
11310 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11311 else
11312 addr = I915_READ(DSPADDR(intel_crtc->plane));
11313
11314 /* There is a potential issue here with a false positive after a flip
11315 * to the same address. We could address this by checking for a
11316 * non-incrementing frame counter.
11317 */
11318 return addr == work->gtt_offset;
11319}
11320
11321void intel_check_page_flip(struct drm_device *dev, int pipe)
11322{
11323 struct drm_i915_private *dev_priv = dev->dev_private;
11324 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11325 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011326 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011327
Dave Gordon6c51d462015-03-06 15:34:26 +000011328 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011329
11330 if (crtc == NULL)
11331 return;
11332
Daniel Vetterf3260382014-09-15 14:55:23 +020011333 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011334 work = intel_crtc->unpin_work;
11335 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011336 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011337 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011338 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011339 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011340 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011341 if (work != NULL &&
11342 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11343 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011344 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011345}
11346
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011347static int intel_crtc_page_flip(struct drm_crtc *crtc,
11348 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011349 struct drm_pending_vblank_event *event,
11350 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011351{
11352 struct drm_device *dev = crtc->dev;
11353 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011354 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011355 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011357 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011358 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011359 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011360 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011361 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011362 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011363 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011364
Matt Roper2ff8fde2014-07-08 07:50:07 -070011365 /*
11366 * drm_mode_page_flip_ioctl() should already catch this, but double
11367 * check to be safe. In the future we may enable pageflipping from
11368 * a disabled primary plane.
11369 */
11370 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11371 return -EBUSY;
11372
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011373 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011374 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011375 return -EINVAL;
11376
11377 /*
11378 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11379 * Note that pitch changes could also affect these register.
11380 */
11381 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011382 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11383 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011384 return -EINVAL;
11385
Chris Wilsonf900db42014-02-20 09:26:13 +000011386 if (i915_terminally_wedged(&dev_priv->gpu_error))
11387 goto out_hang;
11388
Daniel Vetterb14c5672013-09-19 12:18:32 +020011389 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011390 if (work == NULL)
11391 return -ENOMEM;
11392
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011393 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011394 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011395 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011396 INIT_WORK(&work->work, intel_unpin_work_fn);
11397
Daniel Vetter87b6b102014-05-15 15:33:46 +020011398 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011399 if (ret)
11400 goto free_work;
11401
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011402 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011403 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011404 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011405 /* Before declaring the flip queue wedged, check if
11406 * the hardware completed the operation behind our backs.
11407 */
11408 if (__intel_pageflip_stall_check(dev, crtc)) {
11409 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11410 page_flip_completed(intel_crtc);
11411 } else {
11412 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011413 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011414
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011415 drm_crtc_vblank_put(crtc);
11416 kfree(work);
11417 return -EBUSY;
11418 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011419 }
11420 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011421 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011422
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011423 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11424 flush_workqueue(dev_priv->wq);
11425
Jesse Barnes75dfca82010-02-10 15:09:44 -080011426 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011427 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011428 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011429
Matt Roperf4510a22014-04-01 15:22:40 -070011430 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011431 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011432
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011433 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011434
Chris Wilson89ed88b2015-02-16 14:31:49 +000011435 ret = i915_mutex_lock_interruptible(dev);
11436 if (ret)
11437 goto cleanup;
11438
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011439 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011440 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011441
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011442 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011443 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011444
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011445 if (IS_VALLEYVIEW(dev)) {
11446 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011447 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011448 /* vlv: DISPLAY_FLIP fails to change tiling */
11449 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011450 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011451 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011452 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011453 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011454 if (ring == NULL || ring->id != RCS)
11455 ring = &dev_priv->ring[BCS];
11456 } else {
11457 ring = &dev_priv->ring[RCS];
11458 }
11459
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011460 mmio_flip = use_mmio_flip(ring, obj);
11461
11462 /* When using CS flips, we want to emit semaphores between rings.
11463 * However, when using mmio flips we will create a task to do the
11464 * synchronisation, so all we want here is to pin the framebuffer
11465 * into the display plane and skip any waits.
11466 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011467 if (!mmio_flip) {
11468 ret = i915_gem_object_sync(obj, ring, &request);
11469 if (ret)
11470 goto cleanup_pending;
11471 }
11472
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011473 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011474 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011475 if (ret)
11476 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011477
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011478 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11479 obj, 0);
11480 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011481
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011482 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011483 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011484 if (ret)
11485 goto cleanup_unpin;
11486
John Harrisonf06cc1b2014-11-24 18:49:37 +000011487 i915_gem_request_assign(&work->flip_queued_req,
11488 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011489 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011490 if (!request) {
11491 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11492 if (ret)
11493 goto cleanup_unpin;
11494 }
11495
11496 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011497 page_flip_flags);
11498 if (ret)
11499 goto cleanup_unpin;
11500
John Harrison6258fbe2015-05-29 17:43:48 +010011501 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011502 }
11503
John Harrison91af1272015-06-18 13:14:56 +010011504 if (request)
John Harrison75289872015-05-29 17:43:49 +010011505 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011506
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011507 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011508 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011509
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011510 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011511 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011512 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011513
Paulo Zanoni4e1e26f2015-07-14 16:29:13 -030011514 intel_fbc_disable_crtc(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011515 intel_frontbuffer_flip_prepare(dev,
11516 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011517
Jesse Barnese5510fa2010-07-01 16:48:37 -070011518 trace_i915_flip_request(intel_crtc->plane, obj);
11519
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011520 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011521
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011522cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011523 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011524cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011525 if (request)
11526 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011527 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011528 mutex_unlock(&dev->struct_mutex);
11529cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011530 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011531 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011532
Chris Wilson89ed88b2015-02-16 14:31:49 +000011533 drm_gem_object_unreference_unlocked(&obj->base);
11534 drm_framebuffer_unreference(work->old_fb);
11535
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011536 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011537 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011538 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011539
Daniel Vetter87b6b102014-05-15 15:33:46 +020011540 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011541free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011542 kfree(work);
11543
Chris Wilsonf900db42014-02-20 09:26:13 +000011544 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011545 struct drm_atomic_state *state;
11546 struct drm_plane_state *plane_state;
11547
Chris Wilsonf900db42014-02-20 09:26:13 +000011548out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011549 state = drm_atomic_state_alloc(dev);
11550 if (!state)
11551 return -ENOMEM;
11552 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11553
11554retry:
11555 plane_state = drm_atomic_get_plane_state(state, primary);
11556 ret = PTR_ERR_OR_ZERO(plane_state);
11557 if (!ret) {
11558 drm_atomic_set_fb_for_plane(plane_state, fb);
11559
11560 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11561 if (!ret)
11562 ret = drm_atomic_commit(state);
11563 }
11564
11565 if (ret == -EDEADLK) {
11566 drm_modeset_backoff(state->acquire_ctx);
11567 drm_atomic_state_clear(state);
11568 goto retry;
11569 }
11570
11571 if (ret)
11572 drm_atomic_state_free(state);
11573
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011574 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011575 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011576 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011577 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011578 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011579 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011580 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011581}
11582
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011583
11584/**
11585 * intel_wm_need_update - Check whether watermarks need updating
11586 * @plane: drm plane
11587 * @state: new plane state
11588 *
11589 * Check current plane state versus the new one to determine whether
11590 * watermarks need to be recalculated.
11591 *
11592 * Returns true or false.
11593 */
11594static bool intel_wm_need_update(struct drm_plane *plane,
11595 struct drm_plane_state *state)
11596{
Matt Roperd21fbe82015-09-24 15:53:12 -070011597 struct intel_plane_state *new = to_intel_plane_state(state);
11598 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11599
11600 /* Update watermarks on tiling or size changes. */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011601 if (!plane->state->fb || !state->fb ||
11602 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011603 plane->state->rotation != state->rotation ||
11604 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11605 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11606 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11607 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011608 return true;
11609
11610 return false;
11611}
11612
Matt Roperd21fbe82015-09-24 15:53:12 -070011613static bool needs_scaling(struct intel_plane_state *state)
11614{
11615 int src_w = drm_rect_width(&state->src) >> 16;
11616 int src_h = drm_rect_height(&state->src) >> 16;
11617 int dst_w = drm_rect_width(&state->dst);
11618 int dst_h = drm_rect_height(&state->dst);
11619
11620 return (src_w != dst_w || src_h != dst_h);
11621}
11622
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011623int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11624 struct drm_plane_state *plane_state)
11625{
11626 struct drm_crtc *crtc = crtc_state->crtc;
11627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11628 struct drm_plane *plane = plane_state->plane;
11629 struct drm_device *dev = crtc->dev;
11630 struct drm_i915_private *dev_priv = dev->dev_private;
11631 struct intel_plane_state *old_plane_state =
11632 to_intel_plane_state(plane->state);
11633 int idx = intel_crtc->base.base.id, ret;
11634 int i = drm_plane_index(plane);
11635 bool mode_changed = needs_modeset(crtc_state);
11636 bool was_crtc_enabled = crtc->state->active;
11637 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011638 bool turn_off, turn_on, visible, was_visible;
11639 struct drm_framebuffer *fb = plane_state->fb;
11640
11641 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11642 plane->type != DRM_PLANE_TYPE_CURSOR) {
11643 ret = skl_update_scaler_plane(
11644 to_intel_crtc_state(crtc_state),
11645 to_intel_plane_state(plane_state));
11646 if (ret)
11647 return ret;
11648 }
11649
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011650 was_visible = old_plane_state->visible;
11651 visible = to_intel_plane_state(plane_state)->visible;
11652
11653 if (!was_crtc_enabled && WARN_ON(was_visible))
11654 was_visible = false;
11655
11656 if (!is_crtc_enabled && WARN_ON(visible))
11657 visible = false;
11658
11659 if (!was_visible && !visible)
11660 return 0;
11661
11662 turn_off = was_visible && (!visible || mode_changed);
11663 turn_on = visible && (!was_visible || mode_changed);
11664
11665 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11666 plane->base.id, fb ? fb->base.id : -1);
11667
11668 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11669 plane->base.id, was_visible, visible,
11670 turn_off, turn_on, mode_changed);
11671
Ville Syrjälä852eb002015-06-24 22:00:07 +030011672 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011673 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011674 /* must disable cxsr around plane enable/disable */
11675 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11676 intel_crtc->atomic.disable_cxsr = true;
11677 /* to potentially re-enable cxsr */
11678 intel_crtc->atomic.wait_vblank = true;
11679 intel_crtc->atomic.update_wm_post = true;
11680 }
11681 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011682 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011683 /* must disable cxsr around plane enable/disable */
11684 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11685 if (is_crtc_enabled)
11686 intel_crtc->atomic.wait_vblank = true;
11687 intel_crtc->atomic.disable_cxsr = true;
11688 }
11689 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011690 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011691 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011692
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011693 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011694 intel_crtc->atomic.fb_bits |=
11695 to_intel_plane(plane)->frontbuffer_bit;
11696
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011697 switch (plane->type) {
11698 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011699 intel_crtc->atomic.pre_disable_primary = turn_off;
11700 intel_crtc->atomic.post_enable_primary = turn_on;
11701
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011702 if (turn_off) {
11703 /*
11704 * FIXME: Actually if we will still have any other
11705 * plane enabled on the pipe we could let IPS enabled
11706 * still, but for now lets consider that when we make
11707 * primary invisible by setting DSPCNTR to 0 on
11708 * update_primary_plane function IPS needs to be
11709 * disable.
11710 */
11711 intel_crtc->atomic.disable_ips = true;
11712
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011713 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011714 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011715
11716 /*
11717 * FBC does not work on some platforms for rotated
11718 * planes, so disable it when rotation is not 0 and
11719 * update it when rotation is set back to 0.
11720 *
11721 * FIXME: This is redundant with the fbc update done in
11722 * the primary plane enable function except that that
11723 * one is done too late. We eventually need to unify
11724 * this.
11725 */
11726
11727 if (visible &&
11728 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11729 dev_priv->fbc.crtc == intel_crtc &&
11730 plane_state->rotation != BIT(DRM_ROTATE_0))
11731 intel_crtc->atomic.disable_fbc = true;
11732
11733 /*
11734 * BDW signals flip done immediately if the plane
11735 * is disabled, even if the plane enable is already
11736 * armed to occur at the next vblank :(
11737 */
11738 if (turn_on && IS_BROADWELL(dev))
11739 intel_crtc->atomic.wait_vblank = true;
11740
11741 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11742 break;
11743 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011744 break;
11745 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011746 /*
11747 * WaCxSRDisabledForSpriteScaling:ivb
11748 *
11749 * cstate->update_wm was already set above, so this flag will
11750 * take effect when we commit and program watermarks.
11751 */
11752 if (IS_IVYBRIDGE(dev) &&
11753 needs_scaling(to_intel_plane_state(plane_state)) &&
11754 !needs_scaling(old_plane_state)) {
11755 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11756 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011757 intel_crtc->atomic.wait_vblank = true;
11758 intel_crtc->atomic.update_sprite_watermarks |=
11759 1 << i;
11760 }
Matt Roperd21fbe82015-09-24 15:53:12 -070011761
11762 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011763 }
11764 return 0;
11765}
11766
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011767static bool encoders_cloneable(const struct intel_encoder *a,
11768 const struct intel_encoder *b)
11769{
11770 /* masks could be asymmetric, so check both ways */
11771 return a == b || (a->cloneable & (1 << b->type) &&
11772 b->cloneable & (1 << a->type));
11773}
11774
11775static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11776 struct intel_crtc *crtc,
11777 struct intel_encoder *encoder)
11778{
11779 struct intel_encoder *source_encoder;
11780 struct drm_connector *connector;
11781 struct drm_connector_state *connector_state;
11782 int i;
11783
11784 for_each_connector_in_state(state, connector, connector_state, i) {
11785 if (connector_state->crtc != &crtc->base)
11786 continue;
11787
11788 source_encoder =
11789 to_intel_encoder(connector_state->best_encoder);
11790 if (!encoders_cloneable(encoder, source_encoder))
11791 return false;
11792 }
11793
11794 return true;
11795}
11796
11797static bool check_encoder_cloning(struct drm_atomic_state *state,
11798 struct intel_crtc *crtc)
11799{
11800 struct intel_encoder *encoder;
11801 struct drm_connector *connector;
11802 struct drm_connector_state *connector_state;
11803 int i;
11804
11805 for_each_connector_in_state(state, connector, connector_state, i) {
11806 if (connector_state->crtc != &crtc->base)
11807 continue;
11808
11809 encoder = to_intel_encoder(connector_state->best_encoder);
11810 if (!check_single_encoder_cloning(state, crtc, encoder))
11811 return false;
11812 }
11813
11814 return true;
11815}
11816
11817static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11818 struct drm_crtc_state *crtc_state)
11819{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011820 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011821 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011823 struct intel_crtc_state *pipe_config =
11824 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011825 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011826 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011827 bool mode_changed = needs_modeset(crtc_state);
11828
11829 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11830 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11831 return -EINVAL;
11832 }
11833
Ville Syrjälä852eb002015-06-24 22:00:07 +030011834 if (mode_changed && !crtc_state->active)
11835 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011836
Maarten Lankhorstad421372015-06-15 12:33:42 +020011837 if (mode_changed && crtc_state->enable &&
11838 dev_priv->display.crtc_compute_clock &&
11839 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11840 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11841 pipe_config);
11842 if (ret)
11843 return ret;
11844 }
11845
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011846 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011847 if (dev_priv->display.compute_pipe_wm) {
11848 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
11849 if (ret)
11850 return ret;
11851 }
11852
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011853 if (INTEL_INFO(dev)->gen >= 9) {
11854 if (mode_changed)
11855 ret = skl_update_scaler_crtc(pipe_config);
11856
11857 if (!ret)
11858 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11859 pipe_config);
11860 }
11861
11862 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011863}
11864
Jani Nikula65b38e02015-04-13 11:26:56 +030011865static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011866 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11867 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011868 .atomic_begin = intel_begin_crtc_commit,
11869 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011870 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011871};
11872
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011873static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11874{
11875 struct intel_connector *connector;
11876
11877 for_each_intel_connector(dev, connector) {
11878 if (connector->base.encoder) {
11879 connector->base.state->best_encoder =
11880 connector->base.encoder;
11881 connector->base.state->crtc =
11882 connector->base.encoder->crtc;
11883 } else {
11884 connector->base.state->best_encoder = NULL;
11885 connector->base.state->crtc = NULL;
11886 }
11887 }
11888}
11889
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011890static void
Robin Schroereba905b2014-05-18 02:24:50 +020011891connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011892 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011893{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011894 int bpp = pipe_config->pipe_bpp;
11895
11896 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11897 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011898 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011899
11900 /* Don't use an invalid EDID bpc value */
11901 if (connector->base.display_info.bpc &&
11902 connector->base.display_info.bpc * 3 < bpp) {
11903 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11904 bpp, connector->base.display_info.bpc*3);
11905 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11906 }
11907
11908 /* Clamp bpp to 8 on screens without EDID 1.4 */
11909 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11910 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11911 bpp);
11912 pipe_config->pipe_bpp = 24;
11913 }
11914}
11915
11916static int
11917compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011918 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011919{
11920 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011921 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011922 struct drm_connector *connector;
11923 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011924 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011925
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011926 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011927 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011928 else if (INTEL_INFO(dev)->gen >= 5)
11929 bpp = 12*3;
11930 else
11931 bpp = 8*3;
11932
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011933
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011934 pipe_config->pipe_bpp = bpp;
11935
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011936 state = pipe_config->base.state;
11937
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011938 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011939 for_each_connector_in_state(state, connector, connector_state, i) {
11940 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011941 continue;
11942
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011943 connected_sink_compute_bpp(to_intel_connector(connector),
11944 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011945 }
11946
11947 return bpp;
11948}
11949
Daniel Vetter644db712013-09-19 14:53:58 +020011950static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11951{
11952 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11953 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011954 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011955 mode->crtc_hdisplay, mode->crtc_hsync_start,
11956 mode->crtc_hsync_end, mode->crtc_htotal,
11957 mode->crtc_vdisplay, mode->crtc_vsync_start,
11958 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11959}
11960
Daniel Vetterc0b03412013-05-28 12:05:54 +020011961static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011962 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011963 const char *context)
11964{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011965 struct drm_device *dev = crtc->base.dev;
11966 struct drm_plane *plane;
11967 struct intel_plane *intel_plane;
11968 struct intel_plane_state *state;
11969 struct drm_framebuffer *fb;
11970
11971 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11972 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011973
11974 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11975 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11976 pipe_config->pipe_bpp, pipe_config->dither);
11977 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11978 pipe_config->has_pch_encoder,
11979 pipe_config->fdi_lanes,
11980 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11981 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11982 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011983 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011984 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011985 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011986 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11987 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11988 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011989
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011990 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011991 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030011992 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011993 pipe_config->dp_m2_n2.gmch_m,
11994 pipe_config->dp_m2_n2.gmch_n,
11995 pipe_config->dp_m2_n2.link_m,
11996 pipe_config->dp_m2_n2.link_n,
11997 pipe_config->dp_m2_n2.tu);
11998
Daniel Vetter55072d12014-11-20 16:10:28 +010011999 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12000 pipe_config->has_audio,
12001 pipe_config->has_infoframe);
12002
Daniel Vetterc0b03412013-05-28 12:05:54 +020012003 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012004 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012005 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012006 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12007 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012008 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012009 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12010 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012011 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12012 crtc->num_scalers,
12013 pipe_config->scaler_state.scaler_users,
12014 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012015 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12016 pipe_config->gmch_pfit.control,
12017 pipe_config->gmch_pfit.pgm_ratios,
12018 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012019 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012020 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012021 pipe_config->pch_pfit.size,
12022 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012023 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012024 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012025
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012026 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012027 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012028 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012029 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012030 pipe_config->ddi_pll_sel,
12031 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012032 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012033 pipe_config->dpll_hw_state.pll0,
12034 pipe_config->dpll_hw_state.pll1,
12035 pipe_config->dpll_hw_state.pll2,
12036 pipe_config->dpll_hw_state.pll3,
12037 pipe_config->dpll_hw_state.pll6,
12038 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012039 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012040 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012041 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012042 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012043 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12044 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12045 pipe_config->ddi_pll_sel,
12046 pipe_config->dpll_hw_state.ctrl1,
12047 pipe_config->dpll_hw_state.cfgcr1,
12048 pipe_config->dpll_hw_state.cfgcr2);
12049 } else if (HAS_DDI(dev)) {
12050 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12051 pipe_config->ddi_pll_sel,
12052 pipe_config->dpll_hw_state.wrpll);
12053 } else {
12054 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12055 "fp0: 0x%x, fp1: 0x%x\n",
12056 pipe_config->dpll_hw_state.dpll,
12057 pipe_config->dpll_hw_state.dpll_md,
12058 pipe_config->dpll_hw_state.fp0,
12059 pipe_config->dpll_hw_state.fp1);
12060 }
12061
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012062 DRM_DEBUG_KMS("planes on this crtc\n");
12063 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12064 intel_plane = to_intel_plane(plane);
12065 if (intel_plane->pipe != crtc->pipe)
12066 continue;
12067
12068 state = to_intel_plane_state(plane->state);
12069 fb = state->base.fb;
12070 if (!fb) {
12071 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12072 "disabled, scaler_id = %d\n",
12073 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12074 plane->base.id, intel_plane->pipe,
12075 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12076 drm_plane_index(plane), state->scaler_id);
12077 continue;
12078 }
12079
12080 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12081 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12082 plane->base.id, intel_plane->pipe,
12083 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12084 drm_plane_index(plane));
12085 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12086 fb->base.id, fb->width, fb->height, fb->pixel_format);
12087 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12088 state->scaler_id,
12089 state->src.x1 >> 16, state->src.y1 >> 16,
12090 drm_rect_width(&state->src) >> 16,
12091 drm_rect_height(&state->src) >> 16,
12092 state->dst.x1, state->dst.y1,
12093 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12094 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012095}
12096
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012097static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012098{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012099 struct drm_device *dev = state->dev;
12100 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012101 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012102 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012103 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012104 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012105
12106 /*
12107 * Walk the connector list instead of the encoder
12108 * list to detect the problem on ddi platforms
12109 * where there's just one encoder per digital port.
12110 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012111 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012112 if (!connector_state->best_encoder)
12113 continue;
12114
12115 encoder = to_intel_encoder(connector_state->best_encoder);
12116
12117 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012118
12119 switch (encoder->type) {
12120 unsigned int port_mask;
12121 case INTEL_OUTPUT_UNKNOWN:
12122 if (WARN_ON(!HAS_DDI(dev)))
12123 break;
12124 case INTEL_OUTPUT_DISPLAYPORT:
12125 case INTEL_OUTPUT_HDMI:
12126 case INTEL_OUTPUT_EDP:
12127 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12128
12129 /* the same port mustn't appear more than once */
12130 if (used_ports & port_mask)
12131 return false;
12132
12133 used_ports |= port_mask;
12134 default:
12135 break;
12136 }
12137 }
12138
12139 return true;
12140}
12141
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012142static void
12143clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12144{
12145 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012146 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012147 struct intel_dpll_hw_state dpll_hw_state;
12148 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012149 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012150 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012151
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012152 /* FIXME: before the switch to atomic started, a new pipe_config was
12153 * kzalloc'd. Code that depends on any field being zero should be
12154 * fixed, so that the crtc_state can be safely duplicated. For now,
12155 * only fields that are know to not cause problems are preserved. */
12156
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012157 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012158 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012159 shared_dpll = crtc_state->shared_dpll;
12160 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012161 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012162 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012163
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012164 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012165
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012166 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012167 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012168 crtc_state->shared_dpll = shared_dpll;
12169 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012170 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012171 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012172}
12173
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012174static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012175intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012176 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012177{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012178 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012179 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012180 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012181 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012182 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012183 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012184 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012185
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012186 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012187
Daniel Vettere143a212013-07-04 12:01:15 +020012188 pipe_config->cpu_transcoder =
12189 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012190
Imre Deak2960bc92013-07-30 13:36:32 +030012191 /*
12192 * Sanitize sync polarity flags based on requested ones. If neither
12193 * positive or negative polarity is requested, treat this as meaning
12194 * negative polarity.
12195 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012196 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012197 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012198 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012199
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012200 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012201 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012202 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012203
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012204 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12205 pipe_config);
12206 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012207 goto fail;
12208
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012209 /*
12210 * Determine the real pipe dimensions. Note that stereo modes can
12211 * increase the actual pipe size due to the frame doubling and
12212 * insertion of additional space for blanks between the frame. This
12213 * is stored in the crtc timings. We use the requested mode to do this
12214 * computation to clearly distinguish it from the adjusted mode, which
12215 * can be changed by the connectors in the below retry loop.
12216 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012217 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012218 &pipe_config->pipe_src_w,
12219 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012220
Daniel Vettere29c22c2013-02-21 00:00:16 +010012221encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012222 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012223 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012224 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012225
Daniel Vetter135c81b2013-07-21 21:37:09 +020012226 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012227 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12228 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012229
Daniel Vetter7758a112012-07-08 19:40:39 +020012230 /* Pass our mode to the connectors and the CRTC to give them a chance to
12231 * adjust it according to limitations or connector properties, and also
12232 * a chance to reject the mode entirely.
12233 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012234 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012235 if (connector_state->crtc != crtc)
12236 continue;
12237
12238 encoder = to_intel_encoder(connector_state->best_encoder);
12239
Daniel Vetterefea6e82013-07-21 21:36:59 +020012240 if (!(encoder->compute_config(encoder, pipe_config))) {
12241 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012242 goto fail;
12243 }
12244 }
12245
Daniel Vetterff9a6752013-06-01 17:16:21 +020012246 /* Set default port clock if not overwritten by the encoder. Needs to be
12247 * done afterwards in case the encoder adjusts the mode. */
12248 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012249 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012250 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012251
Daniel Vettera43f6e02013-06-07 23:10:32 +020012252 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012253 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012254 DRM_DEBUG_KMS("CRTC fixup failed\n");
12255 goto fail;
12256 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012257
12258 if (ret == RETRY) {
12259 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12260 ret = -EINVAL;
12261 goto fail;
12262 }
12263
12264 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12265 retry = false;
12266 goto encoder_retry;
12267 }
12268
Daniel Vettere8fa4272015-08-12 11:43:34 +020012269 /* Dithering seems to not pass-through bits correctly when it should, so
12270 * only enable it on 6bpc panels. */
12271 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012272 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012273 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012274
Daniel Vetter7758a112012-07-08 19:40:39 +020012275fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012276 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012277}
12278
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012279static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012280intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012281{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012282 struct drm_crtc *crtc;
12283 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012284 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012285
Ville Syrjälä76688512014-01-10 11:28:06 +020012286 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012287 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012288 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012289
12290 /* Update hwmode for vblank functions */
12291 if (crtc->state->active)
12292 crtc->hwmode = crtc->state->adjusted_mode;
12293 else
12294 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012295
12296 /*
12297 * Update legacy state to satisfy fbc code. This can
12298 * be removed when fbc uses the atomic state.
12299 */
12300 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12301 struct drm_plane_state *plane_state = crtc->primary->state;
12302
12303 crtc->primary->fb = plane_state->fb;
12304 crtc->x = plane_state->src_x >> 16;
12305 crtc->y = plane_state->src_y >> 16;
12306 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012307 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012308}
12309
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012310static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012311{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012312 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012313
12314 if (clock1 == clock2)
12315 return true;
12316
12317 if (!clock1 || !clock2)
12318 return false;
12319
12320 diff = abs(clock1 - clock2);
12321
12322 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12323 return true;
12324
12325 return false;
12326}
12327
Daniel Vetter25c5b262012-07-08 22:08:04 +020012328#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12329 list_for_each_entry((intel_crtc), \
12330 &(dev)->mode_config.crtc_list, \
12331 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012332 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012333
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012334static bool
12335intel_compare_m_n(unsigned int m, unsigned int n,
12336 unsigned int m2, unsigned int n2,
12337 bool exact)
12338{
12339 if (m == m2 && n == n2)
12340 return true;
12341
12342 if (exact || !m || !n || !m2 || !n2)
12343 return false;
12344
12345 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12346
12347 if (m > m2) {
12348 while (m > m2) {
12349 m2 <<= 1;
12350 n2 <<= 1;
12351 }
12352 } else if (m < m2) {
12353 while (m < m2) {
12354 m <<= 1;
12355 n <<= 1;
12356 }
12357 }
12358
12359 return m == m2 && n == n2;
12360}
12361
12362static bool
12363intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12364 struct intel_link_m_n *m2_n2,
12365 bool adjust)
12366{
12367 if (m_n->tu == m2_n2->tu &&
12368 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12369 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12370 intel_compare_m_n(m_n->link_m, m_n->link_n,
12371 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12372 if (adjust)
12373 *m2_n2 = *m_n;
12374
12375 return true;
12376 }
12377
12378 return false;
12379}
12380
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012381static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012382intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012383 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012384 struct intel_crtc_state *pipe_config,
12385 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012386{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012387 bool ret = true;
12388
12389#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12390 do { \
12391 if (!adjust) \
12392 DRM_ERROR(fmt, ##__VA_ARGS__); \
12393 else \
12394 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12395 } while (0)
12396
Daniel Vetter66e985c2013-06-05 13:34:20 +020012397#define PIPE_CONF_CHECK_X(name) \
12398 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012399 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012400 "(expected 0x%08x, found 0x%08x)\n", \
12401 current_config->name, \
12402 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012403 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012404 }
12405
Daniel Vetter08a24032013-04-19 11:25:34 +020012406#define PIPE_CONF_CHECK_I(name) \
12407 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012408 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012409 "(expected %i, found %i)\n", \
12410 current_config->name, \
12411 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012412 ret = false; \
12413 }
12414
12415#define PIPE_CONF_CHECK_M_N(name) \
12416 if (!intel_compare_link_m_n(&current_config->name, \
12417 &pipe_config->name,\
12418 adjust)) { \
12419 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12420 "(expected tu %i gmch %i/%i link %i/%i, " \
12421 "found tu %i, gmch %i/%i link %i/%i)\n", \
12422 current_config->name.tu, \
12423 current_config->name.gmch_m, \
12424 current_config->name.gmch_n, \
12425 current_config->name.link_m, \
12426 current_config->name.link_n, \
12427 pipe_config->name.tu, \
12428 pipe_config->name.gmch_m, \
12429 pipe_config->name.gmch_n, \
12430 pipe_config->name.link_m, \
12431 pipe_config->name.link_n); \
12432 ret = false; \
12433 }
12434
12435#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12436 if (!intel_compare_link_m_n(&current_config->name, \
12437 &pipe_config->name, adjust) && \
12438 !intel_compare_link_m_n(&current_config->alt_name, \
12439 &pipe_config->name, adjust)) { \
12440 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12441 "(expected tu %i gmch %i/%i link %i/%i, " \
12442 "or tu %i gmch %i/%i link %i/%i, " \
12443 "found tu %i, gmch %i/%i link %i/%i)\n", \
12444 current_config->name.tu, \
12445 current_config->name.gmch_m, \
12446 current_config->name.gmch_n, \
12447 current_config->name.link_m, \
12448 current_config->name.link_n, \
12449 current_config->alt_name.tu, \
12450 current_config->alt_name.gmch_m, \
12451 current_config->alt_name.gmch_n, \
12452 current_config->alt_name.link_m, \
12453 current_config->alt_name.link_n, \
12454 pipe_config->name.tu, \
12455 pipe_config->name.gmch_m, \
12456 pipe_config->name.gmch_n, \
12457 pipe_config->name.link_m, \
12458 pipe_config->name.link_n); \
12459 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012460 }
12461
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012462/* This is required for BDW+ where there is only one set of registers for
12463 * switching between high and low RR.
12464 * This macro can be used whenever a comparison has to be made between one
12465 * hw state and multiple sw state variables.
12466 */
12467#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12468 if ((current_config->name != pipe_config->name) && \
12469 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012470 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012471 "(expected %i or %i, found %i)\n", \
12472 current_config->name, \
12473 current_config->alt_name, \
12474 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012475 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012476 }
12477
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012478#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12479 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012480 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012481 "(expected %i, found %i)\n", \
12482 current_config->name & (mask), \
12483 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012484 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012485 }
12486
Ville Syrjälä5e550652013-09-06 23:29:07 +030012487#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12488 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012489 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012490 "(expected %i, found %i)\n", \
12491 current_config->name, \
12492 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012493 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012494 }
12495
Daniel Vetterbb760062013-06-06 14:55:52 +020012496#define PIPE_CONF_QUIRK(quirk) \
12497 ((current_config->quirks | pipe_config->quirks) & (quirk))
12498
Daniel Vettereccb1402013-05-22 00:50:22 +020012499 PIPE_CONF_CHECK_I(cpu_transcoder);
12500
Daniel Vetter08a24032013-04-19 11:25:34 +020012501 PIPE_CONF_CHECK_I(has_pch_encoder);
12502 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012503 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012504
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012505 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012506 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012507
12508 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012509 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012510
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012511 PIPE_CONF_CHECK_I(has_drrs);
12512 if (current_config->has_drrs)
12513 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12514 } else
12515 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012516
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012517 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12518 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12519 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12520 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12521 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12522 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012523
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012524 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12525 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12526 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12527 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12528 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12529 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012530
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012531 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012532 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012533 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12534 IS_VALLEYVIEW(dev))
12535 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012536 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012537
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012538 PIPE_CONF_CHECK_I(has_audio);
12539
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012540 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012541 DRM_MODE_FLAG_INTERLACE);
12542
Daniel Vetterbb760062013-06-06 14:55:52 +020012543 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012544 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012545 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012546 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012547 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012548 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012549 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012550 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012551 DRM_MODE_FLAG_NVSYNC);
12552 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012553
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012554 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012555 /* pfit ratios are autocomputed by the hw on gen4+ */
12556 if (INTEL_INFO(dev)->gen < 4)
12557 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012558 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012559
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012560 if (!adjust) {
12561 PIPE_CONF_CHECK_I(pipe_src_w);
12562 PIPE_CONF_CHECK_I(pipe_src_h);
12563
12564 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12565 if (current_config->pch_pfit.enabled) {
12566 PIPE_CONF_CHECK_X(pch_pfit.pos);
12567 PIPE_CONF_CHECK_X(pch_pfit.size);
12568 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012569
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012570 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12571 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012572
Jesse Barnese59150d2014-01-07 13:30:45 -080012573 /* BDW+ don't expose a synchronous way to read the state */
12574 if (IS_HASWELL(dev))
12575 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012576
Ville Syrjälä282740f2013-09-04 18:30:03 +030012577 PIPE_CONF_CHECK_I(double_wide);
12578
Daniel Vetter26804af2014-06-25 22:01:55 +030012579 PIPE_CONF_CHECK_X(ddi_pll_sel);
12580
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012581 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012582 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012583 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012584 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12585 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012586 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012587 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12588 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12589 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012590
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012591 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12592 PIPE_CONF_CHECK_I(pipe_bpp);
12593
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012594 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012595 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012596
Daniel Vetter66e985c2013-06-05 13:34:20 +020012597#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012598#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012599#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012600#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012601#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012602#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012603#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012604
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012605 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012606}
12607
Damien Lespiau08db6652014-11-04 17:06:52 +000012608static void check_wm_state(struct drm_device *dev)
12609{
12610 struct drm_i915_private *dev_priv = dev->dev_private;
12611 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12612 struct intel_crtc *intel_crtc;
12613 int plane;
12614
12615 if (INTEL_INFO(dev)->gen < 9)
12616 return;
12617
12618 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12619 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12620
12621 for_each_intel_crtc(dev, intel_crtc) {
12622 struct skl_ddb_entry *hw_entry, *sw_entry;
12623 const enum pipe pipe = intel_crtc->pipe;
12624
12625 if (!intel_crtc->active)
12626 continue;
12627
12628 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012629 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012630 hw_entry = &hw_ddb.plane[pipe][plane];
12631 sw_entry = &sw_ddb->plane[pipe][plane];
12632
12633 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12634 continue;
12635
12636 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12637 "(expected (%u,%u), found (%u,%u))\n",
12638 pipe_name(pipe), plane + 1,
12639 sw_entry->start, sw_entry->end,
12640 hw_entry->start, hw_entry->end);
12641 }
12642
12643 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012644 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12645 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012646
12647 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12648 continue;
12649
12650 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12651 "(expected (%u,%u), found (%u,%u))\n",
12652 pipe_name(pipe),
12653 sw_entry->start, sw_entry->end,
12654 hw_entry->start, hw_entry->end);
12655 }
12656}
12657
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012658static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012659check_connector_state(struct drm_device *dev,
12660 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012661{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012662 struct drm_connector_state *old_conn_state;
12663 struct drm_connector *connector;
12664 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012665
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012666 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12667 struct drm_encoder *encoder = connector->encoder;
12668 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012669
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012670 /* This also checks the encoder/connector hw state with the
12671 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012672 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012673
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012674 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012675 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012676 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012677}
12678
12679static void
12680check_encoder_state(struct drm_device *dev)
12681{
12682 struct intel_encoder *encoder;
12683 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012684
Damien Lespiaub2784e12014-08-05 11:29:37 +010012685 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012686 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012687 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012688
12689 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12690 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012691 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012692
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012693 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012694 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012695 continue;
12696 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012697
12698 I915_STATE_WARN(connector->base.state->crtc !=
12699 encoder->base.crtc,
12700 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012701 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012702
Rob Clarke2c719b2014-12-15 13:56:32 -050012703 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012704 "encoder's enabled state mismatch "
12705 "(expected %i, found %i)\n",
12706 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012707
12708 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012709 bool active;
12710
12711 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012712 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012713 "encoder detached but still enabled on pipe %c.\n",
12714 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012715 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012716 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012717}
12718
12719static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012720check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012721{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012722 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012723 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012724 struct drm_crtc_state *old_crtc_state;
12725 struct drm_crtc *crtc;
12726 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012727
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012728 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12730 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012731 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012732
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012733 if (!needs_modeset(crtc->state) &&
12734 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012735 continue;
12736
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012737 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12738 pipe_config = to_intel_crtc_state(old_crtc_state);
12739 memset(pipe_config, 0, sizeof(*pipe_config));
12740 pipe_config->base.crtc = crtc;
12741 pipe_config->base.state = old_state;
12742
12743 DRM_DEBUG_KMS("[CRTC:%d]\n",
12744 crtc->base.id);
12745
12746 active = dev_priv->display.get_pipe_config(intel_crtc,
12747 pipe_config);
12748
12749 /* hw state is inconsistent with the pipe quirk */
12750 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12751 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12752 active = crtc->state->active;
12753
12754 I915_STATE_WARN(crtc->state->active != active,
12755 "crtc active state doesn't match with hw state "
12756 "(expected %i, found %i)\n", crtc->state->active, active);
12757
12758 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12759 "transitional active state does not match atomic hw state "
12760 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12761
12762 for_each_encoder_on_crtc(dev, crtc, encoder) {
12763 enum pipe pipe;
12764
12765 active = encoder->get_hw_state(encoder, &pipe);
12766 I915_STATE_WARN(active != crtc->state->active,
12767 "[ENCODER:%i] active %i with crtc active %i\n",
12768 encoder->base.base.id, active, crtc->state->active);
12769
12770 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12771 "Encoder connected to wrong pipe %c\n",
12772 pipe_name(pipe));
12773
12774 if (active)
12775 encoder->get_config(encoder, pipe_config);
12776 }
12777
12778 if (!crtc->state->active)
12779 continue;
12780
12781 sw_config = to_intel_crtc_state(crtc->state);
12782 if (!intel_pipe_config_compare(dev, sw_config,
12783 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012784 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012785 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012786 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012787 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012788 "[sw state]");
12789 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012790 }
12791}
12792
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012793static void
12794check_shared_dpll_state(struct drm_device *dev)
12795{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012796 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012797 struct intel_crtc *crtc;
12798 struct intel_dpll_hw_state dpll_hw_state;
12799 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012800
12801 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12802 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12803 int enabled_crtcs = 0, active_crtcs = 0;
12804 bool active;
12805
12806 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12807
12808 DRM_DEBUG_KMS("%s\n", pll->name);
12809
12810 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12811
Rob Clarke2c719b2014-12-15 13:56:32 -050012812 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012813 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012814 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012815 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012816 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012817 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012818 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012819 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012820 "pll on state mismatch (expected %i, found %i)\n",
12821 pll->on, active);
12822
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012823 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012824 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012825 enabled_crtcs++;
12826 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12827 active_crtcs++;
12828 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012829 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012830 "pll active crtcs mismatch (expected %i, found %i)\n",
12831 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012832 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012833 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012834 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012835
Rob Clarke2c719b2014-12-15 13:56:32 -050012836 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012837 sizeof(dpll_hw_state)),
12838 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012839 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012840}
12841
Maarten Lankhorstee165b12015-08-05 12:37:00 +020012842static void
12843intel_modeset_check_state(struct drm_device *dev,
12844 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012845{
Damien Lespiau08db6652014-11-04 17:06:52 +000012846 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012847 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012848 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012849 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012850 check_shared_dpll_state(dev);
12851}
12852
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012853void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012854 int dotclock)
12855{
12856 /*
12857 * FDI already provided one idea for the dotclock.
12858 * Yell if the encoder disagrees.
12859 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012860 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012861 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012862 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012863}
12864
Ville Syrjälä80715b22014-05-15 20:23:23 +030012865static void update_scanline_offset(struct intel_crtc *crtc)
12866{
12867 struct drm_device *dev = crtc->base.dev;
12868
12869 /*
12870 * The scanline counter increments at the leading edge of hsync.
12871 *
12872 * On most platforms it starts counting from vtotal-1 on the
12873 * first active line. That means the scanline counter value is
12874 * always one less than what we would expect. Ie. just after
12875 * start of vblank, which also occurs at start of hsync (on the
12876 * last active line), the scanline counter will read vblank_start-1.
12877 *
12878 * On gen2 the scanline counter starts counting from 1 instead
12879 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12880 * to keep the value positive), instead of adding one.
12881 *
12882 * On HSW+ the behaviour of the scanline counter depends on the output
12883 * type. For DP ports it behaves like most other platforms, but on HDMI
12884 * there's an extra 1 line difference. So we need to add two instead of
12885 * one to the value.
12886 */
12887 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030012888 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012889 int vtotal;
12890
Ville Syrjälä124abe02015-09-08 13:40:45 +030012891 vtotal = adjusted_mode->crtc_vtotal;
12892 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030012893 vtotal /= 2;
12894
12895 crtc->scanline_offset = vtotal - 1;
12896 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012897 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012898 crtc->scanline_offset = 2;
12899 } else
12900 crtc->scanline_offset = 1;
12901}
12902
Maarten Lankhorstad421372015-06-15 12:33:42 +020012903static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012904{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012905 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012906 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012907 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012908 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012909 struct intel_crtc_state *intel_crtc_state;
12910 struct drm_crtc *crtc;
12911 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012912 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012913
12914 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012915 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012916
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012917 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012918 int dpll;
12919
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012920 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012921 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012922 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012923
Maarten Lankhorstad421372015-06-15 12:33:42 +020012924 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012925 continue;
12926
Maarten Lankhorstad421372015-06-15 12:33:42 +020012927 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012928
Maarten Lankhorstad421372015-06-15 12:33:42 +020012929 if (!shared_dpll)
12930 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12931
12932 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012933 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012934}
12935
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012936/*
12937 * This implements the workaround described in the "notes" section of the mode
12938 * set sequence documentation. When going from no pipes or single pipe to
12939 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12940 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12941 */
12942static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12943{
12944 struct drm_crtc_state *crtc_state;
12945 struct intel_crtc *intel_crtc;
12946 struct drm_crtc *crtc;
12947 struct intel_crtc_state *first_crtc_state = NULL;
12948 struct intel_crtc_state *other_crtc_state = NULL;
12949 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12950 int i;
12951
12952 /* look at all crtc's that are going to be enabled in during modeset */
12953 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12954 intel_crtc = to_intel_crtc(crtc);
12955
12956 if (!crtc_state->active || !needs_modeset(crtc_state))
12957 continue;
12958
12959 if (first_crtc_state) {
12960 other_crtc_state = to_intel_crtc_state(crtc_state);
12961 break;
12962 } else {
12963 first_crtc_state = to_intel_crtc_state(crtc_state);
12964 first_pipe = intel_crtc->pipe;
12965 }
12966 }
12967
12968 /* No workaround needed? */
12969 if (!first_crtc_state)
12970 return 0;
12971
12972 /* w/a possibly needed, check how many crtc's are already enabled. */
12973 for_each_intel_crtc(state->dev, intel_crtc) {
12974 struct intel_crtc_state *pipe_config;
12975
12976 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12977 if (IS_ERR(pipe_config))
12978 return PTR_ERR(pipe_config);
12979
12980 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12981
12982 if (!pipe_config->base.active ||
12983 needs_modeset(&pipe_config->base))
12984 continue;
12985
12986 /* 2 or more enabled crtcs means no need for w/a */
12987 if (enabled_pipe != INVALID_PIPE)
12988 return 0;
12989
12990 enabled_pipe = intel_crtc->pipe;
12991 }
12992
12993 if (enabled_pipe != INVALID_PIPE)
12994 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12995 else if (other_crtc_state)
12996 other_crtc_state->hsw_workaround_pipe = first_pipe;
12997
12998 return 0;
12999}
13000
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013001static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13002{
13003 struct drm_crtc *crtc;
13004 struct drm_crtc_state *crtc_state;
13005 int ret = 0;
13006
13007 /* add all active pipes to the state */
13008 for_each_crtc(state->dev, crtc) {
13009 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13010 if (IS_ERR(crtc_state))
13011 return PTR_ERR(crtc_state);
13012
13013 if (!crtc_state->active || needs_modeset(crtc_state))
13014 continue;
13015
13016 crtc_state->mode_changed = true;
13017
13018 ret = drm_atomic_add_affected_connectors(state, crtc);
13019 if (ret)
13020 break;
13021
13022 ret = drm_atomic_add_affected_planes(state, crtc);
13023 if (ret)
13024 break;
13025 }
13026
13027 return ret;
13028}
13029
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013030static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013031{
13032 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013033 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013034 int ret;
13035
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013036 if (!check_digital_port_conflicts(state)) {
13037 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13038 return -EINVAL;
13039 }
13040
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013041 /*
13042 * See if the config requires any additional preparation, e.g.
13043 * to adjust global state with pipes off. We need to do this
13044 * here so we can get the modeset_pipe updated config for the new
13045 * mode set on this crtc. For other crtcs we need to use the
13046 * adjusted_mode bits in the crtc directly.
13047 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013048 if (dev_priv->display.modeset_calc_cdclk) {
13049 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013050
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013051 ret = dev_priv->display.modeset_calc_cdclk(state);
13052
13053 cdclk = to_intel_atomic_state(state)->cdclk;
13054 if (!ret && cdclk != dev_priv->cdclk_freq)
13055 ret = intel_modeset_all_pipes(state);
13056
13057 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013058 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013059 } else
13060 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013061
Maarten Lankhorstad421372015-06-15 12:33:42 +020013062 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013063
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013064 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013065 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013066
Maarten Lankhorstad421372015-06-15 12:33:42 +020013067 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013068}
13069
Matt Roperaa363132015-09-24 15:53:18 -070013070/*
13071 * Handle calculation of various watermark data at the end of the atomic check
13072 * phase. The code here should be run after the per-crtc and per-plane 'check'
13073 * handlers to ensure that all derived state has been updated.
13074 */
13075static void calc_watermark_data(struct drm_atomic_state *state)
13076{
13077 struct drm_device *dev = state->dev;
13078 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13079 struct drm_crtc *crtc;
13080 struct drm_crtc_state *cstate;
13081 struct drm_plane *plane;
13082 struct drm_plane_state *pstate;
13083
13084 /*
13085 * Calculate watermark configuration details now that derived
13086 * plane/crtc state is all properly updated.
13087 */
13088 drm_for_each_crtc(crtc, dev) {
13089 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13090 crtc->state;
13091
13092 if (cstate->active)
13093 intel_state->wm_config.num_pipes_active++;
13094 }
13095 drm_for_each_legacy_plane(plane, dev) {
13096 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13097 plane->state;
13098
13099 if (!to_intel_plane_state(pstate)->visible)
13100 continue;
13101
13102 intel_state->wm_config.sprites_enabled = true;
13103 if (pstate->crtc_w != pstate->src_w >> 16 ||
13104 pstate->crtc_h != pstate->src_h >> 16)
13105 intel_state->wm_config.sprites_scaled = true;
13106 }
13107}
13108
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013109/**
13110 * intel_atomic_check - validate state object
13111 * @dev: drm device
13112 * @state: state to validate
13113 */
13114static int intel_atomic_check(struct drm_device *dev,
13115 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013116{
Matt Roperaa363132015-09-24 15:53:18 -070013117 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013118 struct drm_crtc *crtc;
13119 struct drm_crtc_state *crtc_state;
13120 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013121 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013122
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013123 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013124 if (ret)
13125 return ret;
13126
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013127 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013128 struct intel_crtc_state *pipe_config =
13129 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013130
13131 /* Catch I915_MODE_FLAG_INHERITED */
13132 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13133 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013134
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013135 if (!crtc_state->enable) {
13136 if (needs_modeset(crtc_state))
13137 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013138 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013139 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013140
Daniel Vetter26495482015-07-15 14:15:52 +020013141 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013142 continue;
13143
Daniel Vetter26495482015-07-15 14:15:52 +020013144 /* FIXME: For only active_changed we shouldn't need to do any
13145 * state recomputation at all. */
13146
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013147 ret = drm_atomic_add_affected_connectors(state, crtc);
13148 if (ret)
13149 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013150
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013151 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013152 if (ret)
13153 return ret;
13154
Maarten Lankhorst6764e9f2015-08-27 15:44:06 +020013155 if (intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013156 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013157 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013158 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013159 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013160 }
13161
13162 if (needs_modeset(crtc_state)) {
13163 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013164
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013165 ret = drm_atomic_add_affected_planes(state, crtc);
13166 if (ret)
13167 return ret;
13168 }
13169
Daniel Vetter26495482015-07-15 14:15:52 +020013170 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13171 needs_modeset(crtc_state) ?
13172 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013173 }
13174
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013175 if (any_ms) {
13176 ret = intel_modeset_checks(state);
13177
13178 if (ret)
13179 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013180 } else
Matt Roperaa363132015-09-24 15:53:18 -070013181 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013182
Matt Roperaa363132015-09-24 15:53:18 -070013183 ret = drm_atomic_helper_check_planes(state->dev, state);
13184 if (ret)
13185 return ret;
13186
13187 calc_watermark_data(state);
13188
13189 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013190}
13191
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013192static int intel_atomic_prepare_commit(struct drm_device *dev,
13193 struct drm_atomic_state *state,
13194 bool async)
13195{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013196 struct drm_i915_private *dev_priv = dev->dev_private;
13197 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013198 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013199 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013200 struct drm_crtc *crtc;
13201 int i, ret;
13202
13203 if (async) {
13204 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13205 return -EINVAL;
13206 }
13207
13208 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13209 ret = intel_crtc_wait_for_pending_flips(crtc);
13210 if (ret)
13211 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013212
13213 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13214 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013215 }
13216
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013217 ret = mutex_lock_interruptible(&dev->struct_mutex);
13218 if (ret)
13219 return ret;
13220
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013221 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013222 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13223 u32 reset_counter;
13224
13225 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13226 mutex_unlock(&dev->struct_mutex);
13227
13228 for_each_plane_in_state(state, plane, plane_state, i) {
13229 struct intel_plane_state *intel_plane_state =
13230 to_intel_plane_state(plane_state);
13231
13232 if (!intel_plane_state->wait_req)
13233 continue;
13234
13235 ret = __i915_wait_request(intel_plane_state->wait_req,
13236 reset_counter, true,
13237 NULL, NULL);
13238
13239 /* Swallow -EIO errors to allow updates during hw lockup. */
13240 if (ret == -EIO)
13241 ret = 0;
13242
13243 if (ret)
13244 break;
13245 }
13246
13247 if (!ret)
13248 return 0;
13249
13250 mutex_lock(&dev->struct_mutex);
13251 drm_atomic_helper_cleanup_planes(dev, state);
13252 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013253
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013254 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013255 return ret;
13256}
13257
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013258/**
13259 * intel_atomic_commit - commit validated state object
13260 * @dev: DRM device
13261 * @state: the top-level driver state object
13262 * @async: asynchronous commit
13263 *
13264 * This function commits a top-level state object that has been validated
13265 * with drm_atomic_helper_check().
13266 *
13267 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13268 * we can only handle plane-related operations and do not yet support
13269 * asynchronous commit.
13270 *
13271 * RETURNS
13272 * Zero for success or -errno.
13273 */
13274static int intel_atomic_commit(struct drm_device *dev,
13275 struct drm_atomic_state *state,
13276 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013277{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013278 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013279 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013280 struct drm_crtc *crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013281 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013282 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013283 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013284
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013285 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013286 if (ret) {
13287 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013288 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013289 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013290
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013291 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013292 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013293
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013294 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013295 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13296
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013297 if (!needs_modeset(crtc->state))
13298 continue;
13299
13300 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013301 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013302
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013303 if (crtc_state->active) {
13304 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13305 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013306 intel_crtc->active = false;
13307 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013308 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013309 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013310
Daniel Vetterea9d7582012-07-10 10:42:52 +020013311 /* Only after disabling all output pipelines that will be changed can we
13312 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013313 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013314
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013315 if (any_ms) {
13316 intel_shared_dpll_commit(state);
13317
13318 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013319 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013320 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013321
Daniel Vettera6778b32012-07-02 09:56:42 +020013322 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013323 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13325 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013326 bool update_pipe = !modeset &&
13327 to_intel_crtc_state(crtc->state)->update_pipe;
13328 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013329
13330 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013331 update_scanline_offset(to_intel_crtc(crtc));
13332 dev_priv->display.crtc_enable(crtc);
13333 }
13334
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013335 if (update_pipe) {
13336 put_domains = modeset_get_crtc_power_domains(crtc);
13337
13338 /* make sure intel_modeset_check_state runs */
13339 any_ms = true;
13340 }
13341
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013342 if (!modeset)
13343 intel_pre_plane_update(intel_crtc);
13344
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013345 if (crtc->state->active &&
13346 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013347 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013348
13349 if (put_domains)
13350 modeset_put_power_domains(dev_priv, put_domains);
13351
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013352 intel_post_plane_update(intel_crtc);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013353 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013354
Daniel Vettera6778b32012-07-02 09:56:42 +020013355 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013356
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013357 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013358
13359 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013360 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013361 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013362
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013363 if (any_ms)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013364 intel_modeset_check_state(dev, state);
13365
13366 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013367
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013368 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013369}
13370
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013371void intel_crtc_restore_mode(struct drm_crtc *crtc)
13372{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013373 struct drm_device *dev = crtc->dev;
13374 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013375 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013376 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013377
13378 state = drm_atomic_state_alloc(dev);
13379 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013380 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013381 crtc->base.id);
13382 return;
13383 }
13384
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013385 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013386
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013387retry:
13388 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13389 ret = PTR_ERR_OR_ZERO(crtc_state);
13390 if (!ret) {
13391 if (!crtc_state->active)
13392 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013393
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013394 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013395 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013396 }
13397
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013398 if (ret == -EDEADLK) {
13399 drm_atomic_state_clear(state);
13400 drm_modeset_backoff(state->acquire_ctx);
13401 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013402 }
13403
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013404 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013405out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013406 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013407}
13408
Daniel Vetter25c5b262012-07-08 22:08:04 +020013409#undef for_each_intel_crtc_masked
13410
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013411static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013412 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013413 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013414 .destroy = intel_crtc_destroy,
13415 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013416 .atomic_duplicate_state = intel_crtc_duplicate_state,
13417 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013418};
13419
Daniel Vetter53589012013-06-05 13:34:16 +020013420static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13421 struct intel_shared_dpll *pll,
13422 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013423{
Daniel Vetter53589012013-06-05 13:34:16 +020013424 uint32_t val;
13425
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013426 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013427 return false;
13428
Daniel Vetter53589012013-06-05 13:34:16 +020013429 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013430 hw_state->dpll = val;
13431 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13432 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013433
13434 return val & DPLL_VCO_ENABLE;
13435}
13436
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013437static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13438 struct intel_shared_dpll *pll)
13439{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013440 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13441 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013442}
13443
Daniel Vettere7b903d2013-06-05 13:34:14 +020013444static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13445 struct intel_shared_dpll *pll)
13446{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013447 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013448 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013449
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013450 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013451
13452 /* Wait for the clocks to stabilize. */
13453 POSTING_READ(PCH_DPLL(pll->id));
13454 udelay(150);
13455
13456 /* The pixel multiplier can only be updated once the
13457 * DPLL is enabled and the clocks are stable.
13458 *
13459 * So write it again.
13460 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013461 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013462 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013463 udelay(200);
13464}
13465
13466static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13467 struct intel_shared_dpll *pll)
13468{
13469 struct drm_device *dev = dev_priv->dev;
13470 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013471
13472 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013473 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013474 if (intel_crtc_to_shared_dpll(crtc) == pll)
13475 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13476 }
13477
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013478 I915_WRITE(PCH_DPLL(pll->id), 0);
13479 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013480 udelay(200);
13481}
13482
Daniel Vetter46edb022013-06-05 13:34:12 +020013483static char *ibx_pch_dpll_names[] = {
13484 "PCH DPLL A",
13485 "PCH DPLL B",
13486};
13487
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013488static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013489{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013490 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013491 int i;
13492
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013493 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013494
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013495 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013496 dev_priv->shared_dplls[i].id = i;
13497 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013498 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013499 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13500 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013501 dev_priv->shared_dplls[i].get_hw_state =
13502 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013503 }
13504}
13505
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013506static void intel_shared_dpll_init(struct drm_device *dev)
13507{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013508 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013509
Daniel Vetter9cd86932014-06-25 22:01:57 +030013510 if (HAS_DDI(dev))
13511 intel_ddi_pll_init(dev);
13512 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013513 ibx_pch_dpll_init(dev);
13514 else
13515 dev_priv->num_shared_dpll = 0;
13516
13517 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013518}
13519
Matt Roper6beb8c232014-12-01 15:40:14 -080013520/**
13521 * intel_prepare_plane_fb - Prepare fb for usage on plane
13522 * @plane: drm plane to prepare for
13523 * @fb: framebuffer to prepare for presentation
13524 *
13525 * Prepares a framebuffer for usage on a display plane. Generally this
13526 * involves pinning the underlying object and updating the frontbuffer tracking
13527 * bits. Some older platforms need special physical address handling for
13528 * cursor planes.
13529 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013530 * Must be called with struct_mutex held.
13531 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013532 * Returns 0 on success, negative error code on failure.
13533 */
13534int
13535intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013536 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013537{
13538 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013539 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013540 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013541 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013542 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013543 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013544
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013545 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013546 return 0;
13547
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013548 if (old_obj) {
13549 struct drm_crtc_state *crtc_state =
13550 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13551
13552 /* Big Hammer, we also need to ensure that any pending
13553 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13554 * current scanout is retired before unpinning the old
13555 * framebuffer. Note that we rely on userspace rendering
13556 * into the buffer attached to the pipe they are waiting
13557 * on. If not, userspace generates a GPU hang with IPEHR
13558 * point to the MI_WAIT_FOR_EVENT.
13559 *
13560 * This should only fail upon a hung GPU, in which case we
13561 * can safely continue.
13562 */
13563 if (needs_modeset(crtc_state))
13564 ret = i915_gem_object_wait_rendering(old_obj, true);
13565
13566 /* Swallow -EIO errors to allow updates during hw lockup. */
13567 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013568 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013569 }
13570
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013571 if (!obj) {
13572 ret = 0;
13573 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013574 INTEL_INFO(dev)->cursor_needs_physical) {
13575 int align = IS_I830(dev) ? 16 * 1024 : 256;
13576 ret = i915_gem_object_attach_phys(obj, align);
13577 if (ret)
13578 DRM_DEBUG_KMS("failed to attach phys object\n");
13579 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013580 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013581 }
13582
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013583 if (ret == 0) {
13584 if (obj) {
13585 struct intel_plane_state *plane_state =
13586 to_intel_plane_state(new_state);
13587
13588 i915_gem_request_assign(&plane_state->wait_req,
13589 obj->last_write_req);
13590 }
13591
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013592 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013593 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013594
Matt Roper6beb8c232014-12-01 15:40:14 -080013595 return ret;
13596}
13597
Matt Roper38f3ce32014-12-02 07:45:25 -080013598/**
13599 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13600 * @plane: drm plane to clean up for
13601 * @fb: old framebuffer that was on plane
13602 *
13603 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013604 *
13605 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013606 */
13607void
13608intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013609 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013610{
13611 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013612 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013613 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013614 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13615 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013616
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013617 old_intel_state = to_intel_plane_state(old_state);
13618
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013619 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013620 return;
13621
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013622 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13623 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013624 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013625
13626 /* prepare_fb aborted? */
13627 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13628 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13629 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013630
13631 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13632
Matt Roper465c1202014-05-29 08:06:54 -070013633}
13634
Chandra Konduru6156a452015-04-27 13:48:39 -070013635int
13636skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13637{
13638 int max_scale;
13639 struct drm_device *dev;
13640 struct drm_i915_private *dev_priv;
13641 int crtc_clock, cdclk;
13642
13643 if (!intel_crtc || !crtc_state)
13644 return DRM_PLANE_HELPER_NO_SCALING;
13645
13646 dev = intel_crtc->base.dev;
13647 dev_priv = dev->dev_private;
13648 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013649 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013650
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013651 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013652 return DRM_PLANE_HELPER_NO_SCALING;
13653
13654 /*
13655 * skl max scale is lower of:
13656 * close to 3 but not 3, -1 is for that purpose
13657 * or
13658 * cdclk/crtc_clock
13659 */
13660 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13661
13662 return max_scale;
13663}
13664
Matt Roper465c1202014-05-29 08:06:54 -070013665static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013666intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013667 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013668 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013669{
Matt Roper2b875c22014-12-01 15:40:13 -080013670 struct drm_crtc *crtc = state->base.crtc;
13671 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013672 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013673 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13674 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013675
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013676 /* use scaler when colorkey is not required */
13677 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013678 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013679 min_scale = 1;
13680 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013681 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013682 }
Sonika Jindald8106362015-04-10 14:37:28 +053013683
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013684 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13685 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013686 min_scale, max_scale,
13687 can_position, true,
13688 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013689}
13690
Gustavo Padovan14af2932014-10-24 14:51:31 +010013691static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013692intel_commit_primary_plane(struct drm_plane *plane,
13693 struct intel_plane_state *state)
13694{
Matt Roper2b875c22014-12-01 15:40:13 -080013695 struct drm_crtc *crtc = state->base.crtc;
13696 struct drm_framebuffer *fb = state->base.fb;
13697 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013698 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013699
Matt Roperea2c67b2014-12-23 10:41:52 -080013700 crtc = crtc ? crtc : plane->crtc;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013701
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020013702 dev_priv->display.update_primary_plane(crtc, fb,
13703 state->src.x1 >> 16,
13704 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080013705}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013706
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013707static void
13708intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013709 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013710{
13711 struct drm_device *dev = plane->dev;
13712 struct drm_i915_private *dev_priv = dev->dev_private;
13713
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013714 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13715}
13716
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013717static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13718 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013719{
13720 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013721 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013722 struct intel_crtc_state *old_intel_state =
13723 to_intel_crtc_state(old_crtc_state);
13724 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013725
Ville Syrjäläf015c552015-06-24 22:00:02 +030013726 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013727 intel_update_watermarks(crtc);
13728
Matt Roperc34c9ee2014-12-23 10:41:50 -080013729 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013730 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013731
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013732 if (modeset)
13733 return;
13734
13735 if (to_intel_crtc_state(crtc->state)->update_pipe)
13736 intel_update_pipe_config(intel_crtc, old_intel_state);
13737 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013738 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013739}
13740
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013741static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13742 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013743{
Matt Roper32b7eee2014-12-24 07:59:06 -080013744 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013745
Maarten Lankhorst62852622015-09-23 16:29:38 +020013746 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013747}
13748
Matt Ropercf4c7c12014-12-04 10:27:42 -080013749/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013750 * intel_plane_destroy - destroy a plane
13751 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013752 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013753 * Common destruction function for all types of planes (primary, cursor,
13754 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013755 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013756void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013757{
13758 struct intel_plane *intel_plane = to_intel_plane(plane);
13759 drm_plane_cleanup(plane);
13760 kfree(intel_plane);
13761}
13762
Matt Roper65a3fea2015-01-21 16:35:42 -080013763const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013764 .update_plane = drm_atomic_helper_update_plane,
13765 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013766 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013767 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013768 .atomic_get_property = intel_plane_atomic_get_property,
13769 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013770 .atomic_duplicate_state = intel_plane_duplicate_state,
13771 .atomic_destroy_state = intel_plane_destroy_state,
13772
Matt Roper465c1202014-05-29 08:06:54 -070013773};
13774
13775static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13776 int pipe)
13777{
13778 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013779 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013780 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013781 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013782
13783 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13784 if (primary == NULL)
13785 return NULL;
13786
Matt Roper8e7d6882015-01-21 16:35:41 -080013787 state = intel_create_plane_state(&primary->base);
13788 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013789 kfree(primary);
13790 return NULL;
13791 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013792 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013793
Matt Roper465c1202014-05-29 08:06:54 -070013794 primary->can_scale = false;
13795 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013796 if (INTEL_INFO(dev)->gen >= 9) {
13797 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013798 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013799 }
Matt Roper465c1202014-05-29 08:06:54 -070013800 primary->pipe = pipe;
13801 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013802 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013803 primary->check_plane = intel_check_primary_plane;
13804 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013805 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013806 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13807 primary->plane = !pipe;
13808
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013809 if (INTEL_INFO(dev)->gen >= 9) {
13810 intel_primary_formats = skl_primary_formats;
13811 num_formats = ARRAY_SIZE(skl_primary_formats);
13812 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013813 intel_primary_formats = i965_primary_formats;
13814 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013815 } else {
13816 intel_primary_formats = i8xx_primary_formats;
13817 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013818 }
13819
13820 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013821 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013822 intel_primary_formats, num_formats,
13823 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013824
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013825 if (INTEL_INFO(dev)->gen >= 4)
13826 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013827
Matt Roperea2c67b2014-12-23 10:41:52 -080013828 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13829
Matt Roper465c1202014-05-29 08:06:54 -070013830 return &primary->base;
13831}
13832
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013833void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13834{
13835 if (!dev->mode_config.rotation_property) {
13836 unsigned long flags = BIT(DRM_ROTATE_0) |
13837 BIT(DRM_ROTATE_180);
13838
13839 if (INTEL_INFO(dev)->gen >= 9)
13840 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13841
13842 dev->mode_config.rotation_property =
13843 drm_mode_create_rotation_property(dev, flags);
13844 }
13845 if (dev->mode_config.rotation_property)
13846 drm_object_attach_property(&plane->base.base,
13847 dev->mode_config.rotation_property,
13848 plane->base.state->rotation);
13849}
13850
Matt Roper3d7d6512014-06-10 08:28:13 -070013851static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013852intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013853 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013854 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013855{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013856 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013857 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013858 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013859 unsigned stride;
13860 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013861
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013862 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13863 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013864 DRM_PLANE_HELPER_NO_SCALING,
13865 DRM_PLANE_HELPER_NO_SCALING,
13866 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013867 if (ret)
13868 return ret;
13869
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013870 /* if we want to turn off the cursor ignore width and height */
13871 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013872 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013873
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013874 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013875 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013876 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13877 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013878 return -EINVAL;
13879 }
13880
Matt Roperea2c67b2014-12-23 10:41:52 -080013881 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13882 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013883 DRM_DEBUG_KMS("buffer is too small\n");
13884 return -ENOMEM;
13885 }
13886
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013887 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013888 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013889 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013890 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013891
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013892 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013893}
13894
Matt Roperf4a2cf22014-12-01 15:40:12 -080013895static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013896intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013897 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013898{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013899 intel_crtc_update_cursor(crtc, false);
13900}
13901
13902static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013903intel_commit_cursor_plane(struct drm_plane *plane,
13904 struct intel_plane_state *state)
13905{
Matt Roper2b875c22014-12-01 15:40:13 -080013906 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013907 struct drm_device *dev = plane->dev;
13908 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013909 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013910 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013911
Matt Roperea2c67b2014-12-23 10:41:52 -080013912 crtc = crtc ? crtc : plane->crtc;
13913 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013914
Gustavo Padovana912f122014-12-01 15:40:10 -080013915 if (intel_crtc->cursor_bo == obj)
13916 goto update;
13917
Matt Roperf4a2cf22014-12-01 15:40:12 -080013918 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013919 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013920 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013921 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013922 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013923 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013924
Gustavo Padovana912f122014-12-01 15:40:10 -080013925 intel_crtc->cursor_addr = addr;
13926 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013927
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013928update:
Maarten Lankhorst62852622015-09-23 16:29:38 +020013929 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013930}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013931
Matt Roper3d7d6512014-06-10 08:28:13 -070013932static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13933 int pipe)
13934{
13935 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013936 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013937
13938 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13939 if (cursor == NULL)
13940 return NULL;
13941
Matt Roper8e7d6882015-01-21 16:35:41 -080013942 state = intel_create_plane_state(&cursor->base);
13943 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013944 kfree(cursor);
13945 return NULL;
13946 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013947 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013948
Matt Roper3d7d6512014-06-10 08:28:13 -070013949 cursor->can_scale = false;
13950 cursor->max_downscale = 1;
13951 cursor->pipe = pipe;
13952 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013953 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013954 cursor->check_plane = intel_check_cursor_plane;
13955 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013956 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013957
13958 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013959 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013960 intel_cursor_formats,
13961 ARRAY_SIZE(intel_cursor_formats),
13962 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013963
13964 if (INTEL_INFO(dev)->gen >= 4) {
13965 if (!dev->mode_config.rotation_property)
13966 dev->mode_config.rotation_property =
13967 drm_mode_create_rotation_property(dev,
13968 BIT(DRM_ROTATE_0) |
13969 BIT(DRM_ROTATE_180));
13970 if (dev->mode_config.rotation_property)
13971 drm_object_attach_property(&cursor->base.base,
13972 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080013973 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013974 }
13975
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013976 if (INTEL_INFO(dev)->gen >=9)
13977 state->scaler_id = -1;
13978
Matt Roperea2c67b2014-12-23 10:41:52 -080013979 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13980
Matt Roper3d7d6512014-06-10 08:28:13 -070013981 return &cursor->base;
13982}
13983
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013984static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13985 struct intel_crtc_state *crtc_state)
13986{
13987 int i;
13988 struct intel_scaler *intel_scaler;
13989 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13990
13991 for (i = 0; i < intel_crtc->num_scalers; i++) {
13992 intel_scaler = &scaler_state->scalers[i];
13993 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070013994 intel_scaler->mode = PS_SCALER_MODE_DYN;
13995 }
13996
13997 scaler_state->scaler_id = -1;
13998}
13999
Hannes Ederb358d0a2008-12-18 21:18:47 +010014000static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014001{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014002 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014003 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014004 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014005 struct drm_plane *primary = NULL;
14006 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014007 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014008
Daniel Vetter955382f2013-09-19 14:05:45 +020014009 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014010 if (intel_crtc == NULL)
14011 return;
14012
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014013 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14014 if (!crtc_state)
14015 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014016 intel_crtc->config = crtc_state;
14017 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014018 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014019
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014020 /* initialize shared scalers */
14021 if (INTEL_INFO(dev)->gen >= 9) {
14022 if (pipe == PIPE_C)
14023 intel_crtc->num_scalers = 1;
14024 else
14025 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14026
14027 skl_init_scalers(dev, intel_crtc, crtc_state);
14028 }
14029
Matt Roper465c1202014-05-29 08:06:54 -070014030 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014031 if (!primary)
14032 goto fail;
14033
14034 cursor = intel_cursor_plane_create(dev, pipe);
14035 if (!cursor)
14036 goto fail;
14037
Matt Roper465c1202014-05-29 08:06:54 -070014038 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014039 cursor, &intel_crtc_funcs);
14040 if (ret)
14041 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014042
14043 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014044 for (i = 0; i < 256; i++) {
14045 intel_crtc->lut_r[i] = i;
14046 intel_crtc->lut_g[i] = i;
14047 intel_crtc->lut_b[i] = i;
14048 }
14049
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014050 /*
14051 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014052 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014053 */
Jesse Barnes80824002009-09-10 15:28:06 -070014054 intel_crtc->pipe = pipe;
14055 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014056 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014057 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014058 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014059 }
14060
Chris Wilson4b0e3332014-05-30 16:35:26 +030014061 intel_crtc->cursor_base = ~0;
14062 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014063 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014064
Ville Syrjälä852eb002015-06-24 22:00:07 +030014065 intel_crtc->wm.cxsr_allowed = true;
14066
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014067 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14068 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14069 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14070 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14071
Jesse Barnes79e53942008-11-07 14:24:08 -080014072 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014073
14074 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014075 return;
14076
14077fail:
14078 if (primary)
14079 drm_plane_cleanup(primary);
14080 if (cursor)
14081 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014082 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014083 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014084}
14085
Jesse Barnes752aa882013-10-31 18:55:49 +020014086enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14087{
14088 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014089 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014090
Rob Clark51fd3712013-11-19 12:10:12 -050014091 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014092
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014093 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014094 return INVALID_PIPE;
14095
14096 return to_intel_crtc(encoder->crtc)->pipe;
14097}
14098
Carl Worth08d7b3d2009-04-29 14:43:54 -070014099int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014100 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014101{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014102 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014103 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014104 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014105
Rob Clark7707e652014-07-17 23:30:04 -040014106 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014107
Rob Clark7707e652014-07-17 23:30:04 -040014108 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014109 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014110 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014111 }
14112
Rob Clark7707e652014-07-17 23:30:04 -040014113 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014114 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014115
Daniel Vetterc05422d2009-08-11 16:05:30 +020014116 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014117}
14118
Daniel Vetter66a92782012-07-12 20:08:18 +020014119static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014120{
Daniel Vetter66a92782012-07-12 20:08:18 +020014121 struct drm_device *dev = encoder->base.dev;
14122 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014123 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014124 int entry = 0;
14125
Damien Lespiaub2784e12014-08-05 11:29:37 +010014126 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014127 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014128 index_mask |= (1 << entry);
14129
Jesse Barnes79e53942008-11-07 14:24:08 -080014130 entry++;
14131 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014132
Jesse Barnes79e53942008-11-07 14:24:08 -080014133 return index_mask;
14134}
14135
Chris Wilson4d302442010-12-14 19:21:29 +000014136static bool has_edp_a(struct drm_device *dev)
14137{
14138 struct drm_i915_private *dev_priv = dev->dev_private;
14139
14140 if (!IS_MOBILE(dev))
14141 return false;
14142
14143 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14144 return false;
14145
Damien Lespiaue3589902014-02-07 19:12:50 +000014146 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014147 return false;
14148
14149 return true;
14150}
14151
Jesse Barnes84b4e042014-06-25 08:24:29 -070014152static bool intel_crt_present(struct drm_device *dev)
14153{
14154 struct drm_i915_private *dev_priv = dev->dev_private;
14155
Damien Lespiau884497e2013-12-03 13:56:23 +000014156 if (INTEL_INFO(dev)->gen >= 9)
14157 return false;
14158
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014159 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014160 return false;
14161
14162 if (IS_CHERRYVIEW(dev))
14163 return false;
14164
14165 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14166 return false;
14167
14168 return true;
14169}
14170
Jesse Barnes79e53942008-11-07 14:24:08 -080014171static void intel_setup_outputs(struct drm_device *dev)
14172{
Eric Anholt725e30a2009-01-22 13:01:02 -080014173 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014174 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014175 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014176
Daniel Vetterc9093352013-06-06 22:22:47 +020014177 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014178
Jesse Barnes84b4e042014-06-25 08:24:29 -070014179 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014180 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014181
Vandana Kannanc776eb22014-08-19 12:05:01 +053014182 if (IS_BROXTON(dev)) {
14183 /*
14184 * FIXME: Broxton doesn't support port detection via the
14185 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14186 * detect the ports.
14187 */
14188 intel_ddi_init(dev, PORT_A);
14189 intel_ddi_init(dev, PORT_B);
14190 intel_ddi_init(dev, PORT_C);
14191 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014192 int found;
14193
Jesse Barnesde31fac2015-03-06 15:53:32 -080014194 /*
14195 * Haswell uses DDI functions to detect digital outputs.
14196 * On SKL pre-D0 the strap isn't connected, so we assume
14197 * it's there.
14198 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014199 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014200 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014201 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014202 intel_ddi_init(dev, PORT_A);
14203
14204 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14205 * register */
14206 found = I915_READ(SFUSE_STRAP);
14207
14208 if (found & SFUSE_STRAP_DDIB_DETECTED)
14209 intel_ddi_init(dev, PORT_B);
14210 if (found & SFUSE_STRAP_DDIC_DETECTED)
14211 intel_ddi_init(dev, PORT_C);
14212 if (found & SFUSE_STRAP_DDID_DETECTED)
14213 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014214 /*
14215 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14216 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014217 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014218 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14219 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14220 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14221 intel_ddi_init(dev, PORT_E);
14222
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014223 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014224 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014225 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014226
14227 if (has_edp_a(dev))
14228 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014229
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014230 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014231 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014232 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014233 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014234 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014235 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014236 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014237 }
14238
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014239 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014240 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014241
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014242 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014243 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014244
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014245 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014246 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014247
Daniel Vetter270b3042012-10-27 15:52:05 +020014248 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014249 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014250 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014251 /*
14252 * The DP_DETECTED bit is the latched state of the DDC
14253 * SDA pin at boot. However since eDP doesn't require DDC
14254 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14255 * eDP ports may have been muxed to an alternate function.
14256 * Thus we can't rely on the DP_DETECTED bit alone to detect
14257 * eDP ports. Consult the VBT as well as DP_DETECTED to
14258 * detect eDP ports.
14259 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014260 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014261 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014262 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14263 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014264 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014265 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014266
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014267 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014268 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014269 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14270 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014271 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014272 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014273
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014274 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014275 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014276 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14277 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14278 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14279 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014280 }
14281
Jani Nikula3cfca972013-08-27 15:12:26 +030014282 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014283 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014284 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014285
Paulo Zanonie2debe92013-02-18 19:00:27 -030014286 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014287 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014288 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014289 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014290 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014291 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014292 }
Ma Ling27185ae2009-08-24 13:50:23 +080014293
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014294 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014295 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014296 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014297
14298 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014299
Paulo Zanonie2debe92013-02-18 19:00:27 -030014300 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014301 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014302 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014303 }
Ma Ling27185ae2009-08-24 13:50:23 +080014304
Paulo Zanonie2debe92013-02-18 19:00:27 -030014305 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014306
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014307 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014308 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014309 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014310 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014311 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014312 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014313 }
Ma Ling27185ae2009-08-24 13:50:23 +080014314
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014315 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014316 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014317 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014318 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014319 intel_dvo_init(dev);
14320
Zhenyu Wang103a1962009-11-27 11:44:36 +080014321 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014322 intel_tv_init(dev);
14323
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014324 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014325
Damien Lespiaub2784e12014-08-05 11:29:37 +010014326 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014327 encoder->base.possible_crtcs = encoder->crtc_mask;
14328 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014329 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014330 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014331
Paulo Zanonidde86e22012-12-01 12:04:25 -020014332 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014333
14334 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014335}
14336
14337static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14338{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014339 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014340 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014341
Daniel Vetteref2d6332014-02-10 18:00:38 +010014342 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014343 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014344 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014345 drm_gem_object_unreference(&intel_fb->obj->base);
14346 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014347 kfree(intel_fb);
14348}
14349
14350static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014351 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014352 unsigned int *handle)
14353{
14354 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014355 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014356
Chris Wilson05394f32010-11-08 19:18:58 +000014357 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014358}
14359
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014360static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14361 struct drm_file *file,
14362 unsigned flags, unsigned color,
14363 struct drm_clip_rect *clips,
14364 unsigned num_clips)
14365{
14366 struct drm_device *dev = fb->dev;
14367 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14368 struct drm_i915_gem_object *obj = intel_fb->obj;
14369
14370 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014371 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014372 mutex_unlock(&dev->struct_mutex);
14373
14374 return 0;
14375}
14376
Jesse Barnes79e53942008-11-07 14:24:08 -080014377static const struct drm_framebuffer_funcs intel_fb_funcs = {
14378 .destroy = intel_user_framebuffer_destroy,
14379 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014380 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014381};
14382
Damien Lespiaub3218032015-02-27 11:15:18 +000014383static
14384u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14385 uint32_t pixel_format)
14386{
14387 u32 gen = INTEL_INFO(dev)->gen;
14388
14389 if (gen >= 9) {
14390 /* "The stride in bytes must not exceed the of the size of 8K
14391 * pixels and 32K bytes."
14392 */
14393 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14394 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14395 return 32*1024;
14396 } else if (gen >= 4) {
14397 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14398 return 16*1024;
14399 else
14400 return 32*1024;
14401 } else if (gen >= 3) {
14402 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14403 return 8*1024;
14404 else
14405 return 16*1024;
14406 } else {
14407 /* XXX DSPC is limited to 4k tiled */
14408 return 8*1024;
14409 }
14410}
14411
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014412static int intel_framebuffer_init(struct drm_device *dev,
14413 struct intel_framebuffer *intel_fb,
14414 struct drm_mode_fb_cmd2 *mode_cmd,
14415 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014416{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014417 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014418 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014419 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014420
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014421 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14422
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014423 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14424 /* Enforce that fb modifier and tiling mode match, but only for
14425 * X-tiled. This is needed for FBC. */
14426 if (!!(obj->tiling_mode == I915_TILING_X) !=
14427 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14428 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14429 return -EINVAL;
14430 }
14431 } else {
14432 if (obj->tiling_mode == I915_TILING_X)
14433 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14434 else if (obj->tiling_mode == I915_TILING_Y) {
14435 DRM_DEBUG("No Y tiling for legacy addfb\n");
14436 return -EINVAL;
14437 }
14438 }
14439
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014440 /* Passed in modifier sanity checking. */
14441 switch (mode_cmd->modifier[0]) {
14442 case I915_FORMAT_MOD_Y_TILED:
14443 case I915_FORMAT_MOD_Yf_TILED:
14444 if (INTEL_INFO(dev)->gen < 9) {
14445 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14446 mode_cmd->modifier[0]);
14447 return -EINVAL;
14448 }
14449 case DRM_FORMAT_MOD_NONE:
14450 case I915_FORMAT_MOD_X_TILED:
14451 break;
14452 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014453 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14454 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014455 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014456 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014457
Damien Lespiaub3218032015-02-27 11:15:18 +000014458 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14459 mode_cmd->pixel_format);
14460 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14461 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14462 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014463 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014464 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014465
Damien Lespiaub3218032015-02-27 11:15:18 +000014466 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14467 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014468 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014469 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14470 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014471 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014472 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014473 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014474 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014475
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014476 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014477 mode_cmd->pitches[0] != obj->stride) {
14478 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14479 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014480 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014481 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014482
Ville Syrjälä57779d02012-10-31 17:50:14 +020014483 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014484 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014485 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014486 case DRM_FORMAT_RGB565:
14487 case DRM_FORMAT_XRGB8888:
14488 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014489 break;
14490 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014491 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014492 DRM_DEBUG("unsupported pixel format: %s\n",
14493 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014494 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014495 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014496 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014497 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014498 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14499 DRM_DEBUG("unsupported pixel format: %s\n",
14500 drm_get_format_name(mode_cmd->pixel_format));
14501 return -EINVAL;
14502 }
14503 break;
14504 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014505 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014506 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014507 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014508 DRM_DEBUG("unsupported pixel format: %s\n",
14509 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014510 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014511 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014512 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014513 case DRM_FORMAT_ABGR2101010:
14514 if (!IS_VALLEYVIEW(dev)) {
14515 DRM_DEBUG("unsupported pixel format: %s\n",
14516 drm_get_format_name(mode_cmd->pixel_format));
14517 return -EINVAL;
14518 }
14519 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014520 case DRM_FORMAT_YUYV:
14521 case DRM_FORMAT_UYVY:
14522 case DRM_FORMAT_YVYU:
14523 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014524 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014525 DRM_DEBUG("unsupported pixel format: %s\n",
14526 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014527 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014528 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014529 break;
14530 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014531 DRM_DEBUG("unsupported pixel format: %s\n",
14532 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014533 return -EINVAL;
14534 }
14535
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014536 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14537 if (mode_cmd->offsets[0] != 0)
14538 return -EINVAL;
14539
Damien Lespiauec2c9812015-01-20 12:51:45 +000014540 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014541 mode_cmd->pixel_format,
14542 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014543 /* FIXME drm helper for size checks (especially planar formats)? */
14544 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14545 return -EINVAL;
14546
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014547 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14548 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014549 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014550
Jesse Barnes79e53942008-11-07 14:24:08 -080014551 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14552 if (ret) {
14553 DRM_ERROR("framebuffer init failed %d\n", ret);
14554 return ret;
14555 }
14556
Jesse Barnes79e53942008-11-07 14:24:08 -080014557 return 0;
14558}
14559
Jesse Barnes79e53942008-11-07 14:24:08 -080014560static struct drm_framebuffer *
14561intel_user_framebuffer_create(struct drm_device *dev,
14562 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014563 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014564{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014565 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014566 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014567
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014568 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14569 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014570 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014571 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014572
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014573 fb = intel_framebuffer_create(dev, mode_cmd, obj);
14574 if (IS_ERR(fb))
14575 drm_gem_object_unreference_unlocked(&obj->base);
14576
14577 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014578}
14579
Daniel Vetter06957262015-08-10 13:34:08 +020014580#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014581static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014582{
14583}
14584#endif
14585
Jesse Barnes79e53942008-11-07 14:24:08 -080014586static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014587 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014588 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014589 .atomic_check = intel_atomic_check,
14590 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014591 .atomic_state_alloc = intel_atomic_state_alloc,
14592 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014593};
14594
Jesse Barnese70236a2009-09-21 10:42:27 -070014595/* Set up chip specific display functions */
14596static void intel_init_display(struct drm_device *dev)
14597{
14598 struct drm_i915_private *dev_priv = dev->dev_private;
14599
Daniel Vetteree9300b2013-06-03 22:40:22 +020014600 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14601 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014602 else if (IS_CHERRYVIEW(dev))
14603 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014604 else if (IS_VALLEYVIEW(dev))
14605 dev_priv->display.find_dpll = vlv_find_best_dpll;
14606 else if (IS_PINEVIEW(dev))
14607 dev_priv->display.find_dpll = pnv_find_best_dpll;
14608 else
14609 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14610
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014611 if (INTEL_INFO(dev)->gen >= 9) {
14612 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014613 dev_priv->display.get_initial_plane_config =
14614 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014615 dev_priv->display.crtc_compute_clock =
14616 haswell_crtc_compute_clock;
14617 dev_priv->display.crtc_enable = haswell_crtc_enable;
14618 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014619 dev_priv->display.update_primary_plane =
14620 skylake_update_primary_plane;
14621 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014622 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014623 dev_priv->display.get_initial_plane_config =
14624 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014625 dev_priv->display.crtc_compute_clock =
14626 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014627 dev_priv->display.crtc_enable = haswell_crtc_enable;
14628 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014629 dev_priv->display.update_primary_plane =
14630 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014631 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014632 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014633 dev_priv->display.get_initial_plane_config =
14634 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014635 dev_priv->display.crtc_compute_clock =
14636 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014637 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14638 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014639 dev_priv->display.update_primary_plane =
14640 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014641 } else if (IS_VALLEYVIEW(dev)) {
14642 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014643 dev_priv->display.get_initial_plane_config =
14644 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014645 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014646 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14647 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014648 dev_priv->display.update_primary_plane =
14649 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014650 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014651 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014652 dev_priv->display.get_initial_plane_config =
14653 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014654 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014655 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14656 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014657 dev_priv->display.update_primary_plane =
14658 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014659 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014660
Jesse Barnese70236a2009-09-21 10:42:27 -070014661 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014662 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014663 dev_priv->display.get_display_clock_speed =
14664 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014665 else if (IS_BROXTON(dev))
14666 dev_priv->display.get_display_clock_speed =
14667 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014668 else if (IS_BROADWELL(dev))
14669 dev_priv->display.get_display_clock_speed =
14670 broadwell_get_display_clock_speed;
14671 else if (IS_HASWELL(dev))
14672 dev_priv->display.get_display_clock_speed =
14673 haswell_get_display_clock_speed;
14674 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014675 dev_priv->display.get_display_clock_speed =
14676 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014677 else if (IS_GEN5(dev))
14678 dev_priv->display.get_display_clock_speed =
14679 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014680 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014681 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014682 dev_priv->display.get_display_clock_speed =
14683 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014684 else if (IS_GM45(dev))
14685 dev_priv->display.get_display_clock_speed =
14686 gm45_get_display_clock_speed;
14687 else if (IS_CRESTLINE(dev))
14688 dev_priv->display.get_display_clock_speed =
14689 i965gm_get_display_clock_speed;
14690 else if (IS_PINEVIEW(dev))
14691 dev_priv->display.get_display_clock_speed =
14692 pnv_get_display_clock_speed;
14693 else if (IS_G33(dev) || IS_G4X(dev))
14694 dev_priv->display.get_display_clock_speed =
14695 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014696 else if (IS_I915G(dev))
14697 dev_priv->display.get_display_clock_speed =
14698 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014699 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014700 dev_priv->display.get_display_clock_speed =
14701 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014702 else if (IS_PINEVIEW(dev))
14703 dev_priv->display.get_display_clock_speed =
14704 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014705 else if (IS_I915GM(dev))
14706 dev_priv->display.get_display_clock_speed =
14707 i915gm_get_display_clock_speed;
14708 else if (IS_I865G(dev))
14709 dev_priv->display.get_display_clock_speed =
14710 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014711 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014712 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014713 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014714 else { /* 830 */
14715 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014716 dev_priv->display.get_display_clock_speed =
14717 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014718 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014719
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014720 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014721 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014722 } else if (IS_GEN6(dev)) {
14723 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014724 } else if (IS_IVYBRIDGE(dev)) {
14725 /* FIXME: detect B0+ stepping and use auto training */
14726 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014727 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014728 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014729 if (IS_BROADWELL(dev)) {
14730 dev_priv->display.modeset_commit_cdclk =
14731 broadwell_modeset_commit_cdclk;
14732 dev_priv->display.modeset_calc_cdclk =
14733 broadwell_modeset_calc_cdclk;
14734 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014735 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014736 dev_priv->display.modeset_commit_cdclk =
14737 valleyview_modeset_commit_cdclk;
14738 dev_priv->display.modeset_calc_cdclk =
14739 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014740 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014741 dev_priv->display.modeset_commit_cdclk =
14742 broxton_modeset_commit_cdclk;
14743 dev_priv->display.modeset_calc_cdclk =
14744 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014745 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014746
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014747 switch (INTEL_INFO(dev)->gen) {
14748 case 2:
14749 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14750 break;
14751
14752 case 3:
14753 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14754 break;
14755
14756 case 4:
14757 case 5:
14758 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14759 break;
14760
14761 case 6:
14762 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14763 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014764 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014765 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014766 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14767 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014768 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014769 /* Drop through - unsupported since execlist only. */
14770 default:
14771 /* Default just returns -ENODEV to indicate unsupported */
14772 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014773 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014774
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014775 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014776}
14777
Jesse Barnesb690e962010-07-19 13:53:12 -070014778/*
14779 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14780 * resume, or other times. This quirk makes sure that's the case for
14781 * affected systems.
14782 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014783static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014784{
14785 struct drm_i915_private *dev_priv = dev->dev_private;
14786
14787 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014788 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014789}
14790
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014791static void quirk_pipeb_force(struct drm_device *dev)
14792{
14793 struct drm_i915_private *dev_priv = dev->dev_private;
14794
14795 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14796 DRM_INFO("applying pipe b force quirk\n");
14797}
14798
Keith Packard435793d2011-07-12 14:56:22 -070014799/*
14800 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14801 */
14802static void quirk_ssc_force_disable(struct drm_device *dev)
14803{
14804 struct drm_i915_private *dev_priv = dev->dev_private;
14805 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014806 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014807}
14808
Carsten Emde4dca20e2012-03-15 15:56:26 +010014809/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014810 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14811 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014812 */
14813static void quirk_invert_brightness(struct drm_device *dev)
14814{
14815 struct drm_i915_private *dev_priv = dev->dev_private;
14816 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014817 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014818}
14819
Scot Doyle9c72cc62014-07-03 23:27:50 +000014820/* Some VBT's incorrectly indicate no backlight is present */
14821static void quirk_backlight_present(struct drm_device *dev)
14822{
14823 struct drm_i915_private *dev_priv = dev->dev_private;
14824 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14825 DRM_INFO("applying backlight present quirk\n");
14826}
14827
Jesse Barnesb690e962010-07-19 13:53:12 -070014828struct intel_quirk {
14829 int device;
14830 int subsystem_vendor;
14831 int subsystem_device;
14832 void (*hook)(struct drm_device *dev);
14833};
14834
Egbert Eich5f85f172012-10-14 15:46:38 +020014835/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14836struct intel_dmi_quirk {
14837 void (*hook)(struct drm_device *dev);
14838 const struct dmi_system_id (*dmi_id_list)[];
14839};
14840
14841static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14842{
14843 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14844 return 1;
14845}
14846
14847static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14848 {
14849 .dmi_id_list = &(const struct dmi_system_id[]) {
14850 {
14851 .callback = intel_dmi_reverse_brightness,
14852 .ident = "NCR Corporation",
14853 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14854 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14855 },
14856 },
14857 { } /* terminating entry */
14858 },
14859 .hook = quirk_invert_brightness,
14860 },
14861};
14862
Ben Widawskyc43b5632012-04-16 14:07:40 -070014863static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014864 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14865 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14866
Jesse Barnesb690e962010-07-19 13:53:12 -070014867 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14868 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14869
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014870 /* 830 needs to leave pipe A & dpll A up */
14871 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14872
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014873 /* 830 needs to leave pipe B & dpll B up */
14874 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14875
Keith Packard435793d2011-07-12 14:56:22 -070014876 /* Lenovo U160 cannot use SSC on LVDS */
14877 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014878
14879 /* Sony Vaio Y cannot use SSC on LVDS */
14880 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014881
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014882 /* Acer Aspire 5734Z must invert backlight brightness */
14883 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14884
14885 /* Acer/eMachines G725 */
14886 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14887
14888 /* Acer/eMachines e725 */
14889 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14890
14891 /* Acer/Packard Bell NCL20 */
14892 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14893
14894 /* Acer Aspire 4736Z */
14895 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014896
14897 /* Acer Aspire 5336 */
14898 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014899
14900 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14901 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014902
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014903 /* Acer C720 Chromebook (Core i3 4005U) */
14904 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14905
jens steinb2a96012014-10-28 20:25:53 +010014906 /* Apple Macbook 2,1 (Core 2 T7400) */
14907 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14908
Scot Doyled4967d82014-07-03 23:27:52 +000014909 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14910 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014911
14912 /* HP Chromebook 14 (Celeron 2955U) */
14913 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014914
14915 /* Dell Chromebook 11 */
14916 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014917};
14918
14919static void intel_init_quirks(struct drm_device *dev)
14920{
14921 struct pci_dev *d = dev->pdev;
14922 int i;
14923
14924 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14925 struct intel_quirk *q = &intel_quirks[i];
14926
14927 if (d->device == q->device &&
14928 (d->subsystem_vendor == q->subsystem_vendor ||
14929 q->subsystem_vendor == PCI_ANY_ID) &&
14930 (d->subsystem_device == q->subsystem_device ||
14931 q->subsystem_device == PCI_ANY_ID))
14932 q->hook(dev);
14933 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014934 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14935 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14936 intel_dmi_quirks[i].hook(dev);
14937 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014938}
14939
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014940/* Disable the VGA plane that we never use */
14941static void i915_disable_vga(struct drm_device *dev)
14942{
14943 struct drm_i915_private *dev_priv = dev->dev_private;
14944 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014945 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014946
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014947 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014948 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014949 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014950 sr1 = inb(VGA_SR_DATA);
14951 outb(sr1 | 1<<5, VGA_SR_DATA);
14952 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14953 udelay(300);
14954
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014955 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014956 POSTING_READ(vga_reg);
14957}
14958
Daniel Vetterf8175862012-04-10 15:50:11 +020014959void intel_modeset_init_hw(struct drm_device *dev)
14960{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014961 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014962 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014963 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014964 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014965}
14966
Jesse Barnes79e53942008-11-07 14:24:08 -080014967void intel_modeset_init(struct drm_device *dev)
14968{
Jesse Barnes652c3932009-08-17 13:31:43 -070014969 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014970 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014971 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014972 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014973
14974 drm_mode_config_init(dev);
14975
14976 dev->mode_config.min_width = 0;
14977 dev->mode_config.min_height = 0;
14978
Dave Airlie019d96c2011-09-29 16:20:42 +010014979 dev->mode_config.preferred_depth = 24;
14980 dev->mode_config.prefer_shadow = 1;
14981
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014982 dev->mode_config.allow_fb_modifiers = true;
14983
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014984 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080014985
Jesse Barnesb690e962010-07-19 13:53:12 -070014986 intel_init_quirks(dev);
14987
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030014988 intel_init_pm(dev);
14989
Ben Widawskye3c74752013-04-05 13:12:39 -070014990 if (INTEL_INFO(dev)->num_pipes == 0)
14991 return;
14992
Lukas Wunner69f92f62015-07-15 13:57:35 +020014993 /*
14994 * There may be no VBT; and if the BIOS enabled SSC we can
14995 * just keep using it to avoid unnecessary flicker. Whereas if the
14996 * BIOS isn't using it, don't assume it will work even if the VBT
14997 * indicates as much.
14998 */
14999 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15000 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15001 DREF_SSC1_ENABLE);
15002
15003 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15004 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15005 bios_lvds_use_ssc ? "en" : "dis",
15006 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15007 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15008 }
15009 }
15010
Jesse Barnese70236a2009-09-21 10:42:27 -070015011 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015012 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015013
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015014 if (IS_GEN2(dev)) {
15015 dev->mode_config.max_width = 2048;
15016 dev->mode_config.max_height = 2048;
15017 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015018 dev->mode_config.max_width = 4096;
15019 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015020 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015021 dev->mode_config.max_width = 8192;
15022 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015023 }
Damien Lespiau068be562014-03-28 14:17:49 +000015024
Ville Syrjälädc41c152014-08-13 11:57:05 +030015025 if (IS_845G(dev) || IS_I865G(dev)) {
15026 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15027 dev->mode_config.cursor_height = 1023;
15028 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015029 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15030 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15031 } else {
15032 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15033 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15034 }
15035
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015036 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015037
Zhao Yakui28c97732009-10-09 11:39:41 +080015038 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015039 INTEL_INFO(dev)->num_pipes,
15040 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015041
Damien Lespiau055e3932014-08-18 13:49:10 +010015042 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015043 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015044 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015045 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015046 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015047 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015048 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015049 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015050 }
15051
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015052 intel_update_czclk(dev_priv);
15053 intel_update_cdclk(dev);
15054
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015055 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015056
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015057 /* Just disable it once at startup */
15058 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015059 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015060
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015061 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015062 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015063 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015064
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015065 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015066 struct intel_initial_plane_config plane_config = {};
15067
Jesse Barnes46f297f2014-03-07 08:57:48 -080015068 if (!crtc->active)
15069 continue;
15070
Jesse Barnes46f297f2014-03-07 08:57:48 -080015071 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015072 * Note that reserving the BIOS fb up front prevents us
15073 * from stuffing other stolen allocations like the ring
15074 * on top. This prevents some ugliness at boot time, and
15075 * can even allow for smooth boot transitions if the BIOS
15076 * fb is large enough for the active pipe configuration.
15077 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015078 dev_priv->display.get_initial_plane_config(crtc,
15079 &plane_config);
15080
15081 /*
15082 * If the fb is shared between multiple heads, we'll
15083 * just get the first one.
15084 */
15085 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015086 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015087}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015088
Daniel Vetter7fad7982012-07-04 17:51:47 +020015089static void intel_enable_pipe_a(struct drm_device *dev)
15090{
15091 struct intel_connector *connector;
15092 struct drm_connector *crt = NULL;
15093 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015094 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015095
15096 /* We can't just switch on the pipe A, we need to set things up with a
15097 * proper mode and output configuration. As a gross hack, enable pipe A
15098 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015099 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015100 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15101 crt = &connector->base;
15102 break;
15103 }
15104 }
15105
15106 if (!crt)
15107 return;
15108
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015109 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015110 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015111}
15112
Daniel Vetterfa555832012-10-10 23:14:00 +020015113static bool
15114intel_check_plane_mapping(struct intel_crtc *crtc)
15115{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015116 struct drm_device *dev = crtc->base.dev;
15117 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015118 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015119
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015120 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015121 return true;
15122
Ville Syrjälä649636e2015-09-22 19:50:01 +030015123 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015124
15125 if ((val & DISPLAY_PLANE_ENABLE) &&
15126 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15127 return false;
15128
15129 return true;
15130}
15131
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015132static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15133{
15134 struct drm_device *dev = crtc->base.dev;
15135 struct intel_encoder *encoder;
15136
15137 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15138 return true;
15139
15140 return false;
15141}
15142
Daniel Vetter24929352012-07-02 20:28:59 +020015143static void intel_sanitize_crtc(struct intel_crtc *crtc)
15144{
15145 struct drm_device *dev = crtc->base.dev;
15146 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015147 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020015148
Daniel Vetter24929352012-07-02 20:28:59 +020015149 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015150 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015151 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15152
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015153 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015154 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015155 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015156 struct intel_plane *plane;
15157
Daniel Vetter96256042015-02-13 21:03:42 +010015158 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015159
15160 /* Disable everything but the primary plane */
15161 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15162 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15163 continue;
15164
15165 plane->disable_plane(&plane->base, &crtc->base);
15166 }
Daniel Vetter96256042015-02-13 21:03:42 +010015167 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015168
Daniel Vetter24929352012-07-02 20:28:59 +020015169 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015170 * disable the crtc (and hence change the state) if it is wrong. Note
15171 * that gen4+ has a fixed plane -> pipe mapping. */
15172 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015173 bool plane;
15174
Daniel Vetter24929352012-07-02 20:28:59 +020015175 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15176 crtc->base.base.id);
15177
15178 /* Pipe has the wrong plane attached and the plane is active.
15179 * Temporarily change the plane mapping and disable everything
15180 * ... */
15181 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015182 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015183 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015184 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015185 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015186 }
Daniel Vetter24929352012-07-02 20:28:59 +020015187
Daniel Vetter7fad7982012-07-04 17:51:47 +020015188 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15189 crtc->pipe == PIPE_A && !crtc->active) {
15190 /* BIOS forgot to enable pipe A, this mostly happens after
15191 * resume. Force-enable the pipe to fix this, the update_dpms
15192 * call below we restore the pipe to the right state, but leave
15193 * the required bits on. */
15194 intel_enable_pipe_a(dev);
15195 }
15196
Daniel Vetter24929352012-07-02 20:28:59 +020015197 /* Adjust the state of the output pipe according to whether we
15198 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015199 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015200 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015201
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015202 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015203 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015204
15205 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015206 * functions or because of calls to intel_crtc_disable_noatomic,
15207 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015208 * pipe A quirk. */
15209 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15210 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015211 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015212 crtc->active ? "enabled" : "disabled");
15213
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015214 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015215 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015216 crtc->base.enabled = crtc->active;
15217
15218 /* Because we only establish the connector -> encoder ->
15219 * crtc links if something is active, this means the
15220 * crtc is now deactivated. Break the links. connector
15221 * -> encoder links are only establish when things are
15222 * actually up, hence no need to break them. */
15223 WARN_ON(crtc->active);
15224
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015225 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015226 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015227 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015228
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015229 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015230 /*
15231 * We start out with underrun reporting disabled to avoid races.
15232 * For correct bookkeeping mark this on active crtcs.
15233 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015234 * Also on gmch platforms we dont have any hardware bits to
15235 * disable the underrun reporting. Which means we need to start
15236 * out with underrun reporting disabled also on inactive pipes,
15237 * since otherwise we'll complain about the garbage we read when
15238 * e.g. coming up after runtime pm.
15239 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015240 * No protection against concurrent access is required - at
15241 * worst a fifo underrun happens which also sets this to false.
15242 */
15243 crtc->cpu_fifo_underrun_disabled = true;
15244 crtc->pch_fifo_underrun_disabled = true;
15245 }
Daniel Vetter24929352012-07-02 20:28:59 +020015246}
15247
15248static void intel_sanitize_encoder(struct intel_encoder *encoder)
15249{
15250 struct intel_connector *connector;
15251 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015252 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015253
15254 /* We need to check both for a crtc link (meaning that the
15255 * encoder is active and trying to read from a pipe) and the
15256 * pipe itself being active. */
15257 bool has_active_crtc = encoder->base.crtc &&
15258 to_intel_crtc(encoder->base.crtc)->active;
15259
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015260 for_each_intel_connector(dev, connector) {
15261 if (connector->base.encoder != &encoder->base)
15262 continue;
15263
15264 active = true;
15265 break;
15266 }
15267
15268 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015269 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15270 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015271 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015272
15273 /* Connector is active, but has no active pipe. This is
15274 * fallout from our resume register restoring. Disable
15275 * the encoder manually again. */
15276 if (encoder->base.crtc) {
15277 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15278 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015279 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015280 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015281 if (encoder->post_disable)
15282 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015283 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015284 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015285
15286 /* Inconsistent output/port/pipe state happens presumably due to
15287 * a bug in one of the get_hw_state functions. Or someplace else
15288 * in our code, like the register restore mess on resume. Clamp
15289 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015290 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015291 if (connector->encoder != encoder)
15292 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015293 connector->base.dpms = DRM_MODE_DPMS_OFF;
15294 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015295 }
15296 }
15297 /* Enabled encoders without active connectors will be fixed in
15298 * the crtc fixup. */
15299}
15300
Imre Deak04098752014-02-18 00:02:16 +020015301void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015302{
15303 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015304 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015305
Imre Deak04098752014-02-18 00:02:16 +020015306 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15307 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15308 i915_disable_vga(dev);
15309 }
15310}
15311
15312void i915_redisable_vga(struct drm_device *dev)
15313{
15314 struct drm_i915_private *dev_priv = dev->dev_private;
15315
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015316 /* This function can be called both from intel_modeset_setup_hw_state or
15317 * at a very early point in our resume sequence, where the power well
15318 * structures are not yet restored. Since this function is at a very
15319 * paranoid "someone might have enabled VGA while we were not looking"
15320 * level, just check if the power well is enabled instead of trying to
15321 * follow the "don't touch the power well if we don't need it" policy
15322 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015323 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015324 return;
15325
Imre Deak04098752014-02-18 00:02:16 +020015326 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015327}
15328
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015329static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015330{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015331 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015332
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015333 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015334}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015335
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015336/* FIXME read out full plane state for all planes */
15337static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015338{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015339 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015340 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015341 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015342
Matt Roper19b8d382015-09-24 15:53:17 -070015343 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015344 primary_get_hw_state(to_intel_plane(primary));
15345
15346 if (plane_state->visible)
15347 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015348}
15349
Daniel Vetter30e984d2013-06-05 13:34:17 +020015350static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015351{
15352 struct drm_i915_private *dev_priv = dev->dev_private;
15353 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015354 struct intel_crtc *crtc;
15355 struct intel_encoder *encoder;
15356 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015357 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015358
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015359 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstb06f8b02015-07-14 13:42:49 +020015360 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015361 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015362 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015363
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015364 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015365 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015366
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015367 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015368 crtc->base.enabled = crtc->active;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015369
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015370 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015371
15372 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15373 crtc->base.base.id,
15374 crtc->active ? "enabled" : "disabled");
15375 }
15376
Daniel Vetter53589012013-06-05 13:34:16 +020015377 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15378 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15379
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015380 pll->on = pll->get_hw_state(dev_priv, pll,
15381 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015382 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015383 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015384 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015385 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015386 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015387 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015388 }
Daniel Vetter53589012013-06-05 13:34:16 +020015389 }
Daniel Vetter53589012013-06-05 13:34:16 +020015390
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015391 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015392 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015393
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015394 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015395 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015396 }
15397
Damien Lespiaub2784e12014-08-05 11:29:37 +010015398 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015399 pipe = 0;
15400
15401 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015402 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15403 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015404 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015405 } else {
15406 encoder->base.crtc = NULL;
15407 }
15408
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015409 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015410 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015411 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015412 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015413 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015414 }
15415
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015416 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015417 if (connector->get_hw_state(connector)) {
15418 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015419 connector->base.encoder = &connector->encoder->base;
15420 } else {
15421 connector->base.dpms = DRM_MODE_DPMS_OFF;
15422 connector->base.encoder = NULL;
15423 }
15424 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15425 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015426 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015427 connector->base.encoder ? "enabled" : "disabled");
15428 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015429
15430 for_each_intel_crtc(dev, crtc) {
15431 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15432
15433 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15434 if (crtc->base.state->active) {
15435 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15436 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15437 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15438
15439 /*
15440 * The initial mode needs to be set in order to keep
15441 * the atomic core happy. It wants a valid mode if the
15442 * crtc's enabled, so we do the above call.
15443 *
15444 * At this point some state updated by the connectors
15445 * in their ->detect() callback has not run yet, so
15446 * no recalculation can be done yet.
15447 *
15448 * Even if we could do a recalculation and modeset
15449 * right now it would cause a double modeset if
15450 * fbdev or userspace chooses a different initial mode.
15451 *
15452 * If that happens, someone indicated they wanted a
15453 * mode change, which means it's safe to do a full
15454 * recalculation.
15455 */
15456 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015457
15458 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15459 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015460 }
15461 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015462}
15463
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015464/* Scan out the current hw modeset state,
15465 * and sanitizes it to the current state
15466 */
15467static void
15468intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015469{
15470 struct drm_i915_private *dev_priv = dev->dev_private;
15471 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015472 struct intel_crtc *crtc;
15473 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015474 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015475
15476 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015477
15478 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015479 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015480 intel_sanitize_encoder(encoder);
15481 }
15482
Damien Lespiau055e3932014-08-18 13:49:10 +010015483 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015484 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15485 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015486 intel_dump_pipe_config(crtc, crtc->config,
15487 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015488 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015489
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015490 intel_modeset_update_connector_atomic_state(dev);
15491
Daniel Vetter35c95372013-07-17 06:55:04 +020015492 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15493 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15494
15495 if (!pll->on || pll->active)
15496 continue;
15497
15498 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15499
15500 pll->disable(dev_priv, pll);
15501 pll->on = false;
15502 }
15503
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015504 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015505 vlv_wm_get_hw_state(dev);
15506 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015507 skl_wm_get_hw_state(dev);
15508 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015509 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015510
15511 for_each_intel_crtc(dev, crtc) {
15512 unsigned long put_domains;
15513
15514 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15515 if (WARN_ON(put_domains))
15516 modeset_put_power_domains(dev_priv, put_domains);
15517 }
15518 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015519}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015520
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015521void intel_display_resume(struct drm_device *dev)
15522{
15523 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15524 struct intel_connector *conn;
15525 struct intel_plane *plane;
15526 struct drm_crtc *crtc;
15527 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020015528
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015529 if (!state)
15530 return;
15531
15532 state->acquire_ctx = dev->mode_config.acquire_ctx;
15533
15534 /* preserve complete old state, including dpll */
15535 intel_atomic_get_shared_dpll_state(state);
15536
15537 for_each_crtc(dev, crtc) {
15538 struct drm_crtc_state *crtc_state =
15539 drm_atomic_get_crtc_state(state, crtc);
15540
15541 ret = PTR_ERR_OR_ZERO(crtc_state);
15542 if (ret)
15543 goto err;
15544
15545 /* force a restore */
15546 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015547 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015548
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015549 for_each_intel_plane(dev, plane) {
15550 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15551 if (ret)
15552 goto err;
15553 }
15554
15555 for_each_intel_connector(dev, conn) {
15556 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15557 if (ret)
15558 goto err;
15559 }
15560
15561 intel_modeset_setup_hw_state(dev);
15562
15563 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020015564 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015565 if (!ret)
15566 return;
15567
15568err:
15569 DRM_ERROR("Restoring old state failed with %i\n", ret);
15570 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015571}
15572
15573void intel_modeset_gem_init(struct drm_device *dev)
15574{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015575 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015576 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015577 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015578
Imre Deakae484342014-03-31 15:10:44 +030015579 mutex_lock(&dev->struct_mutex);
15580 intel_init_gt_powersave(dev);
15581 mutex_unlock(&dev->struct_mutex);
15582
Chris Wilson1833b132012-05-09 11:56:28 +010015583 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015584
15585 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015586
15587 /*
15588 * Make sure any fbs we allocated at startup are properly
15589 * pinned & fenced. When we do the allocation it's too early
15590 * for this.
15591 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015592 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015593 obj = intel_fb_obj(c->primary->fb);
15594 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015595 continue;
15596
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015597 mutex_lock(&dev->struct_mutex);
15598 ret = intel_pin_and_fence_fb_obj(c->primary,
15599 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020015600 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015601 mutex_unlock(&dev->struct_mutex);
15602 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015603 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15604 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015605 drm_framebuffer_unreference(c->primary->fb);
15606 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015607 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015608 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015609 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015610 }
15611 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015612
15613 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015614}
15615
Imre Deak4932e2c2014-02-11 17:12:48 +020015616void intel_connector_unregister(struct intel_connector *intel_connector)
15617{
15618 struct drm_connector *connector = &intel_connector->base;
15619
15620 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015621 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015622}
15623
Jesse Barnes79e53942008-11-07 14:24:08 -080015624void intel_modeset_cleanup(struct drm_device *dev)
15625{
Jesse Barnes652c3932009-08-17 13:31:43 -070015626 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015627 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015628
Imre Deak2eb52522014-11-19 15:30:05 +020015629 intel_disable_gt_powersave(dev);
15630
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015631 intel_backlight_unregister(dev);
15632
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015633 /*
15634 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015635 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015636 * experience fancy races otherwise.
15637 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015638 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015639
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015640 /*
15641 * Due to the hpd irq storm handling the hotplug work can re-arm the
15642 * poll handlers. Hence disable polling after hpd handling is shut down.
15643 */
Keith Packardf87ea762010-10-03 19:36:26 -070015644 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015645
Jesse Barnes723bfd72010-10-07 16:01:13 -070015646 intel_unregister_dsm_handler();
15647
Paulo Zanoni7733b492015-07-07 15:26:04 -030015648 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015649
Chris Wilson1630fe72011-07-08 12:22:42 +010015650 /* flush any delayed tasks or pending work */
15651 flush_scheduled_work();
15652
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015653 /* destroy the backlight and sysfs files before encoders/connectors */
15654 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015655 struct intel_connector *intel_connector;
15656
15657 intel_connector = to_intel_connector(connector);
15658 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015659 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015660
Jesse Barnes79e53942008-11-07 14:24:08 -080015661 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015662
15663 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015664
15665 mutex_lock(&dev->struct_mutex);
15666 intel_cleanup_gt_powersave(dev);
15667 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015668}
15669
Dave Airlie28d52042009-09-21 14:33:58 +100015670/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015671 * Return which encoder is currently attached for connector.
15672 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015673struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015674{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015675 return &intel_attached_encoder(connector)->base;
15676}
Jesse Barnes79e53942008-11-07 14:24:08 -080015677
Chris Wilsondf0e9242010-09-09 16:20:55 +010015678void intel_connector_attach_encoder(struct intel_connector *connector,
15679 struct intel_encoder *encoder)
15680{
15681 connector->encoder = encoder;
15682 drm_mode_connector_attach_encoder(&connector->base,
15683 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015684}
Dave Airlie28d52042009-09-21 14:33:58 +100015685
15686/*
15687 * set vga decode state - true == enable VGA decode
15688 */
15689int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15690{
15691 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015692 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015693 u16 gmch_ctrl;
15694
Chris Wilson75fa0412014-02-07 18:37:02 -020015695 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15696 DRM_ERROR("failed to read control word\n");
15697 return -EIO;
15698 }
15699
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015700 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15701 return 0;
15702
Dave Airlie28d52042009-09-21 14:33:58 +100015703 if (state)
15704 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15705 else
15706 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015707
15708 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15709 DRM_ERROR("failed to write control word\n");
15710 return -EIO;
15711 }
15712
Dave Airlie28d52042009-09-21 14:33:58 +100015713 return 0;
15714}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015715
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015716struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015717
15718 u32 power_well_driver;
15719
Chris Wilson63b66e52013-08-08 15:12:06 +020015720 int num_transcoders;
15721
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015722 struct intel_cursor_error_state {
15723 u32 control;
15724 u32 position;
15725 u32 base;
15726 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015727 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015728
15729 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015730 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015731 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015732 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015733 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015734
15735 struct intel_plane_error_state {
15736 u32 control;
15737 u32 stride;
15738 u32 size;
15739 u32 pos;
15740 u32 addr;
15741 u32 surface;
15742 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015743 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015744
15745 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015746 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015747 enum transcoder cpu_transcoder;
15748
15749 u32 conf;
15750
15751 u32 htotal;
15752 u32 hblank;
15753 u32 hsync;
15754 u32 vtotal;
15755 u32 vblank;
15756 u32 vsync;
15757 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015758};
15759
15760struct intel_display_error_state *
15761intel_display_capture_error_state(struct drm_device *dev)
15762{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015763 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015764 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015765 int transcoders[] = {
15766 TRANSCODER_A,
15767 TRANSCODER_B,
15768 TRANSCODER_C,
15769 TRANSCODER_EDP,
15770 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015771 int i;
15772
Chris Wilson63b66e52013-08-08 15:12:06 +020015773 if (INTEL_INFO(dev)->num_pipes == 0)
15774 return NULL;
15775
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015776 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015777 if (error == NULL)
15778 return NULL;
15779
Imre Deak190be112013-11-25 17:15:31 +020015780 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015781 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15782
Damien Lespiau055e3932014-08-18 13:49:10 +010015783 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015784 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015785 __intel_display_power_is_enabled(dev_priv,
15786 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015787 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015788 continue;
15789
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015790 error->cursor[i].control = I915_READ(CURCNTR(i));
15791 error->cursor[i].position = I915_READ(CURPOS(i));
15792 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015793
15794 error->plane[i].control = I915_READ(DSPCNTR(i));
15795 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015796 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015797 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015798 error->plane[i].pos = I915_READ(DSPPOS(i));
15799 }
Paulo Zanonica291362013-03-06 20:03:14 -030015800 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15801 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015802 if (INTEL_INFO(dev)->gen >= 4) {
15803 error->plane[i].surface = I915_READ(DSPSURF(i));
15804 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15805 }
15806
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015807 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015808
Sonika Jindal3abfce72014-07-21 15:23:43 +053015809 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015810 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015811 }
15812
15813 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15814 if (HAS_DDI(dev_priv->dev))
15815 error->num_transcoders++; /* Account for eDP. */
15816
15817 for (i = 0; i < error->num_transcoders; i++) {
15818 enum transcoder cpu_transcoder = transcoders[i];
15819
Imre Deakddf9c532013-11-27 22:02:02 +020015820 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015821 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015822 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015823 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015824 continue;
15825
Chris Wilson63b66e52013-08-08 15:12:06 +020015826 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15827
15828 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15829 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15830 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15831 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15832 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15833 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15834 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015835 }
15836
15837 return error;
15838}
15839
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015840#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15841
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015842void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015843intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015844 struct drm_device *dev,
15845 struct intel_display_error_state *error)
15846{
Damien Lespiau055e3932014-08-18 13:49:10 +010015847 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015848 int i;
15849
Chris Wilson63b66e52013-08-08 15:12:06 +020015850 if (!error)
15851 return;
15852
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015853 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015854 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015855 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015856 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015857 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015858 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015859 err_printf(m, " Power: %s\n",
15860 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015861 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015862 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015863
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015864 err_printf(m, "Plane [%d]:\n", i);
15865 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15866 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015867 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015868 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15869 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015870 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015871 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015872 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015873 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015874 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15875 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015876 }
15877
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015878 err_printf(m, "Cursor [%d]:\n", i);
15879 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15880 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15881 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015882 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015883
15884 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015885 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015886 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015887 err_printf(m, " Power: %s\n",
15888 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015889 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15890 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15891 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15892 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15893 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15894 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15895 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15896 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015897}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015898
15899void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15900{
15901 struct intel_crtc *crtc;
15902
15903 for_each_intel_crtc(dev, crtc) {
15904 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015905
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015906 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015907
15908 work = crtc->unpin_work;
15909
15910 if (work && work->event &&
15911 work->event->base.file_priv == file) {
15912 kfree(work->event);
15913 work->event = NULL;
15914 }
15915
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015916 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015917 }
15918}