Frank Barchard | 1a95305 | 2020-11-16 18:44:58 -0800 | [diff] [blame] | 1 | # Copyright 2020 Google LLC |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2 | # |
| 3 | # This source code is licensed under the BSD-style license found in the |
| 4 | # LICENSE file in the root directory of this source tree. |
| 5 | # |
| 6 | # Description: |
| 7 | # XNNPACK - optimized floating-point neural network operators library |
| 8 | |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9 | load(":build_defs.bzl", "xnnpack_aggregate_library", "xnnpack_benchmark", "xnnpack_binary", "xnnpack_cc_library", "xnnpack_gcc_std_copts", "xnnpack_min_size_copts", "xnnpack_msvc_std_copts", "xnnpack_optional_armcl_copts", "xnnpack_optional_armcl_deps", "xnnpack_optional_dnnl_copts", "xnnpack_optional_dnnl_deps", "xnnpack_optional_gemmlowp_copts", "xnnpack_optional_gemmlowp_deps", "xnnpack_optional_ruy_copts", "xnnpack_optional_ruy_deps", "xnnpack_optional_tflite_copts", "xnnpack_optional_tflite_deps", "xnnpack_std_cxxopts", "xnnpack_unit_test", "xnnpack_visibility") |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 10 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11 | licenses(["notice"]) |
| 12 | |
| 13 | exports_files(["LICENSE"]) |
| 14 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 15 | OPERATOR_BENCHMARK_DEPS = [ |
| 16 | ":XNNPACK", |
| 17 | ":bench_utils", |
| 18 | "@cpuinfo", |
Frank Barchard | 0c84973 | 2020-06-12 13:31:32 -0700 | [diff] [blame] | 19 | "@FP16", |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 20 | "@pthreadpool", |
| 21 | ] |
| 22 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 23 | MICROKERNEL_BENCHMARK_DEPS = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 24 | ":bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 25 | ":bench_utils", |
Frank Barchard | 7e95597 | 2019-10-11 10:34:25 -0700 | [diff] [blame] | 26 | ":enable_assembly", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 27 | "@cpuinfo", |
| 28 | "@FP16", |
| 29 | "@pthreadpool", |
| 30 | ] |
| 31 | |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 32 | ACCURACY_EVAL_DEPS = [ |
| 33 | ":XNNPACK", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 34 | ":bench_microkernels", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 35 | "@FP16", |
| 36 | "@pthreadpool", |
| 37 | ] |
| 38 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 39 | MICROKERNEL_TEST_DEPS = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 40 | ":test_microkernels", |
Frank Barchard | 7e95597 | 2019-10-11 10:34:25 -0700 | [diff] [blame] | 41 | ":enable_assembly", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 42 | "@cpuinfo", |
| 43 | "@FP16", |
| 44 | "@pthreadpool", |
| 45 | ] |
| 46 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 47 | OPERATOR_TEST_DEPS = [ |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 48 | ":XNNPACK_test_mode", |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 49 | "@pthreadpool", |
| 50 | "@FP16", |
| 51 | ] |
| 52 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 53 | OPERATOR_SRCS = [ |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 54 | "src/operators/argmax-pooling-nhwc.c", |
| 55 | "src/operators/average-pooling-nhwc.c", |
| 56 | "src/operators/binary-elementwise-nd.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 57 | "src/operators/channel-shuffle-nc.c", |
Marat Dukhan | 065b11e | 2020-05-22 09:49:41 -0700 | [diff] [blame] | 58 | "src/operators/constant-pad-nd.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 59 | "src/operators/convolution-nchw.c", |
| 60 | "src/operators/convolution-nhwc.c", |
| 61 | "src/operators/deconvolution-nhwc.c", |
Marat Dukhan | 13b68f2 | 2020-11-12 11:55:19 -0800 | [diff] [blame] | 62 | "src/operators/depth-to-space-nchw2nhwc.c", |
Marat Dukhan | 0e52117 | 2020-11-25 13:10:04 -0800 | [diff] [blame] | 63 | "src/operators/depth-to-space-nhwc.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 64 | "src/operators/fully-connected-nc.c", |
| 65 | "src/operators/global-average-pooling-ncw.c", |
| 66 | "src/operators/global-average-pooling-nwc.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 67 | "src/operators/leaky-relu-nc.c", |
| 68 | "src/operators/max-pooling-nhwc.c", |
| 69 | "src/operators/prelu-nc.c", |
Artsiom Ablavatski | 9791810 | 2020-10-27 15:52:59 -0700 | [diff] [blame] | 70 | "src/operators/resize-bilinear-nchw.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 71 | "src/operators/resize-bilinear-nhwc.c", |
| 72 | "src/operators/sigmoid-nc.c", |
| 73 | "src/operators/softmax-nc.c", |
Marat Dukhan | c3065f5 | 2020-06-04 13:33:32 -0700 | [diff] [blame] | 74 | "src/operators/unary-elementwise-nc.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 75 | "src/operators/unpooling-nhwc.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 76 | ] |
| 77 | |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 78 | SUBGRAPH_SRCS = [ |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 79 | "src/subgraph/abs.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 80 | "src/subgraph/add2.c", |
| 81 | "src/subgraph/argmax-pooling-2d.c", |
| 82 | "src/subgraph/average-pooling-2d.c", |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 83 | "src/subgraph/bankers-rounding.c", |
| 84 | "src/subgraph/ceiling.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 85 | "src/subgraph/clamp.c", |
| 86 | "src/subgraph/convolution-2d.c", |
| 87 | "src/subgraph/deconvolution-2d.c", |
Artsiom Ablavatski | bbe8506 | 2020-11-05 14:07:37 -0800 | [diff] [blame] | 88 | "src/subgraph/depth-to-space.c", |
Frank Barchard | 9cef5ea | 2020-11-18 14:52:08 -0800 | [diff] [blame] | 89 | "src/subgraph/depthwise-convolution-2d.c", |
Marat Dukhan | 9d3a459 | 2020-06-05 16:52:42 -0700 | [diff] [blame] | 90 | "src/subgraph/divide.c", |
Marat Dukhan | a160020 | 2020-12-01 22:17:16 -0800 | [diff] [blame] | 91 | "src/subgraph/elu.c", |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 92 | "src/subgraph/floor.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 93 | "src/subgraph/fully-connected.c", |
Marat Dukhan | a059b7d | 2020-06-11 11:41:27 -0700 | [diff] [blame] | 94 | "src/subgraph/global-average-pooling-2d.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 95 | "src/subgraph/hardswish.c", |
Marat Dukhan | 5bbebac | 2020-06-10 19:42:15 -0700 | [diff] [blame] | 96 | "src/subgraph/leaky-relu.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 97 | "src/subgraph/max-pooling-2d.c", |
Marat Dukhan | 9d3a459 | 2020-06-05 16:52:42 -0700 | [diff] [blame] | 98 | "src/subgraph/maximum2.c", |
| 99 | "src/subgraph/minimum2.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 100 | "src/subgraph/multiply2.c", |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 101 | "src/subgraph/negate.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 102 | "src/subgraph/prelu.c", |
| 103 | "src/subgraph/sigmoid.c", |
| 104 | "src/subgraph/softmax.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 105 | "src/subgraph/square-root.c", |
| 106 | "src/subgraph/square.c", |
| 107 | "src/subgraph/squared-difference.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 108 | "src/subgraph/static-constant-pad.c", |
Marat Dukhan | d27202d | 2020-07-09 23:43:40 -0700 | [diff] [blame] | 109 | "src/subgraph/static-reshape.c", |
Marat Dukhan | aff24e2 | 2020-07-23 01:43:58 -0700 | [diff] [blame] | 110 | "src/subgraph/static-resize-bilinear-2d.c", |
Marat Dukhan | 9d3a459 | 2020-06-05 16:52:42 -0700 | [diff] [blame] | 111 | "src/subgraph/subtract.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 112 | "src/subgraph/unpooling-2d.c", |
| 113 | ] |
| 114 | |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 115 | TABLE_SRCS = [ |
| 116 | "src/tables/exp2-k-over-64.c", |
| 117 | "src/tables/exp2-k-over-2048.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 118 | "src/tables/exp2minus-k-over-4.c", |
| 119 | "src/tables/exp2minus-k-over-8.c", |
Marat Dukhan | c60742b | 2020-11-23 12:33:27 -0800 | [diff] [blame] | 120 | "src/tables/exp2minus-k-over-16.c", |
Marat Dukhan | 1f256fc | 2020-09-24 21:27:14 -0700 | [diff] [blame] | 121 | "src/tables/exp2minus-k-over-64.c", |
| 122 | "src/tables/exp2minus-k-over-2048.c", |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 123 | ] |
| 124 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 125 | PROD_SCALAR_MICROKERNEL_SRCS = [ |
| 126 | "src/f32-argmaxpool/4x-scalar-c1.c", |
| 127 | "src/f32-argmaxpool/9p8x-scalar-c1.c", |
| 128 | "src/f32-argmaxpool/9x-scalar-c1.c", |
| 129 | "src/f32-avgpool/9p8x-minmax-scalar-c1.c", |
| 130 | "src/f32-avgpool/9x-minmax-scalar-c1.c", |
| 131 | "src/f32-conv-hwc/3x3s2p0p1c3x4-scalar-1x1.c", |
| 132 | "src/f32-conv-hwc/3x3s2p1c3x4-scalar-1x1.c", |
| 133 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-scalar-1x1.c", |
| 134 | "src/f32-dwconv/gen/up1x4-minmax-scalar-acc2.c", |
| 135 | "src/f32-dwconv/gen/up1x4-scalar-acc2.c", |
| 136 | "src/f32-dwconv/gen/up1x9-minmax-scalar-acc2.c", |
| 137 | "src/f32-dwconv/gen/up1x9-scalar-acc2.c", |
| 138 | "src/f32-dwconv/gen/up1x25-minmax-scalar-acc2.c", |
| 139 | "src/f32-dwconv/gen/up1x25-scalar-acc2.c", |
| 140 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-2x1-acc2.c", |
| 141 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-4x1.c", |
| 142 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc2.c", |
| 143 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-2x1-acc2.c", |
| 144 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc5.c", |
| 145 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1-acc2.c", |
| 146 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc5.c", |
| 147 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1-acc2.c", |
| 148 | "src/f32-gavgpool-cw/scalar-x1.c", |
| 149 | "src/f32-gavgpool/7p7x-minmax-scalar-c1.c", |
| 150 | "src/f32-gavgpool/7x-minmax-scalar-c1.c", |
| 151 | "src/f32-gemm/gen/1x4-minmax-scalar.c", |
| 152 | "src/f32-gemm/gen/1x4-relu-scalar.c", |
| 153 | "src/f32-gemm/gen/1x4-scalar.c", |
| 154 | "src/f32-gemm/gen/2x4-minmax-scalar.c", |
| 155 | "src/f32-gemm/gen/2x4-relu-scalar.c", |
| 156 | "src/f32-gemm/gen/2x4-scalar.c", |
| 157 | "src/f32-gemm/gen/4x2-minmax-scalar.c", |
| 158 | "src/f32-gemm/gen/4x2-relu-scalar.c", |
| 159 | "src/f32-gemm/gen/4x2-scalar.c", |
| 160 | "src/f32-gemm/gen/4x4-minmax-scalar.c", |
| 161 | "src/f32-gemm/gen/4x4-relu-scalar.c", |
| 162 | "src/f32-gemm/gen/4x4-scalar.c", |
| 163 | "src/f32-ibilinear-chw/gen/scalar-p4.c", |
| 164 | "src/f32-ibilinear/gen/scalar-c2.c", |
| 165 | "src/f32-igemm/gen/1x4-minmax-scalar.c", |
| 166 | "src/f32-igemm/gen/1x4-relu-scalar.c", |
| 167 | "src/f32-igemm/gen/1x4-scalar.c", |
| 168 | "src/f32-igemm/gen/2x4-minmax-scalar.c", |
| 169 | "src/f32-igemm/gen/2x4-relu-scalar.c", |
| 170 | "src/f32-igemm/gen/2x4-scalar.c", |
| 171 | "src/f32-igemm/gen/4x2-minmax-scalar.c", |
| 172 | "src/f32-igemm/gen/4x2-relu-scalar.c", |
| 173 | "src/f32-igemm/gen/4x2-scalar.c", |
| 174 | "src/f32-igemm/gen/4x4-minmax-scalar.c", |
| 175 | "src/f32-igemm/gen/4x4-relu-scalar.c", |
| 176 | "src/f32-igemm/gen/4x4-scalar.c", |
| 177 | "src/f32-maxpool/9p8x-minmax-scalar-c1.c", |
| 178 | "src/f32-pavgpool/9p8x-minmax-scalar-c1.c", |
| 179 | "src/f32-pavgpool/9x-minmax-scalar-c1.c", |
| 180 | "src/f32-prelu/gen/scalar-2x4.c", |
| 181 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x4-acc2.c", |
| 182 | "src/f32-rmax/scalar.c", |
| 183 | "src/f32-spmm/gen/8x1-minmax-scalar.c", |
| 184 | "src/f32-spmm/gen/8x2-minmax-scalar.c", |
| 185 | "src/f32-spmm/gen/8x4-minmax-scalar.c", |
| 186 | "src/f32-vbinary/gen/vadd-minmax-scalar-x8.c", |
| 187 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x8.c", |
| 188 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x2.c", |
| 189 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x8.c", |
| 190 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x2.c", |
| 191 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x8.c", |
| 192 | "src/f32-vbinary/gen/vmax-scalar-x8.c", |
| 193 | "src/f32-vbinary/gen/vmaxc-scalar-x8.c", |
| 194 | "src/f32-vbinary/gen/vmin-scalar-x8.c", |
| 195 | "src/f32-vbinary/gen/vminc-scalar-x8.c", |
| 196 | "src/f32-vbinary/gen/vmul-minmax-scalar-x8.c", |
| 197 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x8.c", |
| 198 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x2.c", |
| 199 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x8.c", |
| 200 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x8.c", |
| 201 | "src/f32-vbinary/gen/vsqrdiff-scalar-x8.c", |
| 202 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x8.c", |
| 203 | "src/f32-vbinary/gen/vsub-minmax-scalar-x8.c", |
| 204 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x8.c", |
| 205 | "src/f32-vclamp/gen/vclamp-scalar-x4.c", |
| 206 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x2.c", |
| 207 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x4.c", |
| 208 | "src/f32-vhswish/gen/vhswish-scalar-x4.c", |
| 209 | "src/f32-vlrelu/gen/vlrelu-scalar-x4.c", |
| 210 | "src/f32-vmulcaddc/gen/c1-minmax-scalar-2x.c", |
| 211 | "src/f32-vrelu/gen/vrelu-scalar-x8.c", |
| 212 | "src/f32-vrnd/gen/vrndd-scalar-libm-x1.c", |
| 213 | "src/f32-vrnd/gen/vrndd-scalar-libm-x4.c", |
| 214 | "src/f32-vrnd/gen/vrndne-scalar-libm-x1.c", |
| 215 | "src/f32-vrnd/gen/vrndne-scalar-libm-x4.c", |
| 216 | "src/f32-vrnd/gen/vrndu-scalar-libm-x1.c", |
| 217 | "src/f32-vrnd/gen/vrndu-scalar-libm-x4.c", |
| 218 | "src/f32-vrnd/gen/vrndz-scalar-libm-x1.c", |
| 219 | "src/f32-vrnd/gen/vrndz-scalar-libm-x4.c", |
| 220 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut64-p2-div-x2.c", |
| 221 | "src/f32-vsqrt/gen/scalar-sqrt-x1.c", |
| 222 | "src/f32-vunary/gen/vabs-scalar-x4.c", |
| 223 | "src/f32-vunary/gen/vneg-scalar-x4.c", |
| 224 | "src/f32-vunary/gen/vsqr-scalar-x4.c", |
| 225 | "src/params-init.c", |
| 226 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
| 227 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 228 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 229 | "src/qc8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 230 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 231 | "src/qc8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 232 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 233 | "src/qc8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 234 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 235 | "src/qc8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 66a3ca1 | 2021-08-06 18:24:19 -0700 | [diff] [blame] | 236 | "src/qs8-dwconv/gen/up1x9-minmax-fp32-scalar-magic.c", |
| 237 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 238 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
| 239 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 240 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c1.c", |
| 241 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c4.c", |
| 242 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c1.c", |
| 243 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c4.c", |
| 244 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 245 | "src/qs8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 246 | "src/qs8-gemm/gen/1x4-minmax-rndnu-scalar.c", |
| 247 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 248 | "src/qs8-gemm/gen/3x4-minmax-rndnu-scalar.c", |
| 249 | "src/qs8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 250 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 251 | "src/qs8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 252 | "src/qs8-igemm/gen/1x4-minmax-rndnu-scalar.c", |
| 253 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 254 | "src/qs8-igemm/gen/3x4-minmax-rndnu-scalar.c", |
| 255 | "src/qs8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 66a3ca1 | 2021-08-06 18:24:19 -0700 | [diff] [blame] | 256 | "src/qs8-vadd/gen/minmax-scalar-x1.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 257 | "src/qs8-vadd/gen/minmax-scalar-x4.c", |
Marat Dukhan | 66a3ca1 | 2021-08-06 18:24:19 -0700 | [diff] [blame] | 258 | "src/qs8-vaddc/gen/minmax-scalar-x1.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 259 | "src/qs8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 260 | "src/qs8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 261 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 262 | "src/qu8-avgpool/9p8x-minmax-scalar-c1.c", |
| 263 | "src/qu8-avgpool/9x-minmax-scalar-c1.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 264 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 265 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 266 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 267 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 268 | "src/qu8-gavgpool/7p7x-minmax-scalar-c1.c", |
| 269 | "src/qu8-gavgpool/7x-minmax-scalar-c1.c", |
| 270 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 271 | "src/qu8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 272 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 273 | "src/qu8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 274 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 275 | "src/qu8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 276 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 277 | "src/qu8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 278 | "src/qu8-vadd/gen/minmax-scalar-x1.c", |
| 279 | "src/qu8-vadd/gen/minmax-scalar-x4.c", |
| 280 | "src/qu8-vaddc/gen/minmax-scalar-x1.c", |
| 281 | "src/qu8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 282 | "src/qu8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 283 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x4.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 284 | "src/s8-maxpool/9p8x-minmax-scalar-c1.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 285 | "src/s8-vclamp/scalar-x4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 286 | "src/u8-lut32norm/scalar.c", |
| 287 | "src/u8-maxpool/9p8x-minmax-scalar-c1.c", |
| 288 | "src/u8-rmax/scalar.c", |
| 289 | "src/u8-vclamp/scalar-x4.c", |
| 290 | "src/x8-lut/scalar.c", |
| 291 | "src/x8-zip/x2-scalar.c", |
| 292 | "src/x8-zip/x3-scalar.c", |
| 293 | "src/x8-zip/x4-scalar.c", |
| 294 | "src/x8-zip/xm-scalar.c", |
| 295 | "src/x32-depthtospace2d-chw2hwc/scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 296 | "src/x32-packx/x2-scalar.c", |
| 297 | "src/x32-packx/x3-scalar.c", |
| 298 | "src/x32-packx/x4-scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 299 | "src/x32-unpool/scalar.c", |
| 300 | "src/x32-zip/x2-scalar.c", |
| 301 | "src/x32-zip/x3-scalar.c", |
| 302 | "src/x32-zip/x4-scalar.c", |
| 303 | "src/x32-zip/xm-scalar.c", |
| 304 | "src/xx-copy/memcpy.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 305 | "src/xx-fill/scalar-x16.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 306 | "src/xx-pad/scalar.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 307 | ] |
| 308 | |
| 309 | ALL_SCALAR_MICROKERNEL_SRCS = [ |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 310 | "src/f32-argmaxpool/4x-scalar-c1.c", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 311 | "src/f32-argmaxpool/9p8x-scalar-c1.c", |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 312 | "src/f32-argmaxpool/9x-scalar-c1.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 313 | "src/f32-avgpool/9p8x-minmax-scalar-c1.c", |
| 314 | "src/f32-avgpool/9x-minmax-scalar-c1.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 315 | "src/f32-conv-hwc/3x3s2p0p1c3x4-scalar-1x1.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 316 | "src/f32-conv-hwc/3x3s2p1c3x4-scalar-1x1.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 317 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-scalar-1x1.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 318 | "src/f32-dwconv/gen/up1x4-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 319 | "src/f32-dwconv/gen/up1x4-minmax-scalar.c", |
| 320 | "src/f32-dwconv/gen/up1x4-scalar-acc2.c", |
| 321 | "src/f32-dwconv/gen/up1x4-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 322 | "src/f32-dwconv/gen/up1x9-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 323 | "src/f32-dwconv/gen/up1x9-minmax-scalar.c", |
| 324 | "src/f32-dwconv/gen/up1x9-scalar-acc2.c", |
| 325 | "src/f32-dwconv/gen/up1x9-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 326 | "src/f32-dwconv/gen/up1x25-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 327 | "src/f32-dwconv/gen/up1x25-minmax-scalar.c", |
| 328 | "src/f32-dwconv/gen/up1x25-scalar-acc2.c", |
| 329 | "src/f32-dwconv/gen/up1x25-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 330 | "src/f32-dwconv/gen/up2x4-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 331 | "src/f32-dwconv/gen/up2x4-minmax-scalar.c", |
| 332 | "src/f32-dwconv/gen/up2x4-scalar-acc2.c", |
| 333 | "src/f32-dwconv/gen/up2x4-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 334 | "src/f32-dwconv/gen/up2x9-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 335 | "src/f32-dwconv/gen/up2x9-minmax-scalar.c", |
| 336 | "src/f32-dwconv/gen/up2x9-scalar-acc2.c", |
| 337 | "src/f32-dwconv/gen/up2x9-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 338 | "src/f32-dwconv/gen/up2x25-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 339 | "src/f32-dwconv/gen/up2x25-minmax-scalar.c", |
| 340 | "src/f32-dwconv/gen/up2x25-scalar-acc2.c", |
| 341 | "src/f32-dwconv/gen/up2x25-scalar.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 342 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1-acc2.c", |
| 343 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1-acc3.c", |
| 344 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1-acc4.c", |
Marat Dukhan | 91249d2 | 2020-10-24 12:02:51 -0700 | [diff] [blame] | 345 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 346 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-2x1-acc2.c", |
Marat Dukhan | 91249d2 | 2020-10-24 12:02:51 -0700 | [diff] [blame] | 347 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-2x1.c", |
| 348 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-3x1.c", |
| 349 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-4x1.c", |
| 350 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-5x1.c", |
| 351 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-6x1.c", |
Marat Dukhan | cf5b3c3 | 2020-10-25 19:21:10 -0700 | [diff] [blame] | 352 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc2.c", |
| 353 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc3.c", |
| 354 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 355 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1.c", |
Marat Dukhan | cf5b3c3 | 2020-10-25 19:21:10 -0700 | [diff] [blame] | 356 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-2x1-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 357 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-2x1.c", |
| 358 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-3x1.c", |
| 359 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-4x1.c", |
Marat Dukhan | c4efb00 | 2020-10-25 23:14:47 -0700 | [diff] [blame] | 360 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc2.c", |
| 361 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc3.c", |
| 362 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc4.c", |
| 363 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc5.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 364 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1.c", |
Marat Dukhan | c4efb00 | 2020-10-25 23:14:47 -0700 | [diff] [blame] | 365 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1-acc2.c", |
| 366 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1-acc3.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 367 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1.c", |
Marat Dukhan | c4efb00 | 2020-10-25 23:14:47 -0700 | [diff] [blame] | 368 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-3x1-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 369 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-3x1.c", |
Marat Dukhan | 29c0c33 | 2020-10-28 22:11:00 -0700 | [diff] [blame] | 370 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc2.c", |
| 371 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc3.c", |
| 372 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc4.c", |
| 373 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc5.c", |
| 374 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1.c", |
| 375 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1-acc2.c", |
| 376 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1-acc3.c", |
| 377 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1.c", |
| 378 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-3x1-acc2.c", |
| 379 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-3x1.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 380 | "src/f32-gavgpool-cw/scalar-x1.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 381 | "src/f32-gavgpool/7p7x-minmax-scalar-c1.c", |
| 382 | "src/f32-gavgpool/7x-minmax-scalar-c1.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 383 | "src/f32-gemm/gen-inc/1x4inc-minmax-scalar.c", |
| 384 | "src/f32-gemm/gen-inc/2x4inc-minmax-scalar.c", |
| 385 | "src/f32-gemm/gen-inc/4x4inc-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 386 | "src/f32-gemm/gen/1x4-minmax-scalar.c", |
| 387 | "src/f32-gemm/gen/1x4-relu-scalar.c", |
| 388 | "src/f32-gemm/gen/1x4-scalar.c", |
| 389 | "src/f32-gemm/gen/2x4-minmax-scalar.c", |
| 390 | "src/f32-gemm/gen/2x4-relu-scalar.c", |
| 391 | "src/f32-gemm/gen/2x4-scalar.c", |
| 392 | "src/f32-gemm/gen/4x2-minmax-scalar.c", |
| 393 | "src/f32-gemm/gen/4x2-relu-scalar.c", |
| 394 | "src/f32-gemm/gen/4x2-scalar.c", |
| 395 | "src/f32-gemm/gen/4x4-minmax-scalar.c", |
| 396 | "src/f32-gemm/gen/4x4-relu-scalar.c", |
| 397 | "src/f32-gemm/gen/4x4-scalar.c", |
XNNPACK Team | 2143267 | 2020-10-19 19:58:48 -0700 | [diff] [blame] | 398 | "src/f32-ibilinear-chw/gen/scalar-p1.c", |
| 399 | "src/f32-ibilinear-chw/gen/scalar-p2.c", |
| 400 | "src/f32-ibilinear-chw/gen/scalar-p4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 401 | "src/f32-ibilinear/gen/scalar-c1.c", |
| 402 | "src/f32-ibilinear/gen/scalar-c2.c", |
| 403 | "src/f32-ibilinear/gen/scalar-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 404 | "src/f32-igemm/gen/1x4-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 405 | "src/f32-igemm/gen/1x4-relu-scalar.c", |
| 406 | "src/f32-igemm/gen/1x4-scalar.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 407 | "src/f32-igemm/gen/2x4-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 408 | "src/f32-igemm/gen/2x4-relu-scalar.c", |
| 409 | "src/f32-igemm/gen/2x4-scalar.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 410 | "src/f32-igemm/gen/4x2-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 411 | "src/f32-igemm/gen/4x2-relu-scalar.c", |
| 412 | "src/f32-igemm/gen/4x2-scalar.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 413 | "src/f32-igemm/gen/4x4-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 414 | "src/f32-igemm/gen/4x4-relu-scalar.c", |
| 415 | "src/f32-igemm/gen/4x4-scalar.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 416 | "src/f32-maxpool/9p8x-minmax-scalar-c1.c", |
| 417 | "src/f32-pavgpool/9p8x-minmax-scalar-c1.c", |
| 418 | "src/f32-pavgpool/9x-minmax-scalar-c1.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 419 | "src/f32-ppmm/gen/2x4-minmax-scalar.c", |
| 420 | "src/f32-ppmm/gen/3x3-minmax-scalar.c", |
| 421 | "src/f32-ppmm/gen/4x2-minmax-scalar.c", |
| 422 | "src/f32-ppmm/gen/4x4-minmax-scalar.c", |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 423 | "src/f32-prelu/gen/scalar-2x1.c", |
| 424 | "src/f32-prelu/gen/scalar-2x4.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 425 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x1.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 426 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x2-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 427 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x2.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 428 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x4-acc2.c", |
| 429 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x4-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 430 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x4.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 431 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x1.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 432 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x2-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 433 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x2.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 434 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x4-acc2.c", |
| 435 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x4-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 436 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 437 | "src/f32-rmax/scalar.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 438 | "src/f32-spmm/gen/1x1-minmax-scalar-pipelined.c", |
| 439 | "src/f32-spmm/gen/1x1-minmax-scalar.c", |
| 440 | "src/f32-spmm/gen/2x1-minmax-scalar-pipelined.c", |
| 441 | "src/f32-spmm/gen/2x1-minmax-scalar.c", |
| 442 | "src/f32-spmm/gen/4x1-minmax-scalar-pipelined.c", |
| 443 | "src/f32-spmm/gen/4x1-minmax-scalar.c", |
| 444 | "src/f32-spmm/gen/8x1-minmax-scalar-pipelined.c", |
| 445 | "src/f32-spmm/gen/8x1-minmax-scalar.c", |
| 446 | "src/f32-spmm/gen/8x2-minmax-scalar.c", |
| 447 | "src/f32-spmm/gen/8x4-minmax-scalar.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 448 | "src/f32-vbinary/gen/vadd-minmax-scalar-x1.c", |
| 449 | "src/f32-vbinary/gen/vadd-minmax-scalar-x2.c", |
| 450 | "src/f32-vbinary/gen/vadd-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 451 | "src/f32-vbinary/gen/vadd-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 452 | "src/f32-vbinary/gen/vadd-relu-scalar-x1.c", |
| 453 | "src/f32-vbinary/gen/vadd-relu-scalar-x2.c", |
| 454 | "src/f32-vbinary/gen/vadd-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 455 | "src/f32-vbinary/gen/vadd-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 456 | "src/f32-vbinary/gen/vadd-scalar-x1.c", |
| 457 | "src/f32-vbinary/gen/vadd-scalar-x2.c", |
| 458 | "src/f32-vbinary/gen/vadd-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 459 | "src/f32-vbinary/gen/vadd-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 460 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x1.c", |
| 461 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x2.c", |
| 462 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 463 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 464 | "src/f32-vbinary/gen/vaddc-relu-scalar-x1.c", |
| 465 | "src/f32-vbinary/gen/vaddc-relu-scalar-x2.c", |
| 466 | "src/f32-vbinary/gen/vaddc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 467 | "src/f32-vbinary/gen/vaddc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 468 | "src/f32-vbinary/gen/vaddc-scalar-x1.c", |
| 469 | "src/f32-vbinary/gen/vaddc-scalar-x2.c", |
| 470 | "src/f32-vbinary/gen/vaddc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 471 | "src/f32-vbinary/gen/vaddc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 472 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x1.c", |
| 473 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x2.c", |
| 474 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 475 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 476 | "src/f32-vbinary/gen/vdiv-relu-scalar-x1.c", |
| 477 | "src/f32-vbinary/gen/vdiv-relu-scalar-x2.c", |
| 478 | "src/f32-vbinary/gen/vdiv-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 479 | "src/f32-vbinary/gen/vdiv-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 480 | "src/f32-vbinary/gen/vdiv-scalar-x1.c", |
| 481 | "src/f32-vbinary/gen/vdiv-scalar-x2.c", |
| 482 | "src/f32-vbinary/gen/vdiv-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 483 | "src/f32-vbinary/gen/vdiv-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 484 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x1.c", |
| 485 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x2.c", |
| 486 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 487 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 488 | "src/f32-vbinary/gen/vdivc-relu-scalar-x1.c", |
| 489 | "src/f32-vbinary/gen/vdivc-relu-scalar-x2.c", |
| 490 | "src/f32-vbinary/gen/vdivc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 491 | "src/f32-vbinary/gen/vdivc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 492 | "src/f32-vbinary/gen/vdivc-scalar-x1.c", |
| 493 | "src/f32-vbinary/gen/vdivc-scalar-x2.c", |
| 494 | "src/f32-vbinary/gen/vdivc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 495 | "src/f32-vbinary/gen/vdivc-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 496 | "src/f32-vbinary/gen/vmax-scalar-x1.c", |
| 497 | "src/f32-vbinary/gen/vmax-scalar-x2.c", |
| 498 | "src/f32-vbinary/gen/vmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 499 | "src/f32-vbinary/gen/vmax-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 500 | "src/f32-vbinary/gen/vmaxc-scalar-x1.c", |
| 501 | "src/f32-vbinary/gen/vmaxc-scalar-x2.c", |
| 502 | "src/f32-vbinary/gen/vmaxc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 503 | "src/f32-vbinary/gen/vmaxc-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 504 | "src/f32-vbinary/gen/vmin-scalar-x1.c", |
| 505 | "src/f32-vbinary/gen/vmin-scalar-x2.c", |
| 506 | "src/f32-vbinary/gen/vmin-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 507 | "src/f32-vbinary/gen/vmin-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 508 | "src/f32-vbinary/gen/vminc-scalar-x1.c", |
| 509 | "src/f32-vbinary/gen/vminc-scalar-x2.c", |
| 510 | "src/f32-vbinary/gen/vminc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 511 | "src/f32-vbinary/gen/vminc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 512 | "src/f32-vbinary/gen/vmul-minmax-scalar-x1.c", |
| 513 | "src/f32-vbinary/gen/vmul-minmax-scalar-x2.c", |
| 514 | "src/f32-vbinary/gen/vmul-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 515 | "src/f32-vbinary/gen/vmul-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 516 | "src/f32-vbinary/gen/vmul-relu-scalar-x1.c", |
| 517 | "src/f32-vbinary/gen/vmul-relu-scalar-x2.c", |
| 518 | "src/f32-vbinary/gen/vmul-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 519 | "src/f32-vbinary/gen/vmul-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 520 | "src/f32-vbinary/gen/vmul-scalar-x1.c", |
| 521 | "src/f32-vbinary/gen/vmul-scalar-x2.c", |
| 522 | "src/f32-vbinary/gen/vmul-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 523 | "src/f32-vbinary/gen/vmul-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 524 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x1.c", |
| 525 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x2.c", |
| 526 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 527 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 528 | "src/f32-vbinary/gen/vmulc-relu-scalar-x1.c", |
| 529 | "src/f32-vbinary/gen/vmulc-relu-scalar-x2.c", |
| 530 | "src/f32-vbinary/gen/vmulc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 531 | "src/f32-vbinary/gen/vmulc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 532 | "src/f32-vbinary/gen/vmulc-scalar-x1.c", |
| 533 | "src/f32-vbinary/gen/vmulc-scalar-x2.c", |
| 534 | "src/f32-vbinary/gen/vmulc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 535 | "src/f32-vbinary/gen/vmulc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 536 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x1.c", |
| 537 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x2.c", |
| 538 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 539 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 540 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x1.c", |
| 541 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x2.c", |
| 542 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 543 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 544 | "src/f32-vbinary/gen/vrdivc-scalar-x1.c", |
| 545 | "src/f32-vbinary/gen/vrdivc-scalar-x2.c", |
| 546 | "src/f32-vbinary/gen/vrdivc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 547 | "src/f32-vbinary/gen/vrdivc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 548 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x1.c", |
| 549 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x2.c", |
| 550 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 551 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 552 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x1.c", |
| 553 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x2.c", |
| 554 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 555 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 556 | "src/f32-vbinary/gen/vrsubc-scalar-x1.c", |
| 557 | "src/f32-vbinary/gen/vrsubc-scalar-x2.c", |
| 558 | "src/f32-vbinary/gen/vrsubc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 559 | "src/f32-vbinary/gen/vrsubc-scalar-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 560 | "src/f32-vbinary/gen/vsqrdiff-scalar-x1.c", |
| 561 | "src/f32-vbinary/gen/vsqrdiff-scalar-x2.c", |
| 562 | "src/f32-vbinary/gen/vsqrdiff-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 563 | "src/f32-vbinary/gen/vsqrdiff-scalar-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 564 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x1.c", |
| 565 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x2.c", |
| 566 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 567 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 568 | "src/f32-vbinary/gen/vsub-minmax-scalar-x1.c", |
| 569 | "src/f32-vbinary/gen/vsub-minmax-scalar-x2.c", |
| 570 | "src/f32-vbinary/gen/vsub-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 571 | "src/f32-vbinary/gen/vsub-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 572 | "src/f32-vbinary/gen/vsub-relu-scalar-x1.c", |
| 573 | "src/f32-vbinary/gen/vsub-relu-scalar-x2.c", |
| 574 | "src/f32-vbinary/gen/vsub-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 575 | "src/f32-vbinary/gen/vsub-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 576 | "src/f32-vbinary/gen/vsub-scalar-x1.c", |
| 577 | "src/f32-vbinary/gen/vsub-scalar-x2.c", |
| 578 | "src/f32-vbinary/gen/vsub-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 579 | "src/f32-vbinary/gen/vsub-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 580 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x1.c", |
| 581 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x2.c", |
| 582 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 583 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 584 | "src/f32-vbinary/gen/vsubc-relu-scalar-x1.c", |
| 585 | "src/f32-vbinary/gen/vsubc-relu-scalar-x2.c", |
| 586 | "src/f32-vbinary/gen/vsubc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 587 | "src/f32-vbinary/gen/vsubc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 588 | "src/f32-vbinary/gen/vsubc-scalar-x1.c", |
| 589 | "src/f32-vbinary/gen/vsubc-scalar-x2.c", |
| 590 | "src/f32-vbinary/gen/vsubc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 591 | "src/f32-vbinary/gen/vsubc-scalar-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 592 | "src/f32-vclamp/gen/vclamp-scalar-x1.c", |
| 593 | "src/f32-vclamp/gen/vclamp-scalar-x2.c", |
| 594 | "src/f32-vclamp/gen/vclamp-scalar-x4.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 595 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x1.c", |
| 596 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x2.c", |
| 597 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x3.c", |
| 598 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x4.c", |
| 599 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x5.c", |
| 600 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x6.c", |
| 601 | "src/f32-velu/gen/velu-scalar-rr2-p6-x1.c", |
| 602 | "src/f32-velu/gen/velu-scalar-rr2-p6-x2.c", |
| 603 | "src/f32-velu/gen/velu-scalar-rr2-p6-x3.c", |
| 604 | "src/f32-velu/gen/velu-scalar-rr2-p6-x4.c", |
| 605 | "src/f32-velu/gen/velu-scalar-rr2-p6-x5.c", |
| 606 | "src/f32-velu/gen/velu-scalar-rr2-p6-x6.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 607 | "src/f32-vhswish/gen/vhswish-scalar-x1.c", |
| 608 | "src/f32-vhswish/gen/vhswish-scalar-x2.c", |
| 609 | "src/f32-vhswish/gen/vhswish-scalar-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 610 | "src/f32-vlrelu/gen/vlrelu-scalar-x1.c", |
| 611 | "src/f32-vlrelu/gen/vlrelu-scalar-x2.c", |
| 612 | "src/f32-vlrelu/gen/vlrelu-scalar-x4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 613 | "src/f32-vmulcaddc/gen/c1-minmax-scalar-2x.c", |
| 614 | "src/f32-vmulcaddc/gen/c2-minmax-scalar-2x.c", |
| 615 | "src/f32-vmulcaddc/gen/c4-minmax-scalar-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 616 | "src/f32-vrelu/gen/vrelu-scalar-x1.c", |
| 617 | "src/f32-vrelu/gen/vrelu-scalar-x2.c", |
| 618 | "src/f32-vrelu/gen/vrelu-scalar-x4.c", |
| 619 | "src/f32-vrelu/gen/vrelu-scalar-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 620 | "src/f32-vrnd/gen/vrndd-scalar-libm-x1.c", |
| 621 | "src/f32-vrnd/gen/vrndd-scalar-libm-x2.c", |
| 622 | "src/f32-vrnd/gen/vrndd-scalar-libm-x4.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 623 | "src/f32-vrnd/gen/vrndne-scalar-libm-x1.c", |
| 624 | "src/f32-vrnd/gen/vrndne-scalar-libm-x2.c", |
| 625 | "src/f32-vrnd/gen/vrndne-scalar-libm-x4.c", |
| 626 | "src/f32-vrnd/gen/vrndu-scalar-libm-x1.c", |
| 627 | "src/f32-vrnd/gen/vrndu-scalar-libm-x2.c", |
| 628 | "src/f32-vrnd/gen/vrndu-scalar-libm-x4.c", |
| 629 | "src/f32-vrnd/gen/vrndz-scalar-libm-x1.c", |
| 630 | "src/f32-vrnd/gen/vrndz-scalar-libm-x2.c", |
| 631 | "src/f32-vrnd/gen/vrndz-scalar-libm-x4.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 632 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut64-p2-div-x1.c", |
| 633 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut64-p2-div-x2.c", |
| 634 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut64-p2-div-x4.c", |
| 635 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut2048-p1-div-x1.c", |
| 636 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut2048-p1-div-x2.c", |
| 637 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut2048-p1-div-x4.c", |
| 638 | "src/f32-vsigmoid/gen/vsigmoid-scalar-p5-div-x1.c", |
| 639 | "src/f32-vsigmoid/gen/vsigmoid-scalar-p5-div-x2.c", |
| 640 | "src/f32-vsigmoid/gen/vsigmoid-scalar-p5-div-x4.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 641 | "src/f32-vsqrt/gen/scalar-sqrt-x1.c", |
| 642 | "src/f32-vsqrt/gen/scalar-sqrt-x2.c", |
| 643 | "src/f32-vsqrt/gen/scalar-sqrt-x4.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 644 | "src/f32-vunary/gen/vabs-scalar-x1.c", |
| 645 | "src/f32-vunary/gen/vabs-scalar-x2.c", |
| 646 | "src/f32-vunary/gen/vabs-scalar-x4.c", |
| 647 | "src/f32-vunary/gen/vneg-scalar-x1.c", |
| 648 | "src/f32-vunary/gen/vneg-scalar-x2.c", |
| 649 | "src/f32-vunary/gen/vneg-scalar-x4.c", |
| 650 | "src/f32-vunary/gen/vsqr-scalar-x1.c", |
| 651 | "src/f32-vunary/gen/vsqr-scalar-x2.c", |
| 652 | "src/f32-vunary/gen/vsqr-scalar-x4.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 653 | "src/math/expm1minus-scalar-rr2-lut4-p4.c", |
| 654 | "src/math/expm1minus-scalar-rr2-lut8-p3.c", |
| 655 | "src/math/expm1minus-scalar-rr2-lut8-p4.c", |
Marat Dukhan | c60742b | 2020-11-23 12:33:27 -0800 | [diff] [blame] | 656 | "src/math/expm1minus-scalar-rr2-lut16-p3.c", |
| 657 | "src/math/expm1minus-scalar-rr2-lut16-p4.c", |
| 658 | "src/math/expm1minus-scalar-rr2-p5.c", |
| 659 | "src/math/expm1minus-scalar-rr2-p6.c", |
Frank Barchard | 2213606 | 2020-11-24 18:44:46 -0800 | [diff] [blame] | 660 | "src/math/expminus-scalar-rr2-lut64-p2.c", |
| 661 | "src/math/expminus-scalar-rr2-lut2048-p1.c", |
| 662 | "src/math/expminus-scalar-rr2-p5.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 663 | "src/math/roundd-scalar-addsub.c", |
| 664 | "src/math/roundd-scalar-cvt.c", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 665 | "src/math/roundd-scalar-floor.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 666 | "src/math/roundne-scalar-addsub.c", |
| 667 | "src/math/roundne-scalar-nearbyint.c", |
| 668 | "src/math/roundne-scalar-rint.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 669 | "src/math/roundu-scalar-addsub.c", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 670 | "src/math/roundu-scalar-ceil.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 671 | "src/math/roundu-scalar-cvt.c", |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 672 | "src/math/roundz-scalar-addsub.c", |
| 673 | "src/math/roundz-scalar-cvt.c", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 674 | "src/math/roundz-scalar-trunc.c", |
Marat Dukhan | f8475d6 | 2020-09-17 15:01:43 -0700 | [diff] [blame] | 675 | "src/math/sigmoid-scalar-rr2-lut64-p2-div.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 676 | "src/math/sigmoid-scalar-rr2-lut2048-p1-div.c", |
Marat Dukhan | f8475d6 | 2020-09-17 15:01:43 -0700 | [diff] [blame] | 677 | "src/math/sigmoid-scalar-rr2-p5-div.c", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 678 | "src/params-init.c", |
Marat Dukhan | 5754706 | 2021-06-30 16:53:29 -0700 | [diff] [blame] | 679 | "src/qc8-dwconv/gen/up1x9-minmax-fp32-scalar-lrint.c", |
| 680 | "src/qc8-dwconv/gen/up1x9-minmax-fp32-scalar-magic.c", |
| 681 | "src/qc8-dwconv/gen/up1x25-minmax-fp32-scalar-lrint.c", |
| 682 | "src/qc8-dwconv/gen/up1x25-minmax-fp32-scalar-magic.c", |
| 683 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-lrint.c", |
| 684 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
| 685 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-lrint.c", |
| 686 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 687 | "src/qc8-dwconv/gen/up4x9-minmax-fp32-scalar-lrint.c", |
| 688 | "src/qc8-dwconv/gen/up4x9-minmax-fp32-scalar-magic.c", |
| 689 | "src/qc8-dwconv/gen/up4x25-minmax-fp32-scalar-lrint.c", |
| 690 | "src/qc8-dwconv/gen/up4x25-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d602154 | 2021-06-30 09:04:20 -0700 | [diff] [blame] | 691 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 692 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 693 | "src/qc8-gemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 694 | "src/qc8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 695 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 696 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 697 | "src/qc8-gemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 698 | "src/qc8-gemm/gen/2x4-minmax-fp32-scalar-magic.c", |
| 699 | "src/qc8-gemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 700 | "src/qc8-gemm/gen/3x2-minmax-fp32-scalar-magic.c", |
| 701 | "src/qc8-gemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 702 | "src/qc8-gemm/gen/3x4-minmax-fp32-scalar-magic.c", |
| 703 | "src/qc8-gemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 704 | "src/qc8-gemm/gen/4x2-minmax-fp32-scalar-magic.c", |
| 705 | "src/qc8-gemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 706 | "src/qc8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 707 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 708 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 709 | "src/qc8-igemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 710 | "src/qc8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 711 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 712 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 713 | "src/qc8-igemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 714 | "src/qc8-igemm/gen/2x4-minmax-fp32-scalar-magic.c", |
| 715 | "src/qc8-igemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 716 | "src/qc8-igemm/gen/3x2-minmax-fp32-scalar-magic.c", |
| 717 | "src/qc8-igemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 718 | "src/qc8-igemm/gen/3x4-minmax-fp32-scalar-magic.c", |
| 719 | "src/qc8-igemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 720 | "src/qc8-igemm/gen/4x2-minmax-fp32-scalar-magic.c", |
| 721 | "src/qc8-igemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 722 | "src/qc8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 85d772b | 2021-06-30 11:02:42 -0700 | [diff] [blame] | 723 | "src/qs8-dwconv/gen/up1x9-minmax-fp32-scalar-lrint.c", |
| 724 | "src/qs8-dwconv/gen/up1x9-minmax-fp32-scalar-magic.c", |
| 725 | "src/qs8-dwconv/gen/up1x9-minmax-gemmlowp-scalar.c", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 726 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-scalar-lrint.c", |
| 727 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-scalar-magic.c", |
| 728 | "src/qs8-dwconv/gen/up1x25-minmax-gemmlowp-scalar.c", |
Marat Dukhan | 85d772b | 2021-06-30 11:02:42 -0700 | [diff] [blame] | 729 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-lrint.c", |
| 730 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
| 731 | "src/qs8-dwconv/gen/up2x9-minmax-gemmlowp-scalar.c", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 732 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-scalar-lrint.c", |
| 733 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 734 | "src/qs8-dwconv/gen/up2x25-minmax-gemmlowp-scalar.c", |
Marat Dukhan | 85d772b | 2021-06-30 11:02:42 -0700 | [diff] [blame] | 735 | "src/qs8-dwconv/gen/up4x9-minmax-fp32-scalar-lrint.c", |
| 736 | "src/qs8-dwconv/gen/up4x9-minmax-fp32-scalar-magic.c", |
| 737 | "src/qs8-dwconv/gen/up4x9-minmax-gemmlowp-scalar.c", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 738 | "src/qs8-dwconv/gen/up4x25-minmax-fp32-scalar-lrint.c", |
| 739 | "src/qs8-dwconv/gen/up4x25-minmax-fp32-scalar-magic.c", |
| 740 | "src/qs8-dwconv/gen/up4x25-minmax-gemmlowp-scalar.c", |
Marat Dukhan | 047b620 | 2021-05-11 20:32:25 -0700 | [diff] [blame] | 741 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c1.c", |
| 742 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c2.c", |
| 743 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c4.c", |
| 744 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c1.c", |
| 745 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c2.c", |
| 746 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c4.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 747 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 748 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 749 | "src/qs8-gemm/gen/1x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 750 | "src/qs8-gemm/gen/1x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 751 | "src/qs8-gemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 752 | "src/qs8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 753 | "src/qs8-gemm/gen/1x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 754 | "src/qs8-gemm/gen/1x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 755 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 756 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 757 | "src/qs8-gemm/gen/2x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 758 | "src/qs8-gemm/gen/2x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 759 | "src/qs8-gemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 760 | "src/qs8-gemm/gen/2x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 761 | "src/qs8-gemm/gen/2x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 762 | "src/qs8-gemm/gen/2x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 763 | "src/qs8-gemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 764 | "src/qs8-gemm/gen/3x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 765 | "src/qs8-gemm/gen/3x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 766 | "src/qs8-gemm/gen/3x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 767 | "src/qs8-gemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 768 | "src/qs8-gemm/gen/3x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 769 | "src/qs8-gemm/gen/3x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 770 | "src/qs8-gemm/gen/3x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 771 | "src/qs8-gemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 772 | "src/qs8-gemm/gen/4x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 773 | "src/qs8-gemm/gen/4x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 774 | "src/qs8-gemm/gen/4x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 775 | "src/qs8-gemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 776 | "src/qs8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 777 | "src/qs8-gemm/gen/4x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 778 | "src/qs8-gemm/gen/4x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 779 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 780 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 781 | "src/qs8-igemm/gen/1x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 782 | "src/qs8-igemm/gen/1x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 783 | "src/qs8-igemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 784 | "src/qs8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 785 | "src/qs8-igemm/gen/1x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 786 | "src/qs8-igemm/gen/1x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 787 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 788 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 789 | "src/qs8-igemm/gen/2x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 790 | "src/qs8-igemm/gen/2x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 791 | "src/qs8-igemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 792 | "src/qs8-igemm/gen/2x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 793 | "src/qs8-igemm/gen/2x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 794 | "src/qs8-igemm/gen/2x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 795 | "src/qs8-igemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 796 | "src/qs8-igemm/gen/3x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 797 | "src/qs8-igemm/gen/3x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 798 | "src/qs8-igemm/gen/3x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 799 | "src/qs8-igemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 800 | "src/qs8-igemm/gen/3x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 801 | "src/qs8-igemm/gen/3x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 802 | "src/qs8-igemm/gen/3x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 803 | "src/qs8-igemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 804 | "src/qs8-igemm/gen/4x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 805 | "src/qs8-igemm/gen/4x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 806 | "src/qs8-igemm/gen/4x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 807 | "src/qs8-igemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 808 | "src/qs8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 809 | "src/qs8-igemm/gen/4x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 810 | "src/qs8-igemm/gen/4x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 811 | "src/qs8-requantization/fp32-scalar-lrintf.c", |
| 812 | "src/qs8-requantization/fp32-scalar-magic.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 813 | "src/qs8-requantization/gemmlowp-scalar.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 814 | "src/qs8-requantization/rndna-scalar-signed64.c", |
| 815 | "src/qs8-requantization/rndna-scalar-unsigned32.c", |
| 816 | "src/qs8-requantization/rndna-scalar-unsigned64.c", |
Marat Dukhan | 062bee3 | 2021-05-27 20:31:07 -0700 | [diff] [blame] | 817 | "src/qs8-requantization/rndnu-scalar.c", |
Marat Dukhan | d481c28 | 2021-05-11 23:48:31 -0700 | [diff] [blame] | 818 | "src/qs8-vadd/gen/minmax-scalar-x1.c", |
| 819 | "src/qs8-vadd/gen/minmax-scalar-x2.c", |
| 820 | "src/qs8-vadd/gen/minmax-scalar-x4.c", |
| 821 | "src/qs8-vaddc/gen/minmax-scalar-x1.c", |
| 822 | "src/qs8-vaddc/gen/minmax-scalar-x2.c", |
| 823 | "src/qs8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 7999341 | 2021-08-02 15:02:57 -0700 | [diff] [blame] | 824 | "src/qs8-vmul/gen/minmax-fp32-scalar-x1.c", |
| 825 | "src/qs8-vmul/gen/minmax-fp32-scalar-x2.c", |
| 826 | "src/qs8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 827 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x1.c", |
| 828 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x2.c", |
| 829 | "src/qs8-vmulc/gen/minmax-fp32-scalar-x4.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 830 | "src/qu8-avgpool/9p8x-minmax-scalar-c1.c", |
| 831 | "src/qu8-avgpool/9x-minmax-scalar-c1.c", |
Marat Dukhan | 1f71428 | 2021-07-15 15:41:32 -0700 | [diff] [blame] | 832 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-scalar-lrint.c", |
| 833 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-scalar-magic.c", |
| 834 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-lrint.c", |
| 835 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-magic.c", |
| 836 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-lrint.c", |
| 837 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
| 838 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-scalar-lrint.c", |
| 839 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 840 | "src/qu8-dwconv/gen/up4x9-minmax-fp32-scalar-lrint.c", |
| 841 | "src/qu8-dwconv/gen/up4x9-minmax-fp32-scalar-magic.c", |
| 842 | "src/qu8-dwconv/gen/up4x25-minmax-fp32-scalar-lrint.c", |
| 843 | "src/qu8-dwconv/gen/up4x25-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 844 | "src/qu8-gavgpool/7p7x-minmax-scalar-c1.c", |
| 845 | "src/qu8-gavgpool/7x-minmax-scalar-c1.c", |
Marat Dukhan | 927d474 | 2021-07-15 13:42:49 -0700 | [diff] [blame] | 846 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 847 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 848 | "src/qu8-gemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 849 | "src/qu8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 850 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 851 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 852 | "src/qu8-gemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 853 | "src/qu8-gemm/gen/2x4-minmax-fp32-scalar-magic.c", |
| 854 | "src/qu8-gemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 855 | "src/qu8-gemm/gen/3x2-minmax-fp32-scalar-magic.c", |
| 856 | "src/qu8-gemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 857 | "src/qu8-gemm/gen/3x4-minmax-fp32-scalar-magic.c", |
| 858 | "src/qu8-gemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 859 | "src/qu8-gemm/gen/4x2-minmax-fp32-scalar-magic.c", |
| 860 | "src/qu8-gemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 861 | "src/qu8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 927d474 | 2021-07-15 13:42:49 -0700 | [diff] [blame] | 862 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 863 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 864 | "src/qu8-igemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 865 | "src/qu8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 866 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 867 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 868 | "src/qu8-igemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 869 | "src/qu8-igemm/gen/2x4-minmax-fp32-scalar-magic.c", |
| 870 | "src/qu8-igemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 871 | "src/qu8-igemm/gen/3x2-minmax-fp32-scalar-magic.c", |
| 872 | "src/qu8-igemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 873 | "src/qu8-igemm/gen/3x4-minmax-fp32-scalar-magic.c", |
| 874 | "src/qu8-igemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 875 | "src/qu8-igemm/gen/4x2-minmax-fp32-scalar-magic.c", |
| 876 | "src/qu8-igemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 877 | "src/qu8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 878 | "src/qu8-requantization/fp32-scalar-lrintf.c", |
| 879 | "src/qu8-requantization/fp32-scalar-magic.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 880 | "src/qu8-requantization/gemmlowp-scalar.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 881 | "src/qu8-requantization/rndna-scalar-signed64.c", |
| 882 | "src/qu8-requantization/rndna-scalar-unsigned32.c", |
| 883 | "src/qu8-requantization/rndna-scalar-unsigned64.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 884 | "src/qu8-vadd/gen/minmax-scalar-x1.c", |
| 885 | "src/qu8-vadd/gen/minmax-scalar-x2.c", |
| 886 | "src/qu8-vadd/gen/minmax-scalar-x4.c", |
| 887 | "src/qu8-vaddc/gen/minmax-scalar-x1.c", |
| 888 | "src/qu8-vaddc/gen/minmax-scalar-x2.c", |
| 889 | "src/qu8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 7999341 | 2021-08-02 15:02:57 -0700 | [diff] [blame] | 890 | "src/qu8-vmul/gen/minmax-fp32-scalar-x1.c", |
| 891 | "src/qu8-vmul/gen/minmax-fp32-scalar-x2.c", |
| 892 | "src/qu8-vmul/gen/minmax-fp32-scalar-x4.c", |
| 893 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x1.c", |
| 894 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x2.c", |
| 895 | "src/qu8-vmulc/gen/minmax-fp32-scalar-x4.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 896 | "src/s8-maxpool/9p8x-minmax-scalar-c1.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 897 | "src/s8-vclamp/scalar-x4.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 898 | "src/u8-lut32norm/scalar.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 899 | "src/u8-maxpool/9p8x-minmax-scalar-c1.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 900 | "src/u8-rmax/scalar.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 901 | "src/u8-vclamp/scalar-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 902 | "src/x8-lut/scalar.c", |
| 903 | "src/x8-zip/x2-scalar.c", |
| 904 | "src/x8-zip/x3-scalar.c", |
| 905 | "src/x8-zip/x4-scalar.c", |
| 906 | "src/x8-zip/xm-scalar.c", |
Marat Dukhan | ad71b9a | 2020-11-20 00:01:51 -0800 | [diff] [blame] | 907 | "src/x32-depthtospace2d-chw2hwc/scalar.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 908 | "src/x32-packx/x2-scalar.c", |
| 909 | "src/x32-packx/x3-scalar.c", |
| 910 | "src/x32-packx/x4-scalar.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 911 | "src/x32-unpool/scalar.c", |
| 912 | "src/x32-zip/x2-scalar.c", |
| 913 | "src/x32-zip/x3-scalar.c", |
| 914 | "src/x32-zip/x4-scalar.c", |
| 915 | "src/x32-zip/xm-scalar.c", |
Marat Dukhan | 048931b | 2020-11-24 20:53:54 -0800 | [diff] [blame] | 916 | "src/xx-copy/memcpy.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 917 | "src/xx-fill/scalar-x16.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 918 | "src/xx-pad/scalar.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 919 | ] |
| 920 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 921 | ALL_WASM_MICROKERNEL_SRCS = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 922 | "src/f32-avgpool/9p8x-minmax-wasm-c1.c", |
| 923 | "src/f32-avgpool/9x-minmax-wasm-c1.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 924 | "src/f32-dwconv/gen/up1x4-minmax-wasm-acc2.c", |
| 925 | "src/f32-dwconv/gen/up1x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 926 | "src/f32-dwconv/gen/up1x4-wasm-acc2.c", |
| 927 | "src/f32-dwconv/gen/up1x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 928 | "src/f32-dwconv/gen/up1x9-minmax-wasm-acc2.c", |
| 929 | "src/f32-dwconv/gen/up1x9-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 930 | "src/f32-dwconv/gen/up1x9-wasm-acc2.c", |
| 931 | "src/f32-dwconv/gen/up1x9-wasm.c", |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 932 | "src/f32-dwconv/gen/up1x25-minmax-wasm-acc2.c", |
| 933 | "src/f32-dwconv/gen/up1x25-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 934 | "src/f32-dwconv/gen/up1x25-wasm-acc2.c", |
| 935 | "src/f32-dwconv/gen/up1x25-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 936 | "src/f32-dwconv/gen/up2x4-minmax-wasm-acc2.c", |
| 937 | "src/f32-dwconv/gen/up2x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 938 | "src/f32-dwconv/gen/up2x4-wasm-acc2.c", |
| 939 | "src/f32-dwconv/gen/up2x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 940 | "src/f32-dwconv/gen/up2x9-minmax-wasm-acc2.c", |
| 941 | "src/f32-dwconv/gen/up2x9-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 942 | "src/f32-dwconv/gen/up2x9-wasm-acc2.c", |
| 943 | "src/f32-dwconv/gen/up2x9-wasm.c", |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 944 | "src/f32-dwconv/gen/up2x25-minmax-wasm-acc2.c", |
| 945 | "src/f32-dwconv/gen/up2x25-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 946 | "src/f32-dwconv/gen/up2x25-wasm-acc2.c", |
| 947 | "src/f32-dwconv/gen/up2x25-wasm.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 948 | "src/f32-gavgpool/7p7x-minmax-wasm-c1.c", |
| 949 | "src/f32-gavgpool/7x-minmax-wasm-c1.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 950 | "src/f32-gemm/gen-inc/1x4inc-minmax-wasm.c", |
| 951 | "src/f32-gemm/gen-inc/2x4inc-minmax-wasm.c", |
| 952 | "src/f32-gemm/gen-inc/4x4inc-minmax-wasm.c", |
| 953 | "src/f32-gemm/gen/1x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 954 | "src/f32-gemm/gen/1x4-relu-wasm.c", |
| 955 | "src/f32-gemm/gen/1x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 956 | "src/f32-gemm/gen/2x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 957 | "src/f32-gemm/gen/2x4-relu-wasm.c", |
| 958 | "src/f32-gemm/gen/2x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 959 | "src/f32-gemm/gen/4x2-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 960 | "src/f32-gemm/gen/4x2-relu-wasm.c", |
| 961 | "src/f32-gemm/gen/4x2-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 962 | "src/f32-gemm/gen/4x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 963 | "src/f32-gemm/gen/4x4-relu-wasm.c", |
| 964 | "src/f32-gemm/gen/4x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 965 | "src/f32-igemm/gen/1x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 966 | "src/f32-igemm/gen/1x4-relu-wasm.c", |
| 967 | "src/f32-igemm/gen/1x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 968 | "src/f32-igemm/gen/2x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 969 | "src/f32-igemm/gen/2x4-relu-wasm.c", |
| 970 | "src/f32-igemm/gen/2x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 971 | "src/f32-igemm/gen/4x2-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 972 | "src/f32-igemm/gen/4x2-relu-wasm.c", |
| 973 | "src/f32-igemm/gen/4x2-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 974 | "src/f32-igemm/gen/4x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 975 | "src/f32-igemm/gen/4x4-relu-wasm.c", |
| 976 | "src/f32-igemm/gen/4x4-wasm.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 977 | "src/f32-maxpool/9p8x-minmax-wasm-c1.c", |
| 978 | "src/f32-pavgpool/9p8x-minmax-wasm-c1.c", |
| 979 | "src/f32-pavgpool/9x-minmax-wasm-c1.c", |
Marat Dukhan | 7c1f808 | 2020-06-25 13:26:20 -0700 | [diff] [blame] | 980 | "src/f32-prelu/gen/wasm-2x1.c", |
| 981 | "src/f32-prelu/gen/wasm-2x4.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 982 | "src/f32-vbinary/gen/vadd-minmax-wasm-x1.c", |
| 983 | "src/f32-vbinary/gen/vadd-minmax-wasm-x2.c", |
| 984 | "src/f32-vbinary/gen/vadd-minmax-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 985 | "src/f32-vbinary/gen/vadd-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 986 | "src/f32-vbinary/gen/vadd-relu-wasm-x1.c", |
| 987 | "src/f32-vbinary/gen/vadd-relu-wasm-x2.c", |
| 988 | "src/f32-vbinary/gen/vadd-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 989 | "src/f32-vbinary/gen/vadd-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 990 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x1.c", |
| 991 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x2.c", |
| 992 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x4.c", |
| 993 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 994 | "src/f32-vbinary/gen/vaddc-relu-wasm-x1.c", |
| 995 | "src/f32-vbinary/gen/vaddc-relu-wasm-x2.c", |
| 996 | "src/f32-vbinary/gen/vaddc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 997 | "src/f32-vbinary/gen/vaddc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 998 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x1.c", |
| 999 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x2.c", |
| 1000 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x4.c", |
| 1001 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1002 | "src/f32-vbinary/gen/vdiv-relu-wasm-x1.c", |
| 1003 | "src/f32-vbinary/gen/vdiv-relu-wasm-x2.c", |
| 1004 | "src/f32-vbinary/gen/vdiv-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1005 | "src/f32-vbinary/gen/vdiv-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1006 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x1.c", |
| 1007 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x2.c", |
| 1008 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x4.c", |
| 1009 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1010 | "src/f32-vbinary/gen/vdivc-relu-wasm-x1.c", |
| 1011 | "src/f32-vbinary/gen/vdivc-relu-wasm-x2.c", |
| 1012 | "src/f32-vbinary/gen/vdivc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1013 | "src/f32-vbinary/gen/vdivc-relu-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1014 | "src/f32-vbinary/gen/vmax-wasm-x1.c", |
| 1015 | "src/f32-vbinary/gen/vmax-wasm-x2.c", |
| 1016 | "src/f32-vbinary/gen/vmax-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1017 | "src/f32-vbinary/gen/vmax-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1018 | "src/f32-vbinary/gen/vmaxc-wasm-x1.c", |
| 1019 | "src/f32-vbinary/gen/vmaxc-wasm-x2.c", |
| 1020 | "src/f32-vbinary/gen/vmaxc-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1021 | "src/f32-vbinary/gen/vmaxc-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1022 | "src/f32-vbinary/gen/vmin-wasm-x1.c", |
| 1023 | "src/f32-vbinary/gen/vmin-wasm-x2.c", |
| 1024 | "src/f32-vbinary/gen/vmin-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1025 | "src/f32-vbinary/gen/vmin-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1026 | "src/f32-vbinary/gen/vminc-wasm-x1.c", |
| 1027 | "src/f32-vbinary/gen/vminc-wasm-x2.c", |
| 1028 | "src/f32-vbinary/gen/vminc-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1029 | "src/f32-vbinary/gen/vminc-wasm-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 1030 | "src/f32-vbinary/gen/vmul-minmax-wasm-x1.c", |
| 1031 | "src/f32-vbinary/gen/vmul-minmax-wasm-x2.c", |
| 1032 | "src/f32-vbinary/gen/vmul-minmax-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1033 | "src/f32-vbinary/gen/vmul-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1034 | "src/f32-vbinary/gen/vmul-relu-wasm-x1.c", |
| 1035 | "src/f32-vbinary/gen/vmul-relu-wasm-x2.c", |
| 1036 | "src/f32-vbinary/gen/vmul-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1037 | "src/f32-vbinary/gen/vmul-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1038 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x1.c", |
| 1039 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x2.c", |
| 1040 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x4.c", |
| 1041 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1042 | "src/f32-vbinary/gen/vmulc-relu-wasm-x1.c", |
| 1043 | "src/f32-vbinary/gen/vmulc-relu-wasm-x2.c", |
| 1044 | "src/f32-vbinary/gen/vmulc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1045 | "src/f32-vbinary/gen/vmulc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1046 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x1.c", |
| 1047 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x2.c", |
| 1048 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x4.c", |
| 1049 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1050 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x1.c", |
| 1051 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x2.c", |
| 1052 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1053 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1054 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x1.c", |
| 1055 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x2.c", |
| 1056 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x4.c", |
| 1057 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1058 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x1.c", |
| 1059 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x2.c", |
| 1060 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1061 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1062 | "src/f32-vbinary/gen/vsub-minmax-wasm-x1.c", |
| 1063 | "src/f32-vbinary/gen/vsub-minmax-wasm-x2.c", |
| 1064 | "src/f32-vbinary/gen/vsub-minmax-wasm-x4.c", |
| 1065 | "src/f32-vbinary/gen/vsub-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1066 | "src/f32-vbinary/gen/vsub-relu-wasm-x1.c", |
| 1067 | "src/f32-vbinary/gen/vsub-relu-wasm-x2.c", |
| 1068 | "src/f32-vbinary/gen/vsub-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1069 | "src/f32-vbinary/gen/vsub-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1070 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x1.c", |
| 1071 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x2.c", |
| 1072 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x4.c", |
| 1073 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1074 | "src/f32-vbinary/gen/vsubc-relu-wasm-x1.c", |
| 1075 | "src/f32-vbinary/gen/vsubc-relu-wasm-x2.c", |
| 1076 | "src/f32-vbinary/gen/vsubc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1077 | "src/f32-vbinary/gen/vsubc-relu-wasm-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1078 | "src/f32-vclamp/gen/vclamp-wasm-x1.c", |
| 1079 | "src/f32-vclamp/gen/vclamp-wasm-x2.c", |
| 1080 | "src/f32-vclamp/gen/vclamp-wasm-x4.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 1081 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x1.c", |
| 1082 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x2.c", |
| 1083 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x3.c", |
| 1084 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x4.c", |
| 1085 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x5.c", |
| 1086 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x6.c", |
| 1087 | "src/f32-velu/gen/velu-wasm-rr2-p6-x1.c", |
| 1088 | "src/f32-velu/gen/velu-wasm-rr2-p6-x2.c", |
| 1089 | "src/f32-velu/gen/velu-wasm-rr2-p6-x3.c", |
| 1090 | "src/f32-velu/gen/velu-wasm-rr2-p6-x4.c", |
| 1091 | "src/f32-velu/gen/velu-wasm-rr2-p6-x5.c", |
| 1092 | "src/f32-velu/gen/velu-wasm-rr2-p6-x6.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 1093 | "src/f32-vhswish/gen/vhswish-wasm-x1.c", |
| 1094 | "src/f32-vhswish/gen/vhswish-wasm-x2.c", |
| 1095 | "src/f32-vhswish/gen/vhswish-wasm-x4.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 1096 | "src/f32-vlrelu/gen/vlrelu-wasm-x1.c", |
| 1097 | "src/f32-vlrelu/gen/vlrelu-wasm-x2.c", |
| 1098 | "src/f32-vlrelu/gen/vlrelu-wasm-x4.c", |
Frank Barchard | d4416d6 | 2021-05-17 15:51:37 -0700 | [diff] [blame] | 1099 | "src/f32-vmulcaddc/gen/c1-minmax-wasm-2x.c", |
| 1100 | "src/f32-vmulcaddc/gen/c2-minmax-wasm-2x.c", |
| 1101 | "src/f32-vmulcaddc/gen/c4-minmax-wasm-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1102 | "src/f32-vrelu/gen/vrelu-wasm-x1.c", |
| 1103 | "src/f32-vrelu/gen/vrelu-wasm-x2.c", |
| 1104 | "src/f32-vrelu/gen/vrelu-wasm-x4.c", |
| 1105 | "src/f32-vrelu/gen/vrelu-wasm-x8.c", |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 1106 | ] |
| 1107 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1108 | ALL_WASMSIMD_MICROKERNEL_SRCS = [ |
Marat Dukhan | 40f0552 | 2020-07-16 22:33:12 -0700 | [diff] [blame] | 1109 | "src/f32-argmaxpool/4x-wasmsimd-c4.c", |
| 1110 | "src/f32-argmaxpool/9p8x-wasmsimd-c4.c", |
| 1111 | "src/f32-argmaxpool/9x-wasmsimd-c4.c", |
Marat Dukhan | 3b7432d | 2020-07-16 17:46:32 -0700 | [diff] [blame] | 1112 | "src/f32-avgpool/9p8x-minmax-wasmsimd-arm-c4.c", |
| 1113 | "src/f32-avgpool/9p8x-minmax-wasmsimd-x86-c4.c", |
| 1114 | "src/f32-avgpool/9x-minmax-wasmsimd-arm-c4.c", |
| 1115 | "src/f32-avgpool/9x-minmax-wasmsimd-x86-c4.c", |
Frank Barchard | 2213606 | 2020-11-24 18:44:46 -0800 | [diff] [blame] | 1116 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-wasmsimd-2x2.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1117 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1118 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1119 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1120 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1121 | "src/f32-dwconv/gen/up4x4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1122 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1123 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1124 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1125 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1126 | "src/f32-dwconv/gen/up4x9-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1127 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1128 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1129 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-x86-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1130 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-x86.c", |
| 1131 | "src/f32-dwconv/gen/up4x25-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1132 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1133 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1134 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1135 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1136 | "src/f32-dwconv/gen/up8x4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1137 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1138 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1139 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1140 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1141 | "src/f32-dwconv/gen/up8x9-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1142 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1143 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1144 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-x86-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1145 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-x86.c", |
| 1146 | "src/f32-dwconv/gen/up8x25-wasmsimd.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1147 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1148 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1149 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1150 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1151 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1152 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1153 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-3x4.c", |
| 1154 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-4x4.c", |
| 1155 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-5x4.c", |
| 1156 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-6x4.c", |
Frank Barchard | 02bb429 | 2020-12-15 18:25:32 -0800 | [diff] [blame] | 1157 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1158 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1159 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1160 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4.c", |
| 1161 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1162 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-2x4.c", |
| 1163 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-3x4.c", |
| 1164 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-4x4.c", |
| 1165 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-5x4.c", |
| 1166 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-6x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1167 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1168 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1169 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1170 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1171 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1172 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1173 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-3x4.c", |
| 1174 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-4x4.c", |
| 1175 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-5x4.c", |
| 1176 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-6x4.c", |
Frank Barchard | 02bb429 | 2020-12-15 18:25:32 -0800 | [diff] [blame] | 1177 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1178 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1179 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1180 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4.c", |
| 1181 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1182 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-2x4.c", |
| 1183 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-3x4.c", |
| 1184 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-4x4.c", |
| 1185 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-5x4.c", |
| 1186 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-6x4.c", |
Frank Barchard | c5704bf | 2020-12-21 23:09:00 -0800 | [diff] [blame] | 1187 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1188 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1189 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1190 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1191 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1192 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1193 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-3x4.c", |
| 1194 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-4x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1195 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1196 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1197 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1198 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4.c", |
| 1199 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1200 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-2x4.c", |
| 1201 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-3x4.c", |
| 1202 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-4x4.c", |
Frank Barchard | cadd422 | 2021-01-20 16:27:25 -0800 | [diff] [blame] | 1203 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1204 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1205 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1206 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1207 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1208 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1209 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-3x4.c", |
| 1210 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-4x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1211 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1212 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1213 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1214 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4.c", |
| 1215 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1216 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-2x4.c", |
| 1217 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-3x4.c", |
| 1218 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-4x4.c", |
Frank Barchard | b20dcd6 | 2020-12-15 16:46:14 -0800 | [diff] [blame] | 1219 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1220 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1221 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1222 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc5.c", |
| 1223 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1224 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1225 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-2x4-acc3.c", |
| 1226 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1227 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-3x4-acc2.c", |
| 1228 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-3x4.c", |
| 1229 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-4x4-acc2.c", |
| 1230 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-4x4.c", |
| 1231 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-5x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1232 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1233 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1234 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1235 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc5.c", |
| 1236 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4.c", |
| 1237 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1238 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-2x4-acc3.c", |
| 1239 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-2x4.c", |
| 1240 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-3x4-acc2.c", |
| 1241 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-3x4.c", |
| 1242 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-4x4-acc2.c", |
| 1243 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-4x4.c", |
| 1244 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-5x4.c", |
Frank Barchard | b20dcd6 | 2020-12-15 16:46:14 -0800 | [diff] [blame] | 1245 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1246 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1247 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1248 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc5.c", |
| 1249 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1250 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1251 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-2x4-acc3.c", |
| 1252 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1253 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-3x4-acc2.c", |
| 1254 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-3x4.c", |
| 1255 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-4x4-acc2.c", |
| 1256 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-4x4.c", |
| 1257 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-5x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1258 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1259 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1260 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1261 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc5.c", |
| 1262 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4.c", |
| 1263 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1264 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-2x4-acc3.c", |
| 1265 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-2x4.c", |
| 1266 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-3x4-acc2.c", |
| 1267 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-3x4.c", |
| 1268 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-4x4-acc2.c", |
| 1269 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-4x4.c", |
| 1270 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-5x4.c", |
Frank Barchard | c6889b3 | 2020-12-21 11:27:22 -0800 | [diff] [blame] | 1271 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1272 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1273 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1274 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc5.c", |
| 1275 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1276 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1277 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-2x4-acc3.c", |
| 1278 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1279 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-3x4-acc2.c", |
| 1280 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-3x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1281 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1282 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1283 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1284 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc5.c", |
| 1285 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4.c", |
| 1286 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1287 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-2x4-acc3.c", |
| 1288 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-2x4.c", |
| 1289 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-3x4-acc2.c", |
| 1290 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-3x4.c", |
Frank Barchard | c6889b3 | 2020-12-21 11:27:22 -0800 | [diff] [blame] | 1291 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1292 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1293 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1294 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc5.c", |
| 1295 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1296 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1297 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-2x4-acc3.c", |
| 1298 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1299 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-3x4-acc2.c", |
| 1300 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-3x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1301 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1302 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1303 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1304 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc5.c", |
| 1305 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4.c", |
| 1306 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1307 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-2x4-acc3.c", |
| 1308 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-2x4.c", |
| 1309 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-3x4-acc2.c", |
| 1310 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-3x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1311 | "src/f32-gavgpool-cw/wasmsimd-arm-x4.c", |
| 1312 | "src/f32-gavgpool-cw/wasmsimd-x86-x4.c", |
Marat Dukhan | c601680 | 2020-07-16 18:51:28 -0700 | [diff] [blame] | 1313 | "src/f32-gavgpool/7p7x-minmax-wasmsimd-arm-c4.c", |
| 1314 | "src/f32-gavgpool/7p7x-minmax-wasmsimd-x86-c4.c", |
| 1315 | "src/f32-gavgpool/7x-minmax-wasmsimd-arm-c4.c", |
| 1316 | "src/f32-gavgpool/7x-minmax-wasmsimd-x86-c4.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1317 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1318 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-arm-splat.c", |
| 1319 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1320 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1321 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-wasmsimd-arm.c", |
| 1322 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1323 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1324 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-arm-splat.c", |
| 1325 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1326 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1327 | "src/f32-gemm/gen-inc/3x8s4inc-minmax-wasmsimd-arm.c", |
| 1328 | "src/f32-gemm/gen-inc/3x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1329 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1330 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-arm-splat.c", |
| 1331 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1332 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1333 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-wasmsimd-arm.c", |
| 1334 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1335 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1336 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-arm-splat.c", |
| 1337 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1338 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1339 | "src/f32-gemm/gen-inc/5x8s4inc-minmax-wasmsimd-arm.c", |
| 1340 | "src/f32-gemm/gen-inc/5x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1341 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1342 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-arm-splat.c", |
| 1343 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1344 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1345 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-wasmsimd-arm.c", |
| 1346 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1347 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1348 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-arm-splat.c", |
| 1349 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1350 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1351 | "src/f32-gemm/gen/1x8-relu-wasmsimd-splat.c", |
| 1352 | "src/f32-gemm/gen/1x8-wasmsimd-splat.c", |
| 1353 | "src/f32-gemm/gen/1x8s4-minmax-wasmsimd-arm.c", |
| 1354 | "src/f32-gemm/gen/1x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1355 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1356 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-arm-splat.c", |
| 1357 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1358 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1359 | "src/f32-gemm/gen/3x8s4-minmax-wasmsimd-arm.c", |
| 1360 | "src/f32-gemm/gen/3x8s4-minmax-wasmsimd-x86.c", |
| 1361 | "src/f32-gemm/gen/4x2c4-minmax-wasmsimd-arm.c", |
| 1362 | "src/f32-gemm/gen/4x2c4-minmax-wasmsimd-x86.c", |
| 1363 | "src/f32-gemm/gen/4x2c4-relu-wasmsimd.c", |
| 1364 | "src/f32-gemm/gen/4x2c4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1365 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1366 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-arm-splat.c", |
| 1367 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1368 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1369 | "src/f32-gemm/gen/4x8-relu-wasmsimd-splat.c", |
| 1370 | "src/f32-gemm/gen/4x8-wasmsimd-splat.c", |
| 1371 | "src/f32-gemm/gen/4x8s4-minmax-wasmsimd-arm.c", |
| 1372 | "src/f32-gemm/gen/4x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1373 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1374 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-arm-splat.c", |
| 1375 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1376 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1377 | "src/f32-gemm/gen/5x8-relu-wasmsimd-splat.c", |
| 1378 | "src/f32-gemm/gen/5x8-wasmsimd-splat.c", |
| 1379 | "src/f32-gemm/gen/5x8s4-minmax-wasmsimd-arm.c", |
| 1380 | "src/f32-gemm/gen/5x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1381 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1382 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-arm-splat.c", |
| 1383 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1384 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1385 | "src/f32-gemm/gen/6x8s4-minmax-wasmsimd-arm.c", |
| 1386 | "src/f32-gemm/gen/6x8s4-minmax-wasmsimd-x86.c", |
XNNPACK Team | 965272b | 2020-10-23 21:10:15 -0700 | [diff] [blame] | 1387 | "src/f32-ibilinear-chw/gen/wasmsimd-p4.c", |
| 1388 | "src/f32-ibilinear-chw/gen/wasmsimd-p8.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 1389 | "src/f32-ibilinear/gen/wasmsimd-c4.c", |
| 1390 | "src/f32-ibilinear/gen/wasmsimd-c8.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1391 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1392 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-arm-splat.c", |
| 1393 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1394 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1395 | "src/f32-igemm/gen/1x8-relu-wasmsimd-splat.c", |
| 1396 | "src/f32-igemm/gen/1x8-wasmsimd-splat.c", |
| 1397 | "src/f32-igemm/gen/1x8s4-minmax-wasmsimd-arm.c", |
| 1398 | "src/f32-igemm/gen/1x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1399 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1400 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-arm-splat.c", |
| 1401 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1402 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1403 | "src/f32-igemm/gen/3x8s4-minmax-wasmsimd-arm.c", |
| 1404 | "src/f32-igemm/gen/3x8s4-minmax-wasmsimd-x86.c", |
| 1405 | "src/f32-igemm/gen/4x2c4-minmax-wasmsimd-arm.c", |
| 1406 | "src/f32-igemm/gen/4x2c4-minmax-wasmsimd-x86.c", |
| 1407 | "src/f32-igemm/gen/4x2c4-relu-wasmsimd.c", |
| 1408 | "src/f32-igemm/gen/4x2c4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1409 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1410 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-arm-splat.c", |
| 1411 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1412 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1413 | "src/f32-igemm/gen/4x8-relu-wasmsimd-splat.c", |
| 1414 | "src/f32-igemm/gen/4x8-wasmsimd-splat.c", |
| 1415 | "src/f32-igemm/gen/4x8s4-minmax-wasmsimd-arm.c", |
| 1416 | "src/f32-igemm/gen/4x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1417 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1418 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-arm-splat.c", |
| 1419 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1420 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1421 | "src/f32-igemm/gen/5x8-relu-wasmsimd-splat.c", |
| 1422 | "src/f32-igemm/gen/5x8-wasmsimd-splat.c", |
| 1423 | "src/f32-igemm/gen/5x8s4-minmax-wasmsimd-arm.c", |
| 1424 | "src/f32-igemm/gen/5x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1425 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1426 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-arm-splat.c", |
| 1427 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1428 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1429 | "src/f32-igemm/gen/6x8s4-minmax-wasmsimd-arm.c", |
| 1430 | "src/f32-igemm/gen/6x8s4-minmax-wasmsimd-x86.c", |
Marat Dukhan | f6e2480 | 2020-07-08 22:20:40 -0700 | [diff] [blame] | 1431 | "src/f32-maxpool/9p8x-minmax-wasmsimd-arm-c4.c", |
| 1432 | "src/f32-maxpool/9p8x-minmax-wasmsimd-x86-c4.c", |
Marat Dukhan | 1483c53 | 2020-07-16 18:08:19 -0700 | [diff] [blame] | 1433 | "src/f32-pavgpool/9p8x-minmax-wasmsimd-arm-c4.c", |
| 1434 | "src/f32-pavgpool/9p8x-minmax-wasmsimd-x86-c4.c", |
| 1435 | "src/f32-pavgpool/9x-minmax-wasmsimd-arm-c4.c", |
| 1436 | "src/f32-pavgpool/9x-minmax-wasmsimd-x86-c4.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1437 | "src/f32-ppmm/gen/4x8-minmax-wasmsimd-arm-splat.c", |
| 1438 | "src/f32-ppmm/gen/4x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 1439 | "src/f32-prelu/gen/wasmsimd-bitselect-1x4.c", |
| 1440 | "src/f32-prelu/gen/wasmsimd-bitselect-1x8.c", |
| 1441 | "src/f32-prelu/gen/wasmsimd-bitselect-1x16.c", |
Marat Dukhan | 195f8eb | 2020-06-25 12:50:57 -0700 | [diff] [blame] | 1442 | "src/f32-prelu/gen/wasmsimd-bitselect-2x4.c", |
| 1443 | "src/f32-prelu/gen/wasmsimd-bitselect-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 1444 | "src/f32-prelu/gen/wasmsimd-bitselect-2x16.c", |
| 1445 | "src/f32-prelu/gen/wasmsimd-bitselect-4x4.c", |
| 1446 | "src/f32-prelu/gen/wasmsimd-bitselect-4x8.c", |
| 1447 | "src/f32-prelu/gen/wasmsimd-bitselect-4x16.c", |
| 1448 | "src/f32-prelu/gen/wasmsimd-minmax-1x4.c", |
| 1449 | "src/f32-prelu/gen/wasmsimd-minmax-1x8.c", |
| 1450 | "src/f32-prelu/gen/wasmsimd-minmax-1x16.c", |
Marat Dukhan | 195f8eb | 2020-06-25 12:50:57 -0700 | [diff] [blame] | 1451 | "src/f32-prelu/gen/wasmsimd-minmax-2x4.c", |
| 1452 | "src/f32-prelu/gen/wasmsimd-minmax-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 1453 | "src/f32-prelu/gen/wasmsimd-minmax-2x16.c", |
| 1454 | "src/f32-prelu/gen/wasmsimd-minmax-4x4.c", |
| 1455 | "src/f32-prelu/gen/wasmsimd-minmax-4x8.c", |
| 1456 | "src/f32-prelu/gen/wasmsimd-minmax-4x16.c", |
Marat Dukhan | 52238f0 | 2020-07-16 15:30:28 -0700 | [diff] [blame] | 1457 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x4.c", |
Marat Dukhan | 52238f0 | 2020-07-16 15:30:28 -0700 | [diff] [blame] | 1458 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x8-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1459 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x8.c", |
Marat Dukhan | 52238f0 | 2020-07-16 15:30:28 -0700 | [diff] [blame] | 1460 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x12-acc2.c", |
| 1461 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x12-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1462 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x12.c", |
Marat Dukhan | 52238f0 | 2020-07-16 15:30:28 -0700 | [diff] [blame] | 1463 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x16-acc2.c", |
| 1464 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x16-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1465 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x16.c", |
Marat Dukhan | 52238f0 | 2020-07-16 15:30:28 -0700 | [diff] [blame] | 1466 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x20-acc2.c", |
| 1467 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x20-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1468 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x20.c", |
Marat Dukhan | 8c41796 | 2020-07-08 12:27:50 -0700 | [diff] [blame] | 1469 | "src/f32-rmax/wasmsimd-arm.c", |
| 1470 | "src/f32-rmax/wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1471 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 1472 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1473 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-x2.c", |
| 1474 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1475 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1476 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 1477 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1478 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-x2.c", |
| 1479 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1480 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1481 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 1482 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1483 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-x2.c", |
| 1484 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1485 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1486 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 1487 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1488 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-x2.c", |
| 1489 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1490 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1491 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 1492 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1493 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-x2.c", |
| 1494 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1495 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1496 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 1497 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1498 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-x2.c", |
| 1499 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1500 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1501 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 1502 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1503 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-x2.c", |
| 1504 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 1505 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1506 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 1507 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1508 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-x2.c", |
| 1509 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 1510 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1511 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-arm-x4.c", |
| 1512 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1513 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1514 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-x86-x4.c", |
| 1515 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1516 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1517 | "src/f32-vbinary/gen/vadd-relu-wasmsimd-x4.c", |
| 1518 | "src/f32-vbinary/gen/vadd-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1519 | "src/f32-vbinary/gen/vadd-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1520 | "src/f32-vbinary/gen/vadd-wasmsimd-x4.c", |
| 1521 | "src/f32-vbinary/gen/vadd-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1522 | "src/f32-vbinary/gen/vadd-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1523 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-arm-x4.c", |
| 1524 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1525 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1526 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-x86-x4.c", |
| 1527 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1528 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1529 | "src/f32-vbinary/gen/vaddc-relu-wasmsimd-x4.c", |
| 1530 | "src/f32-vbinary/gen/vaddc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1531 | "src/f32-vbinary/gen/vaddc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1532 | "src/f32-vbinary/gen/vaddc-wasmsimd-x4.c", |
| 1533 | "src/f32-vbinary/gen/vaddc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1534 | "src/f32-vbinary/gen/vaddc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1535 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-arm-x4.c", |
| 1536 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1537 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1538 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-x86-x4.c", |
| 1539 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1540 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1541 | "src/f32-vbinary/gen/vdiv-relu-wasmsimd-x4.c", |
| 1542 | "src/f32-vbinary/gen/vdiv-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1543 | "src/f32-vbinary/gen/vdiv-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1544 | "src/f32-vbinary/gen/vdiv-wasmsimd-x4.c", |
| 1545 | "src/f32-vbinary/gen/vdiv-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1546 | "src/f32-vbinary/gen/vdiv-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1547 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-arm-x4.c", |
| 1548 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1549 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1550 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-x86-x4.c", |
| 1551 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1552 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1553 | "src/f32-vbinary/gen/vdivc-relu-wasmsimd-x4.c", |
| 1554 | "src/f32-vbinary/gen/vdivc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1555 | "src/f32-vbinary/gen/vdivc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1556 | "src/f32-vbinary/gen/vdivc-wasmsimd-x4.c", |
| 1557 | "src/f32-vbinary/gen/vdivc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1558 | "src/f32-vbinary/gen/vdivc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1559 | "src/f32-vbinary/gen/vmax-wasmsimd-arm-x4.c", |
| 1560 | "src/f32-vbinary/gen/vmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1561 | "src/f32-vbinary/gen/vmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1562 | "src/f32-vbinary/gen/vmax-wasmsimd-x86-x4.c", |
| 1563 | "src/f32-vbinary/gen/vmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1564 | "src/f32-vbinary/gen/vmax-wasmsimd-x86-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1565 | "src/f32-vbinary/gen/vmaxc-wasmsimd-arm-x4.c", |
| 1566 | "src/f32-vbinary/gen/vmaxc-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1567 | "src/f32-vbinary/gen/vmaxc-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1568 | "src/f32-vbinary/gen/vmaxc-wasmsimd-x86-x4.c", |
| 1569 | "src/f32-vbinary/gen/vmaxc-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1570 | "src/f32-vbinary/gen/vmaxc-wasmsimd-x86-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1571 | "src/f32-vbinary/gen/vmin-wasmsimd-arm-x4.c", |
| 1572 | "src/f32-vbinary/gen/vmin-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1573 | "src/f32-vbinary/gen/vmin-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1574 | "src/f32-vbinary/gen/vmin-wasmsimd-x86-x4.c", |
| 1575 | "src/f32-vbinary/gen/vmin-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1576 | "src/f32-vbinary/gen/vmin-wasmsimd-x86-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1577 | "src/f32-vbinary/gen/vminc-wasmsimd-arm-x4.c", |
| 1578 | "src/f32-vbinary/gen/vminc-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1579 | "src/f32-vbinary/gen/vminc-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1580 | "src/f32-vbinary/gen/vminc-wasmsimd-x86-x4.c", |
| 1581 | "src/f32-vbinary/gen/vminc-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1582 | "src/f32-vbinary/gen/vminc-wasmsimd-x86-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1583 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-arm-x4.c", |
| 1584 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1585 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1586 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-x86-x4.c", |
| 1587 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1588 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1589 | "src/f32-vbinary/gen/vmul-relu-wasmsimd-x4.c", |
| 1590 | "src/f32-vbinary/gen/vmul-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1591 | "src/f32-vbinary/gen/vmul-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1592 | "src/f32-vbinary/gen/vmul-wasmsimd-x4.c", |
| 1593 | "src/f32-vbinary/gen/vmul-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1594 | "src/f32-vbinary/gen/vmul-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1595 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-arm-x4.c", |
| 1596 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1597 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1598 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-x86-x4.c", |
| 1599 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1600 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1601 | "src/f32-vbinary/gen/vmulc-relu-wasmsimd-x4.c", |
| 1602 | "src/f32-vbinary/gen/vmulc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1603 | "src/f32-vbinary/gen/vmulc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1604 | "src/f32-vbinary/gen/vmulc-wasmsimd-x4.c", |
| 1605 | "src/f32-vbinary/gen/vmulc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1606 | "src/f32-vbinary/gen/vmulc-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1607 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-arm-x4.c", |
| 1608 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1609 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1610 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-x86-x4.c", |
| 1611 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1612 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1613 | "src/f32-vbinary/gen/vrdivc-relu-wasmsimd-x4.c", |
| 1614 | "src/f32-vbinary/gen/vrdivc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1615 | "src/f32-vbinary/gen/vrdivc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1616 | "src/f32-vbinary/gen/vrdivc-wasmsimd-x4.c", |
| 1617 | "src/f32-vbinary/gen/vrdivc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1618 | "src/f32-vbinary/gen/vrdivc-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1619 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-arm-x4.c", |
| 1620 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1621 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1622 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-x86-x4.c", |
| 1623 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1624 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1625 | "src/f32-vbinary/gen/vrsubc-relu-wasmsimd-x4.c", |
| 1626 | "src/f32-vbinary/gen/vrsubc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1627 | "src/f32-vbinary/gen/vrsubc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1628 | "src/f32-vbinary/gen/vrsubc-wasmsimd-x4.c", |
| 1629 | "src/f32-vbinary/gen/vrsubc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1630 | "src/f32-vbinary/gen/vrsubc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1631 | "src/f32-vbinary/gen/vsqrdiff-wasmsimd-x4.c", |
| 1632 | "src/f32-vbinary/gen/vsqrdiff-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1633 | "src/f32-vbinary/gen/vsqrdiff-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1634 | "src/f32-vbinary/gen/vsqrdiffc-wasmsimd-x4.c", |
| 1635 | "src/f32-vbinary/gen/vsqrdiffc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1636 | "src/f32-vbinary/gen/vsqrdiffc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1637 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-arm-x4.c", |
| 1638 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1639 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1640 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-x86-x4.c", |
| 1641 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1642 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1643 | "src/f32-vbinary/gen/vsub-relu-wasmsimd-x4.c", |
| 1644 | "src/f32-vbinary/gen/vsub-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1645 | "src/f32-vbinary/gen/vsub-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1646 | "src/f32-vbinary/gen/vsub-wasmsimd-x4.c", |
| 1647 | "src/f32-vbinary/gen/vsub-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1648 | "src/f32-vbinary/gen/vsub-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1649 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-arm-x4.c", |
| 1650 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1651 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1652 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-x86-x4.c", |
| 1653 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1654 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1655 | "src/f32-vbinary/gen/vsubc-relu-wasmsimd-x4.c", |
| 1656 | "src/f32-vbinary/gen/vsubc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1657 | "src/f32-vbinary/gen/vsubc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1658 | "src/f32-vbinary/gen/vsubc-wasmsimd-x4.c", |
| 1659 | "src/f32-vbinary/gen/vsubc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1660 | "src/f32-vbinary/gen/vsubc-wasmsimd-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1661 | "src/f32-vclamp/gen/vclamp-wasmsimd-arm-x4.c", |
| 1662 | "src/f32-vclamp/gen/vclamp-wasmsimd-arm-x8.c", |
| 1663 | "src/f32-vclamp/gen/vclamp-wasmsimd-x86-x4.c", |
| 1664 | "src/f32-vclamp/gen/vclamp-wasmsimd-x86-x8.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 1665 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x4.c", |
| 1666 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x8.c", |
| 1667 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x12.c", |
| 1668 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x16.c", |
| 1669 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x20.c", |
| 1670 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x24.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 1671 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x4.c", |
| 1672 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x8.c", |
| 1673 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x12.c", |
| 1674 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x16.c", |
| 1675 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x20.c", |
| 1676 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x24.c", |
Frank Barchard | e7223ee | 2020-12-04 19:04:01 -0800 | [diff] [blame] | 1677 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x4.c", |
| 1678 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x8.c", |
| 1679 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x12.c", |
| 1680 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x16.c", |
| 1681 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x20.c", |
| 1682 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x24.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 1683 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x4.c", |
| 1684 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x8.c", |
| 1685 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x12.c", |
| 1686 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x16.c", |
| 1687 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x20.c", |
| 1688 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x24.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 1689 | "src/f32-vhswish/gen/vhswish-wasmsimd-x4.c", |
| 1690 | "src/f32-vhswish/gen/vhswish-wasmsimd-x8.c", |
| 1691 | "src/f32-vhswish/gen/vhswish-wasmsimd-x16.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 1692 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-bitselect-x4.c", |
| 1693 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-bitselect-x8.c", |
| 1694 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-minmax-x4.c", |
| 1695 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-minmax-x8.c", |
Marat Dukhan | d816f62 | 2020-07-15 10:14:39 -0700 | [diff] [blame] | 1696 | "src/f32-vmulcaddc/gen/c4-minmax-wasmsimd-arm-2x.c", |
Marat Dukhan | d816f62 | 2020-07-15 10:14:39 -0700 | [diff] [blame] | 1697 | "src/f32-vmulcaddc/gen/c4-minmax-wasmsimd-x86-2x.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1698 | "src/f32-vmulcaddc/gen/c8-minmax-wasmsimd-arm-2x.c", |
Marat Dukhan | d816f62 | 2020-07-15 10:14:39 -0700 | [diff] [blame] | 1699 | "src/f32-vmulcaddc/gen/c8-minmax-wasmsimd-x86-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1700 | "src/f32-vrelu/gen/vrelu-wasmsimd-x4.c", |
| 1701 | "src/f32-vrelu/gen/vrelu-wasmsimd-x8.c", |
| 1702 | "src/f32-vrelu/gen/vrelu-wasmsimd-x16.c", |
Marat Dukhan | feee77f | 2021-08-31 13:39:50 -0700 | [diff] [blame^] | 1703 | "src/f32-vrnd/gen/vrndd-wasmsimd-addsub-x4.c", |
| 1704 | "src/f32-vrnd/gen/vrndd-wasmsimd-addsub-x8.c", |
| 1705 | "src/f32-vrnd/gen/vrndd-wasmsimd-cvt-x4.c", |
| 1706 | "src/f32-vrnd/gen/vrndd-wasmsimd-cvt-x8.c", |
| 1707 | "src/f32-vrnd/gen/vrndne-wasmsimd-addsub-x4.c", |
| 1708 | "src/f32-vrnd/gen/vrndne-wasmsimd-addsub-x8.c", |
| 1709 | "src/f32-vrnd/gen/vrndu-wasmsimd-addsub-x4.c", |
| 1710 | "src/f32-vrnd/gen/vrndu-wasmsimd-addsub-x8.c", |
| 1711 | "src/f32-vrnd/gen/vrndu-wasmsimd-cvt-x4.c", |
| 1712 | "src/f32-vrnd/gen/vrndu-wasmsimd-cvt-x8.c", |
| 1713 | "src/f32-vrnd/gen/vrndz-wasmsimd-addsub-x4.c", |
| 1714 | "src/f32-vrnd/gen/vrndz-wasmsimd-addsub-x8.c", |
| 1715 | "src/f32-vrnd/gen/vrndz-wasmsimd-cvt-x4.c", |
| 1716 | "src/f32-vrnd/gen/vrndz-wasmsimd-cvt-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1717 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x4.c", |
| 1718 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x8.c", |
| 1719 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x12.c", |
| 1720 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x16.c", |
| 1721 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x20.c", |
| 1722 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x24.c", |
| 1723 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x4.c", |
| 1724 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x8.c", |
| 1725 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x12.c", |
| 1726 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x16.c", |
| 1727 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x20.c", |
| 1728 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x24.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 1729 | "src/f32-vsqrt/gen/wasmsimd-sqrt-x4.c", |
| 1730 | "src/f32-vsqrt/gen/wasmsimd-sqrt-x8.c", |
Marat Dukhan | 37c8351 | 2020-06-29 13:25:53 -0700 | [diff] [blame] | 1731 | "src/f32-vunary/gen/vabs-wasmsimd-x4.c", |
| 1732 | "src/f32-vunary/gen/vabs-wasmsimd-x8.c", |
| 1733 | "src/f32-vunary/gen/vneg-wasmsimd-x4.c", |
| 1734 | "src/f32-vunary/gen/vneg-wasmsimd-x8.c", |
| 1735 | "src/f32-vunary/gen/vsqr-wasmsimd-x4.c", |
| 1736 | "src/f32-vunary/gen/vsqr-wasmsimd-x8.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 1737 | "src/math/expm1minus-wasmsimd-rr2-lut16-p3-andnot.c", |
| 1738 | "src/math/expm1minus-wasmsimd-rr2-lut16-p3-max.c", |
| 1739 | "src/math/expm1minus-wasmsimd-rr2-p6-andnot.c", |
| 1740 | "src/math/expm1minus-wasmsimd-rr2-p6-max.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1741 | "src/math/roundd-wasmsimd-addsub.c", |
| 1742 | "src/math/roundd-wasmsimd-cvt.c", |
| 1743 | "src/math/roundne-wasmsimd-addsub.c", |
| 1744 | "src/math/roundu-wasmsimd-addsub.c", |
| 1745 | "src/math/roundu-wasmsimd-cvt.c", |
| 1746 | "src/math/roundz-wasmsimd-addsub.c", |
| 1747 | "src/math/roundz-wasmsimd-cvt.c", |
| 1748 | "src/math/sigmoid-wasmsimd-rr2-lut64-p2-div.c", |
| 1749 | "src/math/sigmoid-wasmsimd-rr2-p5-div.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1750 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1751 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1752 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1753 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1754 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1755 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1756 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1757 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1758 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1759 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1760 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1761 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1762 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1763 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
| 1764 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1765 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
| 1766 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1767 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
| 1768 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1769 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
| 1770 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1771 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
| 1772 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1773 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1774 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1775 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1776 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1777 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1778 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1779 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1780 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1781 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1782 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1783 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 9cedb59 | 2021-08-17 17:25:24 -0700 | [diff] [blame] | 1784 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16-add16.c", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 1785 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | b5e3d17 | 2020-08-06 13:29:53 -0700 | [diff] [blame] | 1786 | "src/qs8-gavgpool/gen/7p7x-minmax-wasmsimd-c8-acc2.c", |
| 1787 | "src/qs8-gavgpool/gen/7p7x-minmax-wasmsimd-c16-acc2.c", |
| 1788 | "src/qs8-gavgpool/gen/7p7x-minmax-wasmsimd-c24-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1789 | "src/qs8-gavgpool/gen/7x-minmax-wasmsimd-c8-acc2.c", |
| 1790 | "src/qs8-gavgpool/gen/7x-minmax-wasmsimd-c16-acc2.c", |
| 1791 | "src/qs8-gavgpool/gen/7x-minmax-wasmsimd-c24-acc2.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1792 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1793 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
| 1794 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-wasmsimd-mul16.c", |
| 1795 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1796 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
| 1797 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-wasmsimd-mul16.c", |
| 1798 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1799 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
| 1800 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-wasmsimd-mul16.c", |
| 1801 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1802 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
| 1803 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1804 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
| 1805 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld64.c", |
| 1806 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul16-ld128.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 1807 | "src/qs8-requantization/fp32-wasmsimd.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 1808 | "src/qs8-requantization/gemmlowp-wasmsimd.c", |
Marat Dukhan | 5df27f8 | 2020-09-02 23:59:21 -0700 | [diff] [blame] | 1809 | "src/qs8-vadd/gen/minmax-wasmsimd-x8.c", |
| 1810 | "src/qs8-vadd/gen/minmax-wasmsimd-x16.c", |
| 1811 | "src/qs8-vadd/gen/minmax-wasmsimd-x24.c", |
| 1812 | "src/qs8-vadd/gen/minmax-wasmsimd-x32.c", |
| 1813 | "src/qs8-vaddc/gen/minmax-wasmsimd-x8.c", |
| 1814 | "src/qs8-vaddc/gen/minmax-wasmsimd-x16.c", |
| 1815 | "src/qs8-vaddc/gen/minmax-wasmsimd-x24.c", |
| 1816 | "src/qs8-vaddc/gen/minmax-wasmsimd-x32.c", |
Marat Dukhan | 661ea6d | 2021-08-02 11:25:41 -0700 | [diff] [blame] | 1817 | "src/qs8-vmul/gen/minmax-fp32-wasmsimd-mul32-ld64-x8.c", |
| 1818 | "src/qs8-vmul/gen/minmax-fp32-wasmsimd-mul32-ld64-x16.c", |
| 1819 | "src/qs8-vmulc/gen/minmax-fp32-wasmsimd-mul32-ld64-x8.c", |
| 1820 | "src/qs8-vmulc/gen/minmax-fp32-wasmsimd-mul32-ld64-x16.c", |
Marat Dukhan | f601135 | 2021-07-15 15:11:14 -0700 | [diff] [blame] | 1821 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16.c", |
| 1822 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16.c", |
| 1823 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16.c", |
| 1824 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16.c", |
| 1825 | "src/qu8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16.c", |
| 1826 | "src/qu8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | dfc2db0 | 2021-08-08 21:19:07 -0700 | [diff] [blame] | 1827 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 1828 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
| 1829 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 1830 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
| 1831 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 1832 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
| 1833 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 1834 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
| 1835 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 1836 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
| 1837 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul32-ld64.c", |
| 1838 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-mul32-ld128.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 1839 | "src/qu8-requantization/fp32-wasmsimd.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 1840 | "src/qu8-requantization/gemmlowp-wasmsimd.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 1841 | "src/qu8-vadd/gen/minmax-wasmsimd-x8.c", |
| 1842 | "src/qu8-vadd/gen/minmax-wasmsimd-x16.c", |
| 1843 | "src/qu8-vaddc/gen/minmax-wasmsimd-x8.c", |
| 1844 | "src/qu8-vaddc/gen/minmax-wasmsimd-x16.c", |
Marat Dukhan | 661ea6d | 2021-08-02 11:25:41 -0700 | [diff] [blame] | 1845 | "src/qu8-vmul/gen/minmax-fp32-wasmsimd-mul32-ld64-x8.c", |
| 1846 | "src/qu8-vmul/gen/minmax-fp32-wasmsimd-mul32-ld64-x16.c", |
| 1847 | "src/qu8-vmulc/gen/minmax-fp32-wasmsimd-mul32-ld64-x8.c", |
| 1848 | "src/qu8-vmulc/gen/minmax-fp32-wasmsimd-mul32-ld64-x16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 1849 | "src/s8-maxpool/9p8x-minmax-wasmsimd-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 1850 | "src/s8-vclamp/wasmsimd-x64.c", |
Marat Dukhan | f158942 | 2021-08-15 20:37:06 -0700 | [diff] [blame] | 1851 | "src/u8-maxpool/9p8x-minmax-wasmsimd-c16.c", |
Marat Dukhan | 1f5b108 | 2021-08-16 17:01:44 -0700 | [diff] [blame] | 1852 | "src/u8-vclamp/wasmsimd-x64.c", |
Marat Dukhan | 66d99e9 | 2020-07-16 12:56:21 -0700 | [diff] [blame] | 1853 | "src/x32-packx/x4-wasmsimd.c", |
Marat Dukhan | 9d4bfa2 | 2020-07-16 19:07:04 -0700 | [diff] [blame] | 1854 | "src/x32-unpool/wasmsimd.c", |
Marat Dukhan | e3b7876 | 2020-07-16 20:02:58 -0700 | [diff] [blame] | 1855 | "src/x32-zip/x2-wasmsimd.c", |
| 1856 | "src/x32-zip/x3-wasmsimd.c", |
| 1857 | "src/x32-zip/x4-wasmsimd.c", |
| 1858 | "src/x32-zip/xm-wasmsimd.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 1859 | "src/xx-fill/wasmsimd-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 1860 | "src/xx-pad/wasmsimd.c", |
Marat Dukhan | 290055c | 2020-06-09 12:24:29 -0700 | [diff] [blame] | 1861 | ] |
| 1862 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 1863 | # ISA-specific micro-kernels |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1864 | PROD_NEON_MICROKERNEL_SRCS = [ |
| 1865 | "src/f32-argmaxpool/4x-neon-c4.c", |
| 1866 | "src/f32-argmaxpool/9p8x-neon-c4.c", |
| 1867 | "src/f32-argmaxpool/9x-neon-c4.c", |
| 1868 | "src/f32-avgpool/9p8x-minmax-neon-c4.c", |
| 1869 | "src/f32-avgpool/9x-minmax-neon-c4.c", |
| 1870 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neon-2x2.c", |
| 1871 | "src/f32-dwconv/gen/up4x4-minmax-neon.c", |
| 1872 | "src/f32-dwconv/gen/up4x9-minmax-neon.c", |
| 1873 | "src/f32-dwconv/gen/up4x25-minmax-neon-acc2.c", |
| 1874 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-2x4.c", |
| 1875 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4.c", |
| 1876 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4.c", |
| 1877 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4.c", |
| 1878 | "src/f32-gavgpool-cw/neon-x4.c", |
| 1879 | "src/f32-gavgpool/7p7x-minmax-neon-c4.c", |
| 1880 | "src/f32-gavgpool/7x-minmax-neon-c4.c", |
| 1881 | "src/f32-gemm/gen/1x8-minmax-neon-lane-ld64.c", |
| 1882 | "src/f32-gemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 1883 | "src/f32-gemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 1884 | "src/f32-ibilinear-chw/gen/neon-p8.c", |
| 1885 | "src/f32-ibilinear/gen/neon-c8.c", |
| 1886 | "src/f32-igemm/gen/1x8-minmax-neon-lane-ld64.c", |
| 1887 | "src/f32-igemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 1888 | "src/f32-igemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 1889 | "src/f32-maxpool/9p8x-minmax-neon-c4.c", |
| 1890 | "src/f32-pavgpool/9p8x-minmax-neon-c4.c", |
| 1891 | "src/f32-pavgpool/9x-minmax-neon-c4.c", |
| 1892 | "src/f32-prelu/gen/neon-2x8.c", |
| 1893 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x8.c", |
| 1894 | "src/f32-rmax/neon.c", |
| 1895 | "src/f32-spmm/gen/32x1-minmax-neon.c", |
| 1896 | "src/f32-vbinary/gen/vadd-minmax-neon-x8.c", |
| 1897 | "src/f32-vbinary/gen/vaddc-minmax-neon-x8.c", |
| 1898 | "src/f32-vbinary/gen/vmax-neon-x8.c", |
| 1899 | "src/f32-vbinary/gen/vmaxc-neon-x8.c", |
| 1900 | "src/f32-vbinary/gen/vmin-neon-x8.c", |
| 1901 | "src/f32-vbinary/gen/vminc-neon-x8.c", |
| 1902 | "src/f32-vbinary/gen/vmul-minmax-neon-x8.c", |
| 1903 | "src/f32-vbinary/gen/vmulc-minmax-neon-x8.c", |
| 1904 | "src/f32-vbinary/gen/vrsubc-minmax-neon-x8.c", |
| 1905 | "src/f32-vbinary/gen/vsqrdiff-neon-x8.c", |
| 1906 | "src/f32-vbinary/gen/vsqrdiffc-neon-x8.c", |
| 1907 | "src/f32-vbinary/gen/vsub-minmax-neon-x8.c", |
| 1908 | "src/f32-vbinary/gen/vsubc-minmax-neon-x8.c", |
| 1909 | "src/f32-vclamp/gen/vclamp-neon-x8.c", |
| 1910 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x8.c", |
| 1911 | "src/f32-vhswish/gen/vhswish-neon-x16.c", |
| 1912 | "src/f32-vlrelu/gen/vlrelu-neon-x8.c", |
| 1913 | "src/f32-vmulcaddc/gen/c4-minmax-neon-2x.c", |
| 1914 | "src/f32-vrnd/gen/vrndd-neon-x8.c", |
| 1915 | "src/f32-vrnd/gen/vrndne-neon-x8.c", |
| 1916 | "src/f32-vrnd/gen/vrndu-neon-x8.c", |
| 1917 | "src/f32-vrnd/gen/vrndz-neon-x8.c", |
| 1918 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x8.c", |
| 1919 | "src/f32-vunary/gen/vabs-neon-x8.c", |
| 1920 | "src/f32-vunary/gen/vneg-neon-x8.c", |
| 1921 | "src/f32-vunary/gen/vsqr-neon-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1922 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mla8-ld64.c", |
Frank Barchard | 7da8b02 | 2021-08-31 09:49:10 -0700 | [diff] [blame] | 1923 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mla8-ld64.c", |
| 1924 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mla8-ld64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1925 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
| 1926 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
| 1927 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
| 1928 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1929 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mla8-ld64.c", |
Frank Barchard | 7da8b02 | 2021-08-31 09:49:10 -0700 | [diff] [blame] | 1930 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mla8-ld64.c", |
| 1931 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mla8-ld64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1932 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c8-acc2.c", |
| 1933 | "src/qs8-gavgpool/gen/7x-minmax-neon-c8-acc2.c", |
| 1934 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
| 1935 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 1936 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
| 1937 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
| 1938 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 1939 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
Marat Dukhan | 01debd9 | 2021-07-29 18:14:21 -0700 | [diff] [blame] | 1940 | "src/qs8-vadd/gen/minmax-neon-ld64-x16.c", |
| 1941 | "src/qs8-vadd/gen/minmax-neon-ld64-x32.c", |
| 1942 | "src/qs8-vaddc/gen/minmax-neon-ld64-x16.c", |
| 1943 | "src/qs8-vaddc/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 1944 | "src/qs8-vmul/gen/minmax-fp32-neon-ld64-x16.c", |
| 1945 | "src/qs8-vmulc/gen/minmax-fp32-neon-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1946 | "src/qu8-avgpool/9p8x-minmax-neon-c8.c", |
| 1947 | "src/qu8-avgpool/9x-minmax-neon-c8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1948 | "src/qu8-dwconv/gen/up8x25-minmax-rndnu-neon-mul16.c", |
Frank Barchard | 7da8b02 | 2021-08-31 09:49:10 -0700 | [diff] [blame] | 1949 | "src/qu8-dwconv/gen/up16x9-minmax-rndnu-neon-mul16.c", |
| 1950 | "src/qu8-dwconv/gen/up16x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1951 | "src/qu8-gavgpool/7p7x-minmax-neon-c8.c", |
| 1952 | "src/qu8-gavgpool/7x-minmax-neon-c8.c", |
| 1953 | "src/qu8-gemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
| 1954 | "src/qu8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 1955 | "src/qu8-gemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
| 1956 | "src/qu8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
| 1957 | "src/qu8-igemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
| 1958 | "src/qu8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 1959 | "src/qu8-igemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
| 1960 | "src/qu8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 0a3093c | 2021-08-31 09:58:11 -0700 | [diff] [blame] | 1961 | "src/qu8-vadd/gen/minmax-neon-ld64-x16.c", |
| 1962 | "src/qu8-vadd/gen/minmax-neon-ld64-x32.c", |
| 1963 | "src/qu8-vaddc/gen/minmax-neon-ld64-x16.c", |
| 1964 | "src/qu8-vaddc/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 1965 | "src/qu8-vmul/gen/minmax-fp32-neon-ld64-x16.c", |
| 1966 | "src/qu8-vmulc/gen/minmax-fp32-neon-ld64-x16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 1967 | "src/s8-maxpool/9p8x-minmax-neon-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 1968 | "src/s8-vclamp/neon-x64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1969 | "src/u8-maxpool/9p8x-minmax-neon-c16.c", |
| 1970 | "src/u8-rmax/neon.c", |
| 1971 | "src/u8-vclamp/neon-x64.c", |
| 1972 | "src/x8-zip/x2-neon.c", |
| 1973 | "src/x8-zip/x3-neon.c", |
| 1974 | "src/x8-zip/x4-neon.c", |
| 1975 | "src/x8-zip/xm-neon.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1976 | "src/x32-packx/x4-neon-st4.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1977 | "src/x32-unpool/neon.c", |
| 1978 | "src/x32-zip/x2-neon.c", |
| 1979 | "src/x32-zip/x3-neon.c", |
| 1980 | "src/x32-zip/x4-neon.c", |
| 1981 | "src/x32-zip/xm-neon.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 1982 | "src/xx-fill/neon-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 1983 | "src/xx-pad/neon.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1984 | ] |
| 1985 | |
| 1986 | ALL_NEON_MICROKERNEL_SRCS = [ |
Marat Dukhan | ef25c6d | 2020-07-24 00:59:40 -0700 | [diff] [blame] | 1987 | "src/f32-argmaxpool/4x-neon-c4.c", |
| 1988 | "src/f32-argmaxpool/9p8x-neon-c4.c", |
| 1989 | "src/f32-argmaxpool/9x-neon-c4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 1990 | "src/f32-avgpool/9p8x-minmax-neon-c4.c", |
| 1991 | "src/f32-avgpool/9x-minmax-neon-c4.c", |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 1992 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 1993 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neon-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1994 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 1995 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neon-2x2.c", |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 1996 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 1997 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neon-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1998 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 1999 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neon-2x2.c", |
Marat Dukhan | c763488 | 2020-12-07 15:11:12 -0800 | [diff] [blame] | 2000 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neon-2x2.c", |
Marat Dukhan | f5425ea | 2020-04-24 01:46:00 -0700 | [diff] [blame] | 2001 | "src/f32-dwconv/gen/up4x4-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2002 | "src/f32-dwconv/gen/up4x4-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2003 | "src/f32-dwconv/gen/up4x9-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2004 | "src/f32-dwconv/gen/up4x9-minmax-neon.c", |
Marat Dukhan | f5425ea | 2020-04-24 01:46:00 -0700 | [diff] [blame] | 2005 | "src/f32-dwconv/gen/up4x25-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2006 | "src/f32-dwconv/gen/up4x25-minmax-neon.c", |
| 2007 | "src/f32-dwconv/gen/up8x4-minmax-neon-acc2.c", |
| 2008 | "src/f32-dwconv/gen/up8x4-minmax-neon.c", |
| 2009 | "src/f32-dwconv/gen/up8x9-minmax-neon-acc2.c", |
| 2010 | "src/f32-dwconv/gen/up8x9-minmax-neon.c", |
Marat Dukhan | f5425ea | 2020-04-24 01:46:00 -0700 | [diff] [blame] | 2011 | "src/f32-dwconv/gen/up8x25-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2012 | "src/f32-dwconv/gen/up8x25-minmax-neon.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2013 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4-acc2.c", |
| 2014 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4-acc3.c", |
| 2015 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4-acc4.c", |
Marat Dukhan | c581e48 | 2020-10-24 01:28:11 -0700 | [diff] [blame] | 2016 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2017 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-2x4-acc2.c", |
Marat Dukhan | c581e48 | 2020-10-24 01:28:11 -0700 | [diff] [blame] | 2018 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-2x4.c", |
| 2019 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-3x4.c", |
| 2020 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-4x4.c", |
| 2021 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-5x4.c", |
| 2022 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-6x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 2023 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4-acc2.c", |
| 2024 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4-acc3.c", |
| 2025 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2026 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 2027 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-2x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2028 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-2x4.c", |
| 2029 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-3x4.c", |
| 2030 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-4x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2031 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc2.c", |
| 2032 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc3.c", |
| 2033 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc4.c", |
| 2034 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc5.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2035 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2036 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-2x4-acc2.c", |
| 2037 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-2x4-acc3.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2038 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-2x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2039 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-3x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2040 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-3x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2041 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-4x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2042 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-4x4.c", |
| 2043 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-5x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 2044 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc2.c", |
| 2045 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc3.c", |
| 2046 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc4.c", |
| 2047 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc5.c", |
| 2048 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4.c", |
| 2049 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-2x4-acc2.c", |
| 2050 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-2x4-acc3.c", |
| 2051 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-2x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 2052 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-3x4-acc2.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 2053 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-3x4.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 2054 | "src/f32-gavgpool-cw/neon-x4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2055 | "src/f32-gavgpool/7p7x-minmax-neon-c4.c", |
| 2056 | "src/f32-gavgpool/7x-minmax-neon-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2057 | "src/f32-gemm/gen-inc/1x8inc-minmax-neon-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2058 | "src/f32-gemm/gen-inc/1x8inc-minmax-neon-lane-ld64.c", |
| 2059 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2060 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2061 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-dup-ld128.c", |
| 2062 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-lane-ld64.c", |
| 2063 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-lane-ld128.c", |
| 2064 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-neon.c", |
| 2065 | "src/f32-gemm/gen-inc/5x8inc-minmax-neon-lane-ld64.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2066 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-dup-ld64.c", |
| 2067 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-dup-ld128.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2068 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-lane-ld64.c", |
| 2069 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-lane-ld128.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2070 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-neon.c", |
| 2071 | "src/f32-gemm/gen-inc/8x8s4inc-minmax-neon.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2072 | "src/f32-gemm/gen/1x8-minmax-neon-dup-ld64.c", |
| 2073 | "src/f32-gemm/gen/1x8-minmax-neon-lane-ld64.c", |
| 2074 | "src/f32-gemm/gen/1x8s4-minmax-neon.c", |
| 2075 | "src/f32-gemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 2076 | "src/f32-gemm/gen/4x8-minmax-neon-dup-ld64.c", |
| 2077 | "src/f32-gemm/gen/4x8-minmax-neon-dup-ld128.c", |
| 2078 | "src/f32-gemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 2079 | "src/f32-gemm/gen/4x8-minmax-neon-lane-ld128.c", |
| 2080 | "src/f32-gemm/gen/4x8s4-minmax-neon.c", |
| 2081 | "src/f32-gemm/gen/5x8-minmax-neon-lane-ld64.c", |
| 2082 | "src/f32-gemm/gen/6x8-minmax-neon-dup-ld64.c", |
| 2083 | "src/f32-gemm/gen/6x8-minmax-neon-dup-ld128.c", |
| 2084 | "src/f32-gemm/gen/6x8-minmax-neon-lane-ld64.c", |
| 2085 | "src/f32-gemm/gen/6x8-minmax-neon-lane-ld128.c", |
| 2086 | "src/f32-gemm/gen/6x8s4-minmax-neon.c", |
| 2087 | "src/f32-gemm/gen/8x8s4-minmax-neon.c", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 2088 | "src/f32-ibilinear-chw/gen/neon-p4.c", |
| 2089 | "src/f32-ibilinear-chw/gen/neon-p8.c", |
Frank Barchard | 8247e21 | 2021-02-03 18:12:33 -0800 | [diff] [blame] | 2090 | "src/f32-ibilinear/gen/neon-c4.c", |
| 2091 | "src/f32-ibilinear/gen/neon-c8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2092 | "src/f32-igemm/gen/1x8-minmax-neon-dup-ld64.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2093 | "src/f32-igemm/gen/1x8-minmax-neon-lane-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2094 | "src/f32-igemm/gen/1x8s4-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2095 | "src/f32-igemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 2096 | "src/f32-igemm/gen/4x4-minmax-neon-lane-ld64.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2097 | "src/f32-igemm/gen/4x8-minmax-neon-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2098 | "src/f32-igemm/gen/4x8-minmax-neon-dup-ld128.c", |
| 2099 | "src/f32-igemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 2100 | "src/f32-igemm/gen/4x8-minmax-neon-lane-ld128.c", |
| 2101 | "src/f32-igemm/gen/4x8s4-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2102 | "src/f32-igemm/gen/6x8-minmax-neon-dup-ld64.c", |
| 2103 | "src/f32-igemm/gen/6x8-minmax-neon-dup-ld128.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2104 | "src/f32-igemm/gen/6x8-minmax-neon-lane-ld64.c", |
| 2105 | "src/f32-igemm/gen/6x8-minmax-neon-lane-ld128.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2106 | "src/f32-igemm/gen/6x8s4-minmax-neon.c", |
| 2107 | "src/f32-igemm/gen/8x8s4-minmax-neon.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2108 | "src/f32-maxpool/9p8x-minmax-neon-c4.c", |
| 2109 | "src/f32-pavgpool/9p8x-minmax-neon-c4.c", |
| 2110 | "src/f32-pavgpool/9x-minmax-neon-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2111 | "src/f32-ppmm/gen/4x8-minmax-neon.c", |
| 2112 | "src/f32-ppmm/gen/8x8-minmax-neon.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 2113 | "src/f32-prelu/gen/neon-1x4.c", |
| 2114 | "src/f32-prelu/gen/neon-1x8.c", |
| 2115 | "src/f32-prelu/gen/neon-1x16.c", |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 2116 | "src/f32-prelu/gen/neon-2x4.c", |
| 2117 | "src/f32-prelu/gen/neon-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 2118 | "src/f32-prelu/gen/neon-2x16.c", |
| 2119 | "src/f32-prelu/gen/neon-4x4.c", |
| 2120 | "src/f32-prelu/gen/neon-4x8.c", |
| 2121 | "src/f32-prelu/gen/neon-4x16.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2122 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x4.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2123 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x8-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2124 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x8.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2125 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x12-acc2.c", |
| 2126 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x12-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2127 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x12.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2128 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x16-acc2.c", |
| 2129 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x16-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2130 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x16.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2131 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x20-acc2.c", |
| 2132 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x20-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2133 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x20.c", |
| 2134 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x4.c", |
| 2135 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x8-acc2.c", |
| 2136 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x8.c", |
| 2137 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x12-acc2.c", |
| 2138 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x12-acc3.c", |
| 2139 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x12.c", |
| 2140 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x16-acc2.c", |
| 2141 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x16-acc4.c", |
| 2142 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x16.c", |
| 2143 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x20-acc2.c", |
| 2144 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x20-acc5.c", |
| 2145 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x20.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2146 | "src/f32-rmax/neon.c", |
Marat Dukhan | 5b86c43 | 2020-12-06 19:15:03 -0800 | [diff] [blame] | 2147 | "src/f32-spmm/gen/4x1-minmax-neon-pipelined.c", |
| 2148 | "src/f32-spmm/gen/4x1-minmax-neon-x2.c", |
| 2149 | "src/f32-spmm/gen/4x1-minmax-neon.c", |
| 2150 | "src/f32-spmm/gen/8x1-minmax-neon-pipelined.c", |
| 2151 | "src/f32-spmm/gen/8x1-minmax-neon-x2.c", |
| 2152 | "src/f32-spmm/gen/8x1-minmax-neon.c", |
| 2153 | "src/f32-spmm/gen/12x1-minmax-neon.c", |
| 2154 | "src/f32-spmm/gen/16x1-minmax-neon-pipelined.c", |
| 2155 | "src/f32-spmm/gen/16x1-minmax-neon-x2.c", |
| 2156 | "src/f32-spmm/gen/16x1-minmax-neon.c", |
| 2157 | "src/f32-spmm/gen/32x1-minmax-neon-pipelined.c", |
| 2158 | "src/f32-spmm/gen/32x1-minmax-neon-x2.c", |
| 2159 | "src/f32-spmm/gen/32x1-minmax-neon.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 2160 | "src/f32-vbinary/gen/vadd-minmax-neon-x4.c", |
| 2161 | "src/f32-vbinary/gen/vadd-minmax-neon-x8.c", |
| 2162 | "src/f32-vbinary/gen/vaddc-minmax-neon-x4.c", |
| 2163 | "src/f32-vbinary/gen/vaddc-minmax-neon-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 2164 | "src/f32-vbinary/gen/vmax-neon-x4.c", |
| 2165 | "src/f32-vbinary/gen/vmax-neon-x8.c", |
| 2166 | "src/f32-vbinary/gen/vmaxc-neon-x4.c", |
| 2167 | "src/f32-vbinary/gen/vmaxc-neon-x8.c", |
| 2168 | "src/f32-vbinary/gen/vmin-neon-x4.c", |
| 2169 | "src/f32-vbinary/gen/vmin-neon-x8.c", |
| 2170 | "src/f32-vbinary/gen/vminc-neon-x4.c", |
| 2171 | "src/f32-vbinary/gen/vminc-neon-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 2172 | "src/f32-vbinary/gen/vmul-minmax-neon-x4.c", |
| 2173 | "src/f32-vbinary/gen/vmul-minmax-neon-x8.c", |
| 2174 | "src/f32-vbinary/gen/vmulc-minmax-neon-x4.c", |
| 2175 | "src/f32-vbinary/gen/vmulc-minmax-neon-x8.c", |
| 2176 | "src/f32-vbinary/gen/vrsubc-minmax-neon-x4.c", |
| 2177 | "src/f32-vbinary/gen/vrsubc-minmax-neon-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 2178 | "src/f32-vbinary/gen/vsqrdiff-neon-x4.c", |
| 2179 | "src/f32-vbinary/gen/vsqrdiff-neon-x8.c", |
| 2180 | "src/f32-vbinary/gen/vsqrdiffc-neon-x4.c", |
| 2181 | "src/f32-vbinary/gen/vsqrdiffc-neon-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 2182 | "src/f32-vbinary/gen/vsub-minmax-neon-x4.c", |
| 2183 | "src/f32-vbinary/gen/vsub-minmax-neon-x8.c", |
| 2184 | "src/f32-vbinary/gen/vsubc-minmax-neon-x4.c", |
| 2185 | "src/f32-vbinary/gen/vsubc-minmax-neon-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2186 | "src/f32-vclamp/gen/vclamp-neon-x4.c", |
| 2187 | "src/f32-vclamp/gen/vclamp-neon-x8.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 2188 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x4.c", |
| 2189 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x8.c", |
| 2190 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x12.c", |
| 2191 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x16.c", |
| 2192 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x20.c", |
| 2193 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x24.c", |
| 2194 | "src/f32-velu/gen/velu-neon-rr2-p6-x4.c", |
| 2195 | "src/f32-velu/gen/velu-neon-rr2-p6-x8.c", |
| 2196 | "src/f32-velu/gen/velu-neon-rr2-p6-x12.c", |
| 2197 | "src/f32-velu/gen/velu-neon-rr2-p6-x16.c", |
| 2198 | "src/f32-velu/gen/velu-neon-rr2-p6-x20.c", |
| 2199 | "src/f32-velu/gen/velu-neon-rr2-p6-x24.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 2200 | "src/f32-vhswish/gen/vhswish-neon-x4.c", |
| 2201 | "src/f32-vhswish/gen/vhswish-neon-x8.c", |
| 2202 | "src/f32-vhswish/gen/vhswish-neon-x16.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 2203 | "src/f32-vlrelu/gen/vlrelu-neon-x4.c", |
| 2204 | "src/f32-vlrelu/gen/vlrelu-neon-x8.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2205 | "src/f32-vmulcaddc/gen/c4-minmax-neon-2x.c", |
| 2206 | "src/f32-vmulcaddc/gen/c8-minmax-neon-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2207 | "src/f32-vrelu/gen/vrelu-neon-x4.c", |
| 2208 | "src/f32-vrelu/gen/vrelu-neon-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 2209 | "src/f32-vrnd/gen/vrndd-neon-x4.c", |
| 2210 | "src/f32-vrnd/gen/vrndd-neon-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2211 | "src/f32-vrnd/gen/vrndne-neon-x4.c", |
| 2212 | "src/f32-vrnd/gen/vrndne-neon-x8.c", |
| 2213 | "src/f32-vrnd/gen/vrndu-neon-x4.c", |
| 2214 | "src/f32-vrnd/gen/vrndu-neon-x8.c", |
| 2215 | "src/f32-vrnd/gen/vrndz-neon-x4.c", |
| 2216 | "src/f32-vrnd/gen/vrndz-neon-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2217 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x4.c", |
| 2218 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x8.c", |
| 2219 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x12.c", |
| 2220 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x16.c", |
| 2221 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x20.c", |
| 2222 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x24.c", |
| 2223 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x4.c", |
| 2224 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x8.c", |
| 2225 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x12.c", |
| 2226 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x16.c", |
| 2227 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x20.c", |
| 2228 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x24.c", |
| 2229 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x4.c", |
| 2230 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x8.c", |
| 2231 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x12.c", |
| 2232 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x16.c", |
| 2233 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x20.c", |
| 2234 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x24.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 2235 | "src/f32-vunary/gen/vabs-neon-x4.c", |
| 2236 | "src/f32-vunary/gen/vabs-neon-x8.c", |
| 2237 | "src/f32-vunary/gen/vneg-neon-x4.c", |
| 2238 | "src/f32-vunary/gen/vneg-neon-x8.c", |
| 2239 | "src/f32-vunary/gen/vsqr-neon-x4.c", |
| 2240 | "src/f32-vunary/gen/vsqr-neon-x8.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 2241 | "src/math/expm1minus-neon-rr2-lut16-p3.c", |
| 2242 | "src/math/expm1minus-neon-rr2-p6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2243 | "src/math/roundd-neon-addsub.c", |
| 2244 | "src/math/roundd-neon-cvt.c", |
| 2245 | "src/math/roundne-neon-addsub.c", |
| 2246 | "src/math/roundu-neon-addsub.c", |
| 2247 | "src/math/roundu-neon-cvt.c", |
| 2248 | "src/math/roundz-neon-addsub.c", |
| 2249 | "src/math/roundz-neon-cvt.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2250 | "src/math/sigmoid-neon-rr2-lut64-p2-nr2recps.c", |
| 2251 | "src/math/sigmoid-neon-rr2-lut2048-p1-nr2recps.c", |
| 2252 | "src/math/sigmoid-neon-rr2-p5-nr2recps.c", |
| 2253 | "src/math/sqrt-neon-nr1rsqrts.c", |
| 2254 | "src/math/sqrt-neon-nr2rsqrts.c", |
| 2255 | "src/math/sqrt-neon-nr3rsqrts.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2256 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neon-mla8-ld64.c", |
| 2257 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neon-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2258 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2259 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mla8-ld64.c", |
| 2260 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2261 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2262 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mla8-ld64.c", |
| 2263 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mla8-ld128.c", |
| 2264 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mul8-ld64.c", |
| 2265 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2266 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2267 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mla8-ld64.c", |
| 2268 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mla8-ld128.c", |
| 2269 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mul8-ld64.c", |
| 2270 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2271 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mul16.c", |
| 2272 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-neon-mul16.c", |
| 2273 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-neon-mul16.c", |
| 2274 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-neon-mul16.c", |
| 2275 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2276 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2277 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-neon-mlal-padal.c", |
| 2278 | "src/qc8-gemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2279 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2280 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-neon-mlal-padal.c", |
| 2281 | "src/qc8-gemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2282 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2283 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-neon-mlal-padal.c", |
| 2284 | "src/qc8-igemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2285 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2286 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-neon-mlal-padal.c", |
| 2287 | "src/qc8-igemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2288 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2289 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2290 | "src/qs8-dwconv/gen/up8x9-minmax-rndnu-neon-mla8-ld64.c", |
| 2291 | "src/qs8-dwconv/gen/up8x9-minmax-rndnu-neon-mul8-ld64.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 2292 | "src/qs8-dwconv/gen/up8x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2293 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2294 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2295 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mla8-ld64.c", |
| 2296 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mul8-ld64.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 2297 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2298 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2299 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2300 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mla8-ld64.c", |
| 2301 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mla8-ld128.c", |
| 2302 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mul8-ld64.c", |
| 2303 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mul8-ld128.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 2304 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2305 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2306 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2307 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mla8-ld64.c", |
| 2308 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mla8-ld128.c", |
| 2309 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mul8-ld64.c", |
| 2310 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mul8-ld128.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 2311 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2312 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2313 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2314 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2315 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2316 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2317 | "src/qs8-dwconv/gen/up32x9-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2318 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2319 | "src/qs8-dwconv/gen/up32x25-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 281262d | 2020-08-10 13:23:21 -0700 | [diff] [blame] | 2320 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c8-acc2.c", |
| 2321 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c16-acc2.c", |
| 2322 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c24-acc2.c", |
| 2323 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c32-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2324 | "src/qs8-gavgpool/gen/7x-minmax-neon-c8-acc2.c", |
| 2325 | "src/qs8-gavgpool/gen/7x-minmax-neon-c16-acc2.c", |
| 2326 | "src/qs8-gavgpool/gen/7x-minmax-neon-c24-acc2.c", |
| 2327 | "src/qs8-gavgpool/gen/7x-minmax-neon-c32-acc2.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2328 | "src/qs8-gemm/gen/1x8-minmax-gemmlowp-neon-mlal-lane.c", |
| 2329 | "src/qs8-gemm/gen/1x8-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2330 | "src/qs8-gemm/gen/1x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2331 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2332 | "src/qs8-gemm/gen/1x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2333 | "src/qs8-gemm/gen/1x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2334 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
Marat Dukhan | 2d3c97c | 2021-06-25 18:00:28 -0700 | [diff] [blame] | 2335 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2336 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2337 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-neon-mull-padal.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2338 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2339 | "src/qs8-gemm/gen/1x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2340 | "src/qs8-gemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2341 | "src/qs8-gemm/gen/1x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 2342 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 2343 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 2344 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2345 | "src/qs8-gemm/gen/1x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2346 | "src/qs8-gemm/gen/1x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2347 | "src/qs8-gemm/gen/1x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2348 | "src/qs8-gemm/gen/1x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2349 | "src/qs8-gemm/gen/1x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2350 | "src/qs8-gemm/gen/2x8-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2351 | "src/qs8-gemm/gen/2x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2352 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2353 | "src/qs8-gemm/gen/2x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2354 | "src/qs8-gemm/gen/2x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2355 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
Marat Dukhan | 2d3c97c | 2021-06-25 18:00:28 -0700 | [diff] [blame] | 2356 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2357 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2358 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-neon-mull-padal.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2359 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2360 | "src/qs8-gemm/gen/2x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2361 | "src/qs8-gemm/gen/2x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2362 | "src/qs8-gemm/gen/2x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2363 | "src/qs8-gemm/gen/2x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2364 | "src/qs8-gemm/gen/2x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2365 | "src/qs8-gemm/gen/2x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2366 | "src/qs8-gemm/gen/2x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2367 | "src/qs8-gemm/gen/2x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2368 | "src/qs8-gemm/gen/3x8-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2369 | "src/qs8-gemm/gen/3x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2370 | "src/qs8-gemm/gen/3x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2371 | "src/qs8-gemm/gen/3x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2372 | "src/qs8-gemm/gen/3x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2373 | "src/qs8-gemm/gen/3x8c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2374 | "src/qs8-gemm/gen/3x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2375 | "src/qs8-gemm/gen/3x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2376 | "src/qs8-gemm/gen/3x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2377 | "src/qs8-gemm/gen/3x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2378 | "src/qs8-gemm/gen/3x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2379 | "src/qs8-gemm/gen/3x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2380 | "src/qs8-gemm/gen/3x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2381 | "src/qs8-gemm/gen/3x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2382 | "src/qs8-gemm/gen/4x8-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2383 | "src/qs8-gemm/gen/4x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2384 | "src/qs8-gemm/gen/4x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2385 | "src/qs8-gemm/gen/4x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2386 | "src/qs8-gemm/gen/4x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2387 | "src/qs8-gemm/gen/4x8c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2388 | "src/qs8-gemm/gen/4x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2389 | "src/qs8-gemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2390 | "src/qs8-gemm/gen/4x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 2391 | "src/qs8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 2392 | "src/qs8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 2393 | "src/qs8-gemm/gen/4x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2394 | "src/qs8-gemm/gen/4x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2395 | "src/qs8-gemm/gen/4x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2396 | "src/qs8-gemm/gen/4x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2397 | "src/qs8-gemm/gen/4x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2398 | "src/qs8-gemm/gen/4x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2399 | "src/qs8-gemm/gen/6x8-minmax-gemmlowp-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2400 | "src/qs8-gemm/gen/6x16-minmax-gemmlowp-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2401 | "src/qs8-igemm/gen/1x8-minmax-gemmlowp-neon-mlal-lane.c", |
| 2402 | "src/qs8-igemm/gen/1x8-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2403 | "src/qs8-igemm/gen/1x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2404 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2405 | "src/qs8-igemm/gen/1x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2406 | "src/qs8-igemm/gen/1x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2407 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
Marat Dukhan | cf05585 | 2021-06-26 09:05:09 -0700 | [diff] [blame] | 2408 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2409 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2410 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-neon-mull-padal.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2411 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2412 | "src/qs8-igemm/gen/1x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2413 | "src/qs8-igemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2414 | "src/qs8-igemm/gen/1x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 2415 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 2416 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 2417 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2418 | "src/qs8-igemm/gen/1x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2419 | "src/qs8-igemm/gen/1x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2420 | "src/qs8-igemm/gen/1x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2421 | "src/qs8-igemm/gen/1x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2422 | "src/qs8-igemm/gen/1x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2423 | "src/qs8-igemm/gen/2x8-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2424 | "src/qs8-igemm/gen/2x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2425 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2426 | "src/qs8-igemm/gen/2x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2427 | "src/qs8-igemm/gen/2x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2428 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
Marat Dukhan | cf05585 | 2021-06-26 09:05:09 -0700 | [diff] [blame] | 2429 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2430 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2431 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-neon-mull-padal.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2432 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2433 | "src/qs8-igemm/gen/2x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2434 | "src/qs8-igemm/gen/2x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2435 | "src/qs8-igemm/gen/2x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2436 | "src/qs8-igemm/gen/2x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2437 | "src/qs8-igemm/gen/2x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2438 | "src/qs8-igemm/gen/2x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2439 | "src/qs8-igemm/gen/2x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2440 | "src/qs8-igemm/gen/2x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2441 | "src/qs8-igemm/gen/3x8-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2442 | "src/qs8-igemm/gen/3x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2443 | "src/qs8-igemm/gen/3x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2444 | "src/qs8-igemm/gen/3x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2445 | "src/qs8-igemm/gen/3x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2446 | "src/qs8-igemm/gen/3x8c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2447 | "src/qs8-igemm/gen/3x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2448 | "src/qs8-igemm/gen/3x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2449 | "src/qs8-igemm/gen/3x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2450 | "src/qs8-igemm/gen/3x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2451 | "src/qs8-igemm/gen/3x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2452 | "src/qs8-igemm/gen/3x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2453 | "src/qs8-igemm/gen/3x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2454 | "src/qs8-igemm/gen/3x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2455 | "src/qs8-igemm/gen/4x8-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2456 | "src/qs8-igemm/gen/4x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2457 | "src/qs8-igemm/gen/4x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2458 | "src/qs8-igemm/gen/4x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2459 | "src/qs8-igemm/gen/4x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2460 | "src/qs8-igemm/gen/4x8c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2461 | "src/qs8-igemm/gen/4x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2462 | "src/qs8-igemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2463 | "src/qs8-igemm/gen/4x16-minmax-gemmlowp-neon-mlal-lane.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 2464 | "src/qs8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 2465 | "src/qs8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 2466 | "src/qs8-igemm/gen/4x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2467 | "src/qs8-igemm/gen/4x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2468 | "src/qs8-igemm/gen/4x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2469 | "src/qs8-igemm/gen/4x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2470 | "src/qs8-igemm/gen/4x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2471 | "src/qs8-igemm/gen/4x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2472 | "src/qs8-igemm/gen/6x8-minmax-gemmlowp-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2473 | "src/qs8-igemm/gen/6x16-minmax-gemmlowp-neon-mlal-lane.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 2474 | "src/qs8-requantization/fp32-neon.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 2475 | "src/qs8-requantization/gemmlowp-neon.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 2476 | "src/qs8-requantization/rndna-neon.c", |
Marat Dukhan | d3d818c | 2021-07-16 17:56:54 -0700 | [diff] [blame] | 2477 | "src/qs8-requantization/rndnu-neon-mull.c", |
| 2478 | "src/qs8-requantization/rndnu-neon-qdmulh.c", |
Marat Dukhan | ba7b279 | 2020-09-02 14:26:45 -0700 | [diff] [blame] | 2479 | "src/qs8-vadd/gen/minmax-neon-ld64-x8.c", |
| 2480 | "src/qs8-vadd/gen/minmax-neon-ld64-x16.c", |
| 2481 | "src/qs8-vadd/gen/minmax-neon-ld64-x24.c", |
| 2482 | "src/qs8-vadd/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | eb3cff3 | 2021-07-30 11:35:27 -0700 | [diff] [blame] | 2483 | "src/qs8-vadd/gen/minmax-neon-ld128-x16.c", |
| 2484 | "src/qs8-vadd/gen/minmax-neon-ld128-x32.c", |
Marat Dukhan | ba7b279 | 2020-09-02 14:26:45 -0700 | [diff] [blame] | 2485 | "src/qs8-vaddc/gen/minmax-neon-ld64-x8.c", |
| 2486 | "src/qs8-vaddc/gen/minmax-neon-ld64-x16.c", |
| 2487 | "src/qs8-vaddc/gen/minmax-neon-ld64-x24.c", |
| 2488 | "src/qs8-vaddc/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | eb3cff3 | 2021-07-30 11:35:27 -0700 | [diff] [blame] | 2489 | "src/qs8-vaddc/gen/minmax-neon-ld128-x16.c", |
| 2490 | "src/qs8-vaddc/gen/minmax-neon-ld128-x32.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 2491 | "src/qs8-vmul/gen/minmax-fp32-neon-ld64-x8.c", |
| 2492 | "src/qs8-vmul/gen/minmax-fp32-neon-ld64-x16.c", |
| 2493 | "src/qs8-vmul/gen/minmax-fp32-neon-ld128-x16.c", |
| 2494 | "src/qs8-vmulc/gen/minmax-fp32-neon-ld64-x8.c", |
| 2495 | "src/qs8-vmulc/gen/minmax-fp32-neon-ld64-x16.c", |
| 2496 | "src/qs8-vmulc/gen/minmax-fp32-neon-ld128-x16.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 2497 | "src/qu8-avgpool/9p8x-minmax-neon-c8.c", |
| 2498 | "src/qu8-avgpool/9x-minmax-neon-c8.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2499 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 2500 | "src/qu8-dwconv/gen/up8x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2501 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 2502 | "src/qu8-dwconv/gen/up8x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2503 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 2504 | "src/qu8-dwconv/gen/up16x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2505 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 2506 | "src/qu8-dwconv/gen/up16x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2507 | "src/qu8-dwconv/gen/up24x9-minmax-fp32-neon-mul16.c", |
| 2508 | "src/qu8-dwconv/gen/up24x25-minmax-fp32-neon-mul16.c", |
| 2509 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-neon-mul16.c", |
| 2510 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 2511 | "src/qu8-gavgpool/7p7x-minmax-neon-c8.c", |
| 2512 | "src/qu8-gavgpool/7x-minmax-neon-c8.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 2513 | "src/qu8-gemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 2514 | "src/qu8-gemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 2515 | "src/qu8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 2516 | "src/qu8-gemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 2517 | "src/qu8-gemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 2518 | "src/qu8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
| 2519 | "src/qu8-igemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 2520 | "src/qu8-igemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 2521 | "src/qu8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 2522 | "src/qu8-igemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 2523 | "src/qu8-igemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 2524 | "src/qu8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 2525 | "src/qu8-requantization/fp32-neon.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 2526 | "src/qu8-requantization/gemmlowp-neon.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 2527 | "src/qu8-requantization/rndna-neon.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 2528 | "src/qu8-vadd/gen/minmax-neon-ld64-x8.c", |
| 2529 | "src/qu8-vadd/gen/minmax-neon-ld64-x16.c", |
Frank Barchard | 0a3093c | 2021-08-31 09:58:11 -0700 | [diff] [blame] | 2530 | "src/qu8-vadd/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | eb3cff3 | 2021-07-30 11:35:27 -0700 | [diff] [blame] | 2531 | "src/qu8-vadd/gen/minmax-neon-ld128-x16.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 2532 | "src/qu8-vaddc/gen/minmax-neon-ld64-x8.c", |
| 2533 | "src/qu8-vaddc/gen/minmax-neon-ld64-x16.c", |
Frank Barchard | 0a3093c | 2021-08-31 09:58:11 -0700 | [diff] [blame] | 2534 | "src/qu8-vaddc/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | eb3cff3 | 2021-07-30 11:35:27 -0700 | [diff] [blame] | 2535 | "src/qu8-vaddc/gen/minmax-neon-ld128-x16.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 2536 | "src/qu8-vmul/gen/minmax-fp32-neon-ld64-x8.c", |
| 2537 | "src/qu8-vmul/gen/minmax-fp32-neon-ld64-x16.c", |
| 2538 | "src/qu8-vmul/gen/minmax-fp32-neon-ld128-x16.c", |
| 2539 | "src/qu8-vmulc/gen/minmax-fp32-neon-ld64-x8.c", |
| 2540 | "src/qu8-vmulc/gen/minmax-fp32-neon-ld64-x16.c", |
| 2541 | "src/qu8-vmulc/gen/minmax-fp32-neon-ld128-x16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 2542 | "src/s8-maxpool/9p8x-minmax-neon-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 2543 | "src/s8-vclamp/neon-x64.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2544 | "src/u8-maxpool/9p8x-minmax-neon-c16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2545 | "src/u8-rmax/neon.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 2546 | "src/u8-vclamp/neon-x64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2547 | "src/x8-zip/x2-neon.c", |
| 2548 | "src/x8-zip/x3-neon.c", |
| 2549 | "src/x8-zip/x4-neon.c", |
| 2550 | "src/x8-zip/xm-neon.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2551 | "src/x32-packx/x4-neon-st4.c", |
Marat Dukhan | 57dccd8 | 2020-04-14 00:53:10 -0700 | [diff] [blame] | 2552 | "src/x32-unpool/neon.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2553 | "src/x32-zip/x2-neon.c", |
| 2554 | "src/x32-zip/x3-neon.c", |
| 2555 | "src/x32-zip/x4-neon.c", |
| 2556 | "src/x32-zip/xm-neon.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 2557 | "src/xx-fill/neon-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 2558 | "src/xx-pad/neon.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2559 | ] |
| 2560 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2561 | PROD_NEONFMA_MICROKERNEL_SRCS = [ |
| 2562 | "src/f32-dwconv/gen/up4x9-minmax-neonfma.c", |
| 2563 | "src/f32-dwconv/gen/up4x25-minmax-neonfma-acc2.c", |
| 2564 | "src/f32-dwconv/gen/up8x4-minmax-neonfma.c", |
| 2565 | "src/f32-dwconv/gen/up8x9-minmax-neonfma.c", |
| 2566 | "src/f32-gemm/gen/1x8s4-minmax-neonfma.c", |
| 2567 | "src/f32-gemm/gen/6x8s4-minmax-neonfma.c", |
| 2568 | "src/f32-ibilinear-chw/gen/neonfma-p8.c", |
| 2569 | "src/f32-ibilinear/gen/neonfma-c8.c", |
| 2570 | "src/f32-igemm/gen/1x8s4-minmax-neonfma.c", |
| 2571 | "src/f32-igemm/gen/6x8s4-minmax-neonfma.c", |
| 2572 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x16.c", |
| 2573 | "src/f32-spmm/gen/32x1-minmax-neonfma-pipelined.c", |
| 2574 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x16.c", |
| 2575 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x8.c", |
| 2576 | "src/f32-vmulcaddc/gen/c4-minmax-neonfma-2x.c", |
| 2577 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x16.c", |
| 2578 | ] |
| 2579 | |
| 2580 | ALL_NEONFMA_MICROKERNEL_SRCS = [ |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2581 | "src/f32-dwconv/gen/up4x4-minmax-neonfma-acc2.c", |
| 2582 | "src/f32-dwconv/gen/up4x4-minmax-neonfma.c", |
| 2583 | "src/f32-dwconv/gen/up4x9-minmax-neonfma-acc2.c", |
| 2584 | "src/f32-dwconv/gen/up4x9-minmax-neonfma.c", |
| 2585 | "src/f32-dwconv/gen/up4x25-minmax-neonfma-acc2.c", |
| 2586 | "src/f32-dwconv/gen/up4x25-minmax-neonfma.c", |
| 2587 | "src/f32-dwconv/gen/up8x4-minmax-neonfma-acc2.c", |
| 2588 | "src/f32-dwconv/gen/up8x4-minmax-neonfma.c", |
| 2589 | "src/f32-dwconv/gen/up8x9-minmax-neonfma-acc2.c", |
| 2590 | "src/f32-dwconv/gen/up8x9-minmax-neonfma.c", |
| 2591 | "src/f32-dwconv/gen/up8x25-minmax-neonfma-acc2.c", |
| 2592 | "src/f32-dwconv/gen/up8x25-minmax-neonfma.c", |
| 2593 | "src/f32-gemm/gen-inc/1x8inc-minmax-neonfma-dup-ld64.c", |
| 2594 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-neonfma.c", |
| 2595 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-dup-ld64.c", |
| 2596 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-dup-ld128.c", |
| 2597 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-neonfma.c", |
| 2598 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-dup-ld64.c", |
| 2599 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-dup-ld128.c", |
| 2600 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-neonfma.c", |
| 2601 | "src/f32-gemm/gen-inc/8x8s4inc-minmax-neonfma.c", |
| 2602 | "src/f32-gemm/gen/1x8-minmax-neonfma-dup-ld64.c", |
| 2603 | "src/f32-gemm/gen/1x8s4-minmax-neonfma.c", |
| 2604 | "src/f32-gemm/gen/4x8-minmax-neonfma-dup-ld64.c", |
| 2605 | "src/f32-gemm/gen/4x8-minmax-neonfma-dup-ld128.c", |
| 2606 | "src/f32-gemm/gen/4x8s4-minmax-neonfma.c", |
| 2607 | "src/f32-gemm/gen/6x8-minmax-neonfma-dup-ld64.c", |
| 2608 | "src/f32-gemm/gen/6x8-minmax-neonfma-dup-ld128.c", |
| 2609 | "src/f32-gemm/gen/6x8s4-minmax-neonfma.c", |
| 2610 | "src/f32-gemm/gen/8x8s4-minmax-neonfma.c", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 2611 | "src/f32-ibilinear-chw/gen/neonfma-p4.c", |
| 2612 | "src/f32-ibilinear-chw/gen/neonfma-p8.c", |
Frank Barchard | 8247e21 | 2021-02-03 18:12:33 -0800 | [diff] [blame] | 2613 | "src/f32-ibilinear/gen/neonfma-c4.c", |
| 2614 | "src/f32-ibilinear/gen/neonfma-c8.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2615 | "src/f32-igemm/gen/1x8-minmax-neonfma-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2616 | "src/f32-igemm/gen/1x8s4-minmax-neonfma.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2617 | "src/f32-igemm/gen/4x8-minmax-neonfma-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2618 | "src/f32-igemm/gen/4x8-minmax-neonfma-dup-ld128.c", |
| 2619 | "src/f32-igemm/gen/4x8s4-minmax-neonfma.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2620 | "src/f32-igemm/gen/6x8-minmax-neonfma-dup-ld64.c", |
| 2621 | "src/f32-igemm/gen/6x8-minmax-neonfma-dup-ld128.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2622 | "src/f32-igemm/gen/6x8s4-minmax-neonfma.c", |
| 2623 | "src/f32-igemm/gen/8x8s4-minmax-neonfma.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2624 | "src/f32-ppmm/gen/4x8-minmax-neonfma.c", |
| 2625 | "src/f32-ppmm/gen/8x8-minmax-neonfma.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2626 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x4.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2627 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x8-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2628 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x8.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2629 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x12-acc2.c", |
| 2630 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x12-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2631 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x12.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2632 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x16-acc2.c", |
| 2633 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x16-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2634 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x16.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2635 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x20-acc2.c", |
| 2636 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x20-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2637 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x20.c", |
| 2638 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x4.c", |
| 2639 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x8-acc2.c", |
| 2640 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x8.c", |
| 2641 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x12-acc2.c", |
| 2642 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x12-acc3.c", |
| 2643 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x12.c", |
| 2644 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x16-acc2.c", |
| 2645 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x16-acc4.c", |
| 2646 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x16.c", |
| 2647 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x20-acc2.c", |
| 2648 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x20-acc5.c", |
| 2649 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x20.c", |
Marat Dukhan | 2fa7a0c | 2020-12-06 19:09:02 -0800 | [diff] [blame] | 2650 | "src/f32-spmm/gen/4x1-minmax-neonfma-pipelined.c", |
| 2651 | "src/f32-spmm/gen/4x1-minmax-neonfma-x2.c", |
| 2652 | "src/f32-spmm/gen/4x1-minmax-neonfma.c", |
| 2653 | "src/f32-spmm/gen/8x1-minmax-neonfma-pipelined.c", |
| 2654 | "src/f32-spmm/gen/8x1-minmax-neonfma-x2.c", |
| 2655 | "src/f32-spmm/gen/8x1-minmax-neonfma.c", |
| 2656 | "src/f32-spmm/gen/12x1-minmax-neonfma.c", |
| 2657 | "src/f32-spmm/gen/16x1-minmax-neonfma-pipelined.c", |
| 2658 | "src/f32-spmm/gen/16x1-minmax-neonfma-x2.c", |
| 2659 | "src/f32-spmm/gen/16x1-minmax-neonfma.c", |
| 2660 | "src/f32-spmm/gen/32x1-minmax-neonfma-pipelined.c", |
| 2661 | "src/f32-spmm/gen/32x1-minmax-neonfma-x2.c", |
| 2662 | "src/f32-spmm/gen/32x1-minmax-neonfma.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 2663 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x4.c", |
| 2664 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x8.c", |
| 2665 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x12.c", |
| 2666 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x16.c", |
| 2667 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x20.c", |
| 2668 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x24.c", |
| 2669 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x4.c", |
| 2670 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x8.c", |
| 2671 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x12.c", |
| 2672 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x16.c", |
| 2673 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x20.c", |
| 2674 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x24.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2675 | "src/f32-vmulcaddc/gen/c4-minmax-neonfma-2x.c", |
| 2676 | "src/f32-vmulcaddc/gen/c8-minmax-neonfma-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2677 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x4.c", |
| 2678 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x8.c", |
| 2679 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x12.c", |
| 2680 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x16.c", |
| 2681 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x20.c", |
| 2682 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x24.c", |
| 2683 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x4.c", |
| 2684 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x8.c", |
| 2685 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x12.c", |
| 2686 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x16.c", |
| 2687 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x20.c", |
| 2688 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x24.c", |
| 2689 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x4.c", |
| 2690 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x8.c", |
| 2691 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x12.c", |
| 2692 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x16.c", |
| 2693 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x20.c", |
| 2694 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x24.c", |
| 2695 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x4.c", |
| 2696 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x8.c", |
| 2697 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x12.c", |
| 2698 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x16.c", |
| 2699 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x20.c", |
| 2700 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x24.c", |
| 2701 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x4.c", |
| 2702 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x8.c", |
| 2703 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x12.c", |
| 2704 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x16.c", |
| 2705 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x20.c", |
| 2706 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x24.c", |
| 2707 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x4.c", |
| 2708 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x8.c", |
| 2709 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x12.c", |
| 2710 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x16.c", |
| 2711 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x20.c", |
| 2712 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x24.c", |
| 2713 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x4.c", |
| 2714 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x8.c", |
| 2715 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x12.c", |
| 2716 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x16.c", |
| 2717 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x20.c", |
| 2718 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x24.c", |
| 2719 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x4.c", |
| 2720 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x8.c", |
| 2721 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x12.c", |
| 2722 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x16.c", |
| 2723 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x20.c", |
| 2724 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x24.c", |
| 2725 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x4.c", |
| 2726 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x8.c", |
| 2727 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x12.c", |
| 2728 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x16.c", |
| 2729 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x20.c", |
| 2730 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x24.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 2731 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x4.c", |
| 2732 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x8.c", |
| 2733 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x12.c", |
| 2734 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x16.c", |
| 2735 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x20.c", |
| 2736 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x24.c", |
| 2737 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x28.c", |
| 2738 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x32.c", |
| 2739 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x36.c", |
| 2740 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x40.c", |
| 2741 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x4.c", |
| 2742 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x8.c", |
| 2743 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x12.c", |
| 2744 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x16.c", |
| 2745 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x20.c", |
| 2746 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x24.c", |
| 2747 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x28.c", |
| 2748 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x32.c", |
| 2749 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x36.c", |
| 2750 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x40.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 2751 | "src/math/exp-neonfma-rr2-lut64-p2.c", |
| 2752 | "src/math/exp-neonfma-rr2-p5.c", |
Frank Barchard | e7223ee | 2020-12-04 19:04:01 -0800 | [diff] [blame] | 2753 | "src/math/expm1minus-neonfma-rr1-lut16-p3.c", |
| 2754 | "src/math/expm1minus-neonfma-rr1-p6.c", |
Marat Dukhan | 9dd119a | 2020-11-20 18:20:04 -0800 | [diff] [blame] | 2755 | "src/math/expminus-neonfma-rr2-lut64-p2.c", |
| 2756 | "src/math/expminus-neonfma-rr2-lut2048-p1.c", |
| 2757 | "src/math/expminus-neonfma-rr2-p5.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2758 | "src/math/sigmoid-neonfma-rr1-lut64-p2-nr1recps1fma.c", |
| 2759 | "src/math/sigmoid-neonfma-rr1-lut64-p2-nr2fma.c", |
| 2760 | "src/math/sigmoid-neonfma-rr1-lut64-p2-nr2recps.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2761 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma.c", |
| 2762 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-nr2fma.c", |
| 2763 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-nr2recps.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2764 | "src/math/sigmoid-neonfma-rr1-p5-nr1recps1fma.c", |
| 2765 | "src/math/sigmoid-neonfma-rr1-p5-nr2fma.c", |
| 2766 | "src/math/sigmoid-neonfma-rr1-p5-nr2recps.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2767 | "src/math/sigmoid-neonfma-rr2-lut64-p2-nr1recps1fma.c", |
| 2768 | "src/math/sigmoid-neonfma-rr2-lut64-p2-nr2fma.c", |
| 2769 | "src/math/sigmoid-neonfma-rr2-lut64-p2-nr2recps.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2770 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-nr1recps1fma.c", |
| 2771 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-nr2fma.c", |
| 2772 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-nr2recps.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2773 | "src/math/sigmoid-neonfma-rr2-p5-nr1recps1fma.c", |
| 2774 | "src/math/sigmoid-neonfma-rr2-p5-nr2fma.c", |
| 2775 | "src/math/sigmoid-neonfma-rr2-p5-nr2recps.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 2776 | "src/math/sqrt-neonfma-nr1fma.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 2777 | "src/math/sqrt-neonfma-nr1rsqrts1fma1adj.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2778 | "src/math/sqrt-neonfma-nr2fma.c", |
| 2779 | "src/math/sqrt-neonfma-nr2fma1adj.c", |
| 2780 | "src/math/sqrt-neonfma-nr3fma.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2781 | ] |
| 2782 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2783 | PROD_AARCH64_NEONFMA_MICROKERNEL_SRCS = [ |
| 2784 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neonfma-2x2.c", |
| 2785 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-3x4.c", |
| 2786 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-2x4-acc2.c", |
| 2787 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-4x4.c", |
| 2788 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc2.c", |
| 2789 | "src/f32-gemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 2790 | "src/f32-gemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 2791 | "src/f32-gemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 2792 | "src/f32-igemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 2793 | "src/f32-igemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 2794 | "src/f32-igemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 2795 | "src/f32-spmm/gen/32x2-minmax-neonfma.c", |
| 2796 | "src/f32-spmm/gen/32x4-minmax-neonfma.c", |
| 2797 | "src/f32-vbinary/gen/vdiv-minmax-neon-x8.c", |
| 2798 | "src/f32-vbinary/gen/vdivc-minmax-neon-x8.c", |
| 2799 | "src/f32-vbinary/gen/vrdivc-minmax-neon-x8.c", |
| 2800 | "src/f32-vsqrt/gen/neon-sqrt-x4.c", |
| 2801 | ] |
| 2802 | |
| 2803 | ALL_AARCH64_NEONFMA_MICROKERNEL_SRCS = [ |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 2804 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2805 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neonfma-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2806 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2807 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neonfma-2x2.c", |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 2808 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2809 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neonfma-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2810 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2811 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neonfma-2x2.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 2812 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neonfma-2x2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2813 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4-acc2.c", |
| 2814 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4-acc3.c", |
| 2815 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4-acc4.c", |
Marat Dukhan | 1268a24 | 2020-10-24 00:36:32 -0700 | [diff] [blame] | 2816 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2817 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-2x4-acc2.c", |
Marat Dukhan | 1268a24 | 2020-10-24 00:36:32 -0700 | [diff] [blame] | 2818 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-2x4.c", |
| 2819 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-3x4.c", |
| 2820 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-4x4.c", |
| 2821 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-5x4.c", |
| 2822 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-6x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 2823 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4-acc2.c", |
| 2824 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4-acc3.c", |
| 2825 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2826 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 2827 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-2x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2828 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-2x4.c", |
| 2829 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-3x4.c", |
| 2830 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-4x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2831 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc2.c", |
| 2832 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc3.c", |
| 2833 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc4.c", |
| 2834 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc5.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2835 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2836 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-2x4-acc2.c", |
| 2837 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-2x4-acc3.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2838 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-2x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2839 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-3x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2840 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-3x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2841 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-4x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2842 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-4x4.c", |
| 2843 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-5x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 2844 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc2.c", |
| 2845 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc3.c", |
| 2846 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc4.c", |
| 2847 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc5.c", |
| 2848 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4.c", |
| 2849 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-2x4-acc2.c", |
| 2850 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-2x4-acc3.c", |
| 2851 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-2x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 2852 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-3x4-acc2.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 2853 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-3x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2854 | "src/f32-gemm/gen-inc/1x8inc-minmax-neonfma-lane-ld64.c", |
| 2855 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-lane-ld64.c", |
| 2856 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-lane-ld128.c", |
| 2857 | "src/f32-gemm/gen-inc/5x8inc-minmax-neonfma-lane-ld64.c", |
| 2858 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-lane-ld64.c", |
| 2859 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-lane-ld128.c", |
| 2860 | "src/f32-gemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 2861 | "src/f32-gemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 2862 | "src/f32-gemm/gen/4x8-minmax-neonfma-lane-ld64.c", |
| 2863 | "src/f32-gemm/gen/4x8-minmax-neonfma-lane-ld128.c", |
| 2864 | "src/f32-gemm/gen/5x8-minmax-neonfma-lane-ld64.c", |
| 2865 | "src/f32-gemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 2866 | "src/f32-gemm/gen/6x8-minmax-neonfma-lane-ld128.c", |
| 2867 | "src/f32-igemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 2868 | "src/f32-igemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 2869 | "src/f32-igemm/gen/4x4-minmax-neonfma-lane-ld64.c", |
| 2870 | "src/f32-igemm/gen/4x8-minmax-neonfma-lane-ld64.c", |
| 2871 | "src/f32-igemm/gen/4x8-minmax-neonfma-lane-ld128.c", |
| 2872 | "src/f32-igemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 2873 | "src/f32-igemm/gen/6x8-minmax-neonfma-lane-ld128.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 2874 | "src/f32-spmm/gen/4x2-minmax-neonfma.c", |
| 2875 | "src/f32-spmm/gen/4x4-minmax-neonfma.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 2876 | "src/f32-spmm/gen/8x2-minmax-neonfma.c", |
| 2877 | "src/f32-spmm/gen/8x4-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2878 | "src/f32-spmm/gen/12x2-minmax-neonfma.c", |
| 2879 | "src/f32-spmm/gen/12x4-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2880 | "src/f32-spmm/gen/16x2-minmax-neonfma.c", |
| 2881 | "src/f32-spmm/gen/16x4-minmax-neonfma.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 2882 | "src/f32-spmm/gen/32x2-minmax-neonfma.c", |
| 2883 | "src/f32-spmm/gen/32x4-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2884 | "src/f32-vbinary/gen/vdiv-minmax-neon-x4.c", |
| 2885 | "src/f32-vbinary/gen/vdiv-minmax-neon-x8.c", |
| 2886 | "src/f32-vbinary/gen/vdivc-minmax-neon-x4.c", |
| 2887 | "src/f32-vbinary/gen/vdivc-minmax-neon-x8.c", |
| 2888 | "src/f32-vbinary/gen/vrdivc-minmax-neon-x4.c", |
| 2889 | "src/f32-vbinary/gen/vrdivc-minmax-neon-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2890 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x4.c", |
| 2891 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x8.c", |
| 2892 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x12.c", |
| 2893 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x16.c", |
| 2894 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x20.c", |
| 2895 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x24.c", |
| 2896 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x4.c", |
| 2897 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x8.c", |
| 2898 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x12.c", |
| 2899 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x16.c", |
| 2900 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x20.c", |
| 2901 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x24.c", |
| 2902 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x4.c", |
| 2903 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x8.c", |
| 2904 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x12.c", |
| 2905 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x16.c", |
| 2906 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x20.c", |
| 2907 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x24.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 2908 | "src/f32-vsqrt/gen/neon-sqrt-x4.c", |
| 2909 | "src/f32-vsqrt/gen/neon-sqrt-x8.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2910 | "src/math/sigmoid-neonfma-rr1-lut64-p2-div.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2911 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-div.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2912 | "src/math/sigmoid-neonfma-rr1-p5-div.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2913 | "src/math/sigmoid-neonfma-rr2-lut64-p2-div.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2914 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-div.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2915 | "src/math/sigmoid-neonfma-rr2-p5-div.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2916 | ] |
| 2917 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2918 | PROD_NEONV8_MICROKERNEL_SRCS = [ |
| 2919 | "src/f32-vrnd/gen/vrndd-neonv8-x8.c", |
| 2920 | "src/f32-vrnd/gen/vrndne-neonv8-x8.c", |
| 2921 | "src/f32-vrnd/gen/vrndu-neonv8-x8.c", |
| 2922 | "src/f32-vrnd/gen/vrndz-neonv8-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2923 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mla8-ld64.c", |
Frank Barchard | 7da8b02 | 2021-08-31 09:49:10 -0700 | [diff] [blame] | 2924 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mla8-ld64.c", |
| 2925 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mla8-ld64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2926 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
| 2927 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2928 | "src/qc8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
| 2929 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
| 2930 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2931 | "src/qc8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
| 2932 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
| 2933 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2934 | "src/qc8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
| 2935 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
| 2936 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2937 | "src/qc8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 2938 | "src/qs8-vmul/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 2939 | "src/qs8-vmulc/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 2940 | "src/qu8-vmul/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 2941 | "src/qu8-vmulc/gen/minmax-fp32-neonv8-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2942 | ] |
| 2943 | |
| 2944 | ALL_NEONV8_MICROKERNEL_SRCS = [ |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 2945 | "src/f32-vrnd/gen/vrndd-neonv8-x4.c", |
| 2946 | "src/f32-vrnd/gen/vrndd-neonv8-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2947 | "src/f32-vrnd/gen/vrndne-neonv8-x4.c", |
| 2948 | "src/f32-vrnd/gen/vrndne-neonv8-x8.c", |
| 2949 | "src/f32-vrnd/gen/vrndu-neonv8-x4.c", |
| 2950 | "src/f32-vrnd/gen/vrndu-neonv8-x8.c", |
| 2951 | "src/f32-vrnd/gen/vrndz-neonv8-x4.c", |
| 2952 | "src/f32-vrnd/gen/vrndz-neonv8-x8.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 2953 | "src/math/roundd-neonv8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2954 | "src/math/roundne-neonv8.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 2955 | "src/math/roundu-neonv8.c", |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 2956 | "src/math/roundz-neonv8.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2957 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neonv8-mla8-ld64.c", |
| 2958 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2959 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2960 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mla8-ld64.c", |
| 2961 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2962 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2963 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mla8-ld64.c", |
| 2964 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mla8-ld128.c", |
| 2965 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul8-ld64.c", |
| 2966 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2967 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2968 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mla8-ld64.c", |
| 2969 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mla8-ld128.c", |
| 2970 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul8-ld64.c", |
| 2971 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2972 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul16.c", |
| 2973 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-neonv8-mul16.c", |
| 2974 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-neonv8-mul16.c", |
| 2975 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-neonv8-mul16.c", |
| 2976 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2977 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2978 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2979 | "src/qc8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2980 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2981 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2982 | "src/qc8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2983 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2984 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2985 | "src/qc8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2986 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2987 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2988 | "src/qc8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2989 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul16.c", |
| 2990 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul16.c", |
| 2991 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul16.c", |
| 2992 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul16.c", |
| 2993 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-neonv8-mul16.c", |
| 2994 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-neonv8-mul16.c", |
| 2995 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-neonv8-mul16.c", |
| 2996 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2997 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2998 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2999 | "src/qs8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 3000 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 3001 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 3002 | "src/qs8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 3003 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 3004 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 3005 | "src/qs8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 3006 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 3007 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 3008 | "src/qs8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 3009 | "src/qs8-vmul/gen/minmax-fp32-neonv8-ld64-x8.c", |
| 3010 | "src/qs8-vmul/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 3011 | "src/qs8-vmul/gen/minmax-fp32-neonv8-ld128-x16.c", |
| 3012 | "src/qs8-vmulc/gen/minmax-fp32-neonv8-ld64-x8.c", |
| 3013 | "src/qs8-vmulc/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 3014 | "src/qs8-vmulc/gen/minmax-fp32-neonv8-ld128-x16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 3015 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul16.c", |
| 3016 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul16.c", |
| 3017 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul16.c", |
| 3018 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul16.c", |
| 3019 | "src/qu8-dwconv/gen/up24x9-minmax-fp32-neonv8-mul16.c", |
| 3020 | "src/qu8-dwconv/gen/up24x25-minmax-fp32-neonv8-mul16.c", |
| 3021 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-neonv8-mul16.c", |
| 3022 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 3023 | "src/qu8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
| 3024 | "src/qu8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
| 3025 | "src/qu8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
| 3026 | "src/qu8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 4a7b70f | 2021-08-02 18:18:10 -0700 | [diff] [blame] | 3027 | "src/qu8-vmul/gen/minmax-fp32-neonv8-ld64-x8.c", |
| 3028 | "src/qu8-vmul/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 3029 | "src/qu8-vmul/gen/minmax-fp32-neonv8-ld128-x16.c", |
| 3030 | "src/qu8-vmulc/gen/minmax-fp32-neonv8-ld64-x8.c", |
| 3031 | "src/qu8-vmulc/gen/minmax-fp32-neonv8-ld64-x16.c", |
| 3032 | "src/qu8-vmulc/gen/minmax-fp32-neonv8-ld128-x16.c", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 3033 | ] |
| 3034 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3035 | PROD_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS = [ |
| 3036 | "src/f16-dwconv/gen/up8x25-minmax-neonfp16arith-acc2.c", |
| 3037 | "src/f16-dwconv/gen/up16x4-minmax-neonfp16arith.c", |
| 3038 | "src/f16-dwconv/gen/up16x9-minmax-neonfp16arith.c", |
| 3039 | "src/f16-gavgpool/7p7x-minmax-neonfp16arith-c8.c", |
| 3040 | "src/f16-gavgpool/7x-minmax-neonfp16arith-c8.c", |
| 3041 | "src/f16-gemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 3042 | "src/f16-gemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 3043 | "src/f16-igemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 3044 | "src/f16-igemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 3045 | "src/f16-vbinary/gen/vadd-minmax-neonfp16arith-x16.c", |
| 3046 | "src/f16-vbinary/gen/vaddc-minmax-neonfp16arith-x16.c", |
| 3047 | "src/f16-vbinary/gen/vmul-minmax-neonfp16arith-x16.c", |
| 3048 | "src/f16-vbinary/gen/vmulc-minmax-neonfp16arith-x16.c", |
| 3049 | "src/f16-vhswish/gen/vhswish-neonfp16arith-x16.c", |
| 3050 | "src/f16-vmulcaddc/gen/c8-minmax-neonfp16arith-2x.c", |
| 3051 | ] |
| 3052 | |
| 3053 | ALL_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS = [ |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 3054 | "src/f16-dwconv/gen/up8x4-minmax-neonfp16arith-acc2.c", |
| 3055 | "src/f16-dwconv/gen/up8x4-minmax-neonfp16arith.c", |
| 3056 | "src/f16-dwconv/gen/up8x9-minmax-neonfp16arith-acc2.c", |
| 3057 | "src/f16-dwconv/gen/up8x9-minmax-neonfp16arith.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3058 | "src/f16-dwconv/gen/up8x25-minmax-neonfp16arith-acc2.c", |
| 3059 | "src/f16-dwconv/gen/up8x25-minmax-neonfp16arith.c", |
| 3060 | "src/f16-dwconv/gen/up16x4-minmax-neonfp16arith-acc2.c", |
| 3061 | "src/f16-dwconv/gen/up16x4-minmax-neonfp16arith.c", |
| 3062 | "src/f16-dwconv/gen/up16x9-minmax-neonfp16arith-acc2.c", |
| 3063 | "src/f16-dwconv/gen/up16x9-minmax-neonfp16arith.c", |
| 3064 | "src/f16-dwconv/gen/up16x25-minmax-neonfp16arith-acc2.c", |
| 3065 | "src/f16-dwconv/gen/up16x25-minmax-neonfp16arith.c", |
Frank Barchard | 0bb49a7 | 2020-06-04 11:35:11 -0700 | [diff] [blame] | 3066 | "src/f16-gavgpool/7p7x-minmax-neonfp16arith-c8.c", |
| 3067 | "src/f16-gavgpool/7x-minmax-neonfp16arith-c8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3068 | "src/f16-gemm/gen-inc/1x8inc-minmax-neonfp16arith-ld64.c", |
| 3069 | "src/f16-gemm/gen-inc/1x16inc-minmax-neonfp16arith-ld64.c", |
| 3070 | "src/f16-gemm/gen-inc/4x8inc-minmax-neonfp16arith-ld64.c", |
| 3071 | "src/f16-gemm/gen-inc/4x16inc-minmax-neonfp16arith-ld64.c", |
| 3072 | "src/f16-gemm/gen-inc/6x8inc-minmax-neonfp16arith-ld64.c", |
| 3073 | "src/f16-gemm/gen-inc/6x16inc-minmax-neonfp16arith-ld64.c", |
| 3074 | "src/f16-gemm/gen-inc/8x8inc-minmax-neonfp16arith-ld64.c", |
| 3075 | "src/f16-gemm/gen-inc/8x16inc-minmax-neonfp16arith-ld64.c", |
| 3076 | "src/f16-gemm/gen/1x8-minmax-neonfp16arith-ld64.c", |
| 3077 | "src/f16-gemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 3078 | "src/f16-gemm/gen/4x8-minmax-neonfp16arith-ld64.c", |
| 3079 | "src/f16-gemm/gen/4x16-minmax-neonfp16arith-ld64.c", |
| 3080 | "src/f16-gemm/gen/6x8-minmax-neonfp16arith-ld64.c", |
| 3081 | "src/f16-gemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 3082 | "src/f16-gemm/gen/8x8-minmax-neonfp16arith-ld64.c", |
| 3083 | "src/f16-gemm/gen/8x16-minmax-neonfp16arith-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3084 | "src/f16-igemm/gen/1x8-minmax-neonfp16arith-ld64.c", |
| 3085 | "src/f16-igemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 3086 | "src/f16-igemm/gen/4x8-minmax-neonfp16arith-ld64.c", |
| 3087 | "src/f16-igemm/gen/4x16-minmax-neonfp16arith-ld64.c", |
| 3088 | "src/f16-igemm/gen/6x8-minmax-neonfp16arith-ld64.c", |
| 3089 | "src/f16-igemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 3090 | "src/f16-igemm/gen/8x8-minmax-neonfp16arith-ld64.c", |
| 3091 | "src/f16-igemm/gen/8x16-minmax-neonfp16arith-ld64.c", |
Frank Barchard | b196659 | 2020-05-12 13:47:06 -0700 | [diff] [blame] | 3092 | "src/f16-prelu/gen/neonfp16arith-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 3093 | "src/f16-prelu/gen/neonfp16arith-2x16.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 3094 | "src/f16-spmm/gen/8x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3095 | "src/f16-spmm/gen/8x1-minmax-neonfp16arith.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 3096 | "src/f16-spmm/gen/16x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3097 | "src/f16-spmm/gen/16x1-minmax-neonfp16arith.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 3098 | "src/f16-spmm/gen/24x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3099 | "src/f16-spmm/gen/24x1-minmax-neonfp16arith.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 3100 | "src/f16-spmm/gen/32x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3101 | "src/f16-spmm/gen/32x1-minmax-neonfp16arith.c", |
| 3102 | "src/f16-vbinary/gen/vadd-minmax-neonfp16arith-x8.c", |
| 3103 | "src/f16-vbinary/gen/vadd-minmax-neonfp16arith-x16.c", |
| 3104 | "src/f16-vbinary/gen/vaddc-minmax-neonfp16arith-x8.c", |
| 3105 | "src/f16-vbinary/gen/vaddc-minmax-neonfp16arith-x16.c", |
| 3106 | "src/f16-vbinary/gen/vdiv-minmax-neonfp16arith-x8.c", |
| 3107 | "src/f16-vbinary/gen/vdiv-minmax-neonfp16arith-x16.c", |
| 3108 | "src/f16-vbinary/gen/vdivc-minmax-neonfp16arith-x8.c", |
| 3109 | "src/f16-vbinary/gen/vdivc-minmax-neonfp16arith-x16.c", |
| 3110 | "src/f16-vbinary/gen/vmax-neonfp16arith-x8.c", |
| 3111 | "src/f16-vbinary/gen/vmax-neonfp16arith-x16.c", |
| 3112 | "src/f16-vbinary/gen/vmaxc-neonfp16arith-x8.c", |
| 3113 | "src/f16-vbinary/gen/vmaxc-neonfp16arith-x16.c", |
| 3114 | "src/f16-vbinary/gen/vmin-neonfp16arith-x8.c", |
| 3115 | "src/f16-vbinary/gen/vmin-neonfp16arith-x16.c", |
| 3116 | "src/f16-vbinary/gen/vminc-neonfp16arith-x8.c", |
| 3117 | "src/f16-vbinary/gen/vminc-neonfp16arith-x16.c", |
| 3118 | "src/f16-vbinary/gen/vmul-minmax-neonfp16arith-x8.c", |
| 3119 | "src/f16-vbinary/gen/vmul-minmax-neonfp16arith-x16.c", |
| 3120 | "src/f16-vbinary/gen/vmulc-minmax-neonfp16arith-x8.c", |
| 3121 | "src/f16-vbinary/gen/vmulc-minmax-neonfp16arith-x16.c", |
| 3122 | "src/f16-vbinary/gen/vrdivc-minmax-neonfp16arith-x8.c", |
| 3123 | "src/f16-vbinary/gen/vrdivc-minmax-neonfp16arith-x16.c", |
| 3124 | "src/f16-vbinary/gen/vrsubc-minmax-neonfp16arith-x8.c", |
| 3125 | "src/f16-vbinary/gen/vrsubc-minmax-neonfp16arith-x16.c", |
| 3126 | "src/f16-vbinary/gen/vsub-minmax-neonfp16arith-x8.c", |
| 3127 | "src/f16-vbinary/gen/vsub-minmax-neonfp16arith-x16.c", |
| 3128 | "src/f16-vbinary/gen/vsubc-minmax-neonfp16arith-x8.c", |
| 3129 | "src/f16-vbinary/gen/vsubc-minmax-neonfp16arith-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3130 | "src/f16-vclamp/gen/vclamp-neonfp16arith-x8.c", |
| 3131 | "src/f16-vclamp/gen/vclamp-neonfp16arith-x16.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 3132 | "src/f16-vhswish/gen/vhswish-neonfp16arith-x8.c", |
| 3133 | "src/f16-vhswish/gen/vhswish-neonfp16arith-x16.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3134 | "src/f16-vmulcaddc/gen/c8-minmax-neonfp16arith-2x.c", |
| 3135 | "src/f16-vmulcaddc/gen/c16-minmax-neonfp16arith-2x.c", |
Frank Barchard | d4416d6 | 2021-05-17 15:51:37 -0700 | [diff] [blame] | 3136 | "src/f16-vrelu/gen/vrelu-neonfp16arith-x8.c", |
| 3137 | "src/f16-vrelu/gen/vrelu-neonfp16arith-x16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3138 | ] |
| 3139 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3140 | PROD_NEONDOT_MICROKERNEL_SRCS = [ |
| 3141 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3142 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 3143 | "src/qc8-gemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 3144 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 3145 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3146 | "src/qc8-igemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 3147 | "src/qc8-igemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 3148 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 3149 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neondot.c", |
| 3150 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neondot.c", |
| 3151 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neondot.c", |
| 3152 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neondot.c", |
| 3153 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neondot.c", |
| 3154 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neondot.c", |
| 3155 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neondot.c", |
| 3156 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 8b69802 | 2021-08-26 11:17:32 -0700 | [diff] [blame] | 3157 | "src/qu8-gemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Frank Barchard | de9c64a | 2021-08-17 18:32:50 -0700 | [diff] [blame] | 3158 | "src/qu8-gemm/gen/1x16c4-minmax-rndnu-neondot.c", |
| 3159 | "src/qu8-gemm/gen/2x16c4-minmax-rndnu-neondot.c", |
| 3160 | "src/qu8-gemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 8b69802 | 2021-08-26 11:17:32 -0700 | [diff] [blame] | 3161 | "src/qu8-igemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Frank Barchard | de9c64a | 2021-08-17 18:32:50 -0700 | [diff] [blame] | 3162 | "src/qu8-igemm/gen/1x16c4-minmax-rndnu-neondot.c", |
| 3163 | "src/qu8-igemm/gen/2x16c4-minmax-rndnu-neondot.c", |
| 3164 | "src/qu8-igemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3165 | ] |
| 3166 | |
| 3167 | ALL_NEONDOT_MICROKERNEL_SRCS = [ |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 3168 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3169 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 3170 | "src/qc8-gemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 3171 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 3172 | "src/qc8-gemm/gen/6x8c4-minmax-fp32-neondot.c", |
| 3173 | "src/qc8-gemm/gen/6x16c4-minmax-fp32-neondot.c", |
| 3174 | "src/qc8-gemm/gen/8x8c4-minmax-fp32-neondot.c", |
| 3175 | "src/qc8-gemm/gen/8x16c4-minmax-fp32-neondot.c", |
| 3176 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3177 | "src/qc8-igemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 3178 | "src/qc8-igemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 3179 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 3180 | "src/qc8-igemm/gen/6x8c4-minmax-fp32-neondot.c", |
| 3181 | "src/qc8-igemm/gen/6x16c4-minmax-fp32-neondot.c", |
| 3182 | "src/qc8-igemm/gen/8x8c4-minmax-fp32-neondot.c", |
| 3183 | "src/qc8-igemm/gen/8x16c4-minmax-fp32-neondot.c", |
Marat Dukhan | 18630de | 2021-06-02 22:20:01 -0700 | [diff] [blame] | 3184 | "src/qs8-gemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3185 | "src/qs8-gemm/gen/1x8c4-minmax-gemmlowp-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3186 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3187 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3188 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3189 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 4486f87 | 2021-08-07 15:22:50 -0700 | [diff] [blame] | 3190 | "src/qs8-gemm/gen/6x8c4-minmax-rndnu-neondot.c", |
| 3191 | "src/qs8-gemm/gen/6x16c4-minmax-rndnu-neondot.c", |
| 3192 | "src/qs8-gemm/gen/8x8c4-minmax-rndnu-neondot.c", |
| 3193 | "src/qs8-gemm/gen/8x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 18630de | 2021-06-02 22:20:01 -0700 | [diff] [blame] | 3194 | "src/qs8-igemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3195 | "src/qs8-igemm/gen/1x8c4-minmax-gemmlowp-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3196 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3197 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3198 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3199 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 4486f87 | 2021-08-07 15:22:50 -0700 | [diff] [blame] | 3200 | "src/qs8-igemm/gen/6x8c4-minmax-rndnu-neondot.c", |
| 3201 | "src/qs8-igemm/gen/6x16c4-minmax-rndnu-neondot.c", |
| 3202 | "src/qs8-igemm/gen/8x8c4-minmax-rndnu-neondot.c", |
| 3203 | "src/qs8-igemm/gen/8x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 3204 | "src/qu8-gemm/gen/1x8c4-minmax-rndnu-neondot.c", |
| 3205 | "src/qu8-gemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 3206 | "src/qu8-gemm/gen/2x8c4-minmax-rndnu-neondot.c", |
| 3207 | "src/qu8-gemm/gen/2x16c4-minmax-rndnu-neondot.c", |
| 3208 | "src/qu8-gemm/gen/3x8c4-minmax-rndnu-neondot.c", |
| 3209 | "src/qu8-gemm/gen/3x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 3210 | "src/qu8-gemm/gen/4x8c4-minmax-rndnu-neondot.c", |
| 3211 | "src/qu8-gemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 3212 | "src/qu8-gemm/gen/5x8c4-minmax-rndnu-neondot.c", |
| 3213 | "src/qu8-gemm/gen/5x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 3214 | "src/qu8-gemm/gen/6x8c4-minmax-rndnu-neondot.c", |
| 3215 | "src/qu8-gemm/gen/6x16c4-minmax-rndnu-neondot.c", |
| 3216 | "src/qu8-gemm/gen/8x8c4-minmax-rndnu-neondot.c", |
| 3217 | "src/qu8-gemm/gen/8x16c4-minmax-rndnu-neondot.c", |
| 3218 | "src/qu8-igemm/gen/1x8c4-minmax-rndnu-neondot.c", |
| 3219 | "src/qu8-igemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 3220 | "src/qu8-igemm/gen/2x8c4-minmax-rndnu-neondot.c", |
| 3221 | "src/qu8-igemm/gen/2x16c4-minmax-rndnu-neondot.c", |
| 3222 | "src/qu8-igemm/gen/3x8c4-minmax-rndnu-neondot.c", |
| 3223 | "src/qu8-igemm/gen/3x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 3224 | "src/qu8-igemm/gen/4x8c4-minmax-rndnu-neondot.c", |
| 3225 | "src/qu8-igemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | e033126 | 2021-08-11 23:18:59 -0700 | [diff] [blame] | 3226 | "src/qu8-igemm/gen/5x8c4-minmax-rndnu-neondot.c", |
| 3227 | "src/qu8-igemm/gen/5x16c4-minmax-rndnu-neondot.c", |
Frank Barchard | 88e839c | 2021-08-11 00:12:31 -0700 | [diff] [blame] | 3228 | "src/qu8-igemm/gen/6x8c4-minmax-rndnu-neondot.c", |
| 3229 | "src/qu8-igemm/gen/6x16c4-minmax-rndnu-neondot.c", |
| 3230 | "src/qu8-igemm/gen/8x8c4-minmax-rndnu-neondot.c", |
| 3231 | "src/qu8-igemm/gen/8x16c4-minmax-rndnu-neondot.c", |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 3232 | ] |
| 3233 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3234 | PROD_SSE_MICROKERNEL_SRCS = [ |
| 3235 | "src/f32-avgpool/9p8x-minmax-sse-c4.c", |
| 3236 | "src/f32-avgpool/9x-minmax-sse-c4.c", |
| 3237 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-sse-2x2.c", |
| 3238 | "src/f32-dwconv/gen/up8x4-minmax-sse.c", |
| 3239 | "src/f32-dwconv/gen/up8x9-minmax-sse.c", |
| 3240 | "src/f32-dwconv/gen/up8x25-minmax-sse.c", |
| 3241 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-2x4-acc2.c", |
| 3242 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc3.c", |
| 3243 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-4x4.c", |
| 3244 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4.c", |
| 3245 | "src/f32-gavgpool-cw/sse-x4.c", |
| 3246 | "src/f32-gavgpool/7p7x-minmax-sse-c4.c", |
| 3247 | "src/f32-gavgpool/7x-minmax-sse-c4.c", |
| 3248 | "src/f32-gemm/gen/1x8-minmax-sse-load1.c", |
| 3249 | "src/f32-gemm/gen/4x2c4-minmax-sse.c", |
| 3250 | "src/f32-gemm/gen/4x8-minmax-sse-load1.c", |
| 3251 | "src/f32-ibilinear-chw/gen/sse-p8.c", |
| 3252 | "src/f32-ibilinear/gen/sse-c8.c", |
| 3253 | "src/f32-igemm/gen/1x8-minmax-sse-load1.c", |
| 3254 | "src/f32-igemm/gen/4x2c4-minmax-sse.c", |
| 3255 | "src/f32-igemm/gen/4x8-minmax-sse-load1.c", |
| 3256 | "src/f32-maxpool/9p8x-minmax-sse-c4.c", |
| 3257 | "src/f32-pavgpool/9p8x-minmax-sse-c4.c", |
| 3258 | "src/f32-pavgpool/9x-minmax-sse-c4.c", |
| 3259 | "src/f32-rmax/sse.c", |
| 3260 | "src/f32-spmm/gen/32x1-minmax-sse.c", |
| 3261 | "src/f32-vbinary/gen/vadd-minmax-sse-x8.c", |
| 3262 | "src/f32-vbinary/gen/vaddc-minmax-sse-x8.c", |
| 3263 | "src/f32-vbinary/gen/vdiv-minmax-sse-x8.c", |
| 3264 | "src/f32-vbinary/gen/vdivc-minmax-sse-x8.c", |
| 3265 | "src/f32-vbinary/gen/vmax-sse-x8.c", |
| 3266 | "src/f32-vbinary/gen/vmaxc-sse-x8.c", |
| 3267 | "src/f32-vbinary/gen/vmin-sse-x8.c", |
| 3268 | "src/f32-vbinary/gen/vminc-sse-x8.c", |
| 3269 | "src/f32-vbinary/gen/vmul-minmax-sse-x8.c", |
| 3270 | "src/f32-vbinary/gen/vmulc-minmax-sse-x8.c", |
| 3271 | "src/f32-vbinary/gen/vrdivc-minmax-sse-x8.c", |
| 3272 | "src/f32-vbinary/gen/vrsubc-minmax-sse-x8.c", |
| 3273 | "src/f32-vbinary/gen/vsqrdiff-sse-x8.c", |
| 3274 | "src/f32-vbinary/gen/vsqrdiffc-sse-x8.c", |
| 3275 | "src/f32-vbinary/gen/vsub-minmax-sse-x8.c", |
| 3276 | "src/f32-vbinary/gen/vsubc-minmax-sse-x8.c", |
| 3277 | "src/f32-vclamp/gen/vclamp-sse-x8.c", |
| 3278 | "src/f32-vhswish/gen/vhswish-sse-x8.c", |
| 3279 | "src/f32-vlrelu/gen/vlrelu-sse-x8.c", |
| 3280 | "src/f32-vmulcaddc/gen/c4-minmax-sse-2x.c", |
| 3281 | "src/f32-vsqrt/gen/sse-sqrt-x4.c", |
| 3282 | "src/f32-vunary/gen/vabs-sse-x8.c", |
| 3283 | "src/f32-vunary/gen/vneg-sse-x8.c", |
| 3284 | "src/f32-vunary/gen/vsqr-sse-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3285 | "src/x32-packx/x4-sse.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3286 | ] |
| 3287 | |
| 3288 | ALL_SSE_MICROKERNEL_SRCS = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3289 | "src/f32-avgpool/9p8x-minmax-sse-c4.c", |
| 3290 | "src/f32-avgpool/9x-minmax-sse-c4.c", |
Erich Elsen | b123340 | 2020-06-08 15:53:15 -0700 | [diff] [blame] | 3291 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-sse-1x1.c", |
| 3292 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-sse-2x2.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3293 | "src/f32-dwconv/gen/up4x4-minmax-sse-acc2.c", |
| 3294 | "src/f32-dwconv/gen/up4x4-minmax-sse.c", |
| 3295 | "src/f32-dwconv/gen/up4x9-minmax-sse-acc2.c", |
| 3296 | "src/f32-dwconv/gen/up4x9-minmax-sse.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3297 | "src/f32-dwconv/gen/up4x25-minmax-sse-acc2.c", |
| 3298 | "src/f32-dwconv/gen/up4x25-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3299 | "src/f32-dwconv/gen/up8x4-minmax-sse-acc2.c", |
| 3300 | "src/f32-dwconv/gen/up8x4-minmax-sse.c", |
| 3301 | "src/f32-dwconv/gen/up8x9-minmax-sse-acc2.c", |
| 3302 | "src/f32-dwconv/gen/up8x9-minmax-sse.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3303 | "src/f32-dwconv/gen/up8x25-minmax-sse-acc2.c", |
| 3304 | "src/f32-dwconv/gen/up8x25-minmax-sse.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3305 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4-acc2.c", |
| 3306 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4-acc3.c", |
| 3307 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4-acc4.c", |
Marat Dukhan | 470078a | 2020-10-23 22:36:52 -0700 | [diff] [blame] | 3308 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3309 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-2x4-acc2.c", |
Marat Dukhan | 470078a | 2020-10-23 22:36:52 -0700 | [diff] [blame] | 3310 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-2x4.c", |
| 3311 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-3x4.c", |
| 3312 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-4x4.c", |
| 3313 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-5x4.c", |
| 3314 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-6x4.c", |
Marat Dukhan | 0ff9718 | 2020-10-25 19:14:03 -0700 | [diff] [blame] | 3315 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc2.c", |
| 3316 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc3.c", |
| 3317 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3318 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4.c", |
Marat Dukhan | 0ff9718 | 2020-10-25 19:14:03 -0700 | [diff] [blame] | 3319 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-2x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3320 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-2x4.c", |
| 3321 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-3x4.c", |
| 3322 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-4x4.c", |
Marat Dukhan | d050389 | 2020-10-30 08:22:04 -0700 | [diff] [blame] | 3323 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc2.c", |
| 3324 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc3.c", |
| 3325 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc4.c", |
| 3326 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc5.c", |
| 3327 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4.c", |
| 3328 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-2x4-acc2.c", |
| 3329 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-2x4-acc3.c", |
| 3330 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-2x4.c", |
| 3331 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-3x4-acc2.c", |
| 3332 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-3x4.c", |
| 3333 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-4x4-acc2.c", |
| 3334 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-4x4.c", |
| 3335 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-5x4.c", |
Marat Dukhan | ccca214 | 2020-10-30 17:32:45 -0700 | [diff] [blame] | 3336 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc2.c", |
| 3337 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc3.c", |
| 3338 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc4.c", |
| 3339 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc5.c", |
| 3340 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4.c", |
| 3341 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4-acc2.c", |
| 3342 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4-acc3.c", |
| 3343 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4.c", |
Marat Dukhan | ccca214 | 2020-10-30 17:32:45 -0700 | [diff] [blame] | 3344 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-3x4-acc2.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 3345 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-3x4.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 3346 | "src/f32-gavgpool-cw/sse-x4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3347 | "src/f32-gavgpool/7p7x-minmax-sse-c4.c", |
| 3348 | "src/f32-gavgpool/7x-minmax-sse-c4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3349 | "src/f32-gemm/gen-inc/1x8inc-minmax-sse-dup.c", |
| 3350 | "src/f32-gemm/gen-inc/1x8inc-minmax-sse-load1.c", |
| 3351 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3352 | "src/f32-gemm/gen-inc/3x8inc-minmax-sse-dup.c", |
| 3353 | "src/f32-gemm/gen-inc/3x8inc-minmax-sse-load1.c", |
| 3354 | "src/f32-gemm/gen-inc/3x8s4inc-minmax-sse.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3355 | "src/f32-gemm/gen-inc/4x8inc-minmax-sse-dup.c", |
| 3356 | "src/f32-gemm/gen-inc/4x8inc-minmax-sse-load1.c", |
| 3357 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3358 | "src/f32-gemm/gen-inc/5x8inc-minmax-sse-dup.c", |
| 3359 | "src/f32-gemm/gen-inc/5x8inc-minmax-sse-load1.c", |
| 3360 | "src/f32-gemm/gen-inc/5x8s4inc-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3361 | "src/f32-gemm/gen/1x8-minmax-sse-dup.c", |
| 3362 | "src/f32-gemm/gen/1x8-minmax-sse-load1.c", |
| 3363 | "src/f32-gemm/gen/1x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3364 | "src/f32-gemm/gen/3x8-minmax-sse-dup.c", |
| 3365 | "src/f32-gemm/gen/3x8-minmax-sse-load1.c", |
| 3366 | "src/f32-gemm/gen/3x8s4-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3367 | "src/f32-gemm/gen/4x2c4-minmax-sse.c", |
| 3368 | "src/f32-gemm/gen/4x8-minmax-sse-dup.c", |
| 3369 | "src/f32-gemm/gen/4x8-minmax-sse-load1.c", |
| 3370 | "src/f32-gemm/gen/4x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3371 | "src/f32-gemm/gen/5x8-minmax-sse-dup.c", |
| 3372 | "src/f32-gemm/gen/5x8-minmax-sse-load1.c", |
| 3373 | "src/f32-gemm/gen/5x8s4-minmax-sse.c", |
Artsiom Ablavatski | b3ffd58 | 2021-03-31 13:00:08 -0700 | [diff] [blame] | 3374 | "src/f32-ibilinear-chw/gen/sse-p4.c", |
| 3375 | "src/f32-ibilinear-chw/gen/sse-p8.c", |
Frank Barchard | 4a35204 | 2021-04-13 15:52:08 -0700 | [diff] [blame] | 3376 | "src/f32-ibilinear/gen/sse-c4.c", |
| 3377 | "src/f32-ibilinear/gen/sse-c8.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3378 | "src/f32-igemm/gen/1x8-minmax-sse-dup.c", |
| 3379 | "src/f32-igemm/gen/1x8-minmax-sse-load1.c", |
| 3380 | "src/f32-igemm/gen/1x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3381 | "src/f32-igemm/gen/3x8-minmax-sse-dup.c", |
| 3382 | "src/f32-igemm/gen/3x8-minmax-sse-load1.c", |
| 3383 | "src/f32-igemm/gen/3x8s4-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3384 | "src/f32-igemm/gen/4x2c4-minmax-sse.c", |
| 3385 | "src/f32-igemm/gen/4x8-minmax-sse-dup.c", |
| 3386 | "src/f32-igemm/gen/4x8-minmax-sse-load1.c", |
| 3387 | "src/f32-igemm/gen/4x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3388 | "src/f32-igemm/gen/5x8-minmax-sse-dup.c", |
| 3389 | "src/f32-igemm/gen/5x8-minmax-sse-load1.c", |
| 3390 | "src/f32-igemm/gen/5x8s4-minmax-sse.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3391 | "src/f32-maxpool/9p8x-minmax-sse-c4.c", |
| 3392 | "src/f32-pavgpool/9p8x-minmax-sse-c4.c", |
| 3393 | "src/f32-pavgpool/9x-minmax-sse-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3394 | "src/f32-ppmm/gen/4x8-minmax-sse.c", |
Marat Dukhan | 39b5e94 | 2020-06-24 15:03:48 -0700 | [diff] [blame] | 3395 | "src/f32-prelu/gen/sse-2x4.c", |
| 3396 | "src/f32-prelu/gen/sse-2x8.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3397 | "src/f32-rmax/sse.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 3398 | "src/f32-spmm/gen/4x1-minmax-sse.c", |
| 3399 | "src/f32-spmm/gen/8x1-minmax-sse.c", |
Erich Elsen | 6e80fdc | 2020-06-09 15:35:37 -0700 | [diff] [blame] | 3400 | "src/f32-spmm/gen/16x1-minmax-sse.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 3401 | "src/f32-spmm/gen/32x1-minmax-sse.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 3402 | "src/f32-vbinary/gen/vadd-minmax-sse-x4.c", |
| 3403 | "src/f32-vbinary/gen/vadd-minmax-sse-x8.c", |
| 3404 | "src/f32-vbinary/gen/vaddc-minmax-sse-x4.c", |
| 3405 | "src/f32-vbinary/gen/vaddc-minmax-sse-x8.c", |
| 3406 | "src/f32-vbinary/gen/vdiv-minmax-sse-x4.c", |
| 3407 | "src/f32-vbinary/gen/vdiv-minmax-sse-x8.c", |
| 3408 | "src/f32-vbinary/gen/vdivc-minmax-sse-x4.c", |
| 3409 | "src/f32-vbinary/gen/vdivc-minmax-sse-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 3410 | "src/f32-vbinary/gen/vmax-sse-x4.c", |
| 3411 | "src/f32-vbinary/gen/vmax-sse-x8.c", |
| 3412 | "src/f32-vbinary/gen/vmaxc-sse-x4.c", |
| 3413 | "src/f32-vbinary/gen/vmaxc-sse-x8.c", |
| 3414 | "src/f32-vbinary/gen/vmin-sse-x4.c", |
| 3415 | "src/f32-vbinary/gen/vmin-sse-x8.c", |
| 3416 | "src/f32-vbinary/gen/vminc-sse-x4.c", |
| 3417 | "src/f32-vbinary/gen/vminc-sse-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 3418 | "src/f32-vbinary/gen/vmul-minmax-sse-x4.c", |
| 3419 | "src/f32-vbinary/gen/vmul-minmax-sse-x8.c", |
| 3420 | "src/f32-vbinary/gen/vmulc-minmax-sse-x4.c", |
| 3421 | "src/f32-vbinary/gen/vmulc-minmax-sse-x8.c", |
| 3422 | "src/f32-vbinary/gen/vrdivc-minmax-sse-x4.c", |
| 3423 | "src/f32-vbinary/gen/vrdivc-minmax-sse-x8.c", |
| 3424 | "src/f32-vbinary/gen/vrsubc-minmax-sse-x4.c", |
| 3425 | "src/f32-vbinary/gen/vrsubc-minmax-sse-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 3426 | "src/f32-vbinary/gen/vsqrdiff-sse-x4.c", |
| 3427 | "src/f32-vbinary/gen/vsqrdiff-sse-x8.c", |
| 3428 | "src/f32-vbinary/gen/vsqrdiffc-sse-x4.c", |
| 3429 | "src/f32-vbinary/gen/vsqrdiffc-sse-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 3430 | "src/f32-vbinary/gen/vsub-minmax-sse-x4.c", |
| 3431 | "src/f32-vbinary/gen/vsub-minmax-sse-x8.c", |
| 3432 | "src/f32-vbinary/gen/vsubc-minmax-sse-x4.c", |
| 3433 | "src/f32-vbinary/gen/vsubc-minmax-sse-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3434 | "src/f32-vclamp/gen/vclamp-sse-x4.c", |
| 3435 | "src/f32-vclamp/gen/vclamp-sse-x8.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 3436 | "src/f32-vhswish/gen/vhswish-sse-x4.c", |
| 3437 | "src/f32-vhswish/gen/vhswish-sse-x8.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 3438 | "src/f32-vlrelu/gen/vlrelu-sse-x4.c", |
| 3439 | "src/f32-vlrelu/gen/vlrelu-sse-x8.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3440 | "src/f32-vmulcaddc/gen/c4-minmax-sse-2x.c", |
| 3441 | "src/f32-vmulcaddc/gen/c8-minmax-sse-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3442 | "src/f32-vrelu/gen/vrelu-sse-x4.c", |
| 3443 | "src/f32-vrelu/gen/vrelu-sse-x8.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 3444 | "src/f32-vsqrt/gen/sse-sqrt-x4.c", |
| 3445 | "src/f32-vsqrt/gen/sse-sqrt-x8.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 3446 | "src/f32-vunary/gen/vabs-sse-x4.c", |
| 3447 | "src/f32-vunary/gen/vabs-sse-x8.c", |
| 3448 | "src/f32-vunary/gen/vneg-sse-x4.c", |
| 3449 | "src/f32-vunary/gen/vneg-sse-x8.c", |
| 3450 | "src/f32-vunary/gen/vsqr-sse-x4.c", |
| 3451 | "src/f32-vunary/gen/vsqr-sse-x8.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 3452 | "src/math/roundd-sse-addsub.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3453 | "src/math/roundne-sse-addsub.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 3454 | "src/math/roundu-sse-addsub.c", |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 3455 | "src/math/roundz-sse-addsub.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 3456 | "src/math/sqrt-sse-hh1mac.c", |
| 3457 | "src/math/sqrt-sse-nr1mac.c", |
| 3458 | "src/math/sqrt-sse-nr2mac.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3459 | "src/x32-packx/x4-sse.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3460 | ] |
| 3461 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3462 | PROD_SSE2_MICROKERNEL_SRCS = [ |
| 3463 | "src/f32-argmaxpool/4x-sse2-c4.c", |
| 3464 | "src/f32-argmaxpool/9p8x-sse2-c4.c", |
| 3465 | "src/f32-argmaxpool/9x-sse2-c4.c", |
| 3466 | "src/f32-prelu/gen/sse2-2x8.c", |
| 3467 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x20-acc2.c", |
| 3468 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x12.c", |
| 3469 | "src/f32-vlrelu/gen/vlrelu-sse2-x8.c", |
| 3470 | "src/f32-vrnd/gen/vrndd-sse2-x8.c", |
| 3471 | "src/f32-vrnd/gen/vrndne-sse2-x8.c", |
| 3472 | "src/f32-vrnd/gen/vrndu-sse2-x8.c", |
| 3473 | "src/f32-vrnd/gen/vrndz-sse2-x8.c", |
| 3474 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x8.c", |
| 3475 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
| 3476 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
| 3477 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3478 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3479 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3480 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3481 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16-add16.c", |
| 3482 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16-add16.c", |
| 3483 | "src/qs8-gavgpool/gen/7p7x-minmax-sse2-c8-acc2.c", |
| 3484 | "src/qs8-gavgpool/gen/7x-minmax-sse2-c8-acc2.c", |
| 3485 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3486 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3487 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3488 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3489 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3490 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 3491 | "src/qs8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 3492 | "src/qs8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3493 | "src/qu8-avgpool/9p8x-minmax-sse2-c8.c", |
| 3494 | "src/qu8-avgpool/9x-minmax-sse2-c8.c", |
| 3495 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
| 3496 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
| 3497 | "src/qu8-gavgpool/7p7x-minmax-sse2-c8.c", |
| 3498 | "src/qu8-gavgpool/7x-minmax-sse2-c8.c", |
| 3499 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3500 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3501 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3502 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3503 | "src/qu8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3504 | "src/qu8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 3505 | "src/qu8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 3506 | "src/qu8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 3507 | "src/s8-maxpool/9p8x-minmax-sse2-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 3508 | "src/s8-vclamp/sse2-x64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3509 | "src/u8-maxpool/9p8x-minmax-sse2-c16.c", |
| 3510 | "src/u8-rmax/sse2.c", |
| 3511 | "src/u8-vclamp/sse2-x64.c", |
| 3512 | "src/x8-zip/x2-sse2.c", |
| 3513 | "src/x8-zip/x3-sse2.c", |
| 3514 | "src/x8-zip/x4-sse2.c", |
| 3515 | "src/x8-zip/xm-sse2.c", |
| 3516 | "src/x32-unpool/sse2.c", |
| 3517 | "src/x32-zip/x2-sse2.c", |
| 3518 | "src/x32-zip/x3-sse2.c", |
| 3519 | "src/x32-zip/x4-sse2.c", |
| 3520 | "src/x32-zip/xm-sse2.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 3521 | "src/xx-fill/sse2-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 3522 | "src/xx-pad/sse2.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3523 | ] |
| 3524 | |
| 3525 | ALL_SSE2_MICROKERNEL_SRCS = [ |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 3526 | "src/f32-argmaxpool/4x-sse2-c4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3527 | "src/f32-argmaxpool/9p8x-sse2-c4.c", |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 3528 | "src/f32-argmaxpool/9x-sse2-c4.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3529 | "src/f32-gemm/gen-inc/1x8inc-minmax-sse2-dup.c", |
| 3530 | "src/f32-gemm/gen-inc/3x8inc-minmax-sse2-dup.c", |
| 3531 | "src/f32-gemm/gen-inc/4x8inc-minmax-sse2-dup.c", |
| 3532 | "src/f32-gemm/gen-inc/5x8inc-minmax-sse2-dup.c", |
| 3533 | "src/f32-gemm/gen/1x8-minmax-sse2-dup.c", |
| 3534 | "src/f32-gemm/gen/3x8-minmax-sse2-dup.c", |
| 3535 | "src/f32-gemm/gen/4x8-minmax-sse2-dup.c", |
| 3536 | "src/f32-gemm/gen/5x8-minmax-sse2-dup.c", |
| 3537 | "src/f32-igemm/gen/1x8-minmax-sse2-dup.c", |
| 3538 | "src/f32-igemm/gen/3x8-minmax-sse2-dup.c", |
| 3539 | "src/f32-igemm/gen/4x8-minmax-sse2-dup.c", |
| 3540 | "src/f32-igemm/gen/5x8-minmax-sse2-dup.c", |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 3541 | "src/f32-prelu/gen/sse2-2x4.c", |
| 3542 | "src/f32-prelu/gen/sse2-2x8.c", |
Marat Dukhan | b39689d | 2020-01-24 13:32:20 -0800 | [diff] [blame] | 3543 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x4.c", |
Marat Dukhan | b39689d | 2020-01-24 13:32:20 -0800 | [diff] [blame] | 3544 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x8-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3545 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x8.c", |
Marat Dukhan | b39689d | 2020-01-24 13:32:20 -0800 | [diff] [blame] | 3546 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x12-acc2.c", |
| 3547 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x12-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3548 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x12.c", |
Marat Dukhan | b39689d | 2020-01-24 13:32:20 -0800 | [diff] [blame] | 3549 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x16-acc2.c", |
| 3550 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x16-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3551 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x16.c", |
Marat Dukhan | b39689d | 2020-01-24 13:32:20 -0800 | [diff] [blame] | 3552 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x20-acc2.c", |
| 3553 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x20-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3554 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x20.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 3555 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x4.c", |
| 3556 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x8.c", |
| 3557 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x12.c", |
| 3558 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x16.c", |
| 3559 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x20.c", |
| 3560 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x24.c", |
| 3561 | "src/f32-velu/gen/velu-sse2-rr2-p6-x4.c", |
| 3562 | "src/f32-velu/gen/velu-sse2-rr2-p6-x8.c", |
| 3563 | "src/f32-velu/gen/velu-sse2-rr2-p6-x12.c", |
| 3564 | "src/f32-velu/gen/velu-sse2-rr2-p6-x16.c", |
| 3565 | "src/f32-velu/gen/velu-sse2-rr2-p6-x20.c", |
| 3566 | "src/f32-velu/gen/velu-sse2-rr2-p6-x24.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 3567 | "src/f32-vlrelu/gen/vlrelu-sse2-x4.c", |
| 3568 | "src/f32-vlrelu/gen/vlrelu-sse2-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 3569 | "src/f32-vrnd/gen/vrndd-sse2-x4.c", |
| 3570 | "src/f32-vrnd/gen/vrndd-sse2-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3571 | "src/f32-vrnd/gen/vrndne-sse2-x4.c", |
| 3572 | "src/f32-vrnd/gen/vrndne-sse2-x8.c", |
| 3573 | "src/f32-vrnd/gen/vrndu-sse2-x4.c", |
| 3574 | "src/f32-vrnd/gen/vrndu-sse2-x8.c", |
| 3575 | "src/f32-vrnd/gen/vrndz-sse2-x4.c", |
| 3576 | "src/f32-vrnd/gen/vrndz-sse2-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3577 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x4.c", |
| 3578 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x8.c", |
| 3579 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x12.c", |
| 3580 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x16.c", |
| 3581 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x20.c", |
| 3582 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x24.c", |
| 3583 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x4.c", |
| 3584 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x8.c", |
| 3585 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x12.c", |
| 3586 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x16.c", |
| 3587 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x20.c", |
| 3588 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x24.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 3589 | "src/math/exp-sse2-rr2-lut64-p2.c", |
| 3590 | "src/math/exp-sse2-rr2-p5.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 3591 | "src/math/expm1minus-sse2-rr2-lut16-p3.c", |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 3592 | "src/math/expm1minus-sse2-rr2-p6.c", |
Frank Barchard | 3b80045 | 2020-11-22 12:12:35 -0800 | [diff] [blame] | 3593 | "src/math/expminus-sse2-rr2-p5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3594 | "src/math/roundd-sse2-cvt.c", |
| 3595 | "src/math/roundne-sse2-cvt.c", |
| 3596 | "src/math/roundu-sse2-cvt.c", |
| 3597 | "src/math/roundz-sse2-cvt.c", |
| 3598 | "src/math/sigmoid-sse2-rr2-lut64-p2-div.c", |
| 3599 | "src/math/sigmoid-sse2-rr2-lut64-p2-nr1.c", |
| 3600 | "src/math/sigmoid-sse2-rr2-lut64-p2-nr2.c", |
| 3601 | "src/math/sigmoid-sse2-rr2-p5-div.c", |
| 3602 | "src/math/sigmoid-sse2-rr2-p5-nr1.c", |
| 3603 | "src/math/sigmoid-sse2-rr2-p5-nr2.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3604 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3605 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3606 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3607 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3608 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3609 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3610 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3611 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 3612 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-sse2-mul16.c", |
| 3613 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3614 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3615 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3616 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3617 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3618 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3619 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3620 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3621 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3622 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3623 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3624 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3625 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3626 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3627 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3628 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3629 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3630 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3631 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3632 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3633 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3634 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3635 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3636 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3637 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3638 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3639 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3640 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3641 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3642 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3643 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 3644 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3645 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3646 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3647 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3648 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3649 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3650 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3651 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3652 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3653 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-sse2-mul16.c", |
| 3654 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-sse2-mul16.c", |
| 3655 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-sse2-mul16.c", |
| 3656 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-sse2-mul16.c", |
| 3657 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-sse2-mul16.c", |
Marat Dukhan | 159688f | 2020-08-06 10:34:29 -0700 | [diff] [blame] | 3658 | "src/qs8-gavgpool/gen/7p7x-minmax-sse2-c8-acc2.c", |
| 3659 | "src/qs8-gavgpool/gen/7p7x-minmax-sse2-c16-acc2.c", |
| 3660 | "src/qs8-gavgpool/gen/7p7x-minmax-sse2-c24-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3661 | "src/qs8-gavgpool/gen/7x-minmax-sse2-c8-acc2.c", |
| 3662 | "src/qs8-gavgpool/gen/7x-minmax-sse2-c16-acc2.c", |
| 3663 | "src/qs8-gavgpool/gen/7x-minmax-sse2-c24-acc2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3664 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3665 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3666 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3667 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3668 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3669 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3670 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3671 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3672 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3673 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3674 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3675 | "src/qs8-gemm/gen/2x4c8-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3676 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3677 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3678 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3679 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3680 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3681 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3682 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3683 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3684 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3685 | "src/qs8-gemm/gen/4x4c2-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3686 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3687 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3688 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3689 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3690 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3691 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3692 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3693 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3694 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3695 | "src/qs8-igemm/gen/2x4c8-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3696 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3697 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3698 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3699 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3700 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3701 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3702 | "src/qs8-igemm/gen/4x4c2-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | f62bbdc | 2020-08-04 13:59:04 -0700 | [diff] [blame] | 3703 | "src/qs8-requantization/fp32-sse2.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 3704 | "src/qs8-requantization/gemmlowp-sse2.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 3705 | "src/qs8-requantization/rndna-sse2.c", |
Marat Dukhan | d9f3ad4 | 2020-08-10 12:30:58 -0700 | [diff] [blame] | 3706 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3707 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x16.c", |
| 3708 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x24.c", |
| 3709 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x32.c", |
Marat Dukhan | 0270d9f | 2020-08-11 00:56:46 -0700 | [diff] [blame] | 3710 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3711 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x16.c", |
| 3712 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x24.c", |
| 3713 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x32.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 3714 | "src/qs8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 3715 | "src/qs8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x16.c", |
| 3716 | "src/qs8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 3717 | "src/qs8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x16.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 3718 | "src/qu8-avgpool/9p8x-minmax-sse2-c8.c", |
| 3719 | "src/qu8-avgpool/9x-minmax-sse2-c8.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 3720 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
| 3721 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
| 3722 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16.c", |
| 3723 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 3724 | "src/qu8-gavgpool/7p7x-minmax-sse2-c8.c", |
| 3725 | "src/qu8-gavgpool/7x-minmax-sse2-c8.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 3726 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
| 3727 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
| 3728 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3729 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
| 3730 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
| 3731 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
| 3732 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
| 3733 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 3734 | "src/qu8-gemm/gen/2x4c8-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 3735 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
| 3736 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
| 3737 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3738 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
| 3739 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
| 3740 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 3741 | "src/qu8-gemm/gen/4x4c2-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 3742 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
| 3743 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
| 3744 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3745 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
| 3746 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
| 3747 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
| 3748 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
| 3749 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 3750 | "src/qu8-igemm/gen/2x4c8-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 3751 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
| 3752 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
| 3753 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3754 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
| 3755 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
| 3756 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 3757 | "src/qu8-igemm/gen/4x4c2-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 3758 | "src/qu8-requantization/fp32-sse2.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 3759 | "src/qu8-requantization/gemmlowp-sse2.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 3760 | "src/qu8-requantization/rndna-sse2.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 3761 | "src/qu8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3762 | "src/qu8-vadd/gen/minmax-sse2-mul16-ld64-x16.c", |
| 3763 | "src/qu8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3764 | "src/qu8-vaddc/gen/minmax-sse2-mul16-ld64-x16.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 3765 | "src/qu8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 3766 | "src/qu8-vmul/gen/minmax-fp32-sse2-mul16-ld64-x16.c", |
| 3767 | "src/qu8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x8.c", |
| 3768 | "src/qu8-vmulc/gen/minmax-fp32-sse2-mul16-ld64-x16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 3769 | "src/s8-maxpool/9p8x-minmax-sse2-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 3770 | "src/s8-vclamp/sse2-x64.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3771 | "src/u8-maxpool/9p8x-minmax-sse2-c16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3772 | "src/u8-rmax/sse2.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 3773 | "src/u8-vclamp/sse2-x64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3774 | "src/x8-zip/x2-sse2.c", |
| 3775 | "src/x8-zip/x3-sse2.c", |
| 3776 | "src/x8-zip/x4-sse2.c", |
| 3777 | "src/x8-zip/xm-sse2.c", |
Marat Dukhan | 57dccd8 | 2020-04-14 00:53:10 -0700 | [diff] [blame] | 3778 | "src/x32-unpool/sse2.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3779 | "src/x32-zip/x2-sse2.c", |
| 3780 | "src/x32-zip/x3-sse2.c", |
| 3781 | "src/x32-zip/x4-sse2.c", |
| 3782 | "src/x32-zip/xm-sse2.c", |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 3783 | "src/xx-fill/sse2-x64.c", |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 3784 | "src/xx-pad/sse2.c", |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 3785 | ] |
| 3786 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3787 | PROD_SSSE3_MICROKERNEL_SRCS = [ |
| 3788 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-2x4-acc2.c", |
| 3789 | "src/qs8-gavgpool/gen/7p7x-minmax-ssse3-c8-acc2.c", |
| 3790 | "src/qs8-gavgpool/gen/7x-minmax-ssse3-c8-acc2.c", |
| 3791 | ] |
| 3792 | |
| 3793 | ALL_SSSE3_MICROKERNEL_SRCS = [ |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3794 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4-acc2.c", |
| 3795 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4-acc3.c", |
| 3796 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4-acc4.c", |
Marat Dukhan | 98f2eeb | 2020-10-23 23:13:41 -0700 | [diff] [blame] | 3797 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3798 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-2x4-acc2.c", |
Marat Dukhan | 98f2eeb | 2020-10-23 23:13:41 -0700 | [diff] [blame] | 3799 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-2x4.c", |
| 3800 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-3x4.c", |
| 3801 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-4x4.c", |
| 3802 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-5x4.c", |
| 3803 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-6x4.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 3804 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-ssse3-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3805 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-ssse3-mul16.c", |
| 3806 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-ssse3-mul16.c", |
| 3807 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-ssse3-mul16.c", |
| 3808 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-ssse3-mul16.c", |
| 3809 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-ssse3-mul16.c", |
Marat Dukhan | 159688f | 2020-08-06 10:34:29 -0700 | [diff] [blame] | 3810 | "src/qs8-gavgpool/gen/7p7x-minmax-ssse3-c8-acc2.c", |
| 3811 | "src/qs8-gavgpool/gen/7p7x-minmax-ssse3-c16-acc2.c", |
| 3812 | "src/qs8-gavgpool/gen/7p7x-minmax-ssse3-c24-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3813 | "src/qs8-gavgpool/gen/7x-minmax-ssse3-c8-acc2.c", |
| 3814 | "src/qs8-gavgpool/gen/7x-minmax-ssse3-c16-acc2.c", |
| 3815 | "src/qs8-gavgpool/gen/7x-minmax-ssse3-c24-acc2.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3816 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3817 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3818 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3819 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3820 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3821 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3822 | "src/qs8-gemm/gen/2x4c8-minmax-gemmlowp-ssse3-ld64.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3823 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3824 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3825 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 3826 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3827 | "src/qs8-gemm/gen/4x4c2-minmax-gemmlowp-ssse3-ld64.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3828 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3829 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3830 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3831 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3832 | "src/qs8-igemm/gen/2x4c8-minmax-gemmlowp-ssse3-ld64.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3833 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3834 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3835 | "src/qs8-igemm/gen/4x4c2-minmax-gemmlowp-ssse3-ld64.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 3836 | "src/qs8-requantization/gemmlowp-ssse3.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 3837 | "src/qs8-requantization/rndna-ssse3.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 3838 | "src/qu8-gemm/gen/2x4c8-minmax-gemmlowp-ssse3-ld64.c", |
| 3839 | "src/qu8-gemm/gen/4x4c2-minmax-gemmlowp-ssse3-ld64.c", |
| 3840 | "src/qu8-igemm/gen/2x4c8-minmax-gemmlowp-ssse3-ld64.c", |
| 3841 | "src/qu8-igemm/gen/4x4c2-minmax-gemmlowp-ssse3-ld64.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 3842 | "src/qu8-requantization/gemmlowp-ssse3.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 3843 | "src/qu8-requantization/rndna-ssse3.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3844 | ] |
| 3845 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3846 | PROD_SSE41_MICROKERNEL_SRCS = [ |
| 3847 | "src/f32-prelu/gen/sse41-2x8.c", |
| 3848 | "src/f32-vlrelu/gen/vlrelu-sse41-x8.c", |
| 3849 | "src/f32-vrnd/gen/vrndd-sse41-x8.c", |
| 3850 | "src/f32-vrnd/gen/vrndne-sse41-x8.c", |
| 3851 | "src/f32-vrnd/gen/vrndu-sse41-x8.c", |
| 3852 | "src/f32-vrnd/gen/vrndz-sse41-x8.c", |
| 3853 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x8.c", |
| 3854 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
| 3855 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
| 3856 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 3857 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 3858 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 3859 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 3860 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16-add16.c", |
| 3861 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16-add16.c", |
| 3862 | "src/qs8-gavgpool/gen/7p7x-minmax-sse41-c8-acc2.c", |
| 3863 | "src/qs8-gavgpool/gen/7x-minmax-sse41-c8-acc2.c", |
| 3864 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 3865 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 3866 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 3867 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 3868 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 3869 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 3870 | "src/qs8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
| 3871 | "src/qs8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3872 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
| 3873 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
| 3874 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 3875 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 3876 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 3877 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 3878 | "src/qu8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 3879 | "src/qu8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 3880 | "src/qu8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
| 3881 | "src/qu8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 3882 | "src/s8-maxpool/9p8x-minmax-sse41-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 3883 | "src/s8-vclamp/sse41-x64.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3884 | ] |
| 3885 | |
| 3886 | ALL_SSE41_MICROKERNEL_SRCS = [ |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 3887 | "src/f32-prelu/gen/sse41-2x4.c", |
| 3888 | "src/f32-prelu/gen/sse41-2x8.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 3889 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x4.c", |
| 3890 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x8.c", |
| 3891 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x12.c", |
| 3892 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x16.c", |
| 3893 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x20.c", |
| 3894 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x24.c", |
| 3895 | "src/f32-velu/gen/velu-sse41-rr2-p6-x4.c", |
| 3896 | "src/f32-velu/gen/velu-sse41-rr2-p6-x8.c", |
| 3897 | "src/f32-velu/gen/velu-sse41-rr2-p6-x12.c", |
| 3898 | "src/f32-velu/gen/velu-sse41-rr2-p6-x16.c", |
| 3899 | "src/f32-velu/gen/velu-sse41-rr2-p6-x20.c", |
| 3900 | "src/f32-velu/gen/velu-sse41-rr2-p6-x24.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 3901 | "src/f32-vlrelu/gen/vlrelu-sse41-x4.c", |
| 3902 | "src/f32-vlrelu/gen/vlrelu-sse41-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 3903 | "src/f32-vrnd/gen/vrndd-sse41-x4.c", |
| 3904 | "src/f32-vrnd/gen/vrndd-sse41-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3905 | "src/f32-vrnd/gen/vrndne-sse41-x4.c", |
| 3906 | "src/f32-vrnd/gen/vrndne-sse41-x8.c", |
| 3907 | "src/f32-vrnd/gen/vrndu-sse41-x4.c", |
| 3908 | "src/f32-vrnd/gen/vrndu-sse41-x8.c", |
| 3909 | "src/f32-vrnd/gen/vrndz-sse41-x4.c", |
| 3910 | "src/f32-vrnd/gen/vrndz-sse41-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3911 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x4.c", |
| 3912 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x8.c", |
| 3913 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x12.c", |
| 3914 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x16.c", |
| 3915 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x20.c", |
| 3916 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x24.c", |
| 3917 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x4.c", |
| 3918 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x8.c", |
| 3919 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x12.c", |
| 3920 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x16.c", |
| 3921 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x20.c", |
| 3922 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x24.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3923 | "src/math/roundd-sse41.c", |
| 3924 | "src/math/roundne-sse41.c", |
| 3925 | "src/math/roundu-sse41.c", |
| 3926 | "src/math/roundz-sse41.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3927 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3928 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 3929 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3930 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3931 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 3932 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3933 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3934 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 3935 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3936 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3937 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 3938 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse41-mul32.c", |
| 3939 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-sse41-mul16.c", |
| 3940 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-sse41-mul32.c", |
| 3941 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-sse41-mul16.c", |
| 3942 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3943 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3944 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3945 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3946 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3947 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3948 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3949 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3950 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3951 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3952 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3953 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3954 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3955 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3956 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3957 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3958 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3959 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3960 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3961 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3962 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3963 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3964 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3965 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3966 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3967 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3968 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3969 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3970 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3971 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3972 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 3973 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul32.c", |
| 3974 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-sse41-mul16.c", |
| 3975 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3976 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3977 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3978 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul32.c", |
| 3979 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-sse41-mul16.c", |
| 3980 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3981 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3982 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3983 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse41-mul32.c", |
| 3984 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-sse41-mul16.c", |
| 3985 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-sse41-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3986 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 3987 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3988 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse41-mul32.c", |
| 3989 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-sse41-mul16.c", |
| 3990 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-sse41-mul32.c", |
| 3991 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-sse41-mul16.c", |
| 3992 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-sse41-mul32.c", |
| 3993 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-sse41-mul16.c", |
| 3994 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-sse41-mul32.c", |
| 3995 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-sse41-mul16.c", |
| 3996 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-sse41-mul32.c", |
| 3997 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-sse41-mul16.c", |
| 3998 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-sse41-mul32.c", |
Marat Dukhan | 159688f | 2020-08-06 10:34:29 -0700 | [diff] [blame] | 3999 | "src/qs8-gavgpool/gen/7p7x-minmax-sse41-c8-acc2.c", |
| 4000 | "src/qs8-gavgpool/gen/7p7x-minmax-sse41-c16-acc2.c", |
| 4001 | "src/qs8-gavgpool/gen/7p7x-minmax-sse41-c24-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4002 | "src/qs8-gavgpool/gen/7x-minmax-sse41-c8-acc2.c", |
| 4003 | "src/qs8-gavgpool/gen/7x-minmax-sse41-c16-acc2.c", |
| 4004 | "src/qs8-gavgpool/gen/7x-minmax-sse41-c24-acc2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4005 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4006 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4007 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4008 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4009 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4010 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4011 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4012 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4013 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4014 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4015 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4016 | "src/qs8-gemm/gen/2x4c8-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4017 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4018 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4019 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4020 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4021 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4022 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4023 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4024 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4025 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4026 | "src/qs8-gemm/gen/4x4c2-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4027 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4028 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4029 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4030 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4031 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4032 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4033 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4034 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4035 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4036 | "src/qs8-igemm/gen/2x4c8-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4037 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4038 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4039 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4040 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4041 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4042 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4043 | "src/qs8-igemm/gen/4x4c2-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 4044 | "src/qs8-requantization/fp32-sse4.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 4045 | "src/qs8-requantization/gemmlowp-sse4.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 4046 | "src/qs8-requantization/rndna-sse4.c", |
Marat Dukhan | 0d979d5 | 2021-06-09 13:21:18 -0700 | [diff] [blame] | 4047 | "src/qs8-requantization/rndnu-sse4-sra.c", |
| 4048 | "src/qs8-requantization/rndnu-sse4-srl.c", |
Marat Dukhan | d9f3ad4 | 2020-08-10 12:30:58 -0700 | [diff] [blame] | 4049 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 4050 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x16.c", |
| 4051 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x24.c", |
| 4052 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x32.c", |
Marat Dukhan | bb9225e | 2020-09-06 22:40:56 -0700 | [diff] [blame] | 4053 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x8.c", |
| 4054 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x16.c", |
| 4055 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x24.c", |
| 4056 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x32.c", |
Marat Dukhan | 0270d9f | 2020-08-11 00:56:46 -0700 | [diff] [blame] | 4057 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
| 4058 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x16.c", |
| 4059 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x24.c", |
| 4060 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x32.c", |
Marat Dukhan | bb9225e | 2020-09-06 22:40:56 -0700 | [diff] [blame] | 4061 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x8.c", |
| 4062 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x16.c", |
| 4063 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x24.c", |
| 4064 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x32.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 4065 | "src/qs8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x8.c", |
| 4066 | "src/qs8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
| 4067 | "src/qs8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x8.c", |
| 4068 | "src/qs8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4069 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4070 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4071 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4072 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4073 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4074 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4075 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4076 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4077 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
| 4078 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
| 4079 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 4080 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
| 4081 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
| 4082 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
| 4083 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
| 4084 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 4085 | "src/qu8-gemm/gen/2x4c8-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4086 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
| 4087 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
| 4088 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 4089 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
| 4090 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
| 4091 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 4092 | "src/qu8-gemm/gen/4x4c2-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4093 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
| 4094 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
| 4095 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 4096 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
| 4097 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
| 4098 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
| 4099 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
| 4100 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 4101 | "src/qu8-igemm/gen/2x4c8-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4102 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
| 4103 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
| 4104 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 4105 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
| 4106 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
| 4107 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 4108 | "src/qu8-igemm/gen/4x4c2-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 4109 | "src/qu8-requantization/gemmlowp-sse4.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 4110 | "src/qu8-requantization/rndna-sse4.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 4111 | "src/qu8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 4112 | "src/qu8-vadd/gen/minmax-sse41-mul16-ld64-x16.c", |
| 4113 | "src/qu8-vadd/gen/minmax-sse41-mul32-ld32-x8.c", |
| 4114 | "src/qu8-vadd/gen/minmax-sse41-mul32-ld32-x16.c", |
| 4115 | "src/qu8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
| 4116 | "src/qu8-vaddc/gen/minmax-sse41-mul16-ld64-x16.c", |
| 4117 | "src/qu8-vaddc/gen/minmax-sse41-mul32-ld32-x8.c", |
| 4118 | "src/qu8-vaddc/gen/minmax-sse41-mul32-ld32-x16.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 4119 | "src/qu8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x8.c", |
| 4120 | "src/qu8-vmul/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
| 4121 | "src/qu8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x8.c", |
| 4122 | "src/qu8-vmulc/gen/minmax-fp32-sse41-mul16-ld64-x16.c", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 4123 | "src/s8-maxpool/9p8x-minmax-sse41-c16.c", |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 4124 | "src/s8-vclamp/sse41-x64.c", |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 4125 | ] |
| 4126 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4127 | PROD_AVX_MICROKERNEL_SRCS = [ |
| 4128 | "src/f32-dwconv/gen/up8x25-minmax-avx.c", |
| 4129 | "src/f32-dwconv/gen/up16x4-minmax-avx.c", |
| 4130 | "src/f32-dwconv/gen/up16x9-minmax-avx.c", |
| 4131 | "src/f32-gemm/gen/1x16-minmax-avx-broadcast.c", |
| 4132 | "src/f32-gemm/gen/5x16-minmax-avx-broadcast.c", |
| 4133 | "src/f32-igemm/gen/1x16-minmax-avx-broadcast.c", |
| 4134 | "src/f32-igemm/gen/5x16-minmax-avx-broadcast.c", |
| 4135 | "src/f32-prelu/gen/avx-2x16.c", |
| 4136 | "src/f32-vbinary/gen/vadd-minmax-avx-x16.c", |
| 4137 | "src/f32-vbinary/gen/vaddc-minmax-avx-x16.c", |
| 4138 | "src/f32-vbinary/gen/vdiv-minmax-avx-x16.c", |
| 4139 | "src/f32-vbinary/gen/vdivc-minmax-avx-x16.c", |
| 4140 | "src/f32-vbinary/gen/vmax-avx-x16.c", |
| 4141 | "src/f32-vbinary/gen/vmaxc-avx-x16.c", |
| 4142 | "src/f32-vbinary/gen/vmin-avx-x16.c", |
| 4143 | "src/f32-vbinary/gen/vminc-avx-x16.c", |
| 4144 | "src/f32-vbinary/gen/vmul-minmax-avx-x16.c", |
| 4145 | "src/f32-vbinary/gen/vmulc-minmax-avx-x16.c", |
| 4146 | "src/f32-vbinary/gen/vrdivc-minmax-avx-x16.c", |
| 4147 | "src/f32-vbinary/gen/vrsubc-minmax-avx-x16.c", |
| 4148 | "src/f32-vbinary/gen/vsqrdiff-avx-x16.c", |
| 4149 | "src/f32-vbinary/gen/vsqrdiffc-avx-x16.c", |
| 4150 | "src/f32-vbinary/gen/vsub-minmax-avx-x16.c", |
| 4151 | "src/f32-vbinary/gen/vsubc-minmax-avx-x16.c", |
| 4152 | "src/f32-vclamp/gen/vclamp-avx-x16.c", |
| 4153 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x32.c", |
| 4154 | "src/f32-vhswish/gen/vhswish-avx-x16.c", |
| 4155 | "src/f32-vlrelu/gen/vlrelu-avx-x16.c", |
| 4156 | "src/f32-vrnd/gen/vrndd-avx-x16.c", |
| 4157 | "src/f32-vrnd/gen/vrndne-avx-x16.c", |
| 4158 | "src/f32-vrnd/gen/vrndu-avx-x16.c", |
| 4159 | "src/f32-vrnd/gen/vrndz-avx-x16.c", |
| 4160 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x40.c", |
| 4161 | "src/f32-vsqrt/gen/avx-sqrt-x8.c", |
| 4162 | "src/f32-vunary/gen/vabs-avx-x16.c", |
| 4163 | "src/f32-vunary/gen/vneg-avx-x16.c", |
| 4164 | "src/f32-vunary/gen/vsqr-avx-x16.c", |
Marat Dukhan | 2848059 | 2021-07-27 23:52:27 -0700 | [diff] [blame] | 4165 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
| 4166 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4167 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4168 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4169 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4170 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4171 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
| 4172 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
| 4173 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4174 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4175 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4176 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4177 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 4178 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 4179 | "src/qs8-vmul/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
| 4180 | "src/qs8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4181 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
| 4182 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
| 4183 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4184 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4185 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4186 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4187 | "src/qu8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 4188 | "src/qu8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
Marat Dukhan | 0853b8a | 2021-08-03 01:01:53 -0700 | [diff] [blame] | 4189 | "src/qu8-vmul/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
| 4190 | "src/qu8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4191 | ] |
| 4192 | |
| 4193 | ALL_AVX_MICROKERNEL_SRCS = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4194 | "src/f32-dwconv/gen/up8x4-minmax-avx-acc2.c", |
| 4195 | "src/f32-dwconv/gen/up8x4-minmax-avx.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4196 | "src/f32-dwconv/gen/up8x9-minmax-avx-acc2.c", |
| 4197 | "src/f32-dwconv/gen/up8x9-minmax-avx.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4198 | "src/f32-dwconv/gen/up8x25-minmax-avx-acc2.c", |
| 4199 | "src/f32-dwconv/gen/up8x25-minmax-avx.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4200 | "src/f32-dwconv/gen/up16x4-minmax-avx-acc2.c", |
| 4201 | "src/f32-dwconv/gen/up16x4-minmax-avx.c", |
| 4202 | "src/f32-dwconv/gen/up16x9-minmax-avx-acc2.c", |
| 4203 | "src/f32-dwconv/gen/up16x9-minmax-avx.c", |
| 4204 | "src/f32-dwconv/gen/up16x25-minmax-avx-acc2.c", |
| 4205 | "src/f32-dwconv/gen/up16x25-minmax-avx.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4206 | "src/f32-gemm/gen-inc/1x8inc-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4207 | "src/f32-gemm/gen-inc/1x16inc-minmax-avx-broadcast.c", |
| 4208 | "src/f32-gemm/gen-inc/3x16inc-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4209 | "src/f32-gemm/gen-inc/4x8inc-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4210 | "src/f32-gemm/gen-inc/4x16inc-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4211 | "src/f32-gemm/gen-inc/5x8inc-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4212 | "src/f32-gemm/gen-inc/5x16inc-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4213 | "src/f32-gemm/gen-inc/6x8inc-minmax-avx-broadcast.c", |
| 4214 | "src/f32-gemm/gen-inc/7x8inc-minmax-avx-broadcast.c", |
| 4215 | "src/f32-gemm/gen/1x8-minmax-avx-broadcast.c", |
| 4216 | "src/f32-gemm/gen/1x16-minmax-avx-broadcast.c", |
| 4217 | "src/f32-gemm/gen/3x16-minmax-avx-broadcast.c", |
| 4218 | "src/f32-gemm/gen/4x8-minmax-avx-broadcast.c", |
| 4219 | "src/f32-gemm/gen/4x16-minmax-avx-broadcast.c", |
| 4220 | "src/f32-gemm/gen/5x8-minmax-avx-broadcast.c", |
| 4221 | "src/f32-gemm/gen/5x16-minmax-avx-broadcast.c", |
| 4222 | "src/f32-gemm/gen/6x8-minmax-avx-broadcast.c", |
| 4223 | "src/f32-gemm/gen/7x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4224 | "src/f32-igemm/gen/1x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4225 | "src/f32-igemm/gen/1x16-minmax-avx-broadcast.c", |
| 4226 | "src/f32-igemm/gen/3x16-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4227 | "src/f32-igemm/gen/4x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4228 | "src/f32-igemm/gen/4x16-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4229 | "src/f32-igemm/gen/5x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4230 | "src/f32-igemm/gen/5x16-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4231 | "src/f32-igemm/gen/6x8-minmax-avx-broadcast.c", |
| 4232 | "src/f32-igemm/gen/7x8-minmax-avx-broadcast.c", |
Marat Dukhan | 90eca0a | 2020-03-11 00:52:23 -0700 | [diff] [blame] | 4233 | "src/f32-prelu/gen/avx-2x8.c", |
| 4234 | "src/f32-prelu/gen/avx-2x16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 4235 | "src/f32-rmax/avx.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 4236 | "src/f32-vbinary/gen/vadd-minmax-avx-x8.c", |
| 4237 | "src/f32-vbinary/gen/vadd-minmax-avx-x16.c", |
| 4238 | "src/f32-vbinary/gen/vaddc-minmax-avx-x8.c", |
| 4239 | "src/f32-vbinary/gen/vaddc-minmax-avx-x16.c", |
| 4240 | "src/f32-vbinary/gen/vdiv-minmax-avx-x8.c", |
| 4241 | "src/f32-vbinary/gen/vdiv-minmax-avx-x16.c", |
| 4242 | "src/f32-vbinary/gen/vdivc-minmax-avx-x8.c", |
| 4243 | "src/f32-vbinary/gen/vdivc-minmax-avx-x16.c", |
Marat Dukhan | 9a88efe | 2019-12-10 15:54:24 -0800 | [diff] [blame] | 4244 | "src/f32-vbinary/gen/vmax-avx-x8.c", |
| 4245 | "src/f32-vbinary/gen/vmax-avx-x16.c", |
| 4246 | "src/f32-vbinary/gen/vmaxc-avx-x8.c", |
| 4247 | "src/f32-vbinary/gen/vmaxc-avx-x16.c", |
| 4248 | "src/f32-vbinary/gen/vmin-avx-x8.c", |
| 4249 | "src/f32-vbinary/gen/vmin-avx-x16.c", |
| 4250 | "src/f32-vbinary/gen/vminc-avx-x8.c", |
| 4251 | "src/f32-vbinary/gen/vminc-avx-x16.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 4252 | "src/f32-vbinary/gen/vmul-minmax-avx-x8.c", |
| 4253 | "src/f32-vbinary/gen/vmul-minmax-avx-x16.c", |
| 4254 | "src/f32-vbinary/gen/vmulc-minmax-avx-x8.c", |
| 4255 | "src/f32-vbinary/gen/vmulc-minmax-avx-x16.c", |
| 4256 | "src/f32-vbinary/gen/vrdivc-minmax-avx-x8.c", |
| 4257 | "src/f32-vbinary/gen/vrdivc-minmax-avx-x16.c", |
| 4258 | "src/f32-vbinary/gen/vrsubc-minmax-avx-x8.c", |
| 4259 | "src/f32-vbinary/gen/vrsubc-minmax-avx-x16.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 4260 | "src/f32-vbinary/gen/vsqrdiff-avx-x8.c", |
| 4261 | "src/f32-vbinary/gen/vsqrdiff-avx-x16.c", |
| 4262 | "src/f32-vbinary/gen/vsqrdiffc-avx-x8.c", |
| 4263 | "src/f32-vbinary/gen/vsqrdiffc-avx-x16.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 4264 | "src/f32-vbinary/gen/vsub-minmax-avx-x8.c", |
| 4265 | "src/f32-vbinary/gen/vsub-minmax-avx-x16.c", |
| 4266 | "src/f32-vbinary/gen/vsubc-minmax-avx-x8.c", |
| 4267 | "src/f32-vbinary/gen/vsubc-minmax-avx-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4268 | "src/f32-vclamp/gen/vclamp-avx-x8.c", |
| 4269 | "src/f32-vclamp/gen/vclamp-avx-x16.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 4270 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x8.c", |
| 4271 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x16.c", |
| 4272 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x24.c", |
| 4273 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x32.c", |
| 4274 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x40.c", |
| 4275 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x48.c", |
| 4276 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x8.c", |
| 4277 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x16.c", |
| 4278 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x24.c", |
| 4279 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x32.c", |
| 4280 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x40.c", |
| 4281 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x48.c", |
| 4282 | "src/f32-velu/gen/velu-avx-rr2-p6-x8.c", |
| 4283 | "src/f32-velu/gen/velu-avx-rr2-p6-x16.c", |
| 4284 | "src/f32-velu/gen/velu-avx-rr2-p6-x24.c", |
| 4285 | "src/f32-velu/gen/velu-avx-rr2-p6-x32.c", |
| 4286 | "src/f32-velu/gen/velu-avx-rr2-p6-x40.c", |
| 4287 | "src/f32-velu/gen/velu-avx-rr2-p6-x48.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 4288 | "src/f32-vhswish/gen/vhswish-avx-x8.c", |
| 4289 | "src/f32-vhswish/gen/vhswish-avx-x16.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 4290 | "src/f32-vlrelu/gen/vlrelu-avx-x8.c", |
| 4291 | "src/f32-vlrelu/gen/vlrelu-avx-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4292 | "src/f32-vrelu/gen/vrelu-avx-x8.c", |
| 4293 | "src/f32-vrelu/gen/vrelu-avx-x16.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 4294 | "src/f32-vrnd/gen/vrndd-avx-x8.c", |
| 4295 | "src/f32-vrnd/gen/vrndd-avx-x16.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4296 | "src/f32-vrnd/gen/vrndne-avx-x8.c", |
| 4297 | "src/f32-vrnd/gen/vrndne-avx-x16.c", |
| 4298 | "src/f32-vrnd/gen/vrndu-avx-x8.c", |
| 4299 | "src/f32-vrnd/gen/vrndu-avx-x16.c", |
| 4300 | "src/f32-vrnd/gen/vrndz-avx-x8.c", |
| 4301 | "src/f32-vrnd/gen/vrndz-avx-x16.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 4302 | "src/f32-vscale/avx-x32.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4303 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x8.c", |
| 4304 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x16.c", |
| 4305 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x24.c", |
| 4306 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x32.c", |
| 4307 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x40.c", |
| 4308 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x48.c", |
| 4309 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x56.c", |
| 4310 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x64.c", |
| 4311 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x72.c", |
| 4312 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x80.c", |
| 4313 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x8.c", |
| 4314 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x16.c", |
| 4315 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x24.c", |
| 4316 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x32.c", |
| 4317 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x40.c", |
| 4318 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x48.c", |
| 4319 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x56.c", |
| 4320 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x64.c", |
| 4321 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x72.c", |
| 4322 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x80.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 4323 | "src/f32-vsqrt/gen/avx-sqrt-x8.c", |
| 4324 | "src/f32-vsqrt/gen/avx-sqrt-x16.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 4325 | "src/f32-vunary/gen/vabs-avx-x8.c", |
| 4326 | "src/f32-vunary/gen/vabs-avx-x16.c", |
| 4327 | "src/f32-vunary/gen/vneg-avx-x8.c", |
| 4328 | "src/f32-vunary/gen/vneg-avx-x16.c", |
| 4329 | "src/f32-vunary/gen/vsqr-avx-x8.c", |
| 4330 | "src/f32-vunary/gen/vsqr-avx-x16.c", |
Frank Barchard | 4a35204 | 2021-04-13 15:52:08 -0700 | [diff] [blame] | 4331 | "src/math/exp-avx-rr2-p5.c", |
| 4332 | "src/math/expm1minus-avx-rr2-lut4-p4-perm.c", |
| 4333 | "src/math/expm1minus-avx-rr2-lut16-p3.c", |
| 4334 | "src/math/expm1minus-avx-rr2-p6.c", |
| 4335 | "src/math/sigmoid-avx-rr2-lut64-p2-div.c", |
| 4336 | "src/math/sigmoid-avx-rr2-p5-div.c", |
| 4337 | "src/math/sigmoid-avx-rr2-p5-nr1.c", |
| 4338 | "src/math/sigmoid-avx-rr2-p5-nr2.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4339 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4340 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4341 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4342 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4343 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4344 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4345 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4346 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4347 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4348 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4349 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4350 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul32.c", |
| 4351 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-avx-mul16.c", |
| 4352 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-avx-mul32.c", |
| 4353 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-avx-mul16.c", |
| 4354 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4355 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4356 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4357 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4358 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4359 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4360 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4361 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4362 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4363 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4364 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4365 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4366 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4367 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4368 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4369 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4370 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4371 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4372 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4373 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4374 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4375 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4376 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4377 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4378 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4379 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4380 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4381 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4382 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4383 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4384 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 4385 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx-mul32.c", |
| 4386 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-avx-mul16.c", |
| 4387 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4388 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4389 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4390 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx-mul32.c", |
| 4391 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-avx-mul16.c", |
| 4392 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4393 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4394 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4395 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul32.c", |
| 4396 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-avx-mul16.c", |
| 4397 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-avx-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4398 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4399 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4400 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul32.c", |
| 4401 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-avx-mul16.c", |
| 4402 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-avx-mul32.c", |
| 4403 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-avx-mul16.c", |
| 4404 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-avx-mul32.c", |
| 4405 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-avx-mul16.c", |
| 4406 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-avx-mul32.c", |
| 4407 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-avx-mul16.c", |
| 4408 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-avx-mul32.c", |
| 4409 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-avx-mul16.c", |
| 4410 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-avx-mul32.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4411 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4412 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4413 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4414 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4415 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4416 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4417 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4418 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4419 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4420 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4421 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4422 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4423 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4424 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4425 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4426 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4427 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4428 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4429 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4430 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4431 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4432 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4433 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4434 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4435 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4436 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4437 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4438 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4439 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4440 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4441 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4442 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4443 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4444 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4445 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | e9c4b96 | 2021-04-02 16:56:55 -0700 | [diff] [blame] | 4446 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x8.c", |
| 4447 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x16.c", |
| 4448 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x24.c", |
| 4449 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x32.c", |
| 4450 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 4451 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x16.c", |
| 4452 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x24.c", |
| 4453 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x32.c", |
| 4454 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x8.c", |
| 4455 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x16.c", |
| 4456 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x24.c", |
| 4457 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x32.c", |
| 4458 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
| 4459 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x16.c", |
| 4460 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x24.c", |
| 4461 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x32.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 4462 | "src/qs8-vmul/gen/minmax-fp32-avx-mul16-ld64-x8.c", |
| 4463 | "src/qs8-vmul/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
| 4464 | "src/qs8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x8.c", |
| 4465 | "src/qs8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4466 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4467 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4468 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4469 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4470 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4471 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4472 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4473 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4474 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
| 4475 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
| 4476 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
| 4477 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4478 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
| 4479 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
| 4480 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
| 4481 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4482 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
| 4483 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
| 4484 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
| 4485 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
| 4486 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
| 4487 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
| 4488 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
| 4489 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
| 4490 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
| 4491 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4492 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
| 4493 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
| 4494 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
| 4495 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4496 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
| 4497 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
| 4498 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
| 4499 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
| 4500 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
| 4501 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 4502 | "src/qu8-vadd/gen/minmax-avx-mul16-ld64-x8.c", |
| 4503 | "src/qu8-vadd/gen/minmax-avx-mul16-ld64-x16.c", |
| 4504 | "src/qu8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 4505 | "src/qu8-vadd/gen/minmax-avx-mul32-ld32-x16.c", |
| 4506 | "src/qu8-vaddc/gen/minmax-avx-mul16-ld64-x8.c", |
| 4507 | "src/qu8-vaddc/gen/minmax-avx-mul16-ld64-x16.c", |
| 4508 | "src/qu8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
| 4509 | "src/qu8-vaddc/gen/minmax-avx-mul32-ld32-x16.c", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 4510 | "src/qu8-vmul/gen/minmax-fp32-avx-mul16-ld64-x8.c", |
| 4511 | "src/qu8-vmul/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
| 4512 | "src/qu8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x8.c", |
| 4513 | "src/qu8-vmulc/gen/minmax-fp32-avx-mul16-ld64-x16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 4514 | ] |
| 4515 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4516 | PROD_XOP_MICROKERNEL_SRCS = [ |
Marat Dukhan | 2848059 | 2021-07-27 23:52:27 -0700 | [diff] [blame] | 4517 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
| 4518 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4519 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4520 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4521 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4522 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4523 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
| 4524 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
| 4525 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4526 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4527 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4528 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4529 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 4530 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 4531 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
| 4532 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
| 4533 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4534 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4535 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4536 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4537 | "src/qu8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 4538 | "src/qu8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 4539 | ] |
| 4540 | |
| 4541 | ALL_XOP_MICROKERNEL_SRCS = [ |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4542 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4543 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4544 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4545 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4546 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4547 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4548 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4549 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
| 4550 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-xop-mul32.c", |
| 4551 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4552 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4553 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4554 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4555 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4556 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4557 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4558 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4559 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4560 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4561 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4562 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4563 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4564 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4565 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4566 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4567 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4568 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4569 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4570 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4571 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4572 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4573 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4574 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4575 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4576 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4577 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4578 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4579 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4580 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 4581 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-xop-mul32.c", |
| 4582 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4583 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-xop-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4584 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-xop-mul32.c", |
| 4585 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4586 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4587 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
| 4588 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4589 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4590 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
| 4591 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-xop-mul32.c", |
| 4592 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-xop-mul32.c", |
| 4593 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-xop-mul32.c", |
| 4594 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-xop-mul32.c", |
| 4595 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-xop-mul32.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4596 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4597 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4598 | "src/qs8-gemm/gen/1x4c2-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4599 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4600 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4601 | "src/qs8-gemm/gen/1x4c8-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4602 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4603 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4604 | "src/qs8-gemm/gen/2x4c2-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4605 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4606 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4607 | "src/qs8-gemm/gen/2x4c8-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4608 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4609 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4610 | "src/qs8-gemm/gen/3x4c2-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4611 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4612 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4613 | "src/qs8-gemm/gen/3x4c8-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4614 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4615 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0ff7989 | 2021-08-06 16:05:06 -0700 | [diff] [blame] | 4616 | "src/qs8-gemm/gen/4x4c2-xw-minmax-fp32-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4617 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4618 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4619 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4620 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4621 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4622 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4623 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4624 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4625 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4626 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4627 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4628 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4629 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4630 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | bb9225e | 2020-09-06 22:40:56 -0700 | [diff] [blame] | 4631 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 4632 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x16.c", |
| 4633 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x24.c", |
| 4634 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x32.c", |
| 4635 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 4636 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x16.c", |
| 4637 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x24.c", |
| 4638 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x32.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4639 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-xop-mul32.c", |
| 4640 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-xop-mul32.c", |
| 4641 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
| 4642 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4643 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
| 4644 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
| 4645 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4646 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
| 4647 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
| 4648 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
| 4649 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4650 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
| 4651 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
| 4652 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
| 4653 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
| 4654 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
| 4655 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
| 4656 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
| 4657 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
| 4658 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
| 4659 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4660 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
| 4661 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
| 4662 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
| 4663 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4664 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
| 4665 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
| 4666 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
| 4667 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
| 4668 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
| 4669 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
| 4670 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 4671 | "src/qu8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 4672 | "src/qu8-vadd/gen/minmax-xop-mul32-ld32-x16.c", |
| 4673 | "src/qu8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 4674 | "src/qu8-vaddc/gen/minmax-xop-mul32-ld32-x16.c", |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 4675 | ] |
| 4676 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4677 | PROD_FMA3_MICROKERNEL_SRCS = [ |
| 4678 | "src/f32-dwconv/gen/up8x4-minmax-fma3-acc2.c", |
| 4679 | "src/f32-dwconv/gen/up8x4-minmax-fma3.c", |
| 4680 | "src/f32-dwconv/gen/up8x9-minmax-fma3-acc2.c", |
| 4681 | "src/f32-dwconv/gen/up8x9-minmax-fma3.c", |
| 4682 | "src/f32-dwconv/gen/up8x25-minmax-fma3-acc2.c", |
| 4683 | "src/f32-dwconv/gen/up8x25-minmax-fma3.c", |
| 4684 | "src/f32-dwconv/gen/up16x4-minmax-fma3-acc2.c", |
| 4685 | "src/f32-dwconv/gen/up16x4-minmax-fma3.c", |
| 4686 | "src/f32-dwconv/gen/up16x9-minmax-fma3-acc2.c", |
| 4687 | "src/f32-dwconv/gen/up16x9-minmax-fma3.c", |
| 4688 | "src/f32-dwconv/gen/up16x25-minmax-fma3-acc2.c", |
| 4689 | "src/f32-dwconv/gen/up16x25-minmax-fma3.c", |
| 4690 | "src/f32-gemm/gen/1x16-minmax-fma3-broadcast.c", |
| 4691 | "src/f32-gemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 4692 | "src/f32-gemm/gen/4x16s4-minmax-fma3-broadcast.c", |
| 4693 | "src/f32-gemm/gen/5x16-minmax-fma3-broadcast.c", |
| 4694 | "src/f32-igemm/gen/1x16-minmax-fma3-broadcast.c", |
| 4695 | "src/f32-igemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 4696 | "src/f32-igemm/gen/4x16s4-minmax-fma3-broadcast.c", |
| 4697 | "src/f32-igemm/gen/5x16-minmax-fma3-broadcast.c", |
| 4698 | "src/f32-vhswish/gen/vhswish-fma3-x16.c", |
| 4699 | ] |
| 4700 | |
| 4701 | ALL_FMA3_MICROKERNEL_SRCS = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4702 | "src/f32-dwconv/gen/up8x4-minmax-fma3-acc2.c", |
| 4703 | "src/f32-dwconv/gen/up8x4-minmax-fma3.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4704 | "src/f32-dwconv/gen/up8x9-minmax-fma3-acc2.c", |
| 4705 | "src/f32-dwconv/gen/up8x9-minmax-fma3.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4706 | "src/f32-dwconv/gen/up8x25-minmax-fma3-acc2.c", |
| 4707 | "src/f32-dwconv/gen/up8x25-minmax-fma3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4708 | "src/f32-dwconv/gen/up16x4-minmax-fma3-acc2.c", |
| 4709 | "src/f32-dwconv/gen/up16x4-minmax-fma3.c", |
| 4710 | "src/f32-dwconv/gen/up16x9-minmax-fma3-acc2.c", |
| 4711 | "src/f32-dwconv/gen/up16x9-minmax-fma3.c", |
| 4712 | "src/f32-dwconv/gen/up16x25-minmax-fma3-acc2.c", |
| 4713 | "src/f32-dwconv/gen/up16x25-minmax-fma3.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4714 | "src/f32-gemm/gen-inc/1x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4715 | "src/f32-gemm/gen-inc/1x16inc-minmax-fma3-broadcast.c", |
| 4716 | "src/f32-gemm/gen-inc/1x16s4inc-minmax-fma3-broadcast.c", |
| 4717 | "src/f32-gemm/gen-inc/3x16inc-minmax-fma3-broadcast.c", |
| 4718 | "src/f32-gemm/gen-inc/3x16s4inc-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4719 | "src/f32-gemm/gen-inc/4x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4720 | "src/f32-gemm/gen-inc/4x16inc-minmax-fma3-broadcast.c", |
| 4721 | "src/f32-gemm/gen-inc/4x16s4inc-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4722 | "src/f32-gemm/gen-inc/5x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4723 | "src/f32-gemm/gen-inc/5x16inc-minmax-fma3-broadcast.c", |
| 4724 | "src/f32-gemm/gen-inc/5x16s4inc-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4725 | "src/f32-gemm/gen-inc/6x8inc-minmax-fma3-broadcast.c", |
| 4726 | "src/f32-gemm/gen-inc/7x8inc-minmax-fma3-broadcast.c", |
| 4727 | "src/f32-gemm/gen-inc/8x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4728 | "src/f32-gemm/gen/1x8-minmax-fma3-broadcast.c", |
| 4729 | "src/f32-gemm/gen/1x16-minmax-fma3-broadcast.c", |
| 4730 | "src/f32-gemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 4731 | "src/f32-gemm/gen/3x16-minmax-fma3-broadcast.c", |
| 4732 | "src/f32-gemm/gen/3x16s4-minmax-fma3-broadcast.c", |
| 4733 | "src/f32-gemm/gen/4x8-minmax-fma3-broadcast.c", |
| 4734 | "src/f32-gemm/gen/4x16-minmax-fma3-broadcast.c", |
| 4735 | "src/f32-gemm/gen/4x16s4-minmax-fma3-broadcast.c", |
| 4736 | "src/f32-gemm/gen/5x8-minmax-fma3-broadcast.c", |
| 4737 | "src/f32-gemm/gen/5x16-minmax-fma3-broadcast.c", |
| 4738 | "src/f32-gemm/gen/5x16s4-minmax-fma3-broadcast.c", |
| 4739 | "src/f32-gemm/gen/6x8-minmax-fma3-broadcast.c", |
| 4740 | "src/f32-gemm/gen/7x8-minmax-fma3-broadcast.c", |
| 4741 | "src/f32-gemm/gen/8x8-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4742 | "src/f32-igemm/gen/1x8-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4743 | "src/f32-igemm/gen/1x16-minmax-fma3-broadcast.c", |
| 4744 | "src/f32-igemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 4745 | "src/f32-igemm/gen/3x16-minmax-fma3-broadcast.c", |
| 4746 | "src/f32-igemm/gen/3x16s4-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4747 | "src/f32-igemm/gen/4x8-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4748 | "src/f32-igemm/gen/4x16-minmax-fma3-broadcast.c", |
| 4749 | "src/f32-igemm/gen/4x16s4-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4750 | "src/f32-igemm/gen/5x8-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4751 | "src/f32-igemm/gen/5x16-minmax-fma3-broadcast.c", |
| 4752 | "src/f32-igemm/gen/5x16s4-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4753 | "src/f32-igemm/gen/6x8-minmax-fma3-broadcast.c", |
| 4754 | "src/f32-igemm/gen/7x8-minmax-fma3-broadcast.c", |
| 4755 | "src/f32-igemm/gen/8x8-minmax-fma3-broadcast.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 4756 | "src/f32-vhswish/gen/vhswish-fma3-x8.c", |
| 4757 | "src/f32-vhswish/gen/vhswish-fma3-x16.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 4758 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x8.c", |
| 4759 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x16.c", |
| 4760 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x24.c", |
| 4761 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x32.c", |
| 4762 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x40.c", |
| 4763 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x48.c", |
| 4764 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x56.c", |
| 4765 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x64.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 4766 | "src/math/sqrt-fma3-nr1fma.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 4767 | "src/math/sqrt-fma3-nr1fma1adj.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4768 | "src/math/sqrt-fma3-nr2fma.c", |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 4769 | ] |
| 4770 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4771 | PROD_AVX2_MICROKERNEL_SRCS = [ |
| 4772 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x56.c", |
| 4773 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x40.c", |
| 4774 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 4775 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 4776 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4777 | "src/qc8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4778 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4779 | "src/qc8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4780 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 4781 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 4782 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4783 | "src/qs8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4784 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4785 | "src/qs8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4786 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 4787 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
| 4788 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 4789 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 4790 | "src/qu8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4791 | "src/qu8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4792 | "src/qu8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4793 | "src/qu8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4794 | "src/qu8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 4795 | "src/qu8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
| 4796 | ] |
| 4797 | |
| 4798 | ALL_AVX2_MICROKERNEL_SRCS = [ |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4799 | "src/f32-raddexpminusmax/gen/avx2-p5-x64-acc2.c", |
| 4800 | "src/f32-raddexpminusmax/gen/avx2-p5-x64-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4801 | "src/f32-raddexpminusmax/gen/avx2-p5-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4802 | "src/f32-raddexpminusmax/gen/avx2-p5-x72-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4803 | "src/f32-raddexpminusmax/gen/avx2-p5-x72.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4804 | "src/f32-raddexpminusmax/gen/avx2-p5-x80-acc2.c", |
| 4805 | "src/f32-raddexpminusmax/gen/avx2-p5-x80-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4806 | "src/f32-raddexpminusmax/gen/avx2-p5-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4807 | "src/f32-raddexpminusmax/gen/avx2-p5-x96-acc2.c", |
| 4808 | "src/f32-raddexpminusmax/gen/avx2-p5-x96-acc3.c", |
| 4809 | "src/f32-raddexpminusmax/gen/avx2-p5-x96-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4810 | "src/f32-raddexpminusmax/gen/avx2-p5-x96.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4811 | "src/f32-raddextexp/gen/avx2-p5-x64-acc2.c", |
| 4812 | "src/f32-raddextexp/gen/avx2-p5-x64-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4813 | "src/f32-raddextexp/gen/avx2-p5-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4814 | "src/f32-raddextexp/gen/avx2-p5-x72-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4815 | "src/f32-raddextexp/gen/avx2-p5-x72.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4816 | "src/f32-raddextexp/gen/avx2-p5-x80-acc2.c", |
| 4817 | "src/f32-raddextexp/gen/avx2-p5-x80-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4818 | "src/f32-raddextexp/gen/avx2-p5-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4819 | "src/f32-raddextexp/gen/avx2-p5-x96-acc2.c", |
| 4820 | "src/f32-raddextexp/gen/avx2-p5-x96-acc3.c", |
| 4821 | "src/f32-raddextexp/gen/avx2-p5-x96-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4822 | "src/f32-raddextexp/gen/avx2-p5-x96.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4823 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x64-acc2.c", |
| 4824 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x64-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4825 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4826 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x72-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4827 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x72.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4828 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x80-acc2.c", |
| 4829 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x80-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4830 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4831 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x96-acc2.c", |
| 4832 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x96-acc3.c", |
| 4833 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x96-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4834 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x96.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 4835 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x8.c", |
| 4836 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x16.c", |
| 4837 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x24.c", |
| 4838 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x32.c", |
| 4839 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x40.c", |
| 4840 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x48.c", |
| 4841 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x56.c", |
| 4842 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x64.c", |
| 4843 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x72.c", |
| 4844 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x80.c", |
| 4845 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x8.c", |
| 4846 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x16.c", |
| 4847 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x24.c", |
| 4848 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x32.c", |
| 4849 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x40.c", |
| 4850 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x48.c", |
| 4851 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x56.c", |
| 4852 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x64.c", |
| 4853 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x72.c", |
| 4854 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x80.c", |
| 4855 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x8.c", |
| 4856 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x16.c", |
| 4857 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x24.c", |
| 4858 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x32.c", |
| 4859 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x40.c", |
| 4860 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x48.c", |
| 4861 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x56.c", |
| 4862 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x64.c", |
| 4863 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x72.c", |
| 4864 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x80.c", |
| 4865 | "src/f32-velu/gen/velu-avx2-rr1-p6-x8.c", |
| 4866 | "src/f32-velu/gen/velu-avx2-rr1-p6-x16.c", |
| 4867 | "src/f32-velu/gen/velu-avx2-rr1-p6-x24.c", |
| 4868 | "src/f32-velu/gen/velu-avx2-rr1-p6-x32.c", |
| 4869 | "src/f32-velu/gen/velu-avx2-rr1-p6-x40.c", |
| 4870 | "src/f32-velu/gen/velu-avx2-rr1-p6-x48.c", |
| 4871 | "src/f32-velu/gen/velu-avx2-rr1-p6-x56.c", |
| 4872 | "src/f32-velu/gen/velu-avx2-rr1-p6-x64.c", |
| 4873 | "src/f32-velu/gen/velu-avx2-rr1-p6-x72.c", |
| 4874 | "src/f32-velu/gen/velu-avx2-rr1-p6-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4875 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x8.c", |
| 4876 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x16.c", |
| 4877 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x24.c", |
| 4878 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x32.c", |
| 4879 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x40.c", |
| 4880 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x48.c", |
| 4881 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x56.c", |
| 4882 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x64.c", |
| 4883 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x72.c", |
| 4884 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x80.c", |
| 4885 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x88.c", |
| 4886 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x96.c", |
| 4887 | "src/f32-vscaleextexp/gen/avx2-p5-x8.c", |
| 4888 | "src/f32-vscaleextexp/gen/avx2-p5-x16.c", |
| 4889 | "src/f32-vscaleextexp/gen/avx2-p5-x24.c", |
| 4890 | "src/f32-vscaleextexp/gen/avx2-p5-x32.c", |
| 4891 | "src/f32-vscaleextexp/gen/avx2-p5-x40.c", |
| 4892 | "src/f32-vscaleextexp/gen/avx2-p5-x48.c", |
| 4893 | "src/f32-vscaleextexp/gen/avx2-p5-x56.c", |
| 4894 | "src/f32-vscaleextexp/gen/avx2-p5-x64.c", |
| 4895 | "src/f32-vscaleextexp/gen/avx2-p5-x72.c", |
| 4896 | "src/f32-vscaleextexp/gen/avx2-p5-x80.c", |
| 4897 | "src/f32-vscaleextexp/gen/avx2-p5-x88.c", |
| 4898 | "src/f32-vscaleextexp/gen/avx2-p5-x96.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4899 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x8.c", |
| 4900 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x16.c", |
| 4901 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x24.c", |
| 4902 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x32.c", |
| 4903 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x40.c", |
| 4904 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x48.c", |
| 4905 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x56.c", |
| 4906 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x64.c", |
| 4907 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x72.c", |
| 4908 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x80.c", |
| 4909 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x8.c", |
| 4910 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x16.c", |
| 4911 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x24.c", |
| 4912 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x32.c", |
| 4913 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x40.c", |
| 4914 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x48.c", |
| 4915 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x56.c", |
| 4916 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x64.c", |
| 4917 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x72.c", |
| 4918 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x80.c", |
| 4919 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x8.c", |
| 4920 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x16.c", |
| 4921 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x24.c", |
| 4922 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x32.c", |
| 4923 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x40.c", |
| 4924 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x48.c", |
| 4925 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x56.c", |
| 4926 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x64.c", |
| 4927 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x72.c", |
| 4928 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x80.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 4929 | "src/math/exp-avx2-rr2-lut8-p3-perm.c", |
| 4930 | "src/math/exp-avx2-rr2-lut8-p4-perm.c", |
| 4931 | "src/math/exp-avx2-rr2-p5.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 4932 | "src/math/expm1minus-avx2-rr1-lut4-p4-perm.c", |
| 4933 | "src/math/expm1minus-avx2-rr1-lut8-p4-perm.c", |
| 4934 | "src/math/expm1minus-avx2-rr1-lut16-p3-gather.c", |
| 4935 | "src/math/expm1minus-avx2-rr1-p6.c", |
Frank Barchard | e7223ee | 2020-12-04 19:04:01 -0800 | [diff] [blame] | 4936 | "src/math/expminus-avx2-rr2-p5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4937 | "src/math/extexp-avx2-p5.c", |
| 4938 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-div.c", |
| 4939 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-nr1fma.c", |
| 4940 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-nr2fma.c", |
| 4941 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-nr2fma1adj.c", |
| 4942 | "src/math/sigmoid-avx2-rr1-p5-div.c", |
| 4943 | "src/math/sigmoid-avx2-rr1-p5-nr1fma.c", |
| 4944 | "src/math/sigmoid-avx2-rr1-p5-nr2fma.c", |
| 4945 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-div.c", |
| 4946 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-nr1fma.c", |
| 4947 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-nr2fma.c", |
| 4948 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-nr2fma1adj.c", |
| 4949 | "src/math/sigmoid-avx2-rr2-p5-div.c", |
| 4950 | "src/math/sigmoid-avx2-rr2-p5-nr1fma.c", |
| 4951 | "src/math/sigmoid-avx2-rr2-p5-nr2fma.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 4952 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx2-mul32.c", |
| 4953 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4954 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4955 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4956 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 4957 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4958 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4959 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4960 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 4961 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 4962 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-avx2-mul32.c", |
| 4963 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4964 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4965 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4966 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 4967 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4968 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4969 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4970 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 4971 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 4972 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4973 | "src/qc8-gemm/gen/1x8c8-xw-minmax-fp32-avx2.c", |
| 4974 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 4975 | "src/qc8-gemm/gen/2x8c8-xw-minmax-fp32-avx2.c", |
| 4976 | "src/qc8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4977 | "src/qc8-gemm/gen/3x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | e06c813 | 2021-06-03 08:59:11 -0700 | [diff] [blame] | 4978 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4979 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 4980 | "src/qc8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4981 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4982 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4983 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4984 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4985 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4986 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4987 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4988 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4989 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-avx2-mul16-vpmovsx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4990 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 4991 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4992 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4993 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4994 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4995 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-avx2-mul16-vpmovsx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4996 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4997 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4998 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4999 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5000 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5001 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 5002 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 5003 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5004 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 5005 | "src/qs8-dwconv/gen/up32x9-minmax-gemmlowp-avx2-mul16-vpmovsx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5006 | "src/qs8-dwconv/gen/up32x9-minmax-gemmlowp-avx2-mul32.c", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5007 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 5008 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 5009 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5010 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 5011 | "src/qs8-dwconv/gen/up32x25-minmax-gemmlowp-avx2-mul16-vpmovsx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5012 | "src/qs8-dwconv/gen/up32x25-minmax-gemmlowp-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5013 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 5014 | "src/qs8-gemm/gen/1x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5015 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 5016 | "src/qs8-gemm/gen/2x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5017 | "src/qs8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5018 | "src/qs8-gemm/gen/3x8c8-minmax-gemmlowp-avx2.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 5019 | "src/qs8-gemm/gen/3x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5020 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5021 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 5022 | "src/qs8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5023 | "src/qs8-igemm/gen/3x8c8-minmax-gemmlowp-avx2.c", |
Marat Dukhan | e6dc0b6 | 2020-09-08 23:57:14 -0700 | [diff] [blame] | 5024 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x8.c", |
| 5025 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 5026 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x24.c", |
| 5027 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x32.c", |
| 5028 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x8.c", |
| 5029 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
| 5030 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x24.c", |
| 5031 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x32.c", |
Marat Dukhan | 09c312b | 2021-07-09 00:45:04 -0700 | [diff] [blame] | 5032 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-avx2-mul32.c", |
| 5033 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-avx2-mul32.c", |
| 5034 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 5035 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 5036 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-avx2-mul32.c", |
| 5037 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 902ef7f | 2021-07-02 16:11:06 -0700 | [diff] [blame] | 5038 | "src/qu8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 5039 | "src/qu8-gemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 5040 | "src/qu8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 5041 | "src/qu8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 5042 | "src/qu8-igemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 5043 | "src/qu8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 5044 | "src/qu8-vadd/gen/minmax-avx2-mul32-ld64-x8.c", |
| 5045 | "src/qu8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 5046 | "src/qu8-vaddc/gen/minmax-avx2-mul32-ld64-x8.c", |
| 5047 | "src/qu8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 5048 | ] |
| 5049 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5050 | PROD_AVX512F_MICROKERNEL_SRCS = [ |
| 5051 | "src/f32-dwconv/gen/up16x4-minmax-avx512f.c", |
| 5052 | "src/f32-dwconv/gen/up16x9-minmax-avx512f.c", |
| 5053 | "src/f32-dwconv/gen/up16x25-minmax-avx512f.c", |
| 5054 | "src/f32-gemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 5055 | "src/f32-gemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 5056 | "src/f32-igemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 5057 | "src/f32-igemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 5058 | "src/f32-prelu/gen/avx512f-2x16.c", |
| 5059 | "src/f32-vbinary/gen/vadd-minmax-avx512f-x32.c", |
| 5060 | "src/f32-vbinary/gen/vaddc-minmax-avx512f-x32.c", |
| 5061 | "src/f32-vbinary/gen/vdiv-minmax-avx512f-x32.c", |
| 5062 | "src/f32-vbinary/gen/vdivc-minmax-avx512f-x32.c", |
| 5063 | "src/f32-vbinary/gen/vmax-avx512f-x32.c", |
| 5064 | "src/f32-vbinary/gen/vmaxc-avx512f-x32.c", |
| 5065 | "src/f32-vbinary/gen/vmin-avx512f-x32.c", |
| 5066 | "src/f32-vbinary/gen/vminc-avx512f-x32.c", |
| 5067 | "src/f32-vbinary/gen/vmul-minmax-avx512f-x32.c", |
| 5068 | "src/f32-vbinary/gen/vmulc-minmax-avx512f-x32.c", |
| 5069 | "src/f32-vbinary/gen/vrdivc-minmax-avx512f-x32.c", |
| 5070 | "src/f32-vbinary/gen/vrsubc-minmax-avx512f-x32.c", |
| 5071 | "src/f32-vbinary/gen/vsqrdiff-avx512f-x32.c", |
| 5072 | "src/f32-vbinary/gen/vsqrdiffc-avx512f-x32.c", |
| 5073 | "src/f32-vbinary/gen/vsub-minmax-avx512f-x32.c", |
| 5074 | "src/f32-vbinary/gen/vsubc-minmax-avx512f-x32.c", |
| 5075 | "src/f32-vclamp/gen/vclamp-avx512f-x16.c", |
| 5076 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x64.c", |
| 5077 | "src/f32-vhswish/gen/vhswish-avx512f-x16.c", |
| 5078 | "src/f32-vlrelu/gen/vlrelu-avx512f-x16.c", |
| 5079 | "src/f32-vrnd/gen/vrndd-avx512f-x16.c", |
| 5080 | "src/f32-vrnd/gen/vrndne-avx512f-x16.c", |
| 5081 | "src/f32-vrnd/gen/vrndu-avx512f-x16.c", |
| 5082 | "src/f32-vrnd/gen/vrndz-avx512f-x16.c", |
| 5083 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x64.c", |
| 5084 | "src/f32-vunary/gen/vabs-avx512f-x16.c", |
| 5085 | "src/f32-vunary/gen/vneg-avx512f-x16.c", |
| 5086 | "src/f32-vunary/gen/vsqr-avx512f-x16.c", |
| 5087 | ] |
| 5088 | |
| 5089 | ALL_AVX512F_MICROKERNEL_SRCS = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5090 | "src/f32-dwconv/gen/up16x4-minmax-avx512f-acc2.c", |
| 5091 | "src/f32-dwconv/gen/up16x4-minmax-avx512f.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5092 | "src/f32-dwconv/gen/up16x9-minmax-avx512f-acc2.c", |
| 5093 | "src/f32-dwconv/gen/up16x9-minmax-avx512f.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5094 | "src/f32-dwconv/gen/up16x25-minmax-avx512f-acc2.c", |
| 5095 | "src/f32-dwconv/gen/up16x25-minmax-avx512f.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5096 | "src/f32-dwconv/gen/up32x4-minmax-avx512f-acc2.c", |
| 5097 | "src/f32-dwconv/gen/up32x4-minmax-avx512f.c", |
| 5098 | "src/f32-dwconv/gen/up32x9-minmax-avx512f-acc2.c", |
| 5099 | "src/f32-dwconv/gen/up32x9-minmax-avx512f.c", |
| 5100 | "src/f32-dwconv/gen/up32x25-minmax-avx512f-acc2.c", |
| 5101 | "src/f32-dwconv/gen/up32x25-minmax-avx512f.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5102 | "src/f32-gemm/gen-inc/1x16inc-minmax-avx512f-broadcast.c", |
| 5103 | "src/f32-gemm/gen-inc/4x16inc-minmax-avx512f-broadcast.c", |
| 5104 | "src/f32-gemm/gen-inc/5x16inc-minmax-avx512f-broadcast.c", |
| 5105 | "src/f32-gemm/gen-inc/6x16inc-minmax-avx512f-broadcast.c", |
| 5106 | "src/f32-gemm/gen-inc/7x16inc-minmax-avx512f-broadcast.c", |
| 5107 | "src/f32-gemm/gen-inc/8x16inc-minmax-avx512f-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5108 | "src/f32-gemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 5109 | "src/f32-gemm/gen/4x16-minmax-avx512f-broadcast.c", |
| 5110 | "src/f32-gemm/gen/5x16-minmax-avx512f-broadcast.c", |
| 5111 | "src/f32-gemm/gen/6x16-minmax-avx512f-broadcast.c", |
| 5112 | "src/f32-gemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 5113 | "src/f32-gemm/gen/8x16-minmax-avx512f-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5114 | "src/f32-igemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 5115 | "src/f32-igemm/gen/4x16-minmax-avx512f-broadcast.c", |
| 5116 | "src/f32-igemm/gen/5x16-minmax-avx512f-broadcast.c", |
| 5117 | "src/f32-igemm/gen/6x16-minmax-avx512f-broadcast.c", |
| 5118 | "src/f32-igemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 5119 | "src/f32-igemm/gen/8x16-minmax-avx512f-broadcast.c", |
Marat Dukhan | 90eca0a | 2020-03-11 00:52:23 -0700 | [diff] [blame] | 5120 | "src/f32-prelu/gen/avx512f-2x16.c", |
| 5121 | "src/f32-prelu/gen/avx512f-2x32.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5122 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x128-acc2.c", |
| 5123 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x128-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5124 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x128.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5125 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x144-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5126 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x144.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5127 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x160-acc2.c", |
| 5128 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x160-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5129 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x160.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5130 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192-acc2.c", |
| 5131 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192-acc3.c", |
| 5132 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5133 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5134 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x128-acc2.c", |
| 5135 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x128-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5136 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x128.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5137 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x144-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5138 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x144.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5139 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x160-acc2.c", |
| 5140 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x160-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5141 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x160.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5142 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192-acc2.c", |
| 5143 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192-acc3.c", |
| 5144 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5145 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5146 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x128-acc2.c", |
| 5147 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x128-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5148 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x128.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5149 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x144-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5150 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x144.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5151 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x160-acc2.c", |
| 5152 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x160-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5153 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x160.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5154 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x192-acc2.c", |
| 5155 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x192-acc3.c", |
| 5156 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x192-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5157 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5158 | "src/f32-rmax/avx512f.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 5159 | "src/f32-vbinary/gen/vadd-minmax-avx512f-x16.c", |
| 5160 | "src/f32-vbinary/gen/vadd-minmax-avx512f-x32.c", |
| 5161 | "src/f32-vbinary/gen/vaddc-minmax-avx512f-x16.c", |
| 5162 | "src/f32-vbinary/gen/vaddc-minmax-avx512f-x32.c", |
| 5163 | "src/f32-vbinary/gen/vdiv-minmax-avx512f-x16.c", |
| 5164 | "src/f32-vbinary/gen/vdiv-minmax-avx512f-x32.c", |
| 5165 | "src/f32-vbinary/gen/vdivc-minmax-avx512f-x16.c", |
| 5166 | "src/f32-vbinary/gen/vdivc-minmax-avx512f-x32.c", |
Marat Dukhan | 9a88efe | 2019-12-10 15:54:24 -0800 | [diff] [blame] | 5167 | "src/f32-vbinary/gen/vmax-avx512f-x16.c", |
| 5168 | "src/f32-vbinary/gen/vmax-avx512f-x32.c", |
| 5169 | "src/f32-vbinary/gen/vmaxc-avx512f-x16.c", |
| 5170 | "src/f32-vbinary/gen/vmaxc-avx512f-x32.c", |
| 5171 | "src/f32-vbinary/gen/vmin-avx512f-x16.c", |
| 5172 | "src/f32-vbinary/gen/vmin-avx512f-x32.c", |
| 5173 | "src/f32-vbinary/gen/vminc-avx512f-x16.c", |
| 5174 | "src/f32-vbinary/gen/vminc-avx512f-x32.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 5175 | "src/f32-vbinary/gen/vmul-minmax-avx512f-x16.c", |
| 5176 | "src/f32-vbinary/gen/vmul-minmax-avx512f-x32.c", |
| 5177 | "src/f32-vbinary/gen/vmulc-minmax-avx512f-x16.c", |
| 5178 | "src/f32-vbinary/gen/vmulc-minmax-avx512f-x32.c", |
| 5179 | "src/f32-vbinary/gen/vrdivc-minmax-avx512f-x16.c", |
| 5180 | "src/f32-vbinary/gen/vrdivc-minmax-avx512f-x32.c", |
| 5181 | "src/f32-vbinary/gen/vrsubc-minmax-avx512f-x16.c", |
| 5182 | "src/f32-vbinary/gen/vrsubc-minmax-avx512f-x32.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 5183 | "src/f32-vbinary/gen/vsqrdiff-avx512f-x16.c", |
| 5184 | "src/f32-vbinary/gen/vsqrdiff-avx512f-x32.c", |
| 5185 | "src/f32-vbinary/gen/vsqrdiffc-avx512f-x16.c", |
| 5186 | "src/f32-vbinary/gen/vsqrdiffc-avx512f-x32.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 5187 | "src/f32-vbinary/gen/vsub-minmax-avx512f-x16.c", |
| 5188 | "src/f32-vbinary/gen/vsub-minmax-avx512f-x32.c", |
| 5189 | "src/f32-vbinary/gen/vsubc-minmax-avx512f-x16.c", |
| 5190 | "src/f32-vbinary/gen/vsubc-minmax-avx512f-x32.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 5191 | "src/f32-vclamp/gen/vclamp-avx512f-x16.c", |
| 5192 | "src/f32-vclamp/gen/vclamp-avx512f-x32.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 5193 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x16.c", |
| 5194 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x32.c", |
| 5195 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x48.c", |
| 5196 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x64.c", |
| 5197 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x80.c", |
| 5198 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x96.c", |
| 5199 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x112.c", |
| 5200 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x128.c", |
| 5201 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x16.c", |
| 5202 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x32.c", |
| 5203 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x48.c", |
| 5204 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x64.c", |
| 5205 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x80.c", |
| 5206 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x96.c", |
| 5207 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x112.c", |
| 5208 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x128.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 5209 | "src/f32-vhswish/gen/vhswish-avx512f-x16.c", |
| 5210 | "src/f32-vhswish/gen/vhswish-avx512f-x32.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 5211 | "src/f32-vlrelu/gen/vlrelu-avx512f-x16.c", |
| 5212 | "src/f32-vlrelu/gen/vlrelu-avx512f-x32.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 5213 | "src/f32-vrelu/gen/vrelu-avx512f-x16.c", |
| 5214 | "src/f32-vrelu/gen/vrelu-avx512f-x32.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5215 | "src/f32-vrnd/gen/vrndd-avx512f-x16.c", |
| 5216 | "src/f32-vrnd/gen/vrndd-avx512f-x32.c", |
| 5217 | "src/f32-vrnd/gen/vrndne-avx512f-x16.c", |
| 5218 | "src/f32-vrnd/gen/vrndne-avx512f-x32.c", |
| 5219 | "src/f32-vrnd/gen/vrndu-avx512f-x16.c", |
| 5220 | "src/f32-vrnd/gen/vrndu-avx512f-x32.c", |
| 5221 | "src/f32-vrnd/gen/vrndz-avx512f-x16.c", |
| 5222 | "src/f32-vrnd/gen/vrndz-avx512f-x32.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 5223 | "src/f32-vscale/avx512f-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5224 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x16.c", |
| 5225 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x32.c", |
| 5226 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x48.c", |
| 5227 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x64.c", |
| 5228 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x80.c", |
| 5229 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x96.c", |
| 5230 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x112.c", |
| 5231 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x128.c", |
| 5232 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x144.c", |
| 5233 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x160.c", |
| 5234 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x176.c", |
| 5235 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x192.c", |
| 5236 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x16.c", |
| 5237 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x32.c", |
| 5238 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x48.c", |
| 5239 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x64.c", |
| 5240 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x80.c", |
| 5241 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x96.c", |
| 5242 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x112.c", |
| 5243 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x128.c", |
| 5244 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x144.c", |
| 5245 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x160.c", |
| 5246 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x176.c", |
| 5247 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 5248 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x16.c", |
| 5249 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x32.c", |
| 5250 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x48.c", |
| 5251 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x64.c", |
| 5252 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x80.c", |
| 5253 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x96.c", |
| 5254 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x112.c", |
| 5255 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x128.c", |
| 5256 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x16.c", |
| 5257 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x32.c", |
| 5258 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x48.c", |
| 5259 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x64.c", |
| 5260 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x80.c", |
| 5261 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x96.c", |
| 5262 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x112.c", |
| 5263 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x128.c", |
| 5264 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x16.c", |
| 5265 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x32.c", |
| 5266 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x48.c", |
| 5267 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x64.c", |
| 5268 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x80.c", |
| 5269 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x96.c", |
| 5270 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x112.c", |
| 5271 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x128.c", |
| 5272 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x16.c", |
| 5273 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x32.c", |
| 5274 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x48.c", |
| 5275 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x64.c", |
| 5276 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x80.c", |
| 5277 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x96.c", |
| 5278 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x112.c", |
| 5279 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x128.c", |
| 5280 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x16.c", |
| 5281 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x32.c", |
| 5282 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x48.c", |
| 5283 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x64.c", |
| 5284 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x80.c", |
| 5285 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x96.c", |
| 5286 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x112.c", |
| 5287 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x128.c", |
| 5288 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x16.c", |
| 5289 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x32.c", |
| 5290 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x48.c", |
| 5291 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x64.c", |
| 5292 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x80.c", |
| 5293 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x96.c", |
| 5294 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x112.c", |
| 5295 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x128.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 5296 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x16.c", |
| 5297 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x32.c", |
| 5298 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x48.c", |
| 5299 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x64.c", |
| 5300 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x80.c", |
| 5301 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x96.c", |
| 5302 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x112.c", |
| 5303 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x128.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 5304 | "src/f32-vunary/gen/vabs-avx512f-x16.c", |
| 5305 | "src/f32-vunary/gen/vabs-avx512f-x32.c", |
| 5306 | "src/f32-vunary/gen/vneg-avx512f-x16.c", |
| 5307 | "src/f32-vunary/gen/vneg-avx512f-x32.c", |
| 5308 | "src/f32-vunary/gen/vsqr-avx512f-x16.c", |
| 5309 | "src/f32-vunary/gen/vsqr-avx512f-x32.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 5310 | "src/math/exp-avx512f-rr2-lut16-p3-perm-scalef.c", |
| 5311 | "src/math/exp-avx512f-rr2-lut16-p3-perm.c", |
| 5312 | "src/math/exp-avx512f-rr2-lut32-p2-perm2-scalef.c", |
| 5313 | "src/math/exp-avx512f-rr2-lut32-p2-perm2.c", |
| 5314 | "src/math/exp-avx512f-rr2-p5-scalef.c", |
| 5315 | "src/math/exp-avx512f-rr2-p5.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 5316 | "src/math/expm1minus-avx512f-rr1-lut16-p3-perm.c", |
| 5317 | "src/math/expm1minus-avx512f-rr1-p6.c", |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 5318 | "src/math/extexp-avx512f-p5.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 5319 | "src/math/sigmoid-avx512f-rr1-lut16-p3-perm-scalef-div.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 5320 | "src/math/sigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5321 | "src/math/sigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma1adj.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 5322 | "src/math/sigmoid-avx512f-rr1-lut32-p2-perm2-scalef-div.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 5323 | "src/math/sigmoid-avx512f-rr1-lut32-p2-perm2-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5324 | "src/math/sigmoid-avx512f-rr1-lut32-p2-perm2-scalef-nr1fma1adj.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 5325 | "src/math/sigmoid-avx512f-rr1-lut64-p2-gather-scalef-div.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 5326 | "src/math/sigmoid-avx512f-rr1-lut64-p2-gather-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5327 | "src/math/sigmoid-avx512f-rr1-lut64-p2-gather-scalef-nr1fma1adj.c", |
| 5328 | "src/math/sigmoid-avx512f-rr1-p5-scalef-div.c", |
| 5329 | "src/math/sigmoid-avx512f-rr1-p5-scalef-nr1fma.c", |
| 5330 | "src/math/sigmoid-avx512f-rr1-p5-scalef-nr1fma1adj.c", |
| 5331 | "src/math/sigmoid-avx512f-rr2-lut16-p3-perm-scalef-div.c", |
| 5332 | "src/math/sigmoid-avx512f-rr2-lut16-p3-perm-scalef-nr1fma.c", |
| 5333 | "src/math/sigmoid-avx512f-rr2-lut16-p3-perm-scalef-nr1fma1adj.c", |
| 5334 | "src/math/sigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div.c", |
| 5335 | "src/math/sigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma.c", |
| 5336 | "src/math/sigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma1adj.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 5337 | "src/math/sigmoid-avx512f-rr2-lut64-p2-gather-scalef-div.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 5338 | "src/math/sigmoid-avx512f-rr2-lut64-p2-gather-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5339 | "src/math/sigmoid-avx512f-rr2-lut64-p2-gather-scalef-nr1fma1adj.c", |
| 5340 | "src/math/sigmoid-avx512f-rr2-p5-scalef-div.c", |
| 5341 | "src/math/sigmoid-avx512f-rr2-p5-scalef-nr1fma.c", |
| 5342 | "src/math/sigmoid-avx512f-rr2-p5-scalef-nr1fma1adj.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 5343 | "src/math/sqrt-avx512f-nr1fma.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 5344 | "src/math/sqrt-avx512f-nr1fma1adj.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5345 | "src/math/sqrt-avx512f-nr2fma.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5346 | ] |
| 5347 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5348 | PROD_AVX512SKX_MICROKERNEL_SRCS = [ |
| 5349 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 5350 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
| 5351 | "src/qc8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5352 | "src/qc8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5353 | "src/qc8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5354 | "src/qc8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5355 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 5356 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
| 5357 | "src/qs8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5358 | "src/qs8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5359 | "src/qs8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5360 | "src/qs8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5361 | "src/qs8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5362 | "src/qs8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5363 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 5364 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
| 5365 | "src/qu8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5366 | "src/qu8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5367 | "src/qu8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5368 | "src/qu8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5369 | "src/qu8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5370 | "src/qu8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5371 | ] |
| 5372 | |
| 5373 | ALL_AVX512SKX_MICROKERNEL_SRCS = [ |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5374 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx512skx-mul32.c", |
| 5375 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx512skx-mul32.c", |
| 5376 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 5377 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | c3e3f1c | 2021-06-03 09:56:16 -0700 | [diff] [blame] | 5378 | "src/qc8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5379 | "src/qc8-gemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 5380 | "src/qc8-gemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 5381 | "src/qc8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5382 | "src/qc8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5383 | "src/qc8-igemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 5384 | "src/qc8-igemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 5385 | "src/qc8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5386 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx512skx-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5387 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5388 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx512skx-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5389 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5390 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5391 | "src/qs8-dwconv/gen/up32x9-minmax-gemmlowp-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5392 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5393 | "src/qs8-dwconv/gen/up32x25-minmax-gemmlowp-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5394 | "src/qs8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5395 | "src/qs8-gemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5396 | "src/qs8-gemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5397 | "src/qs8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5398 | "src/qs8-gemm/gen/4x16c8-minmax-gemmlowp-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5399 | "src/qs8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5400 | "src/qs8-igemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5401 | "src/qs8-igemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5402 | "src/qs8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5403 | "src/qs8-igemm/gen/4x16c8-minmax-gemmlowp-avx512skx.c", |
Marat Dukhan | e76049a | 2021-07-22 14:48:59 -0700 | [diff] [blame] | 5404 | "src/qs8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5405 | "src/qs8-vadd/gen/minmax-avx512skx-mul32-ld128-x32.c", |
| 5406 | "src/qs8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5407 | "src/qs8-vaddc/gen/minmax-avx512skx-mul32-ld128-x32.c", |
Marat Dukhan | cfd606b | 2021-07-09 01:18:45 -0700 | [diff] [blame] | 5408 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx512skx-mul32.c", |
| 5409 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx512skx-mul32.c", |
| 5410 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 5411 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | 3cf2e22 | 2021-07-08 11:38:45 -0700 | [diff] [blame] | 5412 | "src/qu8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5413 | "src/qu8-gemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 5414 | "src/qu8-gemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 5415 | "src/qu8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5416 | "src/qu8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5417 | "src/qu8-igemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 5418 | "src/qu8-igemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 5419 | "src/qu8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | e76049a | 2021-07-22 14:48:59 -0700 | [diff] [blame] | 5420 | "src/qu8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5421 | "src/qu8-vadd/gen/minmax-avx512skx-mul32-ld128-x32.c", |
| 5422 | "src/qu8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5423 | "src/qu8-vaddc/gen/minmax-avx512skx-mul32-ld128-x32.c", |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 5424 | ] |
| 5425 | |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 5426 | WASM32_ASM_MICROKERNEL_SRCS = [ |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 5427 | "src/f32-vrelu/wasm_shr_x1.S", |
| 5428 | "src/f32-vrelu/wasm_shr_x2.S", |
| 5429 | "src/f32-vrelu/wasm_shr_x4.S", |
Frank Barchard | bcedc08 | 2020-08-17 18:00:51 -0700 | [diff] [blame] | 5430 | ] |
| 5431 | |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 5432 | AARCH32_ASM_MICROKERNEL_SRCS = [ |
Marat Dukhan | 32f9381 | 2020-05-17 20:31:21 -0700 | [diff] [blame] | 5433 | "src/f32-gemm/4x4-aarch32-vfp-ld64.S", |
Marat Dukhan | 3b98f6b | 2020-05-17 10:09:22 -0700 | [diff] [blame] | 5434 | "src/f32-gemm/4x4-minmax-aarch32-vfp-ld64.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5435 | "src/f32-gemm/4x8-minmax-aarch32-neon-cortex-a53.S", |
| 5436 | "src/f32-gemm/4x8-minmax-aarch32-neon-cortex-a55.S", |
Frank Barchard | 490febe | 2020-07-16 18:42:17 -0700 | [diff] [blame] | 5437 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-cortex-a7.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5438 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-cortex-a75.S", |
Frank Barchard | 569561d | 2020-06-17 13:11:12 -0700 | [diff] [blame] | 5439 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-ld64.S", |
Frank Barchard | 490febe | 2020-07-16 18:42:17 -0700 | [diff] [blame] | 5440 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-pld-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5441 | "src/f32-igemm/4x8-minmax-aarch32-neon-cortex-a53.S", |
| 5442 | "src/f32-igemm/4x8-minmax-aarch32-neon-cortex-a55.S", |
Frank Barchard | 490febe | 2020-07-16 18:42:17 -0700 | [diff] [blame] | 5443 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-cortex-a7.S", |
| 5444 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-cortex-a75.S", |
| 5445 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-ld64.S", |
| 5446 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-pld-cortex-a75.S", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5447 | ] |
| 5448 | |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 5449 | AARCH64_ASM_MICROKERNEL_SRCS = [ |
Frank Barchard | bddfbcd | 2020-04-15 12:32:41 -0700 | [diff] [blame] | 5450 | "src/f16-gemm/gen-inc/1x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5451 | "src/f16-gemm/gen-inc/1x16inc-minmax-aarch64-neonfp16arith-ld32.S", |
Frank Barchard | bddfbcd | 2020-04-15 12:32:41 -0700 | [diff] [blame] | 5452 | "src/f16-gemm/gen-inc/4x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5453 | "src/f16-gemm/gen-inc/4x16inc-minmax-aarch64-neonfp16arith-ld32.S", |
Frank Barchard | bddfbcd | 2020-04-15 12:32:41 -0700 | [diff] [blame] | 5454 | "src/f16-gemm/gen-inc/6x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 80fc5f4 | 2021-06-07 10:43:16 -0700 | [diff] [blame] | 5455 | "src/f16-gemm/gen-inc/6x16inc-minmax-aarch64-neonfp16arith-cortex-a55.S", |
Frank Barchard | 9737461 | 2021-06-07 11:51:07 -0700 | [diff] [blame] | 5456 | "src/f16-gemm/gen-inc/6x16inc-minmax-aarch64-neonfp16arith-cortex-a75.S", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5457 | "src/f16-gemm/gen-inc/6x16inc-minmax-aarch64-neonfp16arith-ld32.S", |
| 5458 | "src/f16-gemm/gen-inc/8x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5459 | "src/f16-gemm/gen/1x8-minmax-aarch64-neonfp16arith-ld64.S", |
| 5460 | "src/f16-gemm/gen/1x16-minmax-aarch64-neonfp16arith-ld32.S", |
| 5461 | "src/f16-gemm/gen/4x8-minmax-aarch64-neonfp16arith-ld64.S", |
| 5462 | "src/f16-gemm/gen/4x16-minmax-aarch64-neonfp16arith-ld32.S", |
| 5463 | "src/f16-gemm/gen/6x8-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 80fc5f4 | 2021-06-07 10:43:16 -0700 | [diff] [blame] | 5464 | "src/f16-gemm/gen/6x16-minmax-aarch64-neonfp16arith-cortex-a55.S", |
Frank Barchard | 9737461 | 2021-06-07 11:51:07 -0700 | [diff] [blame] | 5465 | "src/f16-gemm/gen/6x16-minmax-aarch64-neonfp16arith-cortex-a75.S", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5466 | "src/f16-gemm/gen/6x16-minmax-aarch64-neonfp16arith-ld32.S", |
| 5467 | "src/f16-gemm/gen/8x8-minmax-aarch64-neonfp16arith-ld64.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5468 | "src/f32-dwconv/up4x9-minmax-aarch64-neonfma-cortex-a55.S", |
| 5469 | "src/f32-dwconv/up4x9-minmax-aarch64-neonfma.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5470 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5471 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5472 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5473 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5474 | "src/f32-gemm/gen-inc/1x12inc-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5475 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-cortex-a53.S", |
| 5476 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-cortex-a55.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5477 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5478 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5479 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5480 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5481 | "src/f32-gemm/gen-inc/4x12inc-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5482 | "src/f32-gemm/gen-inc/5x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5483 | "src/f32-gemm/gen-inc/5x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5484 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a53.S", |
| 5485 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5486 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a73.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5487 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5488 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5489 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5490 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5491 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-cortex-a53.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5492 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 5493 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5494 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5495 | "src/f32-gemm/gen/1x12-minmax-aarch64-neonfma-cortex-a53.S", |
| 5496 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 5497 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5498 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 5499 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-ld64.S", |
| 5500 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5501 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5502 | "src/f32-gemm/gen/4x12-minmax-aarch64-neonfma-cortex-a53.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5503 | "src/f32-gemm/gen/5x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5504 | "src/f32-gemm/gen/5x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5505 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 5506 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5507 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a73.S", |
| 5508 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 5509 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-ld64.S", |
| 5510 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5511 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5512 | "src/f32-igemm/1x8-minmax-aarch64-neonfma-cortex-a53.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5513 | "src/f32-igemm/1x12-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5514 | "src/f32-igemm/4x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 5515 | "src/f32-igemm/4x8-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5516 | "src/f32-igemm/4x12-minmax-aarch64-neonfma-cortex-a53.S", |
| 5517 | "src/f32-igemm/6x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 5518 | "src/f32-igemm/6x8-minmax-aarch64-neonfma-cortex-a55.S", |
| 5519 | "src/f32-igemm/6x8-minmax-aarch64-neonfma-cortex-a73.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5520 | "src/f32-igemm/gen/1x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5521 | "src/f32-igemm/gen/1x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5522 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | e349124 | 2021-06-11 14:04:57 -0700 | [diff] [blame] | 5523 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 79cd5f9 | 2021-06-21 17:34:59 -0700 | [diff] [blame] | 5524 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5525 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
| 5526 | "src/f32-igemm/gen/5x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 5527 | "src/f32-igemm/gen/5x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
| 5528 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | e349124 | 2021-06-11 14:04:57 -0700 | [diff] [blame] | 5529 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 79cd5f9 | 2021-06-21 17:34:59 -0700 | [diff] [blame] | 5530 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5531 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5532 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5533 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5534 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5535 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 5536 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 5537 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5538 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5539 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5540 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5541 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
| 5542 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mull-padal.S", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 5543 | "src/qc8-gemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 5544 | "src/qc8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5545 | "src/qc8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
| 5546 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 5547 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 5548 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 5549 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5550 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5551 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5552 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5553 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
| 5554 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5555 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5556 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5557 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 5558 | "src/qc8-igemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 5559 | "src/qc8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5560 | "src/qc8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
| 5561 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 5562 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 5563 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5564 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5565 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5566 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5567 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 5568 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5569 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5570 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm.S", |
| 5571 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5572 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5573 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5574 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm.S", |
| 5575 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal.S", |
Frank Barchard | 1a0b276 | 2021-06-29 18:37:59 -0700 | [diff] [blame] | 5576 | "src/qs8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 5577 | "src/qs8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5578 | "src/qs8-gemm/gen/1x16c4-minmax-gemmlowp-aarch64-neondot-ld32.S", |
| 5579 | "src/qs8-gemm/gen/1x16c4-minmax-gemmlowp-aarch64-neondot-ld64.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5580 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-aarch64-neondot-ld32.S", |
| 5581 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-aarch64-neondot-ld64.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5582 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5583 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5584 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5585 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
| 5586 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mull-padal.S", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 5587 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5588 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5589 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm.S", |
| 5590 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5591 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mull-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5592 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5593 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5594 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm.S", |
| 5595 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal.S", |
| 5596 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mull-padal.S", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 5597 | "src/qs8-gemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5598 | "src/qs8-gemm/gen/2x8c16-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5599 | "src/qs8-gemm/gen/2x8c16-minmax-rndnu-aarch64-neon-mlal-padal.S", |
Frank Barchard | 98af05c | 2021-06-30 12:15:04 -0700 | [diff] [blame] | 5600 | "src/qs8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5601 | "src/qs8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 5602 | "src/qs8-gemm/gen/4x16-minmax-gemmlowp-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5603 | "src/qs8-gemm/gen/4x16-minmax-gemmlowp-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5604 | "src/qs8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5605 | "src/qs8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 1a0b276 | 2021-06-29 18:37:59 -0700 | [diff] [blame] | 5606 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 5607 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 5608 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 5609 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5610 | "src/qs8-gemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-cortex-a55.S", |
| 5611 | "src/qs8-gemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-ld32.S", |
| 5612 | "src/qs8-gemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-ld64.S", |
Frank Barchard | 0ae35f2 | 2021-06-15 17:34:24 -0700 | [diff] [blame] | 5613 | "src/qs8-gemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-ld128.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5614 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
| 5615 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld32.S", |
| 5616 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld64.S", |
Frank Barchard | 60729d0 | 2021-07-20 12:25:09 -0700 | [diff] [blame] | 5617 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5618 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5619 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5620 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5621 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 5622 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5623 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5624 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm.S", |
| 5625 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5626 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5627 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5628 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm.S", |
| 5629 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5630 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5631 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5632 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5633 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 5634 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5635 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5636 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm.S", |
| 5637 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5638 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5639 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5640 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm.S", |
| 5641 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal.S", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 5642 | "src/qs8-igemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5643 | "src/qs8-igemm/gen/2x8c16-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5644 | "src/qs8-igemm/gen/2x8c16-minmax-rndnu-aarch64-neon-mlal-padal.S", |
Frank Barchard | 98af05c | 2021-06-30 12:15:04 -0700 | [diff] [blame] | 5645 | "src/qs8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5646 | "src/qs8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 5647 | "src/qs8-igemm/gen/4x16-minmax-gemmlowp-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5648 | "src/qs8-igemm/gen/4x16-minmax-gemmlowp-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5649 | "src/qs8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5650 | "src/qs8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 1a0b276 | 2021-06-29 18:37:59 -0700 | [diff] [blame] | 5651 | "src/qs8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 5652 | "src/qs8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 5653 | "src/qs8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5654 | "src/qs8-igemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-cortex-a55.S", |
| 5655 | "src/qs8-igemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-ld64.S", |
Frank Barchard | 0ae35f2 | 2021-06-15 17:34:24 -0700 | [diff] [blame] | 5656 | "src/qs8-igemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-ld128.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5657 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
| 5658 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld64.S", |
Frank Barchard | 60729d0 | 2021-07-20 12:25:09 -0700 | [diff] [blame] | 5659 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Frank Barchard | ca4c68e | 2021-08-25 19:06:40 -0700 | [diff] [blame] | 5660 | "src/qu8-gemm/gen/4x8c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 5661 | "src/qu8-gemm/gen/4x8c4-minmax-rndnu-aarch64-neondot-ld64.S", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5662 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | fb3a94f | 2021-08-02 20:37:06 -0700 | [diff] [blame] | 5663 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a75.S", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5664 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | fb3a94f | 2021-08-02 20:37:06 -0700 | [diff] [blame] | 5665 | "src/qu8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a75.S", |
Frank Barchard | 0c76422 | 2021-08-24 16:13:06 -0700 | [diff] [blame] | 5666 | "src/qu8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Frank Barchard | ca4c68e | 2021-08-25 19:06:40 -0700 | [diff] [blame] | 5667 | "src/qu8-igemm/gen/4x8c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
Frank Barchard | 0049e89 | 2021-08-22 09:37:21 -0700 | [diff] [blame] | 5668 | "src/qu8-igemm/gen/4x8c4-minmax-rndnu-aarch64-neondot-ld64.S", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5669 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
Frank Barchard | fb3a94f | 2021-08-02 20:37:06 -0700 | [diff] [blame] | 5670 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a75.S", |
Frank Barchard | 59ed1da | 2021-08-02 11:34:59 -0700 | [diff] [blame] | 5671 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | fb3a94f | 2021-08-02 20:37:06 -0700 | [diff] [blame] | 5672 | "src/qu8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a75.S", |
Frank Barchard | 0c76422 | 2021-08-24 16:13:06 -0700 | [diff] [blame] | 5673 | "src/qu8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5674 | ] |
| 5675 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 5676 | INTERNAL_MICROKERNEL_HDRS = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5677 | "src/xnnpack/argmaxpool.h", |
| 5678 | "src/xnnpack/avgpool.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5679 | "src/xnnpack/common.h", |
| 5680 | "src/xnnpack/conv.h", |
Yury Kartynnik | e784186 | 2020-11-04 18:22:18 -0800 | [diff] [blame] | 5681 | "src/xnnpack/depthtospace.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5682 | "src/xnnpack/dwconv.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5683 | "src/xnnpack/fill.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5684 | "src/xnnpack/gavgpool.h", |
| 5685 | "src/xnnpack/gemm.h", |
Marat Dukhan | 660fd19 | 2020-03-10 04:55:30 -0700 | [diff] [blame] | 5686 | "src/xnnpack/ibilinear.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5687 | "src/xnnpack/igemm.h", |
Marat Dukhan | cfb3134 | 2019-12-05 10:42:57 -0800 | [diff] [blame] | 5688 | "src/xnnpack/intrinsics-polyfill.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5689 | "src/xnnpack/lut.h", |
| 5690 | "src/xnnpack/math.h", |
| 5691 | "src/xnnpack/maxpool.h", |
| 5692 | "src/xnnpack/packx.h", |
| 5693 | "src/xnnpack/pad.h", |
| 5694 | "src/xnnpack/params.h", |
| 5695 | "src/xnnpack/pavgpool.h", |
| 5696 | "src/xnnpack/ppmm.h", |
| 5697 | "src/xnnpack/prelu.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 5698 | "src/xnnpack/raddexpminusmax.h", |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 5699 | "src/xnnpack/raddextexp.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 5700 | "src/xnnpack/raddstoreexpminusmax.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5701 | "src/xnnpack/rmax.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5702 | "src/xnnpack/spmm.h", |
| 5703 | "src/xnnpack/unpool.h", |
| 5704 | "src/xnnpack/vadd.h", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 5705 | "src/xnnpack/vbinary.h", |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 5706 | "src/xnnpack/vmul.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5707 | "src/xnnpack/vmulcaddc.h", |
Marat Dukhan | 05ac8e3 | 2019-10-21 15:39:33 -0700 | [diff] [blame] | 5708 | "src/xnnpack/vscale.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 5709 | "src/xnnpack/vscaleexpminusmax.h", |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 5710 | "src/xnnpack/vscaleextexp.h", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 5711 | "src/xnnpack/vunary.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5712 | "src/xnnpack/zip.h", |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 5713 | ] |
| 5714 | |
| 5715 | INTERNAL_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5716 | "include/xnnpack.h", |
| 5717 | "src/xnnpack/allocator.h", |
| 5718 | "src/xnnpack/compute.h", |
| 5719 | "src/xnnpack/im2col.h", |
| 5720 | "src/xnnpack/indirection.h", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 5721 | "src/xnnpack/math-stubs.h", |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 5722 | "src/xnnpack/memory-planner.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5723 | "src/xnnpack/operator.h", |
| 5724 | "src/xnnpack/pack.h", |
Marat Dukhan | eeaa7bd | 2019-10-25 17:31:25 -0700 | [diff] [blame] | 5725 | "src/xnnpack/params-init.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5726 | "src/xnnpack/requantization-stubs.h", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 5727 | "src/xnnpack/requantization.h", |
Marat Dukhan | 1d75a54 | 2020-02-03 12:23:01 -0800 | [diff] [blame] | 5728 | "src/xnnpack/subgraph.h", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 5729 | ] |
| 5730 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 5731 | ACCURACY_EVAL_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 5732 | "src/xnnpack/math-stubs.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5733 | ] |
| 5734 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 5735 | MICROKERNEL_BENCHMARK_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5736 | "include/xnnpack.h", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 5737 | "src/xnnpack/params-init.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5738 | ] |
| 5739 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 5740 | MICROKERNEL_TEST_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 5741 | "include/xnnpack.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5742 | "src/xnnpack/isa-checks.h", |
Marat Dukhan | eeaa7bd | 2019-10-25 17:31:25 -0700 | [diff] [blame] | 5743 | "src/xnnpack/params-init.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5744 | "src/xnnpack/requantization.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5745 | ] |
| 5746 | |
| 5747 | OPERATOR_TEST_PARAMS_HDRS = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5748 | "src/xnnpack/common.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5749 | "src/xnnpack/params.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5750 | ] |
| 5751 | |
| 5752 | WEIGHTS_PACK_HDRS = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5753 | "src/xnnpack/compute.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5754 | "src/xnnpack/operator.h", |
| 5755 | "src/xnnpack/pack.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5756 | ] |
| 5757 | |
Marat Dukhan | c8e00eb | 2019-10-04 14:55:26 -0700 | [diff] [blame] | 5758 | LOGGING_COPTS = select({ |
| 5759 | # No logging in optimized mode |
| 5760 | ":optimized_build": ["-DXNN_LOG_LEVEL=0"], |
| 5761 | # Full logging in debug mode |
| 5762 | ":debug_build": ["-DXNN_LOG_LEVEL=5"], |
| 5763 | # Error-only logging in default (fastbuild) mode |
| 5764 | "//conditions:default": ["-DXNN_LOG_LEVEL=2"], |
| 5765 | }) |
| 5766 | |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 5767 | LOGGING_SRCS = select({ |
| 5768 | # No logging in optimized mode |
| 5769 | ":optimized_build": [], |
| 5770 | "//conditions:default": [ |
Marat Dukhan | ccd3a1d | 2021-03-29 16:03:12 -0700 | [diff] [blame] | 5771 | "src/datatype-strings.c", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 5772 | "src/operator-strings.c", |
| 5773 | "src/subgraph-strings.c", |
| 5774 | ], |
| 5775 | }) |
| 5776 | |
Marat Dukhan | c8e00eb | 2019-10-04 14:55:26 -0700 | [diff] [blame] | 5777 | LOGGING_HDRS = [ |
| 5778 | "src/xnnpack/log.h", |
| 5779 | ] |
| 5780 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5781 | xnnpack_cc_library( |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 5782 | name = "tables", |
| 5783 | srcs = TABLE_SRCS, |
| 5784 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 5785 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5786 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 5787 | ) |
| 5788 | |
| 5789 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5790 | name = "scalar_bench_microkernels", |
| 5791 | srcs = ALL_SCALAR_MICROKERNEL_SRCS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5792 | hdrs = INTERNAL_HDRS, |
| 5793 | aarch32_copts = ["-marm"], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 5794 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5795 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5796 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 5797 | ":tables", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5798 | "@FP16", |
| 5799 | "@FXdiv", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 5800 | "@pthreadpool", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5801 | ], |
| 5802 | ) |
| 5803 | |
| 5804 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5805 | name = "scalar_prod_microkernels", |
| 5806 | srcs = PROD_SCALAR_MICROKERNEL_SRCS, |
| 5807 | hdrs = INTERNAL_HDRS, |
| 5808 | aarch32_copts = ["-marm"], |
| 5809 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5810 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5811 | deps = [ |
| 5812 | ":tables", |
| 5813 | "@FP16", |
| 5814 | "@FXdiv", |
| 5815 | "@pthreadpool", |
| 5816 | ], |
| 5817 | ) |
| 5818 | |
| 5819 | xnnpack_cc_library( |
| 5820 | name = "scalar_test_microkernels", |
| 5821 | srcs = ALL_SCALAR_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5822 | hdrs = INTERNAL_HDRS, |
| 5823 | aarch32_copts = ["-marm"], |
| 5824 | copts = [ |
| 5825 | "-UNDEBUG", |
| 5826 | "-DXNN_TEST_MODE=1", |
| 5827 | ], |
| 5828 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5829 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5830 | deps = [ |
| 5831 | ":tables", |
| 5832 | "@FP16", |
| 5833 | "@FXdiv", |
| 5834 | "@pthreadpool", |
| 5835 | ], |
| 5836 | ) |
| 5837 | |
| 5838 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5839 | name = "wasm_bench_microkernels", |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 5840 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 5841 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5842 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5843 | wasm_srcs = ALL_WASM_MICROKERNEL_SRCS, |
| 5844 | wasmsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 5845 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 5846 | ":tables", |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 5847 | "@FP16", |
| 5848 | "@FXdiv", |
| 5849 | "@pthreadpool", |
| 5850 | ], |
| 5851 | ) |
| 5852 | |
| 5853 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5854 | name = "wasm_prod_microkernels", |
| 5855 | hdrs = INTERNAL_HDRS, |
| 5856 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5857 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5858 | wasm_srcs = ALL_WASM_MICROKERNEL_SRCS, |
| 5859 | wasmsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
| 5860 | deps = [ |
| 5861 | ":tables", |
| 5862 | "@FP16", |
| 5863 | "@FXdiv", |
| 5864 | "@pthreadpool", |
| 5865 | ], |
| 5866 | ) |
| 5867 | |
| 5868 | xnnpack_cc_library( |
| 5869 | name = "wasm_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5870 | hdrs = INTERNAL_HDRS, |
| 5871 | copts = [ |
| 5872 | "-UNDEBUG", |
| 5873 | "-DXNN_TEST_MODE=1", |
| 5874 | ], |
| 5875 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5876 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5877 | wasm_srcs = ALL_WASM_MICROKERNEL_SRCS, |
| 5878 | wasmsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5879 | deps = [ |
| 5880 | ":tables", |
| 5881 | "@FP16", |
| 5882 | "@FXdiv", |
| 5883 | "@pthreadpool", |
| 5884 | ], |
| 5885 | ) |
| 5886 | |
| 5887 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5888 | name = "neon_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5889 | hdrs = INTERNAL_HDRS, |
| 5890 | aarch32_copts = [ |
| 5891 | "-marm", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 5892 | "-march=armv7-a", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5893 | "-mfpu=neon", |
| 5894 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5895 | aarch32_srcs = ALL_NEON_MICROKERNEL_SRCS, |
| 5896 | aarch64_srcs = ALL_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 5897 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5898 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 5899 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 5900 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 5901 | "@FP16", |
| 5902 | "@pthreadpool", |
| 5903 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5904 | ) |
| 5905 | |
| 5906 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5907 | name = "neon_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5908 | hdrs = INTERNAL_HDRS, |
| 5909 | aarch32_copts = [ |
| 5910 | "-marm", |
| 5911 | "-march=armv7-a", |
| 5912 | "-mfpu=neon", |
| 5913 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5914 | aarch32_srcs = PROD_NEON_MICROKERNEL_SRCS, |
| 5915 | aarch64_srcs = PROD_NEON_MICROKERNEL_SRCS, |
| 5916 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5917 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5918 | deps = [ |
| 5919 | ":tables", |
| 5920 | "@FP16", |
| 5921 | "@pthreadpool", |
| 5922 | ], |
| 5923 | ) |
| 5924 | |
| 5925 | xnnpack_cc_library( |
| 5926 | name = "neon_test_microkernels", |
| 5927 | hdrs = INTERNAL_HDRS, |
| 5928 | aarch32_copts = [ |
| 5929 | "-marm", |
| 5930 | "-march=armv7-a", |
| 5931 | "-mfpu=neon", |
| 5932 | ], |
| 5933 | aarch32_srcs = ALL_NEON_MICROKERNEL_SRCS, |
| 5934 | aarch64_srcs = ALL_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5935 | copts = [ |
| 5936 | "-UNDEBUG", |
| 5937 | "-DXNN_TEST_MODE=1", |
| 5938 | ], |
| 5939 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5940 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5941 | deps = [ |
| 5942 | ":tables", |
| 5943 | "@FP16", |
| 5944 | "@pthreadpool", |
| 5945 | ], |
| 5946 | ) |
| 5947 | |
| 5948 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5949 | name = "neonfma_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5950 | hdrs = INTERNAL_HDRS, |
| 5951 | aarch32_copts = [ |
| 5952 | "-marm", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 5953 | "-march=armv7-a", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5954 | "-mfpu=neon-vfpv4", |
| 5955 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5956 | aarch32_srcs = ALL_NEONFMA_MICROKERNEL_SRCS, |
| 5957 | aarch64_srcs = ALL_NEONFMA_MICROKERNEL_SRCS + ALL_AARCH64_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 5958 | apple_aarch32_copts = [ |
| 5959 | "-mcpu=swift", |
| 5960 | "-mtune=generic", |
| 5961 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 5962 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5963 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 5964 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 5965 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 5966 | "@FP16", |
| 5967 | "@pthreadpool", |
| 5968 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5969 | ) |
| 5970 | |
| 5971 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5972 | name = "neonfma_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5973 | hdrs = INTERNAL_HDRS, |
| 5974 | aarch32_copts = [ |
| 5975 | "-marm", |
| 5976 | "-march=armv7-a", |
| 5977 | "-mfpu=neon-vfpv4", |
| 5978 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5979 | aarch32_srcs = PROD_NEONFMA_MICROKERNEL_SRCS, |
| 5980 | aarch64_srcs = PROD_NEONFMA_MICROKERNEL_SRCS + PROD_AARCH64_NEONFMA_MICROKERNEL_SRCS, |
| 5981 | apple_aarch32_copts = [ |
| 5982 | "-mcpu=swift", |
| 5983 | "-mtune=generic", |
| 5984 | ], |
| 5985 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5986 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5987 | deps = [ |
| 5988 | ":tables", |
| 5989 | "@FP16", |
| 5990 | "@pthreadpool", |
| 5991 | ], |
| 5992 | ) |
| 5993 | |
| 5994 | xnnpack_cc_library( |
| 5995 | name = "neonfma_test_microkernels", |
| 5996 | hdrs = INTERNAL_HDRS, |
| 5997 | aarch32_copts = [ |
| 5998 | "-marm", |
| 5999 | "-march=armv7-a", |
| 6000 | "-mfpu=neon-vfpv4", |
| 6001 | ], |
| 6002 | aarch32_srcs = ALL_NEONFMA_MICROKERNEL_SRCS, |
| 6003 | aarch64_srcs = ALL_NEONFMA_MICROKERNEL_SRCS + ALL_AARCH64_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 6004 | apple_aarch32_copts = [ |
| 6005 | "-mcpu=swift", |
| 6006 | "-mtune=generic", |
| 6007 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6008 | copts = [ |
| 6009 | "-UNDEBUG", |
| 6010 | "-DXNN_TEST_MODE=1", |
| 6011 | ], |
| 6012 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6013 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6014 | deps = [ |
| 6015 | ":tables", |
| 6016 | "@FP16", |
| 6017 | "@pthreadpool", |
| 6018 | ], |
| 6019 | ) |
| 6020 | |
| 6021 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6022 | name = "neonv8_bench_microkernels", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 6023 | hdrs = INTERNAL_HDRS, |
| 6024 | aarch32_copts = [ |
| 6025 | "-marm", |
| 6026 | "-march=armv8-a", |
| 6027 | "-mfpu=neon-fp-armv8", |
| 6028 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6029 | aarch32_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
| 6030 | aarch64_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 6031 | apple_aarch32_copts = [ |
| 6032 | "-mcpu=cyclone", |
| 6033 | "-mtune=generic", |
| 6034 | ], |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 6035 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6036 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6037 | deps = [ |
| 6038 | ":tables", |
| 6039 | "@FP16", |
| 6040 | "@pthreadpool", |
| 6041 | ], |
| 6042 | ) |
| 6043 | |
| 6044 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6045 | name = "neonv8_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6046 | hdrs = INTERNAL_HDRS, |
| 6047 | aarch32_copts = [ |
| 6048 | "-marm", |
| 6049 | "-march=armv8-a", |
| 6050 | "-mfpu=neon-fp-armv8", |
| 6051 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6052 | aarch32_srcs = PROD_NEONV8_MICROKERNEL_SRCS, |
| 6053 | aarch64_srcs = PROD_NEONV8_MICROKERNEL_SRCS, |
| 6054 | apple_aarch32_copts = [ |
| 6055 | "-mcpu=cyclone", |
| 6056 | "-mtune=generic", |
| 6057 | ], |
| 6058 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6059 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6060 | deps = [ |
| 6061 | ":tables", |
| 6062 | "@FP16", |
| 6063 | "@pthreadpool", |
| 6064 | ], |
| 6065 | ) |
| 6066 | |
| 6067 | xnnpack_cc_library( |
| 6068 | name = "neonv8_test_microkernels", |
| 6069 | hdrs = INTERNAL_HDRS, |
| 6070 | aarch32_copts = [ |
| 6071 | "-marm", |
| 6072 | "-march=armv8-a", |
| 6073 | "-mfpu=neon-fp-armv8", |
| 6074 | ], |
| 6075 | aarch32_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
| 6076 | aarch64_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 6077 | apple_aarch32_copts = [ |
| 6078 | "-mcpu=cyclone", |
| 6079 | "-mtune=generic", |
| 6080 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6081 | copts = [ |
| 6082 | "-UNDEBUG", |
| 6083 | "-DXNN_TEST_MODE=1", |
| 6084 | ], |
| 6085 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6086 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6087 | deps = [ |
| 6088 | ":tables", |
| 6089 | "@FP16", |
| 6090 | "@pthreadpool", |
| 6091 | ], |
| 6092 | ) |
| 6093 | |
| 6094 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6095 | name = "neonfp16arith_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6096 | hdrs = INTERNAL_HDRS, |
| 6097 | aarch64_copts = ["-march=armv8.2-a+fp16"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6098 | aarch64_srcs = ALL_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6099 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6100 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6101 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6102 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6103 | "@FP16", |
| 6104 | "@pthreadpool", |
| 6105 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6106 | ) |
| 6107 | |
| 6108 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6109 | name = "neonfp16arith_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6110 | hdrs = INTERNAL_HDRS, |
| 6111 | aarch64_copts = ["-march=armv8.2-a+fp16"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6112 | aarch64_srcs = PROD_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS, |
| 6113 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6114 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6115 | deps = [ |
| 6116 | ":tables", |
| 6117 | "@FP16", |
| 6118 | "@pthreadpool", |
| 6119 | ], |
| 6120 | ) |
| 6121 | |
| 6122 | xnnpack_cc_library( |
| 6123 | name = "neonfp16arith_test_microkernels", |
| 6124 | hdrs = INTERNAL_HDRS, |
| 6125 | aarch64_copts = ["-march=armv8.2-a+fp16"], |
| 6126 | aarch64_srcs = ALL_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6127 | copts = [ |
| 6128 | "-UNDEBUG", |
| 6129 | "-DXNN_TEST_MODE=1", |
| 6130 | ], |
| 6131 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6132 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6133 | deps = [ |
| 6134 | ":tables", |
| 6135 | "@FP16", |
| 6136 | "@pthreadpool", |
| 6137 | ], |
| 6138 | ) |
| 6139 | |
| 6140 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6141 | name = "neondot_bench_microkernels", |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6142 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 799ac75 | 2020-08-13 16:08:03 -0700 | [diff] [blame] | 6143 | aarch32_copts = [ |
| 6144 | "-marm", |
| 6145 | "-march=armv8.2-a+dotprod", |
| 6146 | "-mfpu=neon-fp-armv8", |
| 6147 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6148 | aarch32_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6149 | aarch64_copts = ["-march=armv8.2-a+dotprod"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6150 | aarch64_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6151 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6152 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6153 | deps = [ |
| 6154 | ":tables", |
| 6155 | "@FP16", |
| 6156 | "@pthreadpool", |
| 6157 | ], |
| 6158 | ) |
| 6159 | |
| 6160 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6161 | name = "neondot_prod_microkernels", |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6162 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 799ac75 | 2020-08-13 16:08:03 -0700 | [diff] [blame] | 6163 | aarch32_copts = [ |
| 6164 | "-marm", |
| 6165 | "-march=armv8.2-a+dotprod", |
| 6166 | "-mfpu=neon-fp-armv8", |
| 6167 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6168 | aarch32_srcs = PROD_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6169 | aarch64_copts = ["-march=armv8.2-a+dotprod"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6170 | aarch64_srcs = PROD_NEONDOT_MICROKERNEL_SRCS, |
| 6171 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6172 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6173 | deps = [ |
| 6174 | ":tables", |
| 6175 | "@FP16", |
| 6176 | "@pthreadpool", |
| 6177 | ], |
| 6178 | ) |
| 6179 | |
| 6180 | xnnpack_cc_library( |
| 6181 | name = "neondot_test_microkernels", |
| 6182 | hdrs = INTERNAL_HDRS, |
| 6183 | aarch32_copts = [ |
| 6184 | "-marm", |
| 6185 | "-march=armv8.2-a+dotprod", |
| 6186 | "-mfpu=neon-fp-armv8", |
| 6187 | ], |
| 6188 | aarch32_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
| 6189 | aarch64_copts = ["-march=armv8.2-a+dotprod"], |
| 6190 | aarch64_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6191 | copts = [ |
| 6192 | "-UNDEBUG", |
| 6193 | "-DXNN_TEST_MODE=1", |
| 6194 | ], |
| 6195 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6196 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6197 | deps = [ |
| 6198 | ":tables", |
| 6199 | "@FP16", |
| 6200 | "@pthreadpool", |
| 6201 | ], |
| 6202 | ) |
| 6203 | |
| 6204 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6205 | name = "sse2_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6206 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6207 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6208 | gcc_x86_copts = ["-msse2"], |
| 6209 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6210 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6211 | x86_srcs = ALL_SSE_MICROKERNEL_SRCS + ALL_SSE2_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6212 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6213 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6214 | "@FP16", |
| 6215 | "@pthreadpool", |
| 6216 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6217 | ) |
| 6218 | |
| 6219 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6220 | name = "sse2_prod_microkernels", |
| 6221 | hdrs = INTERNAL_HDRS, |
| 6222 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6223 | gcc_x86_copts = ["-msse2"], |
| 6224 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6225 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 6226 | x86_srcs = PROD_SSE_MICROKERNEL_SRCS + PROD_SSE2_MICROKERNEL_SRCS, |
| 6227 | deps = [ |
| 6228 | ":tables", |
| 6229 | "@FP16", |
| 6230 | "@pthreadpool", |
| 6231 | ], |
| 6232 | ) |
| 6233 | |
| 6234 | xnnpack_cc_library( |
| 6235 | name = "sse2_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6236 | hdrs = INTERNAL_HDRS, |
| 6237 | copts = [ |
| 6238 | "-UNDEBUG", |
| 6239 | "-DXNN_TEST_MODE=1", |
| 6240 | ], |
| 6241 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6242 | gcc_x86_copts = ["-msse2"], |
| 6243 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6244 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6245 | x86_srcs = ALL_SSE_MICROKERNEL_SRCS + ALL_SSE2_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6246 | deps = [ |
| 6247 | ":tables", |
| 6248 | "@FP16", |
| 6249 | "@pthreadpool", |
| 6250 | ], |
| 6251 | ) |
| 6252 | |
| 6253 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6254 | name = "ssse3_bench_microkernels", |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 6255 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6256 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6257 | gcc_x86_copts = ["-mssse3"], |
| 6258 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6259 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6260 | x86_srcs = ALL_SSSE3_MICROKERNEL_SRCS, |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 6261 | deps = [ |
| 6262 | ":tables", |
| 6263 | "@FP16", |
| 6264 | "@pthreadpool", |
| 6265 | ], |
| 6266 | ) |
| 6267 | |
| 6268 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6269 | name = "ssse3_prod_microkernels", |
| 6270 | hdrs = INTERNAL_HDRS, |
| 6271 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6272 | gcc_x86_copts = ["-mssse3"], |
| 6273 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6274 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 6275 | x86_srcs = PROD_SSSE3_MICROKERNEL_SRCS, |
| 6276 | deps = [ |
| 6277 | ":tables", |
| 6278 | "@FP16", |
| 6279 | "@pthreadpool", |
| 6280 | ], |
| 6281 | ) |
| 6282 | |
| 6283 | xnnpack_cc_library( |
| 6284 | name = "ssse3_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6285 | hdrs = INTERNAL_HDRS, |
| 6286 | copts = [ |
| 6287 | "-UNDEBUG", |
| 6288 | "-DXNN_TEST_MODE=1", |
| 6289 | ], |
| 6290 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6291 | gcc_x86_copts = ["-mssse3"], |
| 6292 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6293 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6294 | x86_srcs = ALL_SSSE3_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6295 | deps = [ |
| 6296 | ":tables", |
| 6297 | "@FP16", |
| 6298 | "@pthreadpool", |
| 6299 | ], |
| 6300 | ) |
| 6301 | |
| 6302 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6303 | name = "sse41_bench_microkernels", |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 6304 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6305 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6306 | gcc_x86_copts = ["-msse4.1"], |
| 6307 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6308 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6309 | x86_srcs = ALL_SSE41_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6310 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6311 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6312 | "@FP16", |
| 6313 | "@pthreadpool", |
| 6314 | ], |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 6315 | ) |
| 6316 | |
| 6317 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6318 | name = "sse41_prod_microkernels", |
| 6319 | hdrs = INTERNAL_HDRS, |
| 6320 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6321 | gcc_x86_copts = ["-msse4.1"], |
| 6322 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6323 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 6324 | x86_srcs = PROD_SSE41_MICROKERNEL_SRCS, |
| 6325 | deps = [ |
| 6326 | ":tables", |
| 6327 | "@FP16", |
| 6328 | "@pthreadpool", |
| 6329 | ], |
| 6330 | ) |
| 6331 | |
| 6332 | xnnpack_cc_library( |
| 6333 | name = "sse41_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6334 | hdrs = INTERNAL_HDRS, |
| 6335 | copts = [ |
| 6336 | "-UNDEBUG", |
| 6337 | "-DXNN_TEST_MODE=1", |
| 6338 | ], |
| 6339 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6340 | gcc_x86_copts = ["-msse4.1"], |
| 6341 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6342 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6343 | x86_srcs = ALL_SSE41_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6344 | deps = [ |
| 6345 | ":tables", |
| 6346 | "@FP16", |
| 6347 | "@pthreadpool", |
| 6348 | ], |
| 6349 | ) |
| 6350 | |
| 6351 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6352 | name = "avx_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6353 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6354 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6355 | gcc_x86_copts = ["-mavx"], |
| 6356 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6357 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6358 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6359 | x86_srcs = ALL_AVX_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6360 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6361 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6362 | "@FP16", |
| 6363 | "@pthreadpool", |
| 6364 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6365 | ) |
| 6366 | |
| 6367 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6368 | name = "avx_prod_microkernels", |
| 6369 | hdrs = INTERNAL_HDRS, |
| 6370 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6371 | gcc_x86_copts = ["-mavx"], |
| 6372 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6373 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6374 | msvc_x86_64_copts = ["/arch:AVX"], |
| 6375 | x86_srcs = PROD_AVX_MICROKERNEL_SRCS, |
| 6376 | deps = [ |
| 6377 | ":tables", |
| 6378 | "@FP16", |
| 6379 | "@pthreadpool", |
| 6380 | ], |
| 6381 | ) |
| 6382 | |
| 6383 | xnnpack_cc_library( |
| 6384 | name = "avx_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6385 | hdrs = INTERNAL_HDRS, |
| 6386 | copts = [ |
| 6387 | "-UNDEBUG", |
| 6388 | "-DXNN_TEST_MODE=1", |
| 6389 | ], |
| 6390 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6391 | gcc_x86_copts = ["-mavx"], |
| 6392 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6393 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6394 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6395 | x86_srcs = ALL_AVX_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6396 | deps = [ |
| 6397 | ":tables", |
| 6398 | "@FP16", |
| 6399 | "@pthreadpool", |
| 6400 | ], |
| 6401 | ) |
| 6402 | |
| 6403 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6404 | name = "xop_bench_microkernels", |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 6405 | hdrs = INTERNAL_HDRS, |
| 6406 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6407 | gcc_x86_copts = ["-mxop"], |
| 6408 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6409 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6410 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6411 | x86_srcs = ALL_XOP_MICROKERNEL_SRCS, |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 6412 | deps = [ |
| 6413 | ":tables", |
| 6414 | "@FP16", |
| 6415 | "@pthreadpool", |
| 6416 | ], |
| 6417 | ) |
| 6418 | |
| 6419 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6420 | name = "xop_prod_microkernels", |
| 6421 | hdrs = INTERNAL_HDRS, |
| 6422 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6423 | gcc_x86_copts = ["-mxop"], |
| 6424 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6425 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6426 | msvc_x86_64_copts = ["/arch:AVX"], |
| 6427 | x86_srcs = PROD_XOP_MICROKERNEL_SRCS, |
| 6428 | deps = [ |
| 6429 | ":tables", |
| 6430 | "@FP16", |
| 6431 | "@pthreadpool", |
| 6432 | ], |
| 6433 | ) |
| 6434 | |
| 6435 | xnnpack_cc_library( |
| 6436 | name = "xop_test_microkernels", |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 6437 | hdrs = INTERNAL_HDRS, |
| 6438 | copts = [ |
| 6439 | "-UNDEBUG", |
| 6440 | "-DXNN_TEST_MODE=1", |
| 6441 | ], |
| 6442 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6443 | gcc_x86_copts = ["-mxop"], |
| 6444 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6445 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6446 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6447 | x86_srcs = ALL_XOP_MICROKERNEL_SRCS, |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 6448 | deps = [ |
| 6449 | ":tables", |
| 6450 | "@FP16", |
| 6451 | "@pthreadpool", |
| 6452 | ], |
| 6453 | ) |
| 6454 | |
| 6455 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6456 | name = "fma3_bench_microkernels", |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 6457 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6458 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6459 | gcc_x86_copts = ["-mfma"], |
| 6460 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6461 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6462 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6463 | x86_srcs = ALL_FMA3_MICROKERNEL_SRCS, |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 6464 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6465 | ":tables", |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 6466 | "@FP16", |
| 6467 | "@pthreadpool", |
| 6468 | ], |
| 6469 | ) |
| 6470 | |
| 6471 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6472 | name = "fma3_prod_microkernels", |
| 6473 | hdrs = INTERNAL_HDRS, |
| 6474 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6475 | gcc_x86_copts = ["-mfma"], |
| 6476 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6477 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6478 | msvc_x86_64_copts = ["/arch:AVX"], |
| 6479 | x86_srcs = PROD_FMA3_MICROKERNEL_SRCS, |
| 6480 | deps = [ |
| 6481 | ":tables", |
| 6482 | "@FP16", |
| 6483 | "@pthreadpool", |
| 6484 | ], |
| 6485 | ) |
| 6486 | |
| 6487 | xnnpack_cc_library( |
| 6488 | name = "fma3_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6489 | hdrs = INTERNAL_HDRS, |
| 6490 | copts = [ |
| 6491 | "-UNDEBUG", |
| 6492 | "-DXNN_TEST_MODE=1", |
| 6493 | ], |
| 6494 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6495 | gcc_x86_copts = ["-mfma"], |
| 6496 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6497 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6498 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6499 | x86_srcs = ALL_FMA3_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6500 | deps = [ |
| 6501 | ":tables", |
| 6502 | "@FP16", |
| 6503 | "@pthreadpool", |
| 6504 | ], |
| 6505 | ) |
| 6506 | |
| 6507 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6508 | name = "avx2_bench_microkernels", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 6509 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6510 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6511 | gcc_x86_copts = [ |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 6512 | "-mfma", |
| 6513 | "-mavx2", |
| 6514 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6515 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6516 | msvc_x86_32_copts = ["/arch:AVX2"], |
| 6517 | msvc_x86_64_copts = ["/arch:AVX2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6518 | x86_srcs = ALL_AVX2_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6519 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6520 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6521 | "@FP16", |
| 6522 | "@pthreadpool", |
| 6523 | ], |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 6524 | ) |
| 6525 | |
| 6526 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6527 | name = "avx2_prod_microkernels", |
| 6528 | hdrs = INTERNAL_HDRS, |
| 6529 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6530 | gcc_x86_copts = [ |
| 6531 | "-mfma", |
| 6532 | "-mavx2", |
| 6533 | ], |
| 6534 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6535 | msvc_x86_32_copts = ["/arch:AVX2"], |
| 6536 | msvc_x86_64_copts = ["/arch:AVX2"], |
| 6537 | x86_srcs = PROD_AVX2_MICROKERNEL_SRCS, |
| 6538 | deps = [ |
| 6539 | ":tables", |
| 6540 | "@FP16", |
| 6541 | "@pthreadpool", |
| 6542 | ], |
| 6543 | ) |
| 6544 | |
| 6545 | xnnpack_cc_library( |
| 6546 | name = "avx2_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6547 | hdrs = INTERNAL_HDRS, |
| 6548 | copts = [ |
| 6549 | "-UNDEBUG", |
| 6550 | "-DXNN_TEST_MODE=1", |
| 6551 | ], |
| 6552 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6553 | gcc_x86_copts = [ |
| 6554 | "-mfma", |
| 6555 | "-mavx2", |
| 6556 | ], |
| 6557 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6558 | msvc_x86_32_copts = ["/arch:AVX2"], |
| 6559 | msvc_x86_64_copts = ["/arch:AVX2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6560 | x86_srcs = ALL_AVX2_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6561 | deps = [ |
| 6562 | ":tables", |
| 6563 | "@FP16", |
| 6564 | "@pthreadpool", |
| 6565 | ], |
| 6566 | ) |
| 6567 | |
| 6568 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6569 | name = "avx512f_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6570 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6571 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6572 | gcc_x86_copts = ["-mavx512f"], |
| 6573 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 6574 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6575 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 6576 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 6577 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6578 | x86_srcs = ALL_AVX512F_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6579 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6580 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6581 | "@FP16", |
| 6582 | "@pthreadpool", |
| 6583 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6584 | ) |
| 6585 | |
| 6586 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6587 | name = "avx512f_prod_microkernels", |
| 6588 | hdrs = INTERNAL_HDRS, |
| 6589 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6590 | gcc_x86_copts = ["-mavx512f"], |
| 6591 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 6592 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6593 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 6594 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 6595 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
| 6596 | x86_srcs = PROD_AVX512F_MICROKERNEL_SRCS, |
| 6597 | deps = [ |
| 6598 | ":tables", |
| 6599 | "@FP16", |
| 6600 | "@pthreadpool", |
| 6601 | ], |
| 6602 | ) |
| 6603 | |
| 6604 | xnnpack_cc_library( |
| 6605 | name = "avx512f_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6606 | hdrs = INTERNAL_HDRS, |
| 6607 | copts = [ |
| 6608 | "-UNDEBUG", |
| 6609 | "-DXNN_TEST_MODE=1", |
| 6610 | ], |
| 6611 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6612 | gcc_x86_copts = ["-mavx512f"], |
| 6613 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 6614 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6615 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 6616 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 6617 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6618 | x86_srcs = ALL_AVX512F_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6619 | deps = [ |
| 6620 | ":tables", |
| 6621 | "@FP16", |
| 6622 | "@pthreadpool", |
| 6623 | ], |
| 6624 | ) |
| 6625 | |
| 6626 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6627 | name = "avx512skx_bench_microkernels", |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 6628 | hdrs = INTERNAL_HDRS, |
| 6629 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6630 | gcc_x86_copts = [ |
| 6631 | "-mavx512f", |
| 6632 | "-mavx512cd", |
| 6633 | "-mavx512bw", |
| 6634 | "-mavx512dq", |
| 6635 | "-mavx512vl", |
| 6636 | ], |
| 6637 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 6638 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6639 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 6640 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 6641 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6642 | x86_srcs = ALL_AVX512SKX_MICROKERNEL_SRCS, |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 6643 | deps = [ |
| 6644 | ":tables", |
| 6645 | "@FP16", |
| 6646 | "@pthreadpool", |
| 6647 | ], |
| 6648 | ) |
| 6649 | |
| 6650 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6651 | name = "avx512skx_prod_microkernels", |
| 6652 | hdrs = INTERNAL_HDRS, |
| 6653 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6654 | gcc_x86_copts = [ |
| 6655 | "-mavx512f", |
| 6656 | "-mavx512cd", |
| 6657 | "-mavx512bw", |
| 6658 | "-mavx512dq", |
| 6659 | "-mavx512vl", |
| 6660 | ], |
| 6661 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 6662 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6663 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 6664 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 6665 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
| 6666 | x86_srcs = PROD_AVX512SKX_MICROKERNEL_SRCS, |
| 6667 | deps = [ |
| 6668 | ":tables", |
| 6669 | "@FP16", |
| 6670 | "@pthreadpool", |
| 6671 | ], |
| 6672 | ) |
| 6673 | |
| 6674 | xnnpack_cc_library( |
| 6675 | name = "avx512skx_test_microkernels", |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 6676 | hdrs = INTERNAL_HDRS, |
| 6677 | copts = [ |
| 6678 | "-UNDEBUG", |
| 6679 | "-DXNN_TEST_MODE=1", |
| 6680 | ], |
| 6681 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6682 | gcc_x86_copts = [ |
| 6683 | "-mavx512f", |
| 6684 | "-mavx512cd", |
| 6685 | "-mavx512bw", |
| 6686 | "-mavx512dq", |
| 6687 | "-mavx512vl", |
| 6688 | ], |
| 6689 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 6690 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6691 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 6692 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 6693 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6694 | x86_srcs = ALL_AVX512SKX_MICROKERNEL_SRCS, |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 6695 | deps = [ |
| 6696 | ":tables", |
| 6697 | "@FP16", |
| 6698 | "@pthreadpool", |
| 6699 | ], |
| 6700 | ) |
| 6701 | |
| 6702 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6703 | name = "asm_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6704 | hdrs = ["src/xnnpack/assembly.h"], |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 6705 | aarch32_srcs = AARCH32_ASM_MICROKERNEL_SRCS, |
Frank Barchard | 31bb45b | 2020-10-06 00:26:33 -0700 | [diff] [blame] | 6706 | aarch64_copts = ["-march=armv8.2-a+fp16+dotprod"], |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 6707 | aarch64_srcs = AARCH64_ASM_MICROKERNEL_SRCS, |
| 6708 | wasm_srcs = WASM32_ASM_MICROKERNEL_SRCS, |
| 6709 | wasmsimd_srcs = WASM32_ASM_MICROKERNEL_SRCS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6710 | ) |
| 6711 | |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 6712 | xnnpack_cc_library( |
| 6713 | name = "logging_utils", |
| 6714 | srcs = LOGGING_SRCS, |
| 6715 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
| 6716 | copts = LOGGING_COPTS + [ |
| 6717 | "-Isrc", |
| 6718 | "-Iinclude", |
| 6719 | ] + select({ |
| 6720 | ":debug_build": [], |
| 6721 | "//conditions:default": xnnpack_min_size_copts(), |
| 6722 | }), |
| 6723 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6724 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6725 | visibility = xnnpack_visibility(), |
| 6726 | deps = [ |
| 6727 | "@FP16", |
| 6728 | "@clog", |
| 6729 | "@pthreadpool", |
| 6730 | ], |
| 6731 | ) |
| 6732 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6733 | xnnpack_aggregate_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6734 | name = "bench_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 6735 | aarch32_ios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6736 | ":neon_bench_microkernels", |
| 6737 | ":neonfma_bench_microkernels", |
| 6738 | ":neonv8_bench_microkernels", |
| 6739 | ":asm_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 6740 | ], |
| 6741 | aarch32_nonios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6742 | ":neon_bench_microkernels", |
| 6743 | ":neonfma_bench_microkernels", |
| 6744 | ":neonv8_bench_microkernels", |
| 6745 | ":neondot_bench_microkernels", |
| 6746 | ":asm_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6747 | ], |
| 6748 | aarch64_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6749 | ":neon_bench_microkernels", |
| 6750 | ":neonfma_bench_microkernels", |
| 6751 | ":neonv8_bench_microkernels", |
| 6752 | ":neonfp16arith_bench_microkernels", |
| 6753 | ":neondot_bench_microkernels", |
| 6754 | ":asm_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6755 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6756 | generic_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6757 | ":scalar_bench_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6758 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6759 | wasm_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6760 | ":wasm_bench_microkernels", |
| 6761 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6762 | ], |
| 6763 | wasmsimd_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6764 | ":wasm_bench_microkernels", |
| 6765 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6766 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6767 | x86_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6768 | ":sse2_bench_microkernels", |
| 6769 | ":ssse3_bench_microkernels", |
| 6770 | ":sse41_bench_microkernels", |
| 6771 | ":avx_bench_microkernels", |
| 6772 | ":xop_bench_microkernels", |
| 6773 | ":fma3_bench_microkernels", |
| 6774 | ":avx2_bench_microkernels", |
| 6775 | ":avx512f_bench_microkernels", |
| 6776 | ":avx512skx_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6777 | ], |
| 6778 | ) |
| 6779 | |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6780 | xnnpack_aggregate_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6781 | name = "prod_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 6782 | aarch32_ios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6783 | ":neon_prod_microkernels", |
| 6784 | ":neonfma_prod_microkernels", |
| 6785 | ":neonv8_prod_microkernels", |
| 6786 | ":asm_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 6787 | ], |
| 6788 | aarch32_nonios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6789 | ":neon_prod_microkernels", |
| 6790 | ":neonfma_prod_microkernels", |
| 6791 | ":neonv8_prod_microkernels", |
| 6792 | ":neondot_prod_microkernels", |
| 6793 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6794 | ], |
| 6795 | aarch64_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6796 | ":neon_prod_microkernels", |
| 6797 | ":neonfma_prod_microkernels", |
| 6798 | ":neonv8_prod_microkernels", |
| 6799 | ":neonfp16arith_prod_microkernels", |
| 6800 | ":neondot_prod_microkernels", |
| 6801 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6802 | ], |
| 6803 | generic_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6804 | ":scalar_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6805 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6806 | wasm_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6807 | ":wasm_prod_microkernels", |
| 6808 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6809 | ], |
| 6810 | wasmsimd_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6811 | ":wasm_prod_microkernels", |
| 6812 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6813 | ], |
| 6814 | x86_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6815 | ":sse2_prod_microkernels", |
| 6816 | ":ssse3_prod_microkernels", |
| 6817 | ":sse41_prod_microkernels", |
| 6818 | ":avx_prod_microkernels", |
| 6819 | ":xop_prod_microkernels", |
| 6820 | ":fma3_prod_microkernels", |
| 6821 | ":avx2_prod_microkernels", |
| 6822 | ":avx512f_prod_microkernels", |
| 6823 | ":avx512skx_prod_microkernels", |
| 6824 | ], |
| 6825 | ) |
| 6826 | |
| 6827 | xnnpack_aggregate_library( |
| 6828 | name = "test_microkernels", |
| 6829 | aarch32_ios_deps = [ |
| 6830 | ":neon_test_microkernels", |
| 6831 | ":neonfma_test_microkernels", |
| 6832 | ":neonv8_test_microkernels", |
| 6833 | ":asm_microkernels", |
| 6834 | ], |
| 6835 | aarch32_nonios_deps = [ |
| 6836 | ":neon_test_microkernels", |
| 6837 | ":neonfma_test_microkernels", |
| 6838 | ":neonv8_test_microkernels", |
| 6839 | ":neondot_test_microkernels", |
| 6840 | ":asm_microkernels", |
| 6841 | ], |
| 6842 | aarch64_deps = [ |
| 6843 | ":neon_test_microkernels", |
| 6844 | ":neonfma_test_microkernels", |
| 6845 | ":neonv8_test_microkernels", |
| 6846 | ":neonfp16arith_test_microkernels", |
| 6847 | ":neondot_test_microkernels", |
| 6848 | ":asm_microkernels", |
| 6849 | ], |
| 6850 | generic_deps = [ |
| 6851 | ":scalar_test_microkernels", |
| 6852 | ], |
| 6853 | wasm_deps = [ |
| 6854 | ":wasm_test_microkernels", |
| 6855 | ":asm_microkernels", |
| 6856 | ], |
| 6857 | wasmsimd_deps = [ |
| 6858 | ":wasm_test_microkernels", |
| 6859 | ":asm_microkernels", |
| 6860 | ], |
| 6861 | x86_deps = [ |
| 6862 | ":sse2_test_microkernels", |
| 6863 | ":ssse3_test_microkernels", |
| 6864 | ":sse41_test_microkernels", |
| 6865 | ":avx_test_microkernels", |
| 6866 | ":xop_test_microkernels", |
| 6867 | ":fma3_test_microkernels", |
| 6868 | ":avx2_test_microkernels", |
| 6869 | ":avx512f_test_microkernels", |
| 6870 | ":avx512skx_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6871 | ], |
| 6872 | ) |
| 6873 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6874 | xnnpack_cc_library( |
| 6875 | name = "im2col", |
| 6876 | srcs = ["src/im2col.c"], |
| 6877 | hdrs = [ |
| 6878 | "src/xnnpack/common.h", |
| 6879 | "src/xnnpack/im2col.h", |
| 6880 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6881 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6882 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6883 | ) |
| 6884 | |
| 6885 | xnnpack_cc_library( |
| 6886 | name = "indirection", |
| 6887 | srcs = ["src/indirection.c"], |
| 6888 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6889 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6890 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6891 | deps = [ |
| 6892 | "@FP16", |
| 6893 | "@FXdiv", |
| 6894 | "@pthreadpool", |
| 6895 | ], |
| 6896 | ) |
| 6897 | |
| 6898 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6899 | name = "indirection_test_mode", |
| 6900 | srcs = ["src/indirection.c"], |
| 6901 | hdrs = INTERNAL_HDRS, |
| 6902 | copts = [ |
| 6903 | "-UNDEBUG", |
| 6904 | "-DXNN_TEST_MODE=1", |
| 6905 | ], |
| 6906 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6907 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6908 | deps = [ |
| 6909 | "@FP16", |
| 6910 | "@FXdiv", |
| 6911 | "@pthreadpool", |
| 6912 | ], |
| 6913 | ) |
| 6914 | |
| 6915 | xnnpack_cc_library( |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 6916 | name = "packing", |
| 6917 | srcs = ["src/packing.c"], |
| 6918 | hdrs = INTERNAL_HDRS, |
| 6919 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6920 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6921 | deps = [ |
| 6922 | "@FP16", |
| 6923 | "@FXdiv", |
| 6924 | "@pthreadpool", |
| 6925 | ], |
| 6926 | ) |
| 6927 | |
| 6928 | xnnpack_cc_library( |
| 6929 | name = "packing_test_mode", |
| 6930 | srcs = ["src/packing.c"], |
| 6931 | hdrs = INTERNAL_HDRS, |
| 6932 | copts = [ |
| 6933 | "-UNDEBUG", |
| 6934 | "-DXNN_TEST_MODE=1", |
| 6935 | ], |
| 6936 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6937 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6938 | deps = [ |
| 6939 | "@FP16", |
| 6940 | "@FXdiv", |
| 6941 | "@pthreadpool", |
| 6942 | ], |
| 6943 | ) |
| 6944 | |
| 6945 | xnnpack_cc_library( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6946 | name = "operator_run", |
| 6947 | srcs = ["src/operator-run.c"], |
Marat Dukhan | c8e00eb | 2019-10-04 14:55:26 -0700 | [diff] [blame] | 6948 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6949 | copts = LOGGING_COPTS + select({ |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 6950 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 6951 | "//conditions:default": [], |
| 6952 | }), |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6953 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6954 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6955 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 6956 | ":logging_utils", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6957 | "@FP16", |
| 6958 | "@FXdiv", |
| 6959 | "@clog", |
| 6960 | "@pthreadpool", |
| 6961 | ], |
| 6962 | ) |
| 6963 | |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 6964 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6965 | name = "operator_run_test_mode", |
| 6966 | srcs = ["src/operator-run.c"], |
| 6967 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
| 6968 | copts = LOGGING_COPTS + [ |
| 6969 | "-UNDEBUG", |
| 6970 | "-DXNN_TEST_MODE=1", |
| 6971 | ] + select({ |
| 6972 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 6973 | "//conditions:default": [], |
| 6974 | }), |
| 6975 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6976 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6977 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 6978 | ":logging_utils", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6979 | "@FP16", |
| 6980 | "@FXdiv", |
| 6981 | "@clog", |
| 6982 | "@pthreadpool", |
| 6983 | ], |
| 6984 | ) |
| 6985 | |
| 6986 | xnnpack_cc_library( |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 6987 | name = "memory_planner", |
| 6988 | srcs = ["src/memory-planner.c"], |
| 6989 | hdrs = INTERNAL_HDRS, |
| 6990 | defines = select({ |
| 6991 | ":xnn_enable_memopt_explicit_true": ["XNN_ENABLE_MEMOPT=1"], |
| 6992 | ":xnn_enable_memopt_explicit_false": ["XNN_ENABLE_MEMOPT=0"], |
| 6993 | "//conditions:default": ["XNN_ENABLE_MEMOPT=1"], |
| 6994 | }), |
| 6995 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6996 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6997 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 6998 | ":logging_utils", |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 6999 | "@pthreadpool", |
| 7000 | ], |
| 7001 | ) |
| 7002 | |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7003 | xnnpack_cc_library( |
| 7004 | name = "memory_planner_test_mode", |
| 7005 | srcs = ["src/memory-planner.c"], |
| 7006 | hdrs = INTERNAL_HDRS, |
| 7007 | copts = [ |
| 7008 | "-UNDEBUG", |
| 7009 | "-DXNN_TEST_MODE=1", |
| 7010 | ], |
| 7011 | defines = select({ |
| 7012 | ":xnn_enable_memopt_explicit_true": ["XNN_ENABLE_MEMOPT=1"], |
| 7013 | ":xnn_enable_memopt_explicit_false": ["XNN_ENABLE_MEMOPT=0"], |
| 7014 | "//conditions:default": ["XNN_ENABLE_MEMOPT=1"], |
| 7015 | }), |
| 7016 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7017 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7018 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7019 | ":logging_utils", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7020 | "@pthreadpool", |
| 7021 | ], |
| 7022 | ) |
| 7023 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7024 | cc_library( |
| 7025 | name = "enable_assembly", |
| 7026 | defines = select({ |
| 7027 | ":xnn_enable_assembly_explicit_true": ["XNN_ENABLE_ASSEMBLY=1"], |
| 7028 | ":xnn_enable_assembly_explicit_false": ["XNN_ENABLE_ASSEMBLY=0"], |
Frank Barchard | 810171d | 2019-10-10 10:34:51 -0700 | [diff] [blame] | 7029 | "//conditions:default": ["XNN_ENABLE_ASSEMBLY=1"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7030 | }), |
| 7031 | ) |
| 7032 | |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 7033 | cc_library( |
| 7034 | name = "enable_sparse", |
| 7035 | defines = select({ |
| 7036 | ":xnn_enable_sparse_explicit_true": ["XNN_ENABLE_SPARSE=1"], |
| 7037 | ":xnn_enable_sparse_explicit_false": ["XNN_ENABLE_SPARSE=0"], |
Marat Dukhan | b36582b | 2020-12-08 11:16:28 -0800 | [diff] [blame] | 7038 | "//conditions:default": ["XNN_ENABLE_SPARSE=1"], |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 7039 | }), |
| 7040 | ) |
| 7041 | |
Marat Dukhan | cf056b2 | 2019-10-07 10:26:29 -0700 | [diff] [blame] | 7042 | xnnpack_cc_library( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7043 | name = "operators", |
| 7044 | srcs = OPERATOR_SRCS + [ |
Marat Dukhan | 496389f | 2021-04-07 15:47:12 -0700 | [diff] [blame] | 7045 | "src/allocator.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7046 | "src/operator-delete.c", |
Marat Dukhan | cf056b2 | 2019-10-07 10:26:29 -0700 | [diff] [blame] | 7047 | ], |
| 7048 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7049 | copts = LOGGING_COPTS + [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7050 | "-Isrc", |
| 7051 | "-Iinclude", |
| 7052 | ] + select({ |
| 7053 | ":debug_build": [], |
| 7054 | "//conditions:default": xnnpack_min_size_copts(), |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 7055 | }) + select({ |
| 7056 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7057 | "//conditions:default": [], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7058 | }), |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7059 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7060 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7061 | deps = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7062 | ":indirection", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7063 | ":logging_utils", |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7064 | ":packing", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7065 | "@FP16", |
| 7066 | "@FXdiv", |
| 7067 | "@clog", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7068 | "@pthreadpool", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7069 | ], |
| 7070 | ) |
| 7071 | |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7072 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7073 | name = "operators_test_mode", |
| 7074 | srcs = OPERATOR_SRCS + [ |
Marat Dukhan | 496389f | 2021-04-07 15:47:12 -0700 | [diff] [blame] | 7075 | "src/allocator.c", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7076 | "src/operator-delete.c", |
| 7077 | ], |
| 7078 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
| 7079 | copts = LOGGING_COPTS + [ |
| 7080 | "-Isrc", |
| 7081 | "-Iinclude", |
| 7082 | "-UNDEBUG", |
| 7083 | "-DXNN_TEST_MODE=1", |
| 7084 | ] + select({ |
| 7085 | ":debug_build": [], |
| 7086 | "//conditions:default": xnnpack_min_size_copts(), |
| 7087 | }) + select({ |
| 7088 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7089 | "//conditions:default": [], |
| 7090 | }), |
| 7091 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7092 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7093 | deps = [ |
| 7094 | ":indirection_test_mode", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7095 | ":logging_utils", |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7096 | ":packing_test_mode", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7097 | "@FP16", |
| 7098 | "@FXdiv", |
| 7099 | "@clog", |
| 7100 | "@pthreadpool", |
| 7101 | ], |
| 7102 | ) |
| 7103 | |
| 7104 | xnnpack_cc_library( |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7105 | name = "XNNPACK", |
| 7106 | srcs = [ |
| 7107 | "src/init.c", |
Marat Dukhan | ccfdbd1 | 2020-02-03 14:27:45 -0800 | [diff] [blame] | 7108 | "src/runtime.c", |
| 7109 | "src/subgraph.c", |
| 7110 | "src/tensor.c", |
Marat Dukhan | f03da0d | 2020-06-10 16:00:20 -0700 | [diff] [blame] | 7111 | ] + SUBGRAPH_SRCS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7112 | hdrs = ["include/xnnpack.h"], |
| 7113 | copts = LOGGING_COPTS + [ |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7114 | "-Isrc", |
| 7115 | "-Iinclude", |
| 7116 | ] + select({ |
| 7117 | ":debug_build": [], |
| 7118 | "//conditions:default": xnnpack_min_size_copts(), |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 7119 | }) + select({ |
| 7120 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7121 | "//conditions:default": [], |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7122 | }), |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7123 | gcc_copts = xnnpack_gcc_std_copts(), |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7124 | includes = ["include"], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7125 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7126 | visibility = xnnpack_visibility(), |
| 7127 | deps = [ |
| 7128 | ":enable_assembly", |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 7129 | ":enable_sparse", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7130 | ":logging_utils", |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 7131 | ":memory_planner", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7132 | ":operator_run", |
| 7133 | ":operators", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7134 | ":prod_microkernels", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7135 | "@clog", |
Marat Dukhan | ab2946c | 2020-05-21 20:04:13 -0700 | [diff] [blame] | 7136 | "@FP16", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7137 | "@pthreadpool", |
Marat Dukhan | d343c22 | 2019-10-07 09:22:14 -0700 | [diff] [blame] | 7138 | ] + select({ |
| 7139 | ":emscripten": [], |
| 7140 | "//conditions:default": ["@cpuinfo"], |
| 7141 | }), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7142 | ) |
| 7143 | |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7144 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7145 | name = "XNNPACK_test_mode", |
| 7146 | srcs = [ |
| 7147 | "src/init.c", |
| 7148 | "src/runtime.c", |
| 7149 | "src/subgraph.c", |
| 7150 | "src/tensor.c", |
Marat Dukhan | f03da0d | 2020-06-10 16:00:20 -0700 | [diff] [blame] | 7151 | ] + SUBGRAPH_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7152 | hdrs = ["include/xnnpack.h"], |
| 7153 | copts = LOGGING_COPTS + [ |
| 7154 | "-Isrc", |
| 7155 | "-Iinclude", |
| 7156 | "-UNDEBUG", |
| 7157 | "-DXNN_TEST_MODE=1", |
| 7158 | ] + select({ |
| 7159 | ":debug_build": [], |
| 7160 | "//conditions:default": xnnpack_min_size_copts(), |
| 7161 | }) + select({ |
| 7162 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7163 | "//conditions:default": [], |
| 7164 | }), |
| 7165 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7166 | includes = ["include"], |
| 7167 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7168 | visibility = xnnpack_visibility(), |
| 7169 | deps = [ |
| 7170 | ":enable_assembly", |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 7171 | ":enable_sparse", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7172 | ":logging_utils", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7173 | ":memory_planner_test_mode", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7174 | ":operator_run_test_mode", |
| 7175 | ":operators_test_mode", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7176 | ":test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7177 | "@clog", |
| 7178 | "@FP16", |
| 7179 | "@pthreadpool", |
| 7180 | ] + select({ |
| 7181 | ":emscripten": [], |
| 7182 | "//conditions:default": ["@cpuinfo"], |
| 7183 | }), |
| 7184 | ) |
| 7185 | |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 7186 | # Specialized XNNPACK version for TensorFlow Lite. Excludes operators currently |
| 7187 | # not used by the TensorFlow Lite XNNPACK delegate to minimize code size. |
Marat Dukhan | ae046f5 | 2020-06-15 13:16:14 -0700 | [diff] [blame] | 7188 | xnnpack_cc_library( |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 7189 | name = "xnnpack_for_tflite", |
| 7190 | srcs = [ |
| 7191 | "src/init.c", |
| 7192 | "src/runtime.c", |
| 7193 | "src/subgraph.c", |
| 7194 | "src/tensor.c", |
| 7195 | ] + SUBGRAPH_SRCS, |
| 7196 | hdrs = ["include/xnnpack.h"], |
| 7197 | copts = LOGGING_COPTS + [ |
| 7198 | "-Isrc", |
| 7199 | "-Iinclude", |
| 7200 | ] + select({ |
| 7201 | ":debug_build": [], |
| 7202 | "//conditions:default": xnnpack_min_size_copts(), |
| 7203 | }) + select({ |
| 7204 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7205 | "//conditions:default": [], |
| 7206 | }), |
| 7207 | defines = [ |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 7208 | "XNN_NO_F16_OPERATORS", |
| 7209 | "XNN_NO_X16_OPERATORS", |
Marat Dukhan | b939cdb | 2021-03-30 18:51:51 -0700 | [diff] [blame] | 7210 | ] + select({ |
| 7211 | ":xnn_enable_qs8_explicit_true": [], |
Marat Dukhan | 5e35386 | 2021-06-15 09:03:25 -0700 | [diff] [blame] | 7212 | ":xnn_enable_qs8_explicit_false": [ |
| 7213 | "XNN_NO_QC8_OPERATORS", |
| 7214 | "XNN_NO_QS8_OPERATORS", |
Marat Dukhan | 0d00baa | 2021-08-16 23:59:07 -0700 | [diff] [blame] | 7215 | "XNN_NO_S8_OPERATORS", |
Marat Dukhan | 5e35386 | 2021-06-15 09:03:25 -0700 | [diff] [blame] | 7216 | ], |
Marat Dukhan | 6507b17 | 2021-08-19 03:23:40 -0700 | [diff] [blame] | 7217 | ":emscripten": [], |
Marat Dukhan | 5e35386 | 2021-06-15 09:03:25 -0700 | [diff] [blame] | 7218 | "//conditions:default": [ |
| 7219 | "XNN_NO_QC8_OPERATORS", |
| 7220 | "XNN_NO_QS8_OPERATORS", |
Marat Dukhan | 0d00baa | 2021-08-16 23:59:07 -0700 | [diff] [blame] | 7221 | "XNN_NO_S8_OPERATORS", |
Marat Dukhan | 5e35386 | 2021-06-15 09:03:25 -0700 | [diff] [blame] | 7222 | ], |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 7223 | }) + select({ |
| 7224 | ":xnn_enable_qu8_explicit_true": [], |
| 7225 | ":xnn_enable_qu8_explicit_false": [ |
| 7226 | "XNN_NO_QU8_OPERATORS", |
Marat Dukhan | 0d00baa | 2021-08-16 23:59:07 -0700 | [diff] [blame] | 7227 | "XNN_NO_U8_OPERATORS", |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 7228 | ], |
Marat Dukhan | 6507b17 | 2021-08-19 03:23:40 -0700 | [diff] [blame] | 7229 | ":emscripten": [], |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 7230 | "//conditions:default": [ |
| 7231 | "XNN_NO_QU8_OPERATORS", |
Marat Dukhan | 0d00baa | 2021-08-16 23:59:07 -0700 | [diff] [blame] | 7232 | "XNN_NO_U8_OPERATORS", |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 7233 | ], |
Marat Dukhan | b939cdb | 2021-03-30 18:51:51 -0700 | [diff] [blame] | 7234 | }), |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 7235 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7236 | includes = ["include"], |
| 7237 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7238 | visibility = xnnpack_visibility(), |
| 7239 | deps = [ |
| 7240 | ":enable_assembly", |
| 7241 | ":enable_sparse", |
| 7242 | ":logging_utils", |
| 7243 | ":memory_planner", |
| 7244 | ":operator_run", |
| 7245 | ":operators", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7246 | ":prod_microkernels", |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 7247 | "@clog", |
| 7248 | "@FP16", |
| 7249 | "@pthreadpool", |
| 7250 | ] + select({ |
| 7251 | ":emscripten": [], |
| 7252 | "//conditions:default": ["@cpuinfo"], |
| 7253 | }), |
| 7254 | ) |
| 7255 | |
| 7256 | # Specialized XNNPACK version for TensorFlow.js. Excludes operators currently |
| 7257 | # not used by the TensorFlow.js WebAssembly backend to minimize code size. |
| 7258 | xnnpack_cc_library( |
| 7259 | name = "xnnpack_for_tfjs", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7260 | srcs = [ |
| 7261 | "src/init.c", |
| 7262 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7263 | hdrs = ["include/xnnpack.h"], |
| 7264 | copts = LOGGING_COPTS + [ |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7265 | "-Isrc", |
| 7266 | "-Iinclude", |
| 7267 | ] + select({ |
| 7268 | ":debug_build": [], |
| 7269 | "//conditions:default": xnnpack_min_size_copts(), |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 7270 | }) + select({ |
| 7271 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7272 | "//conditions:default": [], |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7273 | }), |
| 7274 | defines = [ |
Marat Dukhan | 16f1e1a | 2020-08-04 16:38:22 -0700 | [diff] [blame] | 7275 | "XNN_NO_QS8_OPERATORS", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 7276 | "XNN_NO_QU8_OPERATORS", |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 7277 | "XNN_NO_S8_OPERATORS", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7278 | "XNN_NO_U8_OPERATORS", |
| 7279 | "XNN_NO_X8_OPERATORS", |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 7280 | "XNN_NO_NCHW_OPERATORS", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7281 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7282 | gcc_copts = xnnpack_gcc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7283 | includes = ["include"], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7284 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7285 | visibility = xnnpack_visibility(), |
| 7286 | deps = [ |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7287 | ":enable_assembly", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7288 | ":logging_utils", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7289 | ":operator_run", |
| 7290 | ":operators", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7291 | ":prod_microkernels", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7292 | "@clog", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7293 | "@pthreadpool", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7294 | ] + select({ |
| 7295 | ":emscripten": [], |
| 7296 | "//conditions:default": ["@cpuinfo"], |
| 7297 | }), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7298 | ) |
| 7299 | |
Marat Dukhan | cf056b2 | 2019-10-07 10:26:29 -0700 | [diff] [blame] | 7300 | xnnpack_cc_library( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7301 | name = "bench_utils", |
| 7302 | srcs = ["bench/utils.cc"], |
| 7303 | hdrs = ["bench/utils.h"], |
Marat Dukhan | bad48fe | 2019-11-04 10:35:22 -0800 | [diff] [blame] | 7304 | deps = [ |
| 7305 | "@com_google_benchmark//:benchmark", |
| 7306 | "@cpuinfo", |
| 7307 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7308 | ) |
| 7309 | |
Frank Barchard | 7e95597 | 2019-10-11 10:34:25 -0700 | [diff] [blame] | 7310 | ######################### Benchmarks for micro-kernels ######################### |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7311 | |
| 7312 | xnnpack_benchmark( |
Marat Dukhan | 0744fa0 | 2021-07-26 22:56:27 -0700 | [diff] [blame] | 7313 | name = "qs8_dwconv_bench", |
| 7314 | srcs = [ |
| 7315 | "bench/dwconv.h", |
| 7316 | "bench/qs8-dwconv.cc", |
| 7317 | "src/xnnpack/AlignedAllocator.h", |
| 7318 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7319 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7320 | ":indirection", |
| 7321 | ":packing", |
| 7322 | ], |
| 7323 | ) |
| 7324 | |
| 7325 | xnnpack_benchmark( |
Marat Dukhan | 595e170 | 2020-07-31 10:12:52 -0700 | [diff] [blame] | 7326 | name = "qs8_gemm_bench", |
| 7327 | srcs = [ |
| 7328 | "bench/gemm.h", |
| 7329 | "bench/qs8-gemm.cc", |
| 7330 | "src/xnnpack/AlignedAllocator.h", |
| 7331 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Frank Barchard | 31328cb | 2020-10-12 11:55:18 -0700 | [diff] [blame] | 7332 | copts = xnnpack_optional_ruy_copts() + xnnpack_optional_gemmlowp_copts(), |
| 7333 | deps = MICROKERNEL_BENCHMARK_DEPS + [":packing"] + xnnpack_optional_ruy_deps() + xnnpack_optional_gemmlowp_deps(), |
Marat Dukhan | 595e170 | 2020-07-31 10:12:52 -0700 | [diff] [blame] | 7334 | ) |
| 7335 | |
| 7336 | xnnpack_benchmark( |
Marat Dukhan | 56bdd4a | 2020-08-03 19:47:04 -0700 | [diff] [blame] | 7337 | name = "qs8_requantization_bench", |
| 7338 | srcs = [ |
| 7339 | "bench/qs8-requantization.cc", |
Marat Dukhan | 56bdd4a | 2020-08-03 19:47:04 -0700 | [diff] [blame] | 7340 | "src/xnnpack/AlignedAllocator.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7341 | "src/xnnpack/requantization-stubs.h", |
Marat Dukhan | 56bdd4a | 2020-08-03 19:47:04 -0700 | [diff] [blame] | 7342 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7343 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7344 | ) |
| 7345 | |
| 7346 | xnnpack_benchmark( |
Marat Dukhan | 83a8d2f | 2021-07-29 16:41:19 -0700 | [diff] [blame] | 7347 | name = "qs8_vadd_bench", |
| 7348 | srcs = [ |
| 7349 | "bench/qs8-vadd.cc", |
| 7350 | "src/xnnpack/AlignedAllocator.h", |
| 7351 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7352 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7353 | ) |
| 7354 | |
| 7355 | xnnpack_benchmark( |
| 7356 | name = "qs8_vaddc_bench", |
| 7357 | srcs = [ |
| 7358 | "bench/qs8-vaddc.cc", |
| 7359 | "src/xnnpack/AlignedAllocator.h", |
| 7360 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7361 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7362 | ) |
| 7363 | |
| 7364 | xnnpack_benchmark( |
Marat Dukhan | 795e5ab | 2021-08-02 19:07:52 -0700 | [diff] [blame] | 7365 | name = "qs8_vmul_bench", |
| 7366 | srcs = [ |
| 7367 | "bench/qs8-vmul.cc", |
| 7368 | "src/xnnpack/AlignedAllocator.h", |
| 7369 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7370 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7371 | ) |
| 7372 | |
| 7373 | xnnpack_benchmark( |
Marat Dukhan | 8b024c9 | 2021-08-03 00:05:14 -0700 | [diff] [blame] | 7374 | name = "qs8_vmulc_bench", |
| 7375 | srcs = [ |
| 7376 | "bench/qs8-vmulc.cc", |
| 7377 | "src/xnnpack/AlignedAllocator.h", |
| 7378 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7379 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7380 | ) |
| 7381 | |
| 7382 | xnnpack_benchmark( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 7383 | name = "qu8_gemm_bench", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7384 | srcs = [ |
| 7385 | "bench/gemm.h", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 7386 | "bench/qu8-gemm.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7387 | "src/xnnpack/AlignedAllocator.h", |
| 7388 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7389 | copts = xnnpack_optional_ruy_copts() + xnnpack_optional_gemmlowp_copts(), |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7390 | deps = MICROKERNEL_BENCHMARK_DEPS + [":packing"] + xnnpack_optional_ruy_deps() + xnnpack_optional_gemmlowp_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7391 | ) |
| 7392 | |
| 7393 | xnnpack_benchmark( |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 7394 | name = "qu8_requantization_bench", |
| 7395 | srcs = [ |
| 7396 | "bench/qu8-requantization.cc", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 7397 | "src/xnnpack/AlignedAllocator.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7398 | "src/xnnpack/requantization-stubs.h", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 7399 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7400 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7401 | ) |
| 7402 | |
| 7403 | xnnpack_benchmark( |
Marat Dukhan | 1ef9de8 | 2021-07-29 17:15:33 -0700 | [diff] [blame] | 7404 | name = "qu8_vadd_bench", |
| 7405 | srcs = [ |
| 7406 | "bench/qu8-vadd.cc", |
| 7407 | "src/xnnpack/AlignedAllocator.h", |
| 7408 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7409 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7410 | ) |
| 7411 | |
| 7412 | xnnpack_benchmark( |
| 7413 | name = "qu8_vaddc_bench", |
| 7414 | srcs = [ |
| 7415 | "bench/qu8-vaddc.cc", |
| 7416 | "src/xnnpack/AlignedAllocator.h", |
| 7417 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7418 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7419 | ) |
| 7420 | |
| 7421 | xnnpack_benchmark( |
Marat Dukhan | 795e5ab | 2021-08-02 19:07:52 -0700 | [diff] [blame] | 7422 | name = "qu8_vmul_bench", |
| 7423 | srcs = [ |
| 7424 | "bench/qu8-vmul.cc", |
| 7425 | "src/xnnpack/AlignedAllocator.h", |
| 7426 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7427 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7428 | ) |
| 7429 | |
| 7430 | xnnpack_benchmark( |
Marat Dukhan | 8b024c9 | 2021-08-03 00:05:14 -0700 | [diff] [blame] | 7431 | name = "qu8_vmulc_bench", |
| 7432 | srcs = [ |
| 7433 | "bench/qu8-vmulc.cc", |
| 7434 | "src/xnnpack/AlignedAllocator.h", |
| 7435 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7436 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7437 | ) |
| 7438 | |
| 7439 | xnnpack_benchmark( |
Frank Barchard | 40d20fe | 2020-05-05 00:37:45 -0700 | [diff] [blame] | 7440 | name = "f16_igemm_bench", |
| 7441 | srcs = [ |
| 7442 | "bench/f16-igemm.cc", |
| 7443 | "bench/conv.h", |
Frank Barchard | 40d20fe | 2020-05-05 00:37:45 -0700 | [diff] [blame] | 7444 | "src/xnnpack/AlignedAllocator.h", |
| 7445 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7446 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7447 | ":indirection", |
| 7448 | ":packing", |
| 7449 | ], |
Frank Barchard | 40d20fe | 2020-05-05 00:37:45 -0700 | [diff] [blame] | 7450 | ) |
| 7451 | |
| 7452 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7453 | name = "f16_gemm_bench", |
| 7454 | srcs = [ |
| 7455 | "bench/f16-gemm.cc", |
| 7456 | "bench/gemm.h", |
| 7457 | "src/xnnpack/AlignedAllocator.h", |
| 7458 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7459 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7460 | ":packing", |
| 7461 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7462 | ) |
| 7463 | |
| 7464 | xnnpack_benchmark( |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 7465 | name = "f16_spmm_bench", |
| 7466 | srcs = [ |
| 7467 | "bench/f16-spmm.cc", |
Marat Dukhan | 1631e3e | 2020-12-06 19:29:31 -0800 | [diff] [blame] | 7468 | "bench/spmm.h", |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 7469 | "src/xnnpack/AlignedAllocator.h", |
| 7470 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 7471 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7472 | ) |
| 7473 | |
| 7474 | xnnpack_benchmark( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 7475 | name = "f16_vrelu_bench", |
| 7476 | srcs = [ |
| 7477 | "bench/f16-vrelu.cc", |
| 7478 | "src/xnnpack/AlignedAllocator.h", |
| 7479 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7480 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7481 | ) |
| 7482 | |
| 7483 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7484 | name = "f32_igemm_bench", |
| 7485 | srcs = [ |
| 7486 | "bench/f32-igemm.cc", |
| 7487 | "bench/conv.h", |
| 7488 | "src/xnnpack/AlignedAllocator.h", |
| 7489 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7490 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7491 | ":indirection", |
| 7492 | ":packing", |
| 7493 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7494 | ) |
| 7495 | |
| 7496 | xnnpack_benchmark( |
| 7497 | name = "f32_conv_hwc_bench", |
| 7498 | srcs = [ |
| 7499 | "bench/f32-conv-hwc.cc", |
| 7500 | "bench/dconv.h", |
| 7501 | "src/xnnpack/AlignedAllocator.h", |
| 7502 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7503 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7504 | ":packing", |
| 7505 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7506 | ) |
| 7507 | |
| 7508 | xnnpack_benchmark( |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 7509 | name = "f32_conv_hwc2chw_bench", |
Erich Elsen | 563df5f | 2019-10-23 08:02:21 -0700 | [diff] [blame] | 7510 | srcs = [ |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 7511 | "bench/f32-conv-hwc2chw.cc", |
Erich Elsen | 563df5f | 2019-10-23 08:02:21 -0700 | [diff] [blame] | 7512 | "bench/dconv.h", |
| 7513 | "src/xnnpack/AlignedAllocator.h", |
| 7514 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7515 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7516 | ":packing", |
| 7517 | ], |
Erich Elsen | 563df5f | 2019-10-23 08:02:21 -0700 | [diff] [blame] | 7518 | ) |
| 7519 | |
| 7520 | xnnpack_benchmark( |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 7521 | name = "f16_dwconv_bench", |
| 7522 | srcs = [ |
| 7523 | "bench/f16-dwconv.cc", |
| 7524 | "bench/dwconv.h", |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 7525 | "src/xnnpack/AlignedAllocator.h", |
| 7526 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7527 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7528 | ":indirection", |
| 7529 | ":packing", |
| 7530 | ], |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 7531 | ) |
| 7532 | |
| 7533 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7534 | name = "f32_dwconv_bench", |
| 7535 | srcs = [ |
| 7536 | "bench/f32-dwconv.cc", |
| 7537 | "bench/dwconv.h", |
| 7538 | "src/xnnpack/AlignedAllocator.h", |
| 7539 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7540 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7541 | ":indirection", |
| 7542 | ":packing", |
| 7543 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7544 | ) |
| 7545 | |
| 7546 | xnnpack_benchmark( |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 7547 | name = "f32_dwconv2d_chw_bench", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7548 | srcs = [ |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 7549 | "bench/f32-dwconv2d-chw.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7550 | "bench/dwconv.h", |
| 7551 | "src/xnnpack/AlignedAllocator.h", |
| 7552 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7553 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7554 | ":indirection", |
| 7555 | ":packing", |
| 7556 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7557 | ) |
| 7558 | |
| 7559 | xnnpack_benchmark( |
| 7560 | name = "f32_gemm_bench", |
| 7561 | srcs = [ |
| 7562 | "bench/f32-gemm.cc", |
| 7563 | "bench/gemm.h", |
| 7564 | "src/xnnpack/AlignedAllocator.h", |
| 7565 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7566 | copts = xnnpack_optional_ruy_copts(), |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7567 | deps = MICROKERNEL_BENCHMARK_DEPS + [":packing"] + xnnpack_optional_ruy_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7568 | ) |
| 7569 | |
| 7570 | xnnpack_benchmark( |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 7571 | name = "f32_raddexpminusmax_bench", |
| 7572 | srcs = [ |
| 7573 | "bench/f32-raddexpminusmax.cc", |
| 7574 | "src/xnnpack/AlignedAllocator.h", |
| 7575 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7576 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7577 | ) |
| 7578 | |
| 7579 | xnnpack_benchmark( |
| 7580 | name = "f32_raddextexp_bench", |
| 7581 | srcs = [ |
| 7582 | "bench/f32-raddextexp.cc", |
| 7583 | "src/xnnpack/AlignedAllocator.h", |
| 7584 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7585 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7586 | ) |
| 7587 | |
| 7588 | xnnpack_benchmark( |
| 7589 | name = "f32_raddstoreexpminusmax_bench", |
| 7590 | srcs = [ |
| 7591 | "bench/f32-raddstoreexpminusmax.cc", |
| 7592 | "src/xnnpack/AlignedAllocator.h", |
| 7593 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7594 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7595 | ) |
| 7596 | |
| 7597 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7598 | name = "f32_rmax_bench", |
| 7599 | srcs = [ |
| 7600 | "bench/f32-rmax.cc", |
| 7601 | "src/xnnpack/AlignedAllocator.h", |
| 7602 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7603 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7604 | ) |
| 7605 | |
| 7606 | xnnpack_benchmark( |
| 7607 | name = "f32_spmm_bench", |
| 7608 | srcs = [ |
| 7609 | "bench/f32-spmm.cc", |
Marat Dukhan | 1631e3e | 2020-12-06 19:29:31 -0800 | [diff] [blame] | 7610 | "bench/spmm.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7611 | "src/xnnpack/AlignedAllocator.h", |
| 7612 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7613 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7614 | ) |
| 7615 | |
| 7616 | xnnpack_benchmark( |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 7617 | name = "f32_softmax_bench", |
Marat Dukhan | 4a4a7fa | 2019-10-21 13:46:14 -0700 | [diff] [blame] | 7618 | srcs = [ |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 7619 | "bench/f32-softmax.cc", |
Marat Dukhan | 4a4a7fa | 2019-10-21 13:46:14 -0700 | [diff] [blame] | 7620 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7621 | copts = xnnpack_optional_dnnl_copts(), |
Marat Dukhan | 8d3c693 | 2020-03-06 20:27:27 -0800 | [diff] [blame] | 7622 | deps = MICROKERNEL_BENCHMARK_DEPS + xnnpack_optional_dnnl_deps(), |
Marat Dukhan | 4a4a7fa | 2019-10-21 13:46:14 -0700 | [diff] [blame] | 7623 | ) |
| 7624 | |
| 7625 | xnnpack_benchmark( |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 7626 | name = "f32_velu_bench", |
| 7627 | srcs = [ |
| 7628 | "bench/f32-velu.cc", |
| 7629 | "src/xnnpack/AlignedAllocator.h", |
| 7630 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7631 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7632 | ) |
| 7633 | |
| 7634 | xnnpack_benchmark( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 7635 | name = "f32_vhswish_bench", |
| 7636 | srcs = [ |
| 7637 | "bench/f32-vhswish.cc", |
| 7638 | "src/xnnpack/AlignedAllocator.h", |
| 7639 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7640 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7641 | ) |
| 7642 | |
| 7643 | xnnpack_benchmark( |
Marat Dukhan | 7c74aff | 2021-08-07 15:44:27 -0700 | [diff] [blame] | 7644 | name = "f32_vlrelu_bench", |
| 7645 | srcs = [ |
| 7646 | "bench/f32-vlrelu.cc", |
| 7647 | "src/xnnpack/AlignedAllocator.h", |
| 7648 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7649 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7650 | ) |
| 7651 | |
| 7652 | xnnpack_benchmark( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 7653 | name = "f32_vrelu_bench", |
| 7654 | srcs = [ |
| 7655 | "bench/f32-vrelu.cc", |
| 7656 | "src/xnnpack/AlignedAllocator.h", |
| 7657 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7658 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7659 | ) |
| 7660 | |
| 7661 | xnnpack_benchmark( |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 7662 | name = "f32_vscaleexpminusmax_bench", |
| 7663 | srcs = [ |
| 7664 | "bench/f32-vscaleexpminusmax.cc", |
| 7665 | "src/xnnpack/AlignedAllocator.h", |
| 7666 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7667 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7668 | ) |
| 7669 | |
| 7670 | xnnpack_benchmark( |
| 7671 | name = "f32_vscaleextexp_bench", |
| 7672 | srcs = [ |
| 7673 | "bench/f32-vscaleextexp.cc", |
| 7674 | "src/xnnpack/AlignedAllocator.h", |
| 7675 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7676 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7677 | ) |
| 7678 | |
| 7679 | xnnpack_benchmark( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 7680 | name = "f32_vsigmoid_bench", |
| 7681 | srcs = [ |
| 7682 | "bench/f32-vsigmoid.cc", |
| 7683 | "src/xnnpack/AlignedAllocator.h", |
| 7684 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7685 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7686 | ) |
| 7687 | |
| 7688 | xnnpack_benchmark( |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 7689 | name = "f32_vsqrt_bench", |
| 7690 | srcs = [ |
| 7691 | "bench/f32-vsqrt.cc", |
| 7692 | "src/xnnpack/AlignedAllocator.h", |
| 7693 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7694 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7695 | ) |
| 7696 | |
| 7697 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7698 | name = "f32_im2col_gemm_bench", |
| 7699 | srcs = [ |
| 7700 | "bench/f32-im2col-gemm.cc", |
| 7701 | "bench/conv.h", |
| 7702 | "src/xnnpack/AlignedAllocator.h", |
| 7703 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7704 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7705 | ":im2col", |
| 7706 | ":packing", |
| 7707 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7708 | ) |
| 7709 | |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 7710 | xnnpack_benchmark( |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 7711 | name = "rounding_bench", |
| 7712 | srcs = [ |
| 7713 | "bench/rounding.cc", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 7714 | "src/xnnpack/AlignedAllocator.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7715 | "src/xnnpack/math-stubs.h", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 7716 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7717 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7718 | ) |
| 7719 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7720 | ########################### Benchmarks for operators ########################### |
| 7721 | |
| 7722 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7723 | name = "average_pooling_bench", |
| 7724 | srcs = ["bench/average-pooling.cc"], |
Marat Dukhan | 7a16d8b | 2020-03-11 04:22:44 -0700 | [diff] [blame] | 7725 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 7726 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7727 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7728 | ) |
| 7729 | |
| 7730 | xnnpack_benchmark( |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 7731 | name = "bankers_rounding_bench", |
| 7732 | srcs = ["bench/bankers-rounding.cc"], |
| 7733 | copts = xnnpack_optional_tflite_copts(), |
| 7734 | tags = ["nowin32"], |
| 7735 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 7736 | ) |
| 7737 | |
| 7738 | xnnpack_benchmark( |
| 7739 | name = "ceiling_bench", |
| 7740 | srcs = ["bench/ceiling.cc"], |
| 7741 | copts = xnnpack_optional_tflite_copts(), |
| 7742 | tags = ["nowin32"], |
| 7743 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 7744 | ) |
| 7745 | |
| 7746 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7747 | name = "channel_shuffle_bench", |
| 7748 | srcs = ["bench/channel-shuffle.cc"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7749 | deps = OPERATOR_BENCHMARK_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7750 | ) |
| 7751 | |
| 7752 | xnnpack_benchmark( |
| 7753 | name = "convolution_bench", |
| 7754 | srcs = ["bench/convolution.cc"], |
| 7755 | copts = xnnpack_optional_tflite_copts() + xnnpack_optional_armcl_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 7756 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7757 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps() + xnnpack_optional_armcl_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7758 | ) |
| 7759 | |
| 7760 | xnnpack_benchmark( |
| 7761 | name = "deconvolution_bench", |
| 7762 | srcs = ["bench/deconvolution.cc"], |
| 7763 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 7764 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7765 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7766 | ) |
| 7767 | |
| 7768 | xnnpack_benchmark( |
Marat Dukhan | b6bd4bc | 2020-12-01 17:01:40 -0800 | [diff] [blame] | 7769 | name = "elu_bench", |
| 7770 | srcs = ["bench/elu.cc"], |
| 7771 | copts = xnnpack_optional_tflite_copts(), |
| 7772 | tags = ["nowin32"], |
| 7773 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 7774 | ) |
| 7775 | |
| 7776 | xnnpack_benchmark( |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 7777 | name = "floor_bench", |
| 7778 | srcs = ["bench/floor.cc"], |
| 7779 | copts = xnnpack_optional_tflite_copts(), |
| 7780 | tags = ["nowin32"], |
| 7781 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 7782 | ) |
| 7783 | |
| 7784 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7785 | name = "global_average_pooling_bench", |
| 7786 | srcs = ["bench/global-average-pooling.cc"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7787 | deps = OPERATOR_BENCHMARK_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7788 | ) |
| 7789 | |
| 7790 | xnnpack_benchmark( |
Marat Dukhan | ad35260 | 2020-06-25 21:50:54 -0700 | [diff] [blame] | 7791 | name = "hardswish_bench", |
| 7792 | srcs = ["bench/hardswish.cc"], |
| 7793 | copts = xnnpack_optional_tflite_copts(), |
| 7794 | tags = ["nowin32"], |
| 7795 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 7796 | ) |
| 7797 | |
| 7798 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7799 | name = "max_pooling_bench", |
| 7800 | srcs = ["bench/max-pooling.cc"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7801 | deps = OPERATOR_BENCHMARK_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7802 | ) |
| 7803 | |
| 7804 | xnnpack_benchmark( |
| 7805 | name = "sigmoid_bench", |
| 7806 | srcs = ["bench/sigmoid.cc"], |
Marat Dukhan | c3b9e86 | 2019-11-17 13:18:54 -0800 | [diff] [blame] | 7807 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | ca2ba70 | 2020-04-24 01:31:47 -0700 | [diff] [blame] | 7808 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7809 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7810 | ) |
| 7811 | |
| 7812 | xnnpack_benchmark( |
Marat Dukhan | 95b2243 | 2019-10-30 16:30:14 -0700 | [diff] [blame] | 7813 | name = "prelu_bench", |
| 7814 | srcs = ["bench/prelu.cc"], |
| 7815 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 7816 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7817 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 95b2243 | 2019-10-30 16:30:14 -0700 | [diff] [blame] | 7818 | ) |
| 7819 | |
| 7820 | xnnpack_benchmark( |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 7821 | name = "softmax_bench", |
| 7822 | srcs = ["bench/softmax.cc"], |
Marat Dukhan | 9c0db96 | 2020-01-28 12:30:14 -0800 | [diff] [blame] | 7823 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | ca2ba70 | 2020-04-24 01:31:47 -0700 | [diff] [blame] | 7824 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7825 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7826 | ) |
| 7827 | |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 7828 | xnnpack_benchmark( |
Marat Dukhan | 6804bbd | 2020-06-30 19:26:11 -0700 | [diff] [blame] | 7829 | name = "square_root_bench", |
| 7830 | srcs = ["bench/square-root.cc"], |
| 7831 | copts = xnnpack_optional_tflite_copts(), |
| 7832 | tags = ["nowin32"], |
| 7833 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 7834 | ) |
| 7835 | |
| 7836 | xnnpack_benchmark( |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 7837 | name = "truncation_bench", |
| 7838 | srcs = ["bench/truncation.cc"], |
| 7839 | deps = OPERATOR_BENCHMARK_DEPS, |
| 7840 | ) |
| 7841 | |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 7842 | ############################# End-to-end benchmarks ############################ |
| 7843 | |
| 7844 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 7845 | name = "fp32_mobilenet_v1", |
| 7846 | srcs = ["models/fp32-mobilenet-v1.cc"], |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 7847 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 7848 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 7849 | linkstatic = True, |
| 7850 | deps = [ |
| 7851 | ":XNNPACK", |
| 7852 | "@pthreadpool", |
| 7853 | ], |
| 7854 | ) |
| 7855 | |
| 7856 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 7857 | name = "fp32_sparse_mobilenet_v1", |
| 7858 | srcs = ["models/fp32-sparse-mobilenet-v1.cc"], |
| 7859 | hdrs = ["models/models.h"], |
| 7860 | copts = xnnpack_std_cxxopts(), |
| 7861 | linkstatic = True, |
| 7862 | deps = [ |
| 7863 | ":XNNPACK", |
| 7864 | "@pthreadpool", |
| 7865 | ], |
| 7866 | ) |
| 7867 | |
| 7868 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 7869 | name = "fp16_mobilenet_v1", |
| 7870 | srcs = ["models/fp16-mobilenet-v1.cc"], |
| 7871 | hdrs = ["models/models.h"], |
| 7872 | copts = xnnpack_std_cxxopts(), |
| 7873 | linkstatic = True, |
| 7874 | deps = [ |
| 7875 | ":XNNPACK", |
| 7876 | "@FP16", |
| 7877 | "@pthreadpool", |
| 7878 | ], |
| 7879 | ) |
| 7880 | |
| 7881 | cc_library( |
Marat Dukhan | e252f92 | 2021-08-31 08:57:41 -0700 | [diff] [blame] | 7882 | name = "qc8_mobilenet_v1", |
| 7883 | srcs = ["models/qc8-mobilenet-v1.cc"], |
| 7884 | hdrs = ["models/models.h"], |
| 7885 | copts = xnnpack_std_cxxopts(), |
| 7886 | linkstatic = True, |
| 7887 | deps = [ |
| 7888 | ":XNNPACK", |
| 7889 | "@pthreadpool", |
| 7890 | ], |
| 7891 | ) |
| 7892 | |
| 7893 | cc_library( |
| 7894 | name = "qc8_mobilenet_v2", |
| 7895 | srcs = ["models/qc8-mobilenet-v2.cc"], |
| 7896 | hdrs = ["models/models.h"], |
| 7897 | copts = xnnpack_std_cxxopts(), |
| 7898 | linkstatic = True, |
| 7899 | deps = [ |
| 7900 | ":XNNPACK", |
| 7901 | "@pthreadpool", |
| 7902 | ], |
| 7903 | ) |
| 7904 | |
| 7905 | cc_library( |
Marat Dukhan | 0743cdf | 2020-08-04 18:52:07 -0700 | [diff] [blame] | 7906 | name = "qs8_mobilenet_v1", |
| 7907 | srcs = ["models/qs8-mobilenet-v1.cc"], |
| 7908 | hdrs = ["models/models.h"], |
| 7909 | copts = xnnpack_std_cxxopts(), |
| 7910 | linkstatic = True, |
| 7911 | deps = [ |
| 7912 | ":XNNPACK", |
| 7913 | "@pthreadpool", |
| 7914 | ], |
| 7915 | ) |
| 7916 | |
| 7917 | cc_library( |
Marat Dukhan | 70a9618 | 2020-09-03 17:13:58 -0700 | [diff] [blame] | 7918 | name = "qs8_mobilenet_v2", |
| 7919 | srcs = ["models/qs8-mobilenet-v2.cc"], |
| 7920 | hdrs = ["models/models.h"], |
| 7921 | copts = xnnpack_std_cxxopts(), |
| 7922 | linkstatic = True, |
| 7923 | deps = [ |
| 7924 | ":XNNPACK", |
| 7925 | "@pthreadpool", |
| 7926 | ], |
| 7927 | ) |
| 7928 | |
| 7929 | cc_library( |
Marat Dukhan | 12a23bb | 2021-03-08 08:13:21 -0800 | [diff] [blame] | 7930 | name = "qu8_mobilenet_v1", |
| 7931 | srcs = ["models/qu8-mobilenet-v1.cc"], |
| 7932 | hdrs = ["models/models.h"], |
| 7933 | copts = xnnpack_std_cxxopts(), |
| 7934 | linkstatic = True, |
| 7935 | deps = [ |
| 7936 | ":XNNPACK", |
| 7937 | "@pthreadpool", |
| 7938 | ], |
| 7939 | ) |
| 7940 | |
| 7941 | cc_library( |
Marat Dukhan | 036b2b1 | 2021-07-21 01:12:58 -0700 | [diff] [blame] | 7942 | name = "qu8_mobilenet_v2", |
| 7943 | srcs = ["models/qu8-mobilenet-v2.cc"], |
| 7944 | hdrs = ["models/models.h"], |
| 7945 | copts = xnnpack_std_cxxopts(), |
| 7946 | linkstatic = True, |
| 7947 | deps = [ |
| 7948 | ":XNNPACK", |
| 7949 | "@pthreadpool", |
| 7950 | ], |
| 7951 | ) |
| 7952 | |
| 7953 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 7954 | name = "fp32_mobilenet_v2", |
| 7955 | srcs = ["models/fp32-mobilenet-v2.cc"], |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 7956 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 7957 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 7958 | linkstatic = True, |
| 7959 | deps = [ |
| 7960 | ":XNNPACK", |
| 7961 | "@pthreadpool", |
| 7962 | ], |
| 7963 | ) |
| 7964 | |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 7965 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 7966 | name = "fp32_sparse_mobilenet_v2", |
| 7967 | srcs = ["models/fp32-sparse-mobilenet-v2.cc"], |
| 7968 | hdrs = ["models/models.h"], |
| 7969 | copts = xnnpack_std_cxxopts(), |
| 7970 | linkstatic = True, |
| 7971 | deps = [ |
| 7972 | ":XNNPACK", |
| 7973 | "@pthreadpool", |
| 7974 | ], |
| 7975 | ) |
| 7976 | |
| 7977 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 7978 | name = "fp16_mobilenet_v2", |
| 7979 | srcs = ["models/fp16-mobilenet-v2.cc"], |
| 7980 | hdrs = ["models/models.h"], |
| 7981 | copts = xnnpack_std_cxxopts(), |
| 7982 | linkstatic = True, |
| 7983 | deps = [ |
| 7984 | ":XNNPACK", |
| 7985 | "@FP16", |
| 7986 | "@pthreadpool", |
| 7987 | ], |
| 7988 | ) |
| 7989 | |
| 7990 | cc_library( |
| 7991 | name = "fp32_mobilenet_v3_large", |
| 7992 | srcs = ["models/fp32-mobilenet-v3-large.cc"], |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 7993 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 7994 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 7995 | linkstatic = True, |
| 7996 | deps = [ |
| 7997 | ":XNNPACK", |
| 7998 | "@pthreadpool", |
| 7999 | ], |
| 8000 | ) |
| 8001 | |
| 8002 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 8003 | name = "fp32_sparse_mobilenet_v3_large", |
| 8004 | srcs = ["models/fp32-sparse-mobilenet-v3-large.cc"], |
| 8005 | hdrs = ["models/models.h"], |
| 8006 | copts = xnnpack_std_cxxopts(), |
| 8007 | linkstatic = True, |
| 8008 | deps = [ |
| 8009 | ":XNNPACK", |
| 8010 | "@pthreadpool", |
| 8011 | ], |
| 8012 | ) |
| 8013 | |
| 8014 | cc_library( |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 8015 | name = "fp16_mobilenet_v3_large", |
| 8016 | srcs = ["models/fp16-mobilenet-v3-large.cc"], |
| 8017 | hdrs = ["models/models.h"], |
| 8018 | copts = xnnpack_std_cxxopts(), |
| 8019 | linkstatic = True, |
| 8020 | deps = [ |
| 8021 | ":XNNPACK", |
| 8022 | "@FP16", |
| 8023 | "@pthreadpool", |
| 8024 | ], |
| 8025 | ) |
| 8026 | |
| 8027 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 8028 | name = "fp32_mobilenet_v3_small", |
| 8029 | srcs = ["models/fp32-mobilenet-v3-small.cc"], |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 8030 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 8031 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 8032 | linkstatic = True, |
| 8033 | deps = [ |
| 8034 | ":XNNPACK", |
| 8035 | "@pthreadpool", |
| 8036 | ], |
| 8037 | ) |
| 8038 | |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 8039 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 8040 | name = "fp32_sparse_mobilenet_v3_small", |
| 8041 | srcs = ["models/fp32-sparse-mobilenet-v3-small.cc"], |
| 8042 | hdrs = ["models/models.h"], |
| 8043 | copts = xnnpack_std_cxxopts(), |
| 8044 | linkstatic = True, |
| 8045 | deps = [ |
| 8046 | ":XNNPACK", |
| 8047 | "@pthreadpool", |
| 8048 | ], |
| 8049 | ) |
| 8050 | |
| 8051 | cc_library( |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 8052 | name = "fp16_mobilenet_v3_small", |
| 8053 | srcs = ["models/fp16-mobilenet-v3-small.cc"], |
| 8054 | hdrs = ["models/models.h"], |
| 8055 | copts = xnnpack_std_cxxopts(), |
| 8056 | linkstatic = True, |
| 8057 | deps = [ |
| 8058 | ":XNNPACK", |
| 8059 | "@FP16", |
| 8060 | "@pthreadpool", |
| 8061 | ], |
| 8062 | ) |
| 8063 | |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 8064 | xnnpack_benchmark( |
Marat Dukhan | ef4416e | 2019-10-31 13:44:40 -0700 | [diff] [blame] | 8065 | name = "f32_dwconv_e2e_bench", |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 8066 | srcs = [ |
| 8067 | "bench/f32-dwconv-e2e.cc", |
| 8068 | "bench/end2end.h", |
| 8069 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ef4416e | 2019-10-31 13:44:40 -0700 | [diff] [blame] | 8070 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 8071 | ":XNNPACK", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 8072 | ":fp32_mobilenet_v1", |
| 8073 | ":fp32_mobilenet_v2", |
| 8074 | ":fp32_mobilenet_v3_large", |
| 8075 | ":fp32_mobilenet_v3_small", |
Marat Dukhan | ef4416e | 2019-10-31 13:44:40 -0700 | [diff] [blame] | 8076 | ], |
| 8077 | ) |
| 8078 | |
| 8079 | xnnpack_benchmark( |
Marat Dukhan | 5f18d26 | 2019-10-31 10:24:14 -0700 | [diff] [blame] | 8080 | name = "f32_gemm_e2e_bench", |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 8081 | srcs = [ |
| 8082 | "bench/f32-gemm-e2e.cc", |
| 8083 | "bench/end2end.h", |
| 8084 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 5f18d26 | 2019-10-31 10:24:14 -0700 | [diff] [blame] | 8085 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 8086 | ":XNNPACK", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 8087 | ":fp32_mobilenet_v1", |
| 8088 | ":fp32_mobilenet_v2", |
| 8089 | ":fp32_mobilenet_v3_large", |
| 8090 | ":fp32_mobilenet_v3_small", |
Marat Dukhan | 5f18d26 | 2019-10-31 10:24:14 -0700 | [diff] [blame] | 8091 | ], |
| 8092 | ) |
| 8093 | |
| 8094 | xnnpack_benchmark( |
Marat Dukhan | bbfc6d3 | 2021-07-26 18:31:02 -0700 | [diff] [blame] | 8095 | name = "qs8_dwconv_e2e_bench", |
| 8096 | srcs = [ |
| 8097 | "bench/qs8-dwconv-e2e.cc", |
| 8098 | "bench/end2end.h", |
| 8099 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8100 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 8101 | ":XNNPACK", |
| 8102 | ":qs8_mobilenet_v1", |
| 8103 | ":qs8_mobilenet_v2", |
| 8104 | ], |
| 8105 | ) |
| 8106 | |
| 8107 | xnnpack_benchmark( |
Frank Barchard | dc909cb | 2021-02-08 13:59:31 -0800 | [diff] [blame] | 8108 | name = "qs8_gemm_e2e_bench", |
| 8109 | srcs = [ |
| 8110 | "bench/qs8-gemm-e2e.cc", |
| 8111 | "bench/end2end.h", |
| 8112 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8113 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 8114 | ":XNNPACK", |
| 8115 | ":qs8_mobilenet_v1", |
| 8116 | ":qs8_mobilenet_v2", |
| 8117 | ], |
| 8118 | ) |
| 8119 | |
| 8120 | xnnpack_benchmark( |
Frank Barchard | 9098aba | 2021-08-12 12:20:03 -0700 | [diff] [blame] | 8121 | name = "qu8_gemm_e2e_bench", |
| 8122 | srcs = [ |
| 8123 | "bench/qu8-gemm-e2e.cc", |
| 8124 | "bench/end2end.h", |
| 8125 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8126 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 8127 | ":XNNPACK", |
| 8128 | ":qu8_mobilenet_v1", |
| 8129 | ":qu8_mobilenet_v2", |
| 8130 | ], |
| 8131 | ) |
| 8132 | |
| 8133 | xnnpack_benchmark( |
Marat Dukhan | 6084fb8 | 2021-07-27 07:45:02 -0700 | [diff] [blame] | 8134 | name = "qu8_dwconv_e2e_bench", |
| 8135 | srcs = [ |
| 8136 | "bench/qu8-dwconv-e2e.cc", |
| 8137 | "bench/end2end.h", |
| 8138 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 8139 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 8140 | ":XNNPACK", |
| 8141 | ":qu8_mobilenet_v1", |
| 8142 | ":qu8_mobilenet_v2", |
| 8143 | ], |
| 8144 | ) |
| 8145 | |
| 8146 | xnnpack_benchmark( |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 8147 | name = "end2end_bench", |
| 8148 | srcs = ["bench/end2end.cc"], |
| 8149 | deps = [ |
| 8150 | ":XNNPACK", |
Frank Barchard | c712fa4 | 2019-10-31 14:00:21 -0700 | [diff] [blame] | 8151 | ":bench_utils", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 8152 | ":fp16_mobilenet_v1", |
| 8153 | ":fp16_mobilenet_v2", |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 8154 | ":fp16_mobilenet_v3_large", |
| 8155 | ":fp16_mobilenet_v3_small", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 8156 | ":fp32_mobilenet_v1", |
| 8157 | ":fp32_mobilenet_v2", |
| 8158 | ":fp32_mobilenet_v3_large", |
| 8159 | ":fp32_mobilenet_v3_small", |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 8160 | ":fp32_sparse_mobilenet_v1", |
| 8161 | ":fp32_sparse_mobilenet_v2", |
| 8162 | ":fp32_sparse_mobilenet_v3_large", |
| 8163 | ":fp32_sparse_mobilenet_v3_small", |
Marat Dukhan | e252f92 | 2021-08-31 08:57:41 -0700 | [diff] [blame] | 8164 | ":qc8_mobilenet_v1", |
| 8165 | ":qc8_mobilenet_v2", |
Marat Dukhan | 0743cdf | 2020-08-04 18:52:07 -0700 | [diff] [blame] | 8166 | ":qs8_mobilenet_v1", |
Marat Dukhan | 70a9618 | 2020-09-03 17:13:58 -0700 | [diff] [blame] | 8167 | ":qs8_mobilenet_v2", |
Marat Dukhan | 12a23bb | 2021-03-08 08:13:21 -0800 | [diff] [blame] | 8168 | ":qu8_mobilenet_v1", |
Marat Dukhan | 036b2b1 | 2021-07-21 01:12:58 -0700 | [diff] [blame] | 8169 | ":qu8_mobilenet_v2", |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 8170 | "@pthreadpool", |
| 8171 | ], |
| 8172 | ) |
| 8173 | |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 8174 | #################### Accuracy evaluation for math functions #################### |
| 8175 | |
| 8176 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8177 | name = "f32_exp_ulp_eval", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 8178 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8179 | "eval/f32-exp-ulp.cc", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 8180 | "src/xnnpack/AlignedAllocator.h", |
| 8181 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 8182 | deps = ACCURACY_EVAL_DEPS + [ |
| 8183 | ":bench_utils", |
| 8184 | "@cpuinfo", |
| 8185 | ], |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 8186 | ) |
| 8187 | |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 8188 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8189 | name = "f32_expminus_ulp_eval", |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 8190 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8191 | "eval/f32-expminus-ulp.cc", |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 8192 | "src/xnnpack/AlignedAllocator.h", |
| 8193 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 8194 | deps = ACCURACY_EVAL_DEPS + [ |
| 8195 | ":bench_utils", |
| 8196 | "@cpuinfo", |
| 8197 | ], |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 8198 | ) |
| 8199 | |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 8200 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8201 | name = "f32_expm1minus_ulp_eval", |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 8202 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8203 | "eval/f32-expm1minus-ulp.cc", |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 8204 | "src/xnnpack/AlignedAllocator.h", |
| 8205 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 8206 | deps = ACCURACY_EVAL_DEPS + [ |
| 8207 | ":bench_utils", |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 8208 | "@cpuinfo", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 8209 | ], |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 8210 | ) |
| 8211 | |
| 8212 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8213 | name = "f32_extexp_ulp_eval", |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 8214 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8215 | "eval/f32-extexp-ulp.cc", |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 8216 | "src/xnnpack/AlignedAllocator.h", |
| 8217 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 8218 | deps = ACCURACY_EVAL_DEPS + [ |
| 8219 | ":bench_utils", |
| 8220 | "@cpuinfo", |
| 8221 | ], |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 8222 | ) |
| 8223 | |
Marat Dukhan | f44f022 | 2020-12-14 11:53:27 -0800 | [diff] [blame] | 8224 | xnnpack_benchmark( |
| 8225 | name = "f32_sigmoid_ulp_eval", |
| 8226 | srcs = [ |
| 8227 | "eval/f32-sigmoid-ulp.cc", |
| 8228 | "src/xnnpack/AlignedAllocator.h", |
| 8229 | ] + ACCURACY_EVAL_HDRS, |
| 8230 | deps = ACCURACY_EVAL_DEPS + [ |
| 8231 | ":bench_utils", |
| 8232 | "@cpuinfo", |
| 8233 | ], |
| 8234 | ) |
| 8235 | |
| 8236 | xnnpack_benchmark( |
| 8237 | name = "f32_sqrt_ulp_eval", |
| 8238 | srcs = [ |
| 8239 | "eval/f32-sqrt-ulp.cc", |
| 8240 | "src/xnnpack/AlignedAllocator.h", |
| 8241 | ] + ACCURACY_EVAL_HDRS, |
| 8242 | deps = ACCURACY_EVAL_DEPS + [ |
| 8243 | ":bench_utils", |
| 8244 | "@cpuinfo", |
| 8245 | ], |
| 8246 | ) |
| 8247 | |
| 8248 | ################### Accuracy verification for math functions ################## |
| 8249 | |
| 8250 | xnnpack_unit_test( |
Marat Dukhan | f7291fc | 2020-12-15 11:02:50 -0800 | [diff] [blame] | 8251 | name = "f32_exp_eval", |
| 8252 | srcs = [ |
| 8253 | "eval/f32-exp.cc", |
| 8254 | "src/xnnpack/AlignedAllocator.h", |
| 8255 | "src/xnnpack/math-stubs.h", |
| 8256 | ] + MICROKERNEL_TEST_HDRS, |
| 8257 | automatic = False, |
| 8258 | deps = MICROKERNEL_TEST_DEPS, |
| 8259 | ) |
| 8260 | |
| 8261 | xnnpack_unit_test( |
Marat Dukhan | f44f022 | 2020-12-14 11:53:27 -0800 | [diff] [blame] | 8262 | name = "f32_expm1minus_eval", |
| 8263 | srcs = [ |
| 8264 | "eval/f32-expm1minus.cc", |
| 8265 | "src/xnnpack/AlignedAllocator.h", |
| 8266 | "src/xnnpack/math-stubs.h", |
| 8267 | ] + MICROKERNEL_TEST_HDRS, |
| 8268 | automatic = False, |
| 8269 | deps = MICROKERNEL_TEST_DEPS, |
| 8270 | ) |
| 8271 | |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 8272 | xnnpack_unit_test( |
Marat Dukhan | d28a5a2 | 2020-12-14 15:27:22 -0800 | [diff] [blame] | 8273 | name = "f32_expminus_eval", |
| 8274 | srcs = [ |
| 8275 | "eval/f32-expminus.cc", |
| 8276 | "src/xnnpack/AlignedAllocator.h", |
| 8277 | "src/xnnpack/math-stubs.h", |
| 8278 | ] + MICROKERNEL_TEST_HDRS, |
| 8279 | automatic = False, |
| 8280 | deps = MICROKERNEL_TEST_DEPS, |
| 8281 | ) |
| 8282 | |
| 8283 | xnnpack_unit_test( |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 8284 | name = "f32_roundne_eval", |
| 8285 | srcs = [ |
| 8286 | "eval/f32-roundne.cc", |
| 8287 | "src/xnnpack/AlignedAllocator.h", |
| 8288 | "src/xnnpack/math-stubs.h", |
| 8289 | ] + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | 22eed3d | 2020-05-11 20:13:37 -0700 | [diff] [blame] | 8290 | automatic = False, |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 8291 | deps = MICROKERNEL_TEST_DEPS, |
| 8292 | ) |
| 8293 | |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 8294 | xnnpack_unit_test( |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 8295 | name = "f32_roundd_eval", |
| 8296 | srcs = [ |
| 8297 | "eval/f32-roundd.cc", |
| 8298 | "src/xnnpack/AlignedAllocator.h", |
| 8299 | "src/xnnpack/math-stubs.h", |
| 8300 | ] + MICROKERNEL_TEST_HDRS, |
| 8301 | automatic = False, |
| 8302 | deps = MICROKERNEL_TEST_DEPS, |
| 8303 | ) |
| 8304 | |
| 8305 | xnnpack_unit_test( |
| 8306 | name = "f32_roundu_eval", |
| 8307 | srcs = [ |
| 8308 | "eval/f32-roundu.cc", |
| 8309 | "src/xnnpack/AlignedAllocator.h", |
| 8310 | "src/xnnpack/math-stubs.h", |
| 8311 | ] + MICROKERNEL_TEST_HDRS, |
| 8312 | automatic = False, |
| 8313 | deps = MICROKERNEL_TEST_DEPS, |
| 8314 | ) |
| 8315 | |
| 8316 | xnnpack_unit_test( |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 8317 | name = "f32_roundz_eval", |
| 8318 | srcs = [ |
| 8319 | "eval/f32-roundz.cc", |
| 8320 | "src/xnnpack/AlignedAllocator.h", |
| 8321 | "src/xnnpack/math-stubs.h", |
| 8322 | ] + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 8323 | automatic = False, |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 8324 | deps = MICROKERNEL_TEST_DEPS, |
| 8325 | ) |
| 8326 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8327 | ######################### Unit tests for micro-kernels ######################### |
| 8328 | |
| 8329 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8330 | name = "f16_dwconv_minmax_test", |
| 8331 | srcs = [ |
| 8332 | "test/f16-dwconv-minmax.cc", |
| 8333 | "test/dwconv-microkernel-tester.h", |
| 8334 | "src/xnnpack/AlignedAllocator.h", |
| 8335 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 8336 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 8337 | ) |
| 8338 | |
| 8339 | xnnpack_unit_test( |
| 8340 | name = "f16_gavgpool_minmax_test", |
| 8341 | srcs = [ |
| 8342 | "test/f16-gavgpool-minmax.cc", |
| 8343 | "test/gavgpool-microkernel-tester.h", |
| 8344 | "src/xnnpack/AlignedAllocator.h", |
| 8345 | ] + MICROKERNEL_TEST_HDRS, |
| 8346 | deps = MICROKERNEL_TEST_DEPS, |
| 8347 | ) |
| 8348 | |
| 8349 | xnnpack_unit_test( |
Marat Dukhan | de06f49 | 2020-04-09 00:19:31 -0700 | [diff] [blame] | 8350 | name = "f16_gemm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8351 | srcs = [ |
Marat Dukhan | de06f49 | 2020-04-09 00:19:31 -0700 | [diff] [blame] | 8352 | "test/f16-gemm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8353 | "test/gemm-microkernel-tester.h", |
| 8354 | "src/xnnpack/AlignedAllocator.h", |
| 8355 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8356 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8357 | ) |
| 8358 | |
| 8359 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8360 | name = "f16_igemm_minmax_test", |
| 8361 | srcs = [ |
| 8362 | "test/f16-igemm-minmax.cc", |
| 8363 | "test/gemm-microkernel-tester.h", |
| 8364 | "src/xnnpack/AlignedAllocator.h", |
| 8365 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 8366 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 8367 | ) |
| 8368 | |
| 8369 | xnnpack_unit_test( |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 8370 | name = "f16_spmm_minmax_test", |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 8371 | srcs = [ |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 8372 | "test/f16-spmm-minmax.cc", |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 8373 | "test/spmm-microkernel-tester.h", |
| 8374 | "src/xnnpack/AlignedAllocator.h", |
| 8375 | ] + MICROKERNEL_TEST_HDRS, |
| 8376 | deps = MICROKERNEL_TEST_DEPS, |
| 8377 | ) |
| 8378 | |
| 8379 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8380 | name = "f16_vadd_minmax_test", |
| 8381 | srcs = [ |
| 8382 | "test/f16-vadd-minmax.cc", |
| 8383 | "test/vbinary-microkernel-tester.h", |
| 8384 | ] + MICROKERNEL_TEST_HDRS, |
| 8385 | deps = MICROKERNEL_TEST_DEPS, |
| 8386 | ) |
| 8387 | |
| 8388 | xnnpack_unit_test( |
| 8389 | name = "f16_vaddc_minmax_test", |
| 8390 | srcs = [ |
| 8391 | "test/f16-vaddc-minmax.cc", |
| 8392 | "test/vbinaryc-microkernel-tester.h", |
| 8393 | ] + MICROKERNEL_TEST_HDRS, |
| 8394 | deps = MICROKERNEL_TEST_DEPS, |
| 8395 | ) |
| 8396 | |
| 8397 | xnnpack_unit_test( |
| 8398 | name = "f16_vclamp_test", |
| 8399 | srcs = [ |
| 8400 | "test/f16-vclamp.cc", |
Marat Dukhan | a6c0516 | 2021-05-13 16:52:02 -0700 | [diff] [blame] | 8401 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8402 | ] + MICROKERNEL_TEST_HDRS, |
| 8403 | deps = MICROKERNEL_TEST_DEPS, |
| 8404 | ) |
| 8405 | |
| 8406 | xnnpack_unit_test( |
| 8407 | name = "f16_vdiv_minmax_test", |
| 8408 | srcs = [ |
| 8409 | "test/f16-vdiv-minmax.cc", |
| 8410 | "test/vbinary-microkernel-tester.h", |
| 8411 | ] + MICROKERNEL_TEST_HDRS, |
| 8412 | deps = MICROKERNEL_TEST_DEPS, |
| 8413 | ) |
| 8414 | |
| 8415 | xnnpack_unit_test( |
| 8416 | name = "f16_vdivc_minmax_test", |
| 8417 | srcs = [ |
| 8418 | "test/f16-vdivc-minmax.cc", |
| 8419 | "test/vbinaryc-microkernel-tester.h", |
| 8420 | ] + MICROKERNEL_TEST_HDRS, |
| 8421 | deps = MICROKERNEL_TEST_DEPS, |
| 8422 | ) |
| 8423 | |
| 8424 | xnnpack_unit_test( |
| 8425 | name = "f16_vrdivc_minmax_test", |
| 8426 | srcs = [ |
| 8427 | "test/f16-vrdivc-minmax.cc", |
| 8428 | "test/vbinaryc-microkernel-tester.h", |
| 8429 | ] + MICROKERNEL_TEST_HDRS, |
| 8430 | deps = MICROKERNEL_TEST_DEPS, |
| 8431 | ) |
| 8432 | |
| 8433 | xnnpack_unit_test( |
| 8434 | name = "f16_vhswish_test", |
| 8435 | srcs = [ |
| 8436 | "test/f16-vhswish.cc", |
Marat Dukhan | a6c0516 | 2021-05-13 16:52:02 -0700 | [diff] [blame] | 8437 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8438 | ] + MICROKERNEL_TEST_HDRS, |
| 8439 | deps = MICROKERNEL_TEST_DEPS, |
| 8440 | ) |
| 8441 | |
| 8442 | xnnpack_unit_test( |
| 8443 | name = "f16_vmax_test", |
| 8444 | srcs = [ |
| 8445 | "test/f16-vmax.cc", |
| 8446 | "test/vbinary-microkernel-tester.h", |
| 8447 | ] + MICROKERNEL_TEST_HDRS, |
| 8448 | deps = MICROKERNEL_TEST_DEPS, |
| 8449 | ) |
| 8450 | |
| 8451 | xnnpack_unit_test( |
| 8452 | name = "f16_vmaxc_test", |
| 8453 | srcs = [ |
| 8454 | "test/f16-vmaxc.cc", |
| 8455 | "test/vbinaryc-microkernel-tester.h", |
| 8456 | ] + MICROKERNEL_TEST_HDRS, |
| 8457 | deps = MICROKERNEL_TEST_DEPS, |
| 8458 | ) |
| 8459 | |
| 8460 | xnnpack_unit_test( |
| 8461 | name = "f16_vmin_test", |
| 8462 | srcs = [ |
| 8463 | "test/f16-vmin.cc", |
| 8464 | "test/vbinary-microkernel-tester.h", |
| 8465 | ] + MICROKERNEL_TEST_HDRS, |
| 8466 | deps = MICROKERNEL_TEST_DEPS, |
| 8467 | ) |
| 8468 | |
| 8469 | xnnpack_unit_test( |
| 8470 | name = "f16_vminc_test", |
| 8471 | srcs = [ |
| 8472 | "test/f16-vminc.cc", |
| 8473 | "test/vbinaryc-microkernel-tester.h", |
| 8474 | ] + MICROKERNEL_TEST_HDRS, |
| 8475 | deps = MICROKERNEL_TEST_DEPS, |
| 8476 | ) |
| 8477 | |
| 8478 | xnnpack_unit_test( |
| 8479 | name = "f16_vmul_minmax_test", |
| 8480 | srcs = [ |
| 8481 | "test/f16-vmul-minmax.cc", |
| 8482 | "test/vbinary-microkernel-tester.h", |
| 8483 | ] + MICROKERNEL_TEST_HDRS, |
| 8484 | deps = MICROKERNEL_TEST_DEPS, |
| 8485 | ) |
| 8486 | |
| 8487 | xnnpack_unit_test( |
| 8488 | name = "f16_vmulc_minmax_test", |
| 8489 | srcs = [ |
| 8490 | "test/f16-vmulc-minmax.cc", |
| 8491 | "test/vbinaryc-microkernel-tester.h", |
| 8492 | ] + MICROKERNEL_TEST_HDRS, |
| 8493 | deps = MICROKERNEL_TEST_DEPS, |
| 8494 | ) |
| 8495 | |
| 8496 | xnnpack_unit_test( |
| 8497 | name = "f16_vmulcaddc_minmax_test", |
| 8498 | srcs = [ |
| 8499 | "test/f16-vmulcaddc-minmax.cc", |
| 8500 | "test/vmulcaddc-microkernel-tester.h", |
| 8501 | "src/xnnpack/AlignedAllocator.h", |
| 8502 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 8503 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 8504 | ) |
| 8505 | |
| 8506 | xnnpack_unit_test( |
| 8507 | name = "f16_vsub_minmax_test", |
| 8508 | srcs = [ |
| 8509 | "test/f16-vsub-minmax.cc", |
| 8510 | "test/vbinary-microkernel-tester.h", |
| 8511 | ] + MICROKERNEL_TEST_HDRS, |
| 8512 | deps = MICROKERNEL_TEST_DEPS, |
| 8513 | ) |
| 8514 | |
| 8515 | xnnpack_unit_test( |
| 8516 | name = "f16_vsubc_minmax_test", |
| 8517 | srcs = [ |
| 8518 | "test/f16-vsubc-minmax.cc", |
| 8519 | "test/vbinaryc-microkernel-tester.h", |
| 8520 | ] + MICROKERNEL_TEST_HDRS, |
| 8521 | deps = MICROKERNEL_TEST_DEPS, |
| 8522 | ) |
| 8523 | |
| 8524 | xnnpack_unit_test( |
| 8525 | name = "f16_vrsubc_minmax_test", |
| 8526 | srcs = [ |
| 8527 | "test/f16-vrsubc-minmax.cc", |
| 8528 | "test/vbinaryc-microkernel-tester.h", |
| 8529 | ] + MICROKERNEL_TEST_HDRS, |
| 8530 | deps = MICROKERNEL_TEST_DEPS, |
| 8531 | ) |
| 8532 | |
| 8533 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8534 | name = "f32_argmaxpool_test", |
| 8535 | srcs = [ |
| 8536 | "test/f32-argmaxpool.cc", |
| 8537 | "test/argmaxpool-microkernel-tester.h", |
| 8538 | "src/xnnpack/AlignedAllocator.h", |
| 8539 | ] + MICROKERNEL_TEST_HDRS, |
| 8540 | deps = MICROKERNEL_TEST_DEPS, |
| 8541 | ) |
| 8542 | |
| 8543 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8544 | name = "f32_avgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8545 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8546 | "test/f32-avgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8547 | "test/avgpool-microkernel-tester.h", |
| 8548 | "src/xnnpack/AlignedAllocator.h", |
| 8549 | ] + MICROKERNEL_TEST_HDRS, |
| 8550 | deps = MICROKERNEL_TEST_DEPS, |
| 8551 | ) |
| 8552 | |
| 8553 | xnnpack_unit_test( |
Marat Dukhan | 660fd19 | 2020-03-10 04:55:30 -0700 | [diff] [blame] | 8554 | name = "f32_ibilinear_test", |
Marat Dukhan | 35dacfb | 2019-11-07 19:18:16 -0800 | [diff] [blame] | 8555 | srcs = [ |
Marat Dukhan | 660fd19 | 2020-03-10 04:55:30 -0700 | [diff] [blame] | 8556 | "test/f32-ibilinear.cc", |
| 8557 | "test/ibilinear-microkernel-tester.h", |
Marat Dukhan | 35dacfb | 2019-11-07 19:18:16 -0800 | [diff] [blame] | 8558 | "src/xnnpack/AlignedAllocator.h", |
| 8559 | ] + MICROKERNEL_TEST_HDRS, |
| 8560 | deps = MICROKERNEL_TEST_DEPS, |
| 8561 | ) |
| 8562 | |
| 8563 | xnnpack_unit_test( |
XNNPACK Team | 2143267 | 2020-10-19 19:58:48 -0700 | [diff] [blame] | 8564 | name = "f32_ibilinear_chw_test", |
| 8565 | srcs = [ |
| 8566 | "test/f32-ibilinear-chw.cc", |
XNNPACK Team | 6be46b2 | 2020-10-22 23:34:54 -0700 | [diff] [blame] | 8567 | "test/ibilinear-microkernel-tester.h", |
XNNPACK Team | 2143267 | 2020-10-19 19:58:48 -0700 | [diff] [blame] | 8568 | "src/xnnpack/AlignedAllocator.h", |
| 8569 | ] + MICROKERNEL_TEST_HDRS, |
| 8570 | deps = MICROKERNEL_TEST_DEPS, |
| 8571 | ) |
| 8572 | |
| 8573 | xnnpack_unit_test( |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 8574 | name = "f32_igemm_test", |
| 8575 | srcs = [ |
| 8576 | "test/f32-igemm.cc", |
| 8577 | "test/gemm-microkernel-tester.h", |
| 8578 | "src/xnnpack/AlignedAllocator.h", |
| 8579 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8580 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 8581 | ) |
| 8582 | |
| 8583 | xnnpack_unit_test( |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 8584 | name = "f32_igemm_relu_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8585 | srcs = [ |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 8586 | "test/f32-igemm-relu.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8587 | "test/gemm-microkernel-tester.h", |
| 8588 | "src/xnnpack/AlignedAllocator.h", |
| 8589 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8590 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8591 | ) |
| 8592 | |
| 8593 | xnnpack_unit_test( |
Marat Dukhan | e207b7b | 2020-05-28 16:27:42 -0700 | [diff] [blame] | 8594 | name = "f32_igemm_minmax_test", |
| 8595 | srcs = [ |
| 8596 | "test/f32-igemm-minmax.cc", |
| 8597 | "test/gemm-microkernel-tester.h", |
| 8598 | "src/xnnpack/AlignedAllocator.h", |
| 8599 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8600 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | e207b7b | 2020-05-28 16:27:42 -0700 | [diff] [blame] | 8601 | ) |
| 8602 | |
| 8603 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8604 | name = "f32_conv_hwc_test", |
| 8605 | srcs = [ |
| 8606 | "test/f32-conv-hwc.cc", |
| 8607 | "test/conv-hwc-microkernel-tester.h", |
| 8608 | "src/xnnpack/AlignedAllocator.h", |
| 8609 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8610 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8611 | ) |
| 8612 | |
| 8613 | xnnpack_unit_test( |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 8614 | name = "f32_conv_hwc2chw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8615 | srcs = [ |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 8616 | "test/f32-conv-hwc2chw.cc", |
| 8617 | "test/conv-hwc2chw-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8618 | "src/xnnpack/AlignedAllocator.h", |
| 8619 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8620 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8621 | ) |
| 8622 | |
| 8623 | xnnpack_unit_test( |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 8624 | name = "f32_dwconv_test", |
| 8625 | srcs = [ |
| 8626 | "test/f32-dwconv.cc", |
| 8627 | "test/dwconv-microkernel-tester.h", |
| 8628 | "src/xnnpack/AlignedAllocator.h", |
| 8629 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8630 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 8631 | ) |
| 8632 | |
| 8633 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8634 | name = "f32_dwconv_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8635 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8636 | "test/f32-dwconv-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8637 | "test/dwconv-microkernel-tester.h", |
| 8638 | "src/xnnpack/AlignedAllocator.h", |
| 8639 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8640 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8641 | ) |
| 8642 | |
| 8643 | xnnpack_unit_test( |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 8644 | name = "f32_dwconv2d_chw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8645 | srcs = [ |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 8646 | "test/f32-dwconv2d-chw.cc", |
| 8647 | "test/dwconv2d-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8648 | "src/xnnpack/AlignedAllocator.h", |
| 8649 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8650 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8651 | ) |
| 8652 | |
| 8653 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8654 | name = "f32_gavgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8655 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8656 | "test/f32-gavgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8657 | "test/gavgpool-microkernel-tester.h", |
| 8658 | "src/xnnpack/AlignedAllocator.h", |
| 8659 | ] + MICROKERNEL_TEST_HDRS, |
| 8660 | deps = MICROKERNEL_TEST_DEPS, |
| 8661 | ) |
| 8662 | |
| 8663 | xnnpack_unit_test( |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 8664 | name = "f32_gavgpool_cw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8665 | srcs = [ |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 8666 | "test/f32-gavgpool-cw.cc", |
| 8667 | "test/gavgpool-cw-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8668 | "src/xnnpack/AlignedAllocator.h", |
| 8669 | ] + MICROKERNEL_TEST_HDRS, |
| 8670 | deps = MICROKERNEL_TEST_DEPS, |
| 8671 | ) |
| 8672 | |
| 8673 | xnnpack_unit_test( |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 8674 | name = "f32_gemm_test", |
| 8675 | srcs = [ |
| 8676 | "test/f32-gemm.cc", |
| 8677 | "test/gemm-microkernel-tester.h", |
| 8678 | "src/xnnpack/AlignedAllocator.h", |
| 8679 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8680 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 8681 | ) |
| 8682 | |
| 8683 | xnnpack_unit_test( |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 8684 | name = "f32_gemm_relu_test", |
| 8685 | srcs = [ |
| 8686 | "test/f32-gemm-relu.cc", |
| 8687 | "test/gemm-microkernel-tester.h", |
| 8688 | "src/xnnpack/AlignedAllocator.h", |
| 8689 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8690 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 8691 | ) |
| 8692 | |
| 8693 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8694 | name = "f32_gemm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8695 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8696 | "test/f32-gemm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8697 | "test/gemm-microkernel-tester.h", |
| 8698 | "src/xnnpack/AlignedAllocator.h", |
| 8699 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8700 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8701 | ) |
| 8702 | |
| 8703 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8704 | name = "f32_gemminc_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8705 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8706 | "test/f32-gemminc-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8707 | "test/gemm-microkernel-tester.h", |
| 8708 | "src/xnnpack/AlignedAllocator.h", |
| 8709 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8710 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8711 | ) |
| 8712 | |
| 8713 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8714 | name = "f32_vhswish_test", |
Frank Barchard | b196659 | 2020-05-12 13:47:06 -0700 | [diff] [blame] | 8715 | srcs = [ |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8716 | "test/f32-vhswish.cc", |
Marat Dukhan | 949b6e7 | 2021-05-13 11:21:06 -0700 | [diff] [blame] | 8717 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8718 | ] + MICROKERNEL_TEST_HDRS, |
| 8719 | deps = MICROKERNEL_TEST_DEPS, |
| 8720 | ) |
| 8721 | |
| 8722 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8723 | name = "f32_maxpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8724 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8725 | "test/f32-maxpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8726 | "test/maxpool-microkernel-tester.h", |
| 8727 | ] + MICROKERNEL_TEST_HDRS, |
| 8728 | deps = MICROKERNEL_TEST_DEPS, |
| 8729 | ) |
| 8730 | |
| 8731 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8732 | name = "f32_pavgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8733 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8734 | "test/f32-pavgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8735 | "test/avgpool-microkernel-tester.h", |
| 8736 | "src/xnnpack/AlignedAllocator.h", |
| 8737 | ] + MICROKERNEL_TEST_HDRS, |
| 8738 | deps = MICROKERNEL_TEST_DEPS, |
| 8739 | ) |
| 8740 | |
| 8741 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8742 | name = "f32_ppmm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8743 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8744 | "test/f32-ppmm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8745 | "test/gemm-microkernel-tester.h", |
| 8746 | "src/xnnpack/AlignedAllocator.h", |
| 8747 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8748 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8749 | ) |
| 8750 | |
| 8751 | xnnpack_unit_test( |
Frank Barchard | b196659 | 2020-05-12 13:47:06 -0700 | [diff] [blame] | 8752 | name = "f16_prelu_test", |
| 8753 | srcs = [ |
| 8754 | "test/f16-prelu.cc", |
| 8755 | "test/prelu-microkernel-tester.h", |
| 8756 | "src/xnnpack/AlignedAllocator.h", |
| 8757 | ] + MICROKERNEL_TEST_HDRS, |
| 8758 | deps = MICROKERNEL_TEST_DEPS, |
| 8759 | ) |
| 8760 | |
| 8761 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8762 | name = "f32_prelu_test", |
| 8763 | srcs = [ |
| 8764 | "test/f32-prelu.cc", |
| 8765 | "test/prelu-microkernel-tester.h", |
| 8766 | "src/xnnpack/AlignedAllocator.h", |
| 8767 | ] + MICROKERNEL_TEST_HDRS, |
| 8768 | deps = MICROKERNEL_TEST_DEPS, |
| 8769 | ) |
| 8770 | |
| 8771 | xnnpack_unit_test( |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 8772 | name = "f32_raddexpminusmax_test", |
| 8773 | srcs = [ |
| 8774 | "test/f32-raddexpminusmax.cc", |
| 8775 | "test/raddexpminusmax-microkernel-tester.h", |
| 8776 | ] + MICROKERNEL_TEST_HDRS, |
| 8777 | deps = MICROKERNEL_TEST_DEPS, |
| 8778 | ) |
| 8779 | |
| 8780 | xnnpack_unit_test( |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 8781 | name = "f32_raddextexp_test", |
| 8782 | srcs = [ |
| 8783 | "test/f32-raddextexp.cc", |
| 8784 | "test/raddextexp-microkernel-tester.h", |
| 8785 | ] + MICROKERNEL_TEST_HDRS, |
| 8786 | deps = MICROKERNEL_TEST_DEPS, |
| 8787 | ) |
| 8788 | |
| 8789 | xnnpack_unit_test( |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 8790 | name = "f32_raddstoreexpminusmax_test", |
| 8791 | srcs = [ |
| 8792 | "test/f32-raddstoreexpminusmax.cc", |
| 8793 | "test/raddstoreexpminusmax-microkernel-tester.h", |
| 8794 | ] + MICROKERNEL_TEST_HDRS, |
| 8795 | deps = MICROKERNEL_TEST_DEPS, |
| 8796 | ) |
| 8797 | |
| 8798 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8799 | name = "f32_rmax_test", |
| 8800 | srcs = [ |
| 8801 | "test/f32-rmax.cc", |
| 8802 | "test/rmax-microkernel-tester.h", |
| 8803 | ] + MICROKERNEL_TEST_HDRS, |
| 8804 | deps = MICROKERNEL_TEST_DEPS, |
| 8805 | ) |
| 8806 | |
| 8807 | xnnpack_unit_test( |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 8808 | name = "f32_spmm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8809 | srcs = [ |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 8810 | "test/f32-spmm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8811 | "test/spmm-microkernel-tester.h", |
| 8812 | "src/xnnpack/AlignedAllocator.h", |
| 8813 | ] + MICROKERNEL_TEST_HDRS, |
| 8814 | deps = MICROKERNEL_TEST_DEPS, |
| 8815 | ) |
| 8816 | |
| 8817 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 8818 | name = "f32_vabs_test", |
| 8819 | srcs = [ |
| 8820 | "test/f32-vabs.cc", |
| 8821 | "test/vunary-microkernel-tester.h", |
| 8822 | ] + MICROKERNEL_TEST_HDRS, |
| 8823 | deps = MICROKERNEL_TEST_DEPS, |
| 8824 | ) |
| 8825 | |
| 8826 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 8827 | name = "f32_vadd_test", |
| 8828 | srcs = [ |
| 8829 | "test/f32-vadd.cc", |
| 8830 | "test/vbinary-microkernel-tester.h", |
| 8831 | ] + MICROKERNEL_TEST_HDRS, |
| 8832 | deps = MICROKERNEL_TEST_DEPS, |
| 8833 | ) |
| 8834 | |
| 8835 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8836 | name = "f32_vadd_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8837 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8838 | "test/f32-vadd-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 8839 | "test/vbinary-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 8840 | ] + MICROKERNEL_TEST_HDRS, |
| 8841 | deps = MICROKERNEL_TEST_DEPS, |
| 8842 | ) |
| 8843 | |
| 8844 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 8845 | name = "f32_vadd_relu_test", |
| 8846 | srcs = [ |
| 8847 | "test/f32-vadd-relu.cc", |
| 8848 | "test/vbinary-microkernel-tester.h", |
| 8849 | ] + MICROKERNEL_TEST_HDRS, |
| 8850 | deps = MICROKERNEL_TEST_DEPS, |
| 8851 | ) |
| 8852 | |
| 8853 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 8854 | name = "f32_vaddc_test", |
| 8855 | srcs = [ |
| 8856 | "test/f32-vaddc.cc", |
| 8857 | "test/vbinaryc-microkernel-tester.h", |
| 8858 | ] + MICROKERNEL_TEST_HDRS, |
| 8859 | deps = MICROKERNEL_TEST_DEPS, |
| 8860 | ) |
| 8861 | |
| 8862 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8863 | name = "f32_vaddc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 8864 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8865 | "test/f32-vaddc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 8866 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8867 | ] + MICROKERNEL_TEST_HDRS, |
| 8868 | deps = MICROKERNEL_TEST_DEPS, |
| 8869 | ) |
| 8870 | |
| 8871 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 8872 | name = "f32_vaddc_relu_test", |
| 8873 | srcs = [ |
| 8874 | "test/f32-vaddc-relu.cc", |
| 8875 | "test/vbinaryc-microkernel-tester.h", |
| 8876 | ] + MICROKERNEL_TEST_HDRS, |
| 8877 | deps = MICROKERNEL_TEST_DEPS, |
| 8878 | ) |
| 8879 | |
| 8880 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8881 | name = "f32_vclamp_test", |
| 8882 | srcs = [ |
| 8883 | "test/f32-vclamp.cc", |
Marat Dukhan | 60d3f24 | 2021-05-13 11:59:02 -0700 | [diff] [blame] | 8884 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8885 | ] + MICROKERNEL_TEST_HDRS, |
| 8886 | deps = MICROKERNEL_TEST_DEPS, |
| 8887 | ) |
| 8888 | |
| 8889 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 8890 | name = "f32_vdiv_test", |
| 8891 | srcs = [ |
| 8892 | "test/f32-vdiv.cc", |
| 8893 | "test/vbinary-microkernel-tester.h", |
| 8894 | ] + MICROKERNEL_TEST_HDRS, |
| 8895 | deps = MICROKERNEL_TEST_DEPS, |
| 8896 | ) |
| 8897 | |
| 8898 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8899 | name = "f32_vdiv_minmax_test", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 8900 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8901 | "test/f32-vdiv-minmax.cc", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 8902 | "test/vbinary-microkernel-tester.h", |
| 8903 | ] + MICROKERNEL_TEST_HDRS, |
| 8904 | deps = MICROKERNEL_TEST_DEPS, |
| 8905 | ) |
| 8906 | |
| 8907 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 8908 | name = "f32_vdiv_relu_test", |
| 8909 | srcs = [ |
| 8910 | "test/f32-vdiv-relu.cc", |
| 8911 | "test/vbinary-microkernel-tester.h", |
| 8912 | ] + MICROKERNEL_TEST_HDRS, |
| 8913 | deps = MICROKERNEL_TEST_DEPS, |
| 8914 | ) |
| 8915 | |
| 8916 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 8917 | name = "f32_vdivc_test", |
| 8918 | srcs = [ |
| 8919 | "test/f32-vdivc.cc", |
| 8920 | "test/vbinaryc-microkernel-tester.h", |
| 8921 | ] + MICROKERNEL_TEST_HDRS, |
| 8922 | deps = MICROKERNEL_TEST_DEPS, |
| 8923 | ) |
| 8924 | |
| 8925 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8926 | name = "f32_vdivc_minmax_test", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 8927 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8928 | "test/f32-vdivc-minmax.cc", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 8929 | "test/vbinaryc-microkernel-tester.h", |
| 8930 | ] + MICROKERNEL_TEST_HDRS, |
| 8931 | deps = MICROKERNEL_TEST_DEPS, |
| 8932 | ) |
| 8933 | |
| 8934 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 8935 | name = "f32_vdivc_relu_test", |
| 8936 | srcs = [ |
| 8937 | "test/f32-vdivc-relu.cc", |
| 8938 | "test/vbinaryc-microkernel-tester.h", |
| 8939 | ] + MICROKERNEL_TEST_HDRS, |
| 8940 | deps = MICROKERNEL_TEST_DEPS, |
| 8941 | ) |
| 8942 | |
| 8943 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 8944 | name = "f32_vrdivc_test", |
| 8945 | srcs = [ |
| 8946 | "test/f32-vrdivc.cc", |
| 8947 | "test/vbinaryc-microkernel-tester.h", |
| 8948 | ] + MICROKERNEL_TEST_HDRS, |
| 8949 | deps = MICROKERNEL_TEST_DEPS, |
| 8950 | ) |
| 8951 | |
| 8952 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8953 | name = "f32_vrdivc_minmax_test", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 8954 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8955 | "test/f32-vrdivc-minmax.cc", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 8956 | "test/vbinaryc-microkernel-tester.h", |
| 8957 | ] + MICROKERNEL_TEST_HDRS, |
| 8958 | deps = MICROKERNEL_TEST_DEPS, |
| 8959 | ) |
| 8960 | |
| 8961 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 8962 | name = "f32_vrdivc_relu_test", |
| 8963 | srcs = [ |
| 8964 | "test/f32-vrdivc-relu.cc", |
| 8965 | "test/vbinaryc-microkernel-tester.h", |
| 8966 | ] + MICROKERNEL_TEST_HDRS, |
| 8967 | deps = MICROKERNEL_TEST_DEPS, |
| 8968 | ) |
| 8969 | |
| 8970 | xnnpack_unit_test( |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 8971 | name = "f32_velu_test", |
| 8972 | srcs = [ |
| 8973 | "test/f32-velu.cc", |
| 8974 | "test/vunary-microkernel-tester.h", |
| 8975 | ] + MICROKERNEL_TEST_HDRS, |
| 8976 | deps = MICROKERNEL_TEST_DEPS, |
| 8977 | ) |
| 8978 | |
| 8979 | xnnpack_unit_test( |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 8980 | name = "f32_vmax_test", |
| 8981 | srcs = [ |
| 8982 | "test/f32-vmax.cc", |
| 8983 | "test/vbinary-microkernel-tester.h", |
| 8984 | ] + MICROKERNEL_TEST_HDRS, |
| 8985 | deps = MICROKERNEL_TEST_DEPS, |
| 8986 | ) |
| 8987 | |
| 8988 | xnnpack_unit_test( |
| 8989 | name = "f32_vmaxc_test", |
| 8990 | srcs = [ |
| 8991 | "test/f32-vmaxc.cc", |
| 8992 | "test/vbinaryc-microkernel-tester.h", |
| 8993 | ] + MICROKERNEL_TEST_HDRS, |
| 8994 | deps = MICROKERNEL_TEST_DEPS, |
| 8995 | ) |
| 8996 | |
| 8997 | xnnpack_unit_test( |
| 8998 | name = "f32_vmin_test", |
| 8999 | srcs = [ |
| 9000 | "test/f32-vmin.cc", |
| 9001 | "test/vbinary-microkernel-tester.h", |
| 9002 | ] + MICROKERNEL_TEST_HDRS, |
| 9003 | deps = MICROKERNEL_TEST_DEPS, |
| 9004 | ) |
| 9005 | |
| 9006 | xnnpack_unit_test( |
| 9007 | name = "f32_vminc_test", |
| 9008 | srcs = [ |
| 9009 | "test/f32-vminc.cc", |
| 9010 | "test/vbinaryc-microkernel-tester.h", |
| 9011 | ] + MICROKERNEL_TEST_HDRS, |
| 9012 | deps = MICROKERNEL_TEST_DEPS, |
| 9013 | ) |
| 9014 | |
| 9015 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 9016 | name = "f32_vmul_test", |
| 9017 | srcs = [ |
| 9018 | "test/f32-vmul.cc", |
| 9019 | "test/vbinary-microkernel-tester.h", |
| 9020 | ] + MICROKERNEL_TEST_HDRS, |
| 9021 | deps = MICROKERNEL_TEST_DEPS, |
| 9022 | ) |
| 9023 | |
| 9024 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9025 | name = "f32_vmul_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9026 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9027 | "test/f32-vmul-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 9028 | "test/vbinary-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9029 | ] + MICROKERNEL_TEST_HDRS, |
| 9030 | deps = MICROKERNEL_TEST_DEPS, |
| 9031 | ) |
| 9032 | |
| 9033 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 9034 | name = "f32_vmul_relu_test", |
| 9035 | srcs = [ |
| 9036 | "test/f32-vmul-relu.cc", |
| 9037 | "test/vbinary-microkernel-tester.h", |
| 9038 | ] + MICROKERNEL_TEST_HDRS, |
| 9039 | deps = MICROKERNEL_TEST_DEPS, |
| 9040 | ) |
| 9041 | |
| 9042 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 9043 | name = "f32_vmulc_test", |
| 9044 | srcs = [ |
| 9045 | "test/f32-vmulc.cc", |
| 9046 | "test/vbinaryc-microkernel-tester.h", |
| 9047 | ] + MICROKERNEL_TEST_HDRS, |
| 9048 | deps = MICROKERNEL_TEST_DEPS, |
| 9049 | ) |
| 9050 | |
| 9051 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9052 | name = "f32_vmulc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9053 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9054 | "test/f32-vmulc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 9055 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9056 | ] + MICROKERNEL_TEST_HDRS, |
| 9057 | deps = MICROKERNEL_TEST_DEPS, |
| 9058 | ) |
| 9059 | |
| 9060 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 9061 | name = "f32_vmulc_relu_test", |
| 9062 | srcs = [ |
| 9063 | "test/f32-vmulc-relu.cc", |
| 9064 | "test/vbinaryc-microkernel-tester.h", |
| 9065 | ] + MICROKERNEL_TEST_HDRS, |
| 9066 | deps = MICROKERNEL_TEST_DEPS, |
| 9067 | ) |
| 9068 | |
| 9069 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 9070 | name = "f32_vmulcaddc_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9071 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 9072 | "test/f32-vmulcaddc-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9073 | "test/vmulcaddc-microkernel-tester.h", |
| 9074 | "src/xnnpack/AlignedAllocator.h", |
| 9075 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9076 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9077 | ) |
| 9078 | |
| 9079 | xnnpack_unit_test( |
Marat Dukhan | 8cc7efe | 2020-06-10 16:24:27 -0700 | [diff] [blame] | 9080 | name = "f32_vlrelu_test", |
| 9081 | srcs = [ |
| 9082 | "test/f32-vlrelu.cc", |
| 9083 | "test/vunary-microkernel-tester.h", |
| 9084 | ] + MICROKERNEL_TEST_HDRS, |
| 9085 | deps = MICROKERNEL_TEST_DEPS, |
| 9086 | ) |
| 9087 | |
| 9088 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 9089 | name = "f32_vneg_test", |
| 9090 | srcs = [ |
| 9091 | "test/f32-vneg.cc", |
| 9092 | "test/vunary-microkernel-tester.h", |
| 9093 | ] + MICROKERNEL_TEST_HDRS, |
| 9094 | deps = MICROKERNEL_TEST_DEPS, |
| 9095 | ) |
| 9096 | |
| 9097 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 9098 | name = "f32_vrelu_test", |
| 9099 | srcs = [ |
| 9100 | "test/f32-vrelu.cc", |
| 9101 | "test/vunary-microkernel-tester.h", |
| 9102 | ] + MICROKERNEL_TEST_HDRS, |
| 9103 | deps = MICROKERNEL_TEST_DEPS, |
| 9104 | ) |
| 9105 | |
| 9106 | xnnpack_unit_test( |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 9107 | name = "f32_vrndne_test", |
| 9108 | srcs = [ |
| 9109 | "test/f32-vrndne.cc", |
| 9110 | "test/vunary-microkernel-tester.h", |
| 9111 | ] + MICROKERNEL_TEST_HDRS, |
| 9112 | deps = MICROKERNEL_TEST_DEPS, |
| 9113 | ) |
| 9114 | |
| 9115 | xnnpack_unit_test( |
| 9116 | name = "f32_vrndz_test", |
| 9117 | srcs = [ |
| 9118 | "test/f32-vrndz.cc", |
| 9119 | "test/vunary-microkernel-tester.h", |
| 9120 | ] + MICROKERNEL_TEST_HDRS, |
| 9121 | deps = MICROKERNEL_TEST_DEPS, |
| 9122 | ) |
| 9123 | |
| 9124 | xnnpack_unit_test( |
| 9125 | name = "f32_vrndu_test", |
| 9126 | srcs = [ |
| 9127 | "test/f32-vrndu.cc", |
| 9128 | "test/vunary-microkernel-tester.h", |
| 9129 | ] + MICROKERNEL_TEST_HDRS, |
| 9130 | deps = MICROKERNEL_TEST_DEPS, |
| 9131 | ) |
| 9132 | |
| 9133 | xnnpack_unit_test( |
| 9134 | name = "f32_vrndd_test", |
| 9135 | srcs = [ |
| 9136 | "test/f32-vrndd.cc", |
| 9137 | "test/vunary-microkernel-tester.h", |
| 9138 | ] + MICROKERNEL_TEST_HDRS, |
| 9139 | deps = MICROKERNEL_TEST_DEPS, |
| 9140 | ) |
| 9141 | |
| 9142 | xnnpack_unit_test( |
Marat Dukhan | 05ac8e3 | 2019-10-21 15:39:33 -0700 | [diff] [blame] | 9143 | name = "f32_vscale_test", |
| 9144 | srcs = [ |
| 9145 | "test/f32-vscale.cc", |
| 9146 | "test/vscale-microkernel-tester.h", |
| 9147 | ] + MICROKERNEL_TEST_HDRS, |
| 9148 | deps = MICROKERNEL_TEST_DEPS, |
| 9149 | ) |
| 9150 | |
| 9151 | xnnpack_unit_test( |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 9152 | name = "f32_vscaleexpminusmax_test", |
| 9153 | srcs = [ |
| 9154 | "test/f32-vscaleexpminusmax.cc", |
| 9155 | "test/vscaleexpminusmax-microkernel-tester.h", |
| 9156 | ] + MICROKERNEL_TEST_HDRS, |
| 9157 | deps = MICROKERNEL_TEST_DEPS, |
| 9158 | ) |
| 9159 | |
| 9160 | xnnpack_unit_test( |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 9161 | name = "f32_vscaleextexp_test", |
| 9162 | srcs = [ |
| 9163 | "test/f32-vscaleextexp.cc", |
| 9164 | "test/vscaleextexp-microkernel-tester.h", |
| 9165 | ] + MICROKERNEL_TEST_HDRS, |
| 9166 | deps = MICROKERNEL_TEST_DEPS, |
| 9167 | ) |
| 9168 | |
| 9169 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 9170 | name = "f32_vsigmoid_test", |
| 9171 | srcs = [ |
| 9172 | "test/f32-vsigmoid.cc", |
| 9173 | "test/vunary-microkernel-tester.h", |
| 9174 | ] + MICROKERNEL_TEST_HDRS, |
| 9175 | deps = MICROKERNEL_TEST_DEPS, |
| 9176 | ) |
| 9177 | |
| 9178 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 9179 | name = "f32_vsqr_test", |
| 9180 | srcs = [ |
| 9181 | "test/f32-vsqr.cc", |
| 9182 | "test/vunary-microkernel-tester.h", |
| 9183 | ] + MICROKERNEL_TEST_HDRS, |
| 9184 | deps = MICROKERNEL_TEST_DEPS, |
| 9185 | ) |
| 9186 | |
| 9187 | xnnpack_unit_test( |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 9188 | name = "f32_vsqrdiff_test", |
| 9189 | srcs = [ |
| 9190 | "test/f32-vsqrdiff.cc", |
| 9191 | "test/vbinary-microkernel-tester.h", |
| 9192 | ] + MICROKERNEL_TEST_HDRS, |
| 9193 | deps = MICROKERNEL_TEST_DEPS, |
| 9194 | ) |
| 9195 | |
| 9196 | xnnpack_unit_test( |
| 9197 | name = "f32_vsqrdiffc_test", |
| 9198 | srcs = [ |
| 9199 | "test/f32-vsqrdiffc.cc", |
| 9200 | "test/vbinaryc-microkernel-tester.h", |
| 9201 | ] + MICROKERNEL_TEST_HDRS, |
| 9202 | deps = MICROKERNEL_TEST_DEPS, |
| 9203 | ) |
| 9204 | |
| 9205 | xnnpack_unit_test( |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 9206 | name = "f32_vsqrt_test", |
| 9207 | srcs = [ |
| 9208 | "test/f32-vsqrt.cc", |
| 9209 | "test/vunary-microkernel-tester.h", |
| 9210 | ] + MICROKERNEL_TEST_HDRS, |
| 9211 | deps = MICROKERNEL_TEST_DEPS, |
| 9212 | ) |
| 9213 | |
| 9214 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 9215 | name = "f32_vsub_test", |
| 9216 | srcs = [ |
| 9217 | "test/f32-vsub.cc", |
| 9218 | "test/vbinary-microkernel-tester.h", |
| 9219 | ] + MICROKERNEL_TEST_HDRS, |
| 9220 | deps = MICROKERNEL_TEST_DEPS, |
| 9221 | ) |
| 9222 | |
| 9223 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9224 | name = "f32_vsub_minmax_test", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 9225 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9226 | "test/f32-vsub-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 9227 | "test/vbinary-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9228 | ] + MICROKERNEL_TEST_HDRS, |
| 9229 | deps = MICROKERNEL_TEST_DEPS, |
| 9230 | ) |
| 9231 | |
| 9232 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 9233 | name = "f32_vsub_relu_test", |
| 9234 | srcs = [ |
| 9235 | "test/f32-vsub-relu.cc", |
| 9236 | "test/vbinary-microkernel-tester.h", |
| 9237 | ] + MICROKERNEL_TEST_HDRS, |
| 9238 | deps = MICROKERNEL_TEST_DEPS, |
| 9239 | ) |
| 9240 | |
| 9241 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 9242 | name = "f32_vsubc_test", |
| 9243 | srcs = [ |
| 9244 | "test/f32-vsubc.cc", |
| 9245 | "test/vbinaryc-microkernel-tester.h", |
| 9246 | ] + MICROKERNEL_TEST_HDRS, |
| 9247 | deps = MICROKERNEL_TEST_DEPS, |
| 9248 | ) |
| 9249 | |
| 9250 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9251 | name = "f32_vsubc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9252 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9253 | "test/f32-vsubc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 9254 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9255 | ] + MICROKERNEL_TEST_HDRS, |
| 9256 | deps = MICROKERNEL_TEST_DEPS, |
| 9257 | ) |
| 9258 | |
| 9259 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 9260 | name = "f32_vsubc_relu_test", |
| 9261 | srcs = [ |
| 9262 | "test/f32-vsubc-relu.cc", |
| 9263 | "test/vbinaryc-microkernel-tester.h", |
| 9264 | ] + MICROKERNEL_TEST_HDRS, |
| 9265 | deps = MICROKERNEL_TEST_DEPS, |
| 9266 | ) |
| 9267 | |
| 9268 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 9269 | name = "f32_vrsubc_test", |
| 9270 | srcs = [ |
| 9271 | "test/f32-vrsubc.cc", |
| 9272 | "test/vbinaryc-microkernel-tester.h", |
| 9273 | ] + MICROKERNEL_TEST_HDRS, |
| 9274 | deps = MICROKERNEL_TEST_DEPS, |
| 9275 | ) |
| 9276 | |
| 9277 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9278 | name = "f32_vrsubc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9279 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9280 | "test/f32-vrsubc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 9281 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 9282 | ] + MICROKERNEL_TEST_HDRS, |
| 9283 | deps = MICROKERNEL_TEST_DEPS, |
| 9284 | ) |
| 9285 | |
| 9286 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 9287 | name = "f32_vrsubc_relu_test", |
| 9288 | srcs = [ |
| 9289 | "test/f32-vrsubc-relu.cc", |
| 9290 | "test/vbinaryc-microkernel-tester.h", |
| 9291 | ] + MICROKERNEL_TEST_HDRS, |
| 9292 | deps = MICROKERNEL_TEST_DEPS, |
| 9293 | ) |
| 9294 | |
| 9295 | xnnpack_unit_test( |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 9296 | name = "qc8_dwconv_minmax_fp32_test", |
| 9297 | timeout = "moderate", |
| 9298 | srcs = [ |
| 9299 | "test/qc8-dwconv-minmax-fp32.cc", |
| 9300 | "test/dwconv-microkernel-tester.h", |
| 9301 | "src/xnnpack/AlignedAllocator.h", |
| 9302 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9303 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9304 | ) |
| 9305 | |
| 9306 | xnnpack_unit_test( |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 9307 | name = "qc8_gemm_minmax_fp32_test", |
| 9308 | timeout = "moderate", |
| 9309 | srcs = [ |
| 9310 | "test/qc8-gemm-minmax-fp32.cc", |
| 9311 | "test/gemm-microkernel-tester.h", |
| 9312 | "src/xnnpack/AlignedAllocator.h", |
| 9313 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9314 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9315 | ) |
| 9316 | |
| 9317 | xnnpack_unit_test( |
Marat Dukhan | e06c813 | 2021-06-03 08:59:11 -0700 | [diff] [blame] | 9318 | name = "qc8_igemm_minmax_fp32_test", |
| 9319 | timeout = "moderate", |
| 9320 | srcs = [ |
| 9321 | "test/qc8-igemm-minmax-fp32.cc", |
| 9322 | "test/gemm-microkernel-tester.h", |
| 9323 | "src/xnnpack/AlignedAllocator.h", |
| 9324 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9325 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9326 | ) |
| 9327 | |
| 9328 | xnnpack_unit_test( |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 9329 | name = "qs8_dwconv_minmax_fp32_test", |
| 9330 | srcs = [ |
| 9331 | "test/qs8-dwconv-minmax-fp32.cc", |
| 9332 | "test/dwconv-microkernel-tester.h", |
| 9333 | "src/xnnpack/AlignedAllocator.h", |
| 9334 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9335 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9336 | ) |
| 9337 | |
| 9338 | xnnpack_unit_test( |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9339 | name = "qs8_dwconv_minmax_gemmlowp_test", |
Marat Dukhan | f62bbdc | 2020-08-04 13:59:04 -0700 | [diff] [blame] | 9340 | srcs = [ |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9341 | "test/qs8-dwconv-minmax-gemmlowp.cc", |
Marat Dukhan | f62bbdc | 2020-08-04 13:59:04 -0700 | [diff] [blame] | 9342 | "test/dwconv-microkernel-tester.h", |
| 9343 | "src/xnnpack/AlignedAllocator.h", |
| 9344 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9345 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9346 | ) |
| 9347 | |
| 9348 | xnnpack_unit_test( |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 9349 | name = "qs8_dwconv_minmax_rndnu_test", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9350 | srcs = [ |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 9351 | "test/qs8-dwconv-minmax-rndnu.cc", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9352 | "test/dwconv-microkernel-tester.h", |
| 9353 | "src/xnnpack/AlignedAllocator.h", |
| 9354 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9355 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9356 | ) |
| 9357 | |
| 9358 | xnnpack_unit_test( |
Marat Dukhan | 4ed53f4 | 2020-08-06 01:12:55 -0700 | [diff] [blame] | 9359 | name = "qs8_gavgpool_minmax_test", |
| 9360 | srcs = [ |
| 9361 | "test/qs8-gavgpool-minmax.cc", |
| 9362 | "test/gavgpool-microkernel-tester.h", |
| 9363 | "src/xnnpack/AlignedAllocator.h", |
| 9364 | ] + MICROKERNEL_TEST_HDRS, |
| 9365 | deps = MICROKERNEL_TEST_DEPS, |
| 9366 | ) |
| 9367 | |
| 9368 | xnnpack_unit_test( |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 9369 | name = "qs8_gemm_minmax_fp32_test", |
| 9370 | timeout = "moderate", |
| 9371 | srcs = [ |
| 9372 | "test/qs8-gemm-minmax-fp32.cc", |
| 9373 | "test/gemm-microkernel-tester.h", |
| 9374 | "src/xnnpack/AlignedAllocator.h", |
| 9375 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9376 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9377 | ) |
| 9378 | |
| 9379 | xnnpack_unit_test( |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9380 | name = "qs8_gemm_minmax_gemmlowp_test", |
Marat Dukhan | 56fdb25 | 2021-05-24 13:44:00 -0700 | [diff] [blame] | 9381 | timeout = "moderate", |
Marat Dukhan | 595e170 | 2020-07-31 10:12:52 -0700 | [diff] [blame] | 9382 | srcs = [ |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9383 | "test/qs8-gemm-minmax-gemmlowp.cc", |
Marat Dukhan | 595e170 | 2020-07-31 10:12:52 -0700 | [diff] [blame] | 9384 | "test/gemm-microkernel-tester.h", |
| 9385 | "src/xnnpack/AlignedAllocator.h", |
| 9386 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9387 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9388 | ) |
| 9389 | |
| 9390 | xnnpack_unit_test( |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 9391 | name = "qs8_gemm_minmax_rndnu_test", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9392 | timeout = "moderate", |
| 9393 | srcs = [ |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 9394 | "test/qs8-gemm-minmax-rndnu.cc", |
| 9395 | "test/gemm-microkernel-tester.h", |
| 9396 | "src/xnnpack/AlignedAllocator.h", |
| 9397 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9398 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9399 | ) |
| 9400 | |
| 9401 | xnnpack_unit_test( |
| 9402 | name = "qs8_igemm_minmax_fp32_test", |
| 9403 | timeout = "moderate", |
| 9404 | srcs = [ |
| 9405 | "test/qs8-igemm-minmax-fp32.cc", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9406 | "test/gemm-microkernel-tester.h", |
| 9407 | "src/xnnpack/AlignedAllocator.h", |
| 9408 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9409 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9410 | ) |
| 9411 | |
| 9412 | xnnpack_unit_test( |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9413 | name = "qs8_igemm_minmax_gemmlowp_test", |
Marat Dukhan | 56fdb25 | 2021-05-24 13:44:00 -0700 | [diff] [blame] | 9414 | timeout = "moderate", |
Marat Dukhan | f948068 | 2020-07-31 14:50:24 -0700 | [diff] [blame] | 9415 | srcs = [ |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9416 | "test/qs8-igemm-minmax-gemmlowp.cc", |
Marat Dukhan | f948068 | 2020-07-31 14:50:24 -0700 | [diff] [blame] | 9417 | "test/gemm-microkernel-tester.h", |
| 9418 | "src/xnnpack/AlignedAllocator.h", |
| 9419 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9420 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9421 | ) |
| 9422 | |
| 9423 | xnnpack_unit_test( |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 9424 | name = "qs8_igemm_minmax_rndnu_test", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9425 | timeout = "moderate", |
| 9426 | srcs = [ |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 9427 | "test/qs8-igemm-minmax-rndnu.cc", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9428 | "test/gemm-microkernel-tester.h", |
| 9429 | "src/xnnpack/AlignedAllocator.h", |
| 9430 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9431 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9432 | ) |
| 9433 | |
| 9434 | xnnpack_unit_test( |
Marat Dukhan | f948068 | 2020-07-31 14:50:24 -0700 | [diff] [blame] | 9435 | name = "qs8_requantization_test", |
| 9436 | srcs = [ |
| 9437 | "src/xnnpack/requantization-stubs.h", |
| 9438 | "test/qs8-requantization.cc", |
| 9439 | "test/requantization-tester.h", |
| 9440 | ] + MICROKERNEL_TEST_HDRS, |
| 9441 | deps = MICROKERNEL_TEST_DEPS, |
| 9442 | ) |
| 9443 | |
| 9444 | xnnpack_unit_test( |
Marat Dukhan | d9f3ad4 | 2020-08-10 12:30:58 -0700 | [diff] [blame] | 9445 | name = "qs8_vadd_minmax_test", |
| 9446 | srcs = [ |
| 9447 | "test/qs8-vadd-minmax.cc", |
| 9448 | "test/vadd-microkernel-tester.h", |
| 9449 | ] + MICROKERNEL_TEST_HDRS, |
| 9450 | deps = MICROKERNEL_TEST_DEPS, |
| 9451 | ) |
| 9452 | |
| 9453 | xnnpack_unit_test( |
Marat Dukhan | 0270d9f | 2020-08-11 00:56:46 -0700 | [diff] [blame] | 9454 | name = "qs8_vaddc_minmax_test", |
| 9455 | srcs = [ |
| 9456 | "test/qs8-vaddc-minmax.cc", |
| 9457 | "test/vaddc-microkernel-tester.h", |
| 9458 | ] + MICROKERNEL_TEST_HDRS, |
| 9459 | deps = MICROKERNEL_TEST_DEPS, |
| 9460 | ) |
| 9461 | |
| 9462 | xnnpack_unit_test( |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 9463 | name = "qs8_vmul_minmax_fp32_test", |
| 9464 | srcs = [ |
| 9465 | "test/qs8-vmul-minmax-fp32.cc", |
| 9466 | "test/vmul-microkernel-tester.h", |
| 9467 | ] + MICROKERNEL_TEST_HDRS, |
| 9468 | deps = MICROKERNEL_TEST_DEPS, |
| 9469 | ) |
| 9470 | |
| 9471 | xnnpack_unit_test( |
| 9472 | name = "qs8_vmulc_minmax_fp32_test", |
| 9473 | srcs = [ |
| 9474 | "test/qs8-vmulc-minmax-fp32.cc", |
| 9475 | "test/vmulc-microkernel-tester.h", |
| 9476 | ] + MICROKERNEL_TEST_HDRS, |
| 9477 | deps = MICROKERNEL_TEST_DEPS, |
| 9478 | ) |
| 9479 | |
| 9480 | xnnpack_unit_test( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9481 | name = "qu8_avgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9482 | srcs = [ |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9483 | "test/qu8-avgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9484 | "test/avgpool-microkernel-tester.h", |
| 9485 | "src/xnnpack/AlignedAllocator.h", |
| 9486 | ] + MICROKERNEL_TEST_HDRS, |
| 9487 | deps = MICROKERNEL_TEST_DEPS, |
| 9488 | ) |
| 9489 | |
| 9490 | xnnpack_unit_test( |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 9491 | name = "qu8_dwconv_minmax_fp32_test", |
| 9492 | srcs = [ |
| 9493 | "test/qu8-dwconv-minmax-fp32.cc", |
| 9494 | "test/dwconv-microkernel-tester.h", |
| 9495 | "src/xnnpack/AlignedAllocator.h", |
| 9496 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9497 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9498 | ) |
| 9499 | |
| 9500 | xnnpack_unit_test( |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 9501 | name = "qu8_dwconv_minmax_rndnu_test", |
| 9502 | srcs = [ |
| 9503 | "test/qu8-dwconv-minmax-rndnu.cc", |
| 9504 | "test/dwconv-microkernel-tester.h", |
| 9505 | "src/xnnpack/AlignedAllocator.h", |
| 9506 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9507 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9508 | ) |
| 9509 | |
| 9510 | xnnpack_unit_test( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9511 | name = "qu8_gavgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9512 | srcs = [ |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9513 | "test/qu8-gavgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9514 | "test/gavgpool-microkernel-tester.h", |
| 9515 | "src/xnnpack/AlignedAllocator.h", |
| 9516 | ] + MICROKERNEL_TEST_HDRS, |
| 9517 | deps = MICROKERNEL_TEST_DEPS, |
| 9518 | ) |
| 9519 | |
| 9520 | xnnpack_unit_test( |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 9521 | name = "qu8_gemm_minmax_fp32_test", |
| 9522 | srcs = [ |
| 9523 | "test/qu8-gemm-minmax-fp32.cc", |
| 9524 | "test/gemm-microkernel-tester.h", |
| 9525 | "src/xnnpack/AlignedAllocator.h", |
| 9526 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9527 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9528 | ) |
| 9529 | |
| 9530 | xnnpack_unit_test( |
Marat Dukhan | c2e8f66 | 2021-07-01 17:06:34 -0700 | [diff] [blame] | 9531 | name = "qu8_gemm_minmax_gemmlowp_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9532 | srcs = [ |
Marat Dukhan | c2e8f66 | 2021-07-01 17:06:34 -0700 | [diff] [blame] | 9533 | "test/qu8-gemm-minmax-gemmlowp.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9534 | "test/gemm-microkernel-tester.h", |
| 9535 | "src/xnnpack/AlignedAllocator.h", |
| 9536 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9537 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9538 | ) |
| 9539 | |
| 9540 | xnnpack_unit_test( |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 9541 | name = "qu8_gemm_minmax_rndnu_test", |
| 9542 | srcs = [ |
| 9543 | "test/qu8-gemm-minmax-rndnu.cc", |
| 9544 | "test/gemm-microkernel-tester.h", |
| 9545 | "src/xnnpack/AlignedAllocator.h", |
| 9546 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9547 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9548 | ) |
| 9549 | |
| 9550 | xnnpack_unit_test( |
| 9551 | name = "qu8_igemm_minmax_fp32_test", |
| 9552 | srcs = [ |
| 9553 | "test/qu8-igemm-minmax-fp32.cc", |
| 9554 | "test/gemm-microkernel-tester.h", |
| 9555 | "src/xnnpack/AlignedAllocator.h", |
| 9556 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9557 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9558 | ) |
| 9559 | |
| 9560 | xnnpack_unit_test( |
| 9561 | name = "qu8_igemm_minmax_gemmlowp_test", |
| 9562 | srcs = [ |
| 9563 | "test/qu8-igemm-minmax-gemmlowp.cc", |
| 9564 | "test/gemm-microkernel-tester.h", |
| 9565 | "src/xnnpack/AlignedAllocator.h", |
| 9566 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9567 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9568 | ) |
| 9569 | |
| 9570 | xnnpack_unit_test( |
| 9571 | name = "qu8_igemm_minmax_rndnu_test", |
| 9572 | srcs = [ |
| 9573 | "test/qu8-igemm-minmax-rndnu.cc", |
| 9574 | "test/gemm-microkernel-tester.h", |
| 9575 | "src/xnnpack/AlignedAllocator.h", |
| 9576 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9577 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9578 | ) |
| 9579 | |
| 9580 | xnnpack_unit_test( |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 9581 | name = "qu8_requantization_test", |
| 9582 | srcs = [ |
| 9583 | "src/xnnpack/requantization-stubs.h", |
| 9584 | "test/qu8-requantization.cc", |
| 9585 | "test/requantization-tester.h", |
| 9586 | ] + MICROKERNEL_TEST_HDRS, |
| 9587 | deps = MICROKERNEL_TEST_DEPS, |
| 9588 | ) |
| 9589 | |
| 9590 | xnnpack_unit_test( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9591 | name = "qu8_vadd_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9592 | srcs = [ |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9593 | "test/qu8-vadd-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9594 | "test/vadd-microkernel-tester.h", |
| 9595 | ] + MICROKERNEL_TEST_HDRS, |
| 9596 | deps = MICROKERNEL_TEST_DEPS, |
| 9597 | ) |
| 9598 | |
| 9599 | xnnpack_unit_test( |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 9600 | name = "qu8_vaddc_minmax_test", |
| 9601 | srcs = [ |
| 9602 | "test/qu8-vaddc-minmax.cc", |
| 9603 | "test/vaddc-microkernel-tester.h", |
| 9604 | ] + MICROKERNEL_TEST_HDRS, |
| 9605 | deps = MICROKERNEL_TEST_DEPS, |
| 9606 | ) |
| 9607 | |
| 9608 | xnnpack_unit_test( |
Marat Dukhan | a212eac | 2021-08-02 09:58:04 -0700 | [diff] [blame] | 9609 | name = "qu8_vmul_minmax_fp32_test", |
| 9610 | srcs = [ |
| 9611 | "test/qu8-vmul-minmax-fp32.cc", |
| 9612 | "test/vmul-microkernel-tester.h", |
| 9613 | ] + MICROKERNEL_TEST_HDRS, |
| 9614 | deps = MICROKERNEL_TEST_DEPS, |
| 9615 | ) |
| 9616 | |
| 9617 | xnnpack_unit_test( |
| 9618 | name = "qu8_vmulc_minmax_fp32_test", |
| 9619 | srcs = [ |
| 9620 | "test/qu8-vmulc-minmax-fp32.cc", |
| 9621 | "test/vmulc-microkernel-tester.h", |
| 9622 | ] + MICROKERNEL_TEST_HDRS, |
| 9623 | deps = MICROKERNEL_TEST_DEPS, |
| 9624 | ) |
| 9625 | |
| 9626 | xnnpack_unit_test( |
Marat Dukhan | 2314753 | 2021-08-16 07:26:56 -0700 | [diff] [blame] | 9627 | name = "s8_maxpool_minmax_test", |
| 9628 | srcs = [ |
| 9629 | "test/s8-maxpool-minmax.cc", |
| 9630 | "test/maxpool-microkernel-tester.h", |
| 9631 | ] + MICROKERNEL_TEST_HDRS, |
| 9632 | deps = MICROKERNEL_TEST_DEPS, |
| 9633 | ) |
| 9634 | |
| 9635 | xnnpack_unit_test( |
Marat Dukhan | e79acb7 | 2021-08-16 19:03:53 -0700 | [diff] [blame] | 9636 | name = "s8_vclamp_test", |
| 9637 | srcs = [ |
| 9638 | "test/s8-vclamp.cc", |
| 9639 | "test/vunary-microkernel-tester.h", |
| 9640 | ] + MICROKERNEL_TEST_HDRS, |
| 9641 | deps = MICROKERNEL_TEST_DEPS, |
| 9642 | ) |
| 9643 | |
| 9644 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9645 | name = "u8_lut32norm_test", |
| 9646 | srcs = [ |
| 9647 | "test/u8-lut32norm.cc", |
| 9648 | "test/lut-norm-microkernel-tester.h", |
| 9649 | ] + MICROKERNEL_TEST_HDRS, |
| 9650 | deps = MICROKERNEL_TEST_DEPS, |
| 9651 | ) |
| 9652 | |
| 9653 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 9654 | name = "u8_maxpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9655 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 9656 | "test/u8-maxpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9657 | "test/maxpool-microkernel-tester.h", |
| 9658 | ] + MICROKERNEL_TEST_HDRS, |
| 9659 | deps = MICROKERNEL_TEST_DEPS, |
| 9660 | ) |
| 9661 | |
| 9662 | xnnpack_unit_test( |
| 9663 | name = "u8_rmax_test", |
| 9664 | srcs = [ |
| 9665 | "test/u8-rmax.cc", |
| 9666 | "test/rmax-microkernel-tester.h", |
| 9667 | ] + MICROKERNEL_TEST_HDRS, |
| 9668 | deps = MICROKERNEL_TEST_DEPS, |
| 9669 | ) |
| 9670 | |
| 9671 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 9672 | name = "u8_vclamp_test", |
| 9673 | srcs = [ |
| 9674 | "test/u8-vclamp.cc", |
Marat Dukhan | a6c0516 | 2021-05-13 16:52:02 -0700 | [diff] [blame] | 9675 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 9676 | ] + MICROKERNEL_TEST_HDRS, |
| 9677 | deps = MICROKERNEL_TEST_DEPS, |
| 9678 | ) |
| 9679 | |
| 9680 | xnnpack_unit_test( |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 9681 | name = "x8_lut_test", |
Yury Kartynnik | e784186 | 2020-11-04 18:22:18 -0800 | [diff] [blame] | 9682 | srcs = [ |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 9683 | "test/x8-lut.cc", |
| 9684 | "test/lut-microkernel-tester.h", |
Yury Kartynnik | e784186 | 2020-11-04 18:22:18 -0800 | [diff] [blame] | 9685 | ] + MICROKERNEL_TEST_HDRS, |
| 9686 | deps = MICROKERNEL_TEST_DEPS, |
| 9687 | ) |
| 9688 | |
| 9689 | xnnpack_unit_test( |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 9690 | name = "x8_zip_test", |
Marat Dukhan | 3bb3bfc | 2020-05-19 17:42:46 -0700 | [diff] [blame] | 9691 | srcs = [ |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 9692 | "test/x8-zip.cc", |
| 9693 | "test/zip-microkernel-tester.h", |
| 9694 | ] + MICROKERNEL_TEST_HDRS, |
| 9695 | deps = MICROKERNEL_TEST_DEPS, |
| 9696 | ) |
| 9697 | |
| 9698 | xnnpack_unit_test( |
| 9699 | name = "x32_depthtospace2d_chw2hwc_test", |
| 9700 | srcs = [ |
| 9701 | "test/x32-depthtospace2d-chw2hwc.cc", |
| 9702 | "test/depthtospace-microkernel-tester.h", |
Marat Dukhan | 3bb3bfc | 2020-05-19 17:42:46 -0700 | [diff] [blame] | 9703 | ] + MICROKERNEL_TEST_HDRS, |
| 9704 | deps = MICROKERNEL_TEST_DEPS, |
| 9705 | ) |
| 9706 | |
| 9707 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9708 | name = "x32_packx_test", |
| 9709 | srcs = [ |
| 9710 | "test/x32-packx.cc", |
| 9711 | "test/pack-microkernel-tester.h", |
| 9712 | "src/xnnpack/AlignedAllocator.h", |
| 9713 | ] + MICROKERNEL_TEST_HDRS, |
| 9714 | deps = MICROKERNEL_TEST_DEPS, |
| 9715 | ) |
| 9716 | |
| 9717 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9718 | name = "x32_unpool_test", |
| 9719 | srcs = [ |
| 9720 | "test/x32-unpool.cc", |
| 9721 | "test/unpool-microkernel-tester.h", |
| 9722 | ] + MICROKERNEL_TEST_HDRS, |
| 9723 | deps = MICROKERNEL_TEST_DEPS, |
| 9724 | ) |
| 9725 | |
| 9726 | xnnpack_unit_test( |
| 9727 | name = "x32_zip_test", |
| 9728 | srcs = [ |
| 9729 | "test/x32-zip.cc", |
| 9730 | "test/zip-microkernel-tester.h", |
| 9731 | ] + MICROKERNEL_TEST_HDRS, |
| 9732 | deps = MICROKERNEL_TEST_DEPS, |
| 9733 | ) |
| 9734 | |
| 9735 | xnnpack_unit_test( |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 9736 | name = "xx_fill_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9737 | srcs = [ |
Marat Dukhan | 933051b | 2021-08-07 16:26:15 -0700 | [diff] [blame] | 9738 | "test/xx-fill.cc", |
| 9739 | "test/fill-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9740 | ] + MICROKERNEL_TEST_HDRS, |
| 9741 | deps = MICROKERNEL_TEST_DEPS, |
| 9742 | ) |
| 9743 | |
Marat Dukhan | 0461f2d | 2021-08-08 12:36:29 -0700 | [diff] [blame] | 9744 | xnnpack_unit_test( |
| 9745 | name = "xx_pad_test", |
| 9746 | srcs = [ |
| 9747 | "test/xx-pad.cc", |
| 9748 | "test/pad-microkernel-tester.h", |
| 9749 | ] + MICROKERNEL_TEST_HDRS, |
| 9750 | deps = MICROKERNEL_TEST_DEPS, |
| 9751 | ) |
| 9752 | |
Marat Dukhan | 20c3b92 | 2020-03-10 03:45:06 -0700 | [diff] [blame] | 9753 | ########################## Size tests for the library ######################### |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9754 | |
| 9755 | xnnpack_binary( |
Marat Dukhan | 20c3b92 | 2020-03-10 03:45:06 -0700 | [diff] [blame] | 9756 | name = "operator_size_test", |
| 9757 | srcs = ["test/operator-size.c"], |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 9758 | deps = [":xnnpack_for_tfjs"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9759 | ) |
| 9760 | |
Marat Dukhan | 20c3b92 | 2020-03-10 03:45:06 -0700 | [diff] [blame] | 9761 | xnnpack_binary( |
| 9762 | name = "subgraph_size_test", |
| 9763 | srcs = ["test/subgraph-size.c"], |
| 9764 | deps = [":XNNPACK"], |
| 9765 | ) |
| 9766 | |
| 9767 | ########################### Unit tests for operators ########################## |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9768 | |
| 9769 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 9770 | name = "abs_nc_test", |
| 9771 | srcs = [ |
| 9772 | "test/abs-nc.cc", |
| 9773 | "test/abs-operator-tester.h", |
| 9774 | ], |
| 9775 | deps = OPERATOR_TEST_DEPS, |
| 9776 | ) |
| 9777 | |
| 9778 | xnnpack_unit_test( |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 9779 | name = "add_nd_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 9780 | timeout = "moderate", |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 9781 | srcs = [ |
| 9782 | "test/add-nd.cc", |
| 9783 | "test/binary-elementwise-operator-tester.h", |
| 9784 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9785 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 9786 | ) |
| 9787 | |
| 9788 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9789 | name = "argmax_pooling_nhwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9790 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9791 | "test/argmax-pooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9792 | "test/argmax-pooling-operator-tester.h", |
| 9793 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9794 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9795 | ) |
| 9796 | |
| 9797 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9798 | name = "average_pooling_nhwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9799 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9800 | "test/average-pooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9801 | "test/average-pooling-operator-tester.h", |
| 9802 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9803 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9804 | ) |
| 9805 | |
| 9806 | xnnpack_unit_test( |
Marat Dukhan | 64e5251 | 2020-06-09 13:41:16 -0700 | [diff] [blame] | 9807 | name = "bankers_rounding_nc_test", |
| 9808 | srcs = [ |
| 9809 | "test/bankers-rounding-nc.cc", |
| 9810 | "test/bankers-rounding-operator-tester.h", |
| 9811 | ], |
| 9812 | deps = OPERATOR_TEST_DEPS, |
| 9813 | ) |
| 9814 | |
| 9815 | xnnpack_unit_test( |
| 9816 | name = "ceiling_nc_test", |
| 9817 | srcs = [ |
| 9818 | "test/ceiling-nc.cc", |
| 9819 | "test/ceiling-operator-tester.h", |
| 9820 | ], |
| 9821 | deps = OPERATOR_TEST_DEPS, |
| 9822 | ) |
| 9823 | |
| 9824 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9825 | name = "channel_shuffle_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9826 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9827 | "test/channel-shuffle-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9828 | "test/channel-shuffle-operator-tester.h", |
| 9829 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9830 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9831 | ) |
| 9832 | |
| 9833 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9834 | name = "clamp_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9835 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9836 | "test/clamp-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9837 | "test/clamp-operator-tester.h", |
| 9838 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9839 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9840 | ) |
| 9841 | |
| 9842 | xnnpack_unit_test( |
Marat Dukhan | 065b11e | 2020-05-22 09:49:41 -0700 | [diff] [blame] | 9843 | name = "constant_pad_nd_test", |
| 9844 | srcs = [ |
| 9845 | "test/constant-pad-nd.cc", |
| 9846 | "test/constant-pad-operator-tester.h", |
| 9847 | ], |
| 9848 | deps = OPERATOR_TEST_DEPS, |
| 9849 | ) |
| 9850 | |
| 9851 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9852 | name = "convolution_nhwc_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 9853 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9854 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9855 | "test/convolution-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9856 | "test/convolution-operator-tester.h", |
| 9857 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9858 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9859 | ) |
| 9860 | |
| 9861 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9862 | name = "convolution_nchw_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 9863 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9864 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9865 | "test/convolution-nchw.cc", |
| 9866 | "test/convolution-operator-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9867 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9868 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9869 | ) |
| 9870 | |
| 9871 | xnnpack_unit_test( |
Marat Dukhan | 4e21b27 | 2020-06-04 18:45:01 -0700 | [diff] [blame] | 9872 | name = "copy_nc_test", |
| 9873 | srcs = [ |
| 9874 | "test/copy-nc.cc", |
| 9875 | "test/copy-operator-tester.h", |
| 9876 | ], |
| 9877 | deps = OPERATOR_TEST_DEPS, |
| 9878 | ) |
| 9879 | |
| 9880 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9881 | name = "deconvolution_nhwc_test", |
Artsiom Ablavatski | c1aa297 | 2020-12-08 11:23:34 -0800 | [diff] [blame] | 9882 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9883 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9884 | "test/deconvolution-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9885 | "test/deconvolution-operator-tester.h", |
| 9886 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9887 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9888 | ) |
| 9889 | |
| 9890 | xnnpack_unit_test( |
Marat Dukhan | 188d104 | 2020-11-24 23:39:40 -0800 | [diff] [blame] | 9891 | name = "depth_to_space_nchw2nhwc_test", |
Artsiom Ablavatski | 0f1dc18 | 2020-11-05 19:21:50 -0800 | [diff] [blame] | 9892 | srcs = [ |
Marat Dukhan | 188d104 | 2020-11-24 23:39:40 -0800 | [diff] [blame] | 9893 | "test/depth-to-space-nchw2nhwc.cc", |
Artsiom Ablavatski | 0f1dc18 | 2020-11-05 19:21:50 -0800 | [diff] [blame] | 9894 | "test/depth-to-space-operator-tester.h", |
| 9895 | ] + OPERATOR_TEST_PARAMS_HDRS, |
| 9896 | deps = OPERATOR_TEST_DEPS, |
| 9897 | ) |
| 9898 | |
| 9899 | xnnpack_unit_test( |
Marat Dukhan | 0e52117 | 2020-11-25 13:10:04 -0800 | [diff] [blame] | 9900 | name = "depth_to_space_nhwc_test", |
| 9901 | srcs = [ |
| 9902 | "test/depth-to-space-nhwc.cc", |
| 9903 | "test/depth-to-space-operator-tester.h", |
| 9904 | ] + OPERATOR_TEST_PARAMS_HDRS, |
| 9905 | deps = OPERATOR_TEST_DEPS, |
| 9906 | ) |
| 9907 | |
| 9908 | xnnpack_unit_test( |
Marat Dukhan | 6918050 | 2019-12-06 15:00:31 -0800 | [diff] [blame] | 9909 | name = "divide_nd_test", |
| 9910 | srcs = [ |
| 9911 | "test/binary-elementwise-operator-tester.h", |
| 9912 | "test/divide-nd.cc", |
| 9913 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9914 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 6918050 | 2019-12-06 15:00:31 -0800 | [diff] [blame] | 9915 | ) |
| 9916 | |
| 9917 | xnnpack_unit_test( |
Marat Dukhan | b6bd4bc | 2020-12-01 17:01:40 -0800 | [diff] [blame] | 9918 | name = "elu_nc_test", |
| 9919 | srcs = [ |
| 9920 | "test/elu-nc.cc", |
| 9921 | "test/elu-operator-tester.h", |
| 9922 | ], |
| 9923 | deps = OPERATOR_TEST_DEPS, |
| 9924 | ) |
| 9925 | |
| 9926 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9927 | name = "fully_connected_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9928 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9929 | "test/fully-connected-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9930 | "test/fully-connected-operator-tester.h", |
| 9931 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9932 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9933 | ) |
| 9934 | |
| 9935 | xnnpack_unit_test( |
Marat Dukhan | 64e5251 | 2020-06-09 13:41:16 -0700 | [diff] [blame] | 9936 | name = "floor_nc_test", |
| 9937 | srcs = [ |
| 9938 | "test/floor-nc.cc", |
| 9939 | "test/floor-operator-tester.h", |
| 9940 | ], |
| 9941 | deps = OPERATOR_TEST_DEPS, |
| 9942 | ) |
| 9943 | |
| 9944 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9945 | name = "global_average_pooling_nwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9946 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9947 | "test/global-average-pooling-nwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9948 | "test/global-average-pooling-operator-tester.h", |
Marat Dukhan | ef61d02 | 2020-06-19 13:54:49 -0700 | [diff] [blame] | 9949 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9950 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9951 | ) |
| 9952 | |
| 9953 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9954 | name = "global_average_pooling_ncw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9955 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9956 | "test/global-average-pooling-ncw.cc", |
| 9957 | "test/global-average-pooling-operator-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9958 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9959 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9960 | ) |
| 9961 | |
| 9962 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9963 | name = "hardswish_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9964 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9965 | "test/hardswish-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9966 | "test/hardswish-operator-tester.h", |
| 9967 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9968 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9969 | ) |
| 9970 | |
| 9971 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9972 | name = "leaky_relu_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9973 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9974 | "test/leaky-relu-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9975 | "test/leaky-relu-operator-tester.h", |
| 9976 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9977 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9978 | ) |
| 9979 | |
| 9980 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9981 | name = "max_pooling_nhwc_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 9982 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9983 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9984 | "test/max-pooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9985 | "test/max-pooling-operator-tester.h", |
| 9986 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9987 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9988 | ) |
| 9989 | |
| 9990 | xnnpack_unit_test( |
Marat Dukhan | 79e7f84 | 2019-12-05 14:35:50 -0800 | [diff] [blame] | 9991 | name = "maximum_nd_test", |
| 9992 | srcs = [ |
| 9993 | "test/binary-elementwise-operator-tester.h", |
| 9994 | "test/maximum-nd.cc", |
| 9995 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9996 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 79e7f84 | 2019-12-05 14:35:50 -0800 | [diff] [blame] | 9997 | ) |
| 9998 | |
| 9999 | xnnpack_unit_test( |
| 10000 | name = "minimum_nd_test", |
| 10001 | srcs = [ |
| 10002 | "test/binary-elementwise-operator-tester.h", |
| 10003 | "test/minimum-nd.cc", |
| 10004 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10005 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 79e7f84 | 2019-12-05 14:35:50 -0800 | [diff] [blame] | 10006 | ) |
| 10007 | |
| 10008 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10009 | name = "multiply_nd_test", |
Marat Dukhan | cf557d4 | 2021-08-10 23:28:38 -0700 | [diff] [blame] | 10010 | timeout = "moderate", |
Marat Dukhan | ca2733c | 2019-11-15 23:21:17 -0800 | [diff] [blame] | 10011 | srcs = [ |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 10012 | "test/binary-elementwise-operator-tester.h", |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10013 | "test/multiply-nd.cc", |
Marat Dukhan | ca2733c | 2019-11-15 23:21:17 -0800 | [diff] [blame] | 10014 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10015 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | ca2733c | 2019-11-15 23:21:17 -0800 | [diff] [blame] | 10016 | ) |
| 10017 | |
| 10018 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 10019 | name = "negate_nc_test", |
| 10020 | srcs = [ |
| 10021 | "test/negate-nc.cc", |
| 10022 | "test/negate-operator-tester.h", |
| 10023 | ], |
| 10024 | deps = OPERATOR_TEST_DEPS, |
| 10025 | ) |
| 10026 | |
| 10027 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10028 | name = "prelu_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10029 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10030 | "test/prelu-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10031 | "test/prelu-operator-tester.h", |
| 10032 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10033 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10034 | ) |
| 10035 | |
| 10036 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10037 | name = "resize_bilinear_nhwc_test", |
Marat Dukhan | 6972249 | 2019-11-11 19:55:50 -0800 | [diff] [blame] | 10038 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10039 | "test/resize-bilinear-nhwc.cc", |
Marat Dukhan | 6972249 | 2019-11-11 19:55:50 -0800 | [diff] [blame] | 10040 | "test/resize-bilinear-operator-tester.h", |
| 10041 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10042 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 6972249 | 2019-11-11 19:55:50 -0800 | [diff] [blame] | 10043 | ) |
| 10044 | |
| 10045 | xnnpack_unit_test( |
Artsiom Ablavatski | 9791810 | 2020-10-27 15:52:59 -0700 | [diff] [blame] | 10046 | name = "resize_bilinear_nchw_test", |
| 10047 | srcs = [ |
| 10048 | "test/resize-bilinear-nchw.cc", |
| 10049 | "test/resize-bilinear-operator-tester.h", |
| 10050 | ] + OPERATOR_TEST_PARAMS_HDRS, |
| 10051 | deps = OPERATOR_TEST_DEPS, |
| 10052 | ) |
| 10053 | |
| 10054 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10055 | name = "sigmoid_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10056 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10057 | "test/sigmoid-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10058 | "test/sigmoid-operator-tester.h", |
| 10059 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10060 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10061 | ) |
| 10062 | |
| 10063 | xnnpack_unit_test( |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 10064 | name = "softmax_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10065 | srcs = [ |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 10066 | "test/softmax-nc.cc", |
| 10067 | "test/softmax-operator-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10068 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10069 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10070 | ) |
| 10071 | |
| 10072 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 10073 | name = "square_nc_test", |
| 10074 | srcs = [ |
| 10075 | "test/square-nc.cc", |
| 10076 | "test/square-operator-tester.h", |
| 10077 | ], |
| 10078 | deps = OPERATOR_TEST_DEPS, |
| 10079 | ) |
| 10080 | |
| 10081 | xnnpack_unit_test( |
Marat Dukhan | 6804bbd | 2020-06-30 19:26:11 -0700 | [diff] [blame] | 10082 | name = "square_root_nc_test", |
| 10083 | srcs = [ |
| 10084 | "test/square-root-nc.cc", |
| 10085 | "test/square-root-operator-tester.h", |
| 10086 | ], |
| 10087 | deps = OPERATOR_TEST_DEPS, |
| 10088 | ) |
| 10089 | |
| 10090 | xnnpack_unit_test( |
Marat Dukhan | f739926 | 2020-06-05 10:58:44 -0700 | [diff] [blame] | 10091 | name = "squared_difference_nd_test", |
| 10092 | srcs = [ |
| 10093 | "test/binary-elementwise-operator-tester.h", |
| 10094 | "test/squared-difference-nd.cc", |
| 10095 | ], |
| 10096 | deps = OPERATOR_TEST_DEPS, |
| 10097 | ) |
| 10098 | |
| 10099 | xnnpack_unit_test( |
Marat Dukhan | 05f3f6d | 2019-12-03 15:13:53 -0800 | [diff] [blame] | 10100 | name = "subtract_nd_test", |
| 10101 | srcs = [ |
| 10102 | "test/binary-elementwise-operator-tester.h", |
| 10103 | "test/subtract-nd.cc", |
| 10104 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10105 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 05f3f6d | 2019-12-03 15:13:53 -0800 | [diff] [blame] | 10106 | ) |
| 10107 | |
| 10108 | xnnpack_unit_test( |
Marat Dukhan | 64e5251 | 2020-06-09 13:41:16 -0700 | [diff] [blame] | 10109 | name = "truncation_nc_test", |
| 10110 | srcs = [ |
| 10111 | "test/truncation-nc.cc", |
| 10112 | "test/truncation-operator-tester.h", |
| 10113 | ], |
| 10114 | deps = OPERATOR_TEST_DEPS, |
| 10115 | ) |
| 10116 | |
| 10117 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10118 | name = "unpooling_nhwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10119 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 10120 | "test/unpooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10121 | "test/unpooling-operator-tester.h", |
| 10122 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 10123 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10124 | ) |
| 10125 | |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 10126 | ############################### Misc unit tests ############################### |
| 10127 | |
| 10128 | xnnpack_unit_test( |
| 10129 | name = "memory_planner_test", |
| 10130 | srcs = [ |
| 10131 | "test/memory-planner-test.cc", |
| 10132 | ], |
| 10133 | deps = [ |
| 10134 | ":XNNPACK", |
| 10135 | ":memory_planner", |
| 10136 | ], |
| 10137 | ) |
| 10138 | |
XNNPACK Team | ab8c4c8 | 2020-10-09 08:05:51 -0700 | [diff] [blame] | 10139 | xnnpack_unit_test( |
| 10140 | name = "subgraph_nchw_test", |
| 10141 | srcs = [ |
| 10142 | "src/xnnpack/subgraph.h", |
| 10143 | "test/subgraph-nchw.cc", |
| 10144 | "test/subgraph-tester.h", |
| 10145 | ], |
| 10146 | deps = [ |
| 10147 | ":XNNPACK", |
| 10148 | ], |
| 10149 | ) |
| 10150 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10151 | ############################# Build configurations ############################# |
| 10152 | |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 10153 | # Enables usage of assembly kernels. |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10154 | config_setting( |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 10155 | name = "xnn_enable_assembly_explicit_true", |
| 10156 | define_values = {"xnn_enable_assembly": "true"}, |
| 10157 | ) |
| 10158 | |
| 10159 | # Disables usage of assembly kernels. |
| 10160 | config_setting( |
| 10161 | name = "xnn_enable_assembly_explicit_false", |
| 10162 | define_values = {"xnn_enable_assembly": "false"}, |
| 10163 | ) |
| 10164 | |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 10165 | # Enables usage of sparse inference. |
| 10166 | config_setting( |
| 10167 | name = "xnn_enable_sparse_explicit_true", |
| 10168 | define_values = {"xnn_enable_sparse": "true"}, |
| 10169 | ) |
| 10170 | |
| 10171 | # Disables usage of sparse inference. |
| 10172 | config_setting( |
| 10173 | name = "xnn_enable_sparse_explicit_false", |
| 10174 | define_values = {"xnn_enable_sparse": "false"}, |
| 10175 | ) |
| 10176 | |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 10177 | # Disables usage of HMP-aware optimizations. |
| 10178 | config_setting( |
| 10179 | name = "xnn_enable_hmp_explicit_false", |
| 10180 | define_values = {"xnn_enable_hmp": "false"}, |
| 10181 | ) |
| 10182 | |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 10183 | # Enable usage of optimized memory allocation |
| 10184 | config_setting( |
| 10185 | name = "xnn_enable_memopt_explicit_true", |
Marat Dukhan | 03f4621 | 2021-03-30 21:29:49 -0700 | [diff] [blame] | 10186 | define_values = {"xnn_enable_memopt": "true"}, |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 10187 | ) |
| 10188 | |
| 10189 | # Disable usage of optimized memory allocation |
| 10190 | config_setting( |
| 10191 | name = "xnn_enable_memopt_explicit_false", |
Marat Dukhan | 03f4621 | 2021-03-30 21:29:49 -0700 | [diff] [blame] | 10192 | define_values = {"xnn_enable_memopt": "false"}, |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 10193 | ) |
| 10194 | |
Marat Dukhan | b939cdb | 2021-03-30 18:51:51 -0700 | [diff] [blame] | 10195 | # Enable QS8 inference in TFLite-specific version |
| 10196 | config_setting( |
| 10197 | name = "xnn_enable_qs8_explicit_true", |
| 10198 | define_values = {"xnn_enable_qs8": "true"}, |
| 10199 | ) |
| 10200 | |
| 10201 | # Disable QS8 inference in TFLite-specific version |
| 10202 | config_setting( |
| 10203 | name = "xnn_enable_qs8_explicit_false", |
| 10204 | define_values = {"xnn_enable_qs8": "false"}, |
| 10205 | ) |
| 10206 | |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 10207 | # Enable QU8 inference in TFLite-specific version |
| 10208 | config_setting( |
| 10209 | name = "xnn_enable_qu8_explicit_true", |
| 10210 | define_values = {"xnn_enable_qu8": "true"}, |
| 10211 | ) |
| 10212 | |
| 10213 | # Disable QU8 inference in TFLite-specific version |
| 10214 | config_setting( |
| 10215 | name = "xnn_enable_qu8_explicit_false", |
| 10216 | define_values = {"xnn_enable_qu8": "false"}, |
| 10217 | ) |
| 10218 | |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 10219 | # Builds with -c dbg |
| 10220 | config_setting( |
| 10221 | name = "debug_build", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10222 | values = { |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 10223 | "compilation_mode": "dbg", |
| 10224 | }, |
| 10225 | ) |
| 10226 | |
| 10227 | # Builds with -c opt |
| 10228 | config_setting( |
| 10229 | name = "optimized_build", |
| 10230 | values = { |
| 10231 | "compilation_mode": "opt", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10232 | }, |
| 10233 | ) |
| 10234 | |
| 10235 | config_setting( |
Marat Dukhan | 52e4443 | 2021-08-20 11:58:11 -0700 | [diff] [blame] | 10236 | name = "linux_arm64", |
| 10237 | values = {"cpu": "aarch64"}, |
| 10238 | ) |
| 10239 | |
| 10240 | config_setting( |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 10241 | name = "linux_k8", |
| 10242 | values = {"cpu": "k8"}, |
| 10243 | ) |
| 10244 | |
| 10245 | config_setting( |
Marat Dukhan | 582094e | 2020-04-30 17:21:25 -0700 | [diff] [blame] | 10246 | name = "linux_arm", |
| 10247 | values = {"cpu": "arm"}, |
Marat Dukhan | 4e45e66 | 2019-10-03 15:40:24 -0700 | [diff] [blame] | 10248 | ) |
| 10249 | |
| 10250 | config_setting( |
Marat Dukhan | f0bd4de | 2020-06-15 15:53:19 -0700 | [diff] [blame] | 10251 | name = "linux_armeabi", |
| 10252 | values = {"cpu": "armeabi"}, |
| 10253 | ) |
| 10254 | |
| 10255 | config_setting( |
Terry Heo | 68eef3f | 2020-04-13 22:53:52 -0700 | [diff] [blame] | 10256 | name = "linux_armhf", |
| 10257 | values = {"cpu": "armhf"}, |
| 10258 | ) |
| 10259 | |
| 10260 | config_setting( |
Marat Dukhan | a720e93 | 2020-06-10 13:01:11 -0700 | [diff] [blame] | 10261 | name = "linux_armv7a", |
| 10262 | values = {"cpu": "armv7a"}, |
| 10263 | ) |
| 10264 | |
| 10265 | config_setting( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10266 | name = "android", |
| 10267 | values = {"crosstool_top": "//external:android/crosstool"}, |
| 10268 | ) |
| 10269 | |
| 10270 | config_setting( |
| 10271 | name = "android_armv7", |
| 10272 | values = { |
| 10273 | "crosstool_top": "//external:android/crosstool", |
| 10274 | "cpu": "armeabi-v7a", |
| 10275 | }, |
| 10276 | ) |
| 10277 | |
| 10278 | config_setting( |
| 10279 | name = "android_arm64", |
| 10280 | values = { |
| 10281 | "crosstool_top": "//external:android/crosstool", |
| 10282 | "cpu": "arm64-v8a", |
| 10283 | }, |
| 10284 | ) |
| 10285 | |
| 10286 | config_setting( |
| 10287 | name = "android_x86", |
| 10288 | values = { |
| 10289 | "crosstool_top": "//external:android/crosstool", |
| 10290 | "cpu": "x86", |
| 10291 | }, |
| 10292 | ) |
| 10293 | |
| 10294 | config_setting( |
| 10295 | name = "android_x86_64", |
| 10296 | values = { |
| 10297 | "crosstool_top": "//external:android/crosstool", |
| 10298 | "cpu": "x86_64", |
| 10299 | }, |
| 10300 | ) |
| 10301 | |
| 10302 | config_setting( |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 10303 | name = "windows_x86_64", |
| 10304 | values = {"cpu": "x64_windows"}, |
Marat Dukhan | 9fe932e | 2020-04-11 17:14:15 -0700 | [diff] [blame] | 10305 | ) |
| 10306 | |
| 10307 | config_setting( |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 10308 | name = "windows_x86_64_clang", |
| 10309 | values = { |
| 10310 | "compiler": "clang-cl", |
| 10311 | "cpu": "x64_windows", |
| 10312 | }, |
| 10313 | ) |
| 10314 | |
| 10315 | config_setting( |
| 10316 | name = "windows_x86_64_mingw", |
| 10317 | values = { |
| 10318 | "compiler": "mingw-gcc", |
| 10319 | "cpu": "x64_windows", |
| 10320 | }, |
| 10321 | ) |
| 10322 | |
| 10323 | config_setting( |
| 10324 | name = "windows_x86_64_msys", |
| 10325 | values = { |
| 10326 | "compiler": "msys-gcc", |
| 10327 | "cpu": "x64_windows", |
| 10328 | }, |
Marat Dukhan | 9fe932e | 2020-04-11 17:14:15 -0700 | [diff] [blame] | 10329 | ) |
| 10330 | |
| 10331 | config_setting( |
Marat Dukhan | 885ca24 | 2019-10-07 09:17:32 -0700 | [diff] [blame] | 10332 | name = "macos_x86_64", |
| 10333 | values = { |
| 10334 | "apple_platform_type": "macos", |
| 10335 | "cpu": "darwin", |
| 10336 | }, |
| 10337 | ) |
| 10338 | |
| 10339 | config_setting( |
Simon Maurer | ae33ab8 | 2021-03-03 23:38:22 +0100 | [diff] [blame] | 10340 | name = "macos_arm64", |
| 10341 | values = { |
| 10342 | "apple_platform_type": "macos", |
| 10343 | "cpu": "darwin_arm64", |
| 10344 | }, |
| 10345 | ) |
| 10346 | |
| 10347 | config_setting( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10348 | name = "emscripten", |
XNNPACK Team | 3bfbdaf | 2021-03-29 15:26:23 -0700 | [diff] [blame] | 10349 | values = {"crosstool_top": "@emsdk//emscripten_toolchain:everything"}, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10350 | ) |
| 10351 | |
| 10352 | config_setting( |
| 10353 | name = "emscripten_wasm", |
| 10354 | values = { |
XNNPACK Team | 3bfbdaf | 2021-03-29 15:26:23 -0700 | [diff] [blame] | 10355 | "crosstool_top": "@emsdk//emscripten_toolchain:everything", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10356 | "cpu": "wasm", |
| 10357 | }, |
| 10358 | ) |
| 10359 | |
| 10360 | config_setting( |
| 10361 | name = "emscripten_wasmsimd", |
| 10362 | values = { |
XNNPACK Team | 3bfbdaf | 2021-03-29 15:26:23 -0700 | [diff] [blame] | 10363 | "crosstool_top": "@emsdk//emscripten_toolchain:everything", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10364 | "cpu": "wasm", |
Marat Dukhan | 81c6260 | 2020-05-29 13:22:49 -0700 | [diff] [blame] | 10365 | "copt": "-msimd128", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10366 | }, |
| 10367 | ) |
| 10368 | |
| 10369 | config_setting( |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10370 | name = "ios_armv7", |
| 10371 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10372 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10373 | "cpu": "ios_armv7", |
| 10374 | }, |
| 10375 | ) |
| 10376 | |
| 10377 | config_setting( |
| 10378 | name = "ios_arm64", |
| 10379 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10380 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10381 | "cpu": "ios_arm64", |
| 10382 | }, |
| 10383 | ) |
| 10384 | |
| 10385 | config_setting( |
| 10386 | name = "ios_arm64e", |
| 10387 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10388 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10389 | "cpu": "ios_arm64e", |
| 10390 | }, |
| 10391 | ) |
| 10392 | |
| 10393 | config_setting( |
| 10394 | name = "ios_x86", |
| 10395 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10396 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10397 | "cpu": "ios_i386", |
| 10398 | }, |
| 10399 | ) |
| 10400 | |
| 10401 | config_setting( |
| 10402 | name = "ios_x86_64", |
| 10403 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10404 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10405 | "cpu": "ios_x86_64", |
| 10406 | }, |
| 10407 | ) |
| 10408 | |
| 10409 | config_setting( |
| 10410 | name = "watchos_armv7k", |
| 10411 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10412 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10413 | "cpu": "watchos_armv7k", |
| 10414 | }, |
| 10415 | ) |
| 10416 | |
| 10417 | config_setting( |
| 10418 | name = "watchos_arm64_32", |
| 10419 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10420 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10421 | "cpu": "watchos_arm64_32", |
| 10422 | }, |
| 10423 | ) |
| 10424 | |
| 10425 | config_setting( |
| 10426 | name = "watchos_x86", |
| 10427 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10428 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10429 | "cpu": "watchos_i386", |
| 10430 | }, |
| 10431 | ) |
| 10432 | |
| 10433 | config_setting( |
| 10434 | name = "watchos_x86_64", |
| 10435 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10436 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10437 | "cpu": "watchos_x86_64", |
| 10438 | }, |
| 10439 | ) |
| 10440 | |
| 10441 | config_setting( |
| 10442 | name = "tvos_arm64", |
| 10443 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10444 | "apple_platform_type": "tvos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10445 | "cpu": "tvos_arm64", |
| 10446 | }, |
| 10447 | ) |
| 10448 | |
| 10449 | config_setting( |
| 10450 | name = "tvos_x86_64", |
| 10451 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10452 | "apple_platform_type": "tvos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10453 | "cpu": "tvos_x86_64", |
| 10454 | }, |
| 10455 | ) |