blob: aebaf29a596d96ec4e0f1130a900f49ed31146da [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
34 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
80 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000081
82 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
83 !if (!eq (TypeVariantName, "i"),
84 !if (!eq (Size, 128), "v2i64",
85 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000086 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000087 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
88 VTName))), VTName));
89
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Adam Nemet09377232014-10-08 23:25:31 +0000125 // A vector type of the same width with element type i32. This is used to
126 // create the canonical constant zero node ImmAllZerosV.
127 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
128 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000129
130 string ZSuffix = !if (!eq (Size, 128), "Z128",
131 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132}
133
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000134def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
135def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
137def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000138def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
139def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141// "x" in v32i8x_info means RC = VR256X
142def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
143def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
144def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
145def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000146def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
147def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148
149def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
150def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
151def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
152def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
154def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000156// We map scalar types to the smallest (128-bit) vector type
157// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000158def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
159def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000160def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
161def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
164 X86VectorVTInfo i128> {
165 X86VectorVTInfo info512 = i512;
166 X86VectorVTInfo info256 = i256;
167 X86VectorVTInfo info128 = i128;
168}
169
170def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
171 v16i8x_info>;
172def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
173 v8i16x_info>;
174def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
175 v4i32x_info>;
176def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
177 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000178def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
179 v4f32x_info>;
180def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
181 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000182
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000183// This multiclass generates the masking variants from the non-masking
184// variant. It only provides the assembly pieces for the masking variants.
185// It assumes custom ISel patterns for masking which can be provided as
186// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000187multiclass AVX512_maskable_custom<bits<8> O, Format F,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 list<dag> Pattern,
193 list<dag> MaskingPattern,
194 list<dag> ZeroMaskingPattern,
195 string MaskingConstraint = "",
196 InstrItinClass itin = NoItinerary,
197 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 let isCommutable = IsCommutable in
199 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000200 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000201 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202 Pattern, itin>;
203
204 // Prefer over VMOV*rrk Pat<>
205 let AddedComplexity = 20 in
206 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
208 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 MaskingPattern, itin>,
210 EVEX_K {
211 // In case of the 3src subclass this is overridden with a let.
212 string Constraints = MaskingConstraint;
213 }
214 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
215 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000216 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
217 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 ZeroMaskingPattern,
219 itin>,
220 EVEX_KZ;
221}
222
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000223
Adam Nemet34801422014-10-08 23:25:39 +0000224// Common base class of AVX512_maskable and AVX512_maskable_3src.
225multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
226 dag Outs,
227 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
228 string OpcodeStr,
229 string AttSrcAsm, string IntelSrcAsm,
230 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000232 string MaskingConstraint = "",
233 InstrItinClass itin = NoItinerary,
234 bit IsCommutable = 0> :
235 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
236 AttSrcAsm, IntelSrcAsm,
237 [(set _.RC:$dst, RHS)],
238 [(set _.RC:$dst, MaskingRHS)],
239 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000242
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000246multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
247 dag Outs, dag Ins, string OpcodeStr,
248 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000249 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000250 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000251 bit IsCommutable = 0> :
252 AVX512_maskable_common<O, F, _, Outs, Ins,
253 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
254 !con((ins _.KRCWM:$mask), Ins),
255 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000256 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000257 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258
259// This multiclass generates the unconditional/non-masking, the masking and
260// the zero-masking variant of the scalar instruction.
261multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
262 dag Outs, dag Ins, string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000264 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 InstrItinClass itin = NoItinerary,
266 bit IsCommutable = 0> :
267 AVX512_maskable_common<O, F, _, Outs, Ins,
268 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
269 !con((ins _.KRCWM:$mask), Ins),
270 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000271 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
272 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000273
Adam Nemet34801422014-10-08 23:25:39 +0000274// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000275// ($src1) is already tied to $dst so we just use that for the preserved
276// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
277// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag NonTiedIns, string OpcodeStr,
280 string AttSrcAsm, string IntelSrcAsm,
281 dag RHS> :
282 AVX512_maskable_common<O, F, _, Outs,
283 !con((ins _.RC:$src1), NonTiedIns),
284 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
285 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
286 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
287 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000288
Craig Topperaad5f112015-11-30 00:13:24 +0000289// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
290// operand differs from the output VT. This requires a bitconvert on
291// the preserved vector going into the vselect.
292multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
293 X86VectorVTInfo InVT,
294 dag Outs, dag NonTiedIns, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
296 dag RHS> :
297 AVX512_maskable_common<O, F, OutVT, Outs,
298 !con((ins InVT.RC:$src1), NonTiedIns),
299 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
300 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
302 (vselect InVT.KRCWM:$mask, RHS,
303 (bitconvert InVT.RC:$src1))>;
304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
308 dag RHS> :
309 AVX512_maskable_common<O, F, _, Outs,
310 !con((ins _.RC:$src1), NonTiedIns),
311 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000314 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
315 X86selects>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000316
Adam Nemet34801422014-10-08 23:25:39 +0000317multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
318 dag Outs, dag Ins,
319 string OpcodeStr,
320 string AttSrcAsm, string IntelSrcAsm,
321 list<dag> Pattern> :
322 AVX512_maskable_custom<O, F, Outs, Ins,
323 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
324 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000325 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000326 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000327
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000328
329// Instruction with mask that puts result in mask register,
330// like "compare" and "vptest"
331multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
332 dag Outs,
333 dag Ins, dag MaskingIns,
334 string OpcodeStr,
335 string AttSrcAsm, string IntelSrcAsm,
336 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000337 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000338 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000339 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
340 "$dst, "#IntelSrcAsm#"}",
341 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000342
343 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000344 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
345 "$dst {${mask}}, "#IntelSrcAsm#"}",
346 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000347}
348
349multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
350 dag Outs,
351 dag Ins, dag MaskingIns,
352 string OpcodeStr,
353 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000354 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000355 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
356 AttSrcAsm, IntelSrcAsm,
357 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000358 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
361 dag Outs, dag Ins, string OpcodeStr,
362 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000363 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000364 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
365 !con((ins _.KRCWM:$mask), Ins),
366 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000367 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000368
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000369multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
370 dag Outs, dag Ins, string OpcodeStr,
371 string AttSrcAsm, string IntelSrcAsm> :
372 AVX512_maskable_custom_cmp<O, F, Outs,
373 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000374 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000375
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000376// Bitcasts between 512-bit vector types. Return the original type since
377// no instruction is needed for the conversion
378let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000379 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000380 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000381 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
382 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
383 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000384 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000385 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
386 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
387 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000388 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000389 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000390 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
391 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000392 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000393 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
394 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000395 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000396 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
397 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000398 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000399 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
400 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
401 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
402 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
403 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
404 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
405 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
406 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
407 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
408 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
409 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000410
411 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
412 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
413 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
414 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
415 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
416 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
417 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
418 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
419 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
420 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
421 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
422 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
423 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
424 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
425 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
426 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
427 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
428 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
429 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
430 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
431 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
432 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
433 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
434 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
435 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
436 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
437 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
438 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
439 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
440 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
441
442// Bitcasts between 256-bit vector types. Return the original type since
443// no instruction is needed for the conversion
444 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
445 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
446 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
447 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
448 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
449 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
450 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
451 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
452 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
453 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
454 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
455 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
456 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
457 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
458 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
459 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
460 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
461 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
462 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
463 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
464 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
465 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
466 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
467 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
468 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
469 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
470 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
471 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
472 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
473 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
474}
475
Craig Topper9d9251b2016-05-08 20:10:20 +0000476// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
477// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
478// swizzled by ExecutionDepsFix to pxor.
479// We set canFoldAsLoad because this can be converted to a constant-pool
480// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000481let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
482 isPseudo = 1, Predicates = [HasAVX512] in {
483def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000484 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000485}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000486
Craig Toppere5ce84a2016-05-08 21:33:53 +0000487let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
488 isPseudo = 1, Predicates = [HasVLX] in {
489def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
490 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
491def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
492 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
493}
494
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000495//===----------------------------------------------------------------------===//
496// AVX-512 - VECTOR INSERT
497//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000498multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
499 PatFrag vinsert_insert> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000500 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
502 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
503 "vinsert" # From.EltTypeName # "x" # From.NumElts,
504 "$src3, $src2, $src1", "$src1, $src2, $src3",
505 (vinsert_insert:$src3 (To.VT To.RC:$src1),
506 (From.VT From.RC:$src2),
507 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000508
Igor Breger0ede3cb2015-09-20 06:52:42 +0000509 let mayLoad = 1 in
510 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
511 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
512 "vinsert" # From.EltTypeName # "x" # From.NumElts,
513 "$src3, $src2, $src1", "$src1, $src2, $src3",
514 (vinsert_insert:$src3 (To.VT To.RC:$src1),
515 (From.VT (bitconvert (From.LdFrag addr:$src2))),
516 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
517 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000518 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000519}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000520
Igor Breger0ede3cb2015-09-20 06:52:42 +0000521multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
522 X86VectorVTInfo To, PatFrag vinsert_insert,
523 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
524 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000525 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000526 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
527 (To.VT (!cast<Instruction>(InstrStr#"rr")
528 To.RC:$src1, From.RC:$src2,
529 (INSERT_get_vinsert_imm To.RC:$ins)))>;
530
531 def : Pat<(vinsert_insert:$ins
532 (To.VT To.RC:$src1),
533 (From.VT (bitconvert (From.LdFrag addr:$src2))),
534 (iPTR imm)),
535 (To.VT (!cast<Instruction>(InstrStr#"rm")
536 To.RC:$src1, addr:$src2,
537 (INSERT_get_vinsert_imm To.RC:$ins)))>;
538 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539}
540
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000541multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
542 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000543
544 let Predicates = [HasVLX] in
545 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
546 X86VectorVTInfo< 4, EltVT32, VR128X>,
547 X86VectorVTInfo< 8, EltVT32, VR256X>,
548 vinsert128_insert>, EVEX_V256;
549
550 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000551 X86VectorVTInfo< 4, EltVT32, VR128X>,
552 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000553 vinsert128_insert>, EVEX_V512;
554
555 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000556 X86VectorVTInfo< 4, EltVT64, VR256X>,
557 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000558 vinsert256_insert>, VEX_W, EVEX_V512;
559
560 let Predicates = [HasVLX, HasDQI] in
561 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
562 X86VectorVTInfo< 2, EltVT64, VR128X>,
563 X86VectorVTInfo< 4, EltVT64, VR256X>,
564 vinsert128_insert>, VEX_W, EVEX_V256;
565
566 let Predicates = [HasDQI] in {
567 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
568 X86VectorVTInfo< 2, EltVT64, VR128X>,
569 X86VectorVTInfo< 8, EltVT64, VR512>,
570 vinsert128_insert>, VEX_W, EVEX_V512;
571
572 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
573 X86VectorVTInfo< 8, EltVT32, VR256X>,
574 X86VectorVTInfo<16, EltVT32, VR512>,
575 vinsert256_insert>, EVEX_V512;
576 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000577}
578
Adam Nemet4e2ef472014-10-02 23:18:28 +0000579defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
580defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000581
Igor Breger0ede3cb2015-09-20 06:52:42 +0000582// Codegen pattern with the alternative types,
583// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
584defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
585 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
586defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
587 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
588
589defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
591defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
592 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
593
594defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
595 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
596defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
597 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
598
599// Codegen pattern with the alternative types insert VEC128 into VEC256
600defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
601 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
602defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
603 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
604// Codegen pattern with the alternative types insert VEC128 into VEC512
605defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
606 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
607defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
608 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
609// Codegen pattern with the alternative types insert VEC256 into VEC512
610defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
611 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
612defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
613 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
614
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000615// vinsertps - insert f32 to XMM
616def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000617 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000618 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000619 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000620 EVEX_4V;
621def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000622 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000623 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000624 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000625 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
626 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
627
628//===----------------------------------------------------------------------===//
629// AVX-512 VECTOR EXTRACT
630//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000631
Igor Breger7f69a992015-09-10 12:54:54 +0000632multiclass vextract_for_size_first_position_lowering<X86VectorVTInfo From,
633 X86VectorVTInfo To> {
634 // A subvector extract from the first vector position is
Renato Golindb7ea862015-09-09 19:44:40 +0000635 // a subregister copy that needs no instruction.
Igor Breger7f69a992015-09-10 12:54:54 +0000636 def NAME # To.NumElts:
637 Pat<(To.VT (extract_subvector (From.VT From.RC:$src),(iPTR 0))),
638 (To.VT (EXTRACT_SUBREG (From.VT From.RC:$src), To.SubRegIdx))>;
639}
Renato Golindb7ea862015-09-09 19:44:40 +0000640
Igor Breger7f69a992015-09-10 12:54:54 +0000641multiclass vextract_for_size<int Opcode,
642 X86VectorVTInfo From, X86VectorVTInfo To,
643 PatFrag vextract_extract> :
644 vextract_for_size_first_position_lowering<From, To> {
645
646 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
647 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
648 // vextract_extract), we interesting only in patterns without mask,
649 // intrinsics pattern match generated bellow.
650 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
651 (ins From.RC:$src1, i32u8imm:$idx),
652 "vextract" # To.EltTypeName # "x" # To.NumElts,
653 "$idx, $src1", "$src1, $idx",
654 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
655 (iPTR imm)))]>,
656 AVX512AIi8Base, EVEX;
657 let mayStore = 1 in {
Craig Topperd5da6a32016-05-21 22:50:09 +0000658 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Igor Breger7f69a992015-09-10 12:54:54 +0000659 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$src2),
660 "vextract" # To.EltTypeName # "x" # To.NumElts #
661 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
662 []>, EVEX;
663
Craig Topperd5da6a32016-05-21 22:50:09 +0000664 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
Igor Breger7f69a992015-09-10 12:54:54 +0000665 (ins To.MemOp:$dst, To.KRCWM:$mask,
666 From.RC:$src1, i32u8imm:$src2),
667 "vextract" # To.EltTypeName # "x" # To.NumElts #
668 "\t{$src2, $src1, $dst {${mask}}|"
669 "$dst {${mask}}, $src1, $src2}",
670 []>, EVEX_K, EVEX;
671 }//mayStore = 1
672 }
Renato Golindb7ea862015-09-09 19:44:40 +0000673
674 // Intrinsic call with masking.
675 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000676 "x" # To.NumElts # "_" # From.Size)
677 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
678 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
679 From.ZSuffix # "rrk")
680 To.RC:$src0,
681 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
682 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000683
684 // Intrinsic call with zero-masking.
685 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000686 "x" # To.NumElts # "_" # From.Size)
687 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
688 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
689 From.ZSuffix # "rrkz")
690 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
691 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000692
693 // Intrinsic call without masking.
694 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000695 "x" # To.NumElts # "_" # From.Size)
696 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
697 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
698 From.ZSuffix # "rr")
699 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000700}
701
Igor Bregerdefab3c2015-10-08 12:55:01 +0000702// Codegen pattern for the alternative types
703multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
704 X86VectorVTInfo To, PatFrag vextract_extract,
705 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> :
706 vextract_for_size_first_position_lowering<From, To> {
Igor Breger7f69a992015-09-10 12:54:54 +0000707
Igor Bregerdefab3c2015-10-08 12:55:01 +0000708 let Predicates = p in
709 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
710 (To.VT (!cast<Instruction>(InstrStr#"rr")
711 From.RC:$src1,
712 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Igor Breger7f69a992015-09-10 12:54:54 +0000713}
714
715multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000716 ValueType EltVT64, int Opcode256> {
717 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000718 X86VectorVTInfo<16, EltVT32, VR512>,
719 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000720 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000721 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000722 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000723 X86VectorVTInfo< 8, EltVT64, VR512>,
724 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000725 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000726 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
727 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000728 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000729 X86VectorVTInfo< 8, EltVT32, VR256X>,
730 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000731 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000732 EVEX_V256, EVEX_CD8<32, CD8VT4>;
733 let Predicates = [HasVLX, HasDQI] in
734 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
735 X86VectorVTInfo< 4, EltVT64, VR256X>,
736 X86VectorVTInfo< 2, EltVT64, VR128X>,
737 vextract128_extract>,
738 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
739 let Predicates = [HasDQI] in {
740 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
741 X86VectorVTInfo< 8, EltVT64, VR512>,
742 X86VectorVTInfo< 2, EltVT64, VR128X>,
743 vextract128_extract>,
744 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
745 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
746 X86VectorVTInfo<16, EltVT32, VR512>,
747 X86VectorVTInfo< 8, EltVT32, VR256X>,
748 vextract256_extract>,
749 EVEX_V512, EVEX_CD8<32, CD8VT8>;
750 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000751}
752
Adam Nemet55536c62014-09-25 23:48:45 +0000753defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
754defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000755
Igor Bregerdefab3c2015-10-08 12:55:01 +0000756// extract_subvector codegen patterns with the alternative types.
757// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
758defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
759 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
760defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
761 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
762
763defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000764 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000765defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
766 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
767
768defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
769 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
770defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
771 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
772
Craig Topper08a68572016-05-21 22:50:04 +0000773// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000774defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
775 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
776defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
777 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
778
779// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000780defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
781 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
782defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
783 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
784// Codegen pattern with the alternative types extract VEC256 from VEC512
785defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
786 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
787defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
788 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
789
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000790// A 128-bit subvector insert to the first 512-bit vector position
791// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000792def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
793 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
794def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
795 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
796def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
797 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
798def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
799 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
800def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
801 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
802def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
803 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000804
Igor Bregerfca0a342016-01-28 13:19:25 +0000805def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000806 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000807def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000808 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000809def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000810 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000811def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000812 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000813def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000814 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000815def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000816 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000817
818// vextractps - extract 32 bits from XMM
819def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000820 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000821 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000822 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
823 EVEX;
824
825def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000826 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000827 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000828 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000829 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000830
831//===---------------------------------------------------------------------===//
832// AVX-512 BROADCAST
833//---
Igor Breger131008f2016-05-01 08:40:00 +0000834// broadcast with a scalar argument.
835multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
836 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
837
838 let isCodeGenOnly = 1 in {
839 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
840 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
841 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
842 Requires<[HasAVX512]>, T8PD, EVEX;
843
844 let Constraints = "$src0 = $dst" in
845 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
846 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
847 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
848 [(set DestInfo.RC:$dst,
849 (vselect DestInfo.KRCWM:$mask,
850 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
851 DestInfo.RC:$src0))]>,
852 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
853
854 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
855 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
856 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
857 [(set DestInfo.RC:$dst,
858 (vselect DestInfo.KRCWM:$mask,
859 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
860 DestInfo.ImmAllZerosV))]>,
861 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
862 } // let isCodeGenOnly = 1 in
863}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000864
Igor Breger21296d22015-10-20 11:56:42 +0000865multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
866 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
867
868 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
869 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
870 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
871 T8PD, EVEX;
872 let mayLoad = 1 in
873 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
874 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
875 (DestInfo.VT (X86VBroadcast
876 (SrcInfo.ScalarLdFrag addr:$src)))>,
877 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000878}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000879
Igor Breger21296d22015-10-20 11:56:42 +0000880multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr,
881 AVX512VLVectorVTInfo _> {
882 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000883 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
Robert Khasanovaf318f72014-10-30 14:21:47 +0000884 EVEX_V512;
885
886 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000887 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000888 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000889 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000890 }
891}
892
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000893let ExeDomain = SSEPackedSingle in {
Igor Breger21296d22015-10-20 11:56:42 +0000894 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss",
895 avx512vl_f32_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000896 let Predicates = [HasVLX] in {
Igor Breger131008f2016-05-01 08:40:00 +0000897 defm VBROADCASTSSZ128 :
898 avx512_broadcast_rm<0x18, "vbroadcastss", v4f32x_info, v4f32x_info>,
899 avx512_broadcast_scalar<0x18, "vbroadcastss", v4f32x_info, v4f32x_info>,
900 EVEX_V128;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000901 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000902}
903
904let ExeDomain = SSEPackedDouble in {
Igor Breger21296d22015-10-20 11:56:42 +0000905 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd",
906 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000907}
908
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000909def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000910 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000911def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000912 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000913
Robert Khasanovcbc57032014-12-09 16:38:41 +0000914multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
915 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000916 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
917 (ins SrcRC:$src),
918 "vpbroadcast"##_.Suffix, "$src", "$src",
919 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000920}
921
Robert Khasanovcbc57032014-12-09 16:38:41 +0000922multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
923 RegisterClass SrcRC, Predicate prd> {
924 let Predicates = [prd] in
925 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
926 let Predicates = [prd, HasVLX] in {
927 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
928 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
929 }
930}
931
Igor Breger0aeda372016-02-07 08:30:50 +0000932let isCodeGenOnly = 1 in {
933defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000934 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000935defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000936 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000937}
938let isAsmParserOnly = 1 in {
939 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
940 GR32, HasBWI>;
941 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
942 GR32, HasBWI>;
943}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000944defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
945 HasAVX512>;
946defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
947 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000948
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000949def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000950 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000951def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000952 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000953
Igor Breger21296d22015-10-20 11:56:42 +0000954// Provide aliases for broadcast from the same register class that
955// automatically does the extract.
956multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
957 X86VectorVTInfo SrcInfo> {
958 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
959 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
960 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
961}
962
963multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
964 AVX512VLVectorVTInfo _, Predicate prd> {
965 let Predicates = [prd] in {
966 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
967 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
968 EVEX_V512;
969 // Defined separately to avoid redefinition.
970 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
971 }
972 let Predicates = [prd, HasVLX] in {
973 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
974 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
975 EVEX_V256;
976 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
977 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000978 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000979}
980
Igor Breger21296d22015-10-20 11:56:42 +0000981defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
982 avx512vl_i8_info, HasBWI>;
983defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
984 avx512vl_i16_info, HasBWI>;
985defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
986 avx512vl_i32_info, HasAVX512>;
987defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
988 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000989
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000990multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
991 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Asaf Badouhb0d91fa2015-12-27 12:14:34 +0000992 let mayLoad = 1 in
993 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
994 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
995 (_Dst.VT (X86SubVBroadcast
996 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
997 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +0000998}
999
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001000defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1001 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001002 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001003defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1004 v16f32_info, v4f32x_info>,
1005 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1006defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1007 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001008 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001009defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1010 v8f64_info, v4f64x_info>, VEX_W,
1011 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1012
1013let Predicates = [HasVLX] in {
1014defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1015 v8i32x_info, v4i32x_info>,
1016 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1017defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1018 v8f32x_info, v4f32x_info>,
1019 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1020}
1021let Predicates = [HasVLX, HasDQI] in {
1022defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1023 v4i64x_info, v2i64x_info>, VEX_W,
1024 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1025defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1026 v4f64x_info, v2f64x_info>, VEX_W,
1027 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1028}
1029let Predicates = [HasDQI] in {
1030defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1031 v8i64_info, v2i64x_info>, VEX_W,
1032 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1033defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1034 v16i32_info, v8i32x_info>,
1035 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1036defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1037 v8f64_info, v2f64x_info>, VEX_W,
1038 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1039defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1040 v16f32_info, v8f32x_info>,
1041 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1042}
Adam Nemet73f72e12014-06-27 00:43:38 +00001043
Igor Bregerfa798a92015-11-02 07:39:36 +00001044multiclass avx512_broadcast_32x2<bits<8> opc, string OpcodeStr,
1045 X86VectorVTInfo _Dst, X86VectorVTInfo _Src,
1046 SDNode OpNode = X86SubVBroadcast> {
1047
1048 defm r : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
1049 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
1050 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src)))>,
1051 T8PD, EVEX;
1052 let mayLoad = 1 in
1053 defm m : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1054 (ins _Src.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
1055 (_Dst.VT (OpNode
1056 (_Src.VT (scalar_to_vector(loadi64 addr:$src)))))>,
1057 T8PD, EVEX, EVEX_CD8<_Src.EltSize, CD8VT2>;
1058}
1059
1060multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
1061 AVX512VLVectorVTInfo _> {
1062 let Predicates = [HasDQI] in
1063 defm Z : avx512_broadcast_32x2<opc, OpcodeStr, _.info512, _.info128>,
1064 EVEX_V512;
1065 let Predicates = [HasDQI, HasVLX] in
1066 defm Z256 : avx512_broadcast_32x2<opc, OpcodeStr, _.info256, _.info128>,
1067 EVEX_V256;
1068}
1069
1070multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
1071 AVX512VLVectorVTInfo _> :
1072 avx512_common_broadcast_32x2<opc, OpcodeStr, _> {
1073
1074 let Predicates = [HasDQI, HasVLX] in
1075 defm Z128 : avx512_broadcast_32x2<opc, OpcodeStr, _.info128, _.info128,
1076 X86SubV32x2Broadcast>, EVEX_V128;
1077}
1078
1079defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1080 avx512vl_i32_info>;
1081defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1082 avx512vl_f32_info>;
1083
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001084def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001085 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001086def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1087 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1088
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001089def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001090 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001091def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1092 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001093
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001094//===----------------------------------------------------------------------===//
1095// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1096//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001097multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1098 X86VectorVTInfo _, RegisterClass KRC> {
1099 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001100 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001101 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001102}
1103
Asaf Badouh0d957b82015-11-18 09:42:45 +00001104multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
1105 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1106 let Predicates = [HasCDI] in
1107 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1108 let Predicates = [HasCDI, HasVLX] in {
1109 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1110 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1111 }
1112}
1113
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001114defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001115 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001116defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001117 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001118
1119//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001120// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001121multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001122 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001123let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001124 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001125 (ins _.RC:$src2, _.RC:$src3),
1126 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001127 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001128 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001129
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001130 let mayLoad = 1 in
Craig Topperaad5f112015-11-30 00:13:24 +00001131 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001132 (ins _.RC:$src2, _.MemOp:$src3),
1133 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001134 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001135 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1136 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001137 }
1138}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001139multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001140 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001141 let mayLoad = 1, Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001142 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001143 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1144 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1145 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001146 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001147 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001148 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001149}
1150
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001151multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001152 AVX512VLVectorVTInfo VTInfo,
1153 AVX512VLVectorVTInfo ShuffleMask> {
1154 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1155 ShuffleMask.info512>,
1156 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1157 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001158 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001159 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1160 ShuffleMask.info128>,
1161 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1162 ShuffleMask.info128>, EVEX_V128;
1163 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1164 ShuffleMask.info256>,
1165 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1166 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001167 }
1168}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001169
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001170multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001171 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001172 AVX512VLVectorVTInfo Idx,
1173 Predicate Prd> {
1174 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001175 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1176 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001177 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001178 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1179 Idx.info128>, EVEX_V128;
1180 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1181 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001182 }
1183}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001184
Craig Topperaad5f112015-11-30 00:13:24 +00001185defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1186 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1187defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1188 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001189defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1190 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1191 VEX_W, EVEX_CD8<16, CD8VF>;
1192defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1193 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1194 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001195defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1196 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1197defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1198 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001199
Craig Topperaad5f112015-11-30 00:13:24 +00001200// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001201multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001202 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001203let Constraints = "$src1 = $dst" in {
1204 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1205 (ins IdxVT.RC:$src2, _.RC:$src3),
1206 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001207 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001208 AVX5128IBase;
1209
1210 let mayLoad = 1 in
1211 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1212 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1213 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001214 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001215 (bitconvert (_.LdFrag addr:$src3))))>,
1216 EVEX_4V, AVX5128IBase;
1217 }
1218}
1219multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001220 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001221 let mayLoad = 1, Constraints = "$src1 = $dst" in
1222 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1223 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1224 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1225 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001226 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001227 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1228 AVX5128IBase, EVEX_4V, EVEX_B;
1229}
1230
1231multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001232 AVX512VLVectorVTInfo VTInfo,
1233 AVX512VLVectorVTInfo ShuffleMask> {
1234 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001235 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001236 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001237 ShuffleMask.info512>, EVEX_V512;
1238 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001239 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001240 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001241 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001242 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001243 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001244 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001245 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1246 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001247 }
1248}
1249
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001250multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001251 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001252 AVX512VLVectorVTInfo Idx,
1253 Predicate Prd> {
1254 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001255 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1256 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001257 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001258 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1259 Idx.info128>, EVEX_V128;
1260 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1261 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001262 }
1263}
1264
Craig Toppera47576f2015-11-26 20:21:29 +00001265defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001266 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001267defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001268 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001269defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1270 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1271 VEX_W, EVEX_CD8<16, CD8VF>;
1272defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1273 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1274 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001275defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001276 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001277defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001278 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001279
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001280//===----------------------------------------------------------------------===//
1281// AVX-512 - BLEND using mask
1282//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001283multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1284 let ExeDomain = _.ExeDomain in {
1285 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1286 (ins _.RC:$src1, _.RC:$src2),
1287 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001288 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001289 []>, EVEX_4V;
1290 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1291 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001292 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001293 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001294 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1295 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1296 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1297 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1298 !strconcat(OpcodeStr,
1299 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1300 []>, EVEX_4V, EVEX_KZ;
1301 let mayLoad = 1 in {
1302 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1303 (ins _.RC:$src1, _.MemOp:$src2),
1304 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001305 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001306 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1307 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1308 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001309 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001310 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001311 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1312 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1313 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1314 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1315 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1316 !strconcat(OpcodeStr,
1317 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1318 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1319 }
1320 }
1321}
1322multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1323
1324 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1325 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1326 !strconcat(OpcodeStr,
1327 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1328 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1329 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1330 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001331 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001332
1333 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1334 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1335 !strconcat(OpcodeStr,
1336 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1337 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001338 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001339
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001340}
1341
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001342multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1343 AVX512VLVectorVTInfo VTInfo> {
1344 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1345 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001346
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001347 let Predicates = [HasVLX] in {
1348 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1349 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1350 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1351 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1352 }
1353}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001354
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001355multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1356 AVX512VLVectorVTInfo VTInfo> {
1357 let Predicates = [HasBWI] in
1358 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001359
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001360 let Predicates = [HasBWI, HasVLX] in {
1361 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1362 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1363 }
1364}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001365
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001366
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001367defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1368defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1369defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1370defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1371defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1372defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001373
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001374
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001375let Predicates = [HasAVX512] in {
1376def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1377 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001378 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001379 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001380 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1381 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1382
1383def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1384 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001385 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001386 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001387 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1388 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1389}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001390//===----------------------------------------------------------------------===//
1391// Compare Instructions
1392//===----------------------------------------------------------------------===//
1393
1394// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001395
1396multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1397
1398 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1399 (outs _.KRC:$dst),
1400 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1401 "vcmp${cc}"#_.Suffix,
1402 "$src2, $src1", "$src1, $src2",
1403 (OpNode (_.VT _.RC:$src1),
1404 (_.VT _.RC:$src2),
1405 imm:$cc)>, EVEX_4V;
1406 let mayLoad = 1 in
1407 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1408 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001409 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001410 "vcmp${cc}"#_.Suffix,
1411 "$src2, $src1", "$src1, $src2",
1412 (OpNode (_.VT _.RC:$src1),
1413 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1414 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1415
1416 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1417 (outs _.KRC:$dst),
1418 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1419 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001420 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001421 (OpNodeRnd (_.VT _.RC:$src1),
1422 (_.VT _.RC:$src2),
1423 imm:$cc,
1424 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1425 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001426 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001427 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1428 (outs VK1:$dst),
1429 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1430 "vcmp"#_.Suffix,
1431 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1432 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1433 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001434 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001435 "vcmp"#_.Suffix,
1436 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1437 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1438
1439 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1440 (outs _.KRC:$dst),
1441 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1442 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001443 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001444 EVEX_4V, EVEX_B;
1445 }// let isAsmParserOnly = 1, hasSideEffects = 0
1446
1447 let isCodeGenOnly = 1 in {
1448 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1449 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1450 !strconcat("vcmp${cc}", _.Suffix,
1451 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1452 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1453 _.FRC:$src2,
1454 imm:$cc))],
1455 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001456 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001457 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1458 (outs _.KRC:$dst),
1459 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1460 !strconcat("vcmp${cc}", _.Suffix,
1461 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1462 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1463 (_.ScalarLdFrag addr:$src2),
1464 imm:$cc))],
1465 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001466 }
1467}
1468
1469let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001470 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1471 AVX512XSIi8Base;
1472 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1473 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001474}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001475
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001476multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1477 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001478 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001479 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1480 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1481 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001482 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001483 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001484 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001485 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1486 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1487 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1488 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001489 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001490 def rrk : AVX512BI<opc, MRMSrcReg,
1491 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1492 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1493 "$dst {${mask}}, $src1, $src2}"),
1494 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1495 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1496 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1497 let mayLoad = 1 in
1498 def rmk : AVX512BI<opc, MRMSrcMem,
1499 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1500 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1501 "$dst {${mask}}, $src1, $src2}"),
1502 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1503 (OpNode (_.VT _.RC:$src1),
1504 (_.VT (bitconvert
1505 (_.LdFrag addr:$src2))))))],
1506 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001507}
1508
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001509multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001510 X86VectorVTInfo _> :
1511 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001512 let mayLoad = 1 in {
1513 def rmb : AVX512BI<opc, MRMSrcMem,
1514 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1515 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1516 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1517 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1518 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1519 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1520 def rmbk : AVX512BI<opc, MRMSrcMem,
1521 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1522 _.ScalarMemOp:$src2),
1523 !strconcat(OpcodeStr,
1524 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1525 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1526 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1527 (OpNode (_.VT _.RC:$src1),
1528 (X86VBroadcast
1529 (_.ScalarLdFrag addr:$src2)))))],
1530 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1531 }
1532}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001533
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001534multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1535 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1536 let Predicates = [prd] in
1537 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1538 EVEX_V512;
1539
1540 let Predicates = [prd, HasVLX] in {
1541 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1542 EVEX_V256;
1543 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1544 EVEX_V128;
1545 }
1546}
1547
1548multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1549 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1550 Predicate prd> {
1551 let Predicates = [prd] in
1552 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1553 EVEX_V512;
1554
1555 let Predicates = [prd, HasVLX] in {
1556 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1557 EVEX_V256;
1558 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1559 EVEX_V128;
1560 }
1561}
1562
1563defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1564 avx512vl_i8_info, HasBWI>,
1565 EVEX_CD8<8, CD8VF>;
1566
1567defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1568 avx512vl_i16_info, HasBWI>,
1569 EVEX_CD8<16, CD8VF>;
1570
Robert Khasanovf70f7982014-09-18 14:06:55 +00001571defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001572 avx512vl_i32_info, HasAVX512>,
1573 EVEX_CD8<32, CD8VF>;
1574
Robert Khasanovf70f7982014-09-18 14:06:55 +00001575defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001576 avx512vl_i64_info, HasAVX512>,
1577 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1578
1579defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1580 avx512vl_i8_info, HasBWI>,
1581 EVEX_CD8<8, CD8VF>;
1582
1583defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1584 avx512vl_i16_info, HasBWI>,
1585 EVEX_CD8<16, CD8VF>;
1586
Robert Khasanovf70f7982014-09-18 14:06:55 +00001587defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001588 avx512vl_i32_info, HasAVX512>,
1589 EVEX_CD8<32, CD8VF>;
1590
Robert Khasanovf70f7982014-09-18 14:06:55 +00001591defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001592 avx512vl_i64_info, HasAVX512>,
1593 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001594
1595def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001596 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001597 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1598 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1599
1600def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001601 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001602 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1603 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1604
Robert Khasanov29e3b962014-08-27 09:34:37 +00001605multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1606 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001607 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001608 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001609 !strconcat("vpcmp${cc}", Suffix,
1610 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001611 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1612 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001613 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001614 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001615 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001616 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001617 !strconcat("vpcmp${cc}", Suffix,
1618 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001619 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1620 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001621 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001622 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1623 def rrik : AVX512AIi8<opc, MRMSrcReg,
1624 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001625 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001626 !strconcat("vpcmp${cc}", Suffix,
1627 "\t{$src2, $src1, $dst {${mask}}|",
1628 "$dst {${mask}}, $src1, $src2}"),
1629 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1630 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001631 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001632 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1633 let mayLoad = 1 in
1634 def rmik : AVX512AIi8<opc, MRMSrcMem,
1635 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001636 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001637 !strconcat("vpcmp${cc}", Suffix,
1638 "\t{$src2, $src1, $dst {${mask}}|",
1639 "$dst {${mask}}, $src1, $src2}"),
1640 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1641 (OpNode (_.VT _.RC:$src1),
1642 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001643 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001644 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1645
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001646 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001647 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001648 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001649 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001650 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1651 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001652 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001653 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001654 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001655 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001656 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1657 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001658 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001659 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1660 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001661 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001662 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001663 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1664 "$dst {${mask}}, $src1, $src2, $cc}"),
1665 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001666 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001667 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1668 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001669 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001670 !strconcat("vpcmp", Suffix,
1671 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1672 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001673 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001674 }
1675}
1676
Robert Khasanov29e3b962014-08-27 09:34:37 +00001677multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001678 X86VectorVTInfo _> :
1679 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001680 def rmib : AVX512AIi8<opc, MRMSrcMem,
1681 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001682 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001683 !strconcat("vpcmp${cc}", Suffix,
1684 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1685 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1686 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1687 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001688 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001689 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1690 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1691 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001692 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001693 !strconcat("vpcmp${cc}", Suffix,
1694 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1695 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1696 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1697 (OpNode (_.VT _.RC:$src1),
1698 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001699 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001700 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001701
Robert Khasanov29e3b962014-08-27 09:34:37 +00001702 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001703 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001704 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1705 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001706 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001707 !strconcat("vpcmp", Suffix,
1708 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1709 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1710 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1711 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1712 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001713 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001714 !strconcat("vpcmp", Suffix,
1715 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1716 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1717 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1718 }
1719}
1720
1721multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1722 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1723 let Predicates = [prd] in
1724 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1725
1726 let Predicates = [prd, HasVLX] in {
1727 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1728 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1729 }
1730}
1731
1732multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1733 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1734 let Predicates = [prd] in
1735 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1736 EVEX_V512;
1737
1738 let Predicates = [prd, HasVLX] in {
1739 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1740 EVEX_V256;
1741 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1742 EVEX_V128;
1743 }
1744}
1745
1746defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1747 HasBWI>, EVEX_CD8<8, CD8VF>;
1748defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1749 HasBWI>, EVEX_CD8<8, CD8VF>;
1750
1751defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1752 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1753defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1754 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1755
Robert Khasanovf70f7982014-09-18 14:06:55 +00001756defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001757 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001758defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001759 HasAVX512>, EVEX_CD8<32, CD8VF>;
1760
Robert Khasanovf70f7982014-09-18 14:06:55 +00001761defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001762 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001763defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001764 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001765
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001766multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001767
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001768 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1769 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1770 "vcmp${cc}"#_.Suffix,
1771 "$src2, $src1", "$src1, $src2",
1772 (X86cmpm (_.VT _.RC:$src1),
1773 (_.VT _.RC:$src2),
1774 imm:$cc)>;
1775
1776 let mayLoad = 1 in {
1777 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1778 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1779 "vcmp${cc}"#_.Suffix,
1780 "$src2, $src1", "$src1, $src2",
1781 (X86cmpm (_.VT _.RC:$src1),
1782 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1783 imm:$cc)>;
1784
1785 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1786 (outs _.KRC:$dst),
1787 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1788 "vcmp${cc}"#_.Suffix,
1789 "${src2}"##_.BroadcastStr##", $src1",
1790 "$src1, ${src2}"##_.BroadcastStr,
1791 (X86cmpm (_.VT _.RC:$src1),
1792 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1793 imm:$cc)>,EVEX_B;
1794 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001795 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001796 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001797 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1798 (outs _.KRC:$dst),
1799 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1800 "vcmp"#_.Suffix,
1801 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1802
1803 let mayLoad = 1 in {
1804 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1805 (outs _.KRC:$dst),
1806 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1807 "vcmp"#_.Suffix,
1808 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1809
1810 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1811 (outs _.KRC:$dst),
1812 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1813 "vcmp"#_.Suffix,
1814 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1815 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1816 }
1817 }
1818}
1819
1820multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1821 // comparison code form (VCMP[EQ/LT/LE/...]
1822 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1823 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1824 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001825 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001826 (X86cmpmRnd (_.VT _.RC:$src1),
1827 (_.VT _.RC:$src2),
1828 imm:$cc,
1829 (i32 FROUND_NO_EXC))>, EVEX_B;
1830
1831 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1832 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1833 (outs _.KRC:$dst),
1834 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1835 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001836 "$cc, {sae}, $src2, $src1",
1837 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001838 }
1839}
1840
1841multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1842 let Predicates = [HasAVX512] in {
1843 defm Z : avx512_vcmp_common<_.info512>,
1844 avx512_vcmp_sae<_.info512>, EVEX_V512;
1845
1846 }
1847 let Predicates = [HasAVX512,HasVLX] in {
1848 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1849 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001850 }
1851}
1852
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001853defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1854 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1855defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1856 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001857
1858def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1859 (COPY_TO_REGCLASS (VCMPPSZrri
1860 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1861 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1862 imm:$cc), VK8)>;
1863def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1864 (COPY_TO_REGCLASS (VPCMPDZrri
1865 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1866 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1867 imm:$cc), VK8)>;
1868def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1869 (COPY_TO_REGCLASS (VPCMPUDZrri
1870 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1871 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1872 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001873
Asaf Badouh572bbce2015-09-20 08:46:07 +00001874// ----------------------------------------------------------------
1875// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001876//handle fpclass instruction mask = op(reg_scalar,imm)
1877// op(mem_scalar,imm)
1878multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1879 X86VectorVTInfo _, Predicate prd> {
1880 let Predicates = [prd] in {
1881 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1882 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001883 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001884 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1885 (i32 imm:$src2)))], NoItinerary>;
1886 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1887 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1888 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001889 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001890 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1891 (OpNode (_.VT _.RC:$src1),
1892 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1893 let mayLoad = 1, AddedComplexity = 20 in {
1894 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1895 (ins _.MemOp:$src1, i32u8imm:$src2),
1896 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001897 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001898 [(set _.KRC:$dst,
1899 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1900 (i32 imm:$src2)))], NoItinerary>;
1901 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1902 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1903 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001904 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001905 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1906 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1907 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1908 }
1909 }
1910}
1911
Asaf Badouh572bbce2015-09-20 08:46:07 +00001912//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1913// fpclass(reg_vec, mem_vec, imm)
1914// fpclass(reg_vec, broadcast(eltVt), imm)
1915multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1916 X86VectorVTInfo _, string mem, string broadcast>{
1917 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1918 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001919 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001920 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1921 (i32 imm:$src2)))], NoItinerary>;
1922 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1923 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1924 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001925 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001926 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1927 (OpNode (_.VT _.RC:$src1),
1928 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1929 let mayLoad = 1 in {
1930 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1931 (ins _.MemOp:$src1, i32u8imm:$src2),
1932 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001933 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001934 [(set _.KRC:$dst,(OpNode
1935 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1936 (i32 imm:$src2)))], NoItinerary>;
1937 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1938 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1939 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001940 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001941 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
1942 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1943 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1944 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1945 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1946 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001947 _.BroadcastStr##", $dst|$dst, ${src1}"
Asaf Badouh572bbce2015-09-20 08:46:07 +00001948 ##_.BroadcastStr##", $src2}",
1949 [(set _.KRC:$dst,(OpNode
1950 (_.VT (X86VBroadcast
1951 (_.ScalarLdFrag addr:$src1))),
1952 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1953 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1954 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1955 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001956 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
Asaf Badouh572bbce2015-09-20 08:46:07 +00001957 _.BroadcastStr##", $src2}",
1958 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1959 (_.VT (X86VBroadcast
1960 (_.ScalarLdFrag addr:$src1))),
1961 (i32 imm:$src2))))], NoItinerary>,
1962 EVEX_B, EVEX_K;
1963 }
1964}
1965
Asaf Badouh572bbce2015-09-20 08:46:07 +00001966multiclass avx512_vector_fpclass_all<string OpcodeStr,
1967 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
1968 string broadcast>{
1969 let Predicates = [prd] in {
1970 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
1971 broadcast>, EVEX_V512;
1972 }
1973 let Predicates = [prd, HasVLX] in {
1974 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1975 broadcast>, EVEX_V128;
1976 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1977 broadcast>, EVEX_V256;
1978 }
1979}
1980
1981multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001982 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001983 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001984 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001985 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001986 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
1987 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1988 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
1989 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1990 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001991}
1992
Asaf Badouh696e8e02015-10-18 11:04:38 +00001993defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
1994 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001995
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001996//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001997// Mask register copy, including
1998// - copy between mask registers
1999// - load/store mask registers
2000// - copy from GPR to mask register and vice versa
2001//
2002multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2003 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002004 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002005 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002006 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002007 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002008 let mayLoad = 1 in
2009 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002010 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00002011 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002012 let mayStore = 1 in
2013 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002014 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2015 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002016 }
2017}
2018
2019multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2020 string OpcodeStr,
2021 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002022 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002023 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002024 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002025 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002026 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002027 }
2028}
2029
Robert Khasanov74acbb72014-07-23 14:49:42 +00002030let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002031 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002032 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2033 VEX, PD;
2034
2035let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002036 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002037 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002038 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002039
2040let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002041 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2042 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002043 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2044 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002045 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2046 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002047 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2048 VEX, XD, VEX_W;
2049}
2050
2051// GR from/to mask register
2052let Predicates = [HasDQI] in {
2053 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2054 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
2055 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2056 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
2057}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002058let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002059 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2060 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2061 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2062 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002063}
2064let Predicates = [HasBWI] in {
2065 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2066 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2067}
2068let Predicates = [HasBWI] in {
2069 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2070 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2071}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002072
Robert Khasanov74acbb72014-07-23 14:49:42 +00002073// Load/store kreg
2074let Predicates = [HasDQI] in {
2075 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2076 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002077 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2078 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002079
2080 def : Pat<(store VK4:$src, addr:$dst),
2081 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2082 def : Pat<(store VK2:$src, addr:$dst),
2083 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002084 def : Pat<(store VK1:$src, addr:$dst),
2085 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002086
2087 def : Pat<(v2i1 (load addr:$src)),
2088 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2089 def : Pat<(v4i1 (load addr:$src)),
2090 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002091}
2092let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002093 def : Pat<(store VK1:$src, addr:$dst),
2094 (MOV8mr addr:$dst,
2095 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2096 sub_8bit))>;
2097 def : Pat<(store VK2:$src, addr:$dst),
2098 (MOV8mr addr:$dst,
2099 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2100 sub_8bit))>;
2101 def : Pat<(store VK4:$src, addr:$dst),
2102 (MOV8mr addr:$dst,
2103 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002104 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002105 def : Pat<(store VK8:$src, addr:$dst),
2106 (MOV8mr addr:$dst,
2107 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2108 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002109
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002110 def : Pat<(v8i1 (load addr:$src)),
2111 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK8)>;
2112 def : Pat<(v2i1 (load addr:$src)),
2113 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK2)>;
2114 def : Pat<(v4i1 (load addr:$src)),
2115 (COPY_TO_REGCLASS (MOVZX16rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002116}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002117
Robert Khasanov74acbb72014-07-23 14:49:42 +00002118let Predicates = [HasAVX512] in {
2119 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002120 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002121 def : Pat<(i1 (load addr:$src)),
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002122 (COPY_TO_REGCLASS (AND16ri (MOVZX16rm8 addr:$src), (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002123 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2124 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002125}
2126let Predicates = [HasBWI] in {
2127 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2128 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002129 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2130 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002131 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2132 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002133 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2134 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002135}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002136
Robert Khasanov74acbb72014-07-23 14:49:42 +00002137let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002138 def : Pat<(i1 (trunc (i64 GR64:$src))),
2139 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2140 (i32 1))), VK1)>;
2141
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002142 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002143 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002144
2145 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002146 (COPY_TO_REGCLASS
2147 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2148 VK1)>;
2149 def : Pat<(i1 (trunc (i16 GR16:$src))),
2150 (COPY_TO_REGCLASS
2151 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2152 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002153
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002154 def : Pat<(i32 (zext VK1:$src)),
2155 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002156 def : Pat<(i32 (anyext VK1:$src)),
2157 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002158
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002159 def : Pat<(i8 (zext VK1:$src)),
2160 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002161 (AND32ri (KMOVWrk
2162 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002163 def : Pat<(i8 (anyext VK1:$src)),
2164 (EXTRACT_SUBREG
2165 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2166
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002167 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002168 (AND64ri8 (SUBREG_TO_REG (i64 0),
2169 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002170 def : Pat<(i16 (zext VK1:$src)),
2171 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002172 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2173 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002174}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002175def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2176 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2177def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2178 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2179def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2180 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2181def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2182 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2183def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2184 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2185def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2186 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002187
Igor Bregerd6c187b2016-01-27 08:43:25 +00002188def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2189def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2190def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2191
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002192// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002193let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002194 // GR from/to 8-bit mask without native support
2195 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2196 (COPY_TO_REGCLASS
Igor Bregerdd6522c2016-01-18 12:02:45 +00002197 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002198 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2199 (EXTRACT_SUBREG
2200 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2201 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002202}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002203
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002204let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002205 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002206 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002207 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002208 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002209}
2210let Predicates = [HasBWI] in {
2211 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2212 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2213 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2214 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002215}
2216
2217// Mask unary operation
2218// - KNOT
2219multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002220 RegisterClass KRC, SDPatternOperator OpNode,
2221 Predicate prd> {
2222 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002223 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002224 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002225 [(set KRC:$dst, (OpNode KRC:$src))]>;
2226}
2227
Robert Khasanov74acbb72014-07-23 14:49:42 +00002228multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2229 SDPatternOperator OpNode> {
2230 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2231 HasDQI>, VEX, PD;
2232 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2233 HasAVX512>, VEX, PS;
2234 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2235 HasBWI>, VEX, PD, VEX_W;
2236 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2237 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002238}
2239
Robert Khasanov74acbb72014-07-23 14:49:42 +00002240defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002241
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002242multiclass avx512_mask_unop_int<string IntName, string InstName> {
2243 let Predicates = [HasAVX512] in
2244 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2245 (i16 GR16:$src)),
2246 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2247 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2248}
2249defm : avx512_mask_unop_int<"knot", "KNOT">;
2250
Robert Khasanov74acbb72014-07-23 14:49:42 +00002251let Predicates = [HasDQI] in
2252def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2253let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002254def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002255let Predicates = [HasBWI] in
2256def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2257let Predicates = [HasBWI] in
2258def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2259
2260// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002261let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002262def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2263 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002264def : Pat<(not VK8:$src),
2265 (COPY_TO_REGCLASS
2266 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002267}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002268def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2269 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2270def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2271 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002272
2273// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002274// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002275multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002276 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002277 Predicate prd, bit IsCommutable> {
2278 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002279 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2280 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002281 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002282 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2283}
2284
Robert Khasanov595683d2014-07-28 13:46:45 +00002285multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002286 SDPatternOperator OpNode, bit IsCommutable,
2287 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002288 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002289 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002290 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002291 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002292 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002293 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002294 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002295 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002296}
2297
2298def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2299def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2300
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002301defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2302defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2303defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2304defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2305defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002306defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002307
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002308multiclass avx512_mask_binop_int<string IntName, string InstName> {
2309 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002310 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2311 (i16 GR16:$src1), (i16 GR16:$src2)),
2312 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2313 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2314 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002315}
2316
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002317defm : avx512_mask_binop_int<"kand", "KAND">;
2318defm : avx512_mask_binop_int<"kandn", "KANDN">;
2319defm : avx512_mask_binop_int<"kor", "KOR">;
2320defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2321defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002322
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002323multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002324 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2325 // for the DQI set, this type is legal and KxxxB instruction is used
2326 let Predicates = [NoDQI] in
2327 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2328 (COPY_TO_REGCLASS
2329 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2330 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2331
2332 // All types smaller than 8 bits require conversion anyway
2333 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2334 (COPY_TO_REGCLASS (Inst
2335 (COPY_TO_REGCLASS VK1:$src1, VK16),
2336 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2337 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2338 (COPY_TO_REGCLASS (Inst
2339 (COPY_TO_REGCLASS VK2:$src1, VK16),
2340 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2341 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2342 (COPY_TO_REGCLASS (Inst
2343 (COPY_TO_REGCLASS VK4:$src1, VK16),
2344 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002345}
2346
2347defm : avx512_binop_pat<and, KANDWrr>;
2348defm : avx512_binop_pat<andn, KANDNWrr>;
2349defm : avx512_binop_pat<or, KORWrr>;
2350defm : avx512_binop_pat<xnor, KXNORWrr>;
2351defm : avx512_binop_pat<xor, KXORWrr>;
2352
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002353def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2354 (KXNORWrr VK16:$src1, VK16:$src2)>;
2355def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002356 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002357def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002358 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002359def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002360 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002361
2362let Predicates = [NoDQI] in
2363def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2364 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2365 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2366
2367def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2368 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2369 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2370
2371def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2372 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2373 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2374
2375def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2376 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2377 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2378
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002379// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002380multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2381 RegisterClass KRCSrc, Predicate prd> {
2382 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002383 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002384 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2385 (ins KRC:$src1, KRC:$src2),
2386 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2387 VEX_4V, VEX_L;
2388
2389 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2390 (!cast<Instruction>(NAME##rr)
2391 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2392 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2393 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002394}
2395
Igor Bregera54a1a82015-09-08 13:10:00 +00002396defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2397defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2398defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002399
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002400// Mask bit testing
2401multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002402 SDNode OpNode, Predicate prd> {
2403 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002404 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002405 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002406 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2407}
2408
Igor Breger5ea0a6812015-08-31 13:30:19 +00002409multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2410 Predicate prdW = HasAVX512> {
2411 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2412 VEX, PD;
2413 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2414 VEX, PS;
2415 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2416 VEX, PS, VEX_W;
2417 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2418 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002419}
2420
2421defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002422defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002423
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002424// Mask shift
2425multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2426 SDNode OpNode> {
2427 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002428 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002429 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002430 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002431 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2432}
2433
2434multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2435 SDNode OpNode> {
2436 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002437 VEX, TAPD, VEX_W;
2438 let Predicates = [HasDQI] in
2439 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2440 VEX, TAPD;
2441 let Predicates = [HasBWI] in {
2442 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2443 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002444 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2445 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002446 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002447}
2448
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002449defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2450defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002451
2452// Mask setting all 0s or 1s
2453multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2454 let Predicates = [HasAVX512] in
2455 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2456 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2457 [(set KRC:$dst, (VT Val))]>;
2458}
2459
2460multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002461 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002462 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002463 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2464 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002465}
2466
2467defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2468defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2469
2470// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2471let Predicates = [HasAVX512] in {
2472 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2473 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002474 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2475 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002476 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002477 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2478 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002479}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002480
2481// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2482multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2483 RegisterClass RC, ValueType VT> {
2484 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2485 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
2486
2487 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
2488 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
2489}
2490
2491defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2492defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2493defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2494defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2495defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2496
2497defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2498defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2499defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2500defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2501
2502defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2503defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2504defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2505
2506defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2507defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2508
2509defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002510
Igor Breger999ac752016-03-08 15:21:25 +00002511def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
2512 (v2i1 (COPY_TO_REGCLASS
2513 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2514 VK2))>;
2515def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
2516 (v4i1 (COPY_TO_REGCLASS
2517 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2518 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002519def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2520 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002521def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2522 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002523def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2524 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2525
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002526def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002527 (v8i1 (COPY_TO_REGCLASS
2528 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2529 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002530
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002531def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2532 (v4i1 (COPY_TO_REGCLASS
2533 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2534 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002535//===----------------------------------------------------------------------===//
2536// AVX-512 - Aligned and unaligned load and store
2537//
2538
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002539
2540multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002541 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002542 bit IsReMaterializable = 1,
2543 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002544 let hasSideEffects = 0 in {
2545 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002546 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002547 _.ExeDomain>, EVEX;
2548 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2549 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002550 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002551 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002552 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2553 (_.VT _.RC:$src),
2554 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002555 EVEX, EVEX_KZ;
2556
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002557 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2558 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002559 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002560 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002561 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2562 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002563
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002564 let Constraints = "$src0 = $dst" in {
2565 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2566 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2567 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2568 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002569 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002570 (_.VT _.RC:$src1),
2571 (_.VT _.RC:$src0))))], _.ExeDomain>,
2572 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002573 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002574 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2575 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002576 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2577 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002578 [(set _.RC:$dst, (_.VT
2579 (vselect _.KRCWM:$mask,
2580 (_.VT (bitconvert (ld_frag addr:$src1))),
2581 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002582 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002583 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002584 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2585 (ins _.KRCWM:$mask, _.MemOp:$src),
2586 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2587 "${dst} {${mask}} {z}, $src}",
2588 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2589 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2590 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002591 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002592 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2593 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2594
2595 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2596 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2597
2598 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2599 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2600 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002601}
2602
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002603multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2604 AVX512VLVectorVTInfo _,
2605 Predicate prd,
2606 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002607 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002608 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002609 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002610
2611 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002612 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002613 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002614 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002615 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002616 }
2617}
2618
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002619multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2620 AVX512VLVectorVTInfo _,
2621 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002622 bit IsReMaterializable = 1,
2623 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002624 let Predicates = [prd] in
2625 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002626 masked_load_unaligned, IsReMaterializable,
2627 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002628
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002629 let Predicates = [prd, HasVLX] in {
2630 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002631 masked_load_unaligned, IsReMaterializable,
2632 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002633 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002634 masked_load_unaligned, IsReMaterializable,
2635 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002636 }
2637}
2638
2639multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002640 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002641
Craig Topper99f6b622016-05-01 01:03:56 +00002642 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002643 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2644 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2645 [], _.ExeDomain>, EVEX;
2646 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2647 (ins _.KRCWM:$mask, _.RC:$src),
2648 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2649 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002650 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002651 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002652 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002653 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002654 "${dst} {${mask}} {z}, $src}",
2655 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002656 }
Igor Breger81b79de2015-11-19 07:43:43 +00002657
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002658 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002659 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002660 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002661 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002662 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2663 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2664 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002665
2666 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2667 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2668 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002669}
2670
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002671
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002672multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2673 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002674 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002675 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2676 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002677
2678 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002679 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2680 masked_store_unaligned>, EVEX_V256;
2681 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2682 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002683 }
2684}
2685
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002686multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2687 AVX512VLVectorVTInfo _, Predicate prd> {
2688 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002689 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2690 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002691
2692 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002693 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2694 masked_store_aligned256>, EVEX_V256;
2695 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2696 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002697 }
2698}
2699
2700defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2701 HasAVX512>,
2702 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2703 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2704
2705defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2706 HasAVX512>,
2707 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2708 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2709
Craig Topperc9293492016-02-26 06:50:29 +00002710defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2711 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002712 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002713 PS, EVEX_CD8<32, CD8VF>;
2714
Craig Topperc9293492016-02-26 06:50:29 +00002715defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2716 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002717 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2718 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002719
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002720defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2721 HasAVX512>,
2722 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2723 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002724
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002725defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2726 HasAVX512>,
2727 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2728 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002729
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002730defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2731 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002732 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2733
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002734defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2735 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002736 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2737
Craig Topperc9293492016-02-26 06:50:29 +00002738defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2739 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002740 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002741 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2742
Craig Topperc9293492016-02-26 06:50:29 +00002743defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2744 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002745 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002746 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002747
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002748let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002749def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002750 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002751 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002752 VK8), VR512:$src)>;
2753
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002754def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002755 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002756 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002757}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002758
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002759// Move Int Doubleword to Packed Double Int
2760//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002761def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002762 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002763 [(set VR128X:$dst,
2764 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002765 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002766def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002767 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002768 [(set VR128X:$dst,
2769 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002770 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002771def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002772 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002773 [(set VR128X:$dst,
2774 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002775 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002776let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2777def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2778 (ins i64mem:$src),
2779 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002780 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002781let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002782def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002783 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002784 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002785 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002786def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002787 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002788 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002789 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002790def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002791 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002792 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002793 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2794 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002795}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002796
2797// Move Int Doubleword to Single Scalar
2798//
Craig Topper88adf2a2013-10-12 05:41:08 +00002799let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002800def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002801 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002802 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002803 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002804
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002805def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002806 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002807 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002808 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002809}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002810
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002811// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002812//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002813def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002814 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002815 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002816 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002817 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002818def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002819 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002820 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002821 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002822 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002823 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002824
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002825// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002826//
2827def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002828 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002829 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2830 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00002831 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002832 Requires<[HasAVX512, In64BitMode]>;
2833
Craig Topperc648c9b2015-12-28 06:11:42 +00002834let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
2835def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
2836 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00002837 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00002838 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002839
Craig Topperc648c9b2015-12-28 06:11:42 +00002840def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
2841 (ins i64mem:$dst, VR128X:$src),
2842 "vmovq\t{$src, $dst|$dst, $src}",
2843 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2844 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002845 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002846 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2847
2848let hasSideEffects = 0 in
2849def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
2850 (ins VR128X:$src),
2851 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00002852 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00002853
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002854// Move Scalar Single to Double Int
2855//
Craig Topper88adf2a2013-10-12 05:41:08 +00002856let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002857def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002858 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002859 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002860 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002861 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002862def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002863 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002864 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002865 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00002866 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002867}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002868
2869// Move Quadword Int to Packed Quadword Int
2870//
Craig Topperc648c9b2015-12-28 06:11:42 +00002871def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002872 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002873 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002874 [(set VR128X:$dst,
2875 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002876 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002877
2878//===----------------------------------------------------------------------===//
2879// AVX-512 MOVSS, MOVSD
2880//===----------------------------------------------------------------------===//
2881
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002882multiclass avx512_move_scalar <string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00002883 X86VectorVTInfo _> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002884 defm rr_Int : AVX512_maskable_scalar<0x10, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002885 (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002886 asm, "$src2, $src1","$src1, $src2",
Asaf Badouh41ecf462015-12-06 13:26:56 +00002887 (_.VT (OpNode (_.VT _.RC:$src1),
2888 (_.VT _.RC:$src2))),
2889 IIC_SSE_MOV_S_RR>, EVEX_4V;
2890 let Constraints = "$src1 = $dst" , mayLoad = 1 in
2891 defm rm_Int : AVX512_maskable_3src_scalar<0x10, MRMSrcMem, _,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002892 (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002893 (ins _.ScalarMemOp:$src),
2894 asm,"$src","$src",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002895 (_.VT (OpNode (_.VT _.RC:$src1),
2896 (_.VT (scalar_to_vector
Asaf Badouh41ecf462015-12-06 13:26:56 +00002897 (_.ScalarLdFrag addr:$src)))))>, EVEX;
2898 let isCodeGenOnly = 1 in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002899 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002900 (ins _.RC:$src1, _.FRC:$src2),
2901 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2902 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
2903 (scalar_to_vector _.FRC:$src2))))],
2904 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
2905 let mayLoad = 1 in
2906 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
2907 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2908 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
2909 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
2910 }
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002911 let mayStore = 1 in {
Asaf Badouh41ecf462015-12-06 13:26:56 +00002912 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
2913 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2914 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
2915 EVEX;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002916 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002917 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
2918 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2919 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002920 } // mayStore
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002921}
2922
Asaf Badouh41ecf462015-12-06 13:26:56 +00002923defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
2924 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002925
Asaf Badouh41ecf462015-12-06 13:26:56 +00002926defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
2927 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002928
Craig Topper74ed0872016-05-18 06:55:59 +00002929def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002930 (COPY_TO_REGCLASS (VMOVSSZrr_Intk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2931 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002932
Craig Topper74ed0872016-05-18 06:55:59 +00002933def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002934 (COPY_TO_REGCLASS (VMOVSDZrr_Intk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2935 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002936
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002937def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2938 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2939 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2940
Craig Topper99f6b622016-05-01 01:03:56 +00002941let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00002942defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
2943 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2944 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
2945 XS, EVEX_4V, VEX_LIG;
2946
Craig Topper99f6b622016-05-01 01:03:56 +00002947let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00002948defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
2949 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2950 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
2951 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002952
2953let Predicates = [HasAVX512] in {
2954 let AddedComplexity = 15 in {
2955 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2956 // MOVS{S,D} to the lower bits.
2957 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2958 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2959 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2960 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2961 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2962 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2963 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2964 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2965
2966 // Move low f32 and clear high bits.
2967 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2968 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002969 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002970 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2971 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2972 (SUBREG_TO_REG (i32 0),
2973 (VMOVSSZrr (v4i32 (V_SET0)),
2974 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2975 }
2976
2977 let AddedComplexity = 20 in {
2978 // MOVSSrm zeros the high parts of the register; represent this
2979 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2980 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2981 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2982 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2983 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2984 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2985 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2986
2987 // MOVSDrm zeros the high parts of the register; represent this
2988 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2989 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2990 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2991 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2992 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2993 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2994 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2995 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2996 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2997 def : Pat<(v2f64 (X86vzload addr:$src)),
2998 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2999
3000 // Represent the same patterns above but in the form they appear for
3001 // 256-bit types
3002 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3003 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003004 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003005 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3006 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3007 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3008 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3009 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3010 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003011 def : Pat<(v4f64 (X86vzload addr:$src)),
3012 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003013
3014 // Represent the same patterns above but in the form they appear for
3015 // 512-bit types
3016 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3017 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3018 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3019 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3020 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3021 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3022 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3023 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3024 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003025 def : Pat<(v8f64 (X86vzload addr:$src)),
3026 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003027 }
3028 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3029 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3030 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3031 FR32X:$src)), sub_xmm)>;
3032 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3033 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3034 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3035 FR64X:$src)), sub_xmm)>;
3036 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3037 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003038 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003039
3040 // Move low f64 and clear high bits.
3041 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3042 (SUBREG_TO_REG (i32 0),
3043 (VMOVSDZrr (v2f64 (V_SET0)),
3044 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3045
3046 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3047 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3048 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3049
3050 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003051 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003052 addr:$dst),
3053 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003054
3055 // Shuffle with VMOVSS
3056 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3057 (VMOVSSZrr (v4i32 VR128X:$src1),
3058 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3059 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3060 (VMOVSSZrr (v4f32 VR128X:$src1),
3061 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3062
3063 // 256-bit variants
3064 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3065 (SUBREG_TO_REG (i32 0),
3066 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3067 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3068 sub_xmm)>;
3069 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3070 (SUBREG_TO_REG (i32 0),
3071 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3072 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3073 sub_xmm)>;
3074
3075 // Shuffle with VMOVSD
3076 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3077 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3078 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3079 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3080 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3081 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3082 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3083 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3084
3085 // 256-bit variants
3086 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3087 (SUBREG_TO_REG (i32 0),
3088 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3089 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3090 sub_xmm)>;
3091 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3092 (SUBREG_TO_REG (i32 0),
3093 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3094 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3095 sub_xmm)>;
3096
3097 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3098 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3099 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3100 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3101 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3102 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3103 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3104 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3105}
3106
3107let AddedComplexity = 15 in
3108def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3109 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003110 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003111 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003112 (v2i64 VR128X:$src))))],
3113 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3114
Igor Breger4ec5abf2015-11-03 07:30:17 +00003115let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003116def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3117 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003118 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003119 [(set VR128X:$dst, (v2i64 (X86vzmovl
3120 (loadv2i64 addr:$src))))],
3121 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3122 EVEX_CD8<8, CD8VT8>;
3123
3124let Predicates = [HasAVX512] in {
3125 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3126 let AddedComplexity = 20 in {
3127 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3128 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003129 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3130 (VMOV64toPQIZrr GR64:$src)>;
3131 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3132 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003133
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003134 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3135 (VMOVDI2PDIZrm addr:$src)>;
3136 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3137 (VMOVDI2PDIZrm addr:$src)>;
3138 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3139 (VMOVZPQILo2PQIZrm addr:$src)>;
3140 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3141 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003142 def : Pat<(v2i64 (X86vzload addr:$src)),
3143 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003144 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003145
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003146 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3147 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3148 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3149 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3150 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3151 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3152 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003153 def : Pat<(v4i64 (X86vzload addr:$src)),
3154 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
3155
3156 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
3157 def : Pat<(v8i64 (X86vzload addr:$src)),
3158 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003159}
3160
3161def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3162 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3163
3164def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3165 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3166
3167def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3168 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3169
3170def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3171 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3172
3173//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003174// AVX-512 - Non-temporals
3175//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003176let SchedRW = [WriteLoad] in {
3177 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3178 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3179 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3180 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3181 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003182
Robert Khasanoved882972014-08-13 10:46:00 +00003183 let Predicates = [HasAVX512, HasVLX] in {
3184 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
3185 (ins i256mem:$src),
3186 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3187 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3188 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003189
Robert Khasanoved882972014-08-13 10:46:00 +00003190 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
3191 (ins i128mem:$src),
3192 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3193 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3194 EVEX_CD8<64, CD8VF>;
3195 }
Adam Nemetefd07852014-06-18 16:51:10 +00003196}
3197
Igor Bregerd3341f52016-01-20 13:11:47 +00003198multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3199 PatFrag st_frag = alignednontemporalstore,
3200 InstrItinClass itin = IIC_SSE_MOVNT> {
Robert Khasanoved882972014-08-13 10:46:00 +00003201 let SchedRW = [WriteStore], mayStore = 1,
3202 AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003203 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003204 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003205 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3206 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003207}
3208
Igor Bregerd3341f52016-01-20 13:11:47 +00003209multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3210 AVX512VLVectorVTInfo VTInfo> {
3211 let Predicates = [HasAVX512] in
3212 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003213
Igor Bregerd3341f52016-01-20 13:11:47 +00003214 let Predicates = [HasAVX512, HasVLX] in {
3215 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3216 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003217 }
3218}
3219
Igor Bregerd3341f52016-01-20 13:11:47 +00003220defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3221defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3222defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003223
Craig Topper707c89c2016-05-08 23:43:17 +00003224let Predicates = [HasAVX512], AddedComplexity = 400 in {
3225 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3226 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3227 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3228 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3229 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3230 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3231}
3232
Craig Topperc41320d2016-05-08 23:08:45 +00003233let Predicates = [HasVLX], AddedComplexity = 400 in {
3234 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3235 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3236 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3237 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3238 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3239 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3240
3241 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3242 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3243 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3244 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3245 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3246 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3247}
3248
Adam Nemet7f62b232014-06-10 16:39:53 +00003249//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003250// AVX-512 - Integer arithmetic
3251//
3252multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003253 X86VectorVTInfo _, OpndItins itins,
3254 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003255 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003256 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003257 "$src2, $src1", "$src1, $src2",
3258 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003259 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003260 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003261
Robert Khasanov545d1b72014-10-14 14:36:19 +00003262 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003263 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003264 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003265 "$src2, $src1", "$src1, $src2",
3266 (_.VT (OpNode _.RC:$src1,
3267 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003268 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003269 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003270}
3271
3272multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3273 X86VectorVTInfo _, OpndItins itins,
3274 bit IsCommutable = 0> :
3275 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3276 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003277 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003278 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003279 "${src2}"##_.BroadcastStr##", $src1",
3280 "$src1, ${src2}"##_.BroadcastStr,
3281 (_.VT (OpNode _.RC:$src1,
3282 (X86VBroadcast
3283 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003284 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003285 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003286}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003287
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003288multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3289 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3290 Predicate prd, bit IsCommutable = 0> {
3291 let Predicates = [prd] in
3292 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3293 IsCommutable>, EVEX_V512;
3294
3295 let Predicates = [prd, HasVLX] in {
3296 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3297 IsCommutable>, EVEX_V256;
3298 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3299 IsCommutable>, EVEX_V128;
3300 }
3301}
3302
Robert Khasanov545d1b72014-10-14 14:36:19 +00003303multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3304 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3305 Predicate prd, bit IsCommutable = 0> {
3306 let Predicates = [prd] in
3307 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3308 IsCommutable>, EVEX_V512;
3309
3310 let Predicates = [prd, HasVLX] in {
3311 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3312 IsCommutable>, EVEX_V256;
3313 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3314 IsCommutable>, EVEX_V128;
3315 }
3316}
3317
3318multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3319 OpndItins itins, Predicate prd,
3320 bit IsCommutable = 0> {
3321 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3322 itins, prd, IsCommutable>,
3323 VEX_W, EVEX_CD8<64, CD8VF>;
3324}
3325
3326multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3327 OpndItins itins, Predicate prd,
3328 bit IsCommutable = 0> {
3329 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3330 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3331}
3332
3333multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3334 OpndItins itins, Predicate prd,
3335 bit IsCommutable = 0> {
3336 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3337 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3338}
3339
3340multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3341 OpndItins itins, Predicate prd,
3342 bit IsCommutable = 0> {
3343 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3344 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3345}
3346
3347multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3348 SDNode OpNode, OpndItins itins, Predicate prd,
3349 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003350 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003351 IsCommutable>;
3352
Igor Bregerf2460112015-07-26 14:41:44 +00003353 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003354 IsCommutable>;
3355}
3356
3357multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3358 SDNode OpNode, OpndItins itins, Predicate prd,
3359 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003360 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003361 IsCommutable>;
3362
Igor Bregerf2460112015-07-26 14:41:44 +00003363 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003364 IsCommutable>;
3365}
3366
3367multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3368 bits<8> opc_d, bits<8> opc_q,
3369 string OpcodeStr, SDNode OpNode,
3370 OpndItins itins, bit IsCommutable = 0> {
3371 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3372 itins, HasAVX512, IsCommutable>,
3373 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3374 itins, HasBWI, IsCommutable>;
3375}
3376
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003377multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003378 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003379 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3380 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003381 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003382 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003383 "$src2, $src1","$src1, $src2",
3384 (_Dst.VT (OpNode
3385 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003386 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003387 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003388 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003389 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003390 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3391 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3392 "$src2, $src1", "$src1, $src2",
3393 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3394 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003395 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003396 AVX512BIBase, EVEX_4V;
3397
3398 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003399 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003400 OpcodeStr,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003401 "${src2}"##_Brdct.BroadcastStr##", $src1",
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003402 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003403 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003404 (_Brdct.VT (X86VBroadcast
3405 (_Brdct.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003406 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003407 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003408 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003409}
3410
Robert Khasanov545d1b72014-10-14 14:36:19 +00003411defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3412 SSE_INTALU_ITINS_P, 1>;
3413defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3414 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003415defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3416 SSE_INTALU_ITINS_P, HasBWI, 1>;
3417defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3418 SSE_INTALU_ITINS_P, HasBWI, 0>;
3419defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003420 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003421defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003422 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003423defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003424 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003425defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003426 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003427defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003428 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003429defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003430 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003431defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003432 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003433defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003434 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003435defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003436 SSE_INTALU_ITINS_P, HasBWI, 1>;
3437
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003438multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003439 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3440 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3441 let Predicates = [prd] in
3442 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3443 _SrcVTInfo.info512, _DstVTInfo.info512,
3444 v8i64_info, IsCommutable>,
3445 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3446 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003447 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003448 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003449 v4i64x_info, IsCommutable>,
3450 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003451 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003452 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003453 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003454 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3455 }
Michael Liao66233b72015-08-06 09:06:20 +00003456}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003457
3458defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003459 avx512vl_i32_info, avx512vl_i64_info,
3460 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003461defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003462 avx512vl_i32_info, avx512vl_i64_info,
3463 X86pmuludq, HasAVX512, 1>;
3464defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3465 avx512vl_i8_info, avx512vl_i8_info,
3466 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003467
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003468multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3469 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3470 let mayLoad = 1 in {
3471 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003472 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003473 OpcodeStr,
3474 "${src2}"##_Src.BroadcastStr##", $src1",
3475 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003476 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3477 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003478 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003479 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3480 }
3481}
3482
Michael Liao66233b72015-08-06 09:06:20 +00003483multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3484 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003485 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003486 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003487 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003488 "$src2, $src1","$src1, $src2",
3489 (_Dst.VT (OpNode
3490 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003491 (_Src.VT _Src.RC:$src2)))>,
3492 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003493 let mayLoad = 1 in {
3494 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3495 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3496 "$src2, $src1", "$src1, $src2",
3497 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003498 (bitconvert (_Src.LdFrag addr:$src2))))>,
3499 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003500 }
3501}
3502
3503multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3504 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003505 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003506 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3507 v32i16_info>,
3508 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3509 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003510 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003511 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3512 v16i16x_info>,
3513 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3514 v16i16x_info>, EVEX_V256;
3515 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3516 v8i16x_info>,
3517 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3518 v8i16x_info>, EVEX_V128;
3519 }
3520}
3521multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3522 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003523 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003524 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3525 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003526 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003527 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3528 v32i8x_info>, EVEX_V256;
3529 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3530 v16i8x_info>, EVEX_V128;
3531 }
3532}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003533
3534multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3535 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3536 AVX512VLVectorVTInfo _Dst> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003537 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003538 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3539 _Dst.info512>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003540 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003541 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3542 _Dst.info256>, EVEX_V256;
3543 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3544 _Dst.info128>, EVEX_V128;
3545 }
3546}
3547
Craig Topperb6da6542016-05-01 17:38:32 +00003548defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3549defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3550defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3551defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003552
Craig Topper5acb5a12016-05-01 06:24:57 +00003553defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3554 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3555defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3556 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003557
Igor Bregerf2460112015-07-26 14:41:44 +00003558defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003559 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003560defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003561 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003562defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003563 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003564
Igor Bregerf2460112015-07-26 14:41:44 +00003565defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003566 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003567defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003568 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003569defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003570 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003571
Igor Bregerf2460112015-07-26 14:41:44 +00003572defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003573 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003574defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003575 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003576defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003577 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003578
Igor Bregerf2460112015-07-26 14:41:44 +00003579defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003580 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003581defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003582 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003583defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003584 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003585//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003586// AVX-512 Logical Instructions
3587//===----------------------------------------------------------------------===//
3588
Robert Khasanov545d1b72014-10-14 14:36:19 +00003589defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3590 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3591defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3592 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3593defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3594 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3595defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003596 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003597
3598//===----------------------------------------------------------------------===//
3599// AVX-512 FP arithmetic
3600//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003601multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3602 SDNode OpNode, SDNode VecNode, OpndItins itins,
3603 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003604
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003605 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3606 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3607 "$src2, $src1", "$src1, $src2",
3608 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3609 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003610 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003611
3612 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003613 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003614 "$src2, $src1", "$src1, $src2",
3615 (VecNode (_.VT _.RC:$src1),
3616 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3617 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003618 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003619 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3620 Predicates = [HasAVX512] in {
3621 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003622 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003623 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3624 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3625 itins.rr>;
3626 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003627 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003628 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3629 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3630 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3631 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003632}
3633
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003634multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003635 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003636
3637 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3638 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3639 "$rc, $src2, $src1", "$src1, $src2, $rc",
3640 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003641 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003642 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003643}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003644multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3645 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3646
3647 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3648 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003649 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003650 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003651 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003652}
3653
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003654multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3655 SDNode VecNode,
3656 SizeItins itins, bit IsCommutable> {
3657 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3658 itins.s, IsCommutable>,
3659 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3660 itins.s, IsCommutable>,
3661 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3662 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3663 itins.d, IsCommutable>,
3664 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3665 itins.d, IsCommutable>,
3666 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3667}
3668
3669multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3670 SDNode VecNode,
3671 SizeItins itins, bit IsCommutable> {
3672 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3673 itins.s, IsCommutable>,
3674 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3675 itins.s, IsCommutable>,
3676 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3677 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3678 itins.d, IsCommutable>,
3679 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3680 itins.d, IsCommutable>,
3681 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3682}
3683defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3684defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3685defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3686defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3687defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3688defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3689
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003690multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003691 X86VectorVTInfo _, bit IsCommutable> {
3692 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3693 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3694 "$src2, $src1", "$src1, $src2",
3695 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003696 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003697 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3698 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3699 "$src2, $src1", "$src1, $src2",
3700 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3701 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3702 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3703 "${src2}"##_.BroadcastStr##", $src1",
3704 "$src1, ${src2}"##_.BroadcastStr,
3705 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3706 (_.ScalarLdFrag addr:$src2))))>,
3707 EVEX_4V, EVEX_B;
3708 }//let mayLoad = 1
3709}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003710
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003711multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003712 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003713 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3714 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3715 "$rc, $src2, $src1", "$src1, $src2, $rc",
3716 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3717 EVEX_4V, EVEX_B, EVEX_RC;
3718}
3719
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003720
3721multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003722 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003723 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3724 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3725 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3726 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3727 EVEX_4V, EVEX_B;
3728}
3729
Michael Liao66233b72015-08-06 09:06:20 +00003730multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperdb290662016-05-01 05:57:06 +00003731 Predicate prd, bit IsCommutable = 0> {
3732 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003733 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3734 IsCommutable>, EVEX_V512, PS,
3735 EVEX_CD8<32, CD8VF>;
3736 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3737 IsCommutable>, EVEX_V512, PD, VEX_W,
3738 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00003739 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003740
Robert Khasanov595e5982014-10-29 15:43:02 +00003741 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00003742 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003743 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3744 IsCommutable>, EVEX_V128, PS,
3745 EVEX_CD8<32, CD8VF>;
3746 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3747 IsCommutable>, EVEX_V256, PS,
3748 EVEX_CD8<32, CD8VF>;
3749 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3750 IsCommutable>, EVEX_V128, PD, VEX_W,
3751 EVEX_CD8<64, CD8VF>;
3752 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3753 IsCommutable>, EVEX_V256, PD, VEX_W,
3754 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003755 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003756}
3757
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003758multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003759 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003760 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003761 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003762 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3763}
3764
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003765multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003766 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003767 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003768 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003769 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3770}
3771
Craig Topperdb290662016-05-01 05:57:06 +00003772defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003773 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003774defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003775 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003776defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003777 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topperdb290662016-05-01 05:57:06 +00003778defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003779 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003780defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003781 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003782defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003783 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00003784let isCodeGenOnly = 1 in {
3785 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512, 1>;
3786 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512, 1>;
3787}
Craig Topperdb290662016-05-01 05:57:06 +00003788defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI, 1>;
3789defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI, 0>;
3790defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI, 1>;
3791defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003792
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003793multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3794 X86VectorVTInfo _> {
3795 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3796 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3797 "$src2, $src1", "$src1, $src2",
3798 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3799 let mayLoad = 1 in {
3800 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3801 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3802 "$src2, $src1", "$src1, $src2",
3803 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3804 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3805 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3806 "${src2}"##_.BroadcastStr##", $src1",
3807 "$src1, ${src2}"##_.BroadcastStr,
3808 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3809 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3810 EVEX_4V, EVEX_B;
3811 }//let mayLoad = 1
3812}
3813
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003814multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3815 X86VectorVTInfo _> {
3816 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3817 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3818 "$src2, $src1", "$src1, $src2",
3819 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3820 let mayLoad = 1 in {
3821 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003822 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003823 "$src2, $src1", "$src1, $src2",
Igor Breger4511e762016-02-22 11:48:27 +00003824 (OpNode _.RC:$src1,
3825 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3826 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003827 }//let mayLoad = 1
3828}
3829
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003830multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00003831 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003832 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3833 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003834 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003835 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3836 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003837 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
3838 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003839 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003840 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
3841 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003842 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3843
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003844 // Define only if AVX512VL feature is present.
3845 let Predicates = [HasVLX] in {
3846 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3847 EVEX_V128, EVEX_CD8<32, CD8VF>;
3848 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3849 EVEX_V256, EVEX_CD8<32, CD8VF>;
3850 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3851 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3852 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3853 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3854 }
3855}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00003856defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003857
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003858//===----------------------------------------------------------------------===//
3859// AVX-512 VPTESTM instructions
3860//===----------------------------------------------------------------------===//
3861
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003862multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3863 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00003864 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003865 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3866 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3867 "$src2, $src1", "$src1, $src2",
3868 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3869 EVEX_4V;
3870 let mayLoad = 1 in
3871 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3872 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3873 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003874 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003875 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3876 EVEX_4V,
3877 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003878}
3879
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003880multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3881 X86VectorVTInfo _> {
3882 let mayLoad = 1 in
3883 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3884 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3885 "${src2}"##_.BroadcastStr##", $src1",
3886 "$src1, ${src2}"##_.BroadcastStr,
3887 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3888 (_.ScalarLdFrag addr:$src2))))>,
3889 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003890}
Igor Bregerfca0a342016-01-28 13:19:25 +00003891
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003892// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00003893multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
3894 X86VectorVTInfo _, string Suffix> {
3895 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
3896 (_.KVT (COPY_TO_REGCLASS
3897 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003898 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003899 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003900 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003901 _.RC:$src2, _.SubRegIdx)),
3902 _.KRC))>;
3903}
3904
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003905multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003906 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003907 let Predicates = [HasAVX512] in
3908 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3909 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3910
3911 let Predicates = [HasAVX512, HasVLX] in {
3912 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3913 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3914 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3915 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3916 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003917 let Predicates = [HasAVX512, NoVLX] in {
3918 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
3919 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003920 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003921}
3922
3923multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3924 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003925 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003926 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003927 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003928}
3929
3930multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3931 SDNode OpNode> {
3932 let Predicates = [HasBWI] in {
3933 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3934 EVEX_V512, VEX_W;
3935 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3936 EVEX_V512;
3937 }
3938 let Predicates = [HasVLX, HasBWI] in {
3939
3940 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3941 EVEX_V256, VEX_W;
3942 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3943 EVEX_V128, VEX_W;
3944 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3945 EVEX_V256;
3946 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3947 EVEX_V128;
3948 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003949
Igor Bregerfca0a342016-01-28 13:19:25 +00003950 let Predicates = [HasAVX512, NoVLX] in {
3951 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
3952 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
3953 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
3954 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003955 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003956
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003957}
3958
3959multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3960 SDNode OpNode> :
3961 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3962 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3963
3964defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3965defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003966
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003967
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003968//===----------------------------------------------------------------------===//
3969// AVX-512 Shift instructions
3970//===----------------------------------------------------------------------===//
3971multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003972 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003973 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003974 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003975 "$src2, $src1", "$src1, $src2",
3976 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003977 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003978 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003979 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003980 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003981 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003982 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3983 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003984 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003985}
3986
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003987multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3988 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3989 let mayLoad = 1 in
3990 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3991 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3992 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3993 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003994 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003995}
3996
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003997multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003998 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003999 // src2 is always 128-bit
4000 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4001 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4002 "$src2, $src1", "$src1, $src2",
4003 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004004 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004005 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4006 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4007 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004008 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004009 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004010 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004011}
4012
Cameron McInally5fb084e2014-12-11 17:13:05 +00004013multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004014 ValueType SrcVT, PatFrag bc_frag,
4015 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4016 let Predicates = [prd] in
4017 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4018 VTInfo.info512>, EVEX_V512,
4019 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4020 let Predicates = [prd, HasVLX] in {
4021 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4022 VTInfo.info256>, EVEX_V256,
4023 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4024 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4025 VTInfo.info128>, EVEX_V128,
4026 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4027 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004028}
4029
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004030multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4031 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004032 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004033 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004034 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004035 avx512vl_i64_info, HasAVX512>, VEX_W;
4036 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4037 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004038}
4039
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004040multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4041 string OpcodeStr, SDNode OpNode,
4042 AVX512VLVectorVTInfo VTInfo> {
4043 let Predicates = [HasAVX512] in
4044 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4045 VTInfo.info512>,
4046 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4047 VTInfo.info512>, EVEX_V512;
4048 let Predicates = [HasAVX512, HasVLX] in {
4049 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4050 VTInfo.info256>,
4051 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4052 VTInfo.info256>, EVEX_V256;
4053 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4054 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004055 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004056 VTInfo.info128>, EVEX_V128;
4057 }
4058}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004059
Michael Liao66233b72015-08-06 09:06:20 +00004060multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004061 Format ImmFormR, Format ImmFormM,
4062 string OpcodeStr, SDNode OpNode> {
4063 let Predicates = [HasBWI] in
4064 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4065 v32i16_info>, EVEX_V512;
4066 let Predicates = [HasVLX, HasBWI] in {
4067 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4068 v16i16x_info>, EVEX_V256;
4069 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4070 v8i16x_info>, EVEX_V128;
4071 }
4072}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004073
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004074multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4075 Format ImmFormR, Format ImmFormM,
4076 string OpcodeStr, SDNode OpNode> {
4077 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4078 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4079 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4080 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4081}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004082
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004083defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004084 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004085
4086defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004087 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004088
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004089defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004090 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004091
Michael Zuckerman298a6802016-01-13 12:39:33 +00004092defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004093defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004094
4095defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4096defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4097defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004098
4099//===-------------------------------------------------------------------===//
4100// Variable Bit Shifts
4101//===-------------------------------------------------------------------===//
4102multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004103 X86VectorVTInfo _> {
4104 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4105 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4106 "$src2, $src1", "$src1, $src2",
4107 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004108 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004109 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00004110 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4111 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4112 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004113 (_.VT (OpNode _.RC:$src1,
4114 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004115 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004116 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004117}
4118
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004119multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4120 X86VectorVTInfo _> {
4121 let mayLoad = 1 in
4122 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4123 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4124 "${src2}"##_.BroadcastStr##", $src1",
4125 "$src1, ${src2}"##_.BroadcastStr,
4126 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4127 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004128 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004129 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4130}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004131multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4132 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004133 let Predicates = [HasAVX512] in
4134 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4135 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4136
4137 let Predicates = [HasAVX512, HasVLX] in {
4138 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4139 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4140 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4141 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4142 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004143}
4144
4145multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4146 SDNode OpNode> {
4147 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004148 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004149 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004150 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004151}
4152
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004153// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004154multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4155 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004156 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004157 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004158 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004159 (!cast<Instruction>(NAME#"WZrr")
4160 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4161 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4162 sub_ymm)>;
4163
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004164 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004165 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004166 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004167 (!cast<Instruction>(NAME#"WZrr")
4168 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4169 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4170 sub_xmm)>;
4171 }
4172}
4173
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004174multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4175 SDNode OpNode> {
4176 let Predicates = [HasBWI] in
4177 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4178 EVEX_V512, VEX_W;
4179 let Predicates = [HasVLX, HasBWI] in {
4180
4181 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4182 EVEX_V256, VEX_W;
4183 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4184 EVEX_V128, VEX_W;
4185 }
4186}
4187
4188defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004189 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4190 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004191defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004192 avx512_var_shift_w<0x11, "vpsravw", sra>,
4193 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004194defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004195 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4196 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004197defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4198defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004199
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004200//===-------------------------------------------------------------------===//
4201// 1-src variable permutation VPERMW/D/Q
4202//===-------------------------------------------------------------------===//
4203multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4204 AVX512VLVectorVTInfo _> {
4205 let Predicates = [HasAVX512] in
4206 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4207 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4208
4209 let Predicates = [HasAVX512, HasVLX] in
4210 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4211 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4212}
4213
4214multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4215 string OpcodeStr, SDNode OpNode,
4216 AVX512VLVectorVTInfo VTInfo> {
4217 let Predicates = [HasAVX512] in
4218 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4219 VTInfo.info512>,
4220 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4221 VTInfo.info512>, EVEX_V512;
4222 let Predicates = [HasAVX512, HasVLX] in
4223 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4224 VTInfo.info256>,
4225 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4226 VTInfo.info256>, EVEX_V256;
4227}
4228
Michael Zuckermand9cac592016-01-19 17:07:43 +00004229multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4230 Predicate prd, SDNode OpNode,
4231 AVX512VLVectorVTInfo _> {
4232 let Predicates = [prd] in
4233 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4234 EVEX_V512 ;
4235 let Predicates = [HasVLX, prd] in {
4236 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4237 EVEX_V256 ;
4238 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4239 EVEX_V128 ;
4240 }
4241}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004242
Michael Zuckermand9cac592016-01-19 17:07:43 +00004243defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4244 avx512vl_i16_info>, VEX_W;
4245defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4246 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004247
4248defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4249 avx512vl_i32_info>;
4250defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4251 avx512vl_i64_info>, VEX_W;
4252defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4253 avx512vl_f32_info>;
4254defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4255 avx512vl_f64_info>, VEX_W;
4256
4257defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4258 X86VPermi, avx512vl_i64_info>,
4259 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4260defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4261 X86VPermi, avx512vl_f64_info>,
4262 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004263//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004264// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004265//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004266
Igor Breger78741a12015-10-04 07:20:41 +00004267multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4268 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4269 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4270 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4271 "$src2, $src1", "$src1, $src2",
4272 (_.VT (OpNode _.RC:$src1,
4273 (Ctrl.VT Ctrl.RC:$src2)))>,
4274 T8PD, EVEX_4V;
4275 let mayLoad = 1 in {
4276 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4277 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4278 "$src2, $src1", "$src1, $src2",
4279 (_.VT (OpNode
4280 _.RC:$src1,
4281 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4282 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4283 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4284 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4285 "${src2}"##_.BroadcastStr##", $src1",
4286 "$src1, ${src2}"##_.BroadcastStr,
4287 (_.VT (OpNode
4288 _.RC:$src1,
4289 (Ctrl.VT (X86VBroadcast
4290 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4291 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
4292 }//let mayLoad = 1
4293}
4294
4295multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4296 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4297 let Predicates = [HasAVX512] in {
4298 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4299 Ctrl.info512>, EVEX_V512;
4300 }
4301 let Predicates = [HasAVX512, HasVLX] in {
4302 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4303 Ctrl.info128>, EVEX_V128;
4304 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4305 Ctrl.info256>, EVEX_V256;
4306 }
4307}
4308
4309multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4310 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4311
4312 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4313 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4314 X86VPermilpi, _>,
4315 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004316}
4317
4318defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4319 avx512vl_i32_info>;
4320defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4321 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004322//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004323// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4324//===----------------------------------------------------------------------===//
4325
4326defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004327 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004328 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4329defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004330 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004331defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004332 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004333
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004334multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4335 let Predicates = [HasBWI] in
4336 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4337
4338 let Predicates = [HasVLX, HasBWI] in {
4339 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4340 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4341 }
4342}
4343
4344defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4345
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004346//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004347// Move Low to High and High to Low packed FP Instructions
4348//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004349def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4350 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004351 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004352 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4353 IIC_SSE_MOV_LH>, EVEX_4V;
4354def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4355 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004356 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004357 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4358 IIC_SSE_MOV_LH>, EVEX_4V;
4359
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004360let Predicates = [HasAVX512] in {
4361 // MOVLHPS patterns
4362 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4363 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4364 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4365 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004366
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004367 // MOVHLPS patterns
4368 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4369 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4370}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004371
4372//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004373// VMOVHPS/PD VMOVLPS Instructions
4374// All patterns was taken from SSS implementation.
4375//===----------------------------------------------------------------------===//
4376multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4377 X86VectorVTInfo _> {
4378 let mayLoad = 1 in
4379 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4380 (ins _.RC:$src1, f64mem:$src2),
4381 !strconcat(OpcodeStr,
4382 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4383 [(set _.RC:$dst,
4384 (OpNode _.RC:$src1,
4385 (_.VT (bitconvert
4386 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4387 IIC_SSE_MOV_LH>, EVEX_4V;
4388}
4389
4390defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4391 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4392defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4393 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4394defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4395 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4396defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4397 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4398
4399let Predicates = [HasAVX512] in {
4400 // VMOVHPS patterns
4401 def : Pat<(X86Movlhps VR128X:$src1,
4402 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4403 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4404 def : Pat<(X86Movlhps VR128X:$src1,
4405 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4406 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4407 // VMOVHPD patterns
4408 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4409 (scalar_to_vector (loadf64 addr:$src2)))),
4410 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4411 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4412 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4413 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4414 // VMOVLPS patterns
4415 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4416 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4417 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4418 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4419 // VMOVLPD patterns
4420 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4421 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4422 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4423 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4424 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4425 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4426 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4427}
4428
4429let mayStore = 1 in {
4430def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4431 (ins f64mem:$dst, VR128X:$src),
4432 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004433 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004434 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4435 (bc_v2f64 (v4f32 VR128X:$src))),
4436 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4437 EVEX, EVEX_CD8<32, CD8VT2>;
4438def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4439 (ins f64mem:$dst, VR128X:$src),
4440 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004441 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004442 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4443 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4444 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4445def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4446 (ins f64mem:$dst, VR128X:$src),
4447 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004448 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004449 (iPTR 0))), addr:$dst)],
4450 IIC_SSE_MOV_LH>,
4451 EVEX, EVEX_CD8<32, CD8VT2>;
4452def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4453 (ins f64mem:$dst, VR128X:$src),
4454 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004455 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004456 (iPTR 0))), addr:$dst)],
4457 IIC_SSE_MOV_LH>,
4458 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4459}
4460let Predicates = [HasAVX512] in {
4461 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00004462 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004463 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4464 (iPTR 0))), addr:$dst),
4465 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4466 // VMOVLPS patterns
4467 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4468 addr:$src1),
4469 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4470 def : Pat<(store (v4i32 (X86Movlps
4471 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4472 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4473 // VMOVLPD patterns
4474 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4475 addr:$src1),
4476 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4477 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4478 addr:$src1),
4479 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4480}
4481//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004482// FMA - Fused Multiply Operations
4483//
Adam Nemet26371ce2014-10-24 00:02:55 +00004484
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004485let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004486multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4487 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004488 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004489 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004490 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004491 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004492 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004493
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004494 let mayLoad = 1 in {
4495 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004496 (ins _.RC:$src2, _.MemOp:$src3),
4497 OpcodeStr, "$src3, $src2", "$src2, $src3",
4498 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004499 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004500
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004501 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004502 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004503 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4504 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4505 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004506 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004507 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004508 }
4509}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004510
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004511multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4512 X86VectorVTInfo _> {
4513 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004514 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4515 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4516 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4517 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004518}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004519} // Constraints = "$src1 = $dst"
4520
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004521multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4522 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4523 let Predicates = [HasAVX512] in {
4524 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4525 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4526 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004527 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004528 let Predicates = [HasVLX, HasAVX512] in {
4529 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4530 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4531 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4532 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004533 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004534}
4535
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004536multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4537 SDNode OpNodeRnd > {
4538 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4539 avx512vl_f32_info>;
4540 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4541 avx512vl_f64_info>, VEX_W;
4542}
4543
4544defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4545defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4546defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4547defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4548defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4549defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4550
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004551
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004552let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004553multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4554 X86VectorVTInfo _> {
4555 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4556 (ins _.RC:$src2, _.RC:$src3),
4557 OpcodeStr, "$src3, $src2", "$src2, $src3",
4558 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4559 AVX512FMA3Base;
4560
4561 let mayLoad = 1 in {
4562 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4563 (ins _.RC:$src2, _.MemOp:$src3),
4564 OpcodeStr, "$src3, $src2", "$src2, $src3",
4565 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4566 AVX512FMA3Base;
4567
4568 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4569 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4570 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4571 "$src2, ${src3}"##_.BroadcastStr,
4572 (_.VT (OpNode _.RC:$src2,
4573 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4574 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4575 }
4576}
4577
4578multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4579 X86VectorVTInfo _> {
4580 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4581 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4582 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4583 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4584 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004585}
4586} // Constraints = "$src1 = $dst"
4587
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004588multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4589 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4590 let Predicates = [HasAVX512] in {
4591 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4592 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4593 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004594 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004595 let Predicates = [HasVLX, HasAVX512] in {
4596 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4597 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4598 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4599 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004600 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004601}
4602
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004603multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4604 SDNode OpNodeRnd > {
4605 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4606 avx512vl_f32_info>;
4607 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4608 avx512vl_f64_info>, VEX_W;
4609}
4610
4611defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4612defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4613defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4614defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4615defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4616defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4617
4618let Constraints = "$src1 = $dst" in {
4619multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4620 X86VectorVTInfo _> {
4621 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4622 (ins _.RC:$src3, _.RC:$src2),
4623 OpcodeStr, "$src2, $src3", "$src3, $src2",
4624 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4625 AVX512FMA3Base;
4626
4627 let mayLoad = 1 in {
4628 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4629 (ins _.RC:$src3, _.MemOp:$src2),
4630 OpcodeStr, "$src2, $src3", "$src3, $src2",
4631 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4632 AVX512FMA3Base;
4633
4634 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4635 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4636 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4637 "$src3, ${src2}"##_.BroadcastStr,
4638 (_.VT (OpNode _.RC:$src1,
4639 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4640 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4641 }
4642}
4643
4644multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4645 X86VectorVTInfo _> {
4646 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4647 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4648 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4649 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4650 AVX512FMA3Base, EVEX_B, EVEX_RC;
4651}
4652} // Constraints = "$src1 = $dst"
4653
4654multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4655 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4656 let Predicates = [HasAVX512] in {
4657 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4658 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4659 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4660 }
4661 let Predicates = [HasVLX, HasAVX512] in {
4662 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4663 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4664 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4665 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4666 }
4667}
4668
4669multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4670 SDNode OpNodeRnd > {
4671 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4672 avx512vl_f32_info>;
4673 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4674 avx512vl_f64_info>, VEX_W;
4675}
4676
4677defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4678defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4679defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4680defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4681defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4682defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004683
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004684// Scalar FMA
4685let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004686multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4687 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4688 dag RHS_r, dag RHS_m > {
4689 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4690 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4691 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004692
Igor Breger15820b02015-07-01 13:24:28 +00004693 let mayLoad = 1 in
4694 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004695 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Igor Breger15820b02015-07-01 13:24:28 +00004696 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4697
4698 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4699 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4700 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4701 AVX512FMA3Base, EVEX_B, EVEX_RC;
4702
4703 let isCodeGenOnly = 1 in {
4704 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4705 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4706 !strconcat(OpcodeStr,
4707 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4708 [RHS_r]>;
4709 let mayLoad = 1 in
4710 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4711 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4712 !strconcat(OpcodeStr,
4713 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4714 [RHS_m]>;
4715 }// isCodeGenOnly = 1
4716}
4717}// Constraints = "$src1 = $dst"
4718
4719multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4720 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4721 string SUFF> {
4722
4723 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004724 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
4725 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
4726 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004727 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4728 (i32 imm:$rc))),
4729 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4730 _.FRC:$src3))),
4731 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4732 (_.ScalarLdFrag addr:$src3))))>;
4733
4734 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004735 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
4736 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00004737 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004738 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004739 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4740 (i32 imm:$rc))),
4741 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4742 _.FRC:$src1))),
4743 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4744 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4745
4746 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004747 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
4748 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00004749 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004750 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004751 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4752 (i32 imm:$rc))),
4753 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4754 _.FRC:$src2))),
4755 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4756 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4757}
4758
4759multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4760 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4761 let Predicates = [HasAVX512] in {
4762 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4763 OpNodeRnd, f32x_info, "SS">,
4764 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4765 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4766 OpNodeRnd, f64x_info, "SD">,
4767 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4768 }
4769}
4770
4771defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4772defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4773defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4774defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004775
4776//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00004777// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
4778//===----------------------------------------------------------------------===//
4779let Constraints = "$src1 = $dst" in {
4780multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4781 X86VectorVTInfo _> {
4782 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4783 (ins _.RC:$src2, _.RC:$src3),
4784 OpcodeStr, "$src3, $src2", "$src2, $src3",
4785 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4786 AVX512FMA3Base;
4787
4788 let mayLoad = 1 in {
4789 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4790 (ins _.RC:$src2, _.MemOp:$src3),
4791 OpcodeStr, "$src3, $src2", "$src2, $src3",
4792 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4793 AVX512FMA3Base;
4794
4795 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4796 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4797 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4798 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4799 (OpNode _.RC:$src1,
4800 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
4801 AVX512FMA3Base, EVEX_B;
4802 }
4803}
4804} // Constraints = "$src1 = $dst"
4805
4806multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4807 AVX512VLVectorVTInfo _> {
4808 let Predicates = [HasIFMA] in {
4809 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
4810 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4811 }
4812 let Predicates = [HasVLX, HasIFMA] in {
4813 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
4814 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4815 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
4816 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4817 }
4818}
4819
4820defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
4821 avx512vl_i64_info>, VEX_W;
4822defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
4823 avx512vl_i64_info>, VEX_W;
4824
4825//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004826// AVX-512 Scalar convert from sign integer to float/double
4827//===----------------------------------------------------------------------===//
4828
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004829multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4830 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4831 PatFrag ld_frag, string asm> {
4832 let hasSideEffects = 0 in {
4833 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4834 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004835 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004836 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004837 let mayLoad = 1 in
4838 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4839 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004840 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004841 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004842 } // hasSideEffects = 0
4843 let isCodeGenOnly = 1 in {
4844 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4845 (ins DstVT.RC:$src1, SrcRC:$src2),
4846 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4847 [(set DstVT.RC:$dst,
4848 (OpNode (DstVT.VT DstVT.RC:$src1),
4849 SrcRC:$src2,
4850 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4851
4852 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4853 (ins DstVT.RC:$src1, x86memop:$src2),
4854 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4855 [(set DstVT.RC:$dst,
4856 (OpNode (DstVT.VT DstVT.RC:$src1),
4857 (ld_frag addr:$src2),
4858 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4859 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004860}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004861
Igor Bregerabe4a792015-06-14 12:44:55 +00004862multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004863 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004864 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4865 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004866 !strconcat(asm,
4867 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004868 [(set DstVT.RC:$dst,
4869 (OpNode (DstVT.VT DstVT.RC:$src1),
4870 SrcRC:$src2,
4871 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4872}
4873
4874multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004875 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4876 PatFrag ld_frag, string asm> {
4877 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4878 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4879 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004880}
4881
Andrew Trick15a47742013-10-09 05:11:10 +00004882let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004883defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004884 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4885 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004886defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004887 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4888 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004889defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004890 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4891 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004892defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004893 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4894 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004895
4896def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4897 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4898def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004899 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004900def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4901 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4902def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004903 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004904
4905def : Pat<(f32 (sint_to_fp GR32:$src)),
4906 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4907def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004908 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004909def : Pat<(f64 (sint_to_fp GR32:$src)),
4910 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4911def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004912 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4913
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004914defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004915 v4f32x_info, i32mem, loadi32,
4916 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004917defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004918 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
4919 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004920defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004921 i32mem, loadi32, "cvtusi2sd{l}">,
4922 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004923defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004924 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
4925 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004926
4927def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4928 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4929def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4930 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4931def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4932 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4933def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4934 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4935
4936def : Pat<(f32 (uint_to_fp GR32:$src)),
4937 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4938def : Pat<(f32 (uint_to_fp GR64:$src)),
4939 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4940def : Pat<(f64 (uint_to_fp GR32:$src)),
4941 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4942def : Pat<(f64 (uint_to_fp GR64:$src)),
4943 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004944}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004945
4946//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004947// AVX-512 Scalar convert from float/double to integer
4948//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004949multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
4950 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Asaf Badouh2744d212015-09-20 14:31:19 +00004951 let hasSideEffects = 0, Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004952 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00004953 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004954 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
4955 EVEX, VEX_LIG;
4956 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
4957 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
4958 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00004959 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
4960 let mayLoad = 1 in
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004961 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
4962 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4963 [(set DstVT.RC:$dst, (OpNode
4964 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
4965 (i32 FROUND_CURRENT)))]>,
4966 EVEX, VEX_LIG;
4967 } // hasSideEffects = 0, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004968}
Asaf Badouh2744d212015-09-20 14:31:19 +00004969
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004970// Convert float/double to signed/unsigned int 32/64
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004971defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00004972 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004973 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004974defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00004975 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004976 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004977defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00004978 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004979 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004980defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00004981 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004982 EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004983defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00004984 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004985 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004986defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00004987 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004988 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004989defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00004990 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004991 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004992defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00004993 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004994 EVEX_CD8<64, CD8VT1>;
4995
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004996// The SSE version of these instructions are disabled for AVX512.
4997// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
4998let Predicates = [HasAVX512] in {
4999 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
5000 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5001 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
5002 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5003 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
5004 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5005 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
5006 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5007} // HasAVX512
5008
Asaf Badouh2744d212015-09-20 14:31:19 +00005009let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00005010 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5011 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
5012 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
5013 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5014 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
5015 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5016 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5017 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5018 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5019 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5020 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5021 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005022
Craig Topper9dd48c82014-01-02 17:28:14 +00005023 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5024 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5025 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005026} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005027
5028// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005029multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5030 X86VectorVTInfo _DstRC, SDNode OpNode,
Asaf Badouh2744d212015-09-20 14:31:19 +00005031 SDNode OpNodeRnd>{
5032let Predicates = [HasAVX512] in {
5033 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5034 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5035 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
5036 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5037 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5038 []>, EVEX, EVEX_B;
Igor Breger4511e762016-02-22 11:48:27 +00005039 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005040 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005041 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005042 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005043
Asaf Badouh2744d212015-09-20 14:31:19 +00005044 let isCodeGenOnly = 1,hasSideEffects = 0 in {
5045 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5046 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Craig Topper19e04b62016-05-19 06:13:58 +00005047 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005048 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5049 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5050 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Craig Topper19e04b62016-05-19 06:13:58 +00005051 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005052 (i32 FROUND_NO_EXC)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005053 EVEX,VEX_LIG , EVEX_B;
5054 let mayLoad = 1 in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005055 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Asaf Badouh2744d212015-09-20 14:31:19 +00005056 (ins _SrcRC.MemOp:$src),
5057 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5058 []>, EVEX, VEX_LIG;
5059
5060 } // isCodeGenOnly = 1, hasSideEffects = 0
5061} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005062}
5063
Asaf Badouh2744d212015-09-20 14:31:19 +00005064
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005065defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005066 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005067 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005068defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005069 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005070 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005071defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005072 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005073 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005074defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005075 fp_to_sint,X86cvtts2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005076 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5077
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005078defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005079 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005080 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005081defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005082 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005083 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005084defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005085 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005086 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005087defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005088 fp_to_uint,X86cvtts2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005089 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5090let Predicates = [HasAVX512] in {
5091 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5092 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5093 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5094 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5095 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5096 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5097 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5098 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5099
Elena Demikhovskycf088092013-12-11 14:31:04 +00005100} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005101//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005102// AVX-512 Convert form float to double and back
5103//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005104multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5105 X86VectorVTInfo _Src, SDNode OpNode> {
5106 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005107 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005108 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005109 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005110 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005111 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5112 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005113 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005114 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005115 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005116 (_Src.VT (scalar_to_vector
5117 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005118 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005119}
5120
Asaf Badouh2744d212015-09-20 14:31:19 +00005121// Scalar Coversion with SAE - suppress all exceptions
5122multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5123 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5124 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005125 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005126 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005127 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005128 (_Src.VT _Src.RC:$src2),
5129 (i32 FROUND_NO_EXC)))>,
5130 EVEX_4V, VEX_LIG, EVEX_B;
5131}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005132
Asaf Badouh2744d212015-09-20 14:31:19 +00005133// Scalar Conversion with rounding control (RC)
5134multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5135 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5136 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005137 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005138 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005139 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005140 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5141 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5142 EVEX_B, EVEX_RC;
5143}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005144multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5145 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005146 X86VectorVTInfo _dst> {
5147 let Predicates = [HasAVX512] in {
5148 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5149 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5150 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5151 EVEX_V512, XD;
5152 }
5153}
5154
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005155multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5156 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005157 X86VectorVTInfo _dst> {
5158 let Predicates = [HasAVX512] in {
5159 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005160 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005161 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5162 }
5163}
5164defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5165 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005166defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005167 X86fpextRnd,f32x_info, f64x_info >;
5168
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005169def : Pat<(f64 (fextend FR32X:$src)),
5170 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005171 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5172 Requires<[HasAVX512]>;
5173def : Pat<(f64 (fextend (loadf32 addr:$src))),
5174 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5175 Requires<[HasAVX512]>;
5176
5177def : Pat<(f64 (extloadf32 addr:$src)),
5178 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005179 Requires<[HasAVX512, OptForSize]>;
5180
Asaf Badouh2744d212015-09-20 14:31:19 +00005181def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005182 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005183 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5184 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005185
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005186def : Pat<(f32 (fround FR64X:$src)),
5187 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005188 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005189 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005190//===----------------------------------------------------------------------===//
5191// AVX-512 Vector convert from signed/unsigned integer to float/double
5192// and from float/double to signed/unsigned integer
5193//===----------------------------------------------------------------------===//
5194
5195multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5196 X86VectorVTInfo _Src, SDNode OpNode,
5197 string Broadcast = _.BroadcastStr,
5198 string Alias = ""> {
5199
5200 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5201 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5202 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5203
5204 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5205 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5206 (_.VT (OpNode (_Src.VT
5207 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5208
5209 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005210 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005211 "${src}"##Broadcast, "${src}"##Broadcast,
5212 (_.VT (OpNode (_Src.VT
5213 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5214 ))>, EVEX, EVEX_B;
5215}
5216// Coversion with SAE - suppress all exceptions
5217multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5218 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5219 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5220 (ins _Src.RC:$src), OpcodeStr,
5221 "{sae}, $src", "$src, {sae}",
5222 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5223 (i32 FROUND_NO_EXC)))>,
5224 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005225}
5226
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005227// Conversion with rounding control (RC)
5228multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5229 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5230 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5231 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5232 "$rc, $src", "$src, $rc",
5233 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5234 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005235}
5236
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005237// Extend Float to Double
5238multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5239 let Predicates = [HasAVX512] in {
5240 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5241 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5242 X86vfpextRnd>, EVEX_V512;
5243 }
5244 let Predicates = [HasVLX] in {
5245 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5246 X86vfpext, "{1to2}">, EVEX_V128;
5247 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5248 EVEX_V256;
5249 }
5250}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005251
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005252// Truncate Double to Float
5253multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5254 let Predicates = [HasAVX512] in {
5255 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5256 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5257 X86vfproundRnd>, EVEX_V512;
5258 }
5259 let Predicates = [HasVLX] in {
5260 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5261 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5262 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5263 "{1to4}", "{y}">, EVEX_V256;
5264 }
5265}
5266
5267defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5268 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5269defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5270 PS, EVEX_CD8<32, CD8VH>;
5271
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005272def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5273 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005274
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005275let Predicates = [HasVLX] in {
5276 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5277 (VCVTPS2PDZ256rm addr:$src)>;
5278}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005279
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005280// Convert Signed/Unsigned Doubleword to Double
5281multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5282 SDNode OpNode128> {
5283 // No rounding in this op
5284 let Predicates = [HasAVX512] in
5285 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5286 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005287
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005288 let Predicates = [HasVLX] in {
5289 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5290 OpNode128, "{1to2}">, EVEX_V128;
5291 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5292 EVEX_V256;
5293 }
5294}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005295
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005296// Convert Signed/Unsigned Doubleword to Float
5297multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5298 SDNode OpNodeRnd> {
5299 let Predicates = [HasAVX512] in
5300 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5301 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5302 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005303
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005304 let Predicates = [HasVLX] in {
5305 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5306 EVEX_V128;
5307 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5308 EVEX_V256;
5309 }
5310}
5311
5312// Convert Float to Signed/Unsigned Doubleword with truncation
5313multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5314 SDNode OpNode, SDNode OpNodeRnd> {
5315 let Predicates = [HasAVX512] in {
5316 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5317 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5318 OpNodeRnd>, EVEX_V512;
5319 }
5320 let Predicates = [HasVLX] in {
5321 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5322 EVEX_V128;
5323 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5324 EVEX_V256;
5325 }
5326}
5327
5328// Convert Float to Signed/Unsigned Doubleword
5329multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5330 SDNode OpNode, SDNode OpNodeRnd> {
5331 let Predicates = [HasAVX512] in {
5332 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5333 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5334 OpNodeRnd>, EVEX_V512;
5335 }
5336 let Predicates = [HasVLX] in {
5337 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5338 EVEX_V128;
5339 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5340 EVEX_V256;
5341 }
5342}
5343
5344// Convert Double to Signed/Unsigned Doubleword with truncation
5345multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5346 SDNode OpNode, SDNode OpNodeRnd> {
5347 let Predicates = [HasAVX512] in {
5348 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5349 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5350 OpNodeRnd>, EVEX_V512;
5351 }
5352 let Predicates = [HasVLX] in {
5353 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5354 // memory forms of these instructions in Asm Parcer. They have the same
5355 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5356 // due to the same reason.
5357 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5358 "{1to2}", "{x}">, EVEX_V128;
5359 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5360 "{1to4}", "{y}">, EVEX_V256;
5361 }
5362}
5363
5364// Convert Double to Signed/Unsigned Doubleword
5365multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5366 SDNode OpNode, SDNode OpNodeRnd> {
5367 let Predicates = [HasAVX512] in {
5368 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5369 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5370 OpNodeRnd>, EVEX_V512;
5371 }
5372 let Predicates = [HasVLX] in {
5373 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5374 // memory forms of these instructions in Asm Parcer. They have the same
5375 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5376 // due to the same reason.
5377 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5378 "{1to2}", "{x}">, EVEX_V128;
5379 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5380 "{1to4}", "{y}">, EVEX_V256;
5381 }
5382}
5383
5384// Convert Double to Signed/Unsigned Quardword
5385multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5386 SDNode OpNode, SDNode OpNodeRnd> {
5387 let Predicates = [HasDQI] in {
5388 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5389 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5390 OpNodeRnd>, EVEX_V512;
5391 }
5392 let Predicates = [HasDQI, HasVLX] in {
5393 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5394 EVEX_V128;
5395 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5396 EVEX_V256;
5397 }
5398}
5399
5400// Convert Double to Signed/Unsigned Quardword with truncation
5401multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5402 SDNode OpNode, SDNode OpNodeRnd> {
5403 let Predicates = [HasDQI] in {
5404 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5405 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5406 OpNodeRnd>, EVEX_V512;
5407 }
5408 let Predicates = [HasDQI, HasVLX] in {
5409 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5410 EVEX_V128;
5411 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5412 EVEX_V256;
5413 }
5414}
5415
5416// Convert Signed/Unsigned Quardword to Double
5417multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5418 SDNode OpNode, SDNode OpNodeRnd> {
5419 let Predicates = [HasDQI] in {
5420 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5421 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5422 OpNodeRnd>, EVEX_V512;
5423 }
5424 let Predicates = [HasDQI, HasVLX] in {
5425 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5426 EVEX_V128;
5427 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5428 EVEX_V256;
5429 }
5430}
5431
5432// Convert Float to Signed/Unsigned Quardword
5433multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5434 SDNode OpNode, SDNode OpNodeRnd> {
5435 let Predicates = [HasDQI] in {
5436 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5437 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5438 OpNodeRnd>, EVEX_V512;
5439 }
5440 let Predicates = [HasDQI, HasVLX] in {
5441 // Explicitly specified broadcast string, since we take only 2 elements
5442 // from v4f32x_info source
5443 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5444 "{1to2}">, EVEX_V128;
5445 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5446 EVEX_V256;
5447 }
5448}
5449
5450// Convert Float to Signed/Unsigned Quardword with truncation
5451multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5452 SDNode OpNode, SDNode OpNodeRnd> {
5453 let Predicates = [HasDQI] in {
5454 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5455 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5456 OpNodeRnd>, EVEX_V512;
5457 }
5458 let Predicates = [HasDQI, HasVLX] in {
5459 // Explicitly specified broadcast string, since we take only 2 elements
5460 // from v4f32x_info source
5461 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5462 "{1to2}">, EVEX_V128;
5463 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5464 EVEX_V256;
5465 }
5466}
5467
5468// Convert Signed/Unsigned Quardword to Float
5469multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5470 SDNode OpNode, SDNode OpNodeRnd> {
5471 let Predicates = [HasDQI] in {
5472 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5473 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5474 OpNodeRnd>, EVEX_V512;
5475 }
5476 let Predicates = [HasDQI, HasVLX] in {
5477 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5478 // memory forms of these instructions in Asm Parcer. They have the same
5479 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5480 // due to the same reason.
5481 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5482 "{1to2}", "{x}">, EVEX_V128;
5483 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5484 "{1to4}", "{y}">, EVEX_V256;
5485 }
5486}
5487
5488defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005489 EVEX_CD8<32, CD8VH>;
5490
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005491defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5492 X86VSintToFpRnd>,
5493 PS, EVEX_CD8<32, CD8VF>;
5494
5495defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5496 X86VFpToSintRnd>,
5497 XS, EVEX_CD8<32, CD8VF>;
5498
5499defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5500 X86VFpToSintRnd>,
5501 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5502
5503defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5504 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005505 EVEX_CD8<32, CD8VF>;
5506
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005507defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5508 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005509 EVEX_CD8<64, CD8VF>;
5510
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005511defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5512 XS, EVEX_CD8<32, CD8VH>;
5513
5514defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5515 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005516 EVEX_CD8<32, CD8VF>;
5517
Craig Topper19e04b62016-05-19 06:13:58 +00005518defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
5519 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005520
Craig Topper19e04b62016-05-19 06:13:58 +00005521defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
5522 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005523 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005524
Craig Topper19e04b62016-05-19 06:13:58 +00005525defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
5526 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005527 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00005528defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
5529 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005530 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005531
Craig Topper19e04b62016-05-19 06:13:58 +00005532defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
5533 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005534 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005535
Craig Topper19e04b62016-05-19 06:13:58 +00005536defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
5537 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005538
Craig Topper19e04b62016-05-19 06:13:58 +00005539defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
5540 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005541 PD, EVEX_CD8<64, CD8VF>;
5542
Craig Topper19e04b62016-05-19 06:13:58 +00005543defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
5544 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005545
5546defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005547 X86VFpToSintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005548 PD, EVEX_CD8<64, CD8VF>;
5549
5550defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005551 X86VFpToSintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005552
5553defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005554 X86VFpToUintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005555 PD, EVEX_CD8<64, CD8VF>;
5556
5557defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005558 X86VFpToUintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005559
5560defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005561 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005562
5563defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005564 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005565
5566defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005567 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005568
5569defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005570 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005571
Craig Toppere38c57a2015-11-27 05:44:02 +00005572let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005573def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005574 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005575 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005576
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005577def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5578 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5579 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5580
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00005581def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
5582 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
5583 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
5584
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005585def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5586 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5587 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005588
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005589def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5590 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5591 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005592
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005593def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5594 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5595 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005596}
5597
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005598let Predicates = [HasAVX512] in {
5599 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5600 (VCVTPD2PSZrm addr:$src)>;
5601 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5602 (VCVTPS2PDZrm addr:$src)>;
5603}
5604
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005605//===----------------------------------------------------------------------===//
5606// Half precision conversion instructions
5607//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005608multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00005609 X86MemOperand x86memop, PatFrag ld_frag> {
5610 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5611 "vcvtph2ps", "$src", "$src",
5612 (X86cvtph2ps (_src.VT _src.RC:$src),
5613 (i32 FROUND_CURRENT))>, T8PD;
5614 let hasSideEffects = 0, mayLoad = 1 in {
5615 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005616 "vcvtph2ps", "$src", "$src",
Asaf Badouh7c522452015-10-22 14:01:16 +00005617 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5618 (i32 FROUND_CURRENT))>, T8PD;
5619 }
5620}
5621
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005622multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005623 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5624 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5625 (X86cvtph2ps (_src.VT _src.RC:$src),
5626 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5627
5628}
5629
5630let Predicates = [HasAVX512] in {
5631 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005632 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005633 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5634 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005635 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00005636 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5637 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5638 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5639 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005640}
5641
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005642multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005643 X86MemOperand x86memop> {
5644 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5645 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005646 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005647 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005648 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005649 (i32 FROUND_CURRENT))>, AVX512AIi8Base;
5650 let hasSideEffects = 0, mayStore = 1 in {
5651 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5652 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005653 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005654 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5655 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5656 addr:$dst)]>;
5657 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5658 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005659 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005660 []>, EVEX_K;
5661 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005662}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005663multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5664 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5665 (ins _src.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00005666 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005667 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005668 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005669 (i32 FROUND_NO_EXC))>, EVEX_B, AVX512AIi8Base;
5670}
5671let Predicates = [HasAVX512] in {
5672 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5673 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5674 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5675 let Predicates = [HasVLX] in {
5676 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5677 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5678 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5679 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5680 }
5681}
Asaf Badouh2489f352015-12-02 08:17:51 +00005682
5683// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
5684multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
5685 string OpcodeStr> {
5686 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
5687 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005688 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00005689 (i32 FROUND_NO_EXC)))],
5690 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
5691 Sched<[WriteFAdd]>;
5692}
5693
5694let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5695 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
5696 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5697 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
5698 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5699 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
5700 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5701 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
5702 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5703}
5704
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005705let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5706 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005707 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005708 EVEX_CD8<32, CD8VT1>;
5709 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005710 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005711 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5712 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005713 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005714 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005715 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005716 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005717 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005718 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5719 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005720 let isCodeGenOnly = 1 in {
5721 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005722 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005723 EVEX_CD8<32, CD8VT1>;
5724 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005725 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005726 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005727
Craig Topper9dd48c82014-01-02 17:28:14 +00005728 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005729 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005730 EVEX_CD8<32, CD8VT1>;
5731 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005732 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005733 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5734 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005735}
Michael Liao5bf95782014-12-04 05:20:33 +00005736
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005737/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005738multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5739 X86VectorVTInfo _> {
5740 let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in {
5741 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5742 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5743 "$src2, $src1", "$src1, $src2",
5744 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005745 let mayLoad = 1 in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005746 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005747 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00005748 "$src2, $src1", "$src1, $src2",
5749 (OpNode (_.VT _.RC:$src1),
5750 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005751 }
5752}
5753}
5754
Asaf Badouheaf2da12015-09-21 10:23:53 +00005755defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5756 EVEX_CD8<32, CD8VT1>, T8PD;
5757defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5758 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5759defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5760 EVEX_CD8<32, CD8VT1>, T8PD;
5761defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5762 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005763
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005764/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5765multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005766 X86VectorVTInfo _> {
5767 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5768 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5769 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5770 let mayLoad = 1 in {
5771 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5772 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5773 (OpNode (_.FloatVT
5774 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5775 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5776 (ins _.ScalarMemOp:$src), OpcodeStr,
5777 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5778 (OpNode (_.FloatVT
5779 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5780 EVEX, T8PD, EVEX_B;
5781 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005782}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005783
5784multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5785 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5786 EVEX_V512, EVEX_CD8<32, CD8VF>;
5787 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5788 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5789
5790 // Define only if AVX512VL feature is present.
5791 let Predicates = [HasVLX] in {
5792 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5793 OpNode, v4f32x_info>,
5794 EVEX_V128, EVEX_CD8<32, CD8VF>;
5795 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5796 OpNode, v8f32x_info>,
5797 EVEX_V256, EVEX_CD8<32, CD8VF>;
5798 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5799 OpNode, v2f64x_info>,
5800 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5801 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5802 OpNode, v4f64x_info>,
5803 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5804 }
5805}
5806
5807defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5808defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005809
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005810/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005811multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5812 SDNode OpNode> {
5813
5814 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5815 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5816 "$src2, $src1", "$src1, $src2",
5817 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5818 (i32 FROUND_CURRENT))>;
5819
5820 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5821 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005822 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005823 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005824 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005825
5826 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005827 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005828 "$src2, $src1", "$src1, $src2",
5829 (OpNode (_.VT _.RC:$src1),
5830 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5831 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005832}
5833
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005834multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5835 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5836 EVEX_CD8<32, CD8VT1>;
5837 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5838 EVEX_CD8<64, CD8VT1>, VEX_W;
5839}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005840
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005841let hasSideEffects = 0, Predicates = [HasERI] in {
5842 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5843 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5844}
Igor Breger8352a0d2015-07-28 06:53:28 +00005845
5846defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005847/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005848
5849multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5850 SDNode OpNode> {
5851
5852 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5853 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5854 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5855
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005856 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5857 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5858 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005859 (bitconvert (_.LdFrag addr:$src))),
5860 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005861
5862 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005863 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005864 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005865 (OpNode (_.FloatVT
5866 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5867 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005868}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005869multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5870 SDNode OpNode> {
5871 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5872 (ins _.RC:$src), OpcodeStr,
5873 "{sae}, $src", "$src, {sae}",
5874 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5875}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005876
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005877multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5878 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005879 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5880 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005881 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005882 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5883 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005884}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005885
Asaf Badouh402ebb32015-06-03 13:41:48 +00005886multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5887 SDNode OpNode> {
5888 // Define only if AVX512VL feature is present.
5889 let Predicates = [HasVLX] in {
5890 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5891 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5892 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5893 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5894 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5895 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5896 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5897 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5898 }
5899}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005900let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00005901
Asaf Badouh402ebb32015-06-03 13:41:48 +00005902 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5903 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5904 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5905}
5906defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5907 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5908
5909multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5910 SDNode OpNodeRnd, X86VectorVTInfo _>{
5911 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5912 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5913 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5914 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005915}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005916
Robert Khasanoveb126392014-10-28 18:15:20 +00005917multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5918 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005919 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005920 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5921 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
5922 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005923 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005924 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5925 (OpNode (_.FloatVT
5926 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005927
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005928 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005929 (ins _.ScalarMemOp:$src), OpcodeStr,
5930 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5931 (OpNode (_.FloatVT
5932 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5933 EVEX, EVEX_B;
5934 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005935}
5936
Robert Khasanoveb126392014-10-28 18:15:20 +00005937multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5938 SDNode OpNode> {
5939 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5940 v16f32_info>,
5941 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5942 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5943 v8f64_info>,
5944 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5945 // Define only if AVX512VL feature is present.
5946 let Predicates = [HasVLX] in {
5947 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5948 OpNode, v4f32x_info>,
5949 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5950 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5951 OpNode, v8f32x_info>,
5952 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5953 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5954 OpNode, v2f64x_info>,
5955 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5956 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5957 OpNode, v4f64x_info>,
5958 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5959 }
5960}
5961
Asaf Badouh402ebb32015-06-03 13:41:48 +00005962multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5963 SDNode OpNodeRnd> {
5964 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5965 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5966 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5967 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5968}
5969
Igor Breger4c4cd782015-09-20 09:13:41 +00005970multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5971 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
5972
5973 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5974 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5975 "$src2, $src1", "$src1, $src2",
5976 (OpNodeRnd (_.VT _.RC:$src1),
5977 (_.VT _.RC:$src2),
5978 (i32 FROUND_CURRENT))>;
5979 let mayLoad = 1 in
5980 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005981 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Igor Breger4c4cd782015-09-20 09:13:41 +00005982 "$src2, $src1", "$src1, $src2",
5983 (OpNodeRnd (_.VT _.RC:$src1),
5984 (_.VT (scalar_to_vector
5985 (_.ScalarLdFrag addr:$src2))),
5986 (i32 FROUND_CURRENT))>;
5987
5988 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5989 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5990 "$rc, $src2, $src1", "$src1, $src2, $rc",
5991 (OpNodeRnd (_.VT _.RC:$src1),
5992 (_.VT _.RC:$src2),
5993 (i32 imm:$rc))>,
5994 EVEX_B, EVEX_RC;
5995
5996 let isCodeGenOnly = 1 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005997 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005998 (ins _.FRC:$src1, _.FRC:$src2),
5999 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6000
6001 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006002 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006003 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6004 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6005 }
6006
6007 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6008 (!cast<Instruction>(NAME#SUFF#Zr)
6009 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6010
6011 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6012 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006013 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006014}
6015
6016multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6017 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6018 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6019 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6020 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6021}
6022
Asaf Badouh402ebb32015-06-03 13:41:48 +00006023defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6024 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006025
Igor Breger4c4cd782015-09-20 09:13:41 +00006026defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006027
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006028let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006029 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006030 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006031 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006032 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006033 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006034 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006035 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006036 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006037 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006038 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006039}
6040
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006041multiclass
6042avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006043
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006044 let ExeDomain = _.ExeDomain in {
6045 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6046 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6047 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006048 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006049 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6050
6051 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6052 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006053 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6054 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006055 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006056
6057 let mayLoad = 1 in
6058 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006059 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6060 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006061 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006062 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006063 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6064 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6065 }
6066 let Predicates = [HasAVX512] in {
6067 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6068 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6069 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6070 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6071 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6072 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6073 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6074 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6075 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6076 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6077 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6078 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6079 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6080 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6081 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6082
6083 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6084 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6085 addr:$src, (i32 0x1))), _.FRC)>;
6086 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6087 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6088 addr:$src, (i32 0x2))), _.FRC)>;
6089 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6090 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6091 addr:$src, (i32 0x3))), _.FRC)>;
6092 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6093 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6094 addr:$src, (i32 0x4))), _.FRC)>;
6095 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6096 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6097 addr:$src, (i32 0xc))), _.FRC)>;
6098 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006099}
6100
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006101defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6102 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006103
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006104defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6105 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006106
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006107//-------------------------------------------------
6108// Integer truncate and extend operations
6109//-------------------------------------------------
6110
Igor Breger074a64e2015-07-24 17:24:15 +00006111multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6112 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6113 X86MemOperand x86memop> {
6114
6115 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6116 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6117 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6118 EVEX, T8XS;
6119
6120 // for intrinsic patter match
6121 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6122 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6123 undef)),
6124 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6125 SrcInfo.RC:$src1)>;
6126
6127 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6128 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6129 DestInfo.ImmAllZerosV)),
6130 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6131 SrcInfo.RC:$src1)>;
6132
6133 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6134 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6135 DestInfo.RC:$src0)),
6136 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6137 DestInfo.KRCWM:$mask ,
6138 SrcInfo.RC:$src1)>;
6139
Craig Topper99f6b622016-05-01 01:03:56 +00006140 let mayStore = 1, mayLoad = 1, hasSideEffects = 0 in {
Igor Breger074a64e2015-07-24 17:24:15 +00006141 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6142 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006143 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006144 []>, EVEX;
6145
Igor Breger074a64e2015-07-24 17:24:15 +00006146 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6147 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006148 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006149 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006150 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006151}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006152
Igor Breger074a64e2015-07-24 17:24:15 +00006153multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6154 X86VectorVTInfo DestInfo,
6155 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006156
Igor Breger074a64e2015-07-24 17:24:15 +00006157 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6158 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6159 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006160
Igor Breger074a64e2015-07-24 17:24:15 +00006161 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6162 (SrcInfo.VT SrcInfo.RC:$src)),
6163 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6164 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6165}
6166
6167multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6168 X86VectorVTInfo DestInfo, string sat > {
6169
6170 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6171 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6172 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6173 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6174 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6175 (SrcInfo.VT SrcInfo.RC:$src))>;
6176
6177 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6178 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6179 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6180 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6181 (SrcInfo.VT SrcInfo.RC:$src))>;
6182}
6183
6184multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6185 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6186 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6187 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6188 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6189 Predicate prd = HasAVX512>{
6190
6191 let Predicates = [HasVLX, prd] in {
6192 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6193 DestInfoZ128, x86memopZ128>,
6194 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6195 truncFrag, mtruncFrag>, EVEX_V128;
6196
6197 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6198 DestInfoZ256, x86memopZ256>,
6199 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6200 truncFrag, mtruncFrag>, EVEX_V256;
6201 }
6202 let Predicates = [prd] in
6203 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6204 DestInfoZ, x86memopZ>,
6205 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6206 truncFrag, mtruncFrag>, EVEX_V512;
6207}
6208
6209multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6210 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6211 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6212 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6213 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6214
6215 let Predicates = [HasVLX, prd] in {
6216 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6217 DestInfoZ128, x86memopZ128>,
6218 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6219 sat>, EVEX_V128;
6220
6221 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6222 DestInfoZ256, x86memopZ256>,
6223 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6224 sat>, EVEX_V256;
6225 }
6226 let Predicates = [prd] in
6227 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6228 DestInfoZ, x86memopZ>,
6229 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6230 sat>, EVEX_V512;
6231}
6232
6233multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6234 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6235 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6236 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6237}
6238multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6239 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6240 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6241 sat>, EVEX_CD8<8, CD8VO>;
6242}
6243
6244multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6245 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6246 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6247 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6248}
6249multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6250 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6251 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6252 sat>, EVEX_CD8<16, CD8VQ>;
6253}
6254
6255multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6256 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6257 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6258 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6259}
6260multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6261 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6262 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6263 sat>, EVEX_CD8<32, CD8VH>;
6264}
6265
6266multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6267 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6268 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6269 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6270}
6271multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6272 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6273 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6274 sat>, EVEX_CD8<8, CD8VQ>;
6275}
6276
6277multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6278 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6279 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6280 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6281}
6282multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6283 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6284 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6285 sat>, EVEX_CD8<16, CD8VH>;
6286}
6287
6288multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6289 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6290 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6291 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6292}
6293multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6294 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6295 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6296 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6297}
6298
6299defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6300defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6301defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6302
6303defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6304defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6305defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6306
6307defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6308defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6309defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6310
6311defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6312defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6313defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6314
6315defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6316defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6317defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6318
6319defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6320defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6321defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006322
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006323let Predicates = [HasAVX512, NoVLX] in {
6324def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6325 (v8i16 (EXTRACT_SUBREG
6326 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6327 VR256X:$src, sub_ymm)))), sub_xmm))>;
6328def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6329 (v4i32 (EXTRACT_SUBREG
6330 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6331 VR256X:$src, sub_ymm)))), sub_xmm))>;
6332}
6333
6334let Predicates = [HasBWI, NoVLX] in {
6335def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6336 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6337 VR256X:$src, sub_ymm))), sub_xmm))>;
6338}
6339
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006340multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
6341 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
6342 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006343
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006344 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6345 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6346 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6347 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006348
6349 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006350 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6351 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6352 (DestInfo.VT (LdFrag addr:$src))>,
6353 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006354 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006355}
6356
Igor Bregerc7ba5692016-02-24 08:15:20 +00006357// support full register inputs (like SSE paterns)
6358multiclass avx512_extend_lowering<SDNode OpNode, X86VectorVTInfo To,
6359 X86VectorVTInfo From, SubRegIndex SubRegIdx> {
6360 def : Pat<(To.VT (OpNode (From.VT From.RC:$src))),
6361 (!cast<Instruction>(NAME#To.ZSuffix#"rr")
6362 (EXTRACT_SUBREG From.RC:$src, SubRegIdx))>;
6363}
6364
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006365multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
6366 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6367 let Predicates = [HasVLX, HasBWI] in {
6368 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
6369 v16i8x_info, i64mem, LdFrag, OpNode>,
6370 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006371
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006372 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
6373 v16i8x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006374 avx512_extend_lowering<OpNode, v16i16x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006375 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6376 }
6377 let Predicates = [HasBWI] in {
6378 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
6379 v32i8x_info, i256mem, LdFrag, OpNode>,
6380 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6381 }
6382}
6383
6384multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6385 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6386 let Predicates = [HasVLX, HasAVX512] in {
6387 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6388 v16i8x_info, i32mem, LdFrag, OpNode>,
6389 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6390
6391 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6392 v16i8x_info, i64mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006393 avx512_extend_lowering<OpNode, v8i32x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006394 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6395 }
6396 let Predicates = [HasAVX512] in {
6397 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6398 v16i8x_info, i128mem, LdFrag, OpNode>,
6399 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6400 }
6401}
6402
6403multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6404 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6405 let Predicates = [HasVLX, HasAVX512] in {
6406 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6407 v16i8x_info, i16mem, LdFrag, OpNode>,
6408 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6409
6410 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6411 v16i8x_info, i32mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006412 avx512_extend_lowering<OpNode, v4i64x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006413 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6414 }
6415 let Predicates = [HasAVX512] in {
6416 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6417 v16i8x_info, i64mem, LdFrag, OpNode>,
6418 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6419 }
6420}
6421
6422multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6423 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6424 let Predicates = [HasVLX, HasAVX512] in {
6425 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6426 v8i16x_info, i64mem, LdFrag, OpNode>,
6427 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6428
6429 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6430 v8i16x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006431 avx512_extend_lowering<OpNode, v8i32x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006432 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6433 }
6434 let Predicates = [HasAVX512] in {
6435 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6436 v16i16x_info, i256mem, LdFrag, OpNode>,
6437 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6438 }
6439}
6440
6441multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6442 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6443 let Predicates = [HasVLX, HasAVX512] in {
6444 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6445 v8i16x_info, i32mem, LdFrag, OpNode>,
6446 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6447
6448 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6449 v8i16x_info, i64mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006450 avx512_extend_lowering<OpNode, v4i64x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006451 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6452 }
6453 let Predicates = [HasAVX512] in {
6454 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6455 v8i16x_info, i128mem, LdFrag, OpNode>,
6456 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6457 }
6458}
6459
6460multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6461 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6462
6463 let Predicates = [HasVLX, HasAVX512] in {
6464 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6465 v4i32x_info, i64mem, LdFrag, OpNode>,
6466 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6467
6468 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6469 v4i32x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006470 avx512_extend_lowering<OpNode, v4i64x_info, v8i32x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006471 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6472 }
6473 let Predicates = [HasAVX512] in {
6474 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6475 v8i32x_info, i256mem, LdFrag, OpNode>,
6476 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6477 }
6478}
6479
6480defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6481defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6482defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6483defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6484defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6485defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
6486
6487
6488defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6489defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6490defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6491defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6492defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6493defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006494
6495//===----------------------------------------------------------------------===//
6496// GATHER - SCATTER Operations
6497
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006498multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6499 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006500 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6501 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006502 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6503 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006504 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006505 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006506 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6507 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6508 vectoraddr:$src2))]>, EVEX, EVEX_K,
6509 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006510}
Cameron McInally45325962014-03-26 13:50:50 +00006511
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006512multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6513 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6514 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006515 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006516 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006517 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006518let Predicates = [HasVLX] in {
6519 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006520 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006521 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006522 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006523 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006524 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006525 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006526 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006527}
Cameron McInally45325962014-03-26 13:50:50 +00006528}
6529
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006530multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6531 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006532 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006533 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006534 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006535 mgatherv8i64>, EVEX_V512;
6536let Predicates = [HasVLX] in {
6537 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006538 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006539 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006540 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006541 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006542 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006543 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6544 vx64xmem, mgatherv2i64>, EVEX_V128;
6545}
Cameron McInally45325962014-03-26 13:50:50 +00006546}
Michael Liao5bf95782014-12-04 05:20:33 +00006547
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006548
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006549defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6550 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6551
6552defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6553 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006554
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006555multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6556 X86MemOperand memop, PatFrag ScatterNode> {
6557
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006558let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006559
6560 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6561 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006562 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006563 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6564 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6565 _.KRCWM:$mask, vectoraddr:$dst))]>,
6566 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006567}
6568
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006569multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6570 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6571 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006572 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006573 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006574 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006575let Predicates = [HasVLX] in {
6576 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006577 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006578 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006579 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006580 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006581 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006582 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006583 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006584}
Cameron McInally45325962014-03-26 13:50:50 +00006585}
6586
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006587multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6588 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006589 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006590 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006591 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006592 mscatterv8i64>, EVEX_V512;
6593let Predicates = [HasVLX] in {
6594 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006595 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006596 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006597 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006598 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006599 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006600 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6601 vx64xmem, mscatterv2i64>, EVEX_V128;
6602}
Cameron McInally45325962014-03-26 13:50:50 +00006603}
6604
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006605defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6606 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006607
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006608defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6609 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006610
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006611// prefetch
6612multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6613 RegisterClass KRC, X86MemOperand memop> {
6614 let Predicates = [HasPFI], hasSideEffects = 1 in
6615 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006616 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006617 []>, EVEX, EVEX_K;
6618}
6619
6620defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006621 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006622
6623defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006624 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006625
6626defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006627 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006628
6629defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006630 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006631
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006632defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006633 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006634
6635defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006636 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006637
6638defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006639 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006640
6641defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006642 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006643
6644defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006645 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006646
6647defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006648 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006649
6650defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006651 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006652
6653defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006654 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006655
6656defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006657 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006658
6659defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006660 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006661
6662defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006663 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006664
6665defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006666 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006667
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006668// Helper fragments to match sext vXi1 to vXiY.
6669def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6670def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6671
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006672multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006673def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006674 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006675 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6676}
Michael Liao5bf95782014-12-04 05:20:33 +00006677
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006678multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6679 string OpcodeStr, Predicate prd> {
6680let Predicates = [prd] in
6681 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6682
6683 let Predicates = [prd, HasVLX] in {
6684 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6685 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6686 }
6687}
6688
6689multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6690 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6691 HasBWI>;
6692 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6693 HasBWI>, VEX_W;
6694 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6695 HasDQI>;
6696 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6697 HasDQI>, VEX_W;
6698}
Michael Liao5bf95782014-12-04 05:20:33 +00006699
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006700defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006701
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006702multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00006703 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6704 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
6705 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
6706}
6707
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006708// Use 512bit version to implement 128/256 bit in case NoVLX.
6709multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00006710 X86VectorVTInfo _> {
6711
6712 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
6713 (_.KVT (COPY_TO_REGCLASS
6714 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006715 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00006716 _.RC:$src, _.SubRegIdx)),
6717 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006718}
6719
6720multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00006721 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6722 let Predicates = [prd] in
6723 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6724 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006725
6726 let Predicates = [prd, HasVLX] in {
6727 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006728 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006729 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006730 EVEX_V128;
6731 }
6732 let Predicates = [prd, NoVLX] in {
6733 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
6734 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006735 }
6736}
6737
6738defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6739 avx512vl_i8_info, HasBWI>;
6740defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6741 avx512vl_i16_info, HasBWI>, VEX_W;
6742defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6743 avx512vl_i32_info, HasDQI>;
6744defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6745 avx512vl_i64_info, HasDQI>, VEX_W;
6746
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006747//===----------------------------------------------------------------------===//
6748// AVX-512 - COMPRESS and EXPAND
6749//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006750
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006751multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6752 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006753 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006754 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006755 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006756
6757 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006758 def mr : AVX5128I<opc, MRMDestMem, (outs),
6759 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006760 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006761 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6762
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006763 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6764 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006765 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006766 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006767 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006768 addr:$dst)]>,
6769 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6770 }
6771}
6772
6773multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6774 AVX512VLVectorVTInfo VTInfo> {
6775 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6776
6777 let Predicates = [HasVLX] in {
6778 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6779 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6780 }
6781}
6782
6783defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6784 EVEX;
6785defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6786 EVEX, VEX_W;
6787defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6788 EVEX;
6789defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6790 EVEX, VEX_W;
6791
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006792// expand
6793multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6794 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006795 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006796 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006797 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006798
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006799 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006800 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6801 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6802 (_.VT (X86expand (_.VT (bitconvert
6803 (_.LdFrag addr:$src1)))))>,
6804 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006805}
6806
6807multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6808 AVX512VLVectorVTInfo VTInfo> {
6809 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6810
6811 let Predicates = [HasVLX] in {
6812 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6813 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6814 }
6815}
6816
6817defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6818 EVEX;
6819defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6820 EVEX, VEX_W;
6821defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6822 EVEX;
6823defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6824 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006825
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006826//handle instruction reg_vec1 = op(reg_vec,imm)
6827// op(mem_vec,imm)
6828// op(broadcast(eltVt),imm)
6829//all instruction created with FROUND_CURRENT
6830multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6831 X86VectorVTInfo _>{
6832 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6833 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00006834 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006835 (OpNode (_.VT _.RC:$src1),
6836 (i32 imm:$src2),
6837 (i32 FROUND_CURRENT))>;
6838 let mayLoad = 1 in {
6839 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6840 (ins _.MemOp:$src1, i32u8imm:$src2),
6841 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6842 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6843 (i32 imm:$src2),
6844 (i32 FROUND_CURRENT))>;
6845 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6846 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6847 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6848 "${src1}"##_.BroadcastStr##", $src2",
6849 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6850 (i32 imm:$src2),
6851 (i32 FROUND_CURRENT))>, EVEX_B;
6852 }
6853}
6854
6855//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6856multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6857 SDNode OpNode, X86VectorVTInfo _>{
6858 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6859 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006860 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006861 "$src1, {sae}, $src2",
6862 (OpNode (_.VT _.RC:$src1),
6863 (i32 imm:$src2),
6864 (i32 FROUND_NO_EXC))>, EVEX_B;
6865}
6866
6867multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6868 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6869 let Predicates = [prd] in {
6870 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6871 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6872 EVEX_V512;
6873 }
6874 let Predicates = [prd, HasVLX] in {
6875 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6876 EVEX_V128;
6877 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6878 EVEX_V256;
6879 }
6880}
6881
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006882//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6883// op(reg_vec2,mem_vec,imm)
6884// op(reg_vec2,broadcast(eltVt),imm)
6885//all instruction created with FROUND_CURRENT
6886multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6887 X86VectorVTInfo _>{
6888 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006889 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006890 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6891 (OpNode (_.VT _.RC:$src1),
6892 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006893 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006894 (i32 FROUND_CURRENT))>;
6895 let mayLoad = 1 in {
6896 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006897 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006898 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6899 (OpNode (_.VT _.RC:$src1),
6900 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006901 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006902 (i32 FROUND_CURRENT))>;
6903 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006904 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006905 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6906 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6907 (OpNode (_.VT _.RC:$src1),
6908 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006909 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006910 (i32 FROUND_CURRENT))>, EVEX_B;
6911 }
6912}
6913
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006914//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6915// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006916multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6917 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6918
6919 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6920 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
6921 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6922 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6923 (SrcInfo.VT SrcInfo.RC:$src2),
6924 (i8 imm:$src3)))>;
6925 let mayLoad = 1 in
6926 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6927 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
6928 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6929 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6930 (SrcInfo.VT (bitconvert
6931 (SrcInfo.LdFrag addr:$src2))),
6932 (i8 imm:$src3)))>;
6933}
6934
6935//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6936// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006937// op(reg_vec2,broadcast(eltVt),imm)
6938multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00006939 X86VectorVTInfo _>:
6940 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
6941
6942 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006943 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6944 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6945 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6946 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6947 (OpNode (_.VT _.RC:$src1),
6948 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6949 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006950}
6951
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006952//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6953// op(reg_vec2,mem_scalar,imm)
6954//all instruction created with FROUND_CURRENT
6955multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6956 X86VectorVTInfo _> {
6957
6958 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006959 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006960 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6961 (OpNode (_.VT _.RC:$src1),
6962 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006963 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006964 (i32 FROUND_CURRENT))>;
6965 let mayLoad = 1 in {
6966 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006967 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006968 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6969 (OpNode (_.VT _.RC:$src1),
6970 (_.VT (scalar_to_vector
6971 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006972 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006973 (i32 FROUND_CURRENT))>;
6974
6975 let isAsmParserOnly = 1 in {
6976 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6977 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6978 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6979 []>;
6980 }
6981 }
6982}
6983
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006984//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6985multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6986 SDNode OpNode, X86VectorVTInfo _>{
6987 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006988 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006989 OpcodeStr, "$src3, {sae}, $src2, $src1",
6990 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006991 (OpNode (_.VT _.RC:$src1),
6992 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006993 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006994 (i32 FROUND_NO_EXC))>, EVEX_B;
6995}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006996//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6997multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
6998 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006999 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7000 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007001 OpcodeStr, "$src3, {sae}, $src2, $src1",
7002 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007003 (OpNode (_.VT _.RC:$src1),
7004 (_.VT _.RC:$src2),
7005 (i32 imm:$src3),
7006 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007007}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007008
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007009multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7010 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007011 let Predicates = [prd] in {
7012 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007013 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007014 EVEX_V512;
7015
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007016 }
7017 let Predicates = [prd, HasVLX] in {
7018 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007019 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007020 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007021 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007022 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007023}
7024
Igor Breger2ae0fe32015-08-31 11:14:02 +00007025multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7026 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7027 let Predicates = [HasBWI] in {
7028 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7029 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7030 }
7031 let Predicates = [HasBWI, HasVLX] in {
7032 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7033 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7034 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7035 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7036 }
7037}
7038
Igor Breger00d9f842015-06-08 14:03:17 +00007039multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7040 bits<8> opc, SDNode OpNode>{
7041 let Predicates = [HasAVX512] in {
7042 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7043 }
7044 let Predicates = [HasAVX512, HasVLX] in {
7045 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7046 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7047 }
7048}
7049
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007050multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7051 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7052 let Predicates = [prd] in {
7053 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7054 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007055 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007056}
7057
Igor Breger1e58e8a2015-09-02 11:18:55 +00007058multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7059 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7060 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7061 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7062 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7063 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007064}
7065
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007066
Igor Breger1e58e8a2015-09-02 11:18:55 +00007067defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7068 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7069defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7070 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7071defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7072 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7073
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007074
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007075defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7076 0x50, X86VRange, HasDQI>,
7077 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7078defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7079 0x50, X86VRange, HasDQI>,
7080 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7081
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007082defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7083 0x51, X86VRange, HasDQI>,
7084 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7085defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7086 0x51, X86VRange, HasDQI>,
7087 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7088
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007089defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7090 0x57, X86Reduces, HasDQI>,
7091 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7092defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7093 0x57, X86Reduces, HasDQI>,
7094 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007095
Igor Breger1e58e8a2015-09-02 11:18:55 +00007096defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7097 0x27, X86GetMants, HasAVX512>,
7098 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7099defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7100 0x27, X86GetMants, HasAVX512>,
7101 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7102
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007103multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7104 bits<8> opc, SDNode OpNode = X86Shuf128>{
7105 let Predicates = [HasAVX512] in {
7106 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7107
7108 }
7109 let Predicates = [HasAVX512, HasVLX] in {
7110 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7111 }
7112}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007113let Predicates = [HasAVX512] in {
7114def : Pat<(v16f32 (ffloor VR512:$src)),
7115 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7116def : Pat<(v16f32 (fnearbyint VR512:$src)),
7117 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7118def : Pat<(v16f32 (fceil VR512:$src)),
7119 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7120def : Pat<(v16f32 (frint VR512:$src)),
7121 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7122def : Pat<(v16f32 (ftrunc VR512:$src)),
7123 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7124
7125def : Pat<(v8f64 (ffloor VR512:$src)),
7126 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7127def : Pat<(v8f64 (fnearbyint VR512:$src)),
7128 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7129def : Pat<(v8f64 (fceil VR512:$src)),
7130 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7131def : Pat<(v8f64 (frint VR512:$src)),
7132 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7133def : Pat<(v8f64 (ftrunc VR512:$src)),
7134 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7135}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007136
7137defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7138 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7139defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7140 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7141defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7142 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7143defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7144 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007145
Craig Topperc48fa892015-12-27 19:45:21 +00007146multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007147 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7148 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007149}
7150
Craig Topperc48fa892015-12-27 19:45:21 +00007151defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007152 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007153defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007154 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007155
Igor Breger2ae0fe32015-08-31 11:14:02 +00007156multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
7157 let Predicates = p in
7158 def NAME#_.VTName#rri:
7159 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7160 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7161 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7162}
7163
7164multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
7165 avx512_vpalign_lowering<_.info512, [HasBWI]>,
7166 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
7167 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
7168
7169defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
7170 avx512vl_i8_info, avx512vl_i8_info>,
7171 avx512_vpalign_lowering_common<avx512vl_i16_info>,
7172 avx512_vpalign_lowering_common<avx512vl_i32_info>,
7173 avx512_vpalign_lowering_common<avx512vl_f32_info>,
7174 avx512_vpalign_lowering_common<avx512vl_i64_info>,
7175 avx512_vpalign_lowering_common<avx512vl_f64_info>,
7176 EVEX_CD8<8, CD8VF>;
7177
Igor Bregerf3ded812015-08-31 13:09:30 +00007178defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7179 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7180
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007181multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7182 X86VectorVTInfo _> {
7183 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007184 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007185 "$src1", "$src1",
7186 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7187
7188 let mayLoad = 1 in
7189 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007190 (ins _.MemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007191 "$src1", "$src1",
7192 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7193 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
7194}
7195
7196multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7197 X86VectorVTInfo _> :
7198 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
7199 let mayLoad = 1 in
7200 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007201 (ins _.ScalarMemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007202 "${src1}"##_.BroadcastStr,
7203 "${src1}"##_.BroadcastStr,
7204 (_.VT (OpNode (X86VBroadcast
7205 (_.ScalarLdFrag addr:$src1))))>,
7206 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
7207}
7208
7209multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7210 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7211 let Predicates = [prd] in
7212 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7213
7214 let Predicates = [prd, HasVLX] in {
7215 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7216 EVEX_V256;
7217 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7218 EVEX_V128;
7219 }
7220}
7221
7222multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7223 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7224 let Predicates = [prd] in
7225 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7226 EVEX_V512;
7227
7228 let Predicates = [prd, HasVLX] in {
7229 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7230 EVEX_V256;
7231 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7232 EVEX_V128;
7233 }
7234}
7235
7236multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7237 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007238 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007239 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007240 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7241 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007242}
7243
7244multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7245 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007246 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7247 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007248}
7249
7250multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7251 bits<8> opc_d, bits<8> opc_q,
7252 string OpcodeStr, SDNode OpNode> {
7253 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7254 HasAVX512>,
7255 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7256 HasBWI>;
7257}
7258
7259defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7260
7261def : Pat<(xor
7262 (bc_v16i32 (v16i1sextv16i32)),
7263 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7264 (VPABSDZrr VR512:$src)>;
7265def : Pat<(xor
7266 (bc_v8i64 (v8i1sextv8i64)),
7267 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7268 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007269
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007270multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7271
7272 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007273}
7274
7275defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7276defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7277
Igor Breger24cab0f2015-11-16 07:22:00 +00007278//===---------------------------------------------------------------------===//
7279// Replicate Single FP - MOVSHDUP and MOVSLDUP
7280//===---------------------------------------------------------------------===//
7281multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7282 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7283 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007284}
7285
7286defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7287defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007288
7289//===----------------------------------------------------------------------===//
7290// AVX-512 - MOVDDUP
7291//===----------------------------------------------------------------------===//
7292
7293multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7294 X86VectorVTInfo _> {
7295 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7296 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7297 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
7298 let mayLoad = 1 in
7299 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7300 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7301 (_.VT (OpNode (_.VT (scalar_to_vector
7302 (_.ScalarLdFrag addr:$src)))))>,
7303 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
7304}
7305
7306multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7307 AVX512VLVectorVTInfo VTInfo> {
7308
7309 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7310
7311 let Predicates = [HasAVX512, HasVLX] in {
7312 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7313 EVEX_V256;
7314 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7315 EVEX_V128;
7316 }
7317}
7318
7319multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7320 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7321 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007322}
7323
7324defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7325
7326def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7327 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7328def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7329 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7330
Igor Bregerf2460112015-07-26 14:41:44 +00007331//===----------------------------------------------------------------------===//
7332// AVX-512 - Unpack Instructions
7333//===----------------------------------------------------------------------===//
Craig Topperdb290662016-05-01 05:57:06 +00007334defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512>;
7335defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +00007336
7337defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7338 SSE_INTALU_ITINS_P, HasBWI>;
7339defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7340 SSE_INTALU_ITINS_P, HasBWI>;
7341defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7342 SSE_INTALU_ITINS_P, HasBWI>;
7343defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7344 SSE_INTALU_ITINS_P, HasBWI>;
7345
7346defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7347 SSE_INTALU_ITINS_P, HasAVX512>;
7348defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7349 SSE_INTALU_ITINS_P, HasAVX512>;
7350defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7351 SSE_INTALU_ITINS_P, HasAVX512>;
7352defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7353 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007354
7355//===----------------------------------------------------------------------===//
7356// AVX-512 - Extract & Insert Integer Instructions
7357//===----------------------------------------------------------------------===//
7358
7359multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7360 X86VectorVTInfo _> {
7361 let mayStore = 1 in
7362 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7363 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7364 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7365 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7366 imm:$src2)))),
7367 addr:$dst)]>,
7368 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
7369}
7370
7371multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7372 let Predicates = [HasBWI] in {
7373 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7374 (ins _.RC:$src1, u8imm:$src2),
7375 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7376 [(set GR32orGR64:$dst,
7377 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7378 EVEX, TAPD;
7379
7380 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7381 }
7382}
7383
7384multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7385 let Predicates = [HasBWI] in {
7386 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7387 (ins _.RC:$src1, u8imm:$src2),
7388 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7389 [(set GR32orGR64:$dst,
7390 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7391 EVEX, PD;
7392
Craig Topper99f6b622016-05-01 01:03:56 +00007393 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00007394 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7395 (ins _.RC:$src1, u8imm:$src2),
7396 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7397 EVEX, TAPD;
7398
Igor Bregerdefab3c2015-10-08 12:55:01 +00007399 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7400 }
7401}
7402
7403multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7404 RegisterClass GRC> {
7405 let Predicates = [HasDQI] in {
7406 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7407 (ins _.RC:$src1, u8imm:$src2),
7408 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7409 [(set GRC:$dst,
7410 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7411 EVEX, TAPD;
7412
7413 let mayStore = 1 in
7414 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7415 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7416 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7417 [(store (extractelt (_.VT _.RC:$src1),
7418 imm:$src2),addr:$dst)]>,
7419 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
7420 }
7421}
7422
7423defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7424defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7425defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7426defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7427
7428multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7429 X86VectorVTInfo _, PatFrag LdFrag> {
7430 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7431 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7432 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7433 [(set _.RC:$dst,
7434 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7435 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7436}
7437
7438multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7439 X86VectorVTInfo _, PatFrag LdFrag> {
7440 let Predicates = [HasBWI] in {
7441 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7442 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7443 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7444 [(set _.RC:$dst,
7445 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7446
7447 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7448 }
7449}
7450
7451multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7452 X86VectorVTInfo _, RegisterClass GRC> {
7453 let Predicates = [HasDQI] in {
7454 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7455 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7456 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7457 [(set _.RC:$dst,
7458 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7459 EVEX_4V, TAPD;
7460
7461 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7462 _.ScalarLdFrag>, TAPD;
7463 }
7464}
7465
7466defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7467 extloadi8>, TAPD;
7468defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7469 extloadi16>, PD;
7470defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7471defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007472//===----------------------------------------------------------------------===//
7473// VSHUFPS - VSHUFPD Operations
7474//===----------------------------------------------------------------------===//
7475multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7476 AVX512VLVectorVTInfo VTInfo_FP>{
7477 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7478 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7479 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007480}
7481
7482defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7483defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007484//===----------------------------------------------------------------------===//
7485// AVX-512 - Byte shift Left/Right
7486//===----------------------------------------------------------------------===//
7487
7488multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7489 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7490 def rr : AVX512<opc, MRMr,
7491 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7492 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7493 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
7494 let mayLoad = 1 in
7495 def rm : AVX512<opc, MRMm,
7496 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7497 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007498 [(set _.RC:$dst,(_.VT (OpNode
Asaf Badouhd2c35992015-09-02 14:21:54 +00007499 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
7500}
7501
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007502multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007503 Format MRMm, string OpcodeStr, Predicate prd>{
7504 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007505 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007506 OpcodeStr, v8i64_info>, EVEX_V512;
7507 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007508 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007509 OpcodeStr, v4i64x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007510 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007511 OpcodeStr, v2i64x_info>, EVEX_V128;
7512 }
7513}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007514defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007515 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007516defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007517 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7518
7519
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007520multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007521 string OpcodeStr, X86VectorVTInfo _dst,
7522 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007523 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007524 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007525 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007526 [(set _dst.RC:$dst,(_dst.VT
7527 (OpNode (_src.VT _src.RC:$src1),
7528 (_src.VT _src.RC:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007529 let mayLoad = 1 in
7530 def rm : AVX512BI<opc, MRMSrcMem,
Cong Houdb6220f2015-11-24 19:51:26 +00007531 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007532 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007533 [(set _dst.RC:$dst,(_dst.VT
7534 (OpNode (_src.VT _src.RC:$src1),
7535 (_src.VT (bitconvert
Asaf Badouhd2c35992015-09-02 14:21:54 +00007536 (_src.LdFrag addr:$src2))))))]>;
7537}
7538
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007539multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007540 string OpcodeStr, Predicate prd> {
7541 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007542 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7543 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007544 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007545 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7546 v32i8x_info>, EVEX_V256;
7547 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7548 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007549 }
7550}
7551
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007552defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007553 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007554
7555multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7556 X86VectorVTInfo _>{
7557 let Constraints = "$src1 = $dst" in {
7558 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7559 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007560 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007561 (OpNode (_.VT _.RC:$src1),
7562 (_.VT _.RC:$src2),
7563 (_.VT _.RC:$src3),
7564 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
7565 let mayLoad = 1 in {
7566 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7567 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007568 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007569 (OpNode (_.VT _.RC:$src1),
7570 (_.VT _.RC:$src2),
7571 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7572 (i8 imm:$src4))>,
7573 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7574 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7575 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7576 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7577 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7578 (OpNode (_.VT _.RC:$src1),
7579 (_.VT _.RC:$src2),
7580 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7581 (i8 imm:$src4))>, EVEX_B,
7582 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7583 }
7584 }// Constraints = "$src1 = $dst"
7585}
7586
7587multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7588 let Predicates = [HasAVX512] in
7589 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7590 let Predicates = [HasAVX512, HasVLX] in {
7591 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7592 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7593 }
7594}
7595
7596defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7597defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7598
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007599//===----------------------------------------------------------------------===//
7600// AVX-512 - FixupImm
7601//===----------------------------------------------------------------------===//
7602
7603multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
7604 X86VectorVTInfo _>{
7605 let Constraints = "$src1 = $dst" in {
7606 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7607 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7608 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7609 (OpNode (_.VT _.RC:$src1),
7610 (_.VT _.RC:$src2),
7611 (_.IntVT _.RC:$src3),
7612 (i32 imm:$src4),
7613 (i32 FROUND_CURRENT))>;
7614 let mayLoad = 1 in {
7615 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7616 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007617 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007618 (OpNode (_.VT _.RC:$src1),
7619 (_.VT _.RC:$src2),
7620 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
7621 (i32 imm:$src4),
7622 (i32 FROUND_CURRENT))>;
7623 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7624 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7625 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7626 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7627 (OpNode (_.VT _.RC:$src1),
7628 (_.VT _.RC:$src2),
7629 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7630 (i32 imm:$src4),
7631 (i32 FROUND_CURRENT))>, EVEX_B;
7632 }
7633 } // Constraints = "$src1 = $dst"
7634}
7635
7636multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
7637 SDNode OpNode, X86VectorVTInfo _>{
7638let Constraints = "$src1 = $dst" in {
7639 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7640 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007641 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007642 "$src2, $src3, {sae}, $src4",
7643 (OpNode (_.VT _.RC:$src1),
7644 (_.VT _.RC:$src2),
7645 (_.IntVT _.RC:$src3),
7646 (i32 imm:$src4),
7647 (i32 FROUND_NO_EXC))>, EVEX_B;
7648 }
7649}
7650
7651multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
7652 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
7653 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in {
7654 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7655 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7656 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7657 (OpNode (_.VT _.RC:$src1),
7658 (_.VT _.RC:$src2),
7659 (_src3VT.VT _src3VT.RC:$src3),
7660 (i32 imm:$src4),
7661 (i32 FROUND_CURRENT))>;
7662
7663 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7664 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7665 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7666 "$src2, $src3, {sae}, $src4",
7667 (OpNode (_.VT _.RC:$src1),
7668 (_.VT _.RC:$src2),
7669 (_src3VT.VT _src3VT.RC:$src3),
7670 (i32 imm:$src4),
7671 (i32 FROUND_NO_EXC))>, EVEX_B;
7672 let mayLoad = 1 in
7673 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7674 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7675 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7676 (OpNode (_.VT _.RC:$src1),
7677 (_.VT _.RC:$src2),
7678 (_src3VT.VT (scalar_to_vector
7679 (_src3VT.ScalarLdFrag addr:$src3))),
7680 (i32 imm:$src4),
7681 (i32 FROUND_CURRENT))>;
7682 }
7683}
7684
7685multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
7686 let Predicates = [HasAVX512] in
7687 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7688 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7689 AVX512AIi8Base, EVEX_4V, EVEX_V512;
7690 let Predicates = [HasAVX512, HasVLX] in {
7691 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
7692 AVX512AIi8Base, EVEX_4V, EVEX_V128;
7693 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
7694 AVX512AIi8Base, EVEX_4V, EVEX_V256;
7695 }
7696}
7697
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007698defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7699 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007700 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007701defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7702 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007703 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007704defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007705 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007706defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007707 EVEX_CD8<64, CD8VF>, VEX_W;