blob: 6c8af0c3689c87668adcb9cdc7fd2ed4e3b11691 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt240b9b62013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Anderson718cb662007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000028#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/Constants.h"
30#include "llvm/IR/DerivedTypes.h"
31#include "llvm/IR/Function.h"
32#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000033#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000035#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000037#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000038using namespace llvm;
39
Bill Schmidt212af6a2013-02-06 17:33:58 +000040static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
41 CCValAssign::LocInfo &LocInfo,
42 ISD::ArgFlagsTy &ArgFlags,
43 CCState &State);
44static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000045 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000046 CCValAssign::LocInfo &LocInfo,
47 ISD::ArgFlagsTy &ArgFlags,
48 CCState &State);
Bill Schmidt212af6a2013-02-06 17:33:58 +000049static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
50 MVT &LocVT,
51 CCValAssign::LocInfo &LocInfo,
52 ISD::ArgFlagsTy &ArgFlags,
53 CCState &State);
Tilmann Schellerffd02002009-07-03 06:45:56 +000054
Hal Finkel77838f92012-06-04 02:21:00 +000055static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
56cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000057
Hal Finkel71ffcfe2012-06-10 19:32:29 +000058static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
59cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
60
Hal Finkel2d37f7b2013-03-15 15:27:13 +000061static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
62cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
63
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
65 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000066 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000067
Bill Schmidt240b9b62013-05-13 19:34:37 +000068 if (TM.getSubtargetImpl()->isSVR4ABI())
69 return new PPC64LinuxTargetObjectFile();
70
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000071 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000072}
73
Chris Lattner331d1bc2006-11-02 01:44:04 +000074PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000075 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000076 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Hal Finkel7ee74a62013-03-21 21:37:52 +000077 PPCRegInfo = TM.getRegisterInfo();
Hal Finkelff56d1a2013-04-05 23:29:01 +000078 PPCII = TM.getInstrInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +000079
Nate Begeman405e3ec2005-10-21 00:02:42 +000080 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000081
Chris Lattnerd145a612005-09-27 22:18:25 +000082 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000083 setUseUnderscoreSetJmp(true);
84 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000085
Chris Lattner749dc722010-10-10 18:34:00 +000086 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
87 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000088 bool isPPC64 = Subtarget->isPPC64();
89 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000090
Chris Lattner7c5a3d32005-08-16 17:14:42 +000091 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000092 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
93 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
94 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000095
Evan Chengc5484282006-10-04 00:56:09 +000096 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000097 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
98 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000099
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000101
Chris Lattner94e509c2006-11-10 23:58:45 +0000102 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
104 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
105 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
106 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
107 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
108 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
109 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
110 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
111 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
112 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000113
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000114 // This is used in the ppcf128->int sequence. Note it has different semantics
115 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000117
Roman Divacky0016f732012-08-16 18:19:29 +0000118 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000119 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
120 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
121 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
122 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
123 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidtcd7a1552013-04-03 13:05:44 +0000124 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000125
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000126 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::SREM, MVT::i32, Expand);
128 setOperationAction(ISD::UREM, MVT::i32, Expand);
129 setOperationAction(ISD::SREM, MVT::i64, Expand);
130 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000131
132 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
134 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
135 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
136 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
137 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
138 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
139 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
140 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000141
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000142 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FSIN , MVT::f64, Expand);
144 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000145 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::FREM , MVT::f64, Expand);
147 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000148 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::FSIN , MVT::f32, Expand);
150 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000151 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FREM , MVT::f32, Expand);
153 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000154 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000155
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000158 // If we're enabling GP optimizations, use hardware square root
Hal Finkel827307b2013-04-03 04:01:11 +0000159 if (!Subtarget->hasFSQRT() &&
160 !(TM.Options.UnsafeFPMath &&
161 Subtarget->hasFRSQRTE() && Subtarget->hasFRE()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel827307b2013-04-03 04:01:11 +0000163
164 if (!Subtarget->hasFSQRT() &&
165 !(TM.Options.UnsafeFPMath &&
166 Subtarget->hasFRSQRTES() && Subtarget->hasFRES()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000168
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
170 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000171
Hal Finkelf5d5c432013-03-29 08:57:48 +0000172 if (Subtarget->hasFPRND()) {
173 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
174 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
175 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
176
177 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
178 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
179 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
180
181 // frin does not implement "ties to even." Thus, this is safe only in
182 // fast-math mode.
183 if (TM.Options.UnsafeFPMath) {
184 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
185 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
Hal Finkel0882fd62013-03-29 19:41:55 +0000186
187 // These need to set FE_INEXACT, and use a custom inserter.
188 setOperationAction(ISD::FRINT, MVT::f64, Legal);
189 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Hal Finkelf5d5c432013-03-29 08:57:48 +0000190 }
191 }
192
Nate Begemand88fc032006-01-14 03:14:10 +0000193 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000196 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
197 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000200 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
201 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000202
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000203 if (Subtarget->hasPOPCNTD()) {
Hal Finkel1fce8832013-04-01 15:58:15 +0000204 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000205 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
206 } else {
207 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
208 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
209 }
210
Nate Begeman35ef9132006-01-11 21:21:00 +0000211 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
213 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000214
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000215 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::SELECT, MVT::i32, Expand);
217 setOperationAction(ISD::SELECT, MVT::i64, Expand);
218 setOperationAction(ISD::SELECT, MVT::f32, Expand);
219 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000220
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000221 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
223 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000224
Nate Begeman750ac1b2006-02-01 07:19:44 +0000225 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000227
Nate Begeman81e80972006-03-17 01:40:33 +0000228 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000230
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Chris Lattnerf7605322005-08-31 21:09:52 +0000233 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000235
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000236 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
238 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000239
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000240 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
241 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
242 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
243 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000244
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000245 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000247
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
249 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
250 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
251 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Hal Finkele9150472013-03-27 19:10:42 +0000253 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel7ee74a62013-03-21 21:37:52 +0000254 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
255 // support continuation, user-level threading, and etc.. As a result, no
256 // other SjLj exception interfaces are implemented and please don't build
257 // your own exception handling based on them.
258 // LLVM/Clang supports zero-cost DWARF exception handling.
259 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
260 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000261
262 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000263 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
265 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000266 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
268 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
269 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
270 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000271 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
273 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000274
Nate Begeman1db3c922008-08-11 17:36:31 +0000275 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000277
278 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000279 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
280 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000281
Nate Begemanacc398c2006-01-25 18:21:52 +0000282 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000284
Evan Cheng769951f2012-07-02 22:39:56 +0000285 if (Subtarget->isSVR4ABI()) {
286 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000287 // VAARG always uses double-word chunks, so promote anything smaller.
288 setOperationAction(ISD::VAARG, MVT::i1, Promote);
289 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
290 setOperationAction(ISD::VAARG, MVT::i8, Promote);
291 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
292 setOperationAction(ISD::VAARG, MVT::i16, Promote);
293 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
294 setOperationAction(ISD::VAARG, MVT::i32, Promote);
295 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
296 setOperationAction(ISD::VAARG, MVT::Other, Expand);
297 } else {
298 // VAARG is custom lowered with the 32-bit SVR4 ABI.
299 setOperationAction(ISD::VAARG, MVT::Other, Custom);
300 setOperationAction(ISD::VAARG, MVT::i64, Custom);
301 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000302 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000304
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000305 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
307 setOperationAction(ISD::VAEND , MVT::Other, Expand);
308 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
309 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
310 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
311 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000312
Chris Lattner6d92cad2006-03-26 10:06:40 +0000313 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000315
Hal Finkelb1fd3cd2013-05-15 21:37:41 +0000316 // To handle counter-based loop conditions.
317 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
318
Dale Johannesen53e4e442008-11-07 22:54:33 +0000319 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
321 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
322 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
323 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
324 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
325 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
326 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
327 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
328 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
329 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
330 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
331 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000332
Evan Cheng769951f2012-07-02 22:39:56 +0000333 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000334 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
336 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
337 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
338 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000339 // This is just the low 32 bits of a (signed) fp->i64 conversion.
340 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000342
Hal Finkel46479192013-04-01 17:52:07 +0000343 if (PPCSubTarget.hasLFIWAX() || Subtarget->isPPC64())
Hal Finkel9ad0f492013-03-31 01:58:02 +0000344 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000345 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000346 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000348 }
349
Hal Finkel46479192013-04-01 17:52:07 +0000350 // With the instructions enabled under FPCVT, we can do everything.
351 if (PPCSubTarget.hasFPCVT()) {
352 if (Subtarget->has64BitSupport()) {
353 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
354 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
355 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
356 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
357 }
358
359 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
361 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
362 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
363 }
364
Evan Cheng769951f2012-07-02 22:39:56 +0000365 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000366 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000367 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000368 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000370 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
372 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
373 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000374 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000375 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
377 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
378 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000379 }
Evan Chengd30bf012006-03-01 01:11:20 +0000380
Evan Cheng769951f2012-07-02 22:39:56 +0000381 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000382 // First set operation action for all vector types to expand. Then we
383 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
385 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
386 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000387
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000388 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000389 setOperationAction(ISD::ADD , VT, Legal);
390 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000391
Chris Lattner7ff7e672006-04-04 17:25:31 +0000392 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000393 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000395
396 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000397 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000399 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000401 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000403 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000405 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000407 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000409
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000410 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000411 setOperationAction(ISD::MUL , VT, Expand);
412 setOperationAction(ISD::SDIV, VT, Expand);
413 setOperationAction(ISD::SREM, VT, Expand);
414 setOperationAction(ISD::UDIV, VT, Expand);
415 setOperationAction(ISD::UREM, VT, Expand);
416 setOperationAction(ISD::FDIV, VT, Expand);
417 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000418 setOperationAction(ISD::FSQRT, VT, Expand);
419 setOperationAction(ISD::FLOG, VT, Expand);
420 setOperationAction(ISD::FLOG10, VT, Expand);
421 setOperationAction(ISD::FLOG2, VT, Expand);
422 setOperationAction(ISD::FEXP, VT, Expand);
423 setOperationAction(ISD::FEXP2, VT, Expand);
424 setOperationAction(ISD::FSIN, VT, Expand);
425 setOperationAction(ISD::FCOS, VT, Expand);
426 setOperationAction(ISD::FABS, VT, Expand);
427 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000428 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000429 setOperationAction(ISD::FCEIL, VT, Expand);
430 setOperationAction(ISD::FTRUNC, VT, Expand);
431 setOperationAction(ISD::FRINT, VT, Expand);
432 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000433 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
434 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
435 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
436 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
437 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
438 setOperationAction(ISD::UDIVREM, VT, Expand);
439 setOperationAction(ISD::SDIVREM, VT, Expand);
440 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
441 setOperationAction(ISD::FPOW, VT, Expand);
442 setOperationAction(ISD::CTPOP, VT, Expand);
443 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000444 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000445 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000446 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000447 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000448 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
449
450 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
451 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
452 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
453 setTruncStoreAction(VT, InnerVT, Expand);
454 }
455 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
456 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
457 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000458 }
459
Chris Lattner7ff7e672006-04-04 17:25:31 +0000460 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
461 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000463
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::AND , MVT::v4i32, Legal);
465 setOperationAction(ISD::OR , MVT::v4i32, Legal);
466 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
467 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
468 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
469 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000470 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
471 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
472 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
473 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000474 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
475 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
476 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
477 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000478
Craig Topperc9099502012-04-20 06:31:50 +0000479 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
480 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
481 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
482 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000483
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000485 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel827307b2013-04-03 04:01:11 +0000486
487 if (TM.Options.UnsafeFPMath) {
488 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
489 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
490 }
491
Owen Anderson825b72b2009-08-11 20:47:22 +0000492 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
493 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
494 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000495
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
497 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000498
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
500 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
501 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
502 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000503
504 // Altivec does not contain unordered floating-point compare instructions
505 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
506 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
507 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
508 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
509 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
510 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000511 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000512
Hal Finkel8cc34742012-08-04 14:10:46 +0000513 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000514 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000515 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
516 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000517
Eli Friedman4db5aca2011-08-29 18:23:02 +0000518 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
519 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000520 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
521 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000522
Duncan Sands03228082008-11-23 15:47:28 +0000523 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidtfa799112013-04-23 18:49:44 +0000524 // Altivec instructions set fields to all zeros or all ones.
525 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000526
Evan Cheng769951f2012-07-02 22:39:56 +0000527 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000528 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000529 setExceptionPointerRegister(PPC::X3);
530 setExceptionSelectorRegister(PPC::X4);
531 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000532 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000533 setExceptionPointerRegister(PPC::R3);
534 setExceptionSelectorRegister(PPC::R4);
535 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000536
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000537 // We have target-specific dag combine patterns for the following nodes:
538 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkel80d10de2013-05-24 23:00:14 +0000539 setTargetDAGCombine(ISD::LOAD);
Chris Lattner51269842006-03-01 05:50:56 +0000540 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000541 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000542 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000543
Hal Finkel827307b2013-04-03 04:01:11 +0000544 // Use reciprocal estimates.
545 if (TM.Options.UnsafeFPMath) {
546 setTargetDAGCombine(ISD::FDIV);
547 setTargetDAGCombine(ISD::FSQRT);
548 }
549
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000550 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000551 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000552 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000553 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
554 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000555 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
556 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000557 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
558 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
559 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
560 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
561 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000562 }
563
Hal Finkelc6129162011-10-17 18:53:03 +0000564 setMinFunctionAlignment(2);
565 if (PPCSubTarget.isDarwin())
566 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000567
Evan Cheng769951f2012-07-02 22:39:56 +0000568 if (isPPC64 && Subtarget->isJITCodeModel())
569 // Temporary workaround for the inability of PPC64 JIT to handle jump
570 // tables.
571 setSupportJumpTables(false);
572
Eli Friedman26689ac2011-08-03 21:06:02 +0000573 setInsertFencesForAtomic(true);
574
Hal Finkel768c65f2011-11-22 16:21:04 +0000575 setSchedulingPreference(Sched::Hybrid);
576
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000577 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000578
579 // The Freescale cores does better with aggressive inlining of memcpy and
580 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
581 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
582 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000583 MaxStoresPerMemset = 32;
584 MaxStoresPerMemsetOptSize = 16;
585 MaxStoresPerMemcpy = 32;
586 MaxStoresPerMemcpyOptSize = 8;
587 MaxStoresPerMemmove = 32;
588 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000589
590 setPrefFunctionAlignment(4);
Hal Finkel621b77a2012-08-28 16:12:39 +0000591 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000592}
593
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000594/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
595/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000596unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000597 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000598 // Darwin passes everything on 4 byte boundary.
599 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
600 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000601
602 // 16byte and wider vectors are passed on 16byte boundary.
603 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
604 if (VTy->getBitWidth() >= 128)
605 return 16;
606
607 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
608 if (PPCSubTarget.isPPC64())
609 return 8;
610
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000611 return 4;
612}
613
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000614const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
615 switch (Opcode) {
616 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000617 case PPCISD::FSEL: return "PPCISD::FSEL";
618 case PPCISD::FCFID: return "PPCISD::FCFID";
619 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
620 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel827307b2013-04-03 04:01:11 +0000621 case PPCISD::FRE: return "PPCISD::FRE";
622 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng53301922008-07-12 02:23:19 +0000623 case PPCISD::STFIWX: return "PPCISD::STFIWX";
624 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
625 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
626 case PPCISD::VPERM: return "PPCISD::VPERM";
627 case PPCISD::Hi: return "PPCISD::Hi";
628 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000629 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000630 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
631 case PPCISD::LOAD: return "PPCISD::LOAD";
632 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000633 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
634 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
635 case PPCISD::SRL: return "PPCISD::SRL";
636 case PPCISD::SRA: return "PPCISD::SRA";
637 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000638 case PPCISD::CALL: return "PPCISD::CALL";
639 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000640 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000641 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng53301922008-07-12 02:23:19 +0000642 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000643 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
644 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Evan Cheng53301922008-07-12 02:23:19 +0000645 case PPCISD::MFCR: return "PPCISD::MFCR";
646 case PPCISD::VCMP: return "PPCISD::VCMP";
647 case PPCISD::VCMPo: return "PPCISD::VCMPo";
648 case PPCISD::LBRX: return "PPCISD::LBRX";
649 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000650 case PPCISD::LARX: return "PPCISD::LARX";
651 case PPCISD::STCX: return "PPCISD::STCX";
652 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkelb1fd3cd2013-05-15 21:37:41 +0000653 case PPCISD::BDNZ: return "PPCISD::BDNZ";
654 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng53301922008-07-12 02:23:19 +0000655 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng53301922008-07-12 02:23:19 +0000656 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng53301922008-07-12 02:23:19 +0000657 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000658 case PPCISD::CR6SET: return "PPCISD::CR6SET";
659 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000660 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
661 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
662 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000663 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
664 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000665 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000666 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
667 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
668 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000669 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
670 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
671 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
672 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
673 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000674 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidt5bbdb192013-05-14 19:35:45 +0000675 case PPCISD::SC: return "PPCISD::SC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000676 }
677}
678
Matt Arsenault225ed702013-05-18 00:21:46 +0000679EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000680 if (!VT.isVector())
681 return MVT::i32;
682 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000683}
684
Chris Lattner1a635d62006-04-14 06:01:58 +0000685//===----------------------------------------------------------------------===//
686// Node matching predicates, for use by the tblgen matching code.
687//===----------------------------------------------------------------------===//
688
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000689/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000690static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000691 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000692 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000693 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000694 // Maybe this has already been legalized into the constant pool?
695 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000696 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000697 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000698 }
699 return false;
700}
701
Chris Lattnerddb739e2006-04-06 17:23:16 +0000702/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
703/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000704static bool isConstantOrUndef(int Op, int Val) {
705 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000706}
707
708/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
709/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000710bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000711 if (!isUnary) {
712 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000713 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000714 return false;
715 } else {
716 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000717 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
718 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000719 return false;
720 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000721 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000722}
723
724/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
725/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000726bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000727 if (!isUnary) {
728 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000729 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
730 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000731 return false;
732 } else {
733 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000734 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
735 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
736 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
737 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000738 return false;
739 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000740 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000741}
742
Chris Lattnercaad1632006-04-06 22:02:42 +0000743/// isVMerge - Common function, used to match vmrg* shuffles.
744///
Nate Begeman9008ca62009-04-27 18:41:29 +0000745static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000746 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000748 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000749 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
750 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000751
Chris Lattner116cc482006-04-06 21:11:54 +0000752 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
753 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000754 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000755 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000756 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000757 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000758 return false;
759 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000760 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000761}
762
763/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
764/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000765bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000766 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000767 if (!isUnary)
768 return isVMerge(N, UnitSize, 8, 24);
769 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000770}
771
772/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
773/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000774bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000775 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000776 if (!isUnary)
777 return isVMerge(N, UnitSize, 0, 16);
778 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000779}
780
781
Chris Lattnerd0608e12006-04-06 18:26:28 +0000782/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
783/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000784int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000786 "PPC only supports shuffles by bytes!");
787
788 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000789
Chris Lattnerd0608e12006-04-06 18:26:28 +0000790 // Find the first non-undef value in the shuffle mask.
791 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000792 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000793 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000794
Chris Lattnerd0608e12006-04-06 18:26:28 +0000795 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000796
Nate Begeman9008ca62009-04-27 18:41:29 +0000797 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000798 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000799 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000800 if (ShiftAmt < i) return -1;
801 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000802
Chris Lattnerf24380e2006-04-06 22:28:36 +0000803 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000804 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000805 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000806 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000807 return -1;
808 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000809 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000810 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000811 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000812 return -1;
813 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000814 return ShiftAmt;
815}
Chris Lattneref819f82006-03-20 06:33:01 +0000816
817/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
818/// specifies a splat of a single element that is suitable for input to
819/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000820bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000822 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000823
Chris Lattner88a99ef2006-03-20 06:37:44 +0000824 // This is a splat operation if each element of the permute is the same, and
825 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000826 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000827
Nate Begeman9008ca62009-04-27 18:41:29 +0000828 // FIXME: Handle UNDEF elements too!
829 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000830 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000831
Nate Begeman9008ca62009-04-27 18:41:29 +0000832 // Check that the indices are consecutive, in the case of a multi-byte element
833 // splatted with a v16i8 mask.
834 for (unsigned i = 1; i != EltSize; ++i)
835 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000836 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000837
Chris Lattner7ff7e672006-04-04 17:25:31 +0000838 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000839 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000840 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000841 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000842 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000843 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000844 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000845}
846
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000847/// isAllNegativeZeroVector - Returns true if all elements of build_vector
848/// are -0.0.
849bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000850 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
851
852 APInt APVal, APUndef;
853 unsigned BitSize;
854 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000855
Dale Johannesen1e608812009-11-13 01:45:18 +0000856 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000857 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000858 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000859
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000860 return false;
861}
862
Chris Lattneref819f82006-03-20 06:33:01 +0000863/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
864/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000865unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000866 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
867 assert(isSplatShuffleMask(SVOp, EltSize));
868 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000869}
870
Chris Lattnere87192a2006-04-12 17:37:20 +0000871/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000872/// by using a vspltis[bhw] instruction of the specified element size, return
873/// the constant being splatted. The ByteSize field indicates the number of
874/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000875SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
876 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000877
878 // If ByteSize of the splat is bigger than the element size of the
879 // build_vector, then we have a case where we are checking for a splat where
880 // multiple elements of the buildvector are folded together into a single
881 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
882 unsigned EltSize = 16/N->getNumOperands();
883 if (EltSize < ByteSize) {
884 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000885 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000886 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000887
Chris Lattner79d9a882006-04-08 07:14:26 +0000888 // See if all of the elements in the buildvector agree across.
889 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
890 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
891 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000892 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000893
Scott Michelfdc40a02009-02-17 22:15:04 +0000894
Gabor Greifba36cb52008-08-28 21:40:38 +0000895 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000896 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
897 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000898 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000899 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000900
Chris Lattner79d9a882006-04-08 07:14:26 +0000901 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
902 // either constant or undef values that are identical for each chunk. See
903 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000904
Chris Lattner79d9a882006-04-08 07:14:26 +0000905 // Check to see if all of the leading entries are either 0 or -1. If
906 // neither, then this won't fit into the immediate field.
907 bool LeadingZero = true;
908 bool LeadingOnes = true;
909 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000910 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000911
Chris Lattner79d9a882006-04-08 07:14:26 +0000912 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
913 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
914 }
915 // Finally, check the least significant entry.
916 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000917 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000919 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000920 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000922 }
923 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000924 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000926 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000927 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000929 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000930
Dan Gohman475871a2008-07-27 21:46:04 +0000931 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000932 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000933
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000934 // Check to see if this buildvec has a single non-undef value in its elements.
935 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
936 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000937 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000938 OpVal = N->getOperand(i);
939 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000940 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000941 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000942
Gabor Greifba36cb52008-08-28 21:40:38 +0000943 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000944
Eli Friedman1a8229b2009-05-24 02:03:36 +0000945 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000946 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000947 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000948 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000949 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000951 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000952 }
953
954 // If the splat value is larger than the element value, then we can never do
955 // this splat. The only case that we could fit the replicated bits into our
956 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000957 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000958
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000959 // If the element value is larger than the splat value, cut it in half and
960 // check to see if the two halves are equal. Continue doing this until we
961 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
962 while (ValSizeInBytes > ByteSize) {
963 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000964
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000965 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000966 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
967 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000968 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000969 }
970
971 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000972 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000973
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000974 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000975 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000976
Chris Lattner140a58f2006-04-08 06:46:53 +0000977 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000978 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000980 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000981}
982
Chris Lattner1a635d62006-04-14 06:01:58 +0000983//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000984// Addressing Mode Selection
985//===----------------------------------------------------------------------===//
986
987/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
988/// or 64-bit immediate, and if the value can be accurately represented as a
989/// sign extension from a 16-bit value. If so, this returns true and the
990/// immediate.
991static bool isIntS16Immediate(SDNode *N, short &Imm) {
992 if (N->getOpcode() != ISD::Constant)
993 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000994
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000995 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000996 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000997 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000999 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001000}
Dan Gohman475871a2008-07-27 21:46:04 +00001001static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001002 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001003}
1004
1005
1006/// SelectAddressRegReg - Given the specified addressed, check to see if it
1007/// can be represented as an indexed [r+r] operation. Returns false if it
1008/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +00001009bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1010 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001011 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001012 short imm = 0;
1013 if (N.getOpcode() == ISD::ADD) {
1014 if (isIntS16Immediate(N.getOperand(1), imm))
1015 return false; // r+i
1016 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1017 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +00001018
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001019 Base = N.getOperand(0);
1020 Index = N.getOperand(1);
1021 return true;
1022 } else if (N.getOpcode() == ISD::OR) {
1023 if (isIntS16Immediate(N.getOperand(1), imm))
1024 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +00001025
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001026 // If this is an or of disjoint bitfields, we can codegen this as an add
1027 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1028 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001029 APInt LHSKnownZero, LHSKnownOne;
1030 APInt RHSKnownZero, RHSKnownOne;
1031 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001032 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +00001033
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001034 if (LHSKnownZero.getBoolValue()) {
1035 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001036 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001037 // If all of the bits are known zero on the LHS or RHS, the add won't
1038 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +00001039 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001040 Base = N.getOperand(0);
1041 Index = N.getOperand(1);
1042 return true;
1043 }
1044 }
1045 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001046
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001047 return false;
1048}
1049
1050/// Returns true if the address N can be represented by a base register plus
1051/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand347a5072013-05-16 17:58:02 +00001052/// represented as reg+reg. If Aligned is true, only accept displacements
1053/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman475871a2008-07-27 21:46:04 +00001054bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +00001055 SDValue &Base,
Ulrich Weigand347a5072013-05-16 17:58:02 +00001056 SelectionDAG &DAG,
1057 bool Aligned) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001058 // FIXME dl should come from parent load or store, not from address
Andrew Trickac6d9be2013-05-25 02:42:55 +00001059 SDLoc dl(N);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001060 // If this can be more profitably realized as r+r, fail.
1061 if (SelectAddressRegReg(N, Disp, Base, DAG))
1062 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001063
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001064 if (N.getOpcode() == ISD::ADD) {
1065 short imm = 0;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001066 if (isIntS16Immediate(N.getOperand(1), imm) &&
1067 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigandf0ef8822013-05-16 14:53:05 +00001068 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001069 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1070 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1071 } else {
1072 Base = N.getOperand(0);
1073 }
1074 return true; // [r+i]
1075 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1076 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001077 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001078 && "Cannot handle constant offsets yet!");
1079 Disp = N.getOperand(1).getOperand(0); // The global address.
1080 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001081 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001082 Disp.getOpcode() == ISD::TargetConstantPool ||
1083 Disp.getOpcode() == ISD::TargetJumpTable);
1084 Base = N.getOperand(0);
1085 return true; // [&g+r]
1086 }
1087 } else if (N.getOpcode() == ISD::OR) {
1088 short imm = 0;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001089 if (isIntS16Immediate(N.getOperand(1), imm) &&
1090 (!Aligned || (imm & 3) == 0)) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001091 // If this is an or of disjoint bitfields, we can codegen this as an add
1092 // (for better address arithmetic) if the LHS and RHS of the OR are
1093 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001094 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001095 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001096
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001097 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001098 // If all of the bits are known zero on the LHS or RHS, the add won't
1099 // carry.
1100 Base = N.getOperand(0);
Ulrich Weigandf0ef8822013-05-16 14:53:05 +00001101 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001102 return true;
1103 }
1104 }
1105 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1106 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001107
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001108 // If this address fits entirely in a 16-bit sext immediate field, codegen
1109 // this as "d, 0"
1110 short Imm;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001111 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001112 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001113 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1114 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001115 return true;
1116 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001117
1118 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand347a5072013-05-16 17:58:02 +00001119 if ((CN->getValueType(0) == MVT::i32 ||
1120 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1121 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001122 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001123
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001124 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001125 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001126
Owen Anderson825b72b2009-08-11 20:47:22 +00001127 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1128 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001129 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001130 return true;
1131 }
1132 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001133
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001134 Disp = DAG.getTargetConstant(0, getPointerTy());
1135 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1136 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1137 else
1138 Base = N;
1139 return true; // [r+0]
1140}
1141
1142/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1143/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001144bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1145 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001146 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001147 // Check to see if we can easily represent this as an [r+r] address. This
1148 // will fail if it thinks that the address is more profitably represented as
1149 // reg+imm, e.g. where imm = 0.
1150 if (SelectAddressRegReg(N, Base, Index, DAG))
1151 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001152
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001153 // If the operand is an addition, always emit this as [r+r], since this is
1154 // better (for code size, and execution, as the memop does the add for free)
1155 // than emitting an explicit add.
1156 if (N.getOpcode() == ISD::ADD) {
1157 Base = N.getOperand(0);
1158 Index = N.getOperand(1);
1159 return true;
1160 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001161
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001162 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001163 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1164 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001165 Index = N;
1166 return true;
1167}
1168
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001169/// getPreIndexedAddressParts - returns true by value, base pointer and
1170/// offset pointer and addressing mode by reference if the node's address
1171/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001172bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1173 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001174 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001175 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001176 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001177
Ulrich Weigand881a7152013-03-22 14:58:48 +00001178 bool isLoad = true;
Dan Gohman475871a2008-07-27 21:46:04 +00001179 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001180 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001181 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001182 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1183 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001184 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001185 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001186 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001187 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001188 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001189 Alignment = ST->getAlignment();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001190 isLoad = false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001191 } else
1192 return false;
1193
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001194 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001195 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001196 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001197
Ulrich Weigand881a7152013-03-22 14:58:48 +00001198 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1199
1200 // Common code will reject creating a pre-inc form if the base pointer
1201 // is a frame index, or if N is a store and the base pointer is either
1202 // the same as or a predecessor of the value being stored. Check for
1203 // those situations here, and try with swapped Base/Offset instead.
1204 bool Swap = false;
1205
1206 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1207 Swap = true;
1208 else if (!isLoad) {
1209 SDValue Val = cast<StoreSDNode>(N)->getValue();
1210 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1211 Swap = true;
1212 }
1213
1214 if (Swap)
1215 std::swap(Base, Offset);
1216
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001217 AM = ISD::PRE_INC;
1218 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001219 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001220
Ulrich Weigand347a5072013-05-16 17:58:02 +00001221 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson825b72b2009-08-11 20:47:22 +00001222 if (VT != MVT::i64) {
Ulrich Weigand347a5072013-05-16 17:58:02 +00001223 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner0851b4f2006-11-15 19:55:13 +00001224 return false;
1225 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001226 // LDU/STU need an address with at least 4-byte alignment.
1227 if (Alignment < 4)
1228 return false;
1229
Ulrich Weigand347a5072013-05-16 17:58:02 +00001230 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner0851b4f2006-11-15 19:55:13 +00001231 return false;
1232 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001233
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001234 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001235 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1236 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001238 LD->getExtensionType() == ISD::SEXTLOAD &&
1239 isa<ConstantSDNode>(Offset))
1240 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001241 }
1242
Chris Lattner4eab7142006-11-10 02:08:47 +00001243 AM = ISD::PRE_INC;
1244 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001245}
1246
1247//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001248// LowerOperation implementation
1249//===----------------------------------------------------------------------===//
1250
Chris Lattner1e61e692010-11-15 02:46:57 +00001251/// GetLabelAccessInfo - Return true if we should reference labels using a
1252/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1253static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001254 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1255 HiOpFlags = PPCII::MO_HA16;
1256 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001257
Chris Lattner1e61e692010-11-15 02:46:57 +00001258 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1259 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001260 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001261 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001262 if (isPIC) {
1263 HiOpFlags |= PPCII::MO_PIC_FLAG;
1264 LoOpFlags |= PPCII::MO_PIC_FLAG;
1265 }
1266
1267 // If this is a reference to a global value that requires a non-lazy-ptr, make
1268 // sure that instruction lowering adds it.
1269 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1270 HiOpFlags |= PPCII::MO_NLP_FLAG;
1271 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001272
Chris Lattner6d2ff122010-11-15 03:13:19 +00001273 if (GV->hasHiddenVisibility()) {
1274 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1275 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1276 }
1277 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001278
Chris Lattner1e61e692010-11-15 02:46:57 +00001279 return isPIC;
1280}
1281
1282static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1283 SelectionDAG &DAG) {
1284 EVT PtrVT = HiPart.getValueType();
1285 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001286 SDLoc DL(HiPart);
Chris Lattner1e61e692010-11-15 02:46:57 +00001287
1288 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1289 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001290
Chris Lattner1e61e692010-11-15 02:46:57 +00001291 // With PIC, the first instruction is actually "GR+hi(&G)".
1292 if (isPIC)
1293 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1294 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001295
Chris Lattner1e61e692010-11-15 02:46:57 +00001296 // Generate non-pic code that has direct accesses to the constant pool.
1297 // The address of the global is just (hi(&g)+lo(&g)).
1298 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1299}
1300
Scott Michelfdc40a02009-02-17 22:15:04 +00001301SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001302 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001303 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001304 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001305 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001306
Roman Divacky9fb8b492012-08-24 16:26:02 +00001307 // 64-bit SVR4 ABI code is always position-independent.
1308 // The actual address of the GlobalValue is stored in the TOC.
1309 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1310 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001311 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divacky9fb8b492012-08-24 16:26:02 +00001312 DAG.getRegister(PPC::X2, MVT::i64));
1313 }
1314
Chris Lattner1e61e692010-11-15 02:46:57 +00001315 unsigned MOHiFlag, MOLoFlag;
1316 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1317 SDValue CPIHi =
1318 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1319 SDValue CPILo =
1320 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1321 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001322}
1323
Dan Gohmand858e902010-04-17 15:26:15 +00001324SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001325 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001326 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001327
Roman Divacky9fb8b492012-08-24 16:26:02 +00001328 // 64-bit SVR4 ABI code is always position-independent.
1329 // The actual address of the GlobalValue is stored in the TOC.
1330 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1331 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001332 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divacky9fb8b492012-08-24 16:26:02 +00001333 DAG.getRegister(PPC::X2, MVT::i64));
1334 }
1335
Chris Lattner1e61e692010-11-15 02:46:57 +00001336 unsigned MOHiFlag, MOLoFlag;
1337 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1338 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1339 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1340 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001341}
1342
Dan Gohmand858e902010-04-17 15:26:15 +00001343SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1344 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001345 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001346
Dan Gohman46510a72010-04-15 01:51:59 +00001347 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001348
Chris Lattner1e61e692010-11-15 02:46:57 +00001349 unsigned MOHiFlag, MOLoFlag;
1350 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001351 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1352 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001353 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1354}
1355
Roman Divackyfd42ed62012-06-04 17:36:38 +00001356SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1357 SelectionDAG &DAG) const {
1358
1359 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001360 SDLoc dl(GA);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001361 const GlobalValue *GV = GA->getGlobal();
1362 EVT PtrVT = getPointerTy();
1363 bool is64bit = PPCSubTarget.isPPC64();
1364
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001365 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001366
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001367 if (Model == TLSModel::LocalExec) {
1368 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1369 PPCII::MO_TPREL16_HA);
1370 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1371 PPCII::MO_TPREL16_LO);
1372 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1373 is64bit ? MVT::i64 : MVT::i32);
1374 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1375 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1376 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001377
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001378 if (!is64bit)
1379 llvm_unreachable("only local-exec is currently supported for ppc32");
1380
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001381 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001382 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1383 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001384 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1385 PtrVT, GOTReg, TGA);
1386 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1387 PtrVT, TGA, TPOffsetHi);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001388 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001389 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001390
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001391 if (Model == TLSModel::GeneralDynamic) {
1392 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1393 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1394 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1395 GOTReg, TGA);
1396 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1397 GOTEntryHi, TGA);
1398
1399 // We need a chain node, and don't have one handy. The underlying
1400 // call has no side effects, so using the function entry node
1401 // suffices.
1402 SDValue Chain = DAG.getEntryNode();
1403 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1404 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1405 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1406 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001407 // The return value from GET_TLS_ADDR really is in X3 already, but
1408 // some hacks are needed here to tie everything together. The extra
1409 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001410 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1411 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1412 }
1413
Bill Schmidt349c2782012-12-12 19:29:35 +00001414 if (Model == TLSModel::LocalDynamic) {
1415 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1416 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1417 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1418 GOTReg, TGA);
1419 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1420 GOTEntryHi, TGA);
1421
1422 // We need a chain node, and don't have one handy. The underlying
1423 // call has no side effects, so using the function entry node
1424 // suffices.
1425 SDValue Chain = DAG.getEntryNode();
1426 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1427 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1428 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1429 PtrVT, ParmReg, TGA);
1430 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1431 // some hacks are needed here to tie everything together. The extra
1432 // copies dissolve during subsequent transforms.
1433 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1434 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001435 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001436 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1437 }
1438
1439 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001440}
1441
Chris Lattner1e61e692010-11-15 02:46:57 +00001442SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1443 SelectionDAG &DAG) const {
1444 EVT PtrVT = Op.getValueType();
1445 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001446 SDLoc DL(GSDN);
Chris Lattner1e61e692010-11-15 02:46:57 +00001447 const GlobalValue *GV = GSDN->getGlobal();
1448
Chris Lattner1e61e692010-11-15 02:46:57 +00001449 // 64-bit SVR4 ABI code is always position-independent.
1450 // The actual address of the GlobalValue is stored in the TOC.
1451 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1452 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1453 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1454 DAG.getRegister(PPC::X2, MVT::i64));
1455 }
1456
Chris Lattner6d2ff122010-11-15 03:13:19 +00001457 unsigned MOHiFlag, MOLoFlag;
1458 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001459
Chris Lattner6d2ff122010-11-15 03:13:19 +00001460 SDValue GAHi =
1461 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1462 SDValue GALo =
1463 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001464
Chris Lattner6d2ff122010-11-15 03:13:19 +00001465 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001466
Chris Lattner6d2ff122010-11-15 03:13:19 +00001467 // If the global reference is actually to a non-lazy-pointer, we have to do an
1468 // extra load to get the address of the global.
1469 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1470 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001471 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001472 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001473}
1474
Dan Gohmand858e902010-04-17 15:26:15 +00001475SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001476 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001477 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00001478
Chris Lattner1a635d62006-04-14 06:01:58 +00001479 // If we're comparing for equality to zero, expose the fact that this is
1480 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1481 // fold the new nodes.
1482 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1483 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001484 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001485 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001486 if (VT.bitsLT(MVT::i32)) {
1487 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001488 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001489 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001490 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001491 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1492 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001493 DAG.getConstant(Log2b, MVT::i32));
1494 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001495 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001496 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001497 // optimized. FIXME: revisit this when we can custom lower all setcc
1498 // optimizations.
1499 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001500 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001501 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001502
Chris Lattner1a635d62006-04-14 06:01:58 +00001503 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001504 // by xor'ing the rhs with the lhs, which is faster than setting a
1505 // condition register, reading it back out, and masking the correct bit. The
1506 // normal approach here uses sub to do this instead of xor. Using xor exposes
1507 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001508 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001509 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001510 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001511 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001512 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001513 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001514 }
Dan Gohman475871a2008-07-27 21:46:04 +00001515 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001516}
1517
Dan Gohman475871a2008-07-27 21:46:04 +00001518SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001519 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001520 SDNode *Node = Op.getNode();
1521 EVT VT = Node->getValueType(0);
1522 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1523 SDValue InChain = Node->getOperand(0);
1524 SDValue VAListPtr = Node->getOperand(1);
1525 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001526 SDLoc dl(Node);
Scott Michelfdc40a02009-02-17 22:15:04 +00001527
Roman Divackybdb226e2011-06-28 15:30:42 +00001528 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1529
1530 // gpr_index
1531 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1532 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1533 false, false, 0);
1534 InChain = GprIndex.getValue(1);
1535
1536 if (VT == MVT::i64) {
1537 // Check if GprIndex is even
1538 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1539 DAG.getConstant(1, MVT::i32));
1540 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1541 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1542 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1543 DAG.getConstant(1, MVT::i32));
1544 // Align GprIndex to be even if it isn't
1545 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1546 GprIndex);
1547 }
1548
1549 // fpr index is 1 byte after gpr
1550 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1551 DAG.getConstant(1, MVT::i32));
1552
1553 // fpr
1554 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1555 FprPtr, MachinePointerInfo(SV), MVT::i8,
1556 false, false, 0);
1557 InChain = FprIndex.getValue(1);
1558
1559 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1560 DAG.getConstant(8, MVT::i32));
1561
1562 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1563 DAG.getConstant(4, MVT::i32));
1564
1565 // areas
1566 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001567 MachinePointerInfo(), false, false,
1568 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001569 InChain = OverflowArea.getValue(1);
1570
1571 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001572 MachinePointerInfo(), false, false,
1573 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001574 InChain = RegSaveArea.getValue(1);
1575
1576 // select overflow_area if index > 8
1577 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1578 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1579
Roman Divackybdb226e2011-06-28 15:30:42 +00001580 // adjustment constant gpr_index * 4/8
1581 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1582 VT.isInteger() ? GprIndex : FprIndex,
1583 DAG.getConstant(VT.isInteger() ? 4 : 8,
1584 MVT::i32));
1585
1586 // OurReg = RegSaveArea + RegConstant
1587 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1588 RegConstant);
1589
1590 // Floating types are 32 bytes into RegSaveArea
1591 if (VT.isFloatingPoint())
1592 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1593 DAG.getConstant(32, MVT::i32));
1594
1595 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1596 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1597 VT.isInteger() ? GprIndex : FprIndex,
1598 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1599 MVT::i32));
1600
1601 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1602 VT.isInteger() ? VAListPtr : FprPtr,
1603 MachinePointerInfo(SV),
1604 MVT::i8, false, false, 0);
1605
1606 // determine if we should load from reg_save_area or overflow_area
1607 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1608
1609 // increase overflow_area by 4/8 if gpr/fpr > 8
1610 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1611 DAG.getConstant(VT.isInteger() ? 4 : 8,
1612 MVT::i32));
1613
1614 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1615 OverflowAreaPlusN);
1616
1617 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1618 OverflowAreaPtr,
1619 MachinePointerInfo(),
1620 MVT::i32, false, false, 0);
1621
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001622 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001623 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001624}
1625
Duncan Sands4a544a72011-09-06 13:37:06 +00001626SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1627 SelectionDAG &DAG) const {
1628 return Op.getOperand(0);
1629}
1630
1631SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1632 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001633 SDValue Chain = Op.getOperand(0);
1634 SDValue Trmp = Op.getOperand(1); // trampoline
1635 SDValue FPtr = Op.getOperand(2); // nested function
1636 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickac6d9be2013-05-25 02:42:55 +00001637 SDLoc dl(Op);
Bill Wendling77959322008-09-17 00:30:57 +00001638
Owen Andersone50ed302009-08-10 22:56:29 +00001639 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001640 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001641 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001642 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001643 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001644
Scott Michelfdc40a02009-02-17 22:15:04 +00001645 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001646 TargetLowering::ArgListEntry Entry;
1647
1648 Entry.Ty = IntPtrTy;
1649 Entry.Node = Trmp; Args.push_back(Entry);
1650
1651 // TrampSize == (isPPC64 ? 48 : 40);
1652 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001654 Args.push_back(Entry);
1655
1656 Entry.Node = FPtr; Args.push_back(Entry);
1657 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001658
Bill Wendling77959322008-09-17 00:30:57 +00001659 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001660 TargetLowering::CallLoweringInfo CLI(Chain,
1661 Type::getVoidTy(*DAG.getContext()),
1662 false, false, false, false, 0,
1663 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001664 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001665 /*doesNotRet=*/false,
1666 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001667 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001668 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001669 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001670
Duncan Sands4a544a72011-09-06 13:37:06 +00001671 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001672}
1673
Dan Gohman475871a2008-07-27 21:46:04 +00001674SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001675 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001676 MachineFunction &MF = DAG.getMachineFunction();
1677 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1678
Andrew Trickac6d9be2013-05-25 02:42:55 +00001679 SDLoc dl(Op);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001680
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001681 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001682 // vastart just stores the address of the VarArgsFrameIndex slot into the
1683 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001684 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001685 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001686 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001687 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1688 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001689 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001690 }
1691
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001692 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001693 // We suppose the given va_list is already allocated.
1694 //
1695 // typedef struct {
1696 // char gpr; /* index into the array of 8 GPRs
1697 // * stored in the register save area
1698 // * gpr=0 corresponds to r3,
1699 // * gpr=1 to r4, etc.
1700 // */
1701 // char fpr; /* index into the array of 8 FPRs
1702 // * stored in the register save area
1703 // * fpr=0 corresponds to f1,
1704 // * fpr=1 to f2, etc.
1705 // */
1706 // char *overflow_arg_area;
1707 // /* location on stack that holds
1708 // * the next overflow argument
1709 // */
1710 // char *reg_save_area;
1711 // /* where r3:r10 and f1:f8 (if saved)
1712 // * are stored
1713 // */
1714 // } va_list[1];
1715
1716
Dan Gohman1e93df62010-04-17 14:41:14 +00001717 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1718 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001719
Nicolas Geoffray01119992007-04-03 13:59:52 +00001720
Owen Andersone50ed302009-08-10 22:56:29 +00001721 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001722
Dan Gohman1e93df62010-04-17 14:41:14 +00001723 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1724 PtrVT);
1725 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1726 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001727
Duncan Sands83ec4b62008-06-06 12:08:01 +00001728 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001729 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001730
Duncan Sands83ec4b62008-06-06 12:08:01 +00001731 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001732 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001733
1734 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001735 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001736
Dan Gohman69de1932008-02-06 22:27:42 +00001737 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001738
Nicolas Geoffray01119992007-04-03 13:59:52 +00001739 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001740 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001741 Op.getOperand(1),
1742 MachinePointerInfo(SV),
1743 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001744 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001745 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001746 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001747
Nicolas Geoffray01119992007-04-03 13:59:52 +00001748 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001749 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001750 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1751 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001752 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001753 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001754 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001755
Nicolas Geoffray01119992007-04-03 13:59:52 +00001756 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001757 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001758 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1759 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001760 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001761 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001762 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001763
1764 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001765 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1766 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001767 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001768
Chris Lattner1a635d62006-04-14 06:01:58 +00001769}
1770
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001771#include "PPCGenCallingConv.inc"
1772
Bill Schmidt212af6a2013-02-06 17:33:58 +00001773static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1774 CCValAssign::LocInfo &LocInfo,
1775 ISD::ArgFlagsTy &ArgFlags,
1776 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001777 return true;
1778}
1779
Bill Schmidt212af6a2013-02-06 17:33:58 +00001780static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1781 MVT &LocVT,
1782 CCValAssign::LocInfo &LocInfo,
1783 ISD::ArgFlagsTy &ArgFlags,
1784 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001785 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001786 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1787 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1788 };
1789 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001790
Tilmann Schellerffd02002009-07-03 06:45:56 +00001791 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1792
1793 // Skip one register if the first unallocated register has an even register
1794 // number and there are still argument registers available which have not been
1795 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1796 // need to skip a register if RegNum is odd.
1797 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1798 State.AllocateReg(ArgRegs[RegNum]);
1799 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001800
Tilmann Schellerffd02002009-07-03 06:45:56 +00001801 // Always return false here, as this function only makes sure that the first
1802 // unallocated register has an odd register number and does not actually
1803 // allocate a register for the current argument.
1804 return false;
1805}
1806
Bill Schmidt212af6a2013-02-06 17:33:58 +00001807static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1808 MVT &LocVT,
1809 CCValAssign::LocInfo &LocInfo,
1810 ISD::ArgFlagsTy &ArgFlags,
1811 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001812 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001813 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1814 PPC::F8
1815 };
1816
1817 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001818
Tilmann Schellerffd02002009-07-03 06:45:56 +00001819 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1820
1821 // If there is only one Floating-point register left we need to put both f64
1822 // values of a split ppc_fp128 value on the stack.
1823 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1824 State.AllocateReg(ArgRegs[RegNum]);
1825 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001826
Tilmann Schellerffd02002009-07-03 06:45:56 +00001827 // Always return false here, as this function only makes sure that the two f64
1828 // values a ppc_fp128 value is split into are both passed in registers or both
1829 // passed on the stack and does not actually allocate a register for the
1830 // current argument.
1831 return false;
1832}
1833
Chris Lattner9f0bc652007-02-25 05:34:32 +00001834/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001835/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001836static const uint16_t *GetFPR() {
1837 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001838 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001839 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001840 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001841
Chris Lattner9f0bc652007-02-25 05:34:32 +00001842 return FPR;
1843}
1844
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001845/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1846/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001847static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001848 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001849 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001850 if (Flags.isByVal())
1851 ArgSize = Flags.getByValSize();
1852 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1853
1854 return ArgSize;
1855}
1856
Dan Gohman475871a2008-07-27 21:46:04 +00001857SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001858PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001859 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001860 const SmallVectorImpl<ISD::InputArg>
1861 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001862 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001863 SmallVectorImpl<SDValue> &InVals)
1864 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001865 if (PPCSubTarget.isSVR4ABI()) {
1866 if (PPCSubTarget.isPPC64())
1867 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1868 dl, DAG, InVals);
1869 else
1870 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1871 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001872 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001873 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1874 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001875 }
1876}
1877
1878SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001879PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001880 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001881 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001882 const SmallVectorImpl<ISD::InputArg>
1883 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001884 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001885 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001886
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001887 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001888 // +-----------------------------------+
1889 // +--> | Back chain |
1890 // | +-----------------------------------+
1891 // | | Floating-point register save area |
1892 // | +-----------------------------------+
1893 // | | General register save area |
1894 // | +-----------------------------------+
1895 // | | CR save word |
1896 // | +-----------------------------------+
1897 // | | VRSAVE save word |
1898 // | +-----------------------------------+
1899 // | | Alignment padding |
1900 // | +-----------------------------------+
1901 // | | Vector register save area |
1902 // | +-----------------------------------+
1903 // | | Local variable space |
1904 // | +-----------------------------------+
1905 // | | Parameter list area |
1906 // | +-----------------------------------+
1907 // | | LR save word |
1908 // | +-----------------------------------+
1909 // SP--> +--- | Back chain |
1910 // +-----------------------------------+
1911 //
1912 // Specifications:
1913 // System V Application Binary Interface PowerPC Processor Supplement
1914 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001915
Tilmann Schellerffd02002009-07-03 06:45:56 +00001916 MachineFunction &MF = DAG.getMachineFunction();
1917 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001918 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001919
Owen Andersone50ed302009-08-10 22:56:29 +00001920 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001921 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001922 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1923 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001924 unsigned PtrByteSize = 4;
1925
1926 // Assign locations to all of the incoming arguments.
1927 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001928 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001929 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001930
1931 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001932 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001933
Bill Schmidt212af6a2013-02-06 17:33:58 +00001934 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001935
Tilmann Schellerffd02002009-07-03 06:45:56 +00001936 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1937 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001938
Tilmann Schellerffd02002009-07-03 06:45:56 +00001939 // Arguments stored in registers.
1940 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001941 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001942 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001943
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001945 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001946 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001947 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001948 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001949 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001951 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001952 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001953 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001954 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001955 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001956 case MVT::v16i8:
1957 case MVT::v8i16:
1958 case MVT::v4i32:
1959 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001960 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001961 break;
1962 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001963
Tilmann Schellerffd02002009-07-03 06:45:56 +00001964 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001965 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001966 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001967
Dan Gohman98ca4f22009-08-05 01:29:28 +00001968 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001969 } else {
1970 // Argument stored in memory.
1971 assert(VA.isMemLoc());
1972
1973 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1974 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001975 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001976
1977 // Create load nodes to retrieve arguments from the stack.
1978 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001979 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1980 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001981 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001982 }
1983 }
1984
1985 // Assign locations to all of the incoming aggregate by value arguments.
1986 // Aggregates passed by value are stored in the local variable space of the
1987 // caller's stack frame, right above the parameter list area.
1988 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001989 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001990 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001991
1992 // Reserve stack space for the allocations in CCInfo.
1993 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1994
Bill Schmidt212af6a2013-02-06 17:33:58 +00001995 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001996
1997 // Area that is at least reserved in the caller of this function.
1998 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001999
Tilmann Schellerffd02002009-07-03 06:45:56 +00002000 // Set the size that is at least reserved in caller of this function. Tail
2001 // call optimized function's reserved stack space needs to be aligned so that
2002 // taking the difference between two stack areas will result in an aligned
2003 // stack.
2004 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2005
2006 MinReservedArea =
2007 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002008 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002009
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002010 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002011 getStackAlignment();
2012 unsigned AlignMask = TargetAlign-1;
2013 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002014
Tilmann Schellerffd02002009-07-03 06:45:56 +00002015 FI->setMinReservedArea(MinReservedArea);
2016
2017 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002018
Tilmann Schellerffd02002009-07-03 06:45:56 +00002019 // If the function takes variable number of arguments, make a frame index for
2020 // the start of the first vararg value... for expansion of llvm.va_start.
2021 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002022 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002023 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2024 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2025 };
2026 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2027
Craig Topperc5eaae42012-03-11 07:57:25 +00002028 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002029 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2030 PPC::F8
2031 };
2032 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2033
Dan Gohman1e93df62010-04-17 14:41:14 +00002034 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2035 NumGPArgRegs));
2036 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2037 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002038
2039 // Make room for NumGPArgRegs and NumFPArgRegs.
2040 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002041 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002042
Dan Gohman1e93df62010-04-17 14:41:14 +00002043 FuncInfo->setVarArgsStackOffset(
2044 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002045 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002046
Dan Gohman1e93df62010-04-17 14:41:14 +00002047 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2048 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002049
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002050 // The fixed integer arguments of a variadic function are stored to the
2051 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2052 // the result of va_next.
2053 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2054 // Get an existing live-in vreg, or add a new one.
2055 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2056 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002057 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002058
Dan Gohman98ca4f22009-08-05 01:29:28 +00002059 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002060 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2061 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002062 MemOps.push_back(Store);
2063 // Increment the address by four for the next argument to store
2064 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2065 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2066 }
2067
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002068 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2069 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002070 // The double arguments are stored to the VarArgsFrameIndex
2071 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002072 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2073 // Get an existing live-in vreg, or add a new one.
2074 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2075 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002076 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002077
Owen Anderson825b72b2009-08-11 20:47:22 +00002078 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002079 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2080 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002081 MemOps.push_back(Store);
2082 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002083 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002084 PtrVT);
2085 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2086 }
2087 }
2088
2089 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002092
Dan Gohman98ca4f22009-08-05 01:29:28 +00002093 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002094}
2095
Bill Schmidt726c2372012-10-23 15:51:16 +00002096// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2097// value to MVT::i64 and then truncate to the correct register size.
2098SDValue
2099PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2100 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002101 SDLoc dl) const {
Bill Schmidt726c2372012-10-23 15:51:16 +00002102 if (Flags.isSExt())
2103 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2104 DAG.getValueType(ObjectVT));
2105 else if (Flags.isZExt())
2106 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2107 DAG.getValueType(ObjectVT));
Matt Arsenault225ed702013-05-18 00:21:46 +00002108
Bill Schmidt726c2372012-10-23 15:51:16 +00002109 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2110}
2111
2112// Set the size that is at least reserved in caller of this function. Tail
2113// call optimized functions' reserved stack space needs to be aligned so that
2114// taking the difference between two stack areas will result in an aligned
2115// stack.
2116void
2117PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2118 unsigned nAltivecParamsAtEnd,
2119 unsigned MinReservedArea,
2120 bool isPPC64) const {
2121 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2122 // Add the Altivec parameters at the end, if needed.
2123 if (nAltivecParamsAtEnd) {
2124 MinReservedArea = ((MinReservedArea+15)/16)*16;
2125 MinReservedArea += 16*nAltivecParamsAtEnd;
2126 }
2127 MinReservedArea =
2128 std::max(MinReservedArea,
2129 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2130 unsigned TargetAlign
2131 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2132 getStackAlignment();
2133 unsigned AlignMask = TargetAlign-1;
2134 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2135 FI->setMinReservedArea(MinReservedArea);
2136}
2137
Tilmann Schellerffd02002009-07-03 06:45:56 +00002138SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002139PPCTargetLowering::LowerFormalArguments_64SVR4(
2140 SDValue Chain,
2141 CallingConv::ID CallConv, bool isVarArg,
2142 const SmallVectorImpl<ISD::InputArg>
2143 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002144 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002145 SmallVectorImpl<SDValue> &InVals) const {
2146 // TODO: add description of PPC stack frame format, or at least some docs.
2147 //
2148 MachineFunction &MF = DAG.getMachineFunction();
2149 MachineFrameInfo *MFI = MF.getFrameInfo();
2150 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2151
2152 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2153 // Potential tail calls could cause overwriting of argument stack slots.
2154 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2155 (CallConv == CallingConv::Fast));
2156 unsigned PtrByteSize = 8;
2157
2158 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2159 // Area that is at least reserved in caller of this function.
2160 unsigned MinReservedArea = ArgOffset;
2161
2162 static const uint16_t GPR[] = {
2163 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2164 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2165 };
2166
2167 static const uint16_t *FPR = GetFPR();
2168
2169 static const uint16_t VR[] = {
2170 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2171 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2172 };
2173
2174 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2175 const unsigned Num_FPR_Regs = 13;
2176 const unsigned Num_VR_Regs = array_lengthof(VR);
2177
2178 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2179
2180 // Add DAG nodes to load the arguments or copy them out of registers. On
2181 // entry to a function on PPC, the arguments start after the linkage area,
2182 // although the first ones are often in registers.
2183
2184 SmallVector<SDValue, 8> MemOps;
2185 unsigned nAltivecParamsAtEnd = 0;
2186 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002187 unsigned CurArgIdx = 0;
2188 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002189 SDValue ArgVal;
2190 bool needsLoad = false;
2191 EVT ObjectVT = Ins[ArgNo].VT;
2192 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2193 unsigned ArgSize = ObjSize;
2194 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002195 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2196 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002197
2198 unsigned CurArgOffset = ArgOffset;
2199
2200 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2201 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2202 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2203 if (isVarArg) {
2204 MinReservedArea = ((MinReservedArea+15)/16)*16;
2205 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2206 Flags,
2207 PtrByteSize);
2208 } else
2209 nAltivecParamsAtEnd++;
2210 } else
2211 // Calculate min reserved area.
2212 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2213 Flags,
2214 PtrByteSize);
2215
2216 // FIXME the codegen can be much improved in some cases.
2217 // We do not have to keep everything in memory.
2218 if (Flags.isByVal()) {
2219 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2220 ObjSize = Flags.getByValSize();
2221 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002222 // Empty aggregate parameters do not take up registers. Examples:
2223 // struct { } a;
2224 // union { } b;
2225 // int c[0];
2226 // etc. However, we have to provide a place-holder in InVals, so
2227 // pretend we have an 8-byte item at the current address for that
2228 // purpose.
2229 if (!ObjSize) {
2230 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2231 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2232 InVals.push_back(FIN);
2233 continue;
2234 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002235 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002236 if (ObjSize < PtrByteSize)
2237 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002238 // The value of the object is its address.
2239 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2240 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2241 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002242
2243 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002244 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002245 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002246 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002247 SDValue Store;
2248
2249 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2250 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2251 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2252 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2253 MachinePointerInfo(FuncArg, CurArgOffset),
2254 ObjType, false, false, 0);
2255 } else {
2256 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2257 // store the whole register as-is to the parameter save area
2258 // slot. The address of the parameter was already calculated
2259 // above (InVals.push_back(FIN)) to be the right-justified
2260 // offset within the slot. For this store, we need a new
2261 // frame index that points at the beginning of the slot.
2262 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2263 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2264 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2265 MachinePointerInfo(FuncArg, ArgOffset),
2266 false, false, 0);
2267 }
2268
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002269 MemOps.push_back(Store);
2270 ++GPR_idx;
2271 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002272 // Whether we copied from a register or not, advance the offset
2273 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002274 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002275 continue;
2276 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002277
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002278 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2279 // Store whatever pieces of the object are in registers
2280 // to memory. ArgOffset will be the address of the beginning
2281 // of the object.
2282 if (GPR_idx != Num_GPR_Regs) {
2283 unsigned VReg;
2284 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2285 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2286 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2287 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002288 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002289 MachinePointerInfo(FuncArg, ArgOffset),
2290 false, false, 0);
2291 MemOps.push_back(Store);
2292 ++GPR_idx;
2293 ArgOffset += PtrByteSize;
2294 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002295 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002296 break;
2297 }
2298 }
2299 continue;
2300 }
2301
2302 switch (ObjectVT.getSimpleVT().SimpleTy) {
2303 default: llvm_unreachable("Unhandled argument type!");
2304 case MVT::i32:
2305 case MVT::i64:
2306 if (GPR_idx != Num_GPR_Regs) {
2307 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2308 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2309
Bill Schmidt726c2372012-10-23 15:51:16 +00002310 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002311 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2312 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002313 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002314
2315 ++GPR_idx;
2316 } else {
2317 needsLoad = true;
2318 ArgSize = PtrByteSize;
2319 }
2320 ArgOffset += 8;
2321 break;
2322
2323 case MVT::f32:
2324 case MVT::f64:
2325 // Every 8 bytes of argument space consumes one of the GPRs available for
2326 // argument passing.
2327 if (GPR_idx != Num_GPR_Regs) {
2328 ++GPR_idx;
2329 }
2330 if (FPR_idx != Num_FPR_Regs) {
2331 unsigned VReg;
2332
2333 if (ObjectVT == MVT::f32)
2334 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2335 else
2336 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2337
2338 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2339 ++FPR_idx;
2340 } else {
2341 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002342 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002343 }
2344
2345 ArgOffset += 8;
2346 break;
2347 case MVT::v4f32:
2348 case MVT::v4i32:
2349 case MVT::v8i16:
2350 case MVT::v16i8:
2351 // Note that vector arguments in registers don't reserve stack space,
2352 // except in varargs functions.
2353 if (VR_idx != Num_VR_Regs) {
2354 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2355 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2356 if (isVarArg) {
2357 while ((ArgOffset % 16) != 0) {
2358 ArgOffset += PtrByteSize;
2359 if (GPR_idx != Num_GPR_Regs)
2360 GPR_idx++;
2361 }
2362 ArgOffset += 16;
2363 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2364 }
2365 ++VR_idx;
2366 } else {
2367 // Vectors are aligned.
2368 ArgOffset = ((ArgOffset+15)/16)*16;
2369 CurArgOffset = ArgOffset;
2370 ArgOffset += 16;
2371 needsLoad = true;
2372 }
2373 break;
2374 }
2375
2376 // We need to load the argument to a virtual register if we determined
2377 // above that we ran out of physical registers of the appropriate type.
2378 if (needsLoad) {
2379 int FI = MFI->CreateFixedObject(ObjSize,
2380 CurArgOffset + (ArgSize - ObjSize),
2381 isImmutable);
2382 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2383 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2384 false, false, false, 0);
2385 }
2386
2387 InVals.push_back(ArgVal);
2388 }
2389
2390 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002391 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002392 // taking the difference between two stack areas will result in an aligned
2393 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002394 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002395
2396 // If the function takes variable number of arguments, make a frame index for
2397 // the start of the first vararg value... for expansion of llvm.va_start.
2398 if (isVarArg) {
2399 int Depth = ArgOffset;
2400
2401 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002402 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002403 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2404
2405 // If this function is vararg, store any remaining integer argument regs
2406 // to their spots on the stack so that they may be loaded by deferencing the
2407 // result of va_next.
2408 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2409 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2410 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2411 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2412 MachinePointerInfo(), false, false, 0);
2413 MemOps.push_back(Store);
2414 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002415 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002416 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2417 }
2418 }
2419
2420 if (!MemOps.empty())
2421 Chain = DAG.getNode(ISD::TokenFactor, dl,
2422 MVT::Other, &MemOps[0], MemOps.size());
2423
2424 return Chain;
2425}
2426
2427SDValue
2428PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002429 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002430 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002431 const SmallVectorImpl<ISD::InputArg>
2432 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002433 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002434 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002435 // TODO: add description of PPC stack frame format, or at least some docs.
2436 //
2437 MachineFunction &MF = DAG.getMachineFunction();
2438 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002439 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002440
Owen Andersone50ed302009-08-10 22:56:29 +00002441 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002442 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002443 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002444 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2445 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002446 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002447
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002448 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002449 // Area that is at least reserved in caller of this function.
2450 unsigned MinReservedArea = ArgOffset;
2451
Craig Topperb78ca422012-03-11 07:16:55 +00002452 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002453 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2454 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2455 };
Craig Topperb78ca422012-03-11 07:16:55 +00002456 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002457 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2458 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2459 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002460
Craig Topperb78ca422012-03-11 07:16:55 +00002461 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002462
Craig Topperb78ca422012-03-11 07:16:55 +00002463 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002464 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2465 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2466 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002467
Owen Anderson718cb662007-09-07 04:06:50 +00002468 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002469 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002470 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002471
2472 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002473
Craig Topperb78ca422012-03-11 07:16:55 +00002474 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002475
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002476 // In 32-bit non-varargs functions, the stack space for vectors is after the
2477 // stack space for non-vectors. We do not use this space unless we have
2478 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002479 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002480 // that out...for the pathological case, compute VecArgOffset as the
2481 // start of the vector parameter area. Computing VecArgOffset is the
2482 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002483 unsigned VecArgOffset = ArgOffset;
2484 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002485 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002486 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002487 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002488 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002489
Duncan Sands276dcbd2008-03-21 09:14:45 +00002490 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002491 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002492 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002493 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002494 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2495 VecArgOffset += ArgSize;
2496 continue;
2497 }
2498
Owen Anderson825b72b2009-08-11 20:47:22 +00002499 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002500 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002501 case MVT::i32:
2502 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002503 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002504 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002505 case MVT::i64: // PPC64
2506 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002507 // FIXME: We are guaranteed to be !isPPC64 at this point.
2508 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002509 VecArgOffset += 8;
2510 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002511 case MVT::v4f32:
2512 case MVT::v4i32:
2513 case MVT::v8i16:
2514 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002515 // Nothing to do, we're only looking at Nonvector args here.
2516 break;
2517 }
2518 }
2519 }
2520 // We've found where the vector parameter area in memory is. Skip the
2521 // first 12 parameters; these don't use that memory.
2522 VecArgOffset = ((VecArgOffset+15)/16)*16;
2523 VecArgOffset += 12*16;
2524
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002525 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002526 // entry to a function on PPC, the arguments start after the linkage area,
2527 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002528
Dan Gohman475871a2008-07-27 21:46:04 +00002529 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002530 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002531 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002532 unsigned CurArgIdx = 0;
2533 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002534 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002535 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002536 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002537 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002538 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002539 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002540 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2541 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002542
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002543 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002544
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002545 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002546 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2547 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002548 if (isVarArg || isPPC64) {
2549 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002550 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002551 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002552 PtrByteSize);
2553 } else nAltivecParamsAtEnd++;
2554 } else
2555 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002556 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002557 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002558 PtrByteSize);
2559
Dale Johannesen8419dd62008-03-07 20:27:40 +00002560 // FIXME the codegen can be much improved in some cases.
2561 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002562 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002563 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002564 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002565 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002566 // Objects of size 1 and 2 are right justified, everything else is
2567 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002568 if (ObjSize==1 || ObjSize==2) {
2569 CurArgOffset = CurArgOffset + (4 - ObjSize);
2570 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002571 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002572 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002573 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002574 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002575 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002576 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002577 unsigned VReg;
2578 if (isPPC64)
2579 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2580 else
2581 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002582 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002583 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002584 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002585 MachinePointerInfo(FuncArg,
2586 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002587 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002588 MemOps.push_back(Store);
2589 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002590 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002591
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002592 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002593
Dale Johannesen7f96f392008-03-08 01:41:42 +00002594 continue;
2595 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002596 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2597 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002598 // to memory. ArgOffset will be the address of the beginning
2599 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002600 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002601 unsigned VReg;
2602 if (isPPC64)
2603 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2604 else
2605 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002606 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002607 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002608 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002609 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002610 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002611 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002612 MemOps.push_back(Store);
2613 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002614 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002615 } else {
2616 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2617 break;
2618 }
2619 }
2620 continue;
2621 }
2622
Owen Anderson825b72b2009-08-11 20:47:22 +00002623 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002624 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002625 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002626 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002627 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002628 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002629 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002630 ++GPR_idx;
2631 } else {
2632 needsLoad = true;
2633 ArgSize = PtrByteSize;
2634 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002635 // All int arguments reserve stack space in the Darwin ABI.
2636 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002637 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002638 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002639 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002640 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002641 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002642 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002643 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002644
Bill Schmidt726c2372012-10-23 15:51:16 +00002645 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002646 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002647 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002648 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002649
Chris Lattnerc91a4752006-06-26 22:48:35 +00002650 ++GPR_idx;
2651 } else {
2652 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002653 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002654 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002655 // All int arguments reserve stack space in the Darwin ABI.
2656 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002657 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002658
Owen Anderson825b72b2009-08-11 20:47:22 +00002659 case MVT::f32:
2660 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002661 // Every 4 bytes of argument space consumes one of the GPRs available for
2662 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002663 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002664 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002665 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002666 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002667 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002668 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002669 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002670
Owen Anderson825b72b2009-08-11 20:47:22 +00002671 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002672 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002673 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002674 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002675
Dan Gohman98ca4f22009-08-05 01:29:28 +00002676 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002677 ++FPR_idx;
2678 } else {
2679 needsLoad = true;
2680 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002681
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002682 // All FP arguments reserve stack space in the Darwin ABI.
2683 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002684 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002685 case MVT::v4f32:
2686 case MVT::v4i32:
2687 case MVT::v8i16:
2688 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002689 // Note that vector arguments in registers don't reserve stack space,
2690 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002691 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002692 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002693 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002694 if (isVarArg) {
2695 while ((ArgOffset % 16) != 0) {
2696 ArgOffset += PtrByteSize;
2697 if (GPR_idx != Num_GPR_Regs)
2698 GPR_idx++;
2699 }
2700 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002701 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002702 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002703 ++VR_idx;
2704 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002705 if (!isVarArg && !isPPC64) {
2706 // Vectors go after all the nonvectors.
2707 CurArgOffset = VecArgOffset;
2708 VecArgOffset += 16;
2709 } else {
2710 // Vectors are aligned.
2711 ArgOffset = ((ArgOffset+15)/16)*16;
2712 CurArgOffset = ArgOffset;
2713 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002714 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002715 needsLoad = true;
2716 }
2717 break;
2718 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002719
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002720 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002721 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002722 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002723 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002724 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002725 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002726 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002727 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002728 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002729 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002730
Dan Gohman98ca4f22009-08-05 01:29:28 +00002731 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002732 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002733
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002734 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002735 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002736 // taking the difference between two stack areas will result in an aligned
2737 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002738 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002739
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002740 // If the function takes variable number of arguments, make a frame index for
2741 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002742 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002743 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002744
Dan Gohman1e93df62010-04-17 14:41:14 +00002745 FuncInfo->setVarArgsFrameIndex(
2746 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002747 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002748 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002749
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002750 // If this function is vararg, store any remaining integer argument regs
2751 // to their spots on the stack so that they may be loaded by deferencing the
2752 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002753 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002754 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002755
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002756 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002757 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002758 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002759 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002760
Dan Gohman98ca4f22009-08-05 01:29:28 +00002761 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002762 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2763 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002764 MemOps.push_back(Store);
2765 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002766 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002767 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002768 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002769 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002770
Dale Johannesen8419dd62008-03-07 20:27:40 +00002771 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002772 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002773 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002774
Dan Gohman98ca4f22009-08-05 01:29:28 +00002775 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002776}
2777
Bill Schmidt419f3762012-09-19 15:42:13 +00002778/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2779/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002780static unsigned
2781CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2782 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002783 bool isVarArg,
2784 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002785 const SmallVectorImpl<ISD::OutputArg>
2786 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002787 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002788 unsigned &nAltivecParamsAtEnd) {
2789 // Count how many bytes are to be pushed on the stack, including the linkage
2790 // area, and parameter passing area. We start with 24/48 bytes, which is
2791 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002792 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002793 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002794 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2795
2796 // Add up all the space actually used.
2797 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2798 // they all go in registers, but we must reserve stack space for them for
2799 // possible use by the caller. In varargs or 64-bit calls, parameters are
2800 // assigned stack space in order, with padding so Altivec parameters are
2801 // 16-byte aligned.
2802 nAltivecParamsAtEnd = 0;
2803 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002804 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002805 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002806 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002807 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2808 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002809 if (!isVarArg && !isPPC64) {
2810 // Non-varargs Altivec parameters go after all the non-Altivec
2811 // parameters; handle those later so we know how much padding we need.
2812 nAltivecParamsAtEnd++;
2813 continue;
2814 }
2815 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2816 NumBytes = ((NumBytes+15)/16)*16;
2817 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002818 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002819 }
2820
2821 // Allow for Altivec parameters at the end, if needed.
2822 if (nAltivecParamsAtEnd) {
2823 NumBytes = ((NumBytes+15)/16)*16;
2824 NumBytes += 16*nAltivecParamsAtEnd;
2825 }
2826
2827 // The prolog code of the callee may store up to 8 GPR argument registers to
2828 // the stack, allowing va_start to index over them in memory if its varargs.
2829 // Because we cannot tell if this is needed on the caller side, we have to
2830 // conservatively assume that it is needed. As such, make sure we have at
2831 // least enough stack space for the caller to store the 8 GPRs.
2832 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002833 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002834
2835 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002836 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2837 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2838 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002839 unsigned AlignMask = TargetAlign-1;
2840 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2841 }
2842
2843 return NumBytes;
2844}
2845
2846/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002847/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002848static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002849 unsigned ParamSize) {
2850
Dale Johannesenb60d5192009-11-24 01:09:07 +00002851 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002852
2853 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2854 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2855 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2856 // Remember only if the new adjustement is bigger.
2857 if (SPDiff < FI->getTailCallSPDelta())
2858 FI->setTailCallSPDelta(SPDiff);
2859
2860 return SPDiff;
2861}
2862
Dan Gohman98ca4f22009-08-05 01:29:28 +00002863/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2864/// for tail call optimization. Targets which want to do tail call
2865/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002866bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002867PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002868 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002869 bool isVarArg,
2870 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002871 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002872 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002873 return false;
2874
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002875 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002876 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002877 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002878
Dan Gohman98ca4f22009-08-05 01:29:28 +00002879 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002880 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002881 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2882 // Functions containing by val parameters are not supported.
2883 for (unsigned i = 0; i != Ins.size(); i++) {
2884 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2885 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002886 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002887
2888 // Non PIC/GOT tail calls are supported.
2889 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2890 return true;
2891
2892 // At the moment we can only do local tail calls (in same module, hidden
2893 // or protected) if we are generating PIC.
2894 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2895 return G->getGlobal()->hasHiddenVisibility()
2896 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002897 }
2898
2899 return false;
2900}
2901
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002902/// isCallCompatibleAddress - Return the immediate to use if the specified
2903/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002904static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002905 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2906 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002907
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002908 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002909 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002910 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002911 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002912
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002913 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002914 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002915}
2916
Dan Gohman844731a2008-05-13 00:00:25 +00002917namespace {
2918
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002919struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002920 SDValue Arg;
2921 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002922 int FrameIdx;
2923
2924 TailCallArgumentInfo() : FrameIdx(0) {}
2925};
2926
Dan Gohman844731a2008-05-13 00:00:25 +00002927}
2928
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002929/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2930static void
2931StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002932 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002933 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002934 SmallVector<SDValue, 8> &MemOpChains,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002935 SDLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002936 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002937 SDValue Arg = TailCallArgs[i].Arg;
2938 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002939 int FI = TailCallArgs[i].FrameIdx;
2940 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002941 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002942 MachinePointerInfo::getFixedStack(FI),
2943 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002944 }
2945}
2946
2947/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2948/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002949static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002950 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002951 SDValue Chain,
2952 SDValue OldRetAddr,
2953 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002954 int SPDiff,
2955 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002956 bool isDarwinABI,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002957 SDLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002958 if (SPDiff) {
2959 // Calculate the new stack slot for the return address.
2960 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002961 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002962 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002963 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002964 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002965 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002966 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002967 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002968 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002969 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002970
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002971 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2972 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002973 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002974 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002975 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002976 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002977 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002978 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2979 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002980 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002981 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002982 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002983 }
2984 return Chain;
2985}
2986
2987/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2988/// the position of the argument.
2989static void
2990CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002991 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002992 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2993 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002994 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002995 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002996 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002997 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002998 TailCallArgumentInfo Info;
2999 Info.Arg = Arg;
3000 Info.FrameIdxOp = FIN;
3001 Info.FrameIdx = FI;
3002 TailCallArguments.push_back(Info);
3003}
3004
3005/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3006/// stack slot. Returns the chain as result and the loaded frame pointers in
3007/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003008SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003009 int SPDiff,
3010 SDValue Chain,
3011 SDValue &LROpOut,
3012 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003013 bool isDarwinABI,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003014 SDLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003015 if (SPDiff) {
3016 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003017 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003018 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003019 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003020 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003021 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003022
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003023 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3024 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003025 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003026 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003027 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003028 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003029 Chain = SDValue(FPOpOut.getNode(), 1);
3030 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003031 }
3032 return Chain;
3033}
3034
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003035/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003036/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003037/// specified by the specific parameter attribute. The copy will be passed as
3038/// a byval function parameter.
3039/// Sometimes what we are copying is the end of a larger object, the part that
3040/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003041static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003042CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003043 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003044 SDLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003045 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003046 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003047 false, false, MachinePointerInfo(0),
3048 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003049}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003050
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003051/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3052/// tail calls.
3053static void
Dan Gohman475871a2008-07-27 21:46:04 +00003054LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3055 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003056 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003057 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003058 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003059 SDLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003060 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003061 if (!isTailCall) {
3062 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003063 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003064 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003065 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003066 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003067 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003068 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003069 DAG.getConstant(ArgOffset, PtrVT));
3070 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003071 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3072 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003073 // Calculate and remember argument location.
3074 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3075 TailCallArguments);
3076}
3077
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003078static
3079void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003080 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003081 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3082 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3083 MachineFunction &MF = DAG.getMachineFunction();
3084
3085 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3086 // might overwrite each other in case of tail call optimization.
3087 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003088 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003089 InFlag = SDValue();
3090 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3091 MemOpChains2, dl);
3092 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003093 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003094 &MemOpChains2[0], MemOpChains2.size());
3095
3096 // Store the return address to the appropriate stack slot.
3097 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3098 isPPC64, isDarwinABI, dl);
3099
3100 // Emit callseq_end just before tailcall node.
3101 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3102 DAG.getIntPtrConstant(0, true), InFlag);
3103 InFlag = Chain.getValue(1);
3104}
3105
3106static
3107unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003108 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003109 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003110 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003111 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003112
Chris Lattnerb9082582010-11-14 23:42:06 +00003113 bool isPPC64 = PPCSubTarget.isPPC64();
3114 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3115
Owen Andersone50ed302009-08-10 22:56:29 +00003116 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003117 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003118 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003119
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003120 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003121
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003122 bool needIndirectCall = true;
3123 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003124 // If this is an absolute destination address, use the munged value.
3125 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003126 needIndirectCall = false;
3127 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003128
Chris Lattnerb9082582010-11-14 23:42:06 +00003129 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3130 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3131 // Use indirect calls for ALL functions calls in JIT mode, since the
3132 // far-call stubs may be outside relocation limits for a BL instruction.
3133 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3134 unsigned OpFlags = 0;
3135 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003136 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003137 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003138 (G->getGlobal()->isDeclaration() ||
3139 G->getGlobal()->isWeakForLinker())) {
3140 // PC-relative references to external symbols should go through $stub,
3141 // unless we're building with the leopard linker or later, which
3142 // automatically synthesizes these stubs.
3143 OpFlags = PPCII::MO_DARWIN_STUB;
3144 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003145
Chris Lattnerb9082582010-11-14 23:42:06 +00003146 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3147 // every direct call is) turn it into a TargetGlobalAddress /
3148 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003149 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003150 Callee.getValueType(),
3151 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003152 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003153 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003154 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003155
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003156 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003157 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003158
Chris Lattnerb9082582010-11-14 23:42:06 +00003159 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003160 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003161 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003162 // PC-relative references to external symbols should go through $stub,
3163 // unless we're building with the leopard linker or later, which
3164 // automatically synthesizes these stubs.
3165 OpFlags = PPCII::MO_DARWIN_STUB;
3166 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003167
Chris Lattnerb9082582010-11-14 23:42:06 +00003168 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3169 OpFlags);
3170 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003171 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003172
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003173 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003174 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3175 // to do the call, we can't use PPCISD::CALL.
3176 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003177
3178 if (isSVR4ABI && isPPC64) {
3179 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3180 // entry point, but to the function descriptor (the function entry point
3181 // address is part of the function descriptor though).
3182 // The function descriptor is a three doubleword structure with the
3183 // following fields: function entry point, TOC base address and
3184 // environment pointer.
3185 // Thus for a call through a function pointer, the following actions need
3186 // to be performed:
3187 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003188 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003189 // 2. Load the address of the function entry point from the function
3190 // descriptor.
3191 // 3. Load the TOC of the callee from the function descriptor into r2.
3192 // 4. Load the environment pointer from the function descriptor into
3193 // r11.
3194 // 5. Branch to the function entry point address.
3195 // 6. On return of the callee, the TOC of the caller needs to be
3196 // restored (this is done in FinishCall()).
3197 //
3198 // All those operations are flagged together to ensure that no other
3199 // operations can be scheduled in between. E.g. without flagging the
3200 // operations together, a TOC access in the caller could be scheduled
3201 // between the load of the callee TOC and the branch to the callee, which
3202 // results in the TOC access going through the TOC of the callee instead
3203 // of going through the TOC of the caller, which leads to incorrect code.
3204
3205 // Load the address of the function entry point from the function
3206 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003207 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003208 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3209 InFlag.getNode() ? 3 : 2);
3210 Chain = LoadFuncPtr.getValue(1);
3211 InFlag = LoadFuncPtr.getValue(2);
3212
3213 // Load environment pointer into r11.
3214 // Offset of the environment pointer within the function descriptor.
3215 SDValue PtrOff = DAG.getIntPtrConstant(16);
3216
3217 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3218 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3219 InFlag);
3220 Chain = LoadEnvPtr.getValue(1);
3221 InFlag = LoadEnvPtr.getValue(2);
3222
3223 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3224 InFlag);
3225 Chain = EnvVal.getValue(0);
3226 InFlag = EnvVal.getValue(1);
3227
3228 // Load TOC of the callee into r2. We are using a target-specific load
3229 // with r2 hard coded, because the result of a target-independent load
3230 // would never go directly into r2, since r2 is a reserved register (which
3231 // prevents the register allocator from allocating it), resulting in an
3232 // additional register being allocated and an unnecessary move instruction
3233 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003234 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003235 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3236 Callee, InFlag);
3237 Chain = LoadTOCPtr.getValue(0);
3238 InFlag = LoadTOCPtr.getValue(1);
3239
3240 MTCTROps[0] = Chain;
3241 MTCTROps[1] = LoadFuncPtr;
3242 MTCTROps[2] = InFlag;
3243 }
3244
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003245 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3246 2 + (InFlag.getNode() != 0));
3247 InFlag = Chain.getValue(1);
3248
3249 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003250 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003251 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003252 Ops.push_back(Chain);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003253 CallOpc = PPCISD::BCTRL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003254 Callee.setNode(0);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003255 // Add use of X11 (holding environment pointer)
3256 if (isSVR4ABI && isPPC64)
3257 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003258 // Add CTR register as callee so a bctr can be emitted later.
3259 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003260 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003261 }
3262
3263 // If this is a direct call, pass the chain and the callee.
3264 if (Callee.getNode()) {
3265 Ops.push_back(Chain);
3266 Ops.push_back(Callee);
3267 }
3268 // If this is a tail call add stack pointer delta.
3269 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003270 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003271
3272 // Add argument registers to the end of the list so that they are known live
3273 // into the call.
3274 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3275 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3276 RegsToPass[i].second.getValueType()));
3277
3278 return CallOpc;
3279}
3280
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003281static
3282bool isLocalCall(const SDValue &Callee)
3283{
3284 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003285 return !G->getGlobal()->isDeclaration() &&
3286 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003287 return false;
3288}
3289
Dan Gohman98ca4f22009-08-05 01:29:28 +00003290SDValue
3291PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003292 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003293 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003294 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003295 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003296
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003297 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003298 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003299 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003300 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003301
3302 // Copy all of the result registers out of their specified physreg.
3303 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3304 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003305 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003306
3307 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3308 VA.getLocReg(), VA.getLocVT(), InFlag);
3309 Chain = Val.getValue(1);
3310 InFlag = Val.getValue(2);
3311
3312 switch (VA.getLocInfo()) {
3313 default: llvm_unreachable("Unknown loc info!");
3314 case CCValAssign::Full: break;
3315 case CCValAssign::AExt:
3316 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3317 break;
3318 case CCValAssign::ZExt:
3319 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3320 DAG.getValueType(VA.getValVT()));
3321 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3322 break;
3323 case CCValAssign::SExt:
3324 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3325 DAG.getValueType(VA.getValVT()));
3326 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3327 break;
3328 }
3329
3330 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003331 }
3332
Dan Gohman98ca4f22009-08-05 01:29:28 +00003333 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003334}
3335
Dan Gohman98ca4f22009-08-05 01:29:28 +00003336SDValue
Andrew Trickac6d9be2013-05-25 02:42:55 +00003337PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003338 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003339 SelectionDAG &DAG,
3340 SmallVector<std::pair<unsigned, SDValue>, 8>
3341 &RegsToPass,
3342 SDValue InFlag, SDValue Chain,
3343 SDValue &Callee,
3344 int SPDiff, unsigned NumBytes,
3345 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003346 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003347 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003348 SmallVector<SDValue, 8> Ops;
3349 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3350 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003351 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003352
Hal Finkel82b38212012-08-28 02:10:27 +00003353 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3354 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3355 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3356
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003357 // When performing tail call optimization the callee pops its arguments off
3358 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003359 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003360 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003361 (CallConv == CallingConv::Fast &&
3362 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003363
Roman Divackye46137f2012-03-06 16:41:49 +00003364 // Add a register mask operand representing the call-preserved registers.
3365 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3366 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3367 assert(Mask && "Missing call preserved mask for calling convention");
3368 Ops.push_back(DAG.getRegisterMask(Mask));
3369
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003370 if (InFlag.getNode())
3371 Ops.push_back(InFlag);
3372
3373 // Emit tail call.
3374 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003375 assert(((Callee.getOpcode() == ISD::Register &&
3376 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3377 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3378 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3379 isa<ConstantSDNode>(Callee)) &&
3380 "Expecting an global address, external symbol, absolute value or register");
3381
Owen Anderson825b72b2009-08-11 20:47:22 +00003382 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003383 }
3384
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003385 // Add a NOP immediately after the branch instruction when using the 64-bit
3386 // SVR4 ABI. At link time, if caller and callee are in a different module and
3387 // thus have a different TOC, the call will be replaced with a call to a stub
3388 // function which saves the current TOC, loads the TOC of the callee and
3389 // branches to the callee. The NOP will be replaced with a load instruction
3390 // which restores the TOC of the caller from the TOC save slot of the current
3391 // stack frame. If caller and callee belong to the same module (and have the
3392 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003393
3394 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003395 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003396 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003397 // This is a call through a function pointer.
3398 // Restore the caller TOC from the save area into R2.
3399 // See PrepareCall() for more information about calls through function
3400 // pointers in the 64-bit SVR4 ABI.
3401 // We are using a target-specific load with r2 hard coded, because the
3402 // result of a target-independent load would never go directly into r2,
3403 // since r2 is a reserved register (which prevents the register allocator
3404 // from allocating it), resulting in an additional register being
3405 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003406 needsTOCRestore = true;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003407 } else if ((CallOpc == PPCISD::CALL) && !isLocalCall(Callee)) {
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003408 // Otherwise insert NOP for non-local calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003409 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003410 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003411 }
3412
Hal Finkel5b00cea2012-03-31 14:45:15 +00003413 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3414 InFlag = Chain.getValue(1);
3415
3416 if (needsTOCRestore) {
3417 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3418 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3419 InFlag = Chain.getValue(1);
3420 }
3421
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003422 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3423 DAG.getIntPtrConstant(BytesCalleePops, true),
3424 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003425 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003426 InFlag = Chain.getValue(1);
3427
Dan Gohman98ca4f22009-08-05 01:29:28 +00003428 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3429 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003430}
3431
Dan Gohman98ca4f22009-08-05 01:29:28 +00003432SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003433PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003434 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003435 SelectionDAG &DAG = CLI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00003436 SDLoc &dl = CLI.DL;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003437 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3438 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3439 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3440 SDValue Chain = CLI.Chain;
3441 SDValue Callee = CLI.Callee;
3442 bool &isTailCall = CLI.IsTailCall;
3443 CallingConv::ID CallConv = CLI.CallConv;
3444 bool isVarArg = CLI.IsVarArg;
3445
Evan Cheng0c439eb2010-01-27 00:07:07 +00003446 if (isTailCall)
3447 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3448 Ins, DAG);
3449
Bill Schmidt726c2372012-10-23 15:51:16 +00003450 if (PPCSubTarget.isSVR4ABI()) {
3451 if (PPCSubTarget.isPPC64())
3452 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3453 isTailCall, Outs, OutVals, Ins,
3454 dl, DAG, InVals);
3455 else
3456 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3457 isTailCall, Outs, OutVals, Ins,
3458 dl, DAG, InVals);
3459 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003460
Bill Schmidt726c2372012-10-23 15:51:16 +00003461 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3462 isTailCall, Outs, OutVals, Ins,
3463 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003464}
3465
3466SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003467PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3468 CallingConv::ID CallConv, bool isVarArg,
3469 bool isTailCall,
3470 const SmallVectorImpl<ISD::OutputArg> &Outs,
3471 const SmallVectorImpl<SDValue> &OutVals,
3472 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003473 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt419f3762012-09-19 15:42:13 +00003474 SmallVectorImpl<SDValue> &InVals) const {
3475 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003476 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003477
Dan Gohman98ca4f22009-08-05 01:29:28 +00003478 assert((CallConv == CallingConv::C ||
3479 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003480
Tilmann Schellerffd02002009-07-03 06:45:56 +00003481 unsigned PtrByteSize = 4;
3482
3483 MachineFunction &MF = DAG.getMachineFunction();
3484
3485 // Mark this function as potentially containing a function that contains a
3486 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3487 // and restoring the callers stack pointer in this functions epilog. This is
3488 // done because by tail calling the called function might overwrite the value
3489 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003490 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3491 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003492 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003493
Tilmann Schellerffd02002009-07-03 06:45:56 +00003494 // Count how many bytes are to be pushed on the stack, including the linkage
3495 // area, parameter list area and the part of the local variable space which
3496 // contains copies of aggregates which are passed by value.
3497
3498 // Assign locations to all of the outgoing arguments.
3499 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003500 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003501 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003502
3503 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003504 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003505
3506 if (isVarArg) {
3507 // Handle fixed and variable vector arguments differently.
3508 // Fixed vector arguments go into registers as long as registers are
3509 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003510 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003511
Tilmann Schellerffd02002009-07-03 06:45:56 +00003512 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003513 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003514 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003515 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003516
Dan Gohman98ca4f22009-08-05 01:29:28 +00003517 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003518 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3519 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003520 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003521 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3522 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003523 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003524
Tilmann Schellerffd02002009-07-03 06:45:56 +00003525 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003526#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003527 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003528 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003529#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003530 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003531 }
3532 }
3533 } else {
3534 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003535 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003536 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003537
Tilmann Schellerffd02002009-07-03 06:45:56 +00003538 // Assign locations to all of the outgoing aggregate by value arguments.
3539 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003540 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003541 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003542
3543 // Reserve stack space for the allocations in CCInfo.
3544 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3545
Bill Schmidt212af6a2013-02-06 17:33:58 +00003546 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003547
3548 // Size of the linkage area, parameter list area and the part of the local
3549 // space variable where copies of aggregates which are passed by value are
3550 // stored.
3551 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003552
Tilmann Schellerffd02002009-07-03 06:45:56 +00003553 // Calculate by how many bytes the stack has to be adjusted in case of tail
3554 // call optimization.
3555 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3556
3557 // Adjust the stack pointer for the new arguments...
3558 // These operations are automatically eliminated by the prolog/epilog pass
3559 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3560 SDValue CallSeqStart = Chain;
3561
3562 // Load the return address and frame pointer so it can be moved somewhere else
3563 // later.
3564 SDValue LROp, FPOp;
3565 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3566 dl);
3567
3568 // Set up a copy of the stack pointer for use loading and storing any
3569 // arguments that may not fit in the registers available for argument
3570 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003571 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003572
Tilmann Schellerffd02002009-07-03 06:45:56 +00003573 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3574 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3575 SmallVector<SDValue, 8> MemOpChains;
3576
Roman Divacky0aaa9192011-08-30 17:04:16 +00003577 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003578 // Walk the register/memloc assignments, inserting copies/loads.
3579 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3580 i != e;
3581 ++i) {
3582 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003583 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003584 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003585
Tilmann Schellerffd02002009-07-03 06:45:56 +00003586 if (Flags.isByVal()) {
3587 // Argument is an aggregate which is passed by value, thus we need to
3588 // create a copy of it in the local variable space of the current stack
3589 // frame (which is the stack frame of the caller) and pass the address of
3590 // this copy to the callee.
3591 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3592 CCValAssign &ByValVA = ByValArgLocs[j++];
3593 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003594
Tilmann Schellerffd02002009-07-03 06:45:56 +00003595 // Memory reserved in the local variable space of the callers stack frame.
3596 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003597
Tilmann Schellerffd02002009-07-03 06:45:56 +00003598 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3599 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003600
Tilmann Schellerffd02002009-07-03 06:45:56 +00003601 // Create a copy of the argument in the local area of the current
3602 // stack frame.
3603 SDValue MemcpyCall =
3604 CreateCopyOfByValArgument(Arg, PtrOff,
3605 CallSeqStart.getNode()->getOperand(0),
3606 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003607
Tilmann Schellerffd02002009-07-03 06:45:56 +00003608 // This must go outside the CALLSEQ_START..END.
3609 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3610 CallSeqStart.getNode()->getOperand(1));
3611 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3612 NewCallSeqStart.getNode());
3613 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003614
Tilmann Schellerffd02002009-07-03 06:45:56 +00003615 // Pass the address of the aggregate copy on the stack either in a
3616 // physical register or in the parameter list area of the current stack
3617 // frame to the callee.
3618 Arg = PtrOff;
3619 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003620
Tilmann Schellerffd02002009-07-03 06:45:56 +00003621 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003622 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003623 // Put argument in a physical register.
3624 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3625 } else {
3626 // Put argument in the parameter list area of the current stack frame.
3627 assert(VA.isMemLoc());
3628 unsigned LocMemOffset = VA.getLocMemOffset();
3629
3630 if (!isTailCall) {
3631 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3632 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3633
3634 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003635 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003636 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003637 } else {
3638 // Calculate and remember argument location.
3639 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3640 TailCallArguments);
3641 }
3642 }
3643 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003644
Tilmann Schellerffd02002009-07-03 06:45:56 +00003645 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003646 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003647 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003648
Tilmann Schellerffd02002009-07-03 06:45:56 +00003649 // Build a sequence of copy-to-reg nodes chained together with token chain
3650 // and flag operands which copy the outgoing args into the appropriate regs.
3651 SDValue InFlag;
3652 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3653 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3654 RegsToPass[i].second, InFlag);
3655 InFlag = Chain.getValue(1);
3656 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003657
Hal Finkel82b38212012-08-28 02:10:27 +00003658 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3659 // registers.
3660 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003661 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3662 SDValue Ops[] = { Chain, InFlag };
3663
Hal Finkel82b38212012-08-28 02:10:27 +00003664 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003665 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3666
Hal Finkel82b38212012-08-28 02:10:27 +00003667 InFlag = Chain.getValue(1);
3668 }
3669
Chris Lattnerb9082582010-11-14 23:42:06 +00003670 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003671 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3672 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003673
Dan Gohman98ca4f22009-08-05 01:29:28 +00003674 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3675 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3676 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003677}
3678
Bill Schmidt726c2372012-10-23 15:51:16 +00003679// Copy an argument into memory, being careful to do this outside the
3680// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003681SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003682PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3683 SDValue CallSeqStart,
3684 ISD::ArgFlagsTy Flags,
3685 SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003686 SDLoc dl) const {
Bill Schmidt726c2372012-10-23 15:51:16 +00003687 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3688 CallSeqStart.getNode()->getOperand(0),
3689 Flags, DAG, dl);
3690 // The MEMCPY must go outside the CALLSEQ_START..END.
3691 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3692 CallSeqStart.getNode()->getOperand(1));
3693 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3694 NewCallSeqStart.getNode());
3695 return NewCallSeqStart;
3696}
3697
3698SDValue
3699PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003700 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003701 bool isTailCall,
3702 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003703 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003704 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003705 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003706 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003707
Bill Schmidt726c2372012-10-23 15:51:16 +00003708 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003709
Bill Schmidt726c2372012-10-23 15:51:16 +00003710 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3711 unsigned PtrByteSize = 8;
3712
3713 MachineFunction &MF = DAG.getMachineFunction();
3714
3715 // Mark this function as potentially containing a function that contains a
3716 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3717 // and restoring the callers stack pointer in this functions epilog. This is
3718 // done because by tail calling the called function might overwrite the value
3719 // in this function's (MF) stack pointer stack slot 0(SP).
3720 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3721 CallConv == CallingConv::Fast)
3722 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3723
3724 unsigned nAltivecParamsAtEnd = 0;
3725
3726 // Count how many bytes are to be pushed on the stack, including the linkage
3727 // area, and parameter passing area. We start with at least 48 bytes, which
3728 // is reserved space for [SP][CR][LR][3 x unused].
3729 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3730 // of this call.
3731 unsigned NumBytes =
3732 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3733 Outs, OutVals, nAltivecParamsAtEnd);
3734
3735 // Calculate by how many bytes the stack has to be adjusted in case of tail
3736 // call optimization.
3737 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3738
3739 // To protect arguments on the stack from being clobbered in a tail call,
3740 // force all the loads to happen before doing any other lowering.
3741 if (isTailCall)
3742 Chain = DAG.getStackArgumentTokenFactor(Chain);
3743
3744 // Adjust the stack pointer for the new arguments...
3745 // These operations are automatically eliminated by the prolog/epilog pass
3746 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3747 SDValue CallSeqStart = Chain;
3748
3749 // Load the return address and frame pointer so it can be move somewhere else
3750 // later.
3751 SDValue LROp, FPOp;
3752 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3753 dl);
3754
3755 // Set up a copy of the stack pointer for use loading and storing any
3756 // arguments that may not fit in the registers available for argument
3757 // passing.
3758 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3759
3760 // Figure out which arguments are going to go in registers, and which in
3761 // memory. Also, if this is a vararg function, floating point operations
3762 // must be stored to our stack, and loaded into integer regs as well, if
3763 // any integer regs are available for argument passing.
3764 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3765 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3766
3767 static const uint16_t GPR[] = {
3768 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3769 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3770 };
3771 static const uint16_t *FPR = GetFPR();
3772
3773 static const uint16_t VR[] = {
3774 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3775 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3776 };
3777 const unsigned NumGPRs = array_lengthof(GPR);
3778 const unsigned NumFPRs = 13;
3779 const unsigned NumVRs = array_lengthof(VR);
3780
3781 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3782 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3783
3784 SmallVector<SDValue, 8> MemOpChains;
3785 for (unsigned i = 0; i != NumOps; ++i) {
3786 SDValue Arg = OutVals[i];
3787 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3788
3789 // PtrOff will be used to store the current argument to the stack if a
3790 // register cannot be found for it.
3791 SDValue PtrOff;
3792
3793 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3794
3795 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3796
3797 // Promote integers to 64-bit values.
3798 if (Arg.getValueType() == MVT::i32) {
3799 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3800 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3801 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3802 }
3803
3804 // FIXME memcpy is used way more than necessary. Correctness first.
3805 // Note: "by value" is code for passing a structure by value, not
3806 // basic types.
3807 if (Flags.isByVal()) {
3808 // Note: Size includes alignment padding, so
3809 // struct x { short a; char b; }
3810 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3811 // These are the proper values we need for right-justifying the
3812 // aggregate in a parameter register.
3813 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003814
3815 // An empty aggregate parameter takes up no storage and no
3816 // registers.
3817 if (Size == 0)
3818 continue;
3819
Bill Schmidt726c2372012-10-23 15:51:16 +00003820 // All aggregates smaller than 8 bytes must be passed right-justified.
3821 if (Size==1 || Size==2 || Size==4) {
3822 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3823 if (GPR_idx != NumGPRs) {
3824 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3825 MachinePointerInfo(), VT,
3826 false, false, 0);
3827 MemOpChains.push_back(Load.getValue(1));
3828 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3829
3830 ArgOffset += PtrByteSize;
3831 continue;
3832 }
3833 }
3834
3835 if (GPR_idx == NumGPRs && Size < 8) {
3836 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3837 PtrOff.getValueType());
3838 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3839 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3840 CallSeqStart,
3841 Flags, DAG, dl);
3842 ArgOffset += PtrByteSize;
3843 continue;
3844 }
3845 // Copy entire object into memory. There are cases where gcc-generated
3846 // code assumes it is there, even if it could be put entirely into
3847 // registers. (This is not what the doc says.)
3848
3849 // FIXME: The above statement is likely due to a misunderstanding of the
3850 // documents. All arguments must be copied into the parameter area BY
3851 // THE CALLEE in the event that the callee takes the address of any
3852 // formal argument. That has not yet been implemented. However, it is
3853 // reasonable to use the stack area as a staging area for the register
3854 // load.
3855
3856 // Skip this for small aggregates, as we will use the same slot for a
3857 // right-justified copy, below.
3858 if (Size >= 8)
3859 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3860 CallSeqStart,
3861 Flags, DAG, dl);
3862
3863 // When a register is available, pass a small aggregate right-justified.
3864 if (Size < 8 && GPR_idx != NumGPRs) {
3865 // The easiest way to get this right-justified in a register
3866 // is to copy the structure into the rightmost portion of a
3867 // local variable slot, then load the whole slot into the
3868 // register.
3869 // FIXME: The memcpy seems to produce pretty awful code for
3870 // small aggregates, particularly for packed ones.
Matt Arsenault225ed702013-05-18 00:21:46 +00003871 // FIXME: It would be preferable to use the slot in the
Bill Schmidt726c2372012-10-23 15:51:16 +00003872 // parameter save area instead of a new local variable.
3873 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3874 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3875 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3876 CallSeqStart,
3877 Flags, DAG, dl);
3878
3879 // Load the slot into the register.
3880 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3881 MachinePointerInfo(),
3882 false, false, false, 0);
3883 MemOpChains.push_back(Load.getValue(1));
3884 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3885
3886 // Done with this argument.
3887 ArgOffset += PtrByteSize;
3888 continue;
3889 }
3890
3891 // For aggregates larger than PtrByteSize, copy the pieces of the
3892 // object that fit into registers from the parameter save area.
3893 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3894 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3895 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3896 if (GPR_idx != NumGPRs) {
3897 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3898 MachinePointerInfo(),
3899 false, false, false, 0);
3900 MemOpChains.push_back(Load.getValue(1));
3901 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3902 ArgOffset += PtrByteSize;
3903 } else {
3904 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3905 break;
3906 }
3907 }
3908 continue;
3909 }
3910
3911 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3912 default: llvm_unreachable("Unexpected ValueType for argument!");
3913 case MVT::i32:
3914 case MVT::i64:
3915 if (GPR_idx != NumGPRs) {
3916 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3917 } else {
3918 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3919 true, isTailCall, false, MemOpChains,
3920 TailCallArguments, dl);
3921 }
3922 ArgOffset += PtrByteSize;
3923 break;
3924 case MVT::f32:
3925 case MVT::f64:
3926 if (FPR_idx != NumFPRs) {
3927 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3928
3929 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003930 // A single float or an aggregate containing only a single float
3931 // must be passed right-justified in the stack doubleword, and
3932 // in the GPR, if one is available.
3933 SDValue StoreOff;
3934 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3935 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3936 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3937 } else
3938 StoreOff = PtrOff;
3939
3940 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003941 MachinePointerInfo(), false, false, 0);
3942 MemOpChains.push_back(Store);
3943
3944 // Float varargs are always shadowed in available integer registers
3945 if (GPR_idx != NumGPRs) {
3946 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3947 MachinePointerInfo(), false, false,
3948 false, 0);
3949 MemOpChains.push_back(Load.getValue(1));
3950 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3951 }
3952 } else if (GPR_idx != NumGPRs)
3953 // If we have any FPRs remaining, we may also have GPRs remaining.
3954 ++GPR_idx;
3955 } else {
3956 // Single-precision floating-point values are mapped to the
3957 // second (rightmost) word of the stack doubleword.
3958 if (Arg.getValueType() == MVT::f32) {
3959 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3960 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3961 }
3962
3963 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3964 true, isTailCall, false, MemOpChains,
3965 TailCallArguments, dl);
3966 }
3967 ArgOffset += 8;
3968 break;
3969 case MVT::v4f32:
3970 case MVT::v4i32:
3971 case MVT::v8i16:
3972 case MVT::v16i8:
3973 if (isVarArg) {
3974 // These go aligned on the stack, or in the corresponding R registers
3975 // when within range. The Darwin PPC ABI doc claims they also go in
3976 // V registers; in fact gcc does this only for arguments that are
3977 // prototyped, not for those that match the ... We do it for all
3978 // arguments, seems to work.
3979 while (ArgOffset % 16 !=0) {
3980 ArgOffset += PtrByteSize;
3981 if (GPR_idx != NumGPRs)
3982 GPR_idx++;
3983 }
3984 // We could elide this store in the case where the object fits
3985 // entirely in R registers. Maybe later.
3986 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3987 DAG.getConstant(ArgOffset, PtrVT));
3988 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3989 MachinePointerInfo(), false, false, 0);
3990 MemOpChains.push_back(Store);
3991 if (VR_idx != NumVRs) {
3992 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3993 MachinePointerInfo(),
3994 false, false, false, 0);
3995 MemOpChains.push_back(Load.getValue(1));
3996 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3997 }
3998 ArgOffset += 16;
3999 for (unsigned i=0; i<16; i+=PtrByteSize) {
4000 if (GPR_idx == NumGPRs)
4001 break;
4002 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4003 DAG.getConstant(i, PtrVT));
4004 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4005 false, false, false, 0);
4006 MemOpChains.push_back(Load.getValue(1));
4007 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4008 }
4009 break;
4010 }
4011
4012 // Non-varargs Altivec params generally go in registers, but have
4013 // stack space allocated at the end.
4014 if (VR_idx != NumVRs) {
4015 // Doesn't have GPR space allocated.
4016 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4017 } else {
4018 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4019 true, isTailCall, true, MemOpChains,
4020 TailCallArguments, dl);
4021 ArgOffset += 16;
4022 }
4023 break;
4024 }
4025 }
4026
4027 if (!MemOpChains.empty())
4028 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4029 &MemOpChains[0], MemOpChains.size());
4030
4031 // Check if this is an indirect call (MTCTR/BCTRL).
4032 // See PrepareCall() for more information about calls through function
4033 // pointers in the 64-bit SVR4 ABI.
4034 if (!isTailCall &&
4035 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4036 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4037 !isBLACompatibleAddress(Callee, DAG)) {
4038 // Load r2 into a virtual register and store it to the TOC save area.
4039 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4040 // TOC save area offset.
4041 SDValue PtrOff = DAG.getIntPtrConstant(40);
4042 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4043 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4044 false, false, 0);
4045 // R12 must contain the address of an indirect callee. This does not
4046 // mean the MTCTR instruction must use R12; it's easier to model this
4047 // as an extra parameter, so do that.
4048 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4049 }
4050
4051 // Build a sequence of copy-to-reg nodes chained together with token chain
4052 // and flag operands which copy the outgoing args into the appropriate regs.
4053 SDValue InFlag;
4054 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4055 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4056 RegsToPass[i].second, InFlag);
4057 InFlag = Chain.getValue(1);
4058 }
4059
4060 if (isTailCall)
4061 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4062 FPOp, true, TailCallArguments);
4063
4064 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4065 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4066 Ins, InVals);
4067}
4068
4069SDValue
4070PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4071 CallingConv::ID CallConv, bool isVarArg,
4072 bool isTailCall,
4073 const SmallVectorImpl<ISD::OutputArg> &Outs,
4074 const SmallVectorImpl<SDValue> &OutVals,
4075 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004076 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt726c2372012-10-23 15:51:16 +00004077 SmallVectorImpl<SDValue> &InVals) const {
4078
4079 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004080
Owen Andersone50ed302009-08-10 22:56:29 +00004081 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004082 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004083 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004084
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004085 MachineFunction &MF = DAG.getMachineFunction();
4086
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004087 // Mark this function as potentially containing a function that contains a
4088 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4089 // and restoring the callers stack pointer in this functions epilog. This is
4090 // done because by tail calling the called function might overwrite the value
4091 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004092 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4093 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004094 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4095
4096 unsigned nAltivecParamsAtEnd = 0;
4097
Chris Lattnerabde4602006-05-16 22:56:08 +00004098 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004099 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004100 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004101 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004102 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004103 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004104 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004105
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004106 // Calculate by how many bytes the stack has to be adjusted in case of tail
4107 // call optimization.
4108 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004109
Dan Gohman98ca4f22009-08-05 01:29:28 +00004110 // To protect arguments on the stack from being clobbered in a tail call,
4111 // force all the loads to happen before doing any other lowering.
4112 if (isTailCall)
4113 Chain = DAG.getStackArgumentTokenFactor(Chain);
4114
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004115 // Adjust the stack pointer for the new arguments...
4116 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004117 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004118 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004119
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004120 // Load the return address and frame pointer so it can be move somewhere else
4121 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004122 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004123 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4124 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004125
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004126 // Set up a copy of the stack pointer for use loading and storing any
4127 // arguments that may not fit in the registers available for argument
4128 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004129 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004130 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004131 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004132 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004133 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004134
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004135 // Figure out which arguments are going to go in registers, and which in
4136 // memory. Also, if this is a vararg function, floating point operations
4137 // must be stored to our stack, and loaded into integer regs as well, if
4138 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004139 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004140 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004141
Craig Topperb78ca422012-03-11 07:16:55 +00004142 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004143 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4144 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4145 };
Craig Topperb78ca422012-03-11 07:16:55 +00004146 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004147 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4148 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4149 };
Craig Topperb78ca422012-03-11 07:16:55 +00004150 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004151
Craig Topperb78ca422012-03-11 07:16:55 +00004152 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004153 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4154 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4155 };
Owen Anderson718cb662007-09-07 04:06:50 +00004156 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004157 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004158 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004159
Craig Topperb78ca422012-03-11 07:16:55 +00004160 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004161
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004162 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004163 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4164
Dan Gohman475871a2008-07-27 21:46:04 +00004165 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004166 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004167 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004168 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004169
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004170 // PtrOff will be used to store the current argument to the stack if a
4171 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004172 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004173
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004174 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004175
Dale Johannesen39355f92009-02-04 02:34:38 +00004176 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004177
4178 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004179 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004180 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4181 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004183 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004184
Dale Johannesen8419dd62008-03-07 20:27:40 +00004185 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004186 // Note: "by value" is code for passing a structure by value, not
4187 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004188 if (Flags.isByVal()) {
4189 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004190 // Very small objects are passed right-justified. Everything else is
4191 // passed left-justified.
4192 if (Size==1 || Size==2) {
4193 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004194 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004195 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004196 MachinePointerInfo(), VT,
4197 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004198 MemOpChains.push_back(Load.getValue(1));
4199 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004200
4201 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004202 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004203 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4204 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004205 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004206 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4207 CallSeqStart,
4208 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004209 ArgOffset += PtrByteSize;
4210 }
4211 continue;
4212 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004213 // Copy entire object into memory. There are cases where gcc-generated
4214 // code assumes it is there, even if it could be put entirely into
4215 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004216 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4217 CallSeqStart,
4218 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004219
4220 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4221 // copy the pieces of the object that fit into registers from the
4222 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004223 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004224 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004225 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004226 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004227 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4228 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004229 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004230 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004231 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004232 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004233 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004234 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004235 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004236 }
4237 }
4238 continue;
4239 }
4240
Owen Anderson825b72b2009-08-11 20:47:22 +00004241 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004242 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004243 case MVT::i32:
4244 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004245 if (GPR_idx != NumGPRs) {
4246 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004247 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004248 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4249 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004250 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004251 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004252 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004253 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004254 case MVT::f32:
4255 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004256 if (FPR_idx != NumFPRs) {
4257 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4258
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004259 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004260 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4261 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004262 MemOpChains.push_back(Store);
4263
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004264 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004265 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004266 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004267 MachinePointerInfo(), false, false,
4268 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004269 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004270 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004271 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004272 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004273 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004274 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004275 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4276 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004277 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004278 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004279 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004280 }
4281 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004282 // If we have any FPRs remaining, we may also have GPRs remaining.
4283 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4284 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004285 if (GPR_idx != NumGPRs)
4286 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004287 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004288 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4289 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004290 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004291 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004292 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4293 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004294 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004295 if (isPPC64)
4296 ArgOffset += 8;
4297 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004298 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004299 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004300 case MVT::v4f32:
4301 case MVT::v4i32:
4302 case MVT::v8i16:
4303 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004304 if (isVarArg) {
4305 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004306 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004307 // V registers; in fact gcc does this only for arguments that are
4308 // prototyped, not for those that match the ... We do it for all
4309 // arguments, seems to work.
4310 while (ArgOffset % 16 !=0) {
4311 ArgOffset += PtrByteSize;
4312 if (GPR_idx != NumGPRs)
4313 GPR_idx++;
4314 }
4315 // We could elide this store in the case where the object fits
4316 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004317 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004318 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004319 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4320 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004321 MemOpChains.push_back(Store);
4322 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004323 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004324 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004325 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004326 MemOpChains.push_back(Load.getValue(1));
4327 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4328 }
4329 ArgOffset += 16;
4330 for (unsigned i=0; i<16; i+=PtrByteSize) {
4331 if (GPR_idx == NumGPRs)
4332 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004333 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004334 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004335 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004336 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004337 MemOpChains.push_back(Load.getValue(1));
4338 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4339 }
4340 break;
4341 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004342
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004343 // Non-varargs Altivec params generally go in registers, but have
4344 // stack space allocated at the end.
4345 if (VR_idx != NumVRs) {
4346 // Doesn't have GPR space allocated.
4347 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4348 } else if (nAltivecParamsAtEnd==0) {
4349 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004350 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4351 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004352 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004353 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004354 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004355 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004356 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004357 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004358 // If all Altivec parameters fit in registers, as they usually do,
4359 // they get stack space following the non-Altivec parameters. We
4360 // don't track this here because nobody below needs it.
4361 // If there are more Altivec parameters than fit in registers emit
4362 // the stores here.
4363 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4364 unsigned j = 0;
4365 // Offset is aligned; skip 1st 12 params which go in V registers.
4366 ArgOffset = ((ArgOffset+15)/16)*16;
4367 ArgOffset += 12*16;
4368 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004369 SDValue Arg = OutVals[i];
4370 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004371 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4372 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004373 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004374 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004375 // We are emitting Altivec params in order.
4376 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4377 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004378 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004379 ArgOffset += 16;
4380 }
4381 }
4382 }
4383 }
4384
Chris Lattner9a2a4972006-05-17 06:01:33 +00004385 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004386 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004387 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004388
Dale Johannesenf7b73042010-03-09 20:15:42 +00004389 // On Darwin, R12 must contain the address of an indirect callee. This does
4390 // not mean the MTCTR instruction must use R12; it's easier to model this as
4391 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004392 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004393 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4394 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4395 !isBLACompatibleAddress(Callee, DAG))
4396 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4397 PPC::R12), Callee));
4398
Chris Lattner9a2a4972006-05-17 06:01:33 +00004399 // Build a sequence of copy-to-reg nodes chained together with token chain
4400 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004401 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004402 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004403 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004404 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004405 InFlag = Chain.getValue(1);
4406 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004407
Chris Lattnerb9082582010-11-14 23:42:06 +00004408 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004409 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4410 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004411
Dan Gohman98ca4f22009-08-05 01:29:28 +00004412 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4413 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4414 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004415}
4416
Hal Finkeld712f932011-10-14 19:51:36 +00004417bool
4418PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4419 MachineFunction &MF, bool isVarArg,
4420 const SmallVectorImpl<ISD::OutputArg> &Outs,
4421 LLVMContext &Context) const {
4422 SmallVector<CCValAssign, 16> RVLocs;
4423 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4424 RVLocs, Context);
4425 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4426}
4427
Dan Gohman98ca4f22009-08-05 01:29:28 +00004428SDValue
4429PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004430 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004431 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004432 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004433 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004434
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004435 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004436 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004437 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004438 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004439
Dan Gohman475871a2008-07-27 21:46:04 +00004440 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004441 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004442
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004443 // Copy the result values into the output registers.
4444 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4445 CCValAssign &VA = RVLocs[i];
4446 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004447
4448 SDValue Arg = OutVals[i];
4449
4450 switch (VA.getLocInfo()) {
4451 default: llvm_unreachable("Unknown loc info!");
4452 case CCValAssign::Full: break;
4453 case CCValAssign::AExt:
4454 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4455 break;
4456 case CCValAssign::ZExt:
4457 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4458 break;
4459 case CCValAssign::SExt:
4460 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4461 break;
4462 }
4463
4464 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004465 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004466 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004467 }
4468
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004469 RetOps[0] = Chain; // Update chain.
4470
4471 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004472 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004473 RetOps.push_back(Flag);
4474
4475 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4476 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004477}
4478
Dan Gohman475871a2008-07-27 21:46:04 +00004479SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004480 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004481 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004482 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00004483
Jim Laskeyefc7e522006-12-04 22:04:42 +00004484 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004485 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004486
4487 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004488 bool isPPC64 = Subtarget.isPPC64();
4489 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004490 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004491
4492 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004493 SDValue Chain = Op.getOperand(0);
4494 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004495
Jim Laskeyefc7e522006-12-04 22:04:42 +00004496 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004497 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4498 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004499 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004500
Jim Laskeyefc7e522006-12-04 22:04:42 +00004501 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004502 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004503
Jim Laskeyefc7e522006-12-04 22:04:42 +00004504 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004505 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004506 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004507}
4508
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004509
4510
Dan Gohman475871a2008-07-27 21:46:04 +00004511SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004512PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004513 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004514 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004515 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004516 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004517
4518 // Get current frame pointer save index. The users of this index will be
4519 // primarily DYNALLOC instructions.
4520 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4521 int RASI = FI->getReturnAddrSaveIndex();
4522
4523 // If the frame pointer save index hasn't been defined yet.
4524 if (!RASI) {
4525 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004526 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004527 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004528 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004529 // Save the result.
4530 FI->setReturnAddrSaveIndex(RASI);
4531 }
4532 return DAG.getFrameIndex(RASI, PtrVT);
4533}
4534
Dan Gohman475871a2008-07-27 21:46:04 +00004535SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004536PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4537 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004538 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004539 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004540 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004541
4542 // Get current frame pointer save index. The users of this index will be
4543 // primarily DYNALLOC instructions.
4544 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4545 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004546
Jim Laskey2f616bf2006-11-16 22:43:37 +00004547 // If the frame pointer save index hasn't been defined yet.
4548 if (!FPSI) {
4549 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004550 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004551 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004552
Jim Laskey2f616bf2006-11-16 22:43:37 +00004553 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004554 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004555 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004556 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004557 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004558 return DAG.getFrameIndex(FPSI, PtrVT);
4559}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004560
Dan Gohman475871a2008-07-27 21:46:04 +00004561SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004562 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004563 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004564 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004565 SDValue Chain = Op.getOperand(0);
4566 SDValue Size = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004567 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00004568
Jim Laskey2f616bf2006-11-16 22:43:37 +00004569 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004570 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004571 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004572 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004573 DAG.getConstant(0, PtrVT), Size);
4574 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004575 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004576 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004577 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004578 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004579 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004580}
4581
Hal Finkel7ee74a62013-03-21 21:37:52 +00004582SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4583 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004584 SDLoc DL(Op);
Hal Finkel7ee74a62013-03-21 21:37:52 +00004585 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4586 DAG.getVTList(MVT::i32, MVT::Other),
4587 Op.getOperand(0), Op.getOperand(1));
4588}
4589
4590SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4591 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004592 SDLoc DL(Op);
Hal Finkel7ee74a62013-03-21 21:37:52 +00004593 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4594 Op.getOperand(0), Op.getOperand(1));
4595}
4596
Chris Lattner1a635d62006-04-14 06:01:58 +00004597/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4598/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004599SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004600 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004601 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4602 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004603 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004604
Hal Finkel59889f72013-04-07 22:11:09 +00004605 // We might be able to do better than this under some circumstances, but in
4606 // general, fsel-based lowering of select is a finite-math-only optimization.
4607 // For more information, see section F.3 of the 2.06 ISA specification.
4608 if (!DAG.getTarget().Options.NoInfsFPMath ||
4609 !DAG.getTarget().Options.NoNaNsFPMath)
4610 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004611
Hal Finkel59889f72013-04-07 22:11:09 +00004612 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004613
Owen Andersone50ed302009-08-10 22:56:29 +00004614 EVT ResVT = Op.getValueType();
4615 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004616 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4617 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004618 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00004619
Chris Lattner1a635d62006-04-14 06:01:58 +00004620 // If the RHS of the comparison is a 0.0, we don't need to do the
4621 // subtraction at all.
Hal Finkel59889f72013-04-07 22:11:09 +00004622 SDValue Sel1;
Chris Lattner1a635d62006-04-14 06:01:58 +00004623 if (isFloatingPointZero(RHS))
4624 switch (CC) {
4625 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004626 case ISD::SETNE:
4627 std::swap(TV, FV);
4628 case ISD::SETEQ:
4629 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4630 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
4631 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
4632 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4633 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4634 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4635 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004636 case ISD::SETULT:
4637 case ISD::SETLT:
4638 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004639 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004640 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004641 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4642 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004643 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004644 case ISD::SETUGT:
4645 case ISD::SETGT:
4646 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004647 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004648 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004649 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4650 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004651 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004652 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004653 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004654
Dan Gohman475871a2008-07-27 21:46:04 +00004655 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004656 switch (CC) {
4657 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004658 case ISD::SETNE:
4659 std::swap(TV, FV);
4660 case ISD::SETEQ:
4661 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
4662 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4663 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
4664 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
4665 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4666 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4667 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4668 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004669 case ISD::SETULT:
4670 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004671 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004672 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4673 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004674 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004675 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004676 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004677 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004678 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4679 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004680 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004681 case ISD::SETUGT:
4682 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004683 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004684 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4685 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004686 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004687 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004688 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004689 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004690 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4691 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004692 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004693 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004694 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004695}
4696
Chris Lattner1f873002007-11-28 18:44:47 +00004697// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004698SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004699 SDLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004700 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004701 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004702 if (Src.getValueType() == MVT::f32)
4703 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004704
Dan Gohman475871a2008-07-27 21:46:04 +00004705 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004706 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004707 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004708 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004709 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Hal Finkel46479192013-04-01 17:52:07 +00004710 (PPCSubTarget.hasFPCVT() ? PPCISD::FCTIWUZ :
4711 PPCISD::FCTIDZ),
Owen Anderson825b72b2009-08-11 20:47:22 +00004712 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004713 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004714 case MVT::i64:
Hal Finkela1646ce2013-04-01 18:42:58 +00004715 assert((Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT()) &&
4716 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkel46479192013-04-01 17:52:07 +00004717 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
4718 PPCISD::FCTIDUZ,
4719 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004720 break;
4721 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004722
Chris Lattner1a635d62006-04-14 06:01:58 +00004723 // Convert the FP value to an int value through memory.
Hal Finkel46479192013-04-01 17:52:07 +00004724 bool i32Stack = Op.getValueType() == MVT::i32 && PPCSubTarget.hasSTFIWX() &&
4725 (Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT());
4726 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
4727 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
4728 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004729
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004730 // Emit a store to the stack slot.
Hal Finkel46479192013-04-01 17:52:07 +00004731 SDValue Chain;
4732 if (i32Stack) {
4733 MachineFunction &MF = DAG.getMachineFunction();
4734 MachineMemOperand *MMO =
4735 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
4736 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
4737 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
4738 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
4739 MVT::i32, MMO);
4740 } else
4741 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4742 MPI, false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004743
4744 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4745 // add in a bias.
Hal Finkel46479192013-04-01 17:52:07 +00004746 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004747 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004748 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkel46479192013-04-01 17:52:07 +00004749 MPI = MachinePointerInfo();
4750 }
4751
4752 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004753 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004754}
4755
Hal Finkel46479192013-04-01 17:52:07 +00004756SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004757 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004758 SDLoc dl(Op);
Dan Gohman034f60e2008-03-11 01:59:03 +00004759 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004760 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004761 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004762
Hal Finkel46479192013-04-01 17:52:07 +00004763 assert((Op.getOpcode() == ISD::SINT_TO_FP || PPCSubTarget.hasFPCVT()) &&
4764 "UINT_TO_FP is supported only with FPCVT");
4765
4766 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel2a401952013-04-02 03:29:51 +00004767 // Otherwise, convert to double-precision and then round.
Hal Finkel46479192013-04-01 17:52:07 +00004768 unsigned FCFOp = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4769 (Op.getOpcode() == ISD::UINT_TO_FP ?
4770 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
4771 (Op.getOpcode() == ISD::UINT_TO_FP ?
4772 PPCISD::FCFIDU : PPCISD::FCFID);
4773 MVT FCFTy = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4774 MVT::f32 : MVT::f64;
4775
Owen Anderson825b72b2009-08-11 20:47:22 +00004776 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004777 SDValue SINT = Op.getOperand(0);
4778 // When converting to single-precision, we actually need to convert
4779 // to double-precision first and then round to single-precision.
4780 // To avoid double-rounding effects during that operation, we have
4781 // to prepare the input operand. Bits that might be truncated when
4782 // converting to double-precision are replaced by a bit that won't
4783 // be lost at this stage, but is below the single-precision rounding
4784 // position.
4785 //
4786 // However, if -enable-unsafe-fp-math is in effect, accept double
4787 // rounding to avoid the extra overhead.
4788 if (Op.getValueType() == MVT::f32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004789 !PPCSubTarget.hasFPCVT() &&
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004790 !DAG.getTarget().Options.UnsafeFPMath) {
4791
4792 // Twiddle input to make sure the low 11 bits are zero. (If this
4793 // is the case, we are guaranteed the value will fit into the 53 bit
4794 // mantissa of an IEEE double-precision value without rounding.)
4795 // If any of those low 11 bits were not zero originally, make sure
4796 // bit 12 (value 2048) is set instead, so that the final rounding
4797 // to single-precision gets the correct result.
4798 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4799 SINT, DAG.getConstant(2047, MVT::i64));
4800 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4801 Round, DAG.getConstant(2047, MVT::i64));
4802 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4803 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4804 Round, DAG.getConstant(-2048, MVT::i64));
4805
4806 // However, we cannot use that value unconditionally: if the magnitude
4807 // of the input value is small, the bit-twiddling we did above might
4808 // end up visibly changing the output. Fortunately, in that case, we
4809 // don't need to twiddle bits since the original input will convert
4810 // exactly to double-precision floating-point already. Therefore,
4811 // construct a conditional to use the original value if the top 11
4812 // bits are all sign-bit copies, and use the rounded value computed
4813 // above otherwise.
4814 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4815 SINT, DAG.getConstant(53, MVT::i32));
4816 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4817 Cond, DAG.getConstant(1, MVT::i64));
4818 Cond = DAG.getSetCC(dl, MVT::i32,
4819 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4820
4821 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4822 }
Hal Finkel46479192013-04-01 17:52:07 +00004823
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004824 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkel46479192013-04-01 17:52:07 +00004825 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
4826
4827 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Scott Michelfdc40a02009-02-17 22:15:04 +00004828 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004829 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004830 return FP;
4831 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004832
Owen Anderson825b72b2009-08-11 20:47:22 +00004833 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004834 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004835 // Since we only generate this in 64-bit mode, we can take advantage of
4836 // 64-bit registers. In particular, sign extend the input value into the
4837 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4838 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004839 MachineFunction &MF = DAG.getMachineFunction();
4840 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004841 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00004842
Hal Finkel8049ab12013-03-31 10:12:51 +00004843 SDValue Ld;
Hal Finkel46479192013-04-01 17:52:07 +00004844 if (PPCSubTarget.hasLFIWAX() || PPCSubTarget.hasFPCVT()) {
Hal Finkel8049ab12013-03-31 10:12:51 +00004845 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
4846 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004847
Hal Finkel8049ab12013-03-31 10:12:51 +00004848 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
4849 MachinePointerInfo::getFixedStack(FrameIdx),
4850 false, false, 0);
Hal Finkel9ad0f492013-03-31 01:58:02 +00004851
Hal Finkel8049ab12013-03-31 10:12:51 +00004852 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
4853 "Expected an i32 store");
4854 MachineMemOperand *MMO =
4855 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
4856 MachineMemOperand::MOLoad, 4, 4);
4857 SDValue Ops[] = { Store, FIdx };
Hal Finkel46479192013-04-01 17:52:07 +00004858 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
4859 PPCISD::LFIWZX : PPCISD::LFIWAX,
4860 dl, DAG.getVTList(MVT::f64, MVT::Other),
4861 Ops, 2, MVT::i32, MMO);
Hal Finkel8049ab12013-03-31 10:12:51 +00004862 } else {
Hal Finkel46479192013-04-01 17:52:07 +00004863 assert(PPCSubTarget.isPPC64() &&
4864 "i32->FP without LFIWAX supported only on PPC64");
4865
Hal Finkel8049ab12013-03-31 10:12:51 +00004866 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
4867 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
4868
4869 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
4870 Op.getOperand(0));
4871
4872 // STD the extended value into the stack slot.
4873 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
4874 MachinePointerInfo::getFixedStack(FrameIdx),
4875 false, false, 0);
4876
4877 // Load the value as a double.
4878 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
4879 MachinePointerInfo::getFixedStack(FrameIdx),
4880 false, false, false, 0);
4881 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004882
Chris Lattner1a635d62006-04-14 06:01:58 +00004883 // FCFID it and return it.
Hal Finkel46479192013-04-01 17:52:07 +00004884 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
4885 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Owen Anderson825b72b2009-08-11 20:47:22 +00004886 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004887 return FP;
4888}
4889
Dan Gohmand858e902010-04-17 15:26:15 +00004890SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4891 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004892 SDLoc dl(Op);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004893 /*
4894 The rounding mode is in bits 30:31 of FPSR, and has the following
4895 settings:
4896 00 Round to nearest
4897 01 Round to 0
4898 10 Round to +inf
4899 11 Round to -inf
4900
4901 FLT_ROUNDS, on the other hand, expects the following:
4902 -1 Undefined
4903 0 Round to 0
4904 1 Round to nearest
4905 2 Round to +inf
4906 3 Round to -inf
4907
4908 To perform the conversion, we do:
4909 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4910 */
4911
4912 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004913 EVT VT = Op.getValueType();
4914 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004915 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004916
4917 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004918 EVT NodeTys[] = {
4919 MVT::f64, // return register
4920 MVT::Glue // unused in this context
4921 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004922 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004923
4924 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004925 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004926 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004927 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004928 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004929
4930 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004931 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004932 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004933 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004934 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004935
4936 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004937 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004938 DAG.getNode(ISD::AND, dl, MVT::i32,
4939 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004940 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004941 DAG.getNode(ISD::SRL, dl, MVT::i32,
4942 DAG.getNode(ISD::AND, dl, MVT::i32,
4943 DAG.getNode(ISD::XOR, dl, MVT::i32,
4944 CWD, DAG.getConstant(3, MVT::i32)),
4945 DAG.getConstant(3, MVT::i32)),
4946 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004947
Dan Gohman475871a2008-07-27 21:46:04 +00004948 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004949 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004950
Duncan Sands83ec4b62008-06-06 12:08:01 +00004951 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004952 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004953}
4954
Dan Gohmand858e902010-04-17 15:26:15 +00004955SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004956 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004957 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004958 SDLoc dl(Op);
Dan Gohman9ed06db2008-03-07 20:36:53 +00004959 assert(Op.getNumOperands() == 3 &&
4960 VT == Op.getOperand(1).getValueType() &&
4961 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004962
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004963 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004964 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004965 SDValue Lo = Op.getOperand(0);
4966 SDValue Hi = Op.getOperand(1);
4967 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004968 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004969
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004970 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004971 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004972 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4973 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4974 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4975 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004976 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004977 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4978 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4979 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004980 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004981 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004982}
4983
Dan Gohmand858e902010-04-17 15:26:15 +00004984SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004985 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004986 SDLoc dl(Op);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004987 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004988 assert(Op.getNumOperands() == 3 &&
4989 VT == Op.getOperand(1).getValueType() &&
4990 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004991
Dan Gohman9ed06db2008-03-07 20:36:53 +00004992 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004993 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004994 SDValue Lo = Op.getOperand(0);
4995 SDValue Hi = Op.getOperand(1);
4996 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004997 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004998
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004999 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005000 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005001 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5002 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5003 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5004 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005005 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005006 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5007 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5008 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005009 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005010 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005011}
5012
Dan Gohmand858e902010-04-17 15:26:15 +00005013SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005014 SDLoc dl(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005015 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005016 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005017 assert(Op.getNumOperands() == 3 &&
5018 VT == Op.getOperand(1).getValueType() &&
5019 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005020
Dan Gohman9ed06db2008-03-07 20:36:53 +00005021 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00005022 SDValue Lo = Op.getOperand(0);
5023 SDValue Hi = Op.getOperand(1);
5024 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005025 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005026
Dale Johannesenf5d97892009-02-04 01:48:28 +00005027 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005028 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00005029 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5030 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5031 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5032 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005033 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00005034 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5035 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5036 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005037 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00005038 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005039 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005040}
5041
5042//===----------------------------------------------------------------------===//
5043// Vector related lowering.
5044//
5045
Chris Lattner4a998b92006-04-17 06:00:21 +00005046/// BuildSplatI - Build a canonical splati of Val with an element size of
5047/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00005048static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005049 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00005050 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00005051
Owen Andersone50ed302009-08-10 22:56:29 +00005052 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00005053 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00005054 };
Chris Lattner70fa4932006-12-01 01:45:39 +00005055
Owen Anderson825b72b2009-08-11 20:47:22 +00005056 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005057
Chris Lattner70fa4932006-12-01 01:45:39 +00005058 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5059 if (Val == -1)
5060 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005061
Owen Andersone50ed302009-08-10 22:56:29 +00005062 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005063
Chris Lattner4a998b92006-04-17 06:00:21 +00005064 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00005065 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00005066 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005067 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00005068 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5069 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005070 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005071}
5072
Hal Finkel80d10de2013-05-24 23:00:14 +00005073/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5074/// specified intrinsic ID.
5075static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005076 SelectionDAG &DAG, SDLoc dl,
Hal Finkel80d10de2013-05-24 23:00:14 +00005077 EVT DestVT = MVT::Other) {
5078 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5079 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5080 DAG.getConstant(IID, MVT::i32), Op);
5081}
5082
Chris Lattnere7c768e2006-04-18 03:24:30 +00005083/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00005084/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005085static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005086 SelectionDAG &DAG, SDLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005087 EVT DestVT = MVT::Other) {
5088 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005089 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005090 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00005091}
5092
Chris Lattnere7c768e2006-04-18 03:24:30 +00005093/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5094/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005095static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00005096 SDValue Op2, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005097 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005098 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005099 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005100 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005101}
5102
5103
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005104/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5105/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005106static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005107 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005108 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005109 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5110 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005111
Nate Begeman9008ca62009-04-27 18:41:29 +00005112 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005113 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005114 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005115 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005116 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005117}
5118
Chris Lattnerf1b47082006-04-14 05:19:18 +00005119// If this is a case we can't handle, return null and let the default
5120// expansion code take care of it. If we CAN select this case, and if it
5121// selects to a single instruction, return Op. Otherwise, if we can codegen
5122// this case more efficiently than a constant pool load, lower it to the
5123// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005124SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5125 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005126 SDLoc dl(Op);
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005127 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5128 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005129
Bob Wilson24e338e2009-03-02 23:24:16 +00005130 // Check if this is a splat of a constant value.
5131 APInt APSplatBits, APSplatUndef;
5132 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005133 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005134 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005135 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005136 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005137
Bob Wilsonf2950b02009-03-03 19:26:27 +00005138 unsigned SplatBits = APSplatBits.getZExtValue();
5139 unsigned SplatUndef = APSplatUndef.getZExtValue();
5140 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005141
Bob Wilsonf2950b02009-03-03 19:26:27 +00005142 // First, handle single instruction cases.
5143
5144 // All zeros?
5145 if (SplatBits == 0) {
5146 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005147 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5148 SDValue Z = DAG.getConstant(0, MVT::i32);
5149 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005150 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005151 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005152 return Op;
5153 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005154
Bob Wilsonf2950b02009-03-03 19:26:27 +00005155 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5156 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5157 (32-SplatBitSize));
5158 if (SextVal >= -16 && SextVal <= 15)
5159 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005160
5161
Bob Wilsonf2950b02009-03-03 19:26:27 +00005162 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005163
Bob Wilsonf2950b02009-03-03 19:26:27 +00005164 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005165 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5166 // If this value is in the range [17,31] and is odd, use:
5167 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5168 // If this value is in the range [-31,-17] and is odd, use:
5169 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5170 // Note the last two are three-instruction sequences.
5171 if (SextVal >= -32 && SextVal <= 31) {
5172 // To avoid having these optimizations undone by constant folding,
5173 // we convert to a pseudo that will be expanded later into one of
5174 // the above forms.
5175 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005176 EVT VT = Op.getValueType();
5177 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5178 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5179 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005180 }
5181
5182 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5183 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5184 // for fneg/fabs.
5185 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5186 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005187 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005188
5189 // Make the VSLW intrinsic, computing 0x8000_0000.
5190 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5191 OnesV, DAG, dl);
5192
5193 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005194 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005195 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005196 }
5197
5198 // Check to see if this is a wide variety of vsplti*, binop self cases.
5199 static const signed char SplatCsts[] = {
5200 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5201 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5202 };
5203
5204 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5205 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5206 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5207 int i = SplatCsts[idx];
5208
5209 // Figure out what shift amount will be used by altivec if shifted by i in
5210 // this splat size.
5211 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5212
5213 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005214 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005215 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005216 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5217 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5218 Intrinsic::ppc_altivec_vslw
5219 };
5220 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005221 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005222 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005223
Bob Wilsonf2950b02009-03-03 19:26:27 +00005224 // vsplti + srl self.
5225 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005226 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005227 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5228 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5229 Intrinsic::ppc_altivec_vsrw
5230 };
5231 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005232 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005233 }
5234
Bob Wilsonf2950b02009-03-03 19:26:27 +00005235 // vsplti + sra self.
5236 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005237 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005238 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5239 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5240 Intrinsic::ppc_altivec_vsraw
5241 };
5242 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005243 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005244 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005245
Bob Wilsonf2950b02009-03-03 19:26:27 +00005246 // vsplti + rol self.
5247 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5248 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005249 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005250 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5251 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5252 Intrinsic::ppc_altivec_vrlw
5253 };
5254 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005255 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005256 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005257
Bob Wilsonf2950b02009-03-03 19:26:27 +00005258 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005259 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005260 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005261 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005262 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005263 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005264 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005265 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005266 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005267 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005268 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005269 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005270 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005271 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5272 }
5273 }
5274
Dan Gohman475871a2008-07-27 21:46:04 +00005275 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005276}
5277
Chris Lattner59138102006-04-17 05:28:54 +00005278/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5279/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005280static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005281 SDValue RHS, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005282 SDLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005283 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005284 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005285 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005286
Chris Lattner59138102006-04-17 05:28:54 +00005287 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005288 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005289 OP_VMRGHW,
5290 OP_VMRGLW,
5291 OP_VSPLTISW0,
5292 OP_VSPLTISW1,
5293 OP_VSPLTISW2,
5294 OP_VSPLTISW3,
5295 OP_VSLDOI4,
5296 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005297 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005298 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005299
Chris Lattner59138102006-04-17 05:28:54 +00005300 if (OpNum == OP_COPY) {
5301 if (LHSID == (1*9+2)*9+3) return LHS;
5302 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5303 return RHS;
5304 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005305
Dan Gohman475871a2008-07-27 21:46:04 +00005306 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005307 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5308 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005309
Nate Begeman9008ca62009-04-27 18:41:29 +00005310 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005311 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005312 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005313 case OP_VMRGHW:
5314 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5315 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5316 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5317 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5318 break;
5319 case OP_VMRGLW:
5320 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5321 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5322 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5323 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5324 break;
5325 case OP_VSPLTISW0:
5326 for (unsigned i = 0; i != 16; ++i)
5327 ShufIdxs[i] = (i&3)+0;
5328 break;
5329 case OP_VSPLTISW1:
5330 for (unsigned i = 0; i != 16; ++i)
5331 ShufIdxs[i] = (i&3)+4;
5332 break;
5333 case OP_VSPLTISW2:
5334 for (unsigned i = 0; i != 16; ++i)
5335 ShufIdxs[i] = (i&3)+8;
5336 break;
5337 case OP_VSPLTISW3:
5338 for (unsigned i = 0; i != 16; ++i)
5339 ShufIdxs[i] = (i&3)+12;
5340 break;
5341 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005342 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005343 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005344 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005345 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005346 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005347 }
Owen Andersone50ed302009-08-10 22:56:29 +00005348 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005349 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5350 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005351 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005352 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005353}
5354
Chris Lattnerf1b47082006-04-14 05:19:18 +00005355/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5356/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5357/// return the code it can be lowered into. Worst case, it can always be
5358/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005359SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005360 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005361 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005362 SDValue V1 = Op.getOperand(0);
5363 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005364 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005365 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005366
Chris Lattnerf1b47082006-04-14 05:19:18 +00005367 // Cases that are handled by instructions that take permute immediates
5368 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5369 // selected by the instruction selector.
5370 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005371 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5372 PPC::isSplatShuffleMask(SVOp, 2) ||
5373 PPC::isSplatShuffleMask(SVOp, 4) ||
5374 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5375 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5376 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5377 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5378 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5379 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5380 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5381 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5382 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005383 return Op;
5384 }
5385 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005386
Chris Lattnerf1b47082006-04-14 05:19:18 +00005387 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5388 // and produce a fixed permutation. If any of these match, do not lower to
5389 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005390 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5391 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5392 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5393 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5394 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5395 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5396 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5397 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5398 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005399 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005400
Chris Lattner59138102006-04-17 05:28:54 +00005401 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5402 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005403 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005404
Chris Lattner59138102006-04-17 05:28:54 +00005405 unsigned PFIndexes[4];
5406 bool isFourElementShuffle = true;
5407 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5408 unsigned EltNo = 8; // Start out undef.
5409 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005410 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005411 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005412
Nate Begeman9008ca62009-04-27 18:41:29 +00005413 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005414 if ((ByteSource & 3) != j) {
5415 isFourElementShuffle = false;
5416 break;
5417 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005418
Chris Lattner59138102006-04-17 05:28:54 +00005419 if (EltNo == 8) {
5420 EltNo = ByteSource/4;
5421 } else if (EltNo != ByteSource/4) {
5422 isFourElementShuffle = false;
5423 break;
5424 }
5425 }
5426 PFIndexes[i] = EltNo;
5427 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005428
5429 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005430 // perfect shuffle vector to determine if it is cost effective to do this as
5431 // discrete instructions, or whether we should use a vperm.
5432 if (isFourElementShuffle) {
5433 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005434 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005435 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005436
Chris Lattner59138102006-04-17 05:28:54 +00005437 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5438 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005439
Chris Lattner59138102006-04-17 05:28:54 +00005440 // Determining when to avoid vperm is tricky. Many things affect the cost
5441 // of vperm, particularly how many times the perm mask needs to be computed.
5442 // For example, if the perm mask can be hoisted out of a loop or is already
5443 // used (perhaps because there are multiple permutes with the same shuffle
5444 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5445 // the loop requires an extra register.
5446 //
5447 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005448 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005449 // available, if this block is within a loop, we should avoid using vperm
5450 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005451 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005452 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005453 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005454
Chris Lattnerf1b47082006-04-14 05:19:18 +00005455 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5456 // vector that will get spilled to the constant pool.
5457 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005458
Chris Lattnerf1b47082006-04-14 05:19:18 +00005459 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5460 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005461 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005462 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005463
Dan Gohman475871a2008-07-27 21:46:04 +00005464 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005465 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5466 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005467
Chris Lattnerf1b47082006-04-14 05:19:18 +00005468 for (unsigned j = 0; j != BytesPerElement; ++j)
5469 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005470 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005471 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005472
Owen Anderson825b72b2009-08-11 20:47:22 +00005473 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005474 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005475 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005476}
5477
Chris Lattner90564f22006-04-18 17:59:36 +00005478/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5479/// altivec comparison. If it is, return true and fill in Opc/isDot with
5480/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005481static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005482 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005483 unsigned IntrinsicID =
5484 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005485 CompareOpc = -1;
5486 isDot = false;
5487 switch (IntrinsicID) {
5488 default: return false;
5489 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005490 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5491 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5492 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5493 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5494 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5495 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5496 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5497 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5498 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5499 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5500 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5501 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5502 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005503
Chris Lattner1a635d62006-04-14 06:01:58 +00005504 // Normal Comparisons.
5505 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5506 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5507 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5508 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5509 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5510 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5511 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5512 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5513 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5514 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5515 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5516 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5517 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5518 }
Chris Lattner90564f22006-04-18 17:59:36 +00005519 return true;
5520}
5521
5522/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5523/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005524SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005525 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005526 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5527 // opcode number of the comparison.
Andrew Trickac6d9be2013-05-25 02:42:55 +00005528 SDLoc dl(Op);
Chris Lattner90564f22006-04-18 17:59:36 +00005529 int CompareOpc;
5530 bool isDot;
5531 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005532 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005533
Chris Lattner90564f22006-04-18 17:59:36 +00005534 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005535 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005536 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005537 Op.getOperand(1), Op.getOperand(2),
5538 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005539 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005540 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005541
Chris Lattner1a635d62006-04-14 06:01:58 +00005542 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005543 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005544 Op.getOperand(2), // LHS
5545 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005546 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005547 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005548 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005549 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005550
Chris Lattner1a635d62006-04-14 06:01:58 +00005551 // Now that we have the comparison, emit a copy from the CR to a GPR.
5552 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005553 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5554 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005555 CompNode.getValue(1));
5556
Chris Lattner1a635d62006-04-14 06:01:58 +00005557 // Unpack the result based on how the target uses it.
5558 unsigned BitNo; // Bit # of CR6.
5559 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005560 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005561 default: // Can't happen, don't crash on invalid number though.
5562 case 0: // Return the value of the EQ bit of CR6.
5563 BitNo = 0; InvertBit = false;
5564 break;
5565 case 1: // Return the inverted value of the EQ bit of CR6.
5566 BitNo = 0; InvertBit = true;
5567 break;
5568 case 2: // Return the value of the LT bit of CR6.
5569 BitNo = 2; InvertBit = false;
5570 break;
5571 case 3: // Return the inverted value of the LT bit of CR6.
5572 BitNo = 2; InvertBit = true;
5573 break;
5574 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005575
Chris Lattner1a635d62006-04-14 06:01:58 +00005576 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005577 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5578 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005579 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005580 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5581 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005582
Chris Lattner1a635d62006-04-14 06:01:58 +00005583 // If we are supposed to, toggle the bit.
5584 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005585 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5586 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005587 return Flags;
5588}
5589
Scott Michelfdc40a02009-02-17 22:15:04 +00005590SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005591 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005592 SDLoc dl(Op);
Chris Lattner1a635d62006-04-14 06:01:58 +00005593 // Create a stack slot that is 16-byte aligned.
5594 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005595 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005596 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005597 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005598
Chris Lattner1a635d62006-04-14 06:01:58 +00005599 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005600 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005601 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005602 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005603 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005604 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005605 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005606}
5607
Dan Gohmand858e902010-04-17 15:26:15 +00005608SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005609 SDLoc dl(Op);
Owen Anderson825b72b2009-08-11 20:47:22 +00005610 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005611 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005612
Owen Anderson825b72b2009-08-11 20:47:22 +00005613 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5614 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005615
Dan Gohman475871a2008-07-27 21:46:04 +00005616 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005617 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005618
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005619 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005620 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5621 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5622 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005623
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005624 // Low parts multiplied together, generating 32-bit results (we ignore the
5625 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005626 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005627 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005628
Dan Gohman475871a2008-07-27 21:46:04 +00005629 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005630 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005631 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005632 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005633 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005634 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5635 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005636 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005637
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005639
Chris Lattnercea2aa72006-04-18 04:28:57 +00005640 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005641 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005643 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005644
Chris Lattner19a81522006-04-18 03:57:35 +00005645 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005646 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005648 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005649
Chris Lattner19a81522006-04-18 03:57:35 +00005650 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005651 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005652 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005653 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005654
Chris Lattner19a81522006-04-18 03:57:35 +00005655 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005656 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005657 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005658 Ops[i*2 ] = 2*i+1;
5659 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005660 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005662 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005663 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005664 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005665}
5666
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005667/// LowerOperation - Provide custom lowering hooks for some operations.
5668///
Dan Gohmand858e902010-04-17 15:26:15 +00005669SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005670 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005671 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005672 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005673 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005674 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005675 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005676 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005677 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005678 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5679 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005680 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005681 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005682
5683 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005684 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005685
Jim Laskeyefc7e522006-12-04 22:04:42 +00005686 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005687 case ISD::DYNAMIC_STACKALLOC:
5688 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005689
Hal Finkel7ee74a62013-03-21 21:37:52 +00005690 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5691 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5692
Chris Lattner1a635d62006-04-14 06:01:58 +00005693 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005694 case ISD::FP_TO_UINT:
5695 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005696 SDLoc(Op));
Hal Finkel46479192013-04-01 17:52:07 +00005697 case ISD::UINT_TO_FP:
5698 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005699 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005700
Chris Lattner1a635d62006-04-14 06:01:58 +00005701 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005702 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5703 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5704 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005705
Chris Lattner1a635d62006-04-14 06:01:58 +00005706 // Vector-related lowering.
5707 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5708 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5709 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5710 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005711 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005712
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005713 // For counter-based loop handling.
5714 case ISD::INTRINSIC_W_CHAIN: return SDValue();
5715
Chris Lattner3fc027d2007-12-08 06:59:59 +00005716 // Frame & Return address.
5717 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005718 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005719 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005720}
5721
Duncan Sands1607f052008-12-01 11:39:25 +00005722void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5723 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005724 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005725 const TargetMachine &TM = getTargetMachine();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005726 SDLoc dl(N);
Chris Lattner1f873002007-11-28 18:44:47 +00005727 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005728 default:
Craig Topperbc219812012-02-07 02:50:20 +00005729 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005730 case ISD::INTRINSIC_W_CHAIN: {
5731 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
5732 Intrinsic::ppc_is_decremented_ctr_nonzero)
5733 break;
5734
5735 assert(N->getValueType(0) == MVT::i1 &&
5736 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault225ed702013-05-18 00:21:46 +00005737 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005738 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
5739 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
5740 N->getOperand(1));
5741
5742 Results.push_back(NewInt);
5743 Results.push_back(NewInt.getValue(1));
5744 break;
5745 }
Roman Divackybdb226e2011-06-28 15:30:42 +00005746 case ISD::VAARG: {
5747 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5748 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5749 return;
5750
5751 EVT VT = N->getValueType(0);
5752
5753 if (VT == MVT::i64) {
5754 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5755
5756 Results.push_back(NewNode);
5757 Results.push_back(NewNode.getValue(1));
5758 }
5759 return;
5760 }
Duncan Sands1607f052008-12-01 11:39:25 +00005761 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005762 assert(N->getValueType(0) == MVT::ppcf128);
5763 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005764 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005765 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005766 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005767 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005768 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005769 DAG.getIntPtrConstant(1));
5770
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00005771 // Add the two halves of the long double in round-to-zero mode.
5772 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands1607f052008-12-01 11:39:25 +00005773
5774 // We know the low half is about to be thrown away, so just use something
5775 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005776 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005777 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005778 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005779 }
Duncan Sands1607f052008-12-01 11:39:25 +00005780 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005781 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005782 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005783 }
5784}
5785
5786
Chris Lattner1a635d62006-04-14 06:01:58 +00005787//===----------------------------------------------------------------------===//
5788// Other Lowering Code
5789//===----------------------------------------------------------------------===//
5790
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005791MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005792PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005793 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005794 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005795 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5796
5797 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5798 MachineFunction *F = BB->getParent();
5799 MachineFunction::iterator It = BB;
5800 ++It;
5801
5802 unsigned dest = MI->getOperand(0).getReg();
5803 unsigned ptrA = MI->getOperand(1).getReg();
5804 unsigned ptrB = MI->getOperand(2).getReg();
5805 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005806 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005807
5808 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5809 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5810 F->insert(It, loopMBB);
5811 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005812 exitMBB->splice(exitMBB->begin(), BB,
5813 llvm::next(MachineBasicBlock::iterator(MI)),
5814 BB->end());
5815 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005816
5817 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005818 unsigned TmpReg = (!BinOpcode) ? incr :
5819 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005820 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5821 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005822
5823 // thisMBB:
5824 // ...
5825 // fallthrough --> loopMBB
5826 BB->addSuccessor(loopMBB);
5827
5828 // loopMBB:
5829 // l[wd]arx dest, ptr
5830 // add r0, dest, incr
5831 // st[wd]cx. r0, ptr
5832 // bne- loopMBB
5833 // fallthrough --> exitMBB
5834 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005835 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005836 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005837 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005838 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5839 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005840 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005841 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005842 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005843 BB->addSuccessor(loopMBB);
5844 BB->addSuccessor(exitMBB);
5845
5846 // exitMBB:
5847 // ...
5848 BB = exitMBB;
5849 return BB;
5850}
5851
5852MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005853PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005854 MachineBasicBlock *BB,
5855 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005856 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005857 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005858 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5859 // In 64 bit mode we have to use 64 bits for addresses, even though the
5860 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5861 // registers without caring whether they're 32 or 64, but here we're
5862 // doing actual arithmetic on the addresses.
5863 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005864 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005865
5866 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5867 MachineFunction *F = BB->getParent();
5868 MachineFunction::iterator It = BB;
5869 ++It;
5870
5871 unsigned dest = MI->getOperand(0).getReg();
5872 unsigned ptrA = MI->getOperand(1).getReg();
5873 unsigned ptrB = MI->getOperand(2).getReg();
5874 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005875 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005876
5877 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5878 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5879 F->insert(It, loopMBB);
5880 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005881 exitMBB->splice(exitMBB->begin(), BB,
5882 llvm::next(MachineBasicBlock::iterator(MI)),
5883 BB->end());
5884 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005885
5886 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005887 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005888 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5889 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005890 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5891 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5892 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5893 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5894 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5895 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5896 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5897 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5898 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5899 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005900 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005901 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005902 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005903
5904 // thisMBB:
5905 // ...
5906 // fallthrough --> loopMBB
5907 BB->addSuccessor(loopMBB);
5908
5909 // The 4-byte load must be aligned, while a char or short may be
5910 // anywhere in the word. Hence all this nasty bookkeeping code.
5911 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5912 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005913 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005914 // rlwinm ptr, ptr1, 0, 0, 29
5915 // slw incr2, incr, shift
5916 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5917 // slw mask, mask2, shift
5918 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005919 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005920 // add tmp, tmpDest, incr2
5921 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005922 // and tmp3, tmp, mask
5923 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005924 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005925 // bne- loopMBB
5926 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005927 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005928 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005929 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005930 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005931 .addReg(ptrA).addReg(ptrB);
5932 } else {
5933 Ptr1Reg = ptrB;
5934 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005935 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005936 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005937 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005938 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5939 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005940 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005941 .addReg(Ptr1Reg).addImm(0).addImm(61);
5942 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005943 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005944 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005945 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005946 .addReg(incr).addReg(ShiftReg);
5947 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005948 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005949 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005950 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5951 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005952 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005953 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005954 .addReg(Mask2Reg).addReg(ShiftReg);
5955
5956 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005957 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005958 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005959 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005960 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005961 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005962 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005963 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005964 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005965 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005966 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005967 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidtdebf7d32013-04-02 18:37:08 +00005968 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005969 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005970 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005971 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005972 BB->addSuccessor(loopMBB);
5973 BB->addSuccessor(exitMBB);
5974
5975 // exitMBB:
5976 // ...
5977 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005978 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5979 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005980 return BB;
5981}
5982
Hal Finkel7ee74a62013-03-21 21:37:52 +00005983llvm::MachineBasicBlock*
5984PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
5985 MachineBasicBlock *MBB) const {
5986 DebugLoc DL = MI->getDebugLoc();
5987 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5988
5989 MachineFunction *MF = MBB->getParent();
5990 MachineRegisterInfo &MRI = MF->getRegInfo();
5991
5992 const BasicBlock *BB = MBB->getBasicBlock();
5993 MachineFunction::iterator I = MBB;
5994 ++I;
5995
5996 // Memory Reference
5997 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
5998 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
5999
6000 unsigned DstReg = MI->getOperand(0).getReg();
6001 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6002 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6003 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6004 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6005
6006 MVT PVT = getPointerTy();
6007 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6008 "Invalid Pointer Size!");
6009 // For v = setjmp(buf), we generate
6010 //
6011 // thisMBB:
6012 // SjLjSetup mainMBB
6013 // bl mainMBB
6014 // v_restore = 1
6015 // b sinkMBB
6016 //
6017 // mainMBB:
6018 // buf[LabelOffset] = LR
6019 // v_main = 0
6020 //
6021 // sinkMBB:
6022 // v = phi(main, restore)
6023 //
6024
6025 MachineBasicBlock *thisMBB = MBB;
6026 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6027 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6028 MF->insert(I, mainMBB);
6029 MF->insert(I, sinkMBB);
6030
6031 MachineInstrBuilder MIB;
6032
6033 // Transfer the remainder of BB and its successor edges to sinkMBB.
6034 sinkMBB->splice(sinkMBB->begin(), MBB,
6035 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
6036 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6037
6038 // Note that the structure of the jmp_buf used here is not compatible
6039 // with that used by libc, and is not designed to be. Specifically, it
6040 // stores only those 'reserved' registers that LLVM does not otherwise
6041 // understand how to spill. Also, by convention, by the time this
6042 // intrinsic is called, Clang has already stored the frame address in the
6043 // first slot of the buffer and stack address in the third. Following the
6044 // X86 target code, we'll store the jump address in the second slot. We also
6045 // need to save the TOC pointer (R2) to handle jumps between shared
6046 // libraries, and that will be stored in the fourth slot. The thread
6047 // identifier (R13) is not affected.
6048
6049 // thisMBB:
6050 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6051 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6052
6053 // Prepare IP either in reg.
6054 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6055 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6056 unsigned BufReg = MI->getOperand(1).getReg();
6057
6058 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
6059 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6060 .addReg(PPC::X2)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006061 .addImm(TOCOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006062 .addReg(BufReg);
6063
6064 MIB.setMemRefs(MMOBegin, MMOEnd);
6065 }
6066
6067 // Setup
Hal Finkelcaeeb182013-04-04 22:55:54 +00006068 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Hal Finkel7ee74a62013-03-21 21:37:52 +00006069 MIB.addRegMask(PPCRegInfo->getNoPreservedMask());
6070
6071 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6072
6073 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6074 .addMBB(mainMBB);
6075 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6076
6077 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6078 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6079
6080 // mainMBB:
6081 // mainDstReg = 0
6082 MIB = BuildMI(mainMBB, DL,
6083 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6084
6085 // Store IP
6086 if (PPCSubTarget.isPPC64()) {
6087 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6088 .addReg(LabelReg)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006089 .addImm(LabelOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006090 .addReg(BufReg);
6091 } else {
6092 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6093 .addReg(LabelReg)
6094 .addImm(LabelOffset)
6095 .addReg(BufReg);
6096 }
6097
6098 MIB.setMemRefs(MMOBegin, MMOEnd);
6099
6100 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6101 mainMBB->addSuccessor(sinkMBB);
6102
6103 // sinkMBB:
6104 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6105 TII->get(PPC::PHI), DstReg)
6106 .addReg(mainDstReg).addMBB(mainMBB)
6107 .addReg(restoreDstReg).addMBB(thisMBB);
6108
6109 MI->eraseFromParent();
6110 return sinkMBB;
6111}
6112
6113MachineBasicBlock *
6114PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6115 MachineBasicBlock *MBB) const {
6116 DebugLoc DL = MI->getDebugLoc();
6117 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6118
6119 MachineFunction *MF = MBB->getParent();
6120 MachineRegisterInfo &MRI = MF->getRegInfo();
6121
6122 // Memory Reference
6123 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6124 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6125
6126 MVT PVT = getPointerTy();
6127 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6128 "Invalid Pointer Size!");
6129
6130 const TargetRegisterClass *RC =
6131 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6132 unsigned Tmp = MRI.createVirtualRegister(RC);
6133 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6134 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6135 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
6136
6137 MachineInstrBuilder MIB;
6138
6139 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6140 const int64_t SPOffset = 2 * PVT.getStoreSize();
6141 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6142
6143 unsigned BufReg = MI->getOperand(0).getReg();
6144
6145 // Reload FP (the jumped-to function may not have had a
6146 // frame pointer, and if so, then its r31 will be restored
6147 // as necessary).
6148 if (PVT == MVT::i64) {
6149 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6150 .addImm(0)
6151 .addReg(BufReg);
6152 } else {
6153 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6154 .addImm(0)
6155 .addReg(BufReg);
6156 }
6157 MIB.setMemRefs(MMOBegin, MMOEnd);
6158
6159 // Reload IP
6160 if (PVT == MVT::i64) {
6161 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006162 .addImm(LabelOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006163 .addReg(BufReg);
6164 } else {
6165 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6166 .addImm(LabelOffset)
6167 .addReg(BufReg);
6168 }
6169 MIB.setMemRefs(MMOBegin, MMOEnd);
6170
6171 // Reload SP
6172 if (PVT == MVT::i64) {
6173 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006174 .addImm(SPOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006175 .addReg(BufReg);
6176 } else {
6177 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6178 .addImm(SPOffset)
6179 .addReg(BufReg);
6180 }
6181 MIB.setMemRefs(MMOBegin, MMOEnd);
6182
6183 // FIXME: When we also support base pointers, that register must also be
6184 // restored here.
6185
6186 // Reload TOC
6187 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6188 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006189 .addImm(TOCOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006190 .addReg(BufReg);
6191
6192 MIB.setMemRefs(MMOBegin, MMOEnd);
6193 }
6194
6195 // Jump
6196 BuildMI(*MBB, MI, DL,
6197 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6198 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6199
6200 MI->eraseFromParent();
6201 return MBB;
6202}
6203
Dale Johannesen97efa362008-08-28 17:53:09 +00006204MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006205PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006206 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006207 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6208 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6209 return emitEHSjLjSetJmp(MI, BB);
6210 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6211 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6212 return emitEHSjLjLongJmp(MI, BB);
6213 }
6214
Evan Chengc0f64ff2006-11-27 23:37:22 +00006215 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006216
6217 // To "insert" these instructions we actually have to insert their
6218 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006219 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006220 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006221 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006222
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006223 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006224
Hal Finkel009f7af2012-06-22 23:10:08 +00006225 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6226 MI->getOpcode() == PPC::SELECT_CC_I8)) {
Hal Finkelff56d1a2013-04-05 23:29:01 +00006227 SmallVector<MachineOperand, 2> Cond;
6228 Cond.push_back(MI->getOperand(4));
6229 Cond.push_back(MI->getOperand(1));
6230
Hal Finkel009f7af2012-06-22 23:10:08 +00006231 DebugLoc dl = MI->getDebugLoc();
Hal Finkelff56d1a2013-04-05 23:29:01 +00006232 PPCII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(), Cond,
6233 MI->getOperand(2).getReg(), MI->getOperand(3).getReg());
Hal Finkel009f7af2012-06-22 23:10:08 +00006234 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6235 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6236 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6237 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6238 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6239
Evan Cheng53301922008-07-12 02:23:19 +00006240
6241 // The incoming instruction knows the destination vreg to set, the
6242 // condition code register to branch on, the true/false values to
6243 // select between, and a branch opcode to use.
6244
6245 // thisMBB:
6246 // ...
6247 // TrueVal = ...
6248 // cmpTY ccX, r1, r2
6249 // bCC copy1MBB
6250 // fallthrough --> copy0MBB
6251 MachineBasicBlock *thisMBB = BB;
6252 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6253 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6254 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006255 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006256 F->insert(It, copy0MBB);
6257 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006258
6259 // Transfer the remainder of BB and its successor edges to sinkMBB.
6260 sinkMBB->splice(sinkMBB->begin(), BB,
6261 llvm::next(MachineBasicBlock::iterator(MI)),
6262 BB->end());
6263 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6264
Evan Cheng53301922008-07-12 02:23:19 +00006265 // Next, add the true and fallthrough blocks as its successors.
6266 BB->addSuccessor(copy0MBB);
6267 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006268
Dan Gohman14152b42010-07-06 20:24:04 +00006269 BuildMI(BB, dl, TII->get(PPC::BCC))
6270 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6271
Evan Cheng53301922008-07-12 02:23:19 +00006272 // copy0MBB:
6273 // %FalseValue = ...
6274 // # fallthrough to sinkMBB
6275 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006276
Evan Cheng53301922008-07-12 02:23:19 +00006277 // Update machine-CFG edges
6278 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006279
Evan Cheng53301922008-07-12 02:23:19 +00006280 // sinkMBB:
6281 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6282 // ...
6283 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006284 BuildMI(*BB, BB->begin(), dl,
6285 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006286 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6287 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6288 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006289 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6290 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6291 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6292 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006293 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6294 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6295 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6296 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006297
6298 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6299 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6300 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6301 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006302 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6303 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6304 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6305 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006306
6307 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6308 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6309 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6310 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006311 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6312 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6313 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6314 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006315
6316 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6317 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6318 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6319 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006320 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6321 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6322 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6323 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006324
6325 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006326 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006327 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006328 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006329 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006330 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006331 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006332 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006333
6334 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6335 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6336 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6337 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006338 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6339 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6340 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6341 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006342
Dale Johannesen0e55f062008-08-29 18:29:46 +00006343 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6344 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6345 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6346 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6347 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6348 BB = EmitAtomicBinary(MI, BB, false, 0);
6349 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6350 BB = EmitAtomicBinary(MI, BB, true, 0);
6351
Evan Cheng53301922008-07-12 02:23:19 +00006352 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6353 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6354 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6355
6356 unsigned dest = MI->getOperand(0).getReg();
6357 unsigned ptrA = MI->getOperand(1).getReg();
6358 unsigned ptrB = MI->getOperand(2).getReg();
6359 unsigned oldval = MI->getOperand(3).getReg();
6360 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006361 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006362
Dale Johannesen65e39732008-08-25 18:53:26 +00006363 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6364 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6365 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006366 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006367 F->insert(It, loop1MBB);
6368 F->insert(It, loop2MBB);
6369 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006370 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006371 exitMBB->splice(exitMBB->begin(), BB,
6372 llvm::next(MachineBasicBlock::iterator(MI)),
6373 BB->end());
6374 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006375
6376 // thisMBB:
6377 // ...
6378 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006379 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006380
Dale Johannesen65e39732008-08-25 18:53:26 +00006381 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006382 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006383 // cmp[wd] dest, oldval
6384 // bne- midMBB
6385 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006386 // st[wd]cx. newval, ptr
6387 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006388 // b exitBB
6389 // midMBB:
6390 // st[wd]cx. dest, ptr
6391 // exitBB:
6392 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006393 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006394 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006395 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006396 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006397 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006398 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6399 BB->addSuccessor(loop2MBB);
6400 BB->addSuccessor(midMBB);
6401
6402 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006403 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006404 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006405 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006406 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006407 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006408 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006409 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006410
Dale Johannesen65e39732008-08-25 18:53:26 +00006411 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006412 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006413 .addReg(dest).addReg(ptrA).addReg(ptrB);
6414 BB->addSuccessor(exitMBB);
6415
Evan Cheng53301922008-07-12 02:23:19 +00006416 // exitMBB:
6417 // ...
6418 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006419 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6420 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6421 // We must use 64-bit registers for addresses when targeting 64-bit,
6422 // since we're actually doing arithmetic on them. Other registers
6423 // can be 32-bit.
6424 bool is64bit = PPCSubTarget.isPPC64();
6425 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6426
6427 unsigned dest = MI->getOperand(0).getReg();
6428 unsigned ptrA = MI->getOperand(1).getReg();
6429 unsigned ptrB = MI->getOperand(2).getReg();
6430 unsigned oldval = MI->getOperand(3).getReg();
6431 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006432 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006433
6434 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6435 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6436 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6437 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6438 F->insert(It, loop1MBB);
6439 F->insert(It, loop2MBB);
6440 F->insert(It, midMBB);
6441 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006442 exitMBB->splice(exitMBB->begin(), BB,
6443 llvm::next(MachineBasicBlock::iterator(MI)),
6444 BB->end());
6445 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006446
6447 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006448 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006449 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6450 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006451 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6452 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6453 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6454 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6455 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6456 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6457 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6458 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6459 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6460 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6461 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6462 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6463 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6464 unsigned Ptr1Reg;
6465 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006466 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006467 // thisMBB:
6468 // ...
6469 // fallthrough --> loopMBB
6470 BB->addSuccessor(loop1MBB);
6471
6472 // The 4-byte load must be aligned, while a char or short may be
6473 // anywhere in the word. Hence all this nasty bookkeeping code.
6474 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6475 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006476 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006477 // rlwinm ptr, ptr1, 0, 0, 29
6478 // slw newval2, newval, shift
6479 // slw oldval2, oldval,shift
6480 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6481 // slw mask, mask2, shift
6482 // and newval3, newval2, mask
6483 // and oldval3, oldval2, mask
6484 // loop1MBB:
6485 // lwarx tmpDest, ptr
6486 // and tmp, tmpDest, mask
6487 // cmpw tmp, oldval3
6488 // bne- midMBB
6489 // loop2MBB:
6490 // andc tmp2, tmpDest, mask
6491 // or tmp4, tmp2, newval3
6492 // stwcx. tmp4, ptr
6493 // bne- loop1MBB
6494 // b exitBB
6495 // midMBB:
6496 // stwcx. tmpDest, ptr
6497 // exitBB:
6498 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006499 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006500 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006501 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006502 .addReg(ptrA).addReg(ptrB);
6503 } else {
6504 Ptr1Reg = ptrB;
6505 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006506 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006507 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006508 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006509 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6510 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006511 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006512 .addReg(Ptr1Reg).addImm(0).addImm(61);
6513 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006514 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006515 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006516 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006517 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006518 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006519 .addReg(oldval).addReg(ShiftReg);
6520 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006521 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006522 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006523 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6524 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6525 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006526 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006527 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006528 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006529 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006530 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006531 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006532 .addReg(OldVal2Reg).addReg(MaskReg);
6533
6534 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006535 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006536 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006537 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6538 .addReg(TmpDestReg).addReg(MaskReg);
6539 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006540 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006541 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006542 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6543 BB->addSuccessor(loop2MBB);
6544 BB->addSuccessor(midMBB);
6545
6546 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006547 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6548 .addReg(TmpDestReg).addReg(MaskReg);
6549 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6550 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6551 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006552 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006553 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006554 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006555 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006556 BB->addSuccessor(loop1MBB);
6557 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006558
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006559 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006560 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006561 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006562 BB->addSuccessor(exitMBB);
6563
6564 // exitMBB:
6565 // ...
6566 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006567 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6568 .addReg(ShiftReg);
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00006569 } else if (MI->getOpcode() == PPC::FADDrtz) {
6570 // This pseudo performs an FADD with rounding mode temporarily forced
6571 // to round-to-zero. We emit this via custom inserter since the FPSCR
6572 // is not modeled at the SelectionDAG level.
6573 unsigned Dest = MI->getOperand(0).getReg();
6574 unsigned Src1 = MI->getOperand(1).getReg();
6575 unsigned Src2 = MI->getOperand(2).getReg();
6576 DebugLoc dl = MI->getDebugLoc();
6577
6578 MachineRegisterInfo &RegInfo = F->getRegInfo();
6579 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6580
6581 // Save FPSCR value.
6582 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6583
6584 // Set rounding mode to round-to-zero.
6585 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6586 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
6587
6588 // Perform addition.
6589 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
6590
6591 // Restore FPSCR value.
6592 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel0882fd62013-03-29 19:41:55 +00006593 } else if (MI->getOpcode() == PPC::FRINDrint ||
6594 MI->getOpcode() == PPC::FRINSrint) {
6595 bool isf32 = MI->getOpcode() == PPC::FRINSrint;
6596 unsigned Dest = MI->getOperand(0).getReg();
6597 unsigned Src = MI->getOperand(1).getReg();
6598 DebugLoc dl = MI->getDebugLoc();
6599
6600 MachineRegisterInfo &RegInfo = F->getRegInfo();
6601 unsigned CRReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
6602
6603 // Perform the rounding.
6604 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FRINS : PPC::FRIND), Dest)
6605 .addReg(Src);
6606
6607 // Compare the results.
6608 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FCMPUS : PPC::FCMPUD), CRReg)
6609 .addReg(Dest).addReg(Src);
6610
6611 // If the results were not equal, then set the FPSCR XX bit.
6612 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6613 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6614 F->insert(It, midMBB);
6615 F->insert(It, exitMBB);
6616 exitMBB->splice(exitMBB->begin(), BB,
6617 llvm::next(MachineBasicBlock::iterator(MI)),
6618 BB->end());
6619 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6620
6621 BuildMI(*BB, MI, dl, TII->get(PPC::BCC))
6622 .addImm(PPC::PRED_EQ).addReg(CRReg).addMBB(exitMBB);
6623
6624 BB->addSuccessor(midMBB);
6625 BB->addSuccessor(exitMBB);
6626
6627 BB = midMBB;
6628
6629 // Set the FPSCR XX bit (FE_INEXACT). Note that we cannot just set
6630 // the FI bit here because that will not automatically set XX also,
6631 // and XX is what libm interprets as the FE_INEXACT flag.
6632 BuildMI(BB, dl, TII->get(PPC::MTFSB1)).addImm(/* 38 - 32 = */ 6);
6633 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
6634
6635 BB->addSuccessor(exitMBB);
6636
6637 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006638 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006639 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006640 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006641
Dan Gohman14152b42010-07-06 20:24:04 +00006642 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006643 return BB;
6644}
6645
Chris Lattner1a635d62006-04-14 06:01:58 +00006646//===----------------------------------------------------------------------===//
6647// Target Optimization Hooks
6648//===----------------------------------------------------------------------===//
6649
Hal Finkel63c32a72013-04-03 17:44:56 +00006650SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
6651 DAGCombinerInfo &DCI) const {
Hal Finkel827307b2013-04-03 04:01:11 +00006652 if (DCI.isAfterLegalizeVectorOps())
6653 return SDValue();
6654
Hal Finkel63c32a72013-04-03 17:44:56 +00006655 EVT VT = Op.getValueType();
6656
6657 if ((VT == MVT::f32 && PPCSubTarget.hasFRES()) ||
6658 (VT == MVT::f64 && PPCSubTarget.hasFRE()) ||
6659 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006660
6661 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6662 // For the reciprocal, we need to find the zero of the function:
6663 // F(X) = A X - 1 [which has a zero at X = 1/A]
6664 // =>
6665 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
6666 // does not require additional intermediate precision]
6667
6668 // Convergence is quadratic, so we essentially double the number of digits
6669 // correct after every iteration. The minimum architected relative
6670 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6671 // 23 digits and double has 52 digits.
6672 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006673 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006674 ++Iterations;
6675
6676 SelectionDAG &DAG = DCI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006677 SDLoc dl(Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006678
6679 SDValue FPOne =
Hal Finkel63c32a72013-04-03 17:44:56 +00006680 DAG.getConstantFP(1.0, VT.getScalarType());
6681 if (VT.isVector()) {
6682 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006683 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006684 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel827307b2013-04-03 04:01:11 +00006685 FPOne, FPOne, FPOne, FPOne);
6686 }
6687
Hal Finkel63c32a72013-04-03 17:44:56 +00006688 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006689 DCI.AddToWorklist(Est.getNode());
6690
6691 // Newton iterations: Est = Est + Est (1 - Arg * Est)
6692 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006693 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006694 DCI.AddToWorklist(NewEst.getNode());
6695
Hal Finkel63c32a72013-04-03 17:44:56 +00006696 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006697 DCI.AddToWorklist(NewEst.getNode());
6698
Hal Finkel63c32a72013-04-03 17:44:56 +00006699 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006700 DCI.AddToWorklist(NewEst.getNode());
6701
Hal Finkel63c32a72013-04-03 17:44:56 +00006702 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006703 DCI.AddToWorklist(Est.getNode());
6704 }
6705
6706 return Est;
6707 }
6708
6709 return SDValue();
6710}
6711
Hal Finkel63c32a72013-04-03 17:44:56 +00006712SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel827307b2013-04-03 04:01:11 +00006713 DAGCombinerInfo &DCI) const {
6714 if (DCI.isAfterLegalizeVectorOps())
6715 return SDValue();
6716
Hal Finkel63c32a72013-04-03 17:44:56 +00006717 EVT VT = Op.getValueType();
6718
6719 if ((VT == MVT::f32 && PPCSubTarget.hasFRSQRTES()) ||
6720 (VT == MVT::f64 && PPCSubTarget.hasFRSQRTE()) ||
6721 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006722
6723 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6724 // For the reciprocal sqrt, we need to find the zero of the function:
6725 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
6726 // =>
6727 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
6728 // As a result, we precompute A/2 prior to the iteration loop.
6729
6730 // Convergence is quadratic, so we essentially double the number of digits
6731 // correct after every iteration. The minimum architected relative
6732 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6733 // 23 digits and double has 52 digits.
6734 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006735 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006736 ++Iterations;
6737
6738 SelectionDAG &DAG = DCI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006739 SDLoc dl(Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006740
Hal Finkel63c32a72013-04-03 17:44:56 +00006741 SDValue FPThreeHalves =
6742 DAG.getConstantFP(1.5, VT.getScalarType());
6743 if (VT.isVector()) {
6744 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006745 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006746 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
6747 FPThreeHalves, FPThreeHalves,
6748 FPThreeHalves, FPThreeHalves);
Hal Finkel827307b2013-04-03 04:01:11 +00006749 }
6750
Hal Finkel63c32a72013-04-03 17:44:56 +00006751 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006752 DCI.AddToWorklist(Est.getNode());
6753
6754 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
6755 // this entire sequence requires only one FP constant.
Hal Finkel63c32a72013-04-03 17:44:56 +00006756 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006757 DCI.AddToWorklist(HalfArg.getNode());
6758
Hal Finkel63c32a72013-04-03 17:44:56 +00006759 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006760 DCI.AddToWorklist(HalfArg.getNode());
6761
6762 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
6763 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006764 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006765 DCI.AddToWorklist(NewEst.getNode());
6766
Hal Finkel63c32a72013-04-03 17:44:56 +00006767 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006768 DCI.AddToWorklist(NewEst.getNode());
6769
Hal Finkel63c32a72013-04-03 17:44:56 +00006770 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006771 DCI.AddToWorklist(NewEst.getNode());
6772
Hal Finkel63c32a72013-04-03 17:44:56 +00006773 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006774 DCI.AddToWorklist(Est.getNode());
6775 }
6776
6777 return Est;
6778 }
6779
6780 return SDValue();
6781}
6782
Duncan Sands25cf2272008-11-24 14:53:14 +00006783SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6784 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006785 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006786 SelectionDAG &DAG = DCI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006787 SDLoc dl(N);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006788 switch (N->getOpcode()) {
6789 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006790 case PPCISD::SHL:
6791 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006792 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006793 return N->getOperand(0);
6794 }
6795 break;
6796 case PPCISD::SRL:
6797 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006798 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006799 return N->getOperand(0);
6800 }
6801 break;
6802 case PPCISD::SRA:
6803 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006804 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006805 C->isAllOnesValue()) // -1 >>s V -> -1.
6806 return N->getOperand(0);
6807 }
6808 break;
Hal Finkel827307b2013-04-03 04:01:11 +00006809 case ISD::FDIV: {
6810 assert(TM.Options.UnsafeFPMath &&
6811 "Reciprocal estimates require UnsafeFPMath");
Scott Michelfdc40a02009-02-17 22:15:04 +00006812
Hal Finkel827307b2013-04-03 04:01:11 +00006813 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006814 SDValue RV =
6815 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006816 if (RV.getNode() != 0) {
6817 DCI.AddToWorklist(RV.getNode());
6818 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6819 N->getOperand(0), RV);
6820 }
Hal Finkel7530a9f2013-04-04 22:44:12 +00006821 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
6822 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6823 SDValue RV =
6824 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6825 DCI);
6826 if (RV.getNode() != 0) {
6827 DCI.AddToWorklist(RV.getNode());
Andrew Trickac6d9be2013-05-25 02:42:55 +00006828 RV = DAG.getNode(ISD::FP_EXTEND, SDLoc(N->getOperand(1)),
Hal Finkel7530a9f2013-04-04 22:44:12 +00006829 N->getValueType(0), RV);
6830 DCI.AddToWorklist(RV.getNode());
6831 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6832 N->getOperand(0), RV);
6833 }
6834 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
6835 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6836 SDValue RV =
6837 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6838 DCI);
6839 if (RV.getNode() != 0) {
6840 DCI.AddToWorklist(RV.getNode());
Andrew Trickac6d9be2013-05-25 02:42:55 +00006841 RV = DAG.getNode(ISD::FP_ROUND, SDLoc(N->getOperand(1)),
Hal Finkel7530a9f2013-04-04 22:44:12 +00006842 N->getValueType(0), RV,
6843 N->getOperand(1).getOperand(1));
6844 DCI.AddToWorklist(RV.getNode());
6845 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6846 N->getOperand(0), RV);
6847 }
Hal Finkel827307b2013-04-03 04:01:11 +00006848 }
6849
Hal Finkel63c32a72013-04-03 17:44:56 +00006850 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006851 if (RV.getNode() != 0) {
6852 DCI.AddToWorklist(RV.getNode());
6853 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6854 N->getOperand(0), RV);
6855 }
6856
6857 }
6858 break;
6859 case ISD::FSQRT: {
6860 assert(TM.Options.UnsafeFPMath &&
6861 "Reciprocal estimates require UnsafeFPMath");
6862
6863 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
6864 // reciprocal sqrt.
Hal Finkel63c32a72013-04-03 17:44:56 +00006865 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006866 if (RV.getNode() != 0) {
6867 DCI.AddToWorklist(RV.getNode());
Hal Finkel63c32a72013-04-03 17:44:56 +00006868 RV = DAGCombineFastRecip(RV, DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006869 if (RV.getNode() != 0)
6870 return RV;
6871 }
6872
6873 }
6874 break;
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006875 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006876 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006877 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6878 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6879 // We allow the src/dst to be either f32/f64, but the intermediate
6880 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006881 if (N->getOperand(0).getValueType() == MVT::i64 &&
6882 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006883 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006884 if (Val.getValueType() == MVT::f32) {
6885 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006886 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006887 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006888
Owen Anderson825b72b2009-08-11 20:47:22 +00006889 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006890 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006891 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006892 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006893 if (N->getValueType(0) == MVT::f32) {
6894 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006895 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006896 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006897 }
6898 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006899 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006900 // If the intermediate type is i32, we can avoid the load/store here
6901 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006902 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006903 }
6904 }
6905 break;
Chris Lattner51269842006-03-01 05:50:56 +00006906 case ISD::STORE:
6907 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6908 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006909 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006910 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006911 N->getOperand(1).getValueType() == MVT::i32 &&
6912 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006913 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006914 if (Val.getValueType() == MVT::f32) {
6915 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006916 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006917 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006918 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006919 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006920
Hal Finkelf170cc92013-04-01 15:37:53 +00006921 SDValue Ops[] = {
6922 N->getOperand(0), Val, N->getOperand(2),
6923 DAG.getValueType(N->getOperand(1).getValueType())
6924 };
6925
6926 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
6927 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
6928 cast<StoreSDNode>(N)->getMemoryVT(),
6929 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greifba36cb52008-08-28 21:40:38 +00006930 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006931 return Val;
6932 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006933
Chris Lattnerd9989382006-07-10 20:56:58 +00006934 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006935 if (cast<StoreSDNode>(N)->isUnindexed() &&
6936 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006937 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006938 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkelefdd4672013-03-28 19:25:55 +00006939 N->getOperand(1).getValueType() == MVT::i16 ||
6940 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00006941 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006942 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00006943 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006944 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006945 if (BSwapOp.getValueType() == MVT::i16)
6946 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006947
Dan Gohmanc76909a2009-09-25 20:36:54 +00006948 SDValue Ops[] = {
6949 N->getOperand(0), BSwapOp, N->getOperand(2),
6950 DAG.getValueType(N->getOperand(1).getValueType())
6951 };
6952 return
6953 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6954 Ops, array_lengthof(Ops),
6955 cast<StoreSDNode>(N)->getMemoryVT(),
6956 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006957 }
6958 break;
Hal Finkel80d10de2013-05-24 23:00:14 +00006959 case ISD::LOAD: {
6960 LoadSDNode *LD = cast<LoadSDNode>(N);
6961 EVT VT = LD->getValueType(0);
6962 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
6963 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
6964 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
6965 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
6966 DCI.getDAGCombineLevel() == AfterLegalizeTypes &&
6967 LD->getAlignment() < ABIAlignment) {
6968 // This is a type-legal unaligned Altivec load.
6969 SDValue Chain = LD->getChain();
6970 SDValue Ptr = LD->getBasePtr();
6971
6972 // This implements the loading of unaligned vectors as described in
6973 // the venerable Apple Velocity Engine overview. Specifically:
6974 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
6975 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
6976 //
6977 // The general idea is to expand a sequence of one or more unaligned
6978 // loads into a alignment-based permutation-control instruction (lvsl),
6979 // a series of regular vector loads (which always truncate their
6980 // input address to an aligned address), and a series of permutations.
6981 // The results of these permutations are the requested loaded values.
6982 // The trick is that the last "extra" load is not taken from the address
6983 // you might suspect (sizeof(vector) bytes after the last requested
6984 // load), but rather sizeof(vector) - 1 bytes after the last
6985 // requested vector. The point of this is to avoid a page fault if the
6986 // base address happend to be aligned. This works because if the base
6987 // address is aligned, then adding less than a full vector length will
6988 // cause the last vector in the sequence to be (re)loaded. Otherwise,
6989 // the next vector will be fetched as you might suspect was necessary.
6990
6991 // FIXME: We might be able to reuse the permutation generation from
6992 // a different base address offset from this one by an aligned amount.
6993 SDValue PermCntl = BuildIntrinsicOp(Intrinsic::ppc_altivec_lvsl, Ptr,
6994 DAG, dl, MVT::v16i8);
6995
6996 // Refine the alignment of the original load (a "new" load created here
6997 // which was identical to the first except for the alignment would be
6998 // merged with the existing node regardless).
6999 MachineFunction &MF = DAG.getMachineFunction();
7000 MachineMemOperand *MMO =
7001 MF.getMachineMemOperand(LD->getPointerInfo(),
7002 LD->getMemOperand()->getFlags(),
7003 LD->getMemoryVT().getStoreSize(),
7004 ABIAlignment);
7005 LD->refineAlignment(MMO);
7006 SDValue BaseLoad = SDValue(LD, 0);
7007
7008 // Note that the value of IncOffset (which is provided to the next
7009 // load's pointer info offset value, and thus used to calculate the
7010 // alignment), and the value of IncValue (which is actually used to
7011 // increment the pointer value) are different! This is because we
7012 // require the next load to appear to be aligned, even though it
7013 // is actually offset from the base pointer by a lesser amount.
7014 int IncOffset = VT.getSizeInBits() / 8;
7015 int IncValue = IncOffset - 1;
7016 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
7017 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
7018
7019 // FIXME: We might have another load (with a slightly-different
7020 // real offset) that we can reuse here.
7021 SDValue ExtraLoad =
7022 DAG.getLoad(VT, dl, Chain, Ptr,
7023 LD->getPointerInfo().getWithOffset(IncOffset),
7024 LD->isVolatile(), LD->isNonTemporal(),
7025 LD->isInvariant(), ABIAlignment);
7026
7027 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
7028 BaseLoad.getValue(1), ExtraLoad.getValue(1));
7029
7030 if (BaseLoad.getValueType() != MVT::v4i32)
7031 BaseLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, BaseLoad);
7032
7033 if (ExtraLoad.getValueType() != MVT::v4i32)
7034 ExtraLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ExtraLoad);
7035
7036 SDValue Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
7037 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
7038
7039 if (VT != MVT::v4i32)
7040 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
7041
7042 // Now we need to be really careful about how we update the users of the
7043 // original load. We cannot just call DCI.CombineTo (or
7044 // DAG.ReplaceAllUsesWith for that matter), because the load still has
7045 // uses created here (the permutation for example) that need to stay.
7046 SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
7047 while (UI != UE) {
7048 SDUse &Use = UI.getUse();
7049 SDNode *User = *UI;
7050 // Note: BaseLoad is checked here because it might not be N, but a
7051 // bitcast of N.
7052 if (User == Perm.getNode() || User == BaseLoad.getNode() ||
7053 User == TF.getNode() || Use.getResNo() > 1) {
7054 ++UI;
7055 continue;
7056 }
7057
7058 SDValue To = Use.getResNo() ? TF : Perm;
7059 ++UI;
7060
7061 SmallVector<SDValue, 8> Ops;
7062 for (SDNode::op_iterator O = User->op_begin(),
7063 OE = User->op_end(); O != OE; ++O) {
7064 if (*O == Use)
7065 Ops.push_back(To);
7066 else
7067 Ops.push_back(*O);
7068 }
7069
7070 DAG.UpdateNodeOperands(User, Ops.data(), Ops.size());
7071 }
7072
7073 return SDValue(N, 0);
7074 }
7075 }
7076 break;
Chris Lattnerd9989382006-07-10 20:56:58 +00007077 case ISD::BSWAP:
7078 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00007079 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00007080 N->getOperand(0).hasOneUse() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007081 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
7082 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00007083 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007084 N->getValueType(0) == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00007085 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00007086 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00007087 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00007088 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00007089 LD->getChain(), // Chain
7090 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00007091 DAG.getValueType(N->getValueType(0)) // VT
7092 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00007093 SDValue BSLoad =
7094 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkelefdd4672013-03-28 19:25:55 +00007095 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
7096 MVT::i64 : MVT::i32, MVT::Other),
Hal Finkelb52980b2013-03-28 19:43:12 +00007097 Ops, 3, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00007098
Scott Michelfdc40a02009-02-17 22:15:04 +00007099 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00007100 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00007101 if (N->getValueType(0) == MVT::i16)
7102 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00007103
Chris Lattnerd9989382006-07-10 20:56:58 +00007104 // First, combine the bswap away. This makes the value produced by the
7105 // load dead.
7106 DCI.CombineTo(N, ResVal);
7107
7108 // Next, combine the load away, we give it a bogus result value but a real
7109 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00007110 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00007111
Chris Lattnerd9989382006-07-10 20:56:58 +00007112 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00007113 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00007114 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007115
Chris Lattner51269842006-03-01 05:50:56 +00007116 break;
Chris Lattner4468c222006-03-31 06:02:07 +00007117 case PPCISD::VCMP: {
7118 // If a VCMPo node already exists with exactly the same operands as this
7119 // node, use its result instead of this node (VCMPo computes both a CR6 and
7120 // a normal output).
7121 //
7122 if (!N->getOperand(0).hasOneUse() &&
7123 !N->getOperand(1).hasOneUse() &&
7124 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00007125
Chris Lattner4468c222006-03-31 06:02:07 +00007126 // Scan all of the users of the LHS, looking for VCMPo's that match.
7127 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007128
Gabor Greifba36cb52008-08-28 21:40:38 +00007129 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00007130 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
7131 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00007132 if (UI->getOpcode() == PPCISD::VCMPo &&
7133 UI->getOperand(1) == N->getOperand(1) &&
7134 UI->getOperand(2) == N->getOperand(2) &&
7135 UI->getOperand(0) == N->getOperand(0)) {
7136 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00007137 break;
7138 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007139
Chris Lattner00901202006-04-18 18:28:22 +00007140 // If there is no VCMPo node, or if the flag value has a single use, don't
7141 // transform this.
7142 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
7143 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007144
7145 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00007146 // chain, this transformation is more complex. Note that multiple things
7147 // could use the value result, which we should ignore.
7148 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007149 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00007150 FlagUser == 0; ++UI) {
7151 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00007152 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00007153 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00007154 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00007155 FlagUser = User;
7156 break;
7157 }
7158 }
7159 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007160
Chris Lattner00901202006-04-18 18:28:22 +00007161 // If the user is a MFCR instruction, we know this is safe. Otherwise we
7162 // give up for right now.
7163 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00007164 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00007165 }
7166 break;
7167 }
Chris Lattner90564f22006-04-18 17:59:36 +00007168 case ISD::BR_CC: {
7169 // If this is a branch on an altivec predicate comparison, lower this so
7170 // that we don't have to do a MFCR: instead, branch directly on CR6. This
7171 // lowering is done pre-legalize, because the legalizer lowers the predicate
7172 // compare down to code that is difficult to reassemble.
7173 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00007174 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00007175
7176 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
7177 // value. If so, pass-through the AND to get to the intrinsic.
7178 if (LHS.getOpcode() == ISD::AND &&
7179 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
7180 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
7181 Intrinsic::ppc_is_decremented_ctr_nonzero &&
7182 isa<ConstantSDNode>(LHS.getOperand(1)) &&
7183 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
7184 isZero())
7185 LHS = LHS.getOperand(0);
7186
7187 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
7188 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
7189 Intrinsic::ppc_is_decremented_ctr_nonzero &&
7190 isa<ConstantSDNode>(RHS)) {
7191 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
7192 "Counter decrement comparison is not EQ or NE");
7193
7194 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
7195 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
7196 (CC == ISD::SETNE && !Val);
7197
7198 // We now need to make the intrinsic dead (it cannot be instruction
7199 // selected).
7200 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
7201 assert(LHS.getNode()->hasOneUse() &&
7202 "Counter decrement has more than one use");
7203
7204 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
7205 N->getOperand(0), N->getOperand(4));
7206 }
7207
Chris Lattner90564f22006-04-18 17:59:36 +00007208 int CompareOpc;
7209 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00007210
Chris Lattner90564f22006-04-18 17:59:36 +00007211 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
7212 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
7213 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
7214 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007215
Chris Lattner90564f22006-04-18 17:59:36 +00007216 // If this is a comparison against something other than 0/1, then we know
7217 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007218 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00007219 if (Val != 0 && Val != 1) {
7220 if (CC == ISD::SETEQ) // Cond never true, remove branch.
7221 return N->getOperand(0);
7222 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00007223 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00007224 N->getOperand(0), N->getOperand(4));
7225 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007226
Chris Lattner90564f22006-04-18 17:59:36 +00007227 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00007228
Chris Lattner90564f22006-04-18 17:59:36 +00007229 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00007230 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00007231 LHS.getOperand(2), // LHS of compare
7232 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00007233 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00007234 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00007235 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00007236 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00007237
Chris Lattner90564f22006-04-18 17:59:36 +00007238 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007239 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007240 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00007241 default: // Can't happen, don't crash on invalid number though.
7242 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007243 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00007244 break;
7245 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007246 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00007247 break;
7248 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007249 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00007250 break;
7251 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007252 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00007253 break;
7254 }
7255
Owen Anderson825b72b2009-08-11 20:47:22 +00007256 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
7257 DAG.getConstant(CompOpc, MVT::i32),
7258 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00007259 N->getOperand(4), CompNode.getValue(1));
7260 }
7261 break;
7262 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007263 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007264
Dan Gohman475871a2008-07-27 21:46:04 +00007265 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007266}
7267
Chris Lattner1a635d62006-04-14 06:01:58 +00007268//===----------------------------------------------------------------------===//
7269// Inline Assembly Support
7270//===----------------------------------------------------------------------===//
7271
Dan Gohman475871a2008-07-27 21:46:04 +00007272void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00007273 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007274 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007275 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007276 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00007277 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007278 switch (Op.getOpcode()) {
7279 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00007280 case PPCISD::LBRX: {
7281 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00007282 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00007283 KnownZero = 0xFFFF0000;
7284 break;
7285 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007286 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007287 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007288 default: break;
7289 case Intrinsic::ppc_altivec_vcmpbfp_p:
7290 case Intrinsic::ppc_altivec_vcmpeqfp_p:
7291 case Intrinsic::ppc_altivec_vcmpequb_p:
7292 case Intrinsic::ppc_altivec_vcmpequh_p:
7293 case Intrinsic::ppc_altivec_vcmpequw_p:
7294 case Intrinsic::ppc_altivec_vcmpgefp_p:
7295 case Intrinsic::ppc_altivec_vcmpgtfp_p:
7296 case Intrinsic::ppc_altivec_vcmpgtsb_p:
7297 case Intrinsic::ppc_altivec_vcmpgtsh_p:
7298 case Intrinsic::ppc_altivec_vcmpgtsw_p:
7299 case Intrinsic::ppc_altivec_vcmpgtub_p:
7300 case Intrinsic::ppc_altivec_vcmpgtuh_p:
7301 case Intrinsic::ppc_altivec_vcmpgtuw_p:
7302 KnownZero = ~1U; // All bits but the low one are known to be zero.
7303 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007304 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007305 }
7306 }
7307}
7308
7309
Chris Lattner4234f572007-03-25 02:14:49 +00007310/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007311/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00007312PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00007313PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
7314 if (Constraint.size() == 1) {
7315 switch (Constraint[0]) {
7316 default: break;
7317 case 'b':
7318 case 'r':
7319 case 'f':
7320 case 'v':
7321 case 'y':
7322 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00007323 case 'Z':
7324 // FIXME: While Z does indicate a memory constraint, it specifically
7325 // indicates an r+r address (used in conjunction with the 'y' modifier
7326 // in the replacement string). Currently, we're forcing the base
7327 // register to be r0 in the asm printer (which is interpreted as zero)
7328 // and forming the complete address in the second register. This is
7329 // suboptimal.
7330 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00007331 }
7332 }
7333 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007334}
7335
John Thompson44ab89e2010-10-29 17:29:13 +00007336/// Examine constraint type and operand type and determine a weight value.
7337/// This object must already have been set up with the operand type
7338/// and the current alternative constraint selected.
7339TargetLowering::ConstraintWeight
7340PPCTargetLowering::getSingleConstraintMatchWeight(
7341 AsmOperandInfo &info, const char *constraint) const {
7342 ConstraintWeight weight = CW_Invalid;
7343 Value *CallOperandVal = info.CallOperandVal;
7344 // If we don't have a value, we can't do a match,
7345 // but allow it at the lowest weight.
7346 if (CallOperandVal == NULL)
7347 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007348 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00007349 // Look at the constraint type.
7350 switch (*constraint) {
7351 default:
7352 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
7353 break;
7354 case 'b':
7355 if (type->isIntegerTy())
7356 weight = CW_Register;
7357 break;
7358 case 'f':
7359 if (type->isFloatTy())
7360 weight = CW_Register;
7361 break;
7362 case 'd':
7363 if (type->isDoubleTy())
7364 weight = CW_Register;
7365 break;
7366 case 'v':
7367 if (type->isVectorTy())
7368 weight = CW_Register;
7369 break;
7370 case 'y':
7371 weight = CW_Register;
7372 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00007373 case 'Z':
7374 weight = CW_Memory;
7375 break;
John Thompson44ab89e2010-10-29 17:29:13 +00007376 }
7377 return weight;
7378}
7379
Scott Michelfdc40a02009-02-17 22:15:04 +00007380std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00007381PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00007382 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00007383 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00007384 // GCC RS6000 Constraint Letters
7385 switch (Constraint[0]) {
7386 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00007387 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
7388 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
7389 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007390 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00007391 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00007392 return std::make_pair(0U, &PPC::G8RCRegClass);
7393 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007394 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00007395 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00007396 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00007397 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00007398 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007399 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007400 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00007401 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007402 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00007403 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007404 }
7405 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007406
Chris Lattner331d1bc2006-11-02 01:44:04 +00007407 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007408}
Chris Lattner763317d2006-02-07 00:47:13 +00007409
Chris Lattner331d1bc2006-11-02 01:44:04 +00007410
Chris Lattner48884cd2007-08-25 00:47:38 +00007411/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00007412/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00007413void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00007414 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00007415 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00007416 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007417 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00007418
Eric Christopher100c8332011-06-02 23:16:42 +00007419 // Only support length 1 constraints.
7420 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00007421
Eric Christopher100c8332011-06-02 23:16:42 +00007422 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00007423 switch (Letter) {
7424 default: break;
7425 case 'I':
7426 case 'J':
7427 case 'K':
7428 case 'L':
7429 case 'M':
7430 case 'N':
7431 case 'O':
7432 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00007433 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00007434 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007435 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00007436 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007437 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00007438 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007439 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007440 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007441 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007442 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
7443 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007444 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007445 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007446 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007447 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007448 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007449 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007450 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007451 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007452 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00007453 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007454 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007455 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007456 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00007457 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007458 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007459 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007460 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007461 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007462 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007463 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007464 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007465 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007466 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007467 }
7468 break;
7469 }
7470 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007471
Gabor Greifba36cb52008-08-28 21:40:38 +00007472 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00007473 Ops.push_back(Result);
7474 return;
7475 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007476
Chris Lattner763317d2006-02-07 00:47:13 +00007477 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00007478 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00007479}
Evan Chengc4c62572006-03-13 23:20:37 +00007480
Chris Lattnerc9addb72007-03-30 23:15:24 +00007481// isLegalAddressingMode - Return true if the addressing mode represented
7482// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007483bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007484 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00007485 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00007486
Chris Lattnerc9addb72007-03-30 23:15:24 +00007487 // PPC allows a sign-extended 16-bit immediate field.
7488 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
7489 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007490
Chris Lattnerc9addb72007-03-30 23:15:24 +00007491 // No global is ever allowed as a base.
7492 if (AM.BaseGV)
7493 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007494
7495 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007496 switch (AM.Scale) {
7497 case 0: // "r+i" or just "i", depending on HasBaseReg.
7498 break;
7499 case 1:
7500 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7501 return false;
7502 // Otherwise we have r+r or r+i.
7503 break;
7504 case 2:
7505 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7506 return false;
7507 // Allow 2*r as r+r.
7508 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007509 default:
7510 // No other scales are supported.
7511 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007512 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007513
Chris Lattnerc9addb72007-03-30 23:15:24 +00007514 return true;
7515}
7516
Dan Gohmand858e902010-04-17 15:26:15 +00007517SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7518 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007519 MachineFunction &MF = DAG.getMachineFunction();
7520 MachineFrameInfo *MFI = MF.getFrameInfo();
7521 MFI->setReturnAddressIsTaken(true);
7522
Andrew Trickac6d9be2013-05-25 02:42:55 +00007523 SDLoc dl(Op);
Dale Johannesen08673d22010-05-03 22:59:34 +00007524 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007525
Dale Johannesen08673d22010-05-03 22:59:34 +00007526 // Make sure the function does not optimize away the store of the RA to
7527 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007528 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007529 FuncInfo->setLRStoreRequired();
7530 bool isPPC64 = PPCSubTarget.isPPC64();
7531 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7532
7533 if (Depth > 0) {
7534 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7535 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007536
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007537 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007538 isPPC64? MVT::i64 : MVT::i32);
7539 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7540 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7541 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007542 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007543 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007544
Chris Lattner3fc027d2007-12-08 06:59:59 +00007545 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007546 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007547 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007548 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007549}
7550
Dan Gohmand858e902010-04-17 15:26:15 +00007551SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7552 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00007553 SDLoc dl(Op);
Dale Johannesen08673d22010-05-03 22:59:34 +00007554 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007555
Owen Andersone50ed302009-08-10 22:56:29 +00007556 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007557 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007558
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007559 MachineFunction &MF = DAG.getMachineFunction();
7560 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007561 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007562
7563 // Naked functions never have a frame pointer, and so we use r1. For all
7564 // other functions, this decision must be delayed until during PEI.
7565 unsigned FrameReg;
7566 if (MF.getFunction()->getAttributes().hasAttribute(
7567 AttributeSet::FunctionIndex, Attribute::Naked))
7568 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7569 else
7570 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7571
Dale Johannesen08673d22010-05-03 22:59:34 +00007572 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7573 PtrVT);
7574 while (Depth--)
7575 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007576 FrameAddr, MachinePointerInfo(), false, false,
7577 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007578 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007579}
Dan Gohman54aeea32008-10-21 03:41:46 +00007580
7581bool
7582PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7583 // The PowerPC target isn't yet aware of offsets.
7584 return false;
7585}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007586
Evan Cheng42642d02010-04-01 20:10:42 +00007587/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007588/// and store operations as a result of memset, memcpy, and memmove
7589/// lowering. If DstAlign is zero that means it's safe to destination
7590/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7591/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007592/// probably because the source does not need to be loaded. If 'IsMemset' is
7593/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7594/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7595/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007596/// It returns EVT::Other if the type should be determined using generic
7597/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007598EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7599 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007600 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007601 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007602 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007603 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007604 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007605 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007606 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007607 }
7608}
Hal Finkel3f31d492012-04-01 19:23:08 +00007609
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007610bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7611 bool *Fast) const {
7612 if (DisablePPCUnaligned)
7613 return false;
7614
7615 // PowerPC supports unaligned memory access for simple non-vector types.
7616 // Although accessing unaligned addresses is not as efficient as accessing
7617 // aligned addresses, it is generally more efficient than manual expansion,
7618 // and generally only traps for software emulation when crossing page
7619 // boundaries.
7620
7621 if (!VT.isSimple())
7622 return false;
7623
7624 if (VT.getSimpleVT().isVector())
7625 return false;
7626
7627 if (VT == MVT::ppcf128)
7628 return false;
7629
7630 if (Fast)
7631 *Fast = true;
7632
7633 return true;
7634}
7635
Hal Finkel070b8db2012-06-22 00:49:52 +00007636/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
7637/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
7638/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
7639/// is expanded to mul + add.
7640bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
7641 if (!VT.isSimple())
7642 return false;
7643
7644 switch (VT.getSimpleVT().SimpleTy) {
7645 case MVT::f32:
7646 case MVT::f64:
7647 case MVT::v4f32:
7648 return true;
7649 default:
7650 break;
7651 }
7652
7653 return false;
7654}
7655
Hal Finkel3f31d492012-04-01 19:23:08 +00007656Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007657 if (DisableILPPref)
7658 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007659
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007660 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007661}
7662