blob: 110ed6ef1106372f901afb4fe0d8091dcc9e8a54 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000020#include "llvm/CallingConv.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000028#include "llvm/Constants.h"
29#include "llvm/DerivedTypes.h"
30#include "llvm/Function.h"
31#include "llvm/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000350 setOperationAction(ISD::FSQRT, VT, Expand);
351 setOperationAction(ISD::FLOG, VT, Expand);
352 setOperationAction(ISD::FLOG10, VT, Expand);
353 setOperationAction(ISD::FLOG2, VT, Expand);
354 setOperationAction(ISD::FEXP, VT, Expand);
355 setOperationAction(ISD::FEXP2, VT, Expand);
356 setOperationAction(ISD::FSIN, VT, Expand);
357 setOperationAction(ISD::FCOS, VT, Expand);
358 setOperationAction(ISD::FABS, VT, Expand);
359 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000360 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000361 setOperationAction(ISD::FCEIL, VT, Expand);
362 setOperationAction(ISD::FTRUNC, VT, Expand);
363 setOperationAction(ISD::FRINT, VT, Expand);
364 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000365 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
366 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
367 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
368 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
369 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
370 setOperationAction(ISD::UDIVREM, VT, Expand);
371 setOperationAction(ISD::SDIVREM, VT, Expand);
372 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
373 setOperationAction(ISD::FPOW, VT, Expand);
374 setOperationAction(ISD::CTPOP, VT, Expand);
375 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000376 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000377 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000378 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000379 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
380
381 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
382 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
383 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
384 setTruncStoreAction(VT, InnerVT, Expand);
385 }
386 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
387 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
388 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000389 }
390
Chris Lattner7ff7e672006-04-04 17:25:31 +0000391 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
392 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000394
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::AND , MVT::v4i32, Legal);
396 setOperationAction(ISD::OR , MVT::v4i32, Legal);
397 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
398 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
399 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
400 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000401 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
402 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
403 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
404 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000405 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
406 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
407 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
408 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000409
Craig Topperc9099502012-04-20 06:31:50 +0000410 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
411 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
412 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
413 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000414
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000416 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
418 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
419 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000420
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
422 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000423
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
425 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
426 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
427 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000428
429 // Altivec does not contain unordered floating-point compare instructions
430 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
431 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
432 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
433 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
434 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
435 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000436 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000437
Hal Finkel8cc34742012-08-04 14:10:46 +0000438 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000439 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000440 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
441 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000442
Eli Friedman4db5aca2011-08-29 18:23:02 +0000443 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
444 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
445
Duncan Sands03228082008-11-23 15:47:28 +0000446 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000447 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000448
Evan Cheng769951f2012-07-02 22:39:56 +0000449 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000450 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000451 setExceptionPointerRegister(PPC::X3);
452 setExceptionSelectorRegister(PPC::X4);
453 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000454 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000455 setExceptionPointerRegister(PPC::R3);
456 setExceptionSelectorRegister(PPC::R4);
457 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000458
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000459 // We have target-specific dag combine patterns for the following nodes:
460 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000461 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000462 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000463 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000464
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000465 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000466 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000467 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000468 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
469 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000470 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
471 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000472 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
473 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
474 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
475 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
476 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000477 }
478
Hal Finkelc6129162011-10-17 18:53:03 +0000479 setMinFunctionAlignment(2);
480 if (PPCSubTarget.isDarwin())
481 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000482
Evan Cheng769951f2012-07-02 22:39:56 +0000483 if (isPPC64 && Subtarget->isJITCodeModel())
484 // Temporary workaround for the inability of PPC64 JIT to handle jump
485 // tables.
486 setSupportJumpTables(false);
487
Eli Friedman26689ac2011-08-03 21:06:02 +0000488 setInsertFencesForAtomic(true);
489
Hal Finkel768c65f2011-11-22 16:21:04 +0000490 setSchedulingPreference(Sched::Hybrid);
491
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000492 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000493
494 // The Freescale cores does better with aggressive inlining of memcpy and
495 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
496 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
497 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
498 maxStoresPerMemset = 32;
499 maxStoresPerMemsetOptSize = 16;
500 maxStoresPerMemcpy = 32;
501 maxStoresPerMemcpyOptSize = 8;
502 maxStoresPerMemmove = 32;
503 maxStoresPerMemmoveOptSize = 8;
504
505 setPrefFunctionAlignment(4);
506 benefitFromCodePlacementOpt = true;
507 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000508}
509
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000510/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
511/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000512unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000513 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000514 // Darwin passes everything on 4 byte boundary.
515 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
516 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000517
518 // 16byte and wider vectors are passed on 16byte boundary.
519 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
520 if (VTy->getBitWidth() >= 128)
521 return 16;
522
523 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
524 if (PPCSubTarget.isPPC64())
525 return 8;
526
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000527 return 4;
528}
529
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000530const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
531 switch (Opcode) {
532 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000533 case PPCISD::FSEL: return "PPCISD::FSEL";
534 case PPCISD::FCFID: return "PPCISD::FCFID";
535 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
536 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
537 case PPCISD::STFIWX: return "PPCISD::STFIWX";
538 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
539 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
540 case PPCISD::VPERM: return "PPCISD::VPERM";
541 case PPCISD::Hi: return "PPCISD::Hi";
542 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000543 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000544 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
545 case PPCISD::LOAD: return "PPCISD::LOAD";
546 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000547 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
548 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
549 case PPCISD::SRL: return "PPCISD::SRL";
550 case PPCISD::SRA: return "PPCISD::SRA";
551 case PPCISD::SHL: return "PPCISD::SHL";
552 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
553 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000554 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000555 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000556 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000557 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000558 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000559 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
560 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000561 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
562 case PPCISD::MFCR: return "PPCISD::MFCR";
563 case PPCISD::VCMP: return "PPCISD::VCMP";
564 case PPCISD::VCMPo: return "PPCISD::VCMPo";
565 case PPCISD::LBRX: return "PPCISD::LBRX";
566 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000567 case PPCISD::LARX: return "PPCISD::LARX";
568 case PPCISD::STCX: return "PPCISD::STCX";
569 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
570 case PPCISD::MFFS: return "PPCISD::MFFS";
571 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
572 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
573 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
574 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000575 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000576 case PPCISD::CR6SET: return "PPCISD::CR6SET";
577 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000578 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
579 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
580 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000581 case PPCISD::LD_GOT_TPREL: return "PPCISD::LD_GOT_TPREL";
582 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000583 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
584 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
585 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000586 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
587 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
588 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
589 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
590 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000591 }
592}
593
Duncan Sands28b77e92011-09-06 19:07:46 +0000594EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000595 if (!VT.isVector())
596 return MVT::i32;
597 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000598}
599
Chris Lattner1a635d62006-04-14 06:01:58 +0000600//===----------------------------------------------------------------------===//
601// Node matching predicates, for use by the tblgen matching code.
602//===----------------------------------------------------------------------===//
603
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000604/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000605static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000606 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000607 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000608 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000609 // Maybe this has already been legalized into the constant pool?
610 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000611 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000612 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000613 }
614 return false;
615}
616
Chris Lattnerddb739e2006-04-06 17:23:16 +0000617/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
618/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000619static bool isConstantOrUndef(int Op, int Val) {
620 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000621}
622
623/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
624/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000625bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000626 if (!isUnary) {
627 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000628 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000629 return false;
630 } else {
631 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000632 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
633 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000634 return false;
635 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000636 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000637}
638
639/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
640/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000641bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000642 if (!isUnary) {
643 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000644 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
645 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000646 return false;
647 } else {
648 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000649 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
650 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
651 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
652 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000653 return false;
654 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000655 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000656}
657
Chris Lattnercaad1632006-04-06 22:02:42 +0000658/// isVMerge - Common function, used to match vmrg* shuffles.
659///
Nate Begeman9008ca62009-04-27 18:41:29 +0000660static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000661 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000663 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000664 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
665 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000666
Chris Lattner116cc482006-04-06 21:11:54 +0000667 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
668 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000669 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000670 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000671 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000672 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000673 return false;
674 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000675 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000676}
677
678/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
679/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000680bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000681 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000682 if (!isUnary)
683 return isVMerge(N, UnitSize, 8, 24);
684 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000685}
686
687/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
688/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000689bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000690 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000691 if (!isUnary)
692 return isVMerge(N, UnitSize, 0, 16);
693 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000694}
695
696
Chris Lattnerd0608e12006-04-06 18:26:28 +0000697/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
698/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000699int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000701 "PPC only supports shuffles by bytes!");
702
703 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000704
Chris Lattnerd0608e12006-04-06 18:26:28 +0000705 // Find the first non-undef value in the shuffle mask.
706 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000707 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000708 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000709
Chris Lattnerd0608e12006-04-06 18:26:28 +0000710 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000711
Nate Begeman9008ca62009-04-27 18:41:29 +0000712 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000713 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000714 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000715 if (ShiftAmt < i) return -1;
716 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000717
Chris Lattnerf24380e2006-04-06 22:28:36 +0000718 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000719 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000720 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000721 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000722 return -1;
723 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000724 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000725 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000726 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000727 return -1;
728 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000729 return ShiftAmt;
730}
Chris Lattneref819f82006-03-20 06:33:01 +0000731
732/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
733/// specifies a splat of a single element that is suitable for input to
734/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000735bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000736 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000737 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000738
Chris Lattner88a99ef2006-03-20 06:37:44 +0000739 // This is a splat operation if each element of the permute is the same, and
740 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000741 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000742
Nate Begeman9008ca62009-04-27 18:41:29 +0000743 // FIXME: Handle UNDEF elements too!
744 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000745 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000746
Nate Begeman9008ca62009-04-27 18:41:29 +0000747 // Check that the indices are consecutive, in the case of a multi-byte element
748 // splatted with a v16i8 mask.
749 for (unsigned i = 1; i != EltSize; ++i)
750 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000751 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000752
Chris Lattner7ff7e672006-04-04 17:25:31 +0000753 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000754 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000755 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000756 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000757 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000758 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000759 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000760}
761
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000762/// isAllNegativeZeroVector - Returns true if all elements of build_vector
763/// are -0.0.
764bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000765 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
766
767 APInt APVal, APUndef;
768 unsigned BitSize;
769 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000770
Dale Johannesen1e608812009-11-13 01:45:18 +0000771 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000772 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000773 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000774
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000775 return false;
776}
777
Chris Lattneref819f82006-03-20 06:33:01 +0000778/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
779/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000780unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000781 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
782 assert(isSplatShuffleMask(SVOp, EltSize));
783 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000784}
785
Chris Lattnere87192a2006-04-12 17:37:20 +0000786/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000787/// by using a vspltis[bhw] instruction of the specified element size, return
788/// the constant being splatted. The ByteSize field indicates the number of
789/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000790SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
791 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000792
793 // If ByteSize of the splat is bigger than the element size of the
794 // build_vector, then we have a case where we are checking for a splat where
795 // multiple elements of the buildvector are folded together into a single
796 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
797 unsigned EltSize = 16/N->getNumOperands();
798 if (EltSize < ByteSize) {
799 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000800 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000801 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000802
Chris Lattner79d9a882006-04-08 07:14:26 +0000803 // See if all of the elements in the buildvector agree across.
804 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
805 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
806 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000807 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000808
Scott Michelfdc40a02009-02-17 22:15:04 +0000809
Gabor Greifba36cb52008-08-28 21:40:38 +0000810 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000811 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
812 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000813 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000814 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000815
Chris Lattner79d9a882006-04-08 07:14:26 +0000816 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
817 // either constant or undef values that are identical for each chunk. See
818 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000819
Chris Lattner79d9a882006-04-08 07:14:26 +0000820 // Check to see if all of the leading entries are either 0 or -1. If
821 // neither, then this won't fit into the immediate field.
822 bool LeadingZero = true;
823 bool LeadingOnes = true;
824 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000825 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000826
Chris Lattner79d9a882006-04-08 07:14:26 +0000827 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
828 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
829 }
830 // Finally, check the least significant entry.
831 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000832 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000834 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000835 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000837 }
838 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000839 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000841 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000842 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000844 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000845
Dan Gohman475871a2008-07-27 21:46:04 +0000846 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000847 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000848
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000849 // Check to see if this buildvec has a single non-undef value in its elements.
850 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
851 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000852 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000853 OpVal = N->getOperand(i);
854 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000855 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000856 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000857
Gabor Greifba36cb52008-08-28 21:40:38 +0000858 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000859
Eli Friedman1a8229b2009-05-24 02:03:36 +0000860 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000861 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000862 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000863 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000864 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000866 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000867 }
868
869 // If the splat value is larger than the element value, then we can never do
870 // this splat. The only case that we could fit the replicated bits into our
871 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000872 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000873
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000874 // If the element value is larger than the splat value, cut it in half and
875 // check to see if the two halves are equal. Continue doing this until we
876 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
877 while (ValSizeInBytes > ByteSize) {
878 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000879
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000880 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000881 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
882 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000883 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000884 }
885
886 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000887 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000888
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000889 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000890 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000891
Chris Lattner140a58f2006-04-08 06:46:53 +0000892 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000893 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000895 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000896}
897
Chris Lattner1a635d62006-04-14 06:01:58 +0000898//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000899// Addressing Mode Selection
900//===----------------------------------------------------------------------===//
901
902/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
903/// or 64-bit immediate, and if the value can be accurately represented as a
904/// sign extension from a 16-bit value. If so, this returns true and the
905/// immediate.
906static bool isIntS16Immediate(SDNode *N, short &Imm) {
907 if (N->getOpcode() != ISD::Constant)
908 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000909
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000910 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000912 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000913 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000914 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000915}
Dan Gohman475871a2008-07-27 21:46:04 +0000916static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000917 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000918}
919
920
921/// SelectAddressRegReg - Given the specified addressed, check to see if it
922/// can be represented as an indexed [r+r] operation. Returns false if it
923/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000924bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
925 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000926 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000927 short imm = 0;
928 if (N.getOpcode() == ISD::ADD) {
929 if (isIntS16Immediate(N.getOperand(1), imm))
930 return false; // r+i
931 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
932 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000933
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000934 Base = N.getOperand(0);
935 Index = N.getOperand(1);
936 return true;
937 } else if (N.getOpcode() == ISD::OR) {
938 if (isIntS16Immediate(N.getOperand(1), imm))
939 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000940
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000941 // If this is an or of disjoint bitfields, we can codegen this as an add
942 // (for better address arithmetic) if the LHS and RHS of the OR are provably
943 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000944 APInt LHSKnownZero, LHSKnownOne;
945 APInt RHSKnownZero, RHSKnownOne;
946 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000947 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000948
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000949 if (LHSKnownZero.getBoolValue()) {
950 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000951 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000952 // If all of the bits are known zero on the LHS or RHS, the add won't
953 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000954 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000955 Base = N.getOperand(0);
956 Index = N.getOperand(1);
957 return true;
958 }
959 }
960 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000961
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000962 return false;
963}
964
965/// Returns true if the address N can be represented by a base register plus
966/// a signed 16-bit displacement [r+imm], and if it is not better
967/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000968bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000969 SDValue &Base,
970 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000971 // FIXME dl should come from parent load or store, not from address
972 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973 // If this can be more profitably realized as r+r, fail.
974 if (SelectAddressRegReg(N, Disp, Base, DAG))
975 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000976
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000977 if (N.getOpcode() == ISD::ADD) {
978 short imm = 0;
979 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000981 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
982 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
983 } else {
984 Base = N.getOperand(0);
985 }
986 return true; // [r+i]
987 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
988 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000989 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000990 && "Cannot handle constant offsets yet!");
991 Disp = N.getOperand(1).getOperand(0); // The global address.
992 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000993 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000994 Disp.getOpcode() == ISD::TargetConstantPool ||
995 Disp.getOpcode() == ISD::TargetJumpTable);
996 Base = N.getOperand(0);
997 return true; // [&g+r]
998 }
999 } else if (N.getOpcode() == ISD::OR) {
1000 short imm = 0;
1001 if (isIntS16Immediate(N.getOperand(1), imm)) {
1002 // If this is an or of disjoint bitfields, we can codegen this as an add
1003 // (for better address arithmetic) if the LHS and RHS of the OR are
1004 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001005 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001006 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001007
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001008 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001009 // If all of the bits are known zero on the LHS or RHS, the add won't
1010 // carry.
1011 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001012 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001013 return true;
1014 }
1015 }
1016 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1017 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001018
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001019 // If this address fits entirely in a 16-bit sext immediate field, codegen
1020 // this as "d, 0"
1021 short Imm;
1022 if (isIntS16Immediate(CN, Imm)) {
1023 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001024 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1025 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001026 return true;
1027 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001028
1029 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001030 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001031 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1032 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001033
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001034 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001035 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001036
Owen Anderson825b72b2009-08-11 20:47:22 +00001037 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1038 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001039 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001040 return true;
1041 }
1042 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001043
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001044 Disp = DAG.getTargetConstant(0, getPointerTy());
1045 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1046 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1047 else
1048 Base = N;
1049 return true; // [r+0]
1050}
1051
1052/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1053/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001054bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1055 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001056 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001057 // Check to see if we can easily represent this as an [r+r] address. This
1058 // will fail if it thinks that the address is more profitably represented as
1059 // reg+imm, e.g. where imm = 0.
1060 if (SelectAddressRegReg(N, Base, Index, DAG))
1061 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001062
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001063 // If the operand is an addition, always emit this as [r+r], since this is
1064 // better (for code size, and execution, as the memop does the add for free)
1065 // than emitting an explicit add.
1066 if (N.getOpcode() == ISD::ADD) {
1067 Base = N.getOperand(0);
1068 Index = N.getOperand(1);
1069 return true;
1070 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001071
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001072 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001073 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1074 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001075 Index = N;
1076 return true;
1077}
1078
1079/// SelectAddressRegImmShift - Returns true if the address N can be
1080/// represented by a base register plus a signed 14-bit displacement
1081/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001082bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1083 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001084 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001085 // FIXME dl should come from the parent load or store, not the address
1086 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001087 // If this can be more profitably realized as r+r, fail.
1088 if (SelectAddressRegReg(N, Disp, Base, DAG))
1089 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001090
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001091 if (N.getOpcode() == ISD::ADD) {
1092 short imm = 0;
1093 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001094 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001095 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1096 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1097 } else {
1098 Base = N.getOperand(0);
1099 }
1100 return true; // [r+i]
1101 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1102 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001103 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001104 && "Cannot handle constant offsets yet!");
1105 Disp = N.getOperand(1).getOperand(0); // The global address.
1106 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1107 Disp.getOpcode() == ISD::TargetConstantPool ||
1108 Disp.getOpcode() == ISD::TargetJumpTable);
1109 Base = N.getOperand(0);
1110 return true; // [&g+r]
1111 }
1112 } else if (N.getOpcode() == ISD::OR) {
1113 short imm = 0;
1114 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1115 // If this is an or of disjoint bitfields, we can codegen this as an add
1116 // (for better address arithmetic) if the LHS and RHS of the OR are
1117 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001118 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001119 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001120 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001121 // If all of the bits are known zero on the LHS or RHS, the add won't
1122 // carry.
1123 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001124 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001125 return true;
1126 }
1127 }
1128 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001129 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001130 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001131 // If this address fits entirely in a 14-bit sext immediate field, codegen
1132 // this as "d, 0"
1133 short Imm;
1134 if (isIntS16Immediate(CN, Imm)) {
1135 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001136 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1137 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001138 return true;
1139 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001140
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001141 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001142 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001143 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1144 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001145
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001146 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001147 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1148 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1149 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001150 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001151 return true;
1152 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001153 }
1154 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001155
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001156 Disp = DAG.getTargetConstant(0, getPointerTy());
1157 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1158 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1159 else
1160 Base = N;
1161 return true; // [r+0]
1162}
1163
1164
1165/// getPreIndexedAddressParts - returns true by value, base pointer and
1166/// offset pointer and addressing mode by reference if the node's address
1167/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001168bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1169 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001170 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001171 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001172 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001173
Dan Gohman475871a2008-07-27 21:46:04 +00001174 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001175 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001176 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1177 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001178 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001179
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001180 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001181 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001182 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001183 } else
1184 return false;
1185
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001186 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001187 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001188 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001189
Hal Finkelac81cc32012-06-19 02:34:32 +00001190 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001191 AM = ISD::PRE_INC;
1192 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001193 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001194
Chris Lattner0851b4f2006-11-15 19:55:13 +00001195 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001196 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001197 // reg + imm
1198 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1199 return false;
1200 } else {
1201 // reg + imm * 4.
1202 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1203 return false;
1204 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001205
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001206 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001207 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1208 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001209 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001210 LD->getExtensionType() == ISD::SEXTLOAD &&
1211 isa<ConstantSDNode>(Offset))
1212 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001213 }
1214
Chris Lattner4eab7142006-11-10 02:08:47 +00001215 AM = ISD::PRE_INC;
1216 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001217}
1218
1219//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001220// LowerOperation implementation
1221//===----------------------------------------------------------------------===//
1222
Chris Lattner1e61e692010-11-15 02:46:57 +00001223/// GetLabelAccessInfo - Return true if we should reference labels using a
1224/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1225static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001226 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1227 HiOpFlags = PPCII::MO_HA16;
1228 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001229
Chris Lattner1e61e692010-11-15 02:46:57 +00001230 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1231 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001232 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001233 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001234 if (isPIC) {
1235 HiOpFlags |= PPCII::MO_PIC_FLAG;
1236 LoOpFlags |= PPCII::MO_PIC_FLAG;
1237 }
1238
1239 // If this is a reference to a global value that requires a non-lazy-ptr, make
1240 // sure that instruction lowering adds it.
1241 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1242 HiOpFlags |= PPCII::MO_NLP_FLAG;
1243 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001244
Chris Lattner6d2ff122010-11-15 03:13:19 +00001245 if (GV->hasHiddenVisibility()) {
1246 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1247 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1248 }
1249 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001250
Chris Lattner1e61e692010-11-15 02:46:57 +00001251 return isPIC;
1252}
1253
1254static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1255 SelectionDAG &DAG) {
1256 EVT PtrVT = HiPart.getValueType();
1257 SDValue Zero = DAG.getConstant(0, PtrVT);
1258 DebugLoc DL = HiPart.getDebugLoc();
1259
1260 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1261 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001262
Chris Lattner1e61e692010-11-15 02:46:57 +00001263 // With PIC, the first instruction is actually "GR+hi(&G)".
1264 if (isPIC)
1265 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1266 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001267
Chris Lattner1e61e692010-11-15 02:46:57 +00001268 // Generate non-pic code that has direct accesses to the constant pool.
1269 // The address of the global is just (hi(&g)+lo(&g)).
1270 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1271}
1272
Scott Michelfdc40a02009-02-17 22:15:04 +00001273SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001274 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001275 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001276 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001277 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001278
Roman Divacky9fb8b492012-08-24 16:26:02 +00001279 // 64-bit SVR4 ABI code is always position-independent.
1280 // The actual address of the GlobalValue is stored in the TOC.
1281 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1282 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1283 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1284 DAG.getRegister(PPC::X2, MVT::i64));
1285 }
1286
Chris Lattner1e61e692010-11-15 02:46:57 +00001287 unsigned MOHiFlag, MOLoFlag;
1288 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1289 SDValue CPIHi =
1290 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1291 SDValue CPILo =
1292 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1293 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001294}
1295
Dan Gohmand858e902010-04-17 15:26:15 +00001296SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001297 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001298 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001299
Roman Divacky9fb8b492012-08-24 16:26:02 +00001300 // 64-bit SVR4 ABI code is always position-independent.
1301 // The actual address of the GlobalValue is stored in the TOC.
1302 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1303 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1304 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1305 DAG.getRegister(PPC::X2, MVT::i64));
1306 }
1307
Chris Lattner1e61e692010-11-15 02:46:57 +00001308 unsigned MOHiFlag, MOLoFlag;
1309 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1310 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1311 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1312 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001313}
1314
Dan Gohmand858e902010-04-17 15:26:15 +00001315SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1316 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001317 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001318
Dan Gohman46510a72010-04-15 01:51:59 +00001319 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001320
Chris Lattner1e61e692010-11-15 02:46:57 +00001321 unsigned MOHiFlag, MOLoFlag;
1322 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001323 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1324 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001325 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1326}
1327
Roman Divackyfd42ed62012-06-04 17:36:38 +00001328SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1329 SelectionDAG &DAG) const {
1330
1331 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1332 DebugLoc dl = GA->getDebugLoc();
1333 const GlobalValue *GV = GA->getGlobal();
1334 EVT PtrVT = getPointerTy();
1335 bool is64bit = PPCSubTarget.isPPC64();
1336
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001337 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001338
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001339 if (Model == TLSModel::LocalExec) {
1340 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1341 PPCII::MO_TPREL16_HA);
1342 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1343 PPCII::MO_TPREL16_LO);
1344 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1345 is64bit ? MVT::i64 : MVT::i32);
1346 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1347 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1348 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001349
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001350 if (!is64bit)
1351 llvm_unreachable("only local-exec is currently supported for ppc32");
1352
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001353 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001354 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1355 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1356 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL, dl,
1357 PtrVT, TGA, GOTReg);
1358 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001359 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001360
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001361 if (Model == TLSModel::GeneralDynamic) {
1362 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1363 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1364 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1365 GOTReg, TGA);
1366 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1367 GOTEntryHi, TGA);
1368
1369 // We need a chain node, and don't have one handy. The underlying
1370 // call has no side effects, so using the function entry node
1371 // suffices.
1372 SDValue Chain = DAG.getEntryNode();
1373 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1374 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1375 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1376 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001377 // The return value from GET_TLS_ADDR really is in X3 already, but
1378 // some hacks are needed here to tie everything together. The extra
1379 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001380 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1381 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1382 }
1383
Bill Schmidt349c2782012-12-12 19:29:35 +00001384 if (Model == TLSModel::LocalDynamic) {
1385 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1386 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1387 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1388 GOTReg, TGA);
1389 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1390 GOTEntryHi, TGA);
1391
1392 // We need a chain node, and don't have one handy. The underlying
1393 // call has no side effects, so using the function entry node
1394 // suffices.
1395 SDValue Chain = DAG.getEntryNode();
1396 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1397 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1398 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1399 PtrVT, ParmReg, TGA);
1400 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1401 // some hacks are needed here to tie everything together. The extra
1402 // copies dissolve during subsequent transforms.
1403 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1404 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001405 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001406 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1407 }
1408
1409 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001410}
1411
Chris Lattner1e61e692010-11-15 02:46:57 +00001412SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1413 SelectionDAG &DAG) const {
1414 EVT PtrVT = Op.getValueType();
1415 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1416 DebugLoc DL = GSDN->getDebugLoc();
1417 const GlobalValue *GV = GSDN->getGlobal();
1418
Chris Lattner1e61e692010-11-15 02:46:57 +00001419 // 64-bit SVR4 ABI code is always position-independent.
1420 // The actual address of the GlobalValue is stored in the TOC.
1421 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1422 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1423 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1424 DAG.getRegister(PPC::X2, MVT::i64));
1425 }
1426
Chris Lattner6d2ff122010-11-15 03:13:19 +00001427 unsigned MOHiFlag, MOLoFlag;
1428 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001429
Chris Lattner6d2ff122010-11-15 03:13:19 +00001430 SDValue GAHi =
1431 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1432 SDValue GALo =
1433 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001434
Chris Lattner6d2ff122010-11-15 03:13:19 +00001435 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001436
Chris Lattner6d2ff122010-11-15 03:13:19 +00001437 // If the global reference is actually to a non-lazy-pointer, we have to do an
1438 // extra load to get the address of the global.
1439 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1440 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001441 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001442 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001443}
1444
Dan Gohmand858e902010-04-17 15:26:15 +00001445SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001446 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001447 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001448
Chris Lattner1a635d62006-04-14 06:01:58 +00001449 // If we're comparing for equality to zero, expose the fact that this is
1450 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1451 // fold the new nodes.
1452 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1453 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001454 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001455 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001456 if (VT.bitsLT(MVT::i32)) {
1457 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001458 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001459 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001460 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001461 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1462 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001463 DAG.getConstant(Log2b, MVT::i32));
1464 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001465 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001466 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001467 // optimized. FIXME: revisit this when we can custom lower all setcc
1468 // optimizations.
1469 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001470 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001471 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001472
Chris Lattner1a635d62006-04-14 06:01:58 +00001473 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001474 // by xor'ing the rhs with the lhs, which is faster than setting a
1475 // condition register, reading it back out, and masking the correct bit. The
1476 // normal approach here uses sub to do this instead of xor. Using xor exposes
1477 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001478 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001479 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001480 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001481 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001482 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001483 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001484 }
Dan Gohman475871a2008-07-27 21:46:04 +00001485 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001486}
1487
Dan Gohman475871a2008-07-27 21:46:04 +00001488SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001489 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001490 SDNode *Node = Op.getNode();
1491 EVT VT = Node->getValueType(0);
1492 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1493 SDValue InChain = Node->getOperand(0);
1494 SDValue VAListPtr = Node->getOperand(1);
1495 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1496 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001497
Roman Divackybdb226e2011-06-28 15:30:42 +00001498 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1499
1500 // gpr_index
1501 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1502 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1503 false, false, 0);
1504 InChain = GprIndex.getValue(1);
1505
1506 if (VT == MVT::i64) {
1507 // Check if GprIndex is even
1508 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1509 DAG.getConstant(1, MVT::i32));
1510 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1511 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1512 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1513 DAG.getConstant(1, MVT::i32));
1514 // Align GprIndex to be even if it isn't
1515 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1516 GprIndex);
1517 }
1518
1519 // fpr index is 1 byte after gpr
1520 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1521 DAG.getConstant(1, MVT::i32));
1522
1523 // fpr
1524 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1525 FprPtr, MachinePointerInfo(SV), MVT::i8,
1526 false, false, 0);
1527 InChain = FprIndex.getValue(1);
1528
1529 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1530 DAG.getConstant(8, MVT::i32));
1531
1532 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1533 DAG.getConstant(4, MVT::i32));
1534
1535 // areas
1536 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001537 MachinePointerInfo(), false, false,
1538 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001539 InChain = OverflowArea.getValue(1);
1540
1541 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001542 MachinePointerInfo(), false, false,
1543 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001544 InChain = RegSaveArea.getValue(1);
1545
1546 // select overflow_area if index > 8
1547 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1548 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1549
Roman Divackybdb226e2011-06-28 15:30:42 +00001550 // adjustment constant gpr_index * 4/8
1551 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1552 VT.isInteger() ? GprIndex : FprIndex,
1553 DAG.getConstant(VT.isInteger() ? 4 : 8,
1554 MVT::i32));
1555
1556 // OurReg = RegSaveArea + RegConstant
1557 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1558 RegConstant);
1559
1560 // Floating types are 32 bytes into RegSaveArea
1561 if (VT.isFloatingPoint())
1562 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1563 DAG.getConstant(32, MVT::i32));
1564
1565 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1566 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1567 VT.isInteger() ? GprIndex : FprIndex,
1568 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1569 MVT::i32));
1570
1571 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1572 VT.isInteger() ? VAListPtr : FprPtr,
1573 MachinePointerInfo(SV),
1574 MVT::i8, false, false, 0);
1575
1576 // determine if we should load from reg_save_area or overflow_area
1577 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1578
1579 // increase overflow_area by 4/8 if gpr/fpr > 8
1580 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1581 DAG.getConstant(VT.isInteger() ? 4 : 8,
1582 MVT::i32));
1583
1584 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1585 OverflowAreaPlusN);
1586
1587 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1588 OverflowAreaPtr,
1589 MachinePointerInfo(),
1590 MVT::i32, false, false, 0);
1591
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001592 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001593 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001594}
1595
Duncan Sands4a544a72011-09-06 13:37:06 +00001596SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1597 SelectionDAG &DAG) const {
1598 return Op.getOperand(0);
1599}
1600
1601SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1602 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001603 SDValue Chain = Op.getOperand(0);
1604 SDValue Trmp = Op.getOperand(1); // trampoline
1605 SDValue FPtr = Op.getOperand(2); // nested function
1606 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001607 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001608
Owen Andersone50ed302009-08-10 22:56:29 +00001609 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001610 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001611 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001612 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001613 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001614
Scott Michelfdc40a02009-02-17 22:15:04 +00001615 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001616 TargetLowering::ArgListEntry Entry;
1617
1618 Entry.Ty = IntPtrTy;
1619 Entry.Node = Trmp; Args.push_back(Entry);
1620
1621 // TrampSize == (isPPC64 ? 48 : 40);
1622 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001623 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001624 Args.push_back(Entry);
1625
1626 Entry.Node = FPtr; Args.push_back(Entry);
1627 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001628
Bill Wendling77959322008-09-17 00:30:57 +00001629 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001630 TargetLowering::CallLoweringInfo CLI(Chain,
1631 Type::getVoidTy(*DAG.getContext()),
1632 false, false, false, false, 0,
1633 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001634 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001635 /*doesNotRet=*/false,
1636 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001637 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001638 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001639 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001640
Duncan Sands4a544a72011-09-06 13:37:06 +00001641 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001642}
1643
Dan Gohman475871a2008-07-27 21:46:04 +00001644SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001645 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001646 MachineFunction &MF = DAG.getMachineFunction();
1647 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1648
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001649 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001650
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001651 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001652 // vastart just stores the address of the VarArgsFrameIndex slot into the
1653 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001654 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001655 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001656 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001657 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1658 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001659 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001660 }
1661
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001662 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001663 // We suppose the given va_list is already allocated.
1664 //
1665 // typedef struct {
1666 // char gpr; /* index into the array of 8 GPRs
1667 // * stored in the register save area
1668 // * gpr=0 corresponds to r3,
1669 // * gpr=1 to r4, etc.
1670 // */
1671 // char fpr; /* index into the array of 8 FPRs
1672 // * stored in the register save area
1673 // * fpr=0 corresponds to f1,
1674 // * fpr=1 to f2, etc.
1675 // */
1676 // char *overflow_arg_area;
1677 // /* location on stack that holds
1678 // * the next overflow argument
1679 // */
1680 // char *reg_save_area;
1681 // /* where r3:r10 and f1:f8 (if saved)
1682 // * are stored
1683 // */
1684 // } va_list[1];
1685
1686
Dan Gohman1e93df62010-04-17 14:41:14 +00001687 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1688 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001689
Nicolas Geoffray01119992007-04-03 13:59:52 +00001690
Owen Andersone50ed302009-08-10 22:56:29 +00001691 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001692
Dan Gohman1e93df62010-04-17 14:41:14 +00001693 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1694 PtrVT);
1695 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1696 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001697
Duncan Sands83ec4b62008-06-06 12:08:01 +00001698 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001699 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001700
Duncan Sands83ec4b62008-06-06 12:08:01 +00001701 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001702 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001703
1704 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001705 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001706
Dan Gohman69de1932008-02-06 22:27:42 +00001707 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001708
Nicolas Geoffray01119992007-04-03 13:59:52 +00001709 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001710 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001711 Op.getOperand(1),
1712 MachinePointerInfo(SV),
1713 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001714 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001715 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001716 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001717
Nicolas Geoffray01119992007-04-03 13:59:52 +00001718 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001719 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001720 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1721 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001722 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001723 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001724 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001725
Nicolas Geoffray01119992007-04-03 13:59:52 +00001726 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001727 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001728 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1729 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001730 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001731 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001732 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001733
1734 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001735 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1736 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001737 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001738
Chris Lattner1a635d62006-04-14 06:01:58 +00001739}
1740
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001741#include "PPCGenCallingConv.inc"
1742
Duncan Sands1e96bab2010-11-04 10:49:57 +00001743static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001744 CCValAssign::LocInfo &LocInfo,
1745 ISD::ArgFlagsTy &ArgFlags,
1746 CCState &State) {
1747 return true;
1748}
1749
Duncan Sands1e96bab2010-11-04 10:49:57 +00001750static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001751 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001752 CCValAssign::LocInfo &LocInfo,
1753 ISD::ArgFlagsTy &ArgFlags,
1754 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001755 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001756 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1757 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1758 };
1759 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001760
Tilmann Schellerffd02002009-07-03 06:45:56 +00001761 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1762
1763 // Skip one register if the first unallocated register has an even register
1764 // number and there are still argument registers available which have not been
1765 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1766 // need to skip a register if RegNum is odd.
1767 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1768 State.AllocateReg(ArgRegs[RegNum]);
1769 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001770
Tilmann Schellerffd02002009-07-03 06:45:56 +00001771 // Always return false here, as this function only makes sure that the first
1772 // unallocated register has an odd register number and does not actually
1773 // allocate a register for the current argument.
1774 return false;
1775}
1776
Duncan Sands1e96bab2010-11-04 10:49:57 +00001777static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001778 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001779 CCValAssign::LocInfo &LocInfo,
1780 ISD::ArgFlagsTy &ArgFlags,
1781 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001782 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001783 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1784 PPC::F8
1785 };
1786
1787 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001788
Tilmann Schellerffd02002009-07-03 06:45:56 +00001789 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1790
1791 // If there is only one Floating-point register left we need to put both f64
1792 // values of a split ppc_fp128 value on the stack.
1793 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1794 State.AllocateReg(ArgRegs[RegNum]);
1795 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001796
Tilmann Schellerffd02002009-07-03 06:45:56 +00001797 // Always return false here, as this function only makes sure that the two f64
1798 // values a ppc_fp128 value is split into are both passed in registers or both
1799 // passed on the stack and does not actually allocate a register for the
1800 // current argument.
1801 return false;
1802}
1803
Chris Lattner9f0bc652007-02-25 05:34:32 +00001804/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001805/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001806static const uint16_t *GetFPR() {
1807 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001808 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001809 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001810 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001811
Chris Lattner9f0bc652007-02-25 05:34:32 +00001812 return FPR;
1813}
1814
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001815/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1816/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001817static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001818 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001819 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001820 if (Flags.isByVal())
1821 ArgSize = Flags.getByValSize();
1822 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1823
1824 return ArgSize;
1825}
1826
Dan Gohman475871a2008-07-27 21:46:04 +00001827SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001828PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001829 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001830 const SmallVectorImpl<ISD::InputArg>
1831 &Ins,
1832 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001833 SmallVectorImpl<SDValue> &InVals)
1834 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001835 if (PPCSubTarget.isSVR4ABI()) {
1836 if (PPCSubTarget.isPPC64())
1837 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1838 dl, DAG, InVals);
1839 else
1840 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1841 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001842 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001843 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1844 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001845 }
1846}
1847
1848SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001849PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001850 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001851 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001852 const SmallVectorImpl<ISD::InputArg>
1853 &Ins,
1854 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001855 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001856
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001857 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001858 // +-----------------------------------+
1859 // +--> | Back chain |
1860 // | +-----------------------------------+
1861 // | | Floating-point register save area |
1862 // | +-----------------------------------+
1863 // | | General register save area |
1864 // | +-----------------------------------+
1865 // | | CR save word |
1866 // | +-----------------------------------+
1867 // | | VRSAVE save word |
1868 // | +-----------------------------------+
1869 // | | Alignment padding |
1870 // | +-----------------------------------+
1871 // | | Vector register save area |
1872 // | +-----------------------------------+
1873 // | | Local variable space |
1874 // | +-----------------------------------+
1875 // | | Parameter list area |
1876 // | +-----------------------------------+
1877 // | | LR save word |
1878 // | +-----------------------------------+
1879 // SP--> +--- | Back chain |
1880 // +-----------------------------------+
1881 //
1882 // Specifications:
1883 // System V Application Binary Interface PowerPC Processor Supplement
1884 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001885
Tilmann Schellerffd02002009-07-03 06:45:56 +00001886 MachineFunction &MF = DAG.getMachineFunction();
1887 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001888 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001889
Owen Andersone50ed302009-08-10 22:56:29 +00001890 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001891 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001892 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1893 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001894 unsigned PtrByteSize = 4;
1895
1896 // Assign locations to all of the incoming arguments.
1897 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001898 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001899 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001900
1901 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001902 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001903
Dan Gohman98ca4f22009-08-05 01:29:28 +00001904 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001905
Tilmann Schellerffd02002009-07-03 06:45:56 +00001906 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1907 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001908
Tilmann Schellerffd02002009-07-03 06:45:56 +00001909 // Arguments stored in registers.
1910 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001911 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001912 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001913
Owen Anderson825b72b2009-08-11 20:47:22 +00001914 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001915 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001916 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001917 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001918 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001919 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001920 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001921 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001922 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001923 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001924 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001925 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 case MVT::v16i8:
1927 case MVT::v8i16:
1928 case MVT::v4i32:
1929 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001930 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001931 break;
1932 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001933
Tilmann Schellerffd02002009-07-03 06:45:56 +00001934 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001935 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001936 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001937
Dan Gohman98ca4f22009-08-05 01:29:28 +00001938 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001939 } else {
1940 // Argument stored in memory.
1941 assert(VA.isMemLoc());
1942
1943 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1944 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001945 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001946
1947 // Create load nodes to retrieve arguments from the stack.
1948 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001949 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1950 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001951 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001952 }
1953 }
1954
1955 // Assign locations to all of the incoming aggregate by value arguments.
1956 // Aggregates passed by value are stored in the local variable space of the
1957 // caller's stack frame, right above the parameter list area.
1958 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001959 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001960 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001961
1962 // Reserve stack space for the allocations in CCInfo.
1963 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1964
Dan Gohman98ca4f22009-08-05 01:29:28 +00001965 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001966
1967 // Area that is at least reserved in the caller of this function.
1968 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001969
Tilmann Schellerffd02002009-07-03 06:45:56 +00001970 // Set the size that is at least reserved in caller of this function. Tail
1971 // call optimized function's reserved stack space needs to be aligned so that
1972 // taking the difference between two stack areas will result in an aligned
1973 // stack.
1974 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1975
1976 MinReservedArea =
1977 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001978 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001979
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001980 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001981 getStackAlignment();
1982 unsigned AlignMask = TargetAlign-1;
1983 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001984
Tilmann Schellerffd02002009-07-03 06:45:56 +00001985 FI->setMinReservedArea(MinReservedArea);
1986
1987 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001988
Tilmann Schellerffd02002009-07-03 06:45:56 +00001989 // If the function takes variable number of arguments, make a frame index for
1990 // the start of the first vararg value... for expansion of llvm.va_start.
1991 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001992 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001993 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1994 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1995 };
1996 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1997
Craig Topperc5eaae42012-03-11 07:57:25 +00001998 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001999 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2000 PPC::F8
2001 };
2002 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2003
Dan Gohman1e93df62010-04-17 14:41:14 +00002004 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2005 NumGPArgRegs));
2006 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2007 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002008
2009 // Make room for NumGPArgRegs and NumFPArgRegs.
2010 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002011 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002012
Dan Gohman1e93df62010-04-17 14:41:14 +00002013 FuncInfo->setVarArgsStackOffset(
2014 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002015 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002016
Dan Gohman1e93df62010-04-17 14:41:14 +00002017 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2018 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002019
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002020 // The fixed integer arguments of a variadic function are stored to the
2021 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2022 // the result of va_next.
2023 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2024 // Get an existing live-in vreg, or add a new one.
2025 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2026 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002027 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002028
Dan Gohman98ca4f22009-08-05 01:29:28 +00002029 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002030 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2031 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002032 MemOps.push_back(Store);
2033 // Increment the address by four for the next argument to store
2034 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2035 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2036 }
2037
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002038 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2039 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002040 // The double arguments are stored to the VarArgsFrameIndex
2041 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002042 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2043 // Get an existing live-in vreg, or add a new one.
2044 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2045 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002046 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002047
Owen Anderson825b72b2009-08-11 20:47:22 +00002048 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002049 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2050 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002051 MemOps.push_back(Store);
2052 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002053 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002054 PtrVT);
2055 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2056 }
2057 }
2058
2059 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002060 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002061 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002062
Dan Gohman98ca4f22009-08-05 01:29:28 +00002063 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002064}
2065
Bill Schmidt726c2372012-10-23 15:51:16 +00002066// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2067// value to MVT::i64 and then truncate to the correct register size.
2068SDValue
2069PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2070 SelectionDAG &DAG, SDValue ArgVal,
2071 DebugLoc dl) const {
2072 if (Flags.isSExt())
2073 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2074 DAG.getValueType(ObjectVT));
2075 else if (Flags.isZExt())
2076 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2077 DAG.getValueType(ObjectVT));
2078
2079 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2080}
2081
2082// Set the size that is at least reserved in caller of this function. Tail
2083// call optimized functions' reserved stack space needs to be aligned so that
2084// taking the difference between two stack areas will result in an aligned
2085// stack.
2086void
2087PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2088 unsigned nAltivecParamsAtEnd,
2089 unsigned MinReservedArea,
2090 bool isPPC64) const {
2091 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2092 // Add the Altivec parameters at the end, if needed.
2093 if (nAltivecParamsAtEnd) {
2094 MinReservedArea = ((MinReservedArea+15)/16)*16;
2095 MinReservedArea += 16*nAltivecParamsAtEnd;
2096 }
2097 MinReservedArea =
2098 std::max(MinReservedArea,
2099 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2100 unsigned TargetAlign
2101 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2102 getStackAlignment();
2103 unsigned AlignMask = TargetAlign-1;
2104 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2105 FI->setMinReservedArea(MinReservedArea);
2106}
2107
Tilmann Schellerffd02002009-07-03 06:45:56 +00002108SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002109PPCTargetLowering::LowerFormalArguments_64SVR4(
2110 SDValue Chain,
2111 CallingConv::ID CallConv, bool isVarArg,
2112 const SmallVectorImpl<ISD::InputArg>
2113 &Ins,
2114 DebugLoc dl, SelectionDAG &DAG,
2115 SmallVectorImpl<SDValue> &InVals) const {
2116 // TODO: add description of PPC stack frame format, or at least some docs.
2117 //
2118 MachineFunction &MF = DAG.getMachineFunction();
2119 MachineFrameInfo *MFI = MF.getFrameInfo();
2120 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2121
2122 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2123 // Potential tail calls could cause overwriting of argument stack slots.
2124 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2125 (CallConv == CallingConv::Fast));
2126 unsigned PtrByteSize = 8;
2127
2128 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2129 // Area that is at least reserved in caller of this function.
2130 unsigned MinReservedArea = ArgOffset;
2131
2132 static const uint16_t GPR[] = {
2133 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2134 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2135 };
2136
2137 static const uint16_t *FPR = GetFPR();
2138
2139 static const uint16_t VR[] = {
2140 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2141 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2142 };
2143
2144 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2145 const unsigned Num_FPR_Regs = 13;
2146 const unsigned Num_VR_Regs = array_lengthof(VR);
2147
2148 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2149
2150 // Add DAG nodes to load the arguments or copy them out of registers. On
2151 // entry to a function on PPC, the arguments start after the linkage area,
2152 // although the first ones are often in registers.
2153
2154 SmallVector<SDValue, 8> MemOps;
2155 unsigned nAltivecParamsAtEnd = 0;
2156 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2157 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
2158 SDValue ArgVal;
2159 bool needsLoad = false;
2160 EVT ObjectVT = Ins[ArgNo].VT;
2161 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2162 unsigned ArgSize = ObjSize;
2163 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
2164
2165 unsigned CurArgOffset = ArgOffset;
2166
2167 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2168 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2169 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2170 if (isVarArg) {
2171 MinReservedArea = ((MinReservedArea+15)/16)*16;
2172 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2173 Flags,
2174 PtrByteSize);
2175 } else
2176 nAltivecParamsAtEnd++;
2177 } else
2178 // Calculate min reserved area.
2179 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2180 Flags,
2181 PtrByteSize);
2182
2183 // FIXME the codegen can be much improved in some cases.
2184 // We do not have to keep everything in memory.
2185 if (Flags.isByVal()) {
2186 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2187 ObjSize = Flags.getByValSize();
2188 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002189 // Empty aggregate parameters do not take up registers. Examples:
2190 // struct { } a;
2191 // union { } b;
2192 // int c[0];
2193 // etc. However, we have to provide a place-holder in InVals, so
2194 // pretend we have an 8-byte item at the current address for that
2195 // purpose.
2196 if (!ObjSize) {
2197 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2198 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2199 InVals.push_back(FIN);
2200 continue;
2201 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002202 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002203 if (ObjSize < PtrByteSize)
2204 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002205 // The value of the object is its address.
2206 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2207 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2208 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002209
2210 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002211 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002212 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002213 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002214 SDValue Store;
2215
2216 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2217 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2218 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2219 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2220 MachinePointerInfo(FuncArg, CurArgOffset),
2221 ObjType, false, false, 0);
2222 } else {
2223 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2224 // store the whole register as-is to the parameter save area
2225 // slot. The address of the parameter was already calculated
2226 // above (InVals.push_back(FIN)) to be the right-justified
2227 // offset within the slot. For this store, we need a new
2228 // frame index that points at the beginning of the slot.
2229 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2230 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2231 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2232 MachinePointerInfo(FuncArg, ArgOffset),
2233 false, false, 0);
2234 }
2235
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002236 MemOps.push_back(Store);
2237 ++GPR_idx;
2238 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002239 // Whether we copied from a register or not, advance the offset
2240 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002241 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002242 continue;
2243 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002244
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002245 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2246 // Store whatever pieces of the object are in registers
2247 // to memory. ArgOffset will be the address of the beginning
2248 // of the object.
2249 if (GPR_idx != Num_GPR_Regs) {
2250 unsigned VReg;
2251 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2252 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2253 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2254 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002255 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002256 MachinePointerInfo(FuncArg, ArgOffset),
2257 false, false, 0);
2258 MemOps.push_back(Store);
2259 ++GPR_idx;
2260 ArgOffset += PtrByteSize;
2261 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002262 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002263 break;
2264 }
2265 }
2266 continue;
2267 }
2268
2269 switch (ObjectVT.getSimpleVT().SimpleTy) {
2270 default: llvm_unreachable("Unhandled argument type!");
2271 case MVT::i32:
2272 case MVT::i64:
2273 if (GPR_idx != Num_GPR_Regs) {
2274 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2275 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2276
Bill Schmidt726c2372012-10-23 15:51:16 +00002277 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002278 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2279 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002280 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002281
2282 ++GPR_idx;
2283 } else {
2284 needsLoad = true;
2285 ArgSize = PtrByteSize;
2286 }
2287 ArgOffset += 8;
2288 break;
2289
2290 case MVT::f32:
2291 case MVT::f64:
2292 // Every 8 bytes of argument space consumes one of the GPRs available for
2293 // argument passing.
2294 if (GPR_idx != Num_GPR_Regs) {
2295 ++GPR_idx;
2296 }
2297 if (FPR_idx != Num_FPR_Regs) {
2298 unsigned VReg;
2299
2300 if (ObjectVT == MVT::f32)
2301 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2302 else
2303 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2304
2305 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2306 ++FPR_idx;
2307 } else {
2308 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002309 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002310 }
2311
2312 ArgOffset += 8;
2313 break;
2314 case MVT::v4f32:
2315 case MVT::v4i32:
2316 case MVT::v8i16:
2317 case MVT::v16i8:
2318 // Note that vector arguments in registers don't reserve stack space,
2319 // except in varargs functions.
2320 if (VR_idx != Num_VR_Regs) {
2321 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2322 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2323 if (isVarArg) {
2324 while ((ArgOffset % 16) != 0) {
2325 ArgOffset += PtrByteSize;
2326 if (GPR_idx != Num_GPR_Regs)
2327 GPR_idx++;
2328 }
2329 ArgOffset += 16;
2330 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2331 }
2332 ++VR_idx;
2333 } else {
2334 // Vectors are aligned.
2335 ArgOffset = ((ArgOffset+15)/16)*16;
2336 CurArgOffset = ArgOffset;
2337 ArgOffset += 16;
2338 needsLoad = true;
2339 }
2340 break;
2341 }
2342
2343 // We need to load the argument to a virtual register if we determined
2344 // above that we ran out of physical registers of the appropriate type.
2345 if (needsLoad) {
2346 int FI = MFI->CreateFixedObject(ObjSize,
2347 CurArgOffset + (ArgSize - ObjSize),
2348 isImmutable);
2349 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2350 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2351 false, false, false, 0);
2352 }
2353
2354 InVals.push_back(ArgVal);
2355 }
2356
2357 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002358 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002359 // taking the difference between two stack areas will result in an aligned
2360 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002361 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002362
2363 // If the function takes variable number of arguments, make a frame index for
2364 // the start of the first vararg value... for expansion of llvm.va_start.
2365 if (isVarArg) {
2366 int Depth = ArgOffset;
2367
2368 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002369 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002370 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2371
2372 // If this function is vararg, store any remaining integer argument regs
2373 // to their spots on the stack so that they may be loaded by deferencing the
2374 // result of va_next.
2375 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2376 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2377 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2378 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2379 MachinePointerInfo(), false, false, 0);
2380 MemOps.push_back(Store);
2381 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002382 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002383 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2384 }
2385 }
2386
2387 if (!MemOps.empty())
2388 Chain = DAG.getNode(ISD::TokenFactor, dl,
2389 MVT::Other, &MemOps[0], MemOps.size());
2390
2391 return Chain;
2392}
2393
2394SDValue
2395PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002396 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002397 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002398 const SmallVectorImpl<ISD::InputArg>
2399 &Ins,
2400 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002401 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002402 // TODO: add description of PPC stack frame format, or at least some docs.
2403 //
2404 MachineFunction &MF = DAG.getMachineFunction();
2405 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002406 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002407
Owen Andersone50ed302009-08-10 22:56:29 +00002408 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002409 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002410 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002411 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2412 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002413 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002414
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002415 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002416 // Area that is at least reserved in caller of this function.
2417 unsigned MinReservedArea = ArgOffset;
2418
Craig Topperb78ca422012-03-11 07:16:55 +00002419 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002420 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2421 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2422 };
Craig Topperb78ca422012-03-11 07:16:55 +00002423 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002424 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2425 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2426 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002427
Craig Topperb78ca422012-03-11 07:16:55 +00002428 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002429
Craig Topperb78ca422012-03-11 07:16:55 +00002430 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002431 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2432 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2433 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002434
Owen Anderson718cb662007-09-07 04:06:50 +00002435 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002436 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002437 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002438
2439 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002440
Craig Topperb78ca422012-03-11 07:16:55 +00002441 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002442
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002443 // In 32-bit non-varargs functions, the stack space for vectors is after the
2444 // stack space for non-vectors. We do not use this space unless we have
2445 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002446 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002447 // that out...for the pathological case, compute VecArgOffset as the
2448 // start of the vector parameter area. Computing VecArgOffset is the
2449 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002450 unsigned VecArgOffset = ArgOffset;
2451 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002452 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002453 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002454 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002455 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002456
Duncan Sands276dcbd2008-03-21 09:14:45 +00002457 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002458 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002459 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002460 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002461 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2462 VecArgOffset += ArgSize;
2463 continue;
2464 }
2465
Owen Anderson825b72b2009-08-11 20:47:22 +00002466 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002467 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002468 case MVT::i32:
2469 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002470 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002471 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002472 case MVT::i64: // PPC64
2473 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002474 // FIXME: We are guaranteed to be !isPPC64 at this point.
2475 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002476 VecArgOffset += 8;
2477 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002478 case MVT::v4f32:
2479 case MVT::v4i32:
2480 case MVT::v8i16:
2481 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002482 // Nothing to do, we're only looking at Nonvector args here.
2483 break;
2484 }
2485 }
2486 }
2487 // We've found where the vector parameter area in memory is. Skip the
2488 // first 12 parameters; these don't use that memory.
2489 VecArgOffset = ((VecArgOffset+15)/16)*16;
2490 VecArgOffset += 12*16;
2491
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002492 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002493 // entry to a function on PPC, the arguments start after the linkage area,
2494 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002495
Dan Gohman475871a2008-07-27 21:46:04 +00002496 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002497 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002498 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2499 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002500 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002501 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002502 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002503 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002504 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002505 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002506
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002507 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002508
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002509 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002510 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2511 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002512 if (isVarArg || isPPC64) {
2513 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002514 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002515 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002516 PtrByteSize);
2517 } else nAltivecParamsAtEnd++;
2518 } else
2519 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002520 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002521 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002522 PtrByteSize);
2523
Dale Johannesen8419dd62008-03-07 20:27:40 +00002524 // FIXME the codegen can be much improved in some cases.
2525 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002526 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002527 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002528 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002529 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002530 // Objects of size 1 and 2 are right justified, everything else is
2531 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002532 if (ObjSize==1 || ObjSize==2) {
2533 CurArgOffset = CurArgOffset + (4 - ObjSize);
2534 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002535 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002536 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002537 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002538 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002539 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002540 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002541 unsigned VReg;
2542 if (isPPC64)
2543 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2544 else
2545 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002546 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002547 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002548 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002549 MachinePointerInfo(FuncArg,
2550 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002551 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002552 MemOps.push_back(Store);
2553 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002554 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002555
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002556 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002557
Dale Johannesen7f96f392008-03-08 01:41:42 +00002558 continue;
2559 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002560 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2561 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002562 // to memory. ArgOffset will be the address of the beginning
2563 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002564 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002565 unsigned VReg;
2566 if (isPPC64)
2567 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2568 else
2569 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002570 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002571 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002572 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002573 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002574 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002575 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002576 MemOps.push_back(Store);
2577 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002578 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002579 } else {
2580 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2581 break;
2582 }
2583 }
2584 continue;
2585 }
2586
Owen Anderson825b72b2009-08-11 20:47:22 +00002587 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002588 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002589 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002590 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002591 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002592 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002593 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002594 ++GPR_idx;
2595 } else {
2596 needsLoad = true;
2597 ArgSize = PtrByteSize;
2598 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002599 // All int arguments reserve stack space in the Darwin ABI.
2600 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002601 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002602 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002603 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002604 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002605 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002606 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002607 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002608
Bill Schmidt726c2372012-10-23 15:51:16 +00002609 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002610 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002611 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002612 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002613
Chris Lattnerc91a4752006-06-26 22:48:35 +00002614 ++GPR_idx;
2615 } else {
2616 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002617 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002618 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002619 // All int arguments reserve stack space in the Darwin ABI.
2620 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002621 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002622
Owen Anderson825b72b2009-08-11 20:47:22 +00002623 case MVT::f32:
2624 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002625 // Every 4 bytes of argument space consumes one of the GPRs available for
2626 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002627 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002628 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002629 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002630 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002631 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002632 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002633 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002634
Owen Anderson825b72b2009-08-11 20:47:22 +00002635 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002636 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002637 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002638 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002639
Dan Gohman98ca4f22009-08-05 01:29:28 +00002640 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002641 ++FPR_idx;
2642 } else {
2643 needsLoad = true;
2644 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002645
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002646 // All FP arguments reserve stack space in the Darwin ABI.
2647 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002648 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002649 case MVT::v4f32:
2650 case MVT::v4i32:
2651 case MVT::v8i16:
2652 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002653 // Note that vector arguments in registers don't reserve stack space,
2654 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002655 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002656 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002657 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002658 if (isVarArg) {
2659 while ((ArgOffset % 16) != 0) {
2660 ArgOffset += PtrByteSize;
2661 if (GPR_idx != Num_GPR_Regs)
2662 GPR_idx++;
2663 }
2664 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002665 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002666 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002667 ++VR_idx;
2668 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002669 if (!isVarArg && !isPPC64) {
2670 // Vectors go after all the nonvectors.
2671 CurArgOffset = VecArgOffset;
2672 VecArgOffset += 16;
2673 } else {
2674 // Vectors are aligned.
2675 ArgOffset = ((ArgOffset+15)/16)*16;
2676 CurArgOffset = ArgOffset;
2677 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002678 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002679 needsLoad = true;
2680 }
2681 break;
2682 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002683
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002684 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002685 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002686 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002687 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002688 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002689 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002690 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002691 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002692 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002693 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002694
Dan Gohman98ca4f22009-08-05 01:29:28 +00002695 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002696 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002697
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002698 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002699 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002700 // taking the difference between two stack areas will result in an aligned
2701 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002702 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002703
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002704 // If the function takes variable number of arguments, make a frame index for
2705 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002706 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002707 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002708
Dan Gohman1e93df62010-04-17 14:41:14 +00002709 FuncInfo->setVarArgsFrameIndex(
2710 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002711 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002712 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002713
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002714 // If this function is vararg, store any remaining integer argument regs
2715 // to their spots on the stack so that they may be loaded by deferencing the
2716 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002717 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002718 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002719
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002720 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002721 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002722 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002723 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002724
Dan Gohman98ca4f22009-08-05 01:29:28 +00002725 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002726 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2727 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002728 MemOps.push_back(Store);
2729 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002730 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002731 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002732 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002733 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002734
Dale Johannesen8419dd62008-03-07 20:27:40 +00002735 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002736 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002737 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002738
Dan Gohman98ca4f22009-08-05 01:29:28 +00002739 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002740}
2741
Bill Schmidt419f3762012-09-19 15:42:13 +00002742/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2743/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002744static unsigned
2745CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2746 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002747 bool isVarArg,
2748 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002749 const SmallVectorImpl<ISD::OutputArg>
2750 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002751 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002752 unsigned &nAltivecParamsAtEnd) {
2753 // Count how many bytes are to be pushed on the stack, including the linkage
2754 // area, and parameter passing area. We start with 24/48 bytes, which is
2755 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002756 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002757 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002758 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2759
2760 // Add up all the space actually used.
2761 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2762 // they all go in registers, but we must reserve stack space for them for
2763 // possible use by the caller. In varargs or 64-bit calls, parameters are
2764 // assigned stack space in order, with padding so Altivec parameters are
2765 // 16-byte aligned.
2766 nAltivecParamsAtEnd = 0;
2767 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002768 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002769 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002770 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002771 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2772 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002773 if (!isVarArg && !isPPC64) {
2774 // Non-varargs Altivec parameters go after all the non-Altivec
2775 // parameters; handle those later so we know how much padding we need.
2776 nAltivecParamsAtEnd++;
2777 continue;
2778 }
2779 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2780 NumBytes = ((NumBytes+15)/16)*16;
2781 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002782 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002783 }
2784
2785 // Allow for Altivec parameters at the end, if needed.
2786 if (nAltivecParamsAtEnd) {
2787 NumBytes = ((NumBytes+15)/16)*16;
2788 NumBytes += 16*nAltivecParamsAtEnd;
2789 }
2790
2791 // The prolog code of the callee may store up to 8 GPR argument registers to
2792 // the stack, allowing va_start to index over them in memory if its varargs.
2793 // Because we cannot tell if this is needed on the caller side, we have to
2794 // conservatively assume that it is needed. As such, make sure we have at
2795 // least enough stack space for the caller to store the 8 GPRs.
2796 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002797 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002798
2799 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002800 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2801 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2802 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002803 unsigned AlignMask = TargetAlign-1;
2804 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2805 }
2806
2807 return NumBytes;
2808}
2809
2810/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002811/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002812static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002813 unsigned ParamSize) {
2814
Dale Johannesenb60d5192009-11-24 01:09:07 +00002815 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002816
2817 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2818 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2819 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2820 // Remember only if the new adjustement is bigger.
2821 if (SPDiff < FI->getTailCallSPDelta())
2822 FI->setTailCallSPDelta(SPDiff);
2823
2824 return SPDiff;
2825}
2826
Dan Gohman98ca4f22009-08-05 01:29:28 +00002827/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2828/// for tail call optimization. Targets which want to do tail call
2829/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002830bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002831PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002832 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002833 bool isVarArg,
2834 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002835 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002836 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002837 return false;
2838
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002839 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002840 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002841 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002842
Dan Gohman98ca4f22009-08-05 01:29:28 +00002843 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002844 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002845 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2846 // Functions containing by val parameters are not supported.
2847 for (unsigned i = 0; i != Ins.size(); i++) {
2848 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2849 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002850 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002851
2852 // Non PIC/GOT tail calls are supported.
2853 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2854 return true;
2855
2856 // At the moment we can only do local tail calls (in same module, hidden
2857 // or protected) if we are generating PIC.
2858 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2859 return G->getGlobal()->hasHiddenVisibility()
2860 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002861 }
2862
2863 return false;
2864}
2865
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002866/// isCallCompatibleAddress - Return the immediate to use if the specified
2867/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002868static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002869 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2870 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002871
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002872 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002873 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002874 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002875 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002876
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002877 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002878 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002879}
2880
Dan Gohman844731a2008-05-13 00:00:25 +00002881namespace {
2882
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002883struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002884 SDValue Arg;
2885 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002886 int FrameIdx;
2887
2888 TailCallArgumentInfo() : FrameIdx(0) {}
2889};
2890
Dan Gohman844731a2008-05-13 00:00:25 +00002891}
2892
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002893/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2894static void
2895StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002896 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002897 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002898 SmallVector<SDValue, 8> &MemOpChains,
2899 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002900 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002901 SDValue Arg = TailCallArgs[i].Arg;
2902 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002903 int FI = TailCallArgs[i].FrameIdx;
2904 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002905 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002906 MachinePointerInfo::getFixedStack(FI),
2907 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002908 }
2909}
2910
2911/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2912/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002913static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002914 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002915 SDValue Chain,
2916 SDValue OldRetAddr,
2917 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002918 int SPDiff,
2919 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002920 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002921 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002922 if (SPDiff) {
2923 // Calculate the new stack slot for the return address.
2924 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002925 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002926 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002927 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002928 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002929 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002930 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002931 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002932 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002933 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002934
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002935 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2936 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002937 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002938 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002939 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002940 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002941 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002942 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2943 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002944 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002945 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002946 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002947 }
2948 return Chain;
2949}
2950
2951/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2952/// the position of the argument.
2953static void
2954CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002955 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002956 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2957 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002958 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002959 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002960 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002961 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002962 TailCallArgumentInfo Info;
2963 Info.Arg = Arg;
2964 Info.FrameIdxOp = FIN;
2965 Info.FrameIdx = FI;
2966 TailCallArguments.push_back(Info);
2967}
2968
2969/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2970/// stack slot. Returns the chain as result and the loaded frame pointers in
2971/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002972SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002973 int SPDiff,
2974 SDValue Chain,
2975 SDValue &LROpOut,
2976 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002977 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002978 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002979 if (SPDiff) {
2980 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002981 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002982 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002983 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002984 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002985 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002986
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002987 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2988 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002989 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002990 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002991 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002992 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002993 Chain = SDValue(FPOpOut.getNode(), 1);
2994 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002995 }
2996 return Chain;
2997}
2998
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002999/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003000/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003001/// specified by the specific parameter attribute. The copy will be passed as
3002/// a byval function parameter.
3003/// Sometimes what we are copying is the end of a larger object, the part that
3004/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003005static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003006CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003007 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003008 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003009 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003010 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003011 false, false, MachinePointerInfo(0),
3012 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003013}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003014
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003015/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3016/// tail calls.
3017static void
Dan Gohman475871a2008-07-27 21:46:04 +00003018LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3019 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003020 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003021 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003022 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003023 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003024 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003025 if (!isTailCall) {
3026 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003027 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003028 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003029 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003030 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003031 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003032 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003033 DAG.getConstant(ArgOffset, PtrVT));
3034 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003035 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3036 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003037 // Calculate and remember argument location.
3038 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3039 TailCallArguments);
3040}
3041
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003042static
3043void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
3044 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
3045 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3046 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3047 MachineFunction &MF = DAG.getMachineFunction();
3048
3049 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3050 // might overwrite each other in case of tail call optimization.
3051 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003052 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003053 InFlag = SDValue();
3054 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3055 MemOpChains2, dl);
3056 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003057 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003058 &MemOpChains2[0], MemOpChains2.size());
3059
3060 // Store the return address to the appropriate stack slot.
3061 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3062 isPPC64, isDarwinABI, dl);
3063
3064 // Emit callseq_end just before tailcall node.
3065 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3066 DAG.getIntPtrConstant(0, true), InFlag);
3067 InFlag = Chain.getValue(1);
3068}
3069
3070static
3071unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3072 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3073 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003074 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003075 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003076
Chris Lattnerb9082582010-11-14 23:42:06 +00003077 bool isPPC64 = PPCSubTarget.isPPC64();
3078 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3079
Owen Andersone50ed302009-08-10 22:56:29 +00003080 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003081 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003082 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003083
3084 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
3085
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003086 bool needIndirectCall = true;
3087 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003088 // If this is an absolute destination address, use the munged value.
3089 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003090 needIndirectCall = false;
3091 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003092
Chris Lattnerb9082582010-11-14 23:42:06 +00003093 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3094 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3095 // Use indirect calls for ALL functions calls in JIT mode, since the
3096 // far-call stubs may be outside relocation limits for a BL instruction.
3097 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3098 unsigned OpFlags = 0;
3099 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003100 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003101 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003102 (G->getGlobal()->isDeclaration() ||
3103 G->getGlobal()->isWeakForLinker())) {
3104 // PC-relative references to external symbols should go through $stub,
3105 // unless we're building with the leopard linker or later, which
3106 // automatically synthesizes these stubs.
3107 OpFlags = PPCII::MO_DARWIN_STUB;
3108 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003109
Chris Lattnerb9082582010-11-14 23:42:06 +00003110 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3111 // every direct call is) turn it into a TargetGlobalAddress /
3112 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003113 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003114 Callee.getValueType(),
3115 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003116 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003117 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003118 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003119
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003120 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003121 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003122
Chris Lattnerb9082582010-11-14 23:42:06 +00003123 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003124 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003125 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003126 // PC-relative references to external symbols should go through $stub,
3127 // unless we're building with the leopard linker or later, which
3128 // automatically synthesizes these stubs.
3129 OpFlags = PPCII::MO_DARWIN_STUB;
3130 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003131
Chris Lattnerb9082582010-11-14 23:42:06 +00003132 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3133 OpFlags);
3134 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003135 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003136
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003137 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003138 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3139 // to do the call, we can't use PPCISD::CALL.
3140 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003141
3142 if (isSVR4ABI && isPPC64) {
3143 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3144 // entry point, but to the function descriptor (the function entry point
3145 // address is part of the function descriptor though).
3146 // The function descriptor is a three doubleword structure with the
3147 // following fields: function entry point, TOC base address and
3148 // environment pointer.
3149 // Thus for a call through a function pointer, the following actions need
3150 // to be performed:
3151 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003152 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003153 // 2. Load the address of the function entry point from the function
3154 // descriptor.
3155 // 3. Load the TOC of the callee from the function descriptor into r2.
3156 // 4. Load the environment pointer from the function descriptor into
3157 // r11.
3158 // 5. Branch to the function entry point address.
3159 // 6. On return of the callee, the TOC of the caller needs to be
3160 // restored (this is done in FinishCall()).
3161 //
3162 // All those operations are flagged together to ensure that no other
3163 // operations can be scheduled in between. E.g. without flagging the
3164 // operations together, a TOC access in the caller could be scheduled
3165 // between the load of the callee TOC and the branch to the callee, which
3166 // results in the TOC access going through the TOC of the callee instead
3167 // of going through the TOC of the caller, which leads to incorrect code.
3168
3169 // Load the address of the function entry point from the function
3170 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003171 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003172 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3173 InFlag.getNode() ? 3 : 2);
3174 Chain = LoadFuncPtr.getValue(1);
3175 InFlag = LoadFuncPtr.getValue(2);
3176
3177 // Load environment pointer into r11.
3178 // Offset of the environment pointer within the function descriptor.
3179 SDValue PtrOff = DAG.getIntPtrConstant(16);
3180
3181 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3182 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3183 InFlag);
3184 Chain = LoadEnvPtr.getValue(1);
3185 InFlag = LoadEnvPtr.getValue(2);
3186
3187 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3188 InFlag);
3189 Chain = EnvVal.getValue(0);
3190 InFlag = EnvVal.getValue(1);
3191
3192 // Load TOC of the callee into r2. We are using a target-specific load
3193 // with r2 hard coded, because the result of a target-independent load
3194 // would never go directly into r2, since r2 is a reserved register (which
3195 // prevents the register allocator from allocating it), resulting in an
3196 // additional register being allocated and an unnecessary move instruction
3197 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003198 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003199 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3200 Callee, InFlag);
3201 Chain = LoadTOCPtr.getValue(0);
3202 InFlag = LoadTOCPtr.getValue(1);
3203
3204 MTCTROps[0] = Chain;
3205 MTCTROps[1] = LoadFuncPtr;
3206 MTCTROps[2] = InFlag;
3207 }
3208
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003209 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3210 2 + (InFlag.getNode() != 0));
3211 InFlag = Chain.getValue(1);
3212
3213 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003214 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003215 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003216 Ops.push_back(Chain);
3217 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3218 Callee.setNode(0);
3219 // Add CTR register as callee so a bctr can be emitted later.
3220 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003221 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003222 }
3223
3224 // If this is a direct call, pass the chain and the callee.
3225 if (Callee.getNode()) {
3226 Ops.push_back(Chain);
3227 Ops.push_back(Callee);
3228 }
3229 // If this is a tail call add stack pointer delta.
3230 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003231 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003232
3233 // Add argument registers to the end of the list so that they are known live
3234 // into the call.
3235 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3236 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3237 RegsToPass[i].second.getValueType()));
3238
3239 return CallOpc;
3240}
3241
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003242static
3243bool isLocalCall(const SDValue &Callee)
3244{
3245 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003246 return !G->getGlobal()->isDeclaration() &&
3247 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003248 return false;
3249}
3250
Dan Gohman98ca4f22009-08-05 01:29:28 +00003251SDValue
3252PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003253 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003254 const SmallVectorImpl<ISD::InputArg> &Ins,
3255 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003256 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003257
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003258 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003259 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003260 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003261 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003262
3263 // Copy all of the result registers out of their specified physreg.
3264 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3265 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003266 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003267
3268 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3269 VA.getLocReg(), VA.getLocVT(), InFlag);
3270 Chain = Val.getValue(1);
3271 InFlag = Val.getValue(2);
3272
3273 switch (VA.getLocInfo()) {
3274 default: llvm_unreachable("Unknown loc info!");
3275 case CCValAssign::Full: break;
3276 case CCValAssign::AExt:
3277 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3278 break;
3279 case CCValAssign::ZExt:
3280 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3281 DAG.getValueType(VA.getValVT()));
3282 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3283 break;
3284 case CCValAssign::SExt:
3285 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3286 DAG.getValueType(VA.getValVT()));
3287 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3288 break;
3289 }
3290
3291 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003292 }
3293
Dan Gohman98ca4f22009-08-05 01:29:28 +00003294 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003295}
3296
Dan Gohman98ca4f22009-08-05 01:29:28 +00003297SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003298PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3299 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003300 SelectionDAG &DAG,
3301 SmallVector<std::pair<unsigned, SDValue>, 8>
3302 &RegsToPass,
3303 SDValue InFlag, SDValue Chain,
3304 SDValue &Callee,
3305 int SPDiff, unsigned NumBytes,
3306 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003307 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003308 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003309 SmallVector<SDValue, 8> Ops;
3310 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3311 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003312 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003313
Hal Finkel82b38212012-08-28 02:10:27 +00003314 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3315 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3316 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3317
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003318 // When performing tail call optimization the callee pops its arguments off
3319 // the stack. Account for this here so these bytes can be pushed back on in
3320 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
3321 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003322 (CallConv == CallingConv::Fast &&
3323 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003324
Roman Divackye46137f2012-03-06 16:41:49 +00003325 // Add a register mask operand representing the call-preserved registers.
3326 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3327 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3328 assert(Mask && "Missing call preserved mask for calling convention");
3329 Ops.push_back(DAG.getRegisterMask(Mask));
3330
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003331 if (InFlag.getNode())
3332 Ops.push_back(InFlag);
3333
3334 // Emit tail call.
3335 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003336 // If this is the first return lowered for this function, add the regs
3337 // to the liveout set for the function.
3338 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
3339 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003340 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003341 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003342 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
3343 for (unsigned i = 0; i != RVLocs.size(); ++i)
3344 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
3345 }
3346
3347 assert(((Callee.getOpcode() == ISD::Register &&
3348 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3349 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3350 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3351 isa<ConstantSDNode>(Callee)) &&
3352 "Expecting an global address, external symbol, absolute value or register");
3353
Owen Anderson825b72b2009-08-11 20:47:22 +00003354 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003355 }
3356
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003357 // Add a NOP immediately after the branch instruction when using the 64-bit
3358 // SVR4 ABI. At link time, if caller and callee are in a different module and
3359 // thus have a different TOC, the call will be replaced with a call to a stub
3360 // function which saves the current TOC, loads the TOC of the callee and
3361 // branches to the callee. The NOP will be replaced with a load instruction
3362 // which restores the TOC of the caller from the TOC save slot of the current
3363 // stack frame. If caller and callee belong to the same module (and have the
3364 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003365
3366 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003367 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003368 if (CallOpc == PPCISD::BCTRL_SVR4) {
3369 // This is a call through a function pointer.
3370 // Restore the caller TOC from the save area into R2.
3371 // See PrepareCall() for more information about calls through function
3372 // pointers in the 64-bit SVR4 ABI.
3373 // We are using a target-specific load with r2 hard coded, because the
3374 // result of a target-independent load would never go directly into r2,
3375 // since r2 is a reserved register (which prevents the register allocator
3376 // from allocating it), resulting in an additional register being
3377 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003378 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003379 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3380 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003381 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003382 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003383 }
3384
Hal Finkel5b00cea2012-03-31 14:45:15 +00003385 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3386 InFlag = Chain.getValue(1);
3387
3388 if (needsTOCRestore) {
3389 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3390 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3391 InFlag = Chain.getValue(1);
3392 }
3393
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003394 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3395 DAG.getIntPtrConstant(BytesCalleePops, true),
3396 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003397 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003398 InFlag = Chain.getValue(1);
3399
Dan Gohman98ca4f22009-08-05 01:29:28 +00003400 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3401 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003402}
3403
Dan Gohman98ca4f22009-08-05 01:29:28 +00003404SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003405PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003406 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003407 SelectionDAG &DAG = CLI.DAG;
3408 DebugLoc &dl = CLI.DL;
3409 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3410 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3411 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3412 SDValue Chain = CLI.Chain;
3413 SDValue Callee = CLI.Callee;
3414 bool &isTailCall = CLI.IsTailCall;
3415 CallingConv::ID CallConv = CLI.CallConv;
3416 bool isVarArg = CLI.IsVarArg;
3417
Evan Cheng0c439eb2010-01-27 00:07:07 +00003418 if (isTailCall)
3419 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3420 Ins, DAG);
3421
Bill Schmidt726c2372012-10-23 15:51:16 +00003422 if (PPCSubTarget.isSVR4ABI()) {
3423 if (PPCSubTarget.isPPC64())
3424 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3425 isTailCall, Outs, OutVals, Ins,
3426 dl, DAG, InVals);
3427 else
3428 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3429 isTailCall, Outs, OutVals, Ins,
3430 dl, DAG, InVals);
3431 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003432
Bill Schmidt726c2372012-10-23 15:51:16 +00003433 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3434 isTailCall, Outs, OutVals, Ins,
3435 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003436}
3437
3438SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003439PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3440 CallingConv::ID CallConv, bool isVarArg,
3441 bool isTailCall,
3442 const SmallVectorImpl<ISD::OutputArg> &Outs,
3443 const SmallVectorImpl<SDValue> &OutVals,
3444 const SmallVectorImpl<ISD::InputArg> &Ins,
3445 DebugLoc dl, SelectionDAG &DAG,
3446 SmallVectorImpl<SDValue> &InVals) const {
3447 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003448 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003449
Dan Gohman98ca4f22009-08-05 01:29:28 +00003450 assert((CallConv == CallingConv::C ||
3451 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003452
Tilmann Schellerffd02002009-07-03 06:45:56 +00003453 unsigned PtrByteSize = 4;
3454
3455 MachineFunction &MF = DAG.getMachineFunction();
3456
3457 // Mark this function as potentially containing a function that contains a
3458 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3459 // and restoring the callers stack pointer in this functions epilog. This is
3460 // done because by tail calling the called function might overwrite the value
3461 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003462 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3463 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003464 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003465
Tilmann Schellerffd02002009-07-03 06:45:56 +00003466 // Count how many bytes are to be pushed on the stack, including the linkage
3467 // area, parameter list area and the part of the local variable space which
3468 // contains copies of aggregates which are passed by value.
3469
3470 // Assign locations to all of the outgoing arguments.
3471 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003472 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003473 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003474
3475 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003476 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003477
3478 if (isVarArg) {
3479 // Handle fixed and variable vector arguments differently.
3480 // Fixed vector arguments go into registers as long as registers are
3481 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003482 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003483
Tilmann Schellerffd02002009-07-03 06:45:56 +00003484 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003485 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003486 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003487 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003488
Dan Gohman98ca4f22009-08-05 01:29:28 +00003489 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003490 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3491 CCInfo);
3492 } else {
3493 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3494 ArgFlags, CCInfo);
3495 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003496
Tilmann Schellerffd02002009-07-03 06:45:56 +00003497 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003498#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003499 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003500 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003501#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003502 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003503 }
3504 }
3505 } else {
3506 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003507 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003508 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003509
Tilmann Schellerffd02002009-07-03 06:45:56 +00003510 // Assign locations to all of the outgoing aggregate by value arguments.
3511 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003512 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003513 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003514
3515 // Reserve stack space for the allocations in CCInfo.
3516 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3517
Dan Gohman98ca4f22009-08-05 01:29:28 +00003518 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003519
3520 // Size of the linkage area, parameter list area and the part of the local
3521 // space variable where copies of aggregates which are passed by value are
3522 // stored.
3523 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003524
Tilmann Schellerffd02002009-07-03 06:45:56 +00003525 // Calculate by how many bytes the stack has to be adjusted in case of tail
3526 // call optimization.
3527 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3528
3529 // Adjust the stack pointer for the new arguments...
3530 // These operations are automatically eliminated by the prolog/epilog pass
3531 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3532 SDValue CallSeqStart = Chain;
3533
3534 // Load the return address and frame pointer so it can be moved somewhere else
3535 // later.
3536 SDValue LROp, FPOp;
3537 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3538 dl);
3539
3540 // Set up a copy of the stack pointer for use loading and storing any
3541 // arguments that may not fit in the registers available for argument
3542 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003544
Tilmann Schellerffd02002009-07-03 06:45:56 +00003545 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3546 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3547 SmallVector<SDValue, 8> MemOpChains;
3548
Roman Divacky0aaa9192011-08-30 17:04:16 +00003549 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003550 // Walk the register/memloc assignments, inserting copies/loads.
3551 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3552 i != e;
3553 ++i) {
3554 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003555 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003556 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003557
Tilmann Schellerffd02002009-07-03 06:45:56 +00003558 if (Flags.isByVal()) {
3559 // Argument is an aggregate which is passed by value, thus we need to
3560 // create a copy of it in the local variable space of the current stack
3561 // frame (which is the stack frame of the caller) and pass the address of
3562 // this copy to the callee.
3563 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3564 CCValAssign &ByValVA = ByValArgLocs[j++];
3565 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003566
Tilmann Schellerffd02002009-07-03 06:45:56 +00003567 // Memory reserved in the local variable space of the callers stack frame.
3568 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003569
Tilmann Schellerffd02002009-07-03 06:45:56 +00003570 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3571 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003572
Tilmann Schellerffd02002009-07-03 06:45:56 +00003573 // Create a copy of the argument in the local area of the current
3574 // stack frame.
3575 SDValue MemcpyCall =
3576 CreateCopyOfByValArgument(Arg, PtrOff,
3577 CallSeqStart.getNode()->getOperand(0),
3578 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003579
Tilmann Schellerffd02002009-07-03 06:45:56 +00003580 // This must go outside the CALLSEQ_START..END.
3581 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3582 CallSeqStart.getNode()->getOperand(1));
3583 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3584 NewCallSeqStart.getNode());
3585 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003586
Tilmann Schellerffd02002009-07-03 06:45:56 +00003587 // Pass the address of the aggregate copy on the stack either in a
3588 // physical register or in the parameter list area of the current stack
3589 // frame to the callee.
3590 Arg = PtrOff;
3591 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003592
Tilmann Schellerffd02002009-07-03 06:45:56 +00003593 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003594 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003595 // Put argument in a physical register.
3596 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3597 } else {
3598 // Put argument in the parameter list area of the current stack frame.
3599 assert(VA.isMemLoc());
3600 unsigned LocMemOffset = VA.getLocMemOffset();
3601
3602 if (!isTailCall) {
3603 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3604 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3605
3606 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003607 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003608 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003609 } else {
3610 // Calculate and remember argument location.
3611 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3612 TailCallArguments);
3613 }
3614 }
3615 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003616
Tilmann Schellerffd02002009-07-03 06:45:56 +00003617 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003618 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003619 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003620
Tilmann Schellerffd02002009-07-03 06:45:56 +00003621 // Build a sequence of copy-to-reg nodes chained together with token chain
3622 // and flag operands which copy the outgoing args into the appropriate regs.
3623 SDValue InFlag;
3624 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3625 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3626 RegsToPass[i].second, InFlag);
3627 InFlag = Chain.getValue(1);
3628 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003629
Hal Finkel82b38212012-08-28 02:10:27 +00003630 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3631 // registers.
3632 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003633 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3634 SDValue Ops[] = { Chain, InFlag };
3635
Hal Finkel82b38212012-08-28 02:10:27 +00003636 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003637 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3638
Hal Finkel82b38212012-08-28 02:10:27 +00003639 InFlag = Chain.getValue(1);
3640 }
3641
Chris Lattnerb9082582010-11-14 23:42:06 +00003642 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003643 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3644 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003645
Dan Gohman98ca4f22009-08-05 01:29:28 +00003646 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3647 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3648 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003649}
3650
Bill Schmidt726c2372012-10-23 15:51:16 +00003651// Copy an argument into memory, being careful to do this outside the
3652// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003653SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003654PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3655 SDValue CallSeqStart,
3656 ISD::ArgFlagsTy Flags,
3657 SelectionDAG &DAG,
3658 DebugLoc dl) const {
3659 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3660 CallSeqStart.getNode()->getOperand(0),
3661 Flags, DAG, dl);
3662 // The MEMCPY must go outside the CALLSEQ_START..END.
3663 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3664 CallSeqStart.getNode()->getOperand(1));
3665 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3666 NewCallSeqStart.getNode());
3667 return NewCallSeqStart;
3668}
3669
3670SDValue
3671PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003672 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003673 bool isTailCall,
3674 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003675 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003676 const SmallVectorImpl<ISD::InputArg> &Ins,
3677 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003678 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003679
Bill Schmidt726c2372012-10-23 15:51:16 +00003680 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003681
Bill Schmidt726c2372012-10-23 15:51:16 +00003682 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3683 unsigned PtrByteSize = 8;
3684
3685 MachineFunction &MF = DAG.getMachineFunction();
3686
3687 // Mark this function as potentially containing a function that contains a
3688 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3689 // and restoring the callers stack pointer in this functions epilog. This is
3690 // done because by tail calling the called function might overwrite the value
3691 // in this function's (MF) stack pointer stack slot 0(SP).
3692 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3693 CallConv == CallingConv::Fast)
3694 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3695
3696 unsigned nAltivecParamsAtEnd = 0;
3697
3698 // Count how many bytes are to be pushed on the stack, including the linkage
3699 // area, and parameter passing area. We start with at least 48 bytes, which
3700 // is reserved space for [SP][CR][LR][3 x unused].
3701 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3702 // of this call.
3703 unsigned NumBytes =
3704 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3705 Outs, OutVals, nAltivecParamsAtEnd);
3706
3707 // Calculate by how many bytes the stack has to be adjusted in case of tail
3708 // call optimization.
3709 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3710
3711 // To protect arguments on the stack from being clobbered in a tail call,
3712 // force all the loads to happen before doing any other lowering.
3713 if (isTailCall)
3714 Chain = DAG.getStackArgumentTokenFactor(Chain);
3715
3716 // Adjust the stack pointer for the new arguments...
3717 // These operations are automatically eliminated by the prolog/epilog pass
3718 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3719 SDValue CallSeqStart = Chain;
3720
3721 // Load the return address and frame pointer so it can be move somewhere else
3722 // later.
3723 SDValue LROp, FPOp;
3724 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3725 dl);
3726
3727 // Set up a copy of the stack pointer for use loading and storing any
3728 // arguments that may not fit in the registers available for argument
3729 // passing.
3730 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3731
3732 // Figure out which arguments are going to go in registers, and which in
3733 // memory. Also, if this is a vararg function, floating point operations
3734 // must be stored to our stack, and loaded into integer regs as well, if
3735 // any integer regs are available for argument passing.
3736 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3737 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3738
3739 static const uint16_t GPR[] = {
3740 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3741 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3742 };
3743 static const uint16_t *FPR = GetFPR();
3744
3745 static const uint16_t VR[] = {
3746 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3747 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3748 };
3749 const unsigned NumGPRs = array_lengthof(GPR);
3750 const unsigned NumFPRs = 13;
3751 const unsigned NumVRs = array_lengthof(VR);
3752
3753 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3754 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3755
3756 SmallVector<SDValue, 8> MemOpChains;
3757 for (unsigned i = 0; i != NumOps; ++i) {
3758 SDValue Arg = OutVals[i];
3759 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3760
3761 // PtrOff will be used to store the current argument to the stack if a
3762 // register cannot be found for it.
3763 SDValue PtrOff;
3764
3765 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3766
3767 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3768
3769 // Promote integers to 64-bit values.
3770 if (Arg.getValueType() == MVT::i32) {
3771 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3772 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3773 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3774 }
3775
3776 // FIXME memcpy is used way more than necessary. Correctness first.
3777 // Note: "by value" is code for passing a structure by value, not
3778 // basic types.
3779 if (Flags.isByVal()) {
3780 // Note: Size includes alignment padding, so
3781 // struct x { short a; char b; }
3782 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3783 // These are the proper values we need for right-justifying the
3784 // aggregate in a parameter register.
3785 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003786
3787 // An empty aggregate parameter takes up no storage and no
3788 // registers.
3789 if (Size == 0)
3790 continue;
3791
Bill Schmidt726c2372012-10-23 15:51:16 +00003792 // All aggregates smaller than 8 bytes must be passed right-justified.
3793 if (Size==1 || Size==2 || Size==4) {
3794 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3795 if (GPR_idx != NumGPRs) {
3796 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3797 MachinePointerInfo(), VT,
3798 false, false, 0);
3799 MemOpChains.push_back(Load.getValue(1));
3800 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3801
3802 ArgOffset += PtrByteSize;
3803 continue;
3804 }
3805 }
3806
3807 if (GPR_idx == NumGPRs && Size < 8) {
3808 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3809 PtrOff.getValueType());
3810 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3811 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3812 CallSeqStart,
3813 Flags, DAG, dl);
3814 ArgOffset += PtrByteSize;
3815 continue;
3816 }
3817 // Copy entire object into memory. There are cases where gcc-generated
3818 // code assumes it is there, even if it could be put entirely into
3819 // registers. (This is not what the doc says.)
3820
3821 // FIXME: The above statement is likely due to a misunderstanding of the
3822 // documents. All arguments must be copied into the parameter area BY
3823 // THE CALLEE in the event that the callee takes the address of any
3824 // formal argument. That has not yet been implemented. However, it is
3825 // reasonable to use the stack area as a staging area for the register
3826 // load.
3827
3828 // Skip this for small aggregates, as we will use the same slot for a
3829 // right-justified copy, below.
3830 if (Size >= 8)
3831 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3832 CallSeqStart,
3833 Flags, DAG, dl);
3834
3835 // When a register is available, pass a small aggregate right-justified.
3836 if (Size < 8 && GPR_idx != NumGPRs) {
3837 // The easiest way to get this right-justified in a register
3838 // is to copy the structure into the rightmost portion of a
3839 // local variable slot, then load the whole slot into the
3840 // register.
3841 // FIXME: The memcpy seems to produce pretty awful code for
3842 // small aggregates, particularly for packed ones.
3843 // FIXME: It would be preferable to use the slot in the
3844 // parameter save area instead of a new local variable.
3845 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3846 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3847 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3848 CallSeqStart,
3849 Flags, DAG, dl);
3850
3851 // Load the slot into the register.
3852 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3853 MachinePointerInfo(),
3854 false, false, false, 0);
3855 MemOpChains.push_back(Load.getValue(1));
3856 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3857
3858 // Done with this argument.
3859 ArgOffset += PtrByteSize;
3860 continue;
3861 }
3862
3863 // For aggregates larger than PtrByteSize, copy the pieces of the
3864 // object that fit into registers from the parameter save area.
3865 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3866 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3867 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3868 if (GPR_idx != NumGPRs) {
3869 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3870 MachinePointerInfo(),
3871 false, false, false, 0);
3872 MemOpChains.push_back(Load.getValue(1));
3873 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3874 ArgOffset += PtrByteSize;
3875 } else {
3876 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3877 break;
3878 }
3879 }
3880 continue;
3881 }
3882
3883 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3884 default: llvm_unreachable("Unexpected ValueType for argument!");
3885 case MVT::i32:
3886 case MVT::i64:
3887 if (GPR_idx != NumGPRs) {
3888 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3889 } else {
3890 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3891 true, isTailCall, false, MemOpChains,
3892 TailCallArguments, dl);
3893 }
3894 ArgOffset += PtrByteSize;
3895 break;
3896 case MVT::f32:
3897 case MVT::f64:
3898 if (FPR_idx != NumFPRs) {
3899 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3900
3901 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003902 // A single float or an aggregate containing only a single float
3903 // must be passed right-justified in the stack doubleword, and
3904 // in the GPR, if one is available.
3905 SDValue StoreOff;
3906 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3907 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3908 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3909 } else
3910 StoreOff = PtrOff;
3911
3912 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003913 MachinePointerInfo(), false, false, 0);
3914 MemOpChains.push_back(Store);
3915
3916 // Float varargs are always shadowed in available integer registers
3917 if (GPR_idx != NumGPRs) {
3918 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3919 MachinePointerInfo(), false, false,
3920 false, 0);
3921 MemOpChains.push_back(Load.getValue(1));
3922 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3923 }
3924 } else if (GPR_idx != NumGPRs)
3925 // If we have any FPRs remaining, we may also have GPRs remaining.
3926 ++GPR_idx;
3927 } else {
3928 // Single-precision floating-point values are mapped to the
3929 // second (rightmost) word of the stack doubleword.
3930 if (Arg.getValueType() == MVT::f32) {
3931 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3932 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3933 }
3934
3935 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3936 true, isTailCall, false, MemOpChains,
3937 TailCallArguments, dl);
3938 }
3939 ArgOffset += 8;
3940 break;
3941 case MVT::v4f32:
3942 case MVT::v4i32:
3943 case MVT::v8i16:
3944 case MVT::v16i8:
3945 if (isVarArg) {
3946 // These go aligned on the stack, or in the corresponding R registers
3947 // when within range. The Darwin PPC ABI doc claims they also go in
3948 // V registers; in fact gcc does this only for arguments that are
3949 // prototyped, not for those that match the ... We do it for all
3950 // arguments, seems to work.
3951 while (ArgOffset % 16 !=0) {
3952 ArgOffset += PtrByteSize;
3953 if (GPR_idx != NumGPRs)
3954 GPR_idx++;
3955 }
3956 // We could elide this store in the case where the object fits
3957 // entirely in R registers. Maybe later.
3958 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3959 DAG.getConstant(ArgOffset, PtrVT));
3960 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3961 MachinePointerInfo(), false, false, 0);
3962 MemOpChains.push_back(Store);
3963 if (VR_idx != NumVRs) {
3964 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3965 MachinePointerInfo(),
3966 false, false, false, 0);
3967 MemOpChains.push_back(Load.getValue(1));
3968 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3969 }
3970 ArgOffset += 16;
3971 for (unsigned i=0; i<16; i+=PtrByteSize) {
3972 if (GPR_idx == NumGPRs)
3973 break;
3974 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
3975 DAG.getConstant(i, PtrVT));
3976 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
3977 false, false, false, 0);
3978 MemOpChains.push_back(Load.getValue(1));
3979 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3980 }
3981 break;
3982 }
3983
3984 // Non-varargs Altivec params generally go in registers, but have
3985 // stack space allocated at the end.
3986 if (VR_idx != NumVRs) {
3987 // Doesn't have GPR space allocated.
3988 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3989 } else {
3990 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3991 true, isTailCall, true, MemOpChains,
3992 TailCallArguments, dl);
3993 ArgOffset += 16;
3994 }
3995 break;
3996 }
3997 }
3998
3999 if (!MemOpChains.empty())
4000 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4001 &MemOpChains[0], MemOpChains.size());
4002
4003 // Check if this is an indirect call (MTCTR/BCTRL).
4004 // See PrepareCall() for more information about calls through function
4005 // pointers in the 64-bit SVR4 ABI.
4006 if (!isTailCall &&
4007 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4008 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4009 !isBLACompatibleAddress(Callee, DAG)) {
4010 // Load r2 into a virtual register and store it to the TOC save area.
4011 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4012 // TOC save area offset.
4013 SDValue PtrOff = DAG.getIntPtrConstant(40);
4014 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4015 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4016 false, false, 0);
4017 // R12 must contain the address of an indirect callee. This does not
4018 // mean the MTCTR instruction must use R12; it's easier to model this
4019 // as an extra parameter, so do that.
4020 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4021 }
4022
4023 // Build a sequence of copy-to-reg nodes chained together with token chain
4024 // and flag operands which copy the outgoing args into the appropriate regs.
4025 SDValue InFlag;
4026 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4027 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4028 RegsToPass[i].second, InFlag);
4029 InFlag = Chain.getValue(1);
4030 }
4031
4032 if (isTailCall)
4033 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4034 FPOp, true, TailCallArguments);
4035
4036 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4037 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4038 Ins, InVals);
4039}
4040
4041SDValue
4042PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4043 CallingConv::ID CallConv, bool isVarArg,
4044 bool isTailCall,
4045 const SmallVectorImpl<ISD::OutputArg> &Outs,
4046 const SmallVectorImpl<SDValue> &OutVals,
4047 const SmallVectorImpl<ISD::InputArg> &Ins,
4048 DebugLoc dl, SelectionDAG &DAG,
4049 SmallVectorImpl<SDValue> &InVals) const {
4050
4051 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004052
Owen Andersone50ed302009-08-10 22:56:29 +00004053 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004054 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004055 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004056
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004057 MachineFunction &MF = DAG.getMachineFunction();
4058
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004059 // Mark this function as potentially containing a function that contains a
4060 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4061 // and restoring the callers stack pointer in this functions epilog. This is
4062 // done because by tail calling the called function might overwrite the value
4063 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004064 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4065 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004066 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4067
4068 unsigned nAltivecParamsAtEnd = 0;
4069
Chris Lattnerabde4602006-05-16 22:56:08 +00004070 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004071 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004072 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004073 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004074 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004075 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004076 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004077
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004078 // Calculate by how many bytes the stack has to be adjusted in case of tail
4079 // call optimization.
4080 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004081
Dan Gohman98ca4f22009-08-05 01:29:28 +00004082 // To protect arguments on the stack from being clobbered in a tail call,
4083 // force all the loads to happen before doing any other lowering.
4084 if (isTailCall)
4085 Chain = DAG.getStackArgumentTokenFactor(Chain);
4086
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004087 // Adjust the stack pointer for the new arguments...
4088 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004089 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004090 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004091
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004092 // Load the return address and frame pointer so it can be move somewhere else
4093 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004094 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004095 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4096 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004097
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004098 // Set up a copy of the stack pointer for use loading and storing any
4099 // arguments that may not fit in the registers available for argument
4100 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004101 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004102 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004103 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004104 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004105 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004106
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004107 // Figure out which arguments are going to go in registers, and which in
4108 // memory. Also, if this is a vararg function, floating point operations
4109 // must be stored to our stack, and loaded into integer regs as well, if
4110 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004111 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004112 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004113
Craig Topperb78ca422012-03-11 07:16:55 +00004114 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004115 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4116 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4117 };
Craig Topperb78ca422012-03-11 07:16:55 +00004118 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004119 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4120 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4121 };
Craig Topperb78ca422012-03-11 07:16:55 +00004122 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004123
Craig Topperb78ca422012-03-11 07:16:55 +00004124 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004125 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4126 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4127 };
Owen Anderson718cb662007-09-07 04:06:50 +00004128 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004129 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004130 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004131
Craig Topperb78ca422012-03-11 07:16:55 +00004132 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004133
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004134 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004135 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4136
Dan Gohman475871a2008-07-27 21:46:04 +00004137 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004138 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004139 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004140 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004141
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004142 // PtrOff will be used to store the current argument to the stack if a
4143 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004144 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004145
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004146 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004147
Dale Johannesen39355f92009-02-04 02:34:38 +00004148 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004149
4150 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004151 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004152 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4153 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004154 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004155 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004156
Dale Johannesen8419dd62008-03-07 20:27:40 +00004157 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004158 // Note: "by value" is code for passing a structure by value, not
4159 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004160 if (Flags.isByVal()) {
4161 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004162 // Very small objects are passed right-justified. Everything else is
4163 // passed left-justified.
4164 if (Size==1 || Size==2) {
4165 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004166 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004167 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004168 MachinePointerInfo(), VT,
4169 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004170 MemOpChains.push_back(Load.getValue(1));
4171 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004172
4173 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004174 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004175 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4176 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004177 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004178 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4179 CallSeqStart,
4180 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004181 ArgOffset += PtrByteSize;
4182 }
4183 continue;
4184 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004185 // Copy entire object into memory. There are cases where gcc-generated
4186 // code assumes it is there, even if it could be put entirely into
4187 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004188 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4189 CallSeqStart,
4190 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004191
4192 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4193 // copy the pieces of the object that fit into registers from the
4194 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004195 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004196 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004197 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004198 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004199 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4200 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004201 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004202 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004203 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004204 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004205 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004206 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004207 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004208 }
4209 }
4210 continue;
4211 }
4212
Owen Anderson825b72b2009-08-11 20:47:22 +00004213 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004214 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004215 case MVT::i32:
4216 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004217 if (GPR_idx != NumGPRs) {
4218 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004219 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004220 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4221 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004222 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004223 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004224 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004225 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004226 case MVT::f32:
4227 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004228 if (FPR_idx != NumFPRs) {
4229 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4230
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004231 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004232 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4233 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004234 MemOpChains.push_back(Store);
4235
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004236 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004237 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004238 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004239 MachinePointerInfo(), false, false,
4240 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004241 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004242 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004243 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004244 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004245 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004246 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004247 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4248 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004249 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004250 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004251 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004252 }
4253 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004254 // If we have any FPRs remaining, we may also have GPRs remaining.
4255 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4256 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004257 if (GPR_idx != NumGPRs)
4258 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004260 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4261 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004262 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004263 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004264 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4265 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004266 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004267 if (isPPC64)
4268 ArgOffset += 8;
4269 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004270 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004271 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004272 case MVT::v4f32:
4273 case MVT::v4i32:
4274 case MVT::v8i16:
4275 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004276 if (isVarArg) {
4277 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004278 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004279 // V registers; in fact gcc does this only for arguments that are
4280 // prototyped, not for those that match the ... We do it for all
4281 // arguments, seems to work.
4282 while (ArgOffset % 16 !=0) {
4283 ArgOffset += PtrByteSize;
4284 if (GPR_idx != NumGPRs)
4285 GPR_idx++;
4286 }
4287 // We could elide this store in the case where the object fits
4288 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004289 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004290 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004291 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4292 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004293 MemOpChains.push_back(Store);
4294 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004295 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004296 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004297 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004298 MemOpChains.push_back(Load.getValue(1));
4299 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4300 }
4301 ArgOffset += 16;
4302 for (unsigned i=0; i<16; i+=PtrByteSize) {
4303 if (GPR_idx == NumGPRs)
4304 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004305 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004306 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004307 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004308 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004309 MemOpChains.push_back(Load.getValue(1));
4310 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4311 }
4312 break;
4313 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004314
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004315 // Non-varargs Altivec params generally go in registers, but have
4316 // stack space allocated at the end.
4317 if (VR_idx != NumVRs) {
4318 // Doesn't have GPR space allocated.
4319 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4320 } else if (nAltivecParamsAtEnd==0) {
4321 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004322 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4323 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004324 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004325 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004326 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004327 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004328 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004329 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004330 // If all Altivec parameters fit in registers, as they usually do,
4331 // they get stack space following the non-Altivec parameters. We
4332 // don't track this here because nobody below needs it.
4333 // If there are more Altivec parameters than fit in registers emit
4334 // the stores here.
4335 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4336 unsigned j = 0;
4337 // Offset is aligned; skip 1st 12 params which go in V registers.
4338 ArgOffset = ((ArgOffset+15)/16)*16;
4339 ArgOffset += 12*16;
4340 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004341 SDValue Arg = OutVals[i];
4342 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004343 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4344 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004345 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004346 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004347 // We are emitting Altivec params in order.
4348 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4349 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004350 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004351 ArgOffset += 16;
4352 }
4353 }
4354 }
4355 }
4356
Chris Lattner9a2a4972006-05-17 06:01:33 +00004357 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004358 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004359 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004360
Dale Johannesenf7b73042010-03-09 20:15:42 +00004361 // On Darwin, R12 must contain the address of an indirect callee. This does
4362 // not mean the MTCTR instruction must use R12; it's easier to model this as
4363 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004364 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004365 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4366 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4367 !isBLACompatibleAddress(Callee, DAG))
4368 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4369 PPC::R12), Callee));
4370
Chris Lattner9a2a4972006-05-17 06:01:33 +00004371 // Build a sequence of copy-to-reg nodes chained together with token chain
4372 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004373 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004374 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004375 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004376 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004377 InFlag = Chain.getValue(1);
4378 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004379
Chris Lattnerb9082582010-11-14 23:42:06 +00004380 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004381 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4382 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004383
Dan Gohman98ca4f22009-08-05 01:29:28 +00004384 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4385 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4386 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004387}
4388
Hal Finkeld712f932011-10-14 19:51:36 +00004389bool
4390PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4391 MachineFunction &MF, bool isVarArg,
4392 const SmallVectorImpl<ISD::OutputArg> &Outs,
4393 LLVMContext &Context) const {
4394 SmallVector<CCValAssign, 16> RVLocs;
4395 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4396 RVLocs, Context);
4397 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4398}
4399
Dan Gohman98ca4f22009-08-05 01:29:28 +00004400SDValue
4401PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004402 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004403 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004404 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004405 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004406
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004407 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004408 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004409 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004410 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004411
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004412 // If this is the first return lowered for this function, add the regs to the
4413 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00004414 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004415 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00004416 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004417 }
4418
Dan Gohman475871a2008-07-27 21:46:04 +00004419 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00004420
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004421 // Copy the result values into the output registers.
4422 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4423 CCValAssign &VA = RVLocs[i];
4424 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004425
4426 SDValue Arg = OutVals[i];
4427
4428 switch (VA.getLocInfo()) {
4429 default: llvm_unreachable("Unknown loc info!");
4430 case CCValAssign::Full: break;
4431 case CCValAssign::AExt:
4432 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4433 break;
4434 case CCValAssign::ZExt:
4435 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4436 break;
4437 case CCValAssign::SExt:
4438 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4439 break;
4440 }
4441
4442 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004443 Flag = Chain.getValue(1);
4444 }
4445
Gabor Greifba36cb52008-08-28 21:40:38 +00004446 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004447 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004448 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004449 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00004450}
4451
Dan Gohman475871a2008-07-27 21:46:04 +00004452SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004453 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004454 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004455 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004456
Jim Laskeyefc7e522006-12-04 22:04:42 +00004457 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004458 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004459
4460 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004461 bool isPPC64 = Subtarget.isPPC64();
4462 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004463 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004464
4465 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004466 SDValue Chain = Op.getOperand(0);
4467 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004468
Jim Laskeyefc7e522006-12-04 22:04:42 +00004469 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004470 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4471 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004472 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004473
Jim Laskeyefc7e522006-12-04 22:04:42 +00004474 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004475 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004476
Jim Laskeyefc7e522006-12-04 22:04:42 +00004477 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004478 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004479 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004480}
4481
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004482
4483
Dan Gohman475871a2008-07-27 21:46:04 +00004484SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004485PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004486 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004487 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004488 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004489 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004490
4491 // Get current frame pointer save index. The users of this index will be
4492 // primarily DYNALLOC instructions.
4493 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4494 int RASI = FI->getReturnAddrSaveIndex();
4495
4496 // If the frame pointer save index hasn't been defined yet.
4497 if (!RASI) {
4498 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004499 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004500 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004501 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004502 // Save the result.
4503 FI->setReturnAddrSaveIndex(RASI);
4504 }
4505 return DAG.getFrameIndex(RASI, PtrVT);
4506}
4507
Dan Gohman475871a2008-07-27 21:46:04 +00004508SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004509PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4510 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004511 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004512 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004513 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004514
4515 // Get current frame pointer save index. The users of this index will be
4516 // primarily DYNALLOC instructions.
4517 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4518 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004519
Jim Laskey2f616bf2006-11-16 22:43:37 +00004520 // If the frame pointer save index hasn't been defined yet.
4521 if (!FPSI) {
4522 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004523 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004524 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004525
Jim Laskey2f616bf2006-11-16 22:43:37 +00004526 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004527 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004528 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004529 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004530 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004531 return DAG.getFrameIndex(FPSI, PtrVT);
4532}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004533
Dan Gohman475871a2008-07-27 21:46:04 +00004534SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004535 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004536 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004537 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004538 SDValue Chain = Op.getOperand(0);
4539 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004540 DebugLoc dl = Op.getDebugLoc();
4541
Jim Laskey2f616bf2006-11-16 22:43:37 +00004542 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004543 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004544 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004545 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004546 DAG.getConstant(0, PtrVT), Size);
4547 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004548 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004549 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004550 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004551 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004552 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004553}
4554
Chris Lattner1a635d62006-04-14 06:01:58 +00004555/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4556/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004557SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004558 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004559 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4560 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004561 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004562
Chris Lattner1a635d62006-04-14 06:01:58 +00004563 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004564
Chris Lattner1a635d62006-04-14 06:01:58 +00004565 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004566 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004567
Owen Andersone50ed302009-08-10 22:56:29 +00004568 EVT ResVT = Op.getValueType();
4569 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004570 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4571 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004572 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004573
Chris Lattner1a635d62006-04-14 06:01:58 +00004574 // If the RHS of the comparison is a 0.0, we don't need to do the
4575 // subtraction at all.
4576 if (isFloatingPointZero(RHS))
4577 switch (CC) {
4578 default: break; // SETUO etc aren't handled by fsel.
4579 case ISD::SETULT:
4580 case ISD::SETLT:
4581 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004582 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004583 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004584 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4585 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004586 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004587 case ISD::SETUGT:
4588 case ISD::SETGT:
4589 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004590 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004591 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004592 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4593 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004594 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004595 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004596 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004597
Dan Gohman475871a2008-07-27 21:46:04 +00004598 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004599 switch (CC) {
4600 default: break; // SETUO etc aren't handled by fsel.
4601 case ISD::SETULT:
4602 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004603 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004604 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4605 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004606 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004607 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004608 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004609 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004610 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4611 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004612 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004613 case ISD::SETUGT:
4614 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004615 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004616 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4617 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004618 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004619 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004620 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004621 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004622 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4623 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004624 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004625 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004626 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004627}
4628
Chris Lattner1f873002007-11-28 18:44:47 +00004629// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004630SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004631 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004632 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004633 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004634 if (Src.getValueType() == MVT::f32)
4635 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004636
Dan Gohman475871a2008-07-27 21:46:04 +00004637 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004638 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004639 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004640 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004641 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004642 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004643 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004644 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004645 case MVT::i64:
4646 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004647 break;
4648 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004649
Chris Lattner1a635d62006-04-14 06:01:58 +00004650 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004651 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004652
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004653 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004654 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4655 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004656
4657 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4658 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004659 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004660 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004661 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004662 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004663 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004664}
4665
Dan Gohmand858e902010-04-17 15:26:15 +00004666SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4667 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004668 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004669 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004670 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004671 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004672
Owen Anderson825b72b2009-08-11 20:47:22 +00004673 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004674 SDValue SINT = Op.getOperand(0);
4675 // When converting to single-precision, we actually need to convert
4676 // to double-precision first and then round to single-precision.
4677 // To avoid double-rounding effects during that operation, we have
4678 // to prepare the input operand. Bits that might be truncated when
4679 // converting to double-precision are replaced by a bit that won't
4680 // be lost at this stage, but is below the single-precision rounding
4681 // position.
4682 //
4683 // However, if -enable-unsafe-fp-math is in effect, accept double
4684 // rounding to avoid the extra overhead.
4685 if (Op.getValueType() == MVT::f32 &&
4686 !DAG.getTarget().Options.UnsafeFPMath) {
4687
4688 // Twiddle input to make sure the low 11 bits are zero. (If this
4689 // is the case, we are guaranteed the value will fit into the 53 bit
4690 // mantissa of an IEEE double-precision value without rounding.)
4691 // If any of those low 11 bits were not zero originally, make sure
4692 // bit 12 (value 2048) is set instead, so that the final rounding
4693 // to single-precision gets the correct result.
4694 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4695 SINT, DAG.getConstant(2047, MVT::i64));
4696 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4697 Round, DAG.getConstant(2047, MVT::i64));
4698 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4699 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4700 Round, DAG.getConstant(-2048, MVT::i64));
4701
4702 // However, we cannot use that value unconditionally: if the magnitude
4703 // of the input value is small, the bit-twiddling we did above might
4704 // end up visibly changing the output. Fortunately, in that case, we
4705 // don't need to twiddle bits since the original input will convert
4706 // exactly to double-precision floating-point already. Therefore,
4707 // construct a conditional to use the original value if the top 11
4708 // bits are all sign-bit copies, and use the rounded value computed
4709 // above otherwise.
4710 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4711 SINT, DAG.getConstant(53, MVT::i32));
4712 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4713 Cond, DAG.getConstant(1, MVT::i64));
4714 Cond = DAG.getSetCC(dl, MVT::i32,
4715 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4716
4717 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4718 }
4719 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004720 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4721 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004722 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004723 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004724 return FP;
4725 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004726
Owen Anderson825b72b2009-08-11 20:47:22 +00004727 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004728 "Unhandled SINT_TO_FP type in custom expander!");
4729 // Since we only generate this in 64-bit mode, we can take advantage of
4730 // 64-bit registers. In particular, sign extend the input value into the
4731 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4732 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004733 MachineFunction &MF = DAG.getMachineFunction();
4734 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004735 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004736 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004737 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004738
Owen Anderson825b72b2009-08-11 20:47:22 +00004739 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004740 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004741
Chris Lattner1a635d62006-04-14 06:01:58 +00004742 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004743 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004744 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004745 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004746 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4747 SDValue Store =
4748 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4749 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004750 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004751 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004752 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004753
Chris Lattner1a635d62006-04-14 06:01:58 +00004754 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004755 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4756 if (Op.getValueType() == MVT::f32)
4757 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004758 return FP;
4759}
4760
Dan Gohmand858e902010-04-17 15:26:15 +00004761SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4762 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004763 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004764 /*
4765 The rounding mode is in bits 30:31 of FPSR, and has the following
4766 settings:
4767 00 Round to nearest
4768 01 Round to 0
4769 10 Round to +inf
4770 11 Round to -inf
4771
4772 FLT_ROUNDS, on the other hand, expects the following:
4773 -1 Undefined
4774 0 Round to 0
4775 1 Round to nearest
4776 2 Round to +inf
4777 3 Round to -inf
4778
4779 To perform the conversion, we do:
4780 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4781 */
4782
4783 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004784 EVT VT = Op.getValueType();
4785 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4786 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00004787 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004788
4789 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00004790 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004791 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00004792 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004793
4794 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004795 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004796 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004797 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004798 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004799
4800 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004801 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004802 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004803 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004804 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004805
4806 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004807 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004808 DAG.getNode(ISD::AND, dl, MVT::i32,
4809 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004810 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004811 DAG.getNode(ISD::SRL, dl, MVT::i32,
4812 DAG.getNode(ISD::AND, dl, MVT::i32,
4813 DAG.getNode(ISD::XOR, dl, MVT::i32,
4814 CWD, DAG.getConstant(3, MVT::i32)),
4815 DAG.getConstant(3, MVT::i32)),
4816 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004817
Dan Gohman475871a2008-07-27 21:46:04 +00004818 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004819 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004820
Duncan Sands83ec4b62008-06-06 12:08:01 +00004821 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004822 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004823}
4824
Dan Gohmand858e902010-04-17 15:26:15 +00004825SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004826 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004827 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004828 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004829 assert(Op.getNumOperands() == 3 &&
4830 VT == Op.getOperand(1).getValueType() &&
4831 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004832
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004833 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004834 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004835 SDValue Lo = Op.getOperand(0);
4836 SDValue Hi = Op.getOperand(1);
4837 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004838 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004839
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004840 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004841 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004842 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4843 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4844 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4845 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004846 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004847 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4848 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4849 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004850 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004851 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004852}
4853
Dan Gohmand858e902010-04-17 15:26:15 +00004854SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004855 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004856 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004857 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004858 assert(Op.getNumOperands() == 3 &&
4859 VT == Op.getOperand(1).getValueType() &&
4860 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004861
Dan Gohman9ed06db2008-03-07 20:36:53 +00004862 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004863 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004864 SDValue Lo = Op.getOperand(0);
4865 SDValue Hi = Op.getOperand(1);
4866 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004867 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004868
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004869 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004870 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004871 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4872 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4873 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4874 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004875 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004876 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4877 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4878 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004879 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004880 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004881}
4882
Dan Gohmand858e902010-04-17 15:26:15 +00004883SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004884 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004885 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004886 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004887 assert(Op.getNumOperands() == 3 &&
4888 VT == Op.getOperand(1).getValueType() &&
4889 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004890
Dan Gohman9ed06db2008-03-07 20:36:53 +00004891 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004892 SDValue Lo = Op.getOperand(0);
4893 SDValue Hi = Op.getOperand(1);
4894 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004895 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004896
Dale Johannesenf5d97892009-02-04 01:48:28 +00004897 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004898 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004899 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4900 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4901 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4902 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004903 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004904 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4905 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4906 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004907 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004908 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004909 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004910}
4911
4912//===----------------------------------------------------------------------===//
4913// Vector related lowering.
4914//
4915
Chris Lattner4a998b92006-04-17 06:00:21 +00004916/// BuildSplatI - Build a canonical splati of Val with an element size of
4917/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004918static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004919 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004920 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004921
Owen Andersone50ed302009-08-10 22:56:29 +00004922 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004923 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004924 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004925
Owen Anderson825b72b2009-08-11 20:47:22 +00004926 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004927
Chris Lattner70fa4932006-12-01 01:45:39 +00004928 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4929 if (Val == -1)
4930 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004931
Owen Andersone50ed302009-08-10 22:56:29 +00004932 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004933
Chris Lattner4a998b92006-04-17 06:00:21 +00004934 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004935 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004936 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004937 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004938 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4939 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004940 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004941}
4942
Chris Lattnere7c768e2006-04-18 03:24:30 +00004943/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004944/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004945static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004946 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004947 EVT DestVT = MVT::Other) {
4948 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004949 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004950 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004951}
4952
Chris Lattnere7c768e2006-04-18 03:24:30 +00004953/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4954/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004955static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004956 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004957 DebugLoc dl, EVT DestVT = MVT::Other) {
4958 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004959 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004960 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004961}
4962
4963
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004964/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4965/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004966static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004967 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004968 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004969 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4970 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004971
Nate Begeman9008ca62009-04-27 18:41:29 +00004972 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004973 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004974 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004975 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004976 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004977}
4978
Chris Lattnerf1b47082006-04-14 05:19:18 +00004979// If this is a case we can't handle, return null and let the default
4980// expansion code take care of it. If we CAN select this case, and if it
4981// selects to a single instruction, return Op. Otherwise, if we can codegen
4982// this case more efficiently than a constant pool load, lower it to the
4983// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004984SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4985 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004986 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004987 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4988 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004989
Bob Wilson24e338e2009-03-02 23:24:16 +00004990 // Check if this is a splat of a constant value.
4991 APInt APSplatBits, APSplatUndef;
4992 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004993 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004994 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004995 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004996 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004997
Bob Wilsonf2950b02009-03-03 19:26:27 +00004998 unsigned SplatBits = APSplatBits.getZExtValue();
4999 unsigned SplatUndef = APSplatUndef.getZExtValue();
5000 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005001
Bob Wilsonf2950b02009-03-03 19:26:27 +00005002 // First, handle single instruction cases.
5003
5004 // All zeros?
5005 if (SplatBits == 0) {
5006 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005007 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5008 SDValue Z = DAG.getConstant(0, MVT::i32);
5009 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005010 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005011 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005012 return Op;
5013 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005014
Bob Wilsonf2950b02009-03-03 19:26:27 +00005015 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5016 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5017 (32-SplatBitSize));
5018 if (SextVal >= -16 && SextVal <= 15)
5019 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005020
5021
Bob Wilsonf2950b02009-03-03 19:26:27 +00005022 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005023
Bob Wilsonf2950b02009-03-03 19:26:27 +00005024 // If this value is in the range [-32,30] and is even, use:
5025 // tmp = VSPLTI[bhw], result = add tmp, tmp
5026 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005027 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005028 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005029 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005030 }
5031
5032 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5033 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5034 // for fneg/fabs.
5035 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5036 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005037 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005038
5039 // Make the VSLW intrinsic, computing 0x8000_0000.
5040 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5041 OnesV, DAG, dl);
5042
5043 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005044 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005045 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005046 }
5047
5048 // Check to see if this is a wide variety of vsplti*, binop self cases.
5049 static const signed char SplatCsts[] = {
5050 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5051 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5052 };
5053
5054 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5055 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5056 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5057 int i = SplatCsts[idx];
5058
5059 // Figure out what shift amount will be used by altivec if shifted by i in
5060 // this splat size.
5061 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5062
5063 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005064 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005065 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005066 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5067 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5068 Intrinsic::ppc_altivec_vslw
5069 };
5070 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005071 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005072 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005073
Bob Wilsonf2950b02009-03-03 19:26:27 +00005074 // vsplti + srl self.
5075 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005076 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005077 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5078 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5079 Intrinsic::ppc_altivec_vsrw
5080 };
5081 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005082 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005083 }
5084
Bob Wilsonf2950b02009-03-03 19:26:27 +00005085 // vsplti + sra self.
5086 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005087 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005088 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5089 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5090 Intrinsic::ppc_altivec_vsraw
5091 };
5092 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005093 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005094 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005095
Bob Wilsonf2950b02009-03-03 19:26:27 +00005096 // vsplti + rol self.
5097 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5098 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005099 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005100 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5101 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5102 Intrinsic::ppc_altivec_vrlw
5103 };
5104 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005105 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005106 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005107
Bob Wilsonf2950b02009-03-03 19:26:27 +00005108 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005109 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005110 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005111 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005112 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005113 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005114 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005115 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005116 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005117 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005118 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005119 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005120 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005121 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5122 }
5123 }
5124
5125 // Three instruction sequences.
5126
5127 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
5128 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005129 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
5130 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005131 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005132 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005133 }
5134 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
5135 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005136 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
5137 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005138 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005139 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005140 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005141
Dan Gohman475871a2008-07-27 21:46:04 +00005142 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005143}
5144
Chris Lattner59138102006-04-17 05:28:54 +00005145/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5146/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005147static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005148 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005149 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005150 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005151 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005152 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005153
Chris Lattner59138102006-04-17 05:28:54 +00005154 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005155 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005156 OP_VMRGHW,
5157 OP_VMRGLW,
5158 OP_VSPLTISW0,
5159 OP_VSPLTISW1,
5160 OP_VSPLTISW2,
5161 OP_VSPLTISW3,
5162 OP_VSLDOI4,
5163 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005164 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005165 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005166
Chris Lattner59138102006-04-17 05:28:54 +00005167 if (OpNum == OP_COPY) {
5168 if (LHSID == (1*9+2)*9+3) return LHS;
5169 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5170 return RHS;
5171 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005172
Dan Gohman475871a2008-07-27 21:46:04 +00005173 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005174 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5175 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005176
Nate Begeman9008ca62009-04-27 18:41:29 +00005177 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005178 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005179 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005180 case OP_VMRGHW:
5181 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5182 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5183 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5184 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5185 break;
5186 case OP_VMRGLW:
5187 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5188 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5189 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5190 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5191 break;
5192 case OP_VSPLTISW0:
5193 for (unsigned i = 0; i != 16; ++i)
5194 ShufIdxs[i] = (i&3)+0;
5195 break;
5196 case OP_VSPLTISW1:
5197 for (unsigned i = 0; i != 16; ++i)
5198 ShufIdxs[i] = (i&3)+4;
5199 break;
5200 case OP_VSPLTISW2:
5201 for (unsigned i = 0; i != 16; ++i)
5202 ShufIdxs[i] = (i&3)+8;
5203 break;
5204 case OP_VSPLTISW3:
5205 for (unsigned i = 0; i != 16; ++i)
5206 ShufIdxs[i] = (i&3)+12;
5207 break;
5208 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005209 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005210 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005211 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005212 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005213 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005214 }
Owen Andersone50ed302009-08-10 22:56:29 +00005215 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005216 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5217 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005218 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005219 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005220}
5221
Chris Lattnerf1b47082006-04-14 05:19:18 +00005222/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5223/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5224/// return the code it can be lowered into. Worst case, it can always be
5225/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005226SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005227 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005228 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005229 SDValue V1 = Op.getOperand(0);
5230 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005231 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005232 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005233
Chris Lattnerf1b47082006-04-14 05:19:18 +00005234 // Cases that are handled by instructions that take permute immediates
5235 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5236 // selected by the instruction selector.
5237 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005238 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5239 PPC::isSplatShuffleMask(SVOp, 2) ||
5240 PPC::isSplatShuffleMask(SVOp, 4) ||
5241 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5242 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5243 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5244 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5245 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5246 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5247 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5248 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5249 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005250 return Op;
5251 }
5252 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005253
Chris Lattnerf1b47082006-04-14 05:19:18 +00005254 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5255 // and produce a fixed permutation. If any of these match, do not lower to
5256 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005257 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5258 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5259 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5260 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5261 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5262 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5263 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5264 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5265 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005266 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005267
Chris Lattner59138102006-04-17 05:28:54 +00005268 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5269 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005270 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005271
Chris Lattner59138102006-04-17 05:28:54 +00005272 unsigned PFIndexes[4];
5273 bool isFourElementShuffle = true;
5274 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5275 unsigned EltNo = 8; // Start out undef.
5276 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005277 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005278 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005279
Nate Begeman9008ca62009-04-27 18:41:29 +00005280 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005281 if ((ByteSource & 3) != j) {
5282 isFourElementShuffle = false;
5283 break;
5284 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005285
Chris Lattner59138102006-04-17 05:28:54 +00005286 if (EltNo == 8) {
5287 EltNo = ByteSource/4;
5288 } else if (EltNo != ByteSource/4) {
5289 isFourElementShuffle = false;
5290 break;
5291 }
5292 }
5293 PFIndexes[i] = EltNo;
5294 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005295
5296 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005297 // perfect shuffle vector to determine if it is cost effective to do this as
5298 // discrete instructions, or whether we should use a vperm.
5299 if (isFourElementShuffle) {
5300 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005301 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005302 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005303
Chris Lattner59138102006-04-17 05:28:54 +00005304 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5305 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005306
Chris Lattner59138102006-04-17 05:28:54 +00005307 // Determining when to avoid vperm is tricky. Many things affect the cost
5308 // of vperm, particularly how many times the perm mask needs to be computed.
5309 // For example, if the perm mask can be hoisted out of a loop or is already
5310 // used (perhaps because there are multiple permutes with the same shuffle
5311 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5312 // the loop requires an extra register.
5313 //
5314 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005315 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005316 // available, if this block is within a loop, we should avoid using vperm
5317 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005318 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005319 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005320 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005321
Chris Lattnerf1b47082006-04-14 05:19:18 +00005322 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5323 // vector that will get spilled to the constant pool.
5324 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005325
Chris Lattnerf1b47082006-04-14 05:19:18 +00005326 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5327 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005328 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005329 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005330
Dan Gohman475871a2008-07-27 21:46:04 +00005331 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005332 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5333 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005334
Chris Lattnerf1b47082006-04-14 05:19:18 +00005335 for (unsigned j = 0; j != BytesPerElement; ++j)
5336 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005337 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005338 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005339
Owen Anderson825b72b2009-08-11 20:47:22 +00005340 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005341 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005342 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005343}
5344
Chris Lattner90564f22006-04-18 17:59:36 +00005345/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5346/// altivec comparison. If it is, return true and fill in Opc/isDot with
5347/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005348static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005349 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005350 unsigned IntrinsicID =
5351 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005352 CompareOpc = -1;
5353 isDot = false;
5354 switch (IntrinsicID) {
5355 default: return false;
5356 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005357 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5358 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5359 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5360 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5361 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5362 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5363 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5364 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5365 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5366 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5367 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5368 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5369 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005370
Chris Lattner1a635d62006-04-14 06:01:58 +00005371 // Normal Comparisons.
5372 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5373 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5374 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5375 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5376 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5377 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5378 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5379 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5380 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5381 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5382 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5383 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5384 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5385 }
Chris Lattner90564f22006-04-18 17:59:36 +00005386 return true;
5387}
5388
5389/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5390/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005391SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005392 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005393 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5394 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005395 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005396 int CompareOpc;
5397 bool isDot;
5398 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005399 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005400
Chris Lattner90564f22006-04-18 17:59:36 +00005401 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005402 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005403 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005404 Op.getOperand(1), Op.getOperand(2),
5405 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005406 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005407 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005408
Chris Lattner1a635d62006-04-14 06:01:58 +00005409 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005410 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005411 Op.getOperand(2), // LHS
5412 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005413 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005414 };
Owen Andersone50ed302009-08-10 22:56:29 +00005415 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00005416 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005417 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005418 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005419
Chris Lattner1a635d62006-04-14 06:01:58 +00005420 // Now that we have the comparison, emit a copy from the CR to a GPR.
5421 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005422 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5423 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005424 CompNode.getValue(1));
5425
Chris Lattner1a635d62006-04-14 06:01:58 +00005426 // Unpack the result based on how the target uses it.
5427 unsigned BitNo; // Bit # of CR6.
5428 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005429 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005430 default: // Can't happen, don't crash on invalid number though.
5431 case 0: // Return the value of the EQ bit of CR6.
5432 BitNo = 0; InvertBit = false;
5433 break;
5434 case 1: // Return the inverted value of the EQ bit of CR6.
5435 BitNo = 0; InvertBit = true;
5436 break;
5437 case 2: // Return the value of the LT bit of CR6.
5438 BitNo = 2; InvertBit = false;
5439 break;
5440 case 3: // Return the inverted value of the LT bit of CR6.
5441 BitNo = 2; InvertBit = true;
5442 break;
5443 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005444
Chris Lattner1a635d62006-04-14 06:01:58 +00005445 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005446 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5447 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005448 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005449 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5450 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005451
Chris Lattner1a635d62006-04-14 06:01:58 +00005452 // If we are supposed to, toggle the bit.
5453 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005454 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5455 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005456 return Flags;
5457}
5458
Scott Michelfdc40a02009-02-17 22:15:04 +00005459SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005460 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005461 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005462 // Create a stack slot that is 16-byte aligned.
5463 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005464 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005465 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005466 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005467
Chris Lattner1a635d62006-04-14 06:01:58 +00005468 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005469 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005470 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005471 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005472 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005473 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005474 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005475}
5476
Dan Gohmand858e902010-04-17 15:26:15 +00005477SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005478 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005479 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005480 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005481
Owen Anderson825b72b2009-08-11 20:47:22 +00005482 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5483 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005484
Dan Gohman475871a2008-07-27 21:46:04 +00005485 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005486 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005487
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005488 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005489 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5490 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5491 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005492
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005493 // Low parts multiplied together, generating 32-bit results (we ignore the
5494 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005495 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005496 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005497
Dan Gohman475871a2008-07-27 21:46:04 +00005498 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005499 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005500 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005501 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005502 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005503 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5504 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005505 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005506
Owen Anderson825b72b2009-08-11 20:47:22 +00005507 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005508
Chris Lattnercea2aa72006-04-18 04:28:57 +00005509 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005510 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005511 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005512 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005513
Chris Lattner19a81522006-04-18 03:57:35 +00005514 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005515 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005516 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005517 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005518
Chris Lattner19a81522006-04-18 03:57:35 +00005519 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005520 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005521 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005522 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005523
Chris Lattner19a81522006-04-18 03:57:35 +00005524 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005525 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005526 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005527 Ops[i*2 ] = 2*i+1;
5528 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005529 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005530 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005531 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005532 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005533 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005534}
5535
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005536/// LowerOperation - Provide custom lowering hooks for some operations.
5537///
Dan Gohmand858e902010-04-17 15:26:15 +00005538SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005539 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005540 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005541 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005542 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005543 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005544 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005545 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005546 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005547 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5548 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005549 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005550 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005551
5552 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005553 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005554
Jim Laskeyefc7e522006-12-04 22:04:42 +00005555 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005556 case ISD::DYNAMIC_STACKALLOC:
5557 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005558
Chris Lattner1a635d62006-04-14 06:01:58 +00005559 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005560 case ISD::FP_TO_UINT:
5561 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005562 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005563 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005564 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005565
Chris Lattner1a635d62006-04-14 06:01:58 +00005566 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005567 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5568 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5569 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005570
Chris Lattner1a635d62006-04-14 06:01:58 +00005571 // Vector-related lowering.
5572 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5573 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5574 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5575 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005576 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005577
Chris Lattner3fc027d2007-12-08 06:59:59 +00005578 // Frame & Return address.
5579 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005580 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005581 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005582}
5583
Duncan Sands1607f052008-12-01 11:39:25 +00005584void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5585 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005586 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005587 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005588 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005589 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005590 default:
Craig Topperbc219812012-02-07 02:50:20 +00005591 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005592 case ISD::VAARG: {
5593 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5594 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5595 return;
5596
5597 EVT VT = N->getValueType(0);
5598
5599 if (VT == MVT::i64) {
5600 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5601
5602 Results.push_back(NewNode);
5603 Results.push_back(NewNode.getValue(1));
5604 }
5605 return;
5606 }
Duncan Sands1607f052008-12-01 11:39:25 +00005607 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005608 assert(N->getValueType(0) == MVT::ppcf128);
5609 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005610 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005611 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005612 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005613 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005615 DAG.getIntPtrConstant(1));
5616
5617 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5618 // of the long double, and puts FPSCR back the way it was. We do not
5619 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005620 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005621 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5622
Owen Anderson825b72b2009-08-11 20:47:22 +00005623 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005624 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005625 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005626 MFFSreg = Result.getValue(0);
5627 InFlag = Result.getValue(1);
5628
5629 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005630 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005631 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005632 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005633 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005634 InFlag = Result.getValue(0);
5635
5636 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005637 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005639 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005640 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005641 InFlag = Result.getValue(0);
5642
5643 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005645 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005646 Ops[0] = Lo;
5647 Ops[1] = Hi;
5648 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005649 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005650 FPreg = Result.getValue(0);
5651 InFlag = Result.getValue(1);
5652
5653 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005654 NodeTys.push_back(MVT::f64);
5655 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005656 Ops[1] = MFFSreg;
5657 Ops[2] = FPreg;
5658 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005659 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005660 FPreg = Result.getValue(0);
5661
5662 // We know the low half is about to be thrown away, so just use something
5663 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005664 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005665 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005666 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005667 }
Duncan Sands1607f052008-12-01 11:39:25 +00005668 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005669 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005670 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005671 }
5672}
5673
5674
Chris Lattner1a635d62006-04-14 06:01:58 +00005675//===----------------------------------------------------------------------===//
5676// Other Lowering Code
5677//===----------------------------------------------------------------------===//
5678
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005679MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005680PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005681 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005682 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005683 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5684
5685 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5686 MachineFunction *F = BB->getParent();
5687 MachineFunction::iterator It = BB;
5688 ++It;
5689
5690 unsigned dest = MI->getOperand(0).getReg();
5691 unsigned ptrA = MI->getOperand(1).getReg();
5692 unsigned ptrB = MI->getOperand(2).getReg();
5693 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005694 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005695
5696 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5697 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5698 F->insert(It, loopMBB);
5699 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005700 exitMBB->splice(exitMBB->begin(), BB,
5701 llvm::next(MachineBasicBlock::iterator(MI)),
5702 BB->end());
5703 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005704
5705 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005706 unsigned TmpReg = (!BinOpcode) ? incr :
5707 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005708 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5709 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005710
5711 // thisMBB:
5712 // ...
5713 // fallthrough --> loopMBB
5714 BB->addSuccessor(loopMBB);
5715
5716 // loopMBB:
5717 // l[wd]arx dest, ptr
5718 // add r0, dest, incr
5719 // st[wd]cx. r0, ptr
5720 // bne- loopMBB
5721 // fallthrough --> exitMBB
5722 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005723 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005724 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005725 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005726 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5727 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005728 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005729 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005730 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005731 BB->addSuccessor(loopMBB);
5732 BB->addSuccessor(exitMBB);
5733
5734 // exitMBB:
5735 // ...
5736 BB = exitMBB;
5737 return BB;
5738}
5739
5740MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005741PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005742 MachineBasicBlock *BB,
5743 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005744 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005745 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005746 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5747 // In 64 bit mode we have to use 64 bits for addresses, even though the
5748 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5749 // registers without caring whether they're 32 or 64, but here we're
5750 // doing actual arithmetic on the addresses.
5751 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005752 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00005753
5754 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5755 MachineFunction *F = BB->getParent();
5756 MachineFunction::iterator It = BB;
5757 ++It;
5758
5759 unsigned dest = MI->getOperand(0).getReg();
5760 unsigned ptrA = MI->getOperand(1).getReg();
5761 unsigned ptrB = MI->getOperand(2).getReg();
5762 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005763 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005764
5765 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5766 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5767 F->insert(It, loopMBB);
5768 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005769 exitMBB->splice(exitMBB->begin(), BB,
5770 llvm::next(MachineBasicBlock::iterator(MI)),
5771 BB->end());
5772 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005773
5774 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005775 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005776 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5777 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005778 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5779 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5780 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5781 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5782 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5783 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5784 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5785 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5786 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5787 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005788 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005789 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005790 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005791
5792 // thisMBB:
5793 // ...
5794 // fallthrough --> loopMBB
5795 BB->addSuccessor(loopMBB);
5796
5797 // The 4-byte load must be aligned, while a char or short may be
5798 // anywhere in the word. Hence all this nasty bookkeeping code.
5799 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5800 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005801 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005802 // rlwinm ptr, ptr1, 0, 0, 29
5803 // slw incr2, incr, shift
5804 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5805 // slw mask, mask2, shift
5806 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005807 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005808 // add tmp, tmpDest, incr2
5809 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005810 // and tmp3, tmp, mask
5811 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005812 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005813 // bne- loopMBB
5814 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005815 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005816 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005817 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005818 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005819 .addReg(ptrA).addReg(ptrB);
5820 } else {
5821 Ptr1Reg = ptrB;
5822 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005823 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005824 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005825 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005826 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5827 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005828 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005829 .addReg(Ptr1Reg).addImm(0).addImm(61);
5830 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005831 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005832 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005833 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005834 .addReg(incr).addReg(ShiftReg);
5835 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005836 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005837 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005838 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5839 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005840 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005841 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005842 .addReg(Mask2Reg).addReg(ShiftReg);
5843
5844 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005845 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005846 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005847 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005848 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005849 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005850 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005851 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005852 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005853 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005854 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005855 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005856 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005857 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005858 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005859 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005860 BB->addSuccessor(loopMBB);
5861 BB->addSuccessor(exitMBB);
5862
5863 // exitMBB:
5864 // ...
5865 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005866 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5867 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005868 return BB;
5869}
5870
5871MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005872PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005873 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005874 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00005875
5876 // To "insert" these instructions we actually have to insert their
5877 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005878 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005879 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005880 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00005881
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005882 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00005883
Hal Finkel009f7af2012-06-22 23:10:08 +00005884 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5885 MI->getOpcode() == PPC::SELECT_CC_I8)) {
5886 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
5887 PPC::ISEL8 : PPC::ISEL;
5888 unsigned SelectPred = MI->getOperand(4).getImm();
5889 DebugLoc dl = MI->getDebugLoc();
5890
5891 // The SelectPred is ((BI << 5) | BO) for a BCC
5892 unsigned BO = SelectPred & 0xF;
5893 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
5894
5895 unsigned TrueOpNo, FalseOpNo;
5896 if (BO == 12) {
5897 TrueOpNo = 2;
5898 FalseOpNo = 3;
5899 } else {
5900 TrueOpNo = 3;
5901 FalseOpNo = 2;
5902 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
5903 }
5904
5905 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
5906 .addReg(MI->getOperand(TrueOpNo).getReg())
5907 .addReg(MI->getOperand(FalseOpNo).getReg())
5908 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
5909 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5910 MI->getOpcode() == PPC::SELECT_CC_I8 ||
5911 MI->getOpcode() == PPC::SELECT_CC_F4 ||
5912 MI->getOpcode() == PPC::SELECT_CC_F8 ||
5913 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5914
Evan Cheng53301922008-07-12 02:23:19 +00005915
5916 // The incoming instruction knows the destination vreg to set, the
5917 // condition code register to branch on, the true/false values to
5918 // select between, and a branch opcode to use.
5919
5920 // thisMBB:
5921 // ...
5922 // TrueVal = ...
5923 // cmpTY ccX, r1, r2
5924 // bCC copy1MBB
5925 // fallthrough --> copy0MBB
5926 MachineBasicBlock *thisMBB = BB;
5927 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5928 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5929 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005930 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005931 F->insert(It, copy0MBB);
5932 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005933
5934 // Transfer the remainder of BB and its successor edges to sinkMBB.
5935 sinkMBB->splice(sinkMBB->begin(), BB,
5936 llvm::next(MachineBasicBlock::iterator(MI)),
5937 BB->end());
5938 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5939
Evan Cheng53301922008-07-12 02:23:19 +00005940 // Next, add the true and fallthrough blocks as its successors.
5941 BB->addSuccessor(copy0MBB);
5942 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005943
Dan Gohman14152b42010-07-06 20:24:04 +00005944 BuildMI(BB, dl, TII->get(PPC::BCC))
5945 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5946
Evan Cheng53301922008-07-12 02:23:19 +00005947 // copy0MBB:
5948 // %FalseValue = ...
5949 // # fallthrough to sinkMBB
5950 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005951
Evan Cheng53301922008-07-12 02:23:19 +00005952 // Update machine-CFG edges
5953 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005954
Evan Cheng53301922008-07-12 02:23:19 +00005955 // sinkMBB:
5956 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5957 // ...
5958 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005959 BuildMI(*BB, BB->begin(), dl,
5960 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005961 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5962 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5963 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005964 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5965 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5966 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5967 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005968 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5969 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5970 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5971 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005972
5973 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5974 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5975 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5976 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005977 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5978 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5979 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5980 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005981
5982 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5983 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5984 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5985 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005986 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5987 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5988 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5989 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005990
5991 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5992 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5993 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5994 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005995 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5996 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5997 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5998 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005999
6000 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006001 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006002 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006003 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006004 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006005 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006006 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006007 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006008
6009 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6010 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6011 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6012 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006013 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6014 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6015 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6016 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006017
Dale Johannesen0e55f062008-08-29 18:29:46 +00006018 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6019 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6020 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6021 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6022 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6023 BB = EmitAtomicBinary(MI, BB, false, 0);
6024 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6025 BB = EmitAtomicBinary(MI, BB, true, 0);
6026
Evan Cheng53301922008-07-12 02:23:19 +00006027 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6028 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6029 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6030
6031 unsigned dest = MI->getOperand(0).getReg();
6032 unsigned ptrA = MI->getOperand(1).getReg();
6033 unsigned ptrB = MI->getOperand(2).getReg();
6034 unsigned oldval = MI->getOperand(3).getReg();
6035 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006036 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006037
Dale Johannesen65e39732008-08-25 18:53:26 +00006038 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6039 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6040 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006041 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006042 F->insert(It, loop1MBB);
6043 F->insert(It, loop2MBB);
6044 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006045 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006046 exitMBB->splice(exitMBB->begin(), BB,
6047 llvm::next(MachineBasicBlock::iterator(MI)),
6048 BB->end());
6049 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006050
6051 // thisMBB:
6052 // ...
6053 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006054 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006055
Dale Johannesen65e39732008-08-25 18:53:26 +00006056 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006057 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006058 // cmp[wd] dest, oldval
6059 // bne- midMBB
6060 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006061 // st[wd]cx. newval, ptr
6062 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006063 // b exitBB
6064 // midMBB:
6065 // st[wd]cx. dest, ptr
6066 // exitBB:
6067 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006068 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006069 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006070 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006071 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006072 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006073 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6074 BB->addSuccessor(loop2MBB);
6075 BB->addSuccessor(midMBB);
6076
6077 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006078 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006079 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006080 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006081 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006082 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006083 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006084 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006085
Dale Johannesen65e39732008-08-25 18:53:26 +00006086 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006087 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006088 .addReg(dest).addReg(ptrA).addReg(ptrB);
6089 BB->addSuccessor(exitMBB);
6090
Evan Cheng53301922008-07-12 02:23:19 +00006091 // exitMBB:
6092 // ...
6093 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006094 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6095 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6096 // We must use 64-bit registers for addresses when targeting 64-bit,
6097 // since we're actually doing arithmetic on them. Other registers
6098 // can be 32-bit.
6099 bool is64bit = PPCSubTarget.isPPC64();
6100 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6101
6102 unsigned dest = MI->getOperand(0).getReg();
6103 unsigned ptrA = MI->getOperand(1).getReg();
6104 unsigned ptrB = MI->getOperand(2).getReg();
6105 unsigned oldval = MI->getOperand(3).getReg();
6106 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006107 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006108
6109 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6110 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6111 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6112 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6113 F->insert(It, loop1MBB);
6114 F->insert(It, loop2MBB);
6115 F->insert(It, midMBB);
6116 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006117 exitMBB->splice(exitMBB->begin(), BB,
6118 llvm::next(MachineBasicBlock::iterator(MI)),
6119 BB->end());
6120 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006121
6122 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006123 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006124 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6125 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006126 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6127 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6128 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6129 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6130 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6131 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6132 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6133 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6134 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6135 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6136 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6137 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6138 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6139 unsigned Ptr1Reg;
6140 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006141 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006142 // thisMBB:
6143 // ...
6144 // fallthrough --> loopMBB
6145 BB->addSuccessor(loop1MBB);
6146
6147 // The 4-byte load must be aligned, while a char or short may be
6148 // anywhere in the word. Hence all this nasty bookkeeping code.
6149 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6150 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006151 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006152 // rlwinm ptr, ptr1, 0, 0, 29
6153 // slw newval2, newval, shift
6154 // slw oldval2, oldval,shift
6155 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6156 // slw mask, mask2, shift
6157 // and newval3, newval2, mask
6158 // and oldval3, oldval2, mask
6159 // loop1MBB:
6160 // lwarx tmpDest, ptr
6161 // and tmp, tmpDest, mask
6162 // cmpw tmp, oldval3
6163 // bne- midMBB
6164 // loop2MBB:
6165 // andc tmp2, tmpDest, mask
6166 // or tmp4, tmp2, newval3
6167 // stwcx. tmp4, ptr
6168 // bne- loop1MBB
6169 // b exitBB
6170 // midMBB:
6171 // stwcx. tmpDest, ptr
6172 // exitBB:
6173 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006174 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006175 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006176 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006177 .addReg(ptrA).addReg(ptrB);
6178 } else {
6179 Ptr1Reg = ptrB;
6180 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006181 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006182 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006183 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006184 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6185 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006186 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006187 .addReg(Ptr1Reg).addImm(0).addImm(61);
6188 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006189 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006190 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006191 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006192 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006193 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006194 .addReg(oldval).addReg(ShiftReg);
6195 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006196 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006197 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006198 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6199 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6200 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006201 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006202 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006203 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006204 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006205 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006206 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006207 .addReg(OldVal2Reg).addReg(MaskReg);
6208
6209 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006210 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006211 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006212 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6213 .addReg(TmpDestReg).addReg(MaskReg);
6214 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006215 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006216 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006217 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6218 BB->addSuccessor(loop2MBB);
6219 BB->addSuccessor(midMBB);
6220
6221 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006222 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6223 .addReg(TmpDestReg).addReg(MaskReg);
6224 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6225 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6226 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006227 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006228 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006229 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006230 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006231 BB->addSuccessor(loop1MBB);
6232 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006233
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006234 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006235 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006236 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006237 BB->addSuccessor(exitMBB);
6238
6239 // exitMBB:
6240 // ...
6241 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006242 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6243 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006244 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006245 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006246 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006247
Dan Gohman14152b42010-07-06 20:24:04 +00006248 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006249 return BB;
6250}
6251
Chris Lattner1a635d62006-04-14 06:01:58 +00006252//===----------------------------------------------------------------------===//
6253// Target Optimization Hooks
6254//===----------------------------------------------------------------------===//
6255
Duncan Sands25cf2272008-11-24 14:53:14 +00006256SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6257 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006258 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006259 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006260 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006261 switch (N->getOpcode()) {
6262 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006263 case PPCISD::SHL:
6264 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006265 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006266 return N->getOperand(0);
6267 }
6268 break;
6269 case PPCISD::SRL:
6270 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006271 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006272 return N->getOperand(0);
6273 }
6274 break;
6275 case PPCISD::SRA:
6276 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006277 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006278 C->isAllOnesValue()) // -1 >>s V -> -1.
6279 return N->getOperand(0);
6280 }
6281 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006282
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006283 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006284 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006285 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6286 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6287 // We allow the src/dst to be either f32/f64, but the intermediate
6288 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006289 if (N->getOperand(0).getValueType() == MVT::i64 &&
6290 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006291 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006292 if (Val.getValueType() == MVT::f32) {
6293 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006294 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006295 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006296
Owen Anderson825b72b2009-08-11 20:47:22 +00006297 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006298 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006299 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006300 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006301 if (N->getValueType(0) == MVT::f32) {
6302 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006303 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006304 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006305 }
6306 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006307 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006308 // If the intermediate type is i32, we can avoid the load/store here
6309 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006310 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006311 }
6312 }
6313 break;
Chris Lattner51269842006-03-01 05:50:56 +00006314 case ISD::STORE:
6315 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6316 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006317 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006318 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006319 N->getOperand(1).getValueType() == MVT::i32 &&
6320 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006321 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006322 if (Val.getValueType() == MVT::f32) {
6323 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006324 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006325 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006326 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006327 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006328
Owen Anderson825b72b2009-08-11 20:47:22 +00006329 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006330 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006331 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006332 return Val;
6333 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006334
Chris Lattnerd9989382006-07-10 20:56:58 +00006335 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006336 if (cast<StoreSDNode>(N)->isUnindexed() &&
6337 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006338 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006339 (N->getOperand(1).getValueType() == MVT::i32 ||
6340 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006341 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006342 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006343 if (BSwapOp.getValueType() == MVT::i16)
6344 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006345
Dan Gohmanc76909a2009-09-25 20:36:54 +00006346 SDValue Ops[] = {
6347 N->getOperand(0), BSwapOp, N->getOperand(2),
6348 DAG.getValueType(N->getOperand(1).getValueType())
6349 };
6350 return
6351 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6352 Ops, array_lengthof(Ops),
6353 cast<StoreSDNode>(N)->getMemoryVT(),
6354 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006355 }
6356 break;
6357 case ISD::BSWAP:
6358 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006359 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006360 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006361 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006362 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006363 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006364 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006365 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006366 LD->getChain(), // Chain
6367 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006368 DAG.getValueType(N->getValueType(0)) // VT
6369 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006370 SDValue BSLoad =
6371 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6372 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6373 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006374
Scott Michelfdc40a02009-02-17 22:15:04 +00006375 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006376 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006377 if (N->getValueType(0) == MVT::i16)
6378 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006379
Chris Lattnerd9989382006-07-10 20:56:58 +00006380 // First, combine the bswap away. This makes the value produced by the
6381 // load dead.
6382 DCI.CombineTo(N, ResVal);
6383
6384 // Next, combine the load away, we give it a bogus result value but a real
6385 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006386 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006387
Chris Lattnerd9989382006-07-10 20:56:58 +00006388 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006389 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006390 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006391
Chris Lattner51269842006-03-01 05:50:56 +00006392 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006393 case PPCISD::VCMP: {
6394 // If a VCMPo node already exists with exactly the same operands as this
6395 // node, use its result instead of this node (VCMPo computes both a CR6 and
6396 // a normal output).
6397 //
6398 if (!N->getOperand(0).hasOneUse() &&
6399 !N->getOperand(1).hasOneUse() &&
6400 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006401
Chris Lattner4468c222006-03-31 06:02:07 +00006402 // Scan all of the users of the LHS, looking for VCMPo's that match.
6403 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006404
Gabor Greifba36cb52008-08-28 21:40:38 +00006405 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006406 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6407 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006408 if (UI->getOpcode() == PPCISD::VCMPo &&
6409 UI->getOperand(1) == N->getOperand(1) &&
6410 UI->getOperand(2) == N->getOperand(2) &&
6411 UI->getOperand(0) == N->getOperand(0)) {
6412 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006413 break;
6414 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006415
Chris Lattner00901202006-04-18 18:28:22 +00006416 // If there is no VCMPo node, or if the flag value has a single use, don't
6417 // transform this.
6418 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6419 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006420
6421 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006422 // chain, this transformation is more complex. Note that multiple things
6423 // could use the value result, which we should ignore.
6424 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006425 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006426 FlagUser == 0; ++UI) {
6427 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006428 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006429 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006430 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006431 FlagUser = User;
6432 break;
6433 }
6434 }
6435 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006436
Chris Lattner00901202006-04-18 18:28:22 +00006437 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6438 // give up for right now.
6439 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006440 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006441 }
6442 break;
6443 }
Chris Lattner90564f22006-04-18 17:59:36 +00006444 case ISD::BR_CC: {
6445 // If this is a branch on an altivec predicate comparison, lower this so
6446 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6447 // lowering is done pre-legalize, because the legalizer lowers the predicate
6448 // compare down to code that is difficult to reassemble.
6449 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006450 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006451 int CompareOpc;
6452 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006453
Chris Lattner90564f22006-04-18 17:59:36 +00006454 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6455 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6456 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6457 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006458
Chris Lattner90564f22006-04-18 17:59:36 +00006459 // If this is a comparison against something other than 0/1, then we know
6460 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006461 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006462 if (Val != 0 && Val != 1) {
6463 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6464 return N->getOperand(0);
6465 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006466 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006467 N->getOperand(0), N->getOperand(4));
6468 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006469
Chris Lattner90564f22006-04-18 17:59:36 +00006470 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006471
Chris Lattner90564f22006-04-18 17:59:36 +00006472 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00006473 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00006474 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006475 LHS.getOperand(2), // LHS of compare
6476 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006477 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006478 };
Chris Lattner90564f22006-04-18 17:59:36 +00006479 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006480 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00006481 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006482
Chris Lattner90564f22006-04-18 17:59:36 +00006483 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006484 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006485 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006486 default: // Can't happen, don't crash on invalid number though.
6487 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006488 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006489 break;
6490 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006491 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006492 break;
6493 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006494 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006495 break;
6496 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006497 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006498 break;
6499 }
6500
Owen Anderson825b72b2009-08-11 20:47:22 +00006501 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6502 DAG.getConstant(CompOpc, MVT::i32),
6503 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006504 N->getOperand(4), CompNode.getValue(1));
6505 }
6506 break;
6507 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006508 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006509
Dan Gohman475871a2008-07-27 21:46:04 +00006510 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006511}
6512
Chris Lattner1a635d62006-04-14 06:01:58 +00006513//===----------------------------------------------------------------------===//
6514// Inline Assembly Support
6515//===----------------------------------------------------------------------===//
6516
Dan Gohman475871a2008-07-27 21:46:04 +00006517void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006518 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006519 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006520 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006521 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006522 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006523 switch (Op.getOpcode()) {
6524 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006525 case PPCISD::LBRX: {
6526 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006527 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006528 KnownZero = 0xFFFF0000;
6529 break;
6530 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006531 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006532 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006533 default: break;
6534 case Intrinsic::ppc_altivec_vcmpbfp_p:
6535 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6536 case Intrinsic::ppc_altivec_vcmpequb_p:
6537 case Intrinsic::ppc_altivec_vcmpequh_p:
6538 case Intrinsic::ppc_altivec_vcmpequw_p:
6539 case Intrinsic::ppc_altivec_vcmpgefp_p:
6540 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6541 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6542 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6543 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6544 case Intrinsic::ppc_altivec_vcmpgtub_p:
6545 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6546 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6547 KnownZero = ~1U; // All bits but the low one are known to be zero.
6548 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006549 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006550 }
6551 }
6552}
6553
6554
Chris Lattner4234f572007-03-25 02:14:49 +00006555/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006556/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006557PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006558PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6559 if (Constraint.size() == 1) {
6560 switch (Constraint[0]) {
6561 default: break;
6562 case 'b':
6563 case 'r':
6564 case 'f':
6565 case 'v':
6566 case 'y':
6567 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00006568 case 'Z':
6569 // FIXME: While Z does indicate a memory constraint, it specifically
6570 // indicates an r+r address (used in conjunction with the 'y' modifier
6571 // in the replacement string). Currently, we're forcing the base
6572 // register to be r0 in the asm printer (which is interpreted as zero)
6573 // and forming the complete address in the second register. This is
6574 // suboptimal.
6575 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00006576 }
6577 }
6578 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006579}
6580
John Thompson44ab89e2010-10-29 17:29:13 +00006581/// Examine constraint type and operand type and determine a weight value.
6582/// This object must already have been set up with the operand type
6583/// and the current alternative constraint selected.
6584TargetLowering::ConstraintWeight
6585PPCTargetLowering::getSingleConstraintMatchWeight(
6586 AsmOperandInfo &info, const char *constraint) const {
6587 ConstraintWeight weight = CW_Invalid;
6588 Value *CallOperandVal = info.CallOperandVal;
6589 // If we don't have a value, we can't do a match,
6590 // but allow it at the lowest weight.
6591 if (CallOperandVal == NULL)
6592 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006593 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006594 // Look at the constraint type.
6595 switch (*constraint) {
6596 default:
6597 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6598 break;
6599 case 'b':
6600 if (type->isIntegerTy())
6601 weight = CW_Register;
6602 break;
6603 case 'f':
6604 if (type->isFloatTy())
6605 weight = CW_Register;
6606 break;
6607 case 'd':
6608 if (type->isDoubleTy())
6609 weight = CW_Register;
6610 break;
6611 case 'v':
6612 if (type->isVectorTy())
6613 weight = CW_Register;
6614 break;
6615 case 'y':
6616 weight = CW_Register;
6617 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00006618 case 'Z':
6619 weight = CW_Memory;
6620 break;
John Thompson44ab89e2010-10-29 17:29:13 +00006621 }
6622 return weight;
6623}
6624
Scott Michelfdc40a02009-02-17 22:15:04 +00006625std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006626PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006627 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006628 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006629 // GCC RS6000 Constraint Letters
6630 switch (Constraint[0]) {
6631 case 'b': // R1-R31
6632 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006633 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006634 return std::make_pair(0U, &PPC::G8RCRegClass);
6635 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006636 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006637 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006638 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006639 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006640 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006641 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006642 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006643 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006644 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006645 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006646 }
6647 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006648
Chris Lattner331d1bc2006-11-02 01:44:04 +00006649 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006650}
Chris Lattner763317d2006-02-07 00:47:13 +00006651
Chris Lattner331d1bc2006-11-02 01:44:04 +00006652
Chris Lattner48884cd2007-08-25 00:47:38 +00006653/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006654/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006655void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006656 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006657 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006658 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006659 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006660
Eric Christopher100c8332011-06-02 23:16:42 +00006661 // Only support length 1 constraints.
6662 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006663
Eric Christopher100c8332011-06-02 23:16:42 +00006664 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006665 switch (Letter) {
6666 default: break;
6667 case 'I':
6668 case 'J':
6669 case 'K':
6670 case 'L':
6671 case 'M':
6672 case 'N':
6673 case 'O':
6674 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006675 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006676 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006677 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006678 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006679 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006680 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006681 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006682 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006683 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006684 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6685 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006686 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006687 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006688 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006689 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006690 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006691 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006692 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006693 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006694 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006695 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006696 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006697 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006698 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006699 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006700 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006701 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006702 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006703 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006704 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006705 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006706 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006707 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006708 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006709 }
6710 break;
6711 }
6712 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006713
Gabor Greifba36cb52008-08-28 21:40:38 +00006714 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006715 Ops.push_back(Result);
6716 return;
6717 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006718
Chris Lattner763317d2006-02-07 00:47:13 +00006719 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006720 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006721}
Evan Chengc4c62572006-03-13 23:20:37 +00006722
Chris Lattnerc9addb72007-03-30 23:15:24 +00006723// isLegalAddressingMode - Return true if the addressing mode represented
6724// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006725bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006726 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006727 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006728
Chris Lattnerc9addb72007-03-30 23:15:24 +00006729 // PPC allows a sign-extended 16-bit immediate field.
6730 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6731 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006732
Chris Lattnerc9addb72007-03-30 23:15:24 +00006733 // No global is ever allowed as a base.
6734 if (AM.BaseGV)
6735 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006736
6737 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006738 switch (AM.Scale) {
6739 case 0: // "r+i" or just "i", depending on HasBaseReg.
6740 break;
6741 case 1:
6742 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
6743 return false;
6744 // Otherwise we have r+r or r+i.
6745 break;
6746 case 2:
6747 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
6748 return false;
6749 // Allow 2*r as r+r.
6750 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00006751 default:
6752 // No other scales are supported.
6753 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00006754 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006755
Chris Lattnerc9addb72007-03-30 23:15:24 +00006756 return true;
6757}
6758
Evan Chengc4c62572006-03-13 23:20:37 +00006759/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00006760/// as the offset of the target addressing mode for load / store of the
6761/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006762bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00006763 // PPC allows a sign-extended 16-bit immediate field.
6764 return (V > -(1 << 16) && V < (1 << 16)-1);
6765}
Reid Spencer3a9ec242006-08-28 01:02:49 +00006766
Craig Topperc89c7442012-03-27 07:21:54 +00006767bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00006768 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00006769}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006770
Dan Gohmand858e902010-04-17 15:26:15 +00006771SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
6772 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006773 MachineFunction &MF = DAG.getMachineFunction();
6774 MachineFrameInfo *MFI = MF.getFrameInfo();
6775 MFI->setReturnAddressIsTaken(true);
6776
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006777 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006778 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00006779
Dale Johannesen08673d22010-05-03 22:59:34 +00006780 // Make sure the function does not optimize away the store of the RA to
6781 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00006782 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00006783 FuncInfo->setLRStoreRequired();
6784 bool isPPC64 = PPCSubTarget.isPPC64();
6785 bool isDarwinABI = PPCSubTarget.isDarwinABI();
6786
6787 if (Depth > 0) {
6788 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6789 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006790
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00006791 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00006792 isPPC64? MVT::i64 : MVT::i32);
6793 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
6794 DAG.getNode(ISD::ADD, dl, getPointerTy(),
6795 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006796 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006797 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00006798
Chris Lattner3fc027d2007-12-08 06:59:59 +00006799 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00006800 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00006801 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006802 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00006803}
6804
Dan Gohmand858e902010-04-17 15:26:15 +00006805SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
6806 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00006807 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006808 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006809
Owen Andersone50ed302009-08-10 22:56:29 +00006810 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006811 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00006812
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006813 MachineFunction &MF = DAG.getMachineFunction();
6814 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00006815 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006816 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
6817 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00006818 MFI->getStackSize() &&
Bill Wendling67658342012-10-09 07:45:08 +00006819 !MF.getFunction()->getFnAttributes().
6820 hasAttribute(Attributes::Naked);
Dale Johannesen08673d22010-05-03 22:59:34 +00006821 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
6822 (is31 ? PPC::R31 : PPC::R1);
6823 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
6824 PtrVT);
6825 while (Depth--)
6826 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006827 FrameAddr, MachinePointerInfo(), false, false,
6828 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006829 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006830}
Dan Gohman54aeea32008-10-21 03:41:46 +00006831
6832bool
6833PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6834 // The PowerPC target isn't yet aware of offsets.
6835 return false;
6836}
Tilmann Schellerffd02002009-07-03 06:45:56 +00006837
Evan Cheng42642d02010-04-01 20:10:42 +00006838/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00006839/// and store operations as a result of memset, memcpy, and memmove
6840/// lowering. If DstAlign is zero that means it's safe to destination
6841/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
6842/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00006843/// probably because the source does not need to be loaded. If 'IsMemset' is
6844/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
6845/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
6846/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00006847/// It returns EVT::Other if the type should be determined using generic
6848/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00006849EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
6850 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00006851 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00006852 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00006853 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00006854 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006855 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006856 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006857 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006858 }
6859}
Hal Finkel3f31d492012-04-01 19:23:08 +00006860
Hal Finkel070b8db2012-06-22 00:49:52 +00006861/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
6862/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
6863/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
6864/// is expanded to mul + add.
6865bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
6866 if (!VT.isSimple())
6867 return false;
6868
6869 switch (VT.getSimpleVT().SimpleTy) {
6870 case MVT::f32:
6871 case MVT::f64:
6872 case MVT::v4f32:
6873 return true;
6874 default:
6875 break;
6876 }
6877
6878 return false;
6879}
6880
Hal Finkel3f31d492012-04-01 19:23:08 +00006881Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006882 if (DisableILPPref)
6883 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00006884
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006885 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00006886}
6887