blob: b24d5a1707a01b27be2411a6c70c154d6194513c [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Dan Gohman2f67df72009-09-03 17:18:51 +000060// Disable16Bit - 16-bit operations typically have a larger encoding than
61// corresponding 32-bit instructions, and 16-bit code is slow on some
62// processors. This is an experimental flag to disable 16-bit operations
63// (which forces them to be Legalized to 32-bit operations).
64static cl::opt<bool>
65Disable16Bit("disable-16bit", cl::Hidden,
66 cl::desc("Disable use of 16-bit instructions"));
67
Evan Cheng10e86422008-04-25 19:11:04 +000068// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000069static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000070 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000071
Chris Lattnerf0144122009-07-28 03:13:23 +000072static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
73 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
74 default: llvm_unreachable("unknown subtarget type");
75 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000076 if (TM.getSubtarget<X86Subtarget>().is64Bit())
77 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000078 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000079 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000080 if (TM.getSubtarget<X86Subtarget>().is64Bit())
81 return new X8664_ELFTargetObjectFile(TM);
82 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000083 case X86Subtarget::isMingw:
84 case X86Subtarget::isCygwin:
85 case X86Subtarget::isWindows:
86 return new TargetLoweringObjectFileCOFF();
87 }
Chris Lattnerf0144122009-07-28 03:13:23 +000088}
89
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000090X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000091 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000092 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000093 X86ScalarSSEf64 = Subtarget->hasSSE2();
94 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000095 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000096
Anton Korobeynikov2365f512007-07-14 14:06:15 +000097 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000098 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the TargetLowering object.
101
102 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000104 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000105 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000106 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000107
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000108 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000109 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 setUseUnderscoreSetJmp(false);
111 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000112 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000113 // MS runtime is weird: it exports _setjmp, but longjmp!
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(false);
116 } else {
117 setUseUnderscoreSetJmp(true);
118 setUseUnderscoreLongJmp(true);
119 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000120
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000121 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000123 if (!Disable16Bit)
124 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000126 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000128
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000130
Scott Michelfdc40a02009-02-17 22:15:04 +0000131 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000136 if (!Disable16Bit)
137 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
139 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000140
141 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
146 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
147 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000148
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000149 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
150 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
152 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
153 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000154
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
157 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000158 } else if (!UseSoftFloat) {
159 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000160 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000162 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000163 // We have an algorithm for SSE2, and we turn this into a 64-bit
164 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000166 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167
168 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
169 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000172
Devang Patel6a784892009-06-05 18:48:29 +0000173 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // SSE has no i16 to fp conversion, only i32
175 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000177 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
181 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000182 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000183 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
185 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000186 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000187
Dale Johannesen73328d12007-09-19 23:55:34 +0000188 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
189 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
191 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000192
Evan Cheng02568ff2006-01-30 22:13:22 +0000193 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
194 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000197
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000198 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000200 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000202 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
204 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000205 }
206
207 // Handle FP_TO_UINT by promoting the destination to a larger signed
208 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
210 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
211 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000212
Evan Cheng25ab6902006-09-08 06:48:29 +0000213 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
215 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000216 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000217 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000218 // Expand FP_TO_UINT into a select.
219 // FIXME: We would like to use a Custom expander here eventually to do
220 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000223 // With SSE3 we can use fisttpll to convert to a signed i64; without
224 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000226 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000227
Chris Lattner399610a2006-12-05 18:22:22 +0000228 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000229 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
231 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000232 }
Chris Lattner21f66852005-12-23 05:15:23 +0000233
Dan Gohmanb00ee212008-02-18 19:34:53 +0000234 // Scalar integer divide and remainder are lowered to use operations that
235 // produce two results, to match the available instructions. This exposes
236 // the two-result form to trivial CSE, which is able to combine x/y and x%y
237 // into a single instruction.
238 //
239 // Scalar integer multiply-high is also lowered to use two-result
240 // operations, to match the available instructions. However, plain multiply
241 // (low) operations are left as Legal, as there are single-result
242 // instructions for this in x86. Using the two-result multiply instructions
243 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
248 setOperationAction(ISD::SREM , MVT::i8 , Expand);
249 setOperationAction(ISD::UREM , MVT::i8 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
254 setOperationAction(ISD::SREM , MVT::i16 , Expand);
255 setOperationAction(ISD::UREM , MVT::i16 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
260 setOperationAction(ISD::SREM , MVT::i32 , Expand);
261 setOperationAction(ISD::UREM , MVT::i32 , Expand);
262 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
263 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
264 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
265 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
266 setOperationAction(ISD::SREM , MVT::i64 , Expand);
267 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
270 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
271 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
272 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
276 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
277 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
278 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
279 setOperationAction(ISD::FREM , MVT::f32 , Expand);
280 setOperationAction(ISD::FREM , MVT::f64 , Expand);
281 setOperationAction(ISD::FREM , MVT::f80 , Expand);
282 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000283
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
287 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000288 if (Disable16Bit) {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
291 } else {
292 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
293 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
294 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
296 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
297 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000298 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
300 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
301 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000302 }
303
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
305 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000306
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000307 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000309 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000310 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000311 if (Disable16Bit)
312 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
313 else
314 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
316 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
317 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
318 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000320 if (Disable16Bit)
321 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
322 else
323 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
325 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
326 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
330 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000333
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000334 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
336 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
337 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
338 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000339 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
341 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000342 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
345 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
346 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
347 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000348 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000349 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000350 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
352 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
353 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000354 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
356 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
357 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000358 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000359
Evan Chengd2cde682008-03-10 19:38:10 +0000360 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000362
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Mon P Wang63307c32008-05-05 19:05:59 +0000366 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
369 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
370 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000371
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
374 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
375 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000376
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000377 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
383 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
384 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000385 }
386
Evan Cheng3c992d22006-03-07 02:02:57 +0000387 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000388 if (!Subtarget->isTargetDarwin() &&
389 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000390 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000392 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000393
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
396 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
397 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000398 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000399 setExceptionPointerRegister(X86::RAX);
400 setExceptionSelectorRegister(X86::RDX);
401 } else {
402 setExceptionPointerRegister(X86::EAX);
403 setExceptionSelectorRegister(X86::EDX);
404 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
406 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000411
Nate Begemanacc398c2006-01-25 18:21:52 +0000412 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VASTART , MVT::Other, Custom);
414 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Custom);
417 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::VAARG , MVT::Other, Expand);
420 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000421 }
Evan Chengae642192007-03-02 23:16:35 +0000422
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
424 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000427 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000429 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000431
Evan Chengc7ce29b2009-02-13 22:36:38 +0000432 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000433 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
436 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437
Evan Cheng223547a2006-01-31 22:28:30 +0000438 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FABS , MVT::f64, Custom);
440 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000441
442 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FNEG , MVT::f64, Custom);
444 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000445
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
448 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000449
Evan Chengd25e9e82006-02-02 00:28:23 +0000450 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::FSIN , MVT::f64, Expand);
452 setOperationAction(ISD::FCOS , MVT::f64, Expand);
453 setOperationAction(ISD::FSIN , MVT::f32, Expand);
454 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455
Chris Lattnera54aa942006-01-29 06:26:08 +0000456 // Expand FP immediates into loads from the stack, except for the special
457 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 addLegalFPImmediate(APFloat(+0.0)); // xorpd
459 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000460 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461 // Use SSE for f32, x87 for f64.
462 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
474 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
476 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000477
478 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f32, Expand);
480 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481
Nate Begemane1795842008-02-14 08:57:00 +0000482 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 addLegalFPImmediate(APFloat(+0.0f)); // xorps
484 addLegalFPImmediate(APFloat(+0.0)); // FLD0
485 addLegalFPImmediate(APFloat(+1.0)); // FLD1
486 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
487 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
488
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
491 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000493 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000494 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000495 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
497 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000498
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
500 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
501 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
502 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000503
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
506 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000508 addLegalFPImmediate(APFloat(+0.0)); // FLD0
509 addLegalFPImmediate(APFloat(+1.0)); // FLD1
510 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
511 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000512 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
513 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
514 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
515 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000516 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000517
Dale Johannesen59a58732007-08-05 18:49:15 +0000518 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000519 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
521 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
522 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 {
524 bool ignored;
525 APFloat TmpFlt(+0.0);
526 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
527 &ignored);
528 addLegalFPImmediate(TmpFlt); // FLD0
529 TmpFlt.changeSign();
530 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
531 APFloat TmpFlt2(+1.0);
532 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
533 &ignored);
534 addLegalFPImmediate(TmpFlt2); // FLD1
535 TmpFlt2.changeSign();
536 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
537 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000538
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
541 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000542 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000543 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000544
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000545 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
547 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
548 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::FLOG, MVT::f80, Expand);
551 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
552 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
553 setOperationAction(ISD::FEXP, MVT::f80, Expand);
554 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000555
Mon P Wangf007a8b2008-11-06 05:31:54 +0000556 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000557 // (for widening) or expand (for scalarization). Then we will selectively
558 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
560 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
561 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
576 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
577 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000609 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000610 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
613 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
614 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
615 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
616 setTruncStoreAction((MVT::SimpleValueType)VT,
617 (MVT::SimpleValueType)InnerVT, Expand);
618 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
619 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
620 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000621 }
622
Evan Chengc7ce29b2009-02-13 22:36:38 +0000623 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
624 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000625 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
628 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
629 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
630 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
633 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
634 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
635 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
638 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
639 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
640 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
643 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000644
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::AND, MVT::v8i8, Promote);
646 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
647 setOperationAction(ISD::AND, MVT::v4i16, Promote);
648 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
649 setOperationAction(ISD::AND, MVT::v2i32, Promote);
650 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
651 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000652
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 setOperationAction(ISD::OR, MVT::v8i8, Promote);
654 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
655 setOperationAction(ISD::OR, MVT::v4i16, Promote);
656 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
657 setOperationAction(ISD::OR, MVT::v2i32, Promote);
658 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
659 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000660
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
662 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
663 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
664 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
665 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
666 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
667 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000668
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
670 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
671 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
672 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
673 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
674 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
675 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
676 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
677 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000678
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
681 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
682 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
683 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000684
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
686 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
687 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
688 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000689
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
691 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
692 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
693 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000696
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
698 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
699 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
700 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
703 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000704 }
705
Evan Cheng92722532009-03-26 23:06:32 +0000706 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000708
Owen Anderson825b72b2009-08-11 20:47:22 +0000709 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
711 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
712 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
713 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
714 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
715 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
716 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
717 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
718 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
719 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
720 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000721 }
722
Evan Cheng92722532009-03-26 23:06:32 +0000723 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000725
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000726 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
727 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
729 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
730 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
731 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000732
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
734 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
735 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
736 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
737 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
738 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
739 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
740 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
741 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
742 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
743 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
745 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
746 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
747 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
748 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000749
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
751 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
752 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
753 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000754
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
756 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
757 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
758 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
759 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000760
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
763 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
764 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
765 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
766
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
769 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000770 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000771 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000772 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000773 // Do not attempt to custom lower non-128-bit vectors
774 if (!VT.is128BitVector())
775 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::BUILD_VECTOR,
777 VT.getSimpleVT().SimpleTy, Custom);
778 setOperationAction(ISD::VECTOR_SHUFFLE,
779 VT.getSimpleVT().SimpleTy, Custom);
780 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
781 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000782 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
785 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
786 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
787 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
788 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
789 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000790
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
793 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000794 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000795
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000796 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000797 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
798 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000799 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000800
801 // Do not attempt to promote non-128-bit vectors
802 if (!VT.is128BitVector()) {
803 continue;
804 }
Eric Christopher4bd24c22010-03-30 01:04:59 +0000805
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000812 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000814 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000816 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000819
Evan Cheng2c3ae372006-04-12 21:21:57 +0000820 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
822 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
823 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
824 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000825
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
827 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000828 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
830 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000831 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000832 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000833
Nate Begeman14d12ca2008-02-11 04:19:36 +0000834 if (Subtarget->hasSSE41()) {
835 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000837
838 // i8 and i16 vectors are custom , because the source register and source
839 // source memory operand types are not the same width. f32 vectors are
840 // custom since the immediate controlling the insert encodes additional
841 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
843 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
844 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000846
Owen Anderson825b72b2009-08-11 20:47:22 +0000847 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
848 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
849 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000851
852 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000853 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000855 }
856 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000857
Nate Begeman30a0de92008-07-17 16:51:19 +0000858 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000860 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000861
David Greene9b9838d2009-06-29 16:47:10 +0000862 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
864 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
865 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
866 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000867
Owen Anderson825b72b2009-08-11 20:47:22 +0000868 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
869 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
870 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
871 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
872 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
873 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
874 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
875 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
876 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
877 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
878 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
879 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
880 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
881 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
882 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000883
884 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
886 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
887 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
888 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
889 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
890 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
891 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
892 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
893 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
894 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
895 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
896 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
897 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
898 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000899
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
901 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
902 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
903 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000904
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
906 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
907 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
908 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
909 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000910
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
912 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
913 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
914 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
915 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
916 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000917
918#if 0
919 // Not sure we want to do this since there are no 256-bit integer
920 // operations in AVX
921
922 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
923 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
925 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000926
927 // Do not attempt to custom lower non-power-of-2 vectors
928 if (!isPowerOf2_32(VT.getVectorNumElements()))
929 continue;
930
931 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
932 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
933 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
934 }
935
936 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
938 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000939 }
David Greene9b9838d2009-06-29 16:47:10 +0000940#endif
941
942#if 0
943 // Not sure we want to do this since there are no 256-bit integer
944 // operations in AVX
945
946 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
947 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000948 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
949 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000950
951 if (!VT.is256BitVector()) {
952 continue;
953 }
954 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000956 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000962 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 }
965
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000967#endif
968 }
969
Evan Cheng6be2c582006-04-05 23:38:46 +0000970 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000972
Bill Wendling74c37652008-12-09 22:08:41 +0000973 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setOperationAction(ISD::SADDO, MVT::i32, Custom);
975 setOperationAction(ISD::SADDO, MVT::i64, Custom);
976 setOperationAction(ISD::UADDO, MVT::i32, Custom);
977 setOperationAction(ISD::UADDO, MVT::i64, Custom);
978 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
979 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
980 setOperationAction(ISD::USUBO, MVT::i32, Custom);
981 setOperationAction(ISD::USUBO, MVT::i64, Custom);
982 setOperationAction(ISD::SMULO, MVT::i32, Custom);
983 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000984
Evan Chengd54f2d52009-03-31 19:38:51 +0000985 if (!Subtarget->is64Bit()) {
986 // These libcalls are not available in 32-bit.
987 setLibcallName(RTLIB::SHL_I128, 0);
988 setLibcallName(RTLIB::SRL_I128, 0);
989 setLibcallName(RTLIB::SRA_I128, 0);
990 }
991
Evan Cheng206ee9d2006-07-07 08:33:52 +0000992 // We have target-specific dag combine patterns for the following nodes:
993 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000994 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000995 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000996 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000997 setTargetDAGCombine(ISD::SHL);
998 setTargetDAGCombine(ISD::SRA);
999 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001000 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001001 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +00001002 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +00001003 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001004 if (Subtarget->is64Bit())
1005 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001006
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001007 computeRegisterProperties();
1008
Evan Cheng87ed7162006-02-14 08:25:08 +00001009 // FIXME: These should be based on subtarget info. Plus, the values should
1010 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001011 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001012 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001013 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001014 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001015 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001016}
1017
Scott Michel5b8f82e2008-03-10 15:42:14 +00001018
Owen Anderson825b72b2009-08-11 20:47:22 +00001019MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1020 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001021}
1022
1023
Evan Cheng29286502008-01-23 23:17:41 +00001024/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1025/// the desired ByVal argument alignment.
1026static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1027 if (MaxAlign == 16)
1028 return;
1029 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1030 if (VTy->getBitWidth() == 128)
1031 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001032 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1033 unsigned EltAlign = 0;
1034 getMaxByValAlign(ATy->getElementType(), EltAlign);
1035 if (EltAlign > MaxAlign)
1036 MaxAlign = EltAlign;
1037 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1038 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1039 unsigned EltAlign = 0;
1040 getMaxByValAlign(STy->getElementType(i), EltAlign);
1041 if (EltAlign > MaxAlign)
1042 MaxAlign = EltAlign;
1043 if (MaxAlign == 16)
1044 break;
1045 }
1046 }
1047 return;
1048}
1049
1050/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1051/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001052/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1053/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001054unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001055 if (Subtarget->is64Bit()) {
1056 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001057 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001058 if (TyAlign > 8)
1059 return TyAlign;
1060 return 8;
1061 }
1062
Evan Cheng29286502008-01-23 23:17:41 +00001063 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001064 if (Subtarget->hasSSE1())
1065 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001066 return Align;
1067}
Chris Lattner2b02a442007-02-25 08:29:00 +00001068
Evan Chengf0df0312008-05-15 08:39:06 +00001069/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng42642d02010-04-01 20:10:42 +00001070/// and store operations as a result of memset, memcpy, and memmove lowering.
1071/// If DstAlign is zero that means it's safe to destination alignment can
1072/// satisfy any constraint. Similarly if SrcAlign is zero it means there
1073/// isn't a need to check it against alignment requirement, probably because
1074/// the source does not need to be loaded. It returns EVT::Other if
1075/// SelectionDAG should be responsible for determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001076EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001077X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1078 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng94107ba2010-04-01 18:19:11 +00001079 bool SafeToUseFP,
Devang Patel578efa92009-06-05 21:57:13 +00001080 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001081 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1082 // linux. This is because the stack realignment code can't handle certain
1083 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001084 const Function *F = DAG.getMachineFunction().getFunction();
Evan Cheng255f20f2010-04-01 06:04:33 +00001085 if (!F->hasFnAttr(Attribute::NoImplicitFloat)) {
1086 if (Size >= 16 &&
1087 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001088 ((DstAlign == 0 || DstAlign >= 16) &&
1089 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001090 Subtarget->getStackAlignment() >= 16) {
1091 if (Subtarget->hasSSE2())
1092 return MVT::v4i32;
Evan Cheng94107ba2010-04-01 18:19:11 +00001093 if (SafeToUseFP && Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001094 return MVT::v4f32;
Evan Cheng94107ba2010-04-01 18:19:11 +00001095 } else if (SafeToUseFP &&
1096 Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001097 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001098 Subtarget->getStackAlignment() >= 8 &&
1099 Subtarget->hasSSE2())
1100 return MVT::f64;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001101 }
Evan Chengf0df0312008-05-15 08:39:06 +00001102 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001103 return MVT::i64;
1104 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001105}
1106
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001107/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1108/// current function. The returned value is a member of the
1109/// MachineJumpTableInfo::JTEntryKind enum.
1110unsigned X86TargetLowering::getJumpTableEncoding() const {
1111 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1112 // symbol.
1113 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1114 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001115 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001116
1117 // Otherwise, use the normal jump table encoding heuristics.
1118 return TargetLowering::getJumpTableEncoding();
1119}
1120
Chris Lattner589c6f62010-01-26 06:28:43 +00001121/// getPICBaseSymbol - Return the X86-32 PIC base.
1122MCSymbol *
1123X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1124 MCContext &Ctx) const {
1125 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001126 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1127 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001128}
1129
1130
Chris Lattnerc64daab2010-01-26 05:02:42 +00001131const MCExpr *
1132X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1133 const MachineBasicBlock *MBB,
1134 unsigned uid,MCContext &Ctx) const{
1135 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1136 Subtarget->isPICStyleGOT());
1137 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1138 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001139 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1140 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001141}
1142
Evan Chengcc415862007-11-09 01:32:10 +00001143/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1144/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001145SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001146 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001147 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001148 // This doesn't have DebugLoc associated with it, but is not really the
1149 // same as a Register.
1150 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1151 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001152 return Table;
1153}
1154
Chris Lattner589c6f62010-01-26 06:28:43 +00001155/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1156/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1157/// MCExpr.
1158const MCExpr *X86TargetLowering::
1159getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1160 MCContext &Ctx) const {
1161 // X86-64 uses RIP relative addressing based on the jump table label.
1162 if (Subtarget->isPICStyleRIPRel())
1163 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1164
1165 // Otherwise, the reference is relative to the PIC base.
1166 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1167}
1168
Bill Wendlingb4202b82009-07-01 18:50:55 +00001169/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001170unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001171 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001172}
1173
Chris Lattner2b02a442007-02-25 08:29:00 +00001174//===----------------------------------------------------------------------===//
1175// Return Value Calling Convention Implementation
1176//===----------------------------------------------------------------------===//
1177
Chris Lattner59ed56b2007-02-28 04:55:35 +00001178#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001179
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001180bool
1181X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1182 const SmallVectorImpl<EVT> &OutTys,
1183 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1184 SelectionDAG &DAG) {
1185 SmallVector<CCValAssign, 16> RVLocs;
1186 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1187 RVLocs, *DAG.getContext());
1188 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1189}
1190
Dan Gohman98ca4f22009-08-05 01:29:28 +00001191SDValue
1192X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001193 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001194 const SmallVectorImpl<ISD::OutputArg> &Outs,
1195 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001196
Chris Lattner9774c912007-02-27 05:28:59 +00001197 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001198 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1199 RVLocs, *DAG.getContext());
1200 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001201
Evan Chengdcea1632010-02-04 02:40:39 +00001202 // Add the regs to the liveout set for the function.
1203 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1204 for (unsigned i = 0; i != RVLocs.size(); ++i)
1205 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1206 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001207
Dan Gohman475871a2008-07-27 21:46:04 +00001208 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001209
Dan Gohman475871a2008-07-27 21:46:04 +00001210 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001211 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1212 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001213 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001214
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001215 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001216 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1217 CCValAssign &VA = RVLocs[i];
1218 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001219 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001220
Chris Lattner447ff682008-03-11 03:23:40 +00001221 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1222 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001223 if (VA.getLocReg() == X86::ST0 ||
1224 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001225 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1226 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001227 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001228 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001229 RetOps.push_back(ValToCopy);
1230 // Don't emit a copytoreg.
1231 continue;
1232 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001233
Evan Cheng242b38b2009-02-23 09:03:22 +00001234 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1235 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001236 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001237 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001238 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001239 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001240 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001241 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001242 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001243 }
1244
Dale Johannesendd64c412009-02-04 00:33:20 +00001245 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001246 Flag = Chain.getValue(1);
1247 }
Dan Gohman61a92132008-04-21 23:59:07 +00001248
1249 // The x86-64 ABI for returning structs by value requires that we copy
1250 // the sret argument into %rax for the return. We saved the argument into
1251 // a virtual register in the entry block, so now we copy the value out
1252 // and into %rax.
1253 if (Subtarget->is64Bit() &&
1254 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1255 MachineFunction &MF = DAG.getMachineFunction();
1256 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1257 unsigned Reg = FuncInfo->getSRetReturnReg();
1258 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001259 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001260 FuncInfo->setSRetReturnReg(Reg);
1261 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001262 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001263
Dale Johannesendd64c412009-02-04 00:33:20 +00001264 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001265 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001266
1267 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001268 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001269 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001270
Chris Lattner447ff682008-03-11 03:23:40 +00001271 RetOps[0] = Chain; // Update chain.
1272
1273 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001274 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001275 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001276
1277 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001278 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001279}
1280
Dan Gohman98ca4f22009-08-05 01:29:28 +00001281/// LowerCallResult - Lower the result values of a call into the
1282/// appropriate copies out of appropriate physical registers.
1283///
1284SDValue
1285X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001286 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001287 const SmallVectorImpl<ISD::InputArg> &Ins,
1288 DebugLoc dl, SelectionDAG &DAG,
1289 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001290
Chris Lattnere32bbf62007-02-28 07:09:55 +00001291 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001292 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001293 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001294 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001295 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001296 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001297
Chris Lattner3085e152007-02-25 08:59:22 +00001298 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001299 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001300 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001301 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001302
Torok Edwin3f142c32009-02-01 18:15:56 +00001303 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001304 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001305 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001306 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001307 }
1308
Chris Lattner8e6da152008-03-10 21:08:41 +00001309 // If this is a call to a function that returns an fp value on the floating
1310 // point stack, but where we prefer to use the value in xmm registers, copy
1311 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001312 if ((VA.getLocReg() == X86::ST0 ||
1313 VA.getLocReg() == X86::ST1) &&
1314 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001315 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001316 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001317
Evan Cheng79fb3b42009-02-20 20:43:02 +00001318 SDValue Val;
1319 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001320 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1321 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1322 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001324 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001325 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1326 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001327 } else {
1328 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001329 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001330 Val = Chain.getValue(0);
1331 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001332 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1333 } else {
1334 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1335 CopyVT, InFlag).getValue(1);
1336 Val = Chain.getValue(0);
1337 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001338 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001339
Dan Gohman37eed792009-02-04 17:28:58 +00001340 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001341 // Round the F80 the right size, which also moves to the appropriate xmm
1342 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001343 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001344 // This truncation won't change the value.
1345 DAG.getIntPtrConstant(1));
1346 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001347
Dan Gohman98ca4f22009-08-05 01:29:28 +00001348 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001349 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001350
Dan Gohman98ca4f22009-08-05 01:29:28 +00001351 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001352}
1353
1354
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001355//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001356// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001357//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001358// StdCall calling convention seems to be standard for many Windows' API
1359// routines and around. It differs from C calling convention just a little:
1360// callee should clean up the stack, not caller. Symbols should be also
1361// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001362// For info on fast calling convention see Fast Calling Convention (tail call)
1363// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001364
Dan Gohman98ca4f22009-08-05 01:29:28 +00001365/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001366/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001367static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1368 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001369 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001370
Dan Gohman98ca4f22009-08-05 01:29:28 +00001371 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001372}
1373
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001374/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001375/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001376static bool
1377ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1378 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001379 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001380
Dan Gohman98ca4f22009-08-05 01:29:28 +00001381 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001382}
1383
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001384/// IsCalleePop - Determines whether the callee is required to pop its
1385/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001386bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001387 if (IsVarArg)
1388 return false;
1389
Dan Gohman095cc292008-09-13 01:54:27 +00001390 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001391 default:
1392 return false;
1393 case CallingConv::X86_StdCall:
1394 return !Subtarget->is64Bit();
1395 case CallingConv::X86_FastCall:
1396 return !Subtarget->is64Bit();
1397 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001398 return GuaranteedTailCallOpt;
Chris Lattner29689432010-03-11 00:22:57 +00001399 case CallingConv::GHC:
1400 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001401 }
1402}
1403
Dan Gohman095cc292008-09-13 01:54:27 +00001404/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1405/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001406CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001407 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001408 if (CC == CallingConv::GHC)
1409 return CC_X86_64_GHC;
1410 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001411 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001412 else
1413 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001414 }
1415
Gordon Henriksen86737662008-01-05 16:56:59 +00001416 if (CC == CallingConv::X86_FastCall)
1417 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001418 else if (CC == CallingConv::Fast)
1419 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001420 else if (CC == CallingConv::GHC)
1421 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001422 else
1423 return CC_X86_32_C;
1424}
1425
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001426/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1427/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001428/// the specific parameter attribute. The copy will be passed as a byval
1429/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001430static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001431CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001432 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1433 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001434 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001435 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wange754d3f2010-04-02 18:43:02 +00001436 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001437}
1438
Chris Lattner29689432010-03-11 00:22:57 +00001439/// IsTailCallConvention - Return true if the calling convention is one that
1440/// supports tail call optimization.
1441static bool IsTailCallConvention(CallingConv::ID CC) {
1442 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1443}
1444
Evan Cheng0c439eb2010-01-27 00:07:07 +00001445/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1446/// a tailcall target by changing its ABI.
1447static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001448 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001449}
1450
Dan Gohman98ca4f22009-08-05 01:29:28 +00001451SDValue
1452X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001453 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001454 const SmallVectorImpl<ISD::InputArg> &Ins,
1455 DebugLoc dl, SelectionDAG &DAG,
1456 const CCValAssign &VA,
1457 MachineFrameInfo *MFI,
1458 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001459 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001460 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001461 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001462 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001463 EVT ValVT;
1464
1465 // If value is passed by pointer we have address passed instead of the value
1466 // itself.
1467 if (VA.getLocInfo() == CCValAssign::Indirect)
1468 ValVT = VA.getLocVT();
1469 else
1470 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001471
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001472 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001473 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001474 // In case of tail call optimization mark all arguments mutable. Since they
1475 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001476 if (Flags.isByVal()) {
1477 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1478 VA.getLocMemOffset(), isImmutable, false);
1479 return DAG.getFrameIndex(FI, getPointerTy());
1480 } else {
1481 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1482 VA.getLocMemOffset(), isImmutable, false);
1483 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1484 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001485 PseudoSourceValue::getFixedStack(FI), 0,
1486 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001487 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001488}
1489
Dan Gohman475871a2008-07-27 21:46:04 +00001490SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001491X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001492 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001493 bool isVarArg,
1494 const SmallVectorImpl<ISD::InputArg> &Ins,
1495 DebugLoc dl,
1496 SelectionDAG &DAG,
1497 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001498 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001499 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001500
Gordon Henriksen86737662008-01-05 16:56:59 +00001501 const Function* Fn = MF.getFunction();
1502 if (Fn->hasExternalLinkage() &&
1503 Subtarget->isTargetCygMing() &&
1504 Fn->getName() == "main")
1505 FuncInfo->setForceFramePointer(true);
1506
Evan Cheng1bc78042006-04-26 01:20:17 +00001507 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001508 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001509 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001510
Chris Lattner29689432010-03-11 00:22:57 +00001511 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1512 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001513
Chris Lattner638402b2007-02-28 07:00:42 +00001514 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001515 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001516 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1517 ArgLocs, *DAG.getContext());
1518 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001519
Chris Lattnerf39f7712007-02-28 05:46:49 +00001520 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001521 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001522 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1523 CCValAssign &VA = ArgLocs[i];
1524 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1525 // places.
1526 assert(VA.getValNo() != LastVal &&
1527 "Don't support value assigned to multiple locs yet");
1528 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001529
Chris Lattnerf39f7712007-02-28 05:46:49 +00001530 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001531 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001532 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001533 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001534 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001535 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001536 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001537 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001538 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001539 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001540 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001541 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001542 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001543 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1544 RC = X86::VR64RegisterClass;
1545 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001546 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001547
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001548 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001549 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001550
Chris Lattnerf39f7712007-02-28 05:46:49 +00001551 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1552 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1553 // right size.
1554 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001555 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001556 DAG.getValueType(VA.getValVT()));
1557 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001558 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001559 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001560 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001561 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001562
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001563 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001564 // Handle MMX values passed in XMM regs.
1565 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001566 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1567 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001568 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1569 } else
1570 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001571 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001572 } else {
1573 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001574 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001575 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001576
1577 // If value is passed via pointer - do a load.
1578 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001579 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1580 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001581
Dan Gohman98ca4f22009-08-05 01:29:28 +00001582 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001583 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001584
Dan Gohman61a92132008-04-21 23:59:07 +00001585 // The x86-64 ABI for returning structs by value requires that we copy
1586 // the sret argument into %rax for the return. Save the argument into
1587 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001588 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001589 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1590 unsigned Reg = FuncInfo->getSRetReturnReg();
1591 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001593 FuncInfo->setSRetReturnReg(Reg);
1594 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001595 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001597 }
1598
Chris Lattnerf39f7712007-02-28 05:46:49 +00001599 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001600 // Align stack specially for tail calls.
1601 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001602 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001603
Evan Cheng1bc78042006-04-26 01:20:17 +00001604 // If the function takes variable number of arguments, make a frame index for
1605 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001606 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001607 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001608 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001609 }
1610 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001611 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1612
1613 // FIXME: We should really autogenerate these arrays
1614 static const unsigned GPR64ArgRegsWin64[] = {
1615 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001616 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001617 static const unsigned XMMArgRegsWin64[] = {
1618 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1619 };
1620 static const unsigned GPR64ArgRegs64Bit[] = {
1621 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1622 };
1623 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001624 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1625 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1626 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001627 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1628
1629 if (IsWin64) {
1630 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1631 GPR64ArgRegs = GPR64ArgRegsWin64;
1632 XMMArgRegs = XMMArgRegsWin64;
1633 } else {
1634 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1635 GPR64ArgRegs = GPR64ArgRegs64Bit;
1636 XMMArgRegs = XMMArgRegs64Bit;
1637 }
1638 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1639 TotalNumIntRegs);
1640 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1641 TotalNumXMMRegs);
1642
Devang Patel578efa92009-06-05 21:57:13 +00001643 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001644 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001645 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001646 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001647 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001648 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001649 // Kernel mode asks for SSE to be disabled, so don't push them
1650 // on the stack.
1651 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001652
Gordon Henriksen86737662008-01-05 16:56:59 +00001653 // For X86-64, if there are vararg parameters that are passed via
1654 // registers, then we must store them to their spots on the stack so they
1655 // may be loaded by deferencing the result of va_next.
1656 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001657 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1658 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001659 TotalNumXMMRegs * 16, 16,
1660 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001661
Gordon Henriksen86737662008-01-05 16:56:59 +00001662 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001663 SmallVector<SDValue, 8> MemOps;
1664 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001665 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001666 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001667 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1668 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001669 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1670 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001672 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001673 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001674 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
David Greene67c9d422010-02-15 16:53:33 +00001675 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001676 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001677 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001678 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001679
Dan Gohmanface41a2009-08-16 21:24:25 +00001680 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1681 // Now store the XMM (fp + vector) parameter registers.
1682 SmallVector<SDValue, 11> SaveXMMOps;
1683 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001684
Dan Gohmanface41a2009-08-16 21:24:25 +00001685 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1686 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1687 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001688
Dan Gohmanface41a2009-08-16 21:24:25 +00001689 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1690 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001691
Dan Gohmanface41a2009-08-16 21:24:25 +00001692 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1693 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1694 X86::VR128RegisterClass);
1695 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1696 SaveXMMOps.push_back(Val);
1697 }
1698 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1699 MVT::Other,
1700 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001701 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001702
1703 if (!MemOps.empty())
1704 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1705 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001706 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001707 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001708
Gordon Henriksen86737662008-01-05 16:56:59 +00001709 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001710 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001711 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001712 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001713 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001714 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001715 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001716 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001717 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001718
Gordon Henriksen86737662008-01-05 16:56:59 +00001719 if (!Is64Bit) {
1720 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001721 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001722 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1723 }
Evan Cheng25caf632006-05-23 21:06:34 +00001724
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001725 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001726
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001728}
1729
Dan Gohman475871a2008-07-27 21:46:04 +00001730SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001731X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1732 SDValue StackPtr, SDValue Arg,
1733 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001734 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001735 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001736 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001737 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001738 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001739 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001740 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001741 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001742 }
Dale Johannesenace16102009-02-03 19:33:06 +00001743 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001744 PseudoSourceValue::getStack(), LocMemOffset,
1745 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001746}
1747
Bill Wendling64e87322009-01-16 19:25:27 +00001748/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001749/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001750SDValue
1751X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001752 SDValue &OutRetAddr, SDValue Chain,
1753 bool IsTailCall, bool Is64Bit,
1754 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001755 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001756 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001757 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001758
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001759 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001760 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001761 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001762}
1763
1764/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1765/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001766static SDValue
1767EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001768 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001769 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001770 // Store the return address to the appropriate stack slot.
1771 if (!FPDiff) return Chain;
1772 // Calculate the new stack slot for the return address.
1773 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001774 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001775 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001776 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001777 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001778 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001779 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1780 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001781 return Chain;
1782}
1783
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001785X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001786 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001787 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001788 const SmallVectorImpl<ISD::OutputArg> &Outs,
1789 const SmallVectorImpl<ISD::InputArg> &Ins,
1790 DebugLoc dl, SelectionDAG &DAG,
1791 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001792 MachineFunction &MF = DAG.getMachineFunction();
1793 bool Is64Bit = Subtarget->is64Bit();
1794 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001795 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001796
Evan Cheng5f941932010-02-05 02:21:12 +00001797 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001798 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001799 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1800 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001801 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001802
1803 // Sibcalls are automatically detected tailcalls which do not require
1804 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001805 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001806 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001807
1808 if (isTailCall)
1809 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001810 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001811
Chris Lattner29689432010-03-11 00:22:57 +00001812 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1813 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001814
Chris Lattner638402b2007-02-28 07:00:42 +00001815 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001816 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001817 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1818 ArgLocs, *DAG.getContext());
1819 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001820
Chris Lattner423c5f42007-02-28 05:31:48 +00001821 // Get a count of how many bytes are to be pushed on the stack.
1822 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001823 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001824 // This is a sibcall. The memory operands are available in caller's
1825 // own caller's stack.
1826 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001827 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001828 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001829
Gordon Henriksen86737662008-01-05 16:56:59 +00001830 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001831 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001832 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001833 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001834 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1835 FPDiff = NumBytesCallerPushed - NumBytes;
1836
1837 // Set the delta of movement of the returnaddr stackslot.
1838 // But only set if delta is greater than previous delta.
1839 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1840 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1841 }
1842
Evan Chengf22f9b32010-02-06 03:28:46 +00001843 if (!IsSibcall)
1844 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001845
Dan Gohman475871a2008-07-27 21:46:04 +00001846 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001847 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001848 if (isTailCall && FPDiff)
1849 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1850 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001851
Dan Gohman475871a2008-07-27 21:46:04 +00001852 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1853 SmallVector<SDValue, 8> MemOpChains;
1854 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001855
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001856 // Walk the register/memloc assignments, inserting copies/loads. In the case
1857 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001858 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1859 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001860 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001861 SDValue Arg = Outs[i].Val;
1862 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001863 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001864
Chris Lattner423c5f42007-02-28 05:31:48 +00001865 // Promote the value if needed.
1866 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001867 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001868 case CCValAssign::Full: break;
1869 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001870 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001871 break;
1872 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001873 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001874 break;
1875 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001876 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1877 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001878 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1879 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1880 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001881 } else
1882 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1883 break;
1884 case CCValAssign::BCvt:
1885 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001886 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001887 case CCValAssign::Indirect: {
1888 // Store the argument.
1889 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001890 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001891 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001892 PseudoSourceValue::getFixedStack(FI), 0,
1893 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001894 Arg = SpillSlot;
1895 break;
1896 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001897 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001898
Chris Lattner423c5f42007-02-28 05:31:48 +00001899 if (VA.isRegLoc()) {
1900 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001901 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001902 assert(VA.isMemLoc());
1903 if (StackPtr.getNode() == 0)
1904 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1905 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1906 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001907 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001908 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001909
Evan Cheng32fe1032006-05-25 00:59:30 +00001910 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001911 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001912 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001913
Evan Cheng347d5f72006-04-28 21:29:37 +00001914 // Build a sequence of copy-to-reg nodes chained together with token chain
1915 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001916 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001917 // Tail call byval lowering might overwrite argument registers so in case of
1918 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001919 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001920 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001921 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001922 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001923 InFlag = Chain.getValue(1);
1924 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001925
Chris Lattner88e1fd52009-07-09 04:24:46 +00001926 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001927 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1928 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001929 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001930 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1931 DAG.getNode(X86ISD::GlobalBaseReg,
1932 DebugLoc::getUnknownLoc(),
1933 getPointerTy()),
1934 InFlag);
1935 InFlag = Chain.getValue(1);
1936 } else {
1937 // If we are tail calling and generating PIC/GOT style code load the
1938 // address of the callee into ECX. The value in ecx is used as target of
1939 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1940 // for tail calls on PIC/GOT architectures. Normally we would just put the
1941 // address of GOT into ebx and then call target@PLT. But for tail calls
1942 // ebx would be restored (since ebx is callee saved) before jumping to the
1943 // target@PLT.
1944
1945 // Note: The actual moving to ECX is done further down.
1946 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1947 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1948 !G->getGlobal()->hasProtectedVisibility())
1949 Callee = LowerGlobalAddress(Callee, DAG);
1950 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001951 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001952 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001953 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001954
Gordon Henriksen86737662008-01-05 16:56:59 +00001955 if (Is64Bit && isVarArg) {
1956 // From AMD64 ABI document:
1957 // For calls that may call functions that use varargs or stdargs
1958 // (prototype-less calls or calls to functions containing ellipsis (...) in
1959 // the declaration) %al is used as hidden argument to specify the number
1960 // of SSE registers used. The contents of %al do not need to match exactly
1961 // the number of registers, but must be an ubound on the number of SSE
1962 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001963
1964 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001965 // Count the number of XMM registers allocated.
1966 static const unsigned XMMArgRegs[] = {
1967 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1968 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1969 };
1970 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001971 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001972 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001973
Dale Johannesendd64c412009-02-04 00:33:20 +00001974 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001975 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001976 InFlag = Chain.getValue(1);
1977 }
1978
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001979
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001980 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001981 if (isTailCall) {
1982 // Force all the incoming stack arguments to be loaded from the stack
1983 // before any new outgoing arguments are stored to the stack, because the
1984 // outgoing stack slots may alias the incoming argument stack slots, and
1985 // the alias isn't otherwise explicit. This is slightly more conservative
1986 // than necessary, because it means that each store effectively depends
1987 // on every argument instead of just those arguments it would clobber.
1988 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1989
Dan Gohman475871a2008-07-27 21:46:04 +00001990 SmallVector<SDValue, 8> MemOpChains2;
1991 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001993 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001994 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00001995 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00001996 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1997 CCValAssign &VA = ArgLocs[i];
1998 if (VA.isRegLoc())
1999 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002000 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002001 SDValue Arg = Outs[i].Val;
2002 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002003 // Create frame index.
2004 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002005 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00002006 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002007 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002008
Duncan Sands276dcbd2008-03-21 09:14:45 +00002009 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002010 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002011 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002012 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002013 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002014 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002015 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002016
Dan Gohman98ca4f22009-08-05 01:29:28 +00002017 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2018 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002019 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002020 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002021 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002022 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002023 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002024 PseudoSourceValue::getFixedStack(FI), 0,
2025 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002026 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002027 }
2028 }
2029
2030 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002031 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002032 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002033
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002034 // Copy arguments to their registers.
2035 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002036 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002037 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002038 InFlag = Chain.getValue(1);
2039 }
Dan Gohman475871a2008-07-27 21:46:04 +00002040 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002041
Gordon Henriksen86737662008-01-05 16:56:59 +00002042 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002043 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002044 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002045 }
2046
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002047 bool WasGlobalOrExternal = false;
2048 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2049 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2050 // In the 64-bit large code model, we have to make all calls
2051 // through a register, since the call instruction's 32-bit
2052 // pc-relative offset may not be large enough to hold the whole
2053 // address.
2054 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2055 WasGlobalOrExternal = true;
2056 // If the callee is a GlobalAddress node (quite common, every direct call
2057 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2058 // it.
2059
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002060 // We should use extra load for direct calls to dllimported functions in
2061 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002062 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002063 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002064 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002065
Chris Lattner48a7d022009-07-09 05:02:21 +00002066 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2067 // external symbols most go through the PLT in PIC mode. If the symbol
2068 // has hidden or protected visibility, or if it is static or local, then
2069 // we don't need to use the PLT - we can directly call it.
2070 if (Subtarget->isTargetELF() &&
2071 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002072 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002073 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002074 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002075 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2076 Subtarget->getDarwinVers() < 9) {
2077 // PC-relative references to external symbols should go through $stub,
2078 // unless we're building with the leopard linker or later, which
2079 // automatically synthesizes these stubs.
2080 OpFlags = X86II::MO_DARWIN_STUB;
2081 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002082
Chris Lattner74e726e2009-07-09 05:27:35 +00002083 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002084 G->getOffset(), OpFlags);
2085 }
Bill Wendling056292f2008-09-16 21:48:12 +00002086 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002087 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002088 unsigned char OpFlags = 0;
2089
2090 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2091 // symbols should go through the PLT.
2092 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002093 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002094 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002095 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002096 Subtarget->getDarwinVers() < 9) {
2097 // PC-relative references to external symbols should go through $stub,
2098 // unless we're building with the leopard linker or later, which
2099 // automatically synthesizes these stubs.
2100 OpFlags = X86II::MO_DARWIN_STUB;
2101 }
Eric Christopherfd179292009-08-27 18:07:15 +00002102
Chris Lattner48a7d022009-07-09 05:02:21 +00002103 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2104 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002105 }
2106
Chris Lattnerd96d0722007-02-25 06:40:16 +00002107 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002108 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002109 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002110
Evan Chengf22f9b32010-02-06 03:28:46 +00002111 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002112 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2113 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002114 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002115 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002116
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002117 Ops.push_back(Chain);
2118 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002119
Dan Gohman98ca4f22009-08-05 01:29:28 +00002120 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002121 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002122
Gordon Henriksen86737662008-01-05 16:56:59 +00002123 // Add argument registers to the end of the list so that they are known live
2124 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002125 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2126 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2127 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002128
Evan Cheng586ccac2008-03-18 23:36:35 +00002129 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002130 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002131 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2132
2133 // Add an implicit use of AL for x86 vararg functions.
2134 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002135 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002136
Gabor Greifba36cb52008-08-28 21:40:38 +00002137 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002138 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002139
Dan Gohman98ca4f22009-08-05 01:29:28 +00002140 if (isTailCall) {
2141 // If this is the first return lowered for this function, add the regs
2142 // to the liveout set for the function.
2143 if (MF.getRegInfo().liveout_empty()) {
2144 SmallVector<CCValAssign, 16> RVLocs;
2145 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2146 *DAG.getContext());
2147 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2148 for (unsigned i = 0; i != RVLocs.size(); ++i)
2149 if (RVLocs[i].isRegLoc())
2150 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2151 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002152 return DAG.getNode(X86ISD::TC_RETURN, dl,
2153 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002154 }
2155
Dale Johannesenace16102009-02-03 19:33:06 +00002156 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002157 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002158
Chris Lattner2d297092006-05-23 18:50:38 +00002159 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002160 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002162 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002163 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002164 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002165 // pops the hidden struct pointer, so we have to push it back.
2166 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002167 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002168 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002169 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002170
Gordon Henriksenae636f82008-01-03 16:47:34 +00002171 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002172 if (!IsSibcall) {
2173 Chain = DAG.getCALLSEQ_END(Chain,
2174 DAG.getIntPtrConstant(NumBytes, true),
2175 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2176 true),
2177 InFlag);
2178 InFlag = Chain.getValue(1);
2179 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002180
Chris Lattner3085e152007-02-25 08:59:22 +00002181 // Handle result values, copying them out of physregs into vregs that we
2182 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002183 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2184 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002185}
2186
Evan Cheng25ab6902006-09-08 06:48:29 +00002187
2188//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002189// Fast Calling Convention (tail call) implementation
2190//===----------------------------------------------------------------------===//
2191
2192// Like std call, callee cleans arguments, convention except that ECX is
2193// reserved for storing the tail called function address. Only 2 registers are
2194// free for argument passing (inreg). Tail call optimization is performed
2195// provided:
2196// * tailcallopt is enabled
2197// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002198// On X86_64 architecture with GOT-style position independent code only local
2199// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002200// To keep the stack aligned according to platform abi the function
2201// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2202// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002203// If a tail called function callee has more arguments than the caller the
2204// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002205// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002206// original REtADDR, but before the saved framepointer or the spilled registers
2207// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2208// stack layout:
2209// arg1
2210// arg2
2211// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002212// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002213// move area ]
2214// (possible EBP)
2215// ESI
2216// EDI
2217// local1 ..
2218
2219/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2220/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002221unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002222 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002223 MachineFunction &MF = DAG.getMachineFunction();
2224 const TargetMachine &TM = MF.getTarget();
2225 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2226 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002227 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002228 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002229 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002230 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2231 // Number smaller than 12 so just add the difference.
2232 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2233 } else {
2234 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002235 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002236 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002237 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002238 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002239}
2240
Evan Cheng5f941932010-02-05 02:21:12 +00002241/// MatchingStackOffset - Return true if the given stack call argument is
2242/// already available in the same position (relatively) of the caller's
2243/// incoming argument stack.
2244static
2245bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2246 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2247 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002248 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2249 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002250 if (Arg.getOpcode() == ISD::CopyFromReg) {
2251 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2252 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2253 return false;
2254 MachineInstr *Def = MRI->getVRegDef(VR);
2255 if (!Def)
2256 return false;
2257 if (!Flags.isByVal()) {
2258 if (!TII->isLoadFromStackSlot(Def, FI))
2259 return false;
2260 } else {
2261 unsigned Opcode = Def->getOpcode();
2262 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2263 Def->getOperand(1).isFI()) {
2264 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002265 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002266 } else
2267 return false;
2268 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002269 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2270 if (Flags.isByVal())
2271 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002272 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002273 // define @foo(%struct.X* %A) {
2274 // tail call @bar(%struct.X* byval %A)
2275 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002276 return false;
2277 SDValue Ptr = Ld->getBasePtr();
2278 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2279 if (!FINode)
2280 return false;
2281 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002282 } else
2283 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002284
Evan Cheng4cae1332010-03-05 08:38:04 +00002285 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002286 if (!MFI->isFixedObjectIndex(FI))
2287 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002288 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002289}
2290
Dan Gohman98ca4f22009-08-05 01:29:28 +00002291/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2292/// for tail call optimization. Targets which want to do tail call
2293/// optimization should implement this function.
2294bool
2295X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002296 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002297 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002298 bool isCalleeStructRet,
2299 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002300 const SmallVectorImpl<ISD::OutputArg> &Outs,
2301 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002302 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002303 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002304 CalleeCC != CallingConv::C)
2305 return false;
2306
Evan Cheng7096ae42010-01-29 06:45:59 +00002307 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002308 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002309 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002310 if (GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00002311 if (IsTailCallConvention(CalleeCC) &&
Evan Cheng843bd692010-01-31 06:44:49 +00002312 CallerF->getCallingConv() == CalleeCC)
2313 return true;
2314 return false;
2315 }
2316
Evan Chengb2c92902010-02-02 02:22:50 +00002317 // Look for obvious safe cases to perform tail call optimization that does not
2318 // requite ABI changes. This is what gcc calls sibcall.
2319
Evan Cheng2c12cb42010-03-26 16:26:03 +00002320 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2321 // emit a special epilogue.
2322 if (RegInfo->needsStackRealignment(MF))
2323 return false;
2324
Evan Cheng3c262ee2010-03-26 02:13:13 +00002325 // Do not sibcall optimize vararg calls unless the call site is not passing any
2326 // arguments.
2327 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002328 return false;
2329
Evan Chenga375d472010-03-15 18:54:48 +00002330 // Also avoid sibcall optimization if either caller or callee uses struct
2331 // return semantics.
2332 if (isCalleeStructRet || isCallerStructRet)
2333 return false;
2334
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002335 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2336 // Therefore if it's not used by the call it is not safe to optimize this into
2337 // a sibcall.
2338 bool Unused = false;
2339 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2340 if (!Ins[i].Used) {
2341 Unused = true;
2342 break;
2343 }
2344 }
2345 if (Unused) {
2346 SmallVector<CCValAssign, 16> RVLocs;
2347 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2348 RVLocs, *DAG.getContext());
2349 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2350 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2351 CCValAssign &VA = RVLocs[i];
2352 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2353 return false;
2354 }
2355 }
2356
Evan Chenga6bff982010-01-30 01:22:00 +00002357 // If the callee takes no arguments then go on to check the results of the
2358 // call.
2359 if (!Outs.empty()) {
2360 // Check if stack adjustment is needed. For now, do not do this if any
2361 // argument is passed on the stack.
2362 SmallVector<CCValAssign, 16> ArgLocs;
2363 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2364 ArgLocs, *DAG.getContext());
2365 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002366 if (CCInfo.getNextStackOffset()) {
2367 MachineFunction &MF = DAG.getMachineFunction();
2368 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2369 return false;
2370 if (Subtarget->isTargetWin64())
2371 // Win64 ABI has additional complications.
2372 return false;
2373
2374 // Check if the arguments are already laid out in the right way as
2375 // the caller's fixed stack objects.
2376 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002377 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2378 const X86InstrInfo *TII =
2379 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002380 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2381 CCValAssign &VA = ArgLocs[i];
2382 EVT RegVT = VA.getLocVT();
2383 SDValue Arg = Outs[i].Val;
2384 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002385 if (VA.getLocInfo() == CCValAssign::Indirect)
2386 return false;
2387 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002388 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2389 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002390 return false;
2391 }
2392 }
2393 }
Evan Chenga6bff982010-01-30 01:22:00 +00002394 }
Evan Chengb1712452010-01-27 06:25:16 +00002395
Evan Cheng86809cc2010-02-03 03:28:02 +00002396 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002397}
2398
Dan Gohman3df24e62008-09-03 23:12:08 +00002399FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002400X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2401 DwarfWriter *dw,
2402 DenseMap<const Value *, unsigned> &vm,
2403 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2404 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002405#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002406 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002407#endif
2408 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002409 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002410#ifndef NDEBUG
2411 , cil
2412#endif
2413 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002414}
2415
2416
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002417//===----------------------------------------------------------------------===//
2418// Other Lowering Hooks
2419//===----------------------------------------------------------------------===//
2420
2421
Dan Gohman475871a2008-07-27 21:46:04 +00002422SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002423 MachineFunction &MF = DAG.getMachineFunction();
2424 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2425 int ReturnAddrIndex = FuncInfo->getRAIndex();
2426
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002427 if (ReturnAddrIndex == 0) {
2428 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002429 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002430 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002431 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002432 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002433 }
2434
Evan Cheng25ab6902006-09-08 06:48:29 +00002435 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002436}
2437
2438
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002439bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2440 bool hasSymbolicDisplacement) {
2441 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002442 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002443 return false;
2444
2445 // If we don't have a symbolic displacement - we don't have any extra
2446 // restrictions.
2447 if (!hasSymbolicDisplacement)
2448 return true;
2449
2450 // FIXME: Some tweaks might be needed for medium code model.
2451 if (M != CodeModel::Small && M != CodeModel::Kernel)
2452 return false;
2453
2454 // For small code model we assume that latest object is 16MB before end of 31
2455 // bits boundary. We may also accept pretty large negative constants knowing
2456 // that all objects are in the positive half of address space.
2457 if (M == CodeModel::Small && Offset < 16*1024*1024)
2458 return true;
2459
2460 // For kernel code model we know that all object resist in the negative half
2461 // of 32bits address space. We may not accept negative offsets, since they may
2462 // be just off and we may accept pretty large positive ones.
2463 if (M == CodeModel::Kernel && Offset > 0)
2464 return true;
2465
2466 return false;
2467}
2468
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002469/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2470/// specific condition code, returning the condition code and the LHS/RHS of the
2471/// comparison to make.
2472static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2473 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002474 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002475 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2476 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2477 // X > -1 -> X == 0, jump !sign.
2478 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002479 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002480 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2481 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002482 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002483 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002484 // X < 1 -> X <= 0
2485 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002486 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002487 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002488 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002489
Evan Chengd9558e02006-01-06 00:43:03 +00002490 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002491 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002492 case ISD::SETEQ: return X86::COND_E;
2493 case ISD::SETGT: return X86::COND_G;
2494 case ISD::SETGE: return X86::COND_GE;
2495 case ISD::SETLT: return X86::COND_L;
2496 case ISD::SETLE: return X86::COND_LE;
2497 case ISD::SETNE: return X86::COND_NE;
2498 case ISD::SETULT: return X86::COND_B;
2499 case ISD::SETUGT: return X86::COND_A;
2500 case ISD::SETULE: return X86::COND_BE;
2501 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002502 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002503 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002504
Chris Lattner4c78e022008-12-23 23:42:27 +00002505 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002506
Chris Lattner4c78e022008-12-23 23:42:27 +00002507 // If LHS is a foldable load, but RHS is not, flip the condition.
2508 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2509 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2510 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2511 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002512 }
2513
Chris Lattner4c78e022008-12-23 23:42:27 +00002514 switch (SetCCOpcode) {
2515 default: break;
2516 case ISD::SETOLT:
2517 case ISD::SETOLE:
2518 case ISD::SETUGT:
2519 case ISD::SETUGE:
2520 std::swap(LHS, RHS);
2521 break;
2522 }
2523
2524 // On a floating point condition, the flags are set as follows:
2525 // ZF PF CF op
2526 // 0 | 0 | 0 | X > Y
2527 // 0 | 0 | 1 | X < Y
2528 // 1 | 0 | 0 | X == Y
2529 // 1 | 1 | 1 | unordered
2530 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002531 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002532 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002533 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002534 case ISD::SETOLT: // flipped
2535 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002536 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002537 case ISD::SETOLE: // flipped
2538 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002539 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002540 case ISD::SETUGT: // flipped
2541 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002542 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002543 case ISD::SETUGE: // flipped
2544 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002545 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002546 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002547 case ISD::SETNE: return X86::COND_NE;
2548 case ISD::SETUO: return X86::COND_P;
2549 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002550 case ISD::SETOEQ:
2551 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002552 }
Evan Chengd9558e02006-01-06 00:43:03 +00002553}
2554
Evan Cheng4a460802006-01-11 00:33:36 +00002555/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2556/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002557/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002558static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002559 switch (X86CC) {
2560 default:
2561 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002562 case X86::COND_B:
2563 case X86::COND_BE:
2564 case X86::COND_E:
2565 case X86::COND_P:
2566 case X86::COND_A:
2567 case X86::COND_AE:
2568 case X86::COND_NE:
2569 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002570 return true;
2571 }
2572}
2573
Evan Chengeb2f9692009-10-27 19:56:55 +00002574/// isFPImmLegal - Returns true if the target can instruction select the
2575/// specified FP immediate natively. If false, the legalizer will
2576/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002577bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002578 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2579 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2580 return true;
2581 }
2582 return false;
2583}
2584
Nate Begeman9008ca62009-04-27 18:41:29 +00002585/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2586/// the specified range (L, H].
2587static bool isUndefOrInRange(int Val, int Low, int Hi) {
2588 return (Val < 0) || (Val >= Low && Val < Hi);
2589}
2590
2591/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2592/// specified value.
2593static bool isUndefOrEqual(int Val, int CmpVal) {
2594 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002595 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002596 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002597}
2598
Nate Begeman9008ca62009-04-27 18:41:29 +00002599/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2600/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2601/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002602static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002603 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002604 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002605 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002606 return (Mask[0] < 2 && Mask[1] < 2);
2607 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002608}
2609
Nate Begeman9008ca62009-04-27 18:41:29 +00002610bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002611 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002612 N->getMask(M);
2613 return ::isPSHUFDMask(M, N->getValueType(0));
2614}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002615
Nate Begeman9008ca62009-04-27 18:41:29 +00002616/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2617/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002618static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002619 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002620 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002621
Nate Begeman9008ca62009-04-27 18:41:29 +00002622 // Lower quadword copied in order or undef.
2623 for (int i = 0; i != 4; ++i)
2624 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002625 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002626
Evan Cheng506d3df2006-03-29 23:07:14 +00002627 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002628 for (int i = 4; i != 8; ++i)
2629 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002630 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002631
Evan Cheng506d3df2006-03-29 23:07:14 +00002632 return true;
2633}
2634
Nate Begeman9008ca62009-04-27 18:41:29 +00002635bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002636 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002637 N->getMask(M);
2638 return ::isPSHUFHWMask(M, N->getValueType(0));
2639}
Evan Cheng506d3df2006-03-29 23:07:14 +00002640
Nate Begeman9008ca62009-04-27 18:41:29 +00002641/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2642/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002643static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002644 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002645 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002646
Rafael Espindola15684b22009-04-24 12:40:33 +00002647 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002648 for (int i = 4; i != 8; ++i)
2649 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002650 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002651
Rafael Espindola15684b22009-04-24 12:40:33 +00002652 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002653 for (int i = 0; i != 4; ++i)
2654 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002655 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002656
Rafael Espindola15684b22009-04-24 12:40:33 +00002657 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002658}
2659
Nate Begeman9008ca62009-04-27 18:41:29 +00002660bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002661 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002662 N->getMask(M);
2663 return ::isPSHUFLWMask(M, N->getValueType(0));
2664}
2665
Nate Begemana09008b2009-10-19 02:17:23 +00002666/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2667/// is suitable for input to PALIGNR.
2668static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2669 bool hasSSSE3) {
2670 int i, e = VT.getVectorNumElements();
2671
2672 // Do not handle v2i64 / v2f64 shuffles with palignr.
2673 if (e < 4 || !hasSSSE3)
2674 return false;
2675
2676 for (i = 0; i != e; ++i)
2677 if (Mask[i] >= 0)
2678 break;
2679
2680 // All undef, not a palignr.
2681 if (i == e)
2682 return false;
2683
2684 // Determine if it's ok to perform a palignr with only the LHS, since we
2685 // don't have access to the actual shuffle elements to see if RHS is undef.
2686 bool Unary = Mask[i] < (int)e;
2687 bool NeedsUnary = false;
2688
2689 int s = Mask[i] - i;
2690
2691 // Check the rest of the elements to see if they are consecutive.
2692 for (++i; i != e; ++i) {
2693 int m = Mask[i];
2694 if (m < 0)
2695 continue;
2696
2697 Unary = Unary && (m < (int)e);
2698 NeedsUnary = NeedsUnary || (m < s);
2699
2700 if (NeedsUnary && !Unary)
2701 return false;
2702 if (Unary && m != ((s+i) & (e-1)))
2703 return false;
2704 if (!Unary && m != (s+i))
2705 return false;
2706 }
2707 return true;
2708}
2709
2710bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2711 SmallVector<int, 8> M;
2712 N->getMask(M);
2713 return ::isPALIGNRMask(M, N->getValueType(0), true);
2714}
2715
Evan Cheng14aed5e2006-03-24 01:18:28 +00002716/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2717/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002718static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002719 int NumElems = VT.getVectorNumElements();
2720 if (NumElems != 2 && NumElems != 4)
2721 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002722
Nate Begeman9008ca62009-04-27 18:41:29 +00002723 int Half = NumElems / 2;
2724 for (int i = 0; i < Half; ++i)
2725 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002726 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002727 for (int i = Half; i < NumElems; ++i)
2728 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002729 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002730
Evan Cheng14aed5e2006-03-24 01:18:28 +00002731 return true;
2732}
2733
Nate Begeman9008ca62009-04-27 18:41:29 +00002734bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2735 SmallVector<int, 8> M;
2736 N->getMask(M);
2737 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002738}
2739
Evan Cheng213d2cf2007-05-17 18:45:50 +00002740/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002741/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2742/// half elements to come from vector 1 (which would equal the dest.) and
2743/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002744static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002745 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002746
2747 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002748 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002749
Nate Begeman9008ca62009-04-27 18:41:29 +00002750 int Half = NumElems / 2;
2751 for (int i = 0; i < Half; ++i)
2752 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002753 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002754 for (int i = Half; i < NumElems; ++i)
2755 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002756 return false;
2757 return true;
2758}
2759
Nate Begeman9008ca62009-04-27 18:41:29 +00002760static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2761 SmallVector<int, 8> M;
2762 N->getMask(M);
2763 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002764}
2765
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002766/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2767/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002768bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2769 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002770 return false;
2771
Evan Cheng2064a2b2006-03-28 06:50:32 +00002772 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002773 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2774 isUndefOrEqual(N->getMaskElt(1), 7) &&
2775 isUndefOrEqual(N->getMaskElt(2), 2) &&
2776 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002777}
2778
Nate Begeman0b10b912009-11-07 23:17:15 +00002779/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2780/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2781/// <2, 3, 2, 3>
2782bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2783 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2784
2785 if (NumElems != 4)
2786 return false;
2787
2788 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2789 isUndefOrEqual(N->getMaskElt(1), 3) &&
2790 isUndefOrEqual(N->getMaskElt(2), 2) &&
2791 isUndefOrEqual(N->getMaskElt(3), 3);
2792}
2793
Evan Cheng5ced1d82006-04-06 23:23:56 +00002794/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2795/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002796bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2797 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002798
Evan Cheng5ced1d82006-04-06 23:23:56 +00002799 if (NumElems != 2 && NumElems != 4)
2800 return false;
2801
Evan Chengc5cdff22006-04-07 21:53:05 +00002802 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002803 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002804 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002805
Evan Chengc5cdff22006-04-07 21:53:05 +00002806 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002807 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002808 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002809
2810 return true;
2811}
2812
Nate Begeman0b10b912009-11-07 23:17:15 +00002813/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2814/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2815bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002816 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002817
Evan Cheng5ced1d82006-04-06 23:23:56 +00002818 if (NumElems != 2 && NumElems != 4)
2819 return false;
2820
Evan Chengc5cdff22006-04-07 21:53:05 +00002821 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002822 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002823 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002824
Nate Begeman9008ca62009-04-27 18:41:29 +00002825 for (unsigned i = 0; i < NumElems/2; ++i)
2826 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002827 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002828
2829 return true;
2830}
2831
Evan Cheng0038e592006-03-28 00:39:58 +00002832/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2833/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002834static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002835 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002836 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002837 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002838 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002839
Nate Begeman9008ca62009-04-27 18:41:29 +00002840 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2841 int BitI = Mask[i];
2842 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002843 if (!isUndefOrEqual(BitI, j))
2844 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002845 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002846 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002847 return false;
2848 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002849 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002850 return false;
2851 }
Evan Cheng0038e592006-03-28 00:39:58 +00002852 }
Evan Cheng0038e592006-03-28 00:39:58 +00002853 return true;
2854}
2855
Nate Begeman9008ca62009-04-27 18:41:29 +00002856bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2857 SmallVector<int, 8> M;
2858 N->getMask(M);
2859 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002860}
2861
Evan Cheng4fcb9222006-03-28 02:43:26 +00002862/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2863/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002864static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002865 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002866 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002867 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002868 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002869
Nate Begeman9008ca62009-04-27 18:41:29 +00002870 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2871 int BitI = Mask[i];
2872 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002873 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002874 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002875 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002876 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002877 return false;
2878 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002879 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002880 return false;
2881 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002882 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002883 return true;
2884}
2885
Nate Begeman9008ca62009-04-27 18:41:29 +00002886bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2887 SmallVector<int, 8> M;
2888 N->getMask(M);
2889 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002890}
2891
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002892/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2893/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2894/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002895static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002896 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002897 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002898 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002899
Nate Begeman9008ca62009-04-27 18:41:29 +00002900 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2901 int BitI = Mask[i];
2902 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002903 if (!isUndefOrEqual(BitI, j))
2904 return false;
2905 if (!isUndefOrEqual(BitI1, j))
2906 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002907 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002908 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002909}
2910
Nate Begeman9008ca62009-04-27 18:41:29 +00002911bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2912 SmallVector<int, 8> M;
2913 N->getMask(M);
2914 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2915}
2916
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002917/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2918/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2919/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002920static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002921 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002922 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2923 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002924
Nate Begeman9008ca62009-04-27 18:41:29 +00002925 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2926 int BitI = Mask[i];
2927 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002928 if (!isUndefOrEqual(BitI, j))
2929 return false;
2930 if (!isUndefOrEqual(BitI1, j))
2931 return false;
2932 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002933 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002934}
2935
Nate Begeman9008ca62009-04-27 18:41:29 +00002936bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2937 SmallVector<int, 8> M;
2938 N->getMask(M);
2939 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2940}
2941
Evan Cheng017dcc62006-04-21 01:05:10 +00002942/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2943/// specifies a shuffle of elements that is suitable for input to MOVSS,
2944/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002945static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002946 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002947 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002948
2949 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002950
Nate Begeman9008ca62009-04-27 18:41:29 +00002951 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002952 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002953
Nate Begeman9008ca62009-04-27 18:41:29 +00002954 for (int i = 1; i < NumElts; ++i)
2955 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002956 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002957
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002958 return true;
2959}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002960
Nate Begeman9008ca62009-04-27 18:41:29 +00002961bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2962 SmallVector<int, 8> M;
2963 N->getMask(M);
2964 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002965}
2966
Evan Cheng017dcc62006-04-21 01:05:10 +00002967/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2968/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002969/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002970static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002971 bool V2IsSplat = false, bool V2IsUndef = false) {
2972 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002973 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002974 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002975
Nate Begeman9008ca62009-04-27 18:41:29 +00002976 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002977 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002978
Nate Begeman9008ca62009-04-27 18:41:29 +00002979 for (int i = 1; i < NumOps; ++i)
2980 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2981 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2982 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002983 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002984
Evan Cheng39623da2006-04-20 08:58:49 +00002985 return true;
2986}
2987
Nate Begeman9008ca62009-04-27 18:41:29 +00002988static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002989 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002990 SmallVector<int, 8> M;
2991 N->getMask(M);
2992 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002993}
2994
Evan Chengd9539472006-04-14 21:59:03 +00002995/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2996/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002997bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2998 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002999 return false;
3000
3001 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003002 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003003 int Elt = N->getMaskElt(i);
3004 if (Elt >= 0 && Elt != 1)
3005 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003006 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003007
3008 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003009 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003010 int Elt = N->getMaskElt(i);
3011 if (Elt >= 0 && Elt != 3)
3012 return false;
3013 if (Elt == 3)
3014 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003015 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003016 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003017 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003018 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003019}
3020
3021/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3022/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003023bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3024 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003025 return false;
3026
3027 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003028 for (unsigned i = 0; i < 2; ++i)
3029 if (N->getMaskElt(i) > 0)
3030 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003031
3032 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003033 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003034 int Elt = N->getMaskElt(i);
3035 if (Elt >= 0 && Elt != 2)
3036 return false;
3037 if (Elt == 2)
3038 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003039 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003040 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003041 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003042}
3043
Evan Cheng0b457f02008-09-25 20:50:48 +00003044/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3045/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003046bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3047 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003048
Nate Begeman9008ca62009-04-27 18:41:29 +00003049 for (int i = 0; i < e; ++i)
3050 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003051 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003052 for (int i = 0; i < e; ++i)
3053 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003054 return false;
3055 return true;
3056}
3057
Evan Cheng63d33002006-03-22 08:01:21 +00003058/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003059/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003060unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003061 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3062 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3063
Evan Chengb9df0ca2006-03-22 02:53:00 +00003064 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3065 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003066 for (int i = 0; i < NumOperands; ++i) {
3067 int Val = SVOp->getMaskElt(NumOperands-i-1);
3068 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003069 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003070 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003071 if (i != NumOperands - 1)
3072 Mask <<= Shift;
3073 }
Evan Cheng63d33002006-03-22 08:01:21 +00003074 return Mask;
3075}
3076
Evan Cheng506d3df2006-03-29 23:07:14 +00003077/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003078/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003079unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003080 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003081 unsigned Mask = 0;
3082 // 8 nodes, but we only care about the last 4.
3083 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003084 int Val = SVOp->getMaskElt(i);
3085 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003086 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003087 if (i != 4)
3088 Mask <<= 2;
3089 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003090 return Mask;
3091}
3092
3093/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003094/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003095unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003096 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003097 unsigned Mask = 0;
3098 // 8 nodes, but we only care about the first 4.
3099 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003100 int Val = SVOp->getMaskElt(i);
3101 if (Val >= 0)
3102 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003103 if (i != 0)
3104 Mask <<= 2;
3105 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003106 return Mask;
3107}
3108
Nate Begemana09008b2009-10-19 02:17:23 +00003109/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3110/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3111unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3112 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3113 EVT VVT = N->getValueType(0);
3114 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3115 int Val = 0;
3116
3117 unsigned i, e;
3118 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3119 Val = SVOp->getMaskElt(i);
3120 if (Val >= 0)
3121 break;
3122 }
3123 return (Val - i) * EltSize;
3124}
3125
Evan Cheng37b73872009-07-30 08:33:02 +00003126/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3127/// constant +0.0.
3128bool X86::isZeroNode(SDValue Elt) {
3129 return ((isa<ConstantSDNode>(Elt) &&
3130 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3131 (isa<ConstantFPSDNode>(Elt) &&
3132 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3133}
3134
Nate Begeman9008ca62009-04-27 18:41:29 +00003135/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3136/// their permute mask.
3137static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3138 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003139 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003140 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003141 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003142
Nate Begeman5a5ca152009-04-29 05:20:52 +00003143 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003144 int idx = SVOp->getMaskElt(i);
3145 if (idx < 0)
3146 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003147 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003148 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003149 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003150 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003151 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003152 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3153 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003154}
3155
Evan Cheng779ccea2007-12-07 21:30:01 +00003156/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3157/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003158static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003159 unsigned NumElems = VT.getVectorNumElements();
3160 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003161 int idx = Mask[i];
3162 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003163 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003164 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003165 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003166 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003167 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003168 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003169}
3170
Evan Cheng533a0aa2006-04-19 20:35:22 +00003171/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3172/// match movhlps. The lower half elements should come from upper half of
3173/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003174/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003175static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3176 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003177 return false;
3178 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003179 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003180 return false;
3181 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003183 return false;
3184 return true;
3185}
3186
Evan Cheng5ced1d82006-04-06 23:23:56 +00003187/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003188/// is promoted to a vector. It also returns the LoadSDNode by reference if
3189/// required.
3190static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003191 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3192 return false;
3193 N = N->getOperand(0).getNode();
3194 if (!ISD::isNON_EXTLoad(N))
3195 return false;
3196 if (LD)
3197 *LD = cast<LoadSDNode>(N);
3198 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003199}
3200
Evan Cheng533a0aa2006-04-19 20:35:22 +00003201/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3202/// match movlp{s|d}. The lower half elements should come from lower half of
3203/// V1 (and in order), and the upper half elements should come from the upper
3204/// half of V2 (and in order). And since V1 will become the source of the
3205/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003206static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3207 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003208 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003209 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003210 // Is V2 is a vector load, don't do this transformation. We will try to use
3211 // load folding shufps op.
3212 if (ISD::isNON_EXTLoad(V2))
3213 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003214
Nate Begeman5a5ca152009-04-29 05:20:52 +00003215 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003216
Evan Cheng533a0aa2006-04-19 20:35:22 +00003217 if (NumElems != 2 && NumElems != 4)
3218 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003219 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003220 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003221 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003222 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003223 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003224 return false;
3225 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003226}
3227
Evan Cheng39623da2006-04-20 08:58:49 +00003228/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3229/// all the same.
3230static bool isSplatVector(SDNode *N) {
3231 if (N->getOpcode() != ISD::BUILD_VECTOR)
3232 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003233
Dan Gohman475871a2008-07-27 21:46:04 +00003234 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003235 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3236 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003237 return false;
3238 return true;
3239}
3240
Evan Cheng213d2cf2007-05-17 18:45:50 +00003241/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003242/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003243/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003244static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003245 SDValue V1 = N->getOperand(0);
3246 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003247 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3248 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003249 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003250 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003251 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003252 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3253 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003254 if (Opc != ISD::BUILD_VECTOR ||
3255 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003256 return false;
3257 } else if (Idx >= 0) {
3258 unsigned Opc = V1.getOpcode();
3259 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3260 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003261 if (Opc != ISD::BUILD_VECTOR ||
3262 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003263 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003264 }
3265 }
3266 return true;
3267}
3268
3269/// getZeroVector - Returns a vector of specified type with all zero elements.
3270///
Owen Andersone50ed302009-08-10 22:56:29 +00003271static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003272 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003273 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003274
Chris Lattner8a594482007-11-25 00:24:49 +00003275 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3276 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003277 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003278 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003279 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3280 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003281 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003282 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3283 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003284 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003285 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3286 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003287 }
Dale Johannesenace16102009-02-03 19:33:06 +00003288 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003289}
3290
Chris Lattner8a594482007-11-25 00:24:49 +00003291/// getOnesVector - Returns a vector of specified type with all bits set.
3292///
Owen Andersone50ed302009-08-10 22:56:29 +00003293static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003294 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003295
Chris Lattner8a594482007-11-25 00:24:49 +00003296 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3297 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003298 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003299 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003300 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003301 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003302 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003303 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003304 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003305}
3306
3307
Evan Cheng39623da2006-04-20 08:58:49 +00003308/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3309/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003310static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003311 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003312 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003313
Evan Cheng39623da2006-04-20 08:58:49 +00003314 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003315 SmallVector<int, 8> MaskVec;
3316 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003317
Nate Begeman5a5ca152009-04-29 05:20:52 +00003318 for (unsigned i = 0; i != NumElems; ++i) {
3319 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003320 MaskVec[i] = NumElems;
3321 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003322 }
Evan Cheng39623da2006-04-20 08:58:49 +00003323 }
Evan Cheng39623da2006-04-20 08:58:49 +00003324 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003325 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3326 SVOp->getOperand(1), &MaskVec[0]);
3327 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003328}
3329
Evan Cheng017dcc62006-04-21 01:05:10 +00003330/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3331/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003332static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003333 SDValue V2) {
3334 unsigned NumElems = VT.getVectorNumElements();
3335 SmallVector<int, 8> Mask;
3336 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003337 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003338 Mask.push_back(i);
3339 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003340}
3341
Nate Begeman9008ca62009-04-27 18:41:29 +00003342/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003343static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003344 SDValue V2) {
3345 unsigned NumElems = VT.getVectorNumElements();
3346 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003347 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003348 Mask.push_back(i);
3349 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003350 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003351 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003352}
3353
Nate Begeman9008ca62009-04-27 18:41:29 +00003354/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003355static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003356 SDValue V2) {
3357 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003358 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003359 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003360 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003361 Mask.push_back(i + Half);
3362 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003363 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003364 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003365}
3366
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003367/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003368static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003369 bool HasSSE2) {
3370 if (SV->getValueType(0).getVectorNumElements() <= 4)
3371 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003372
Owen Anderson825b72b2009-08-11 20:47:22 +00003373 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003374 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003375 DebugLoc dl = SV->getDebugLoc();
3376 SDValue V1 = SV->getOperand(0);
3377 int NumElems = VT.getVectorNumElements();
3378 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003379
Nate Begeman9008ca62009-04-27 18:41:29 +00003380 // unpack elements to the correct location
3381 while (NumElems > 4) {
3382 if (EltNo < NumElems/2) {
3383 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3384 } else {
3385 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3386 EltNo -= NumElems/2;
3387 }
3388 NumElems >>= 1;
3389 }
Eric Christopherfd179292009-08-27 18:07:15 +00003390
Nate Begeman9008ca62009-04-27 18:41:29 +00003391 // Perform the splat.
3392 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003393 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003394 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3395 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003396}
3397
Evan Chengba05f722006-04-21 23:03:30 +00003398/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003399/// vector of zero or undef vector. This produces a shuffle where the low
3400/// element of V2 is swizzled into the zero/undef vector, landing at element
3401/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003402static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003403 bool isZero, bool HasSSE2,
3404 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003405 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003406 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003407 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3408 unsigned NumElems = VT.getVectorNumElements();
3409 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003410 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 // If this is the insertion idx, put the low elt of V2 here.
3412 MaskVec.push_back(i == Idx ? NumElems : i);
3413 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003414}
3415
Evan Chengf26ffe92008-05-29 08:22:04 +00003416/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3417/// a shuffle that is zero.
3418static
Nate Begeman9008ca62009-04-27 18:41:29 +00003419unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3420 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003421 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003422 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003423 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003424 int Idx = SVOp->getMaskElt(Index);
3425 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003426 ++NumZeros;
3427 continue;
3428 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003429 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003430 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003431 ++NumZeros;
3432 else
3433 break;
3434 }
3435 return NumZeros;
3436}
3437
3438/// isVectorShift - Returns true if the shuffle can be implemented as a
3439/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003440/// FIXME: split into pslldqi, psrldqi, palignr variants.
3441static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003442 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003443 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003444
3445 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003446 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003447 if (!NumZeros) {
3448 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003449 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003450 if (!NumZeros)
3451 return false;
3452 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003453 bool SeenV1 = false;
3454 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003455 for (int i = NumZeros; i < NumElems; ++i) {
3456 int Val = isLeft ? (i - NumZeros) : i;
3457 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3458 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003459 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003460 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003461 SeenV1 = true;
3462 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003463 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003464 SeenV2 = true;
3465 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003466 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003467 return false;
3468 }
3469 if (SeenV1 && SeenV2)
3470 return false;
3471
Nate Begeman9008ca62009-04-27 18:41:29 +00003472 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003473 ShAmt = NumZeros;
3474 return true;
3475}
3476
3477
Evan Chengc78d3b42006-04-24 18:01:45 +00003478/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3479///
Dan Gohman475871a2008-07-27 21:46:04 +00003480static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003481 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003482 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003483 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003484 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003485
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003486 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003487 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003488 bool First = true;
3489 for (unsigned i = 0; i < 16; ++i) {
3490 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3491 if (ThisIsNonZero && First) {
3492 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003494 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003495 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003496 First = false;
3497 }
3498
3499 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003500 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003501 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3502 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003503 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003504 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003505 }
3506 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003507 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3508 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3509 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003510 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003511 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003512 } else
3513 ThisElt = LastElt;
3514
Gabor Greifba36cb52008-08-28 21:40:38 +00003515 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003516 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003517 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003518 }
3519 }
3520
Owen Anderson825b72b2009-08-11 20:47:22 +00003521 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003522}
3523
Bill Wendlinga348c562007-03-22 18:42:45 +00003524/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003525///
Dan Gohman475871a2008-07-27 21:46:04 +00003526static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003527 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003528 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003529 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003530 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003531
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003532 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003533 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003534 bool First = true;
3535 for (unsigned i = 0; i < 8; ++i) {
3536 bool isNonZero = (NonZeros & (1 << i)) != 0;
3537 if (isNonZero) {
3538 if (First) {
3539 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003540 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003541 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003542 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003543 First = false;
3544 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003545 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003546 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003547 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003548 }
3549 }
3550
3551 return V;
3552}
3553
Evan Chengf26ffe92008-05-29 08:22:04 +00003554/// getVShift - Return a vector logical shift node.
3555///
Owen Andersone50ed302009-08-10 22:56:29 +00003556static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003557 unsigned NumBits, SelectionDAG &DAG,
3558 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003559 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003560 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003561 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003562 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3563 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3564 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003565 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003566}
3567
Dan Gohman475871a2008-07-27 21:46:04 +00003568SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003569X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3570 SelectionDAG &DAG) {
3571
3572 // Check if the scalar load can be widened into a vector load. And if
3573 // the address is "base + cst" see if the cst can be "absorbed" into
3574 // the shuffle mask.
3575 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3576 SDValue Ptr = LD->getBasePtr();
3577 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3578 return SDValue();
3579 EVT PVT = LD->getValueType(0);
3580 if (PVT != MVT::i32 && PVT != MVT::f32)
3581 return SDValue();
3582
3583 int FI = -1;
3584 int64_t Offset = 0;
3585 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3586 FI = FINode->getIndex();
3587 Offset = 0;
3588 } else if (Ptr.getOpcode() == ISD::ADD &&
3589 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3590 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3591 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3592 Offset = Ptr.getConstantOperandVal(1);
3593 Ptr = Ptr.getOperand(0);
3594 } else {
3595 return SDValue();
3596 }
3597
3598 SDValue Chain = LD->getChain();
3599 // Make sure the stack object alignment is at least 16.
3600 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3601 if (DAG.InferPtrAlignment(Ptr) < 16) {
3602 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003603 // Can't change the alignment. FIXME: It's possible to compute
3604 // the exact stack offset and reference FI + adjust offset instead.
3605 // If someone *really* cares about this. That's the way to implement it.
3606 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003607 } else {
3608 MFI->setObjectAlignment(FI, 16);
3609 }
3610 }
3611
3612 // (Offset % 16) must be multiple of 4. Then address is then
3613 // Ptr + (Offset & ~15).
3614 if (Offset < 0)
3615 return SDValue();
3616 if ((Offset % 16) & 3)
3617 return SDValue();
3618 int64_t StartOffset = Offset & ~15;
3619 if (StartOffset)
3620 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3621 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3622
3623 int EltNo = (Offset - StartOffset) >> 2;
3624 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3625 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003626 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3627 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003628 // Canonicalize it to a v4i32 shuffle.
3629 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3630 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3631 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3632 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3633 }
3634
3635 return SDValue();
3636}
3637
Nate Begeman1449f292010-03-24 22:19:06 +00003638/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3639/// vector of type 'VT', see if the elements can be replaced by a single large
3640/// load which has the same value as a build_vector whose operands are 'elts'.
3641///
3642/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3643///
3644/// FIXME: we'd also like to handle the case where the last elements are zero
3645/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3646/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003647static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3648 DebugLoc &dl, SelectionDAG &DAG) {
3649 EVT EltVT = VT.getVectorElementType();
3650 unsigned NumElems = Elts.size();
3651
Nate Begemanfdea31a2010-03-24 20:49:50 +00003652 LoadSDNode *LDBase = NULL;
3653 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003654
3655 // For each element in the initializer, see if we've found a load or an undef.
3656 // If we don't find an initial load element, or later load elements are
3657 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003658 for (unsigned i = 0; i < NumElems; ++i) {
3659 SDValue Elt = Elts[i];
3660
3661 if (!Elt.getNode() ||
3662 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3663 return SDValue();
3664 if (!LDBase) {
3665 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3666 return SDValue();
3667 LDBase = cast<LoadSDNode>(Elt.getNode());
3668 LastLoadedElt = i;
3669 continue;
3670 }
3671 if (Elt.getOpcode() == ISD::UNDEF)
3672 continue;
3673
3674 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3675 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3676 return SDValue();
3677 LastLoadedElt = i;
3678 }
Nate Begeman1449f292010-03-24 22:19:06 +00003679
3680 // If we have found an entire vector of loads and undefs, then return a large
3681 // load of the entire vector width starting at the base pointer. If we found
3682 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003683 if (LastLoadedElt == NumElems - 1) {
3684 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3685 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3686 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3687 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3688 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3689 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3690 LDBase->isVolatile(), LDBase->isNonTemporal(),
3691 LDBase->getAlignment());
3692 } else if (NumElems == 4 && LastLoadedElt == 1) {
3693 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3694 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3695 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3696 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3697 }
3698 return SDValue();
3699}
3700
Evan Chengc3630942009-12-09 21:00:30 +00003701SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003702X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003703 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003704 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003705 if (ISD::isBuildVectorAllZeros(Op.getNode())
3706 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003707 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3708 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3709 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003711 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003712
Gabor Greifba36cb52008-08-28 21:40:38 +00003713 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003714 return getOnesVector(Op.getValueType(), DAG, dl);
3715 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003716 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003717
Owen Andersone50ed302009-08-10 22:56:29 +00003718 EVT VT = Op.getValueType();
3719 EVT ExtVT = VT.getVectorElementType();
3720 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003721
3722 unsigned NumElems = Op.getNumOperands();
3723 unsigned NumZero = 0;
3724 unsigned NumNonZero = 0;
3725 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003726 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003727 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003728 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003729 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003730 if (Elt.getOpcode() == ISD::UNDEF)
3731 continue;
3732 Values.insert(Elt);
3733 if (Elt.getOpcode() != ISD::Constant &&
3734 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003735 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003736 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003737 NumZero++;
3738 else {
3739 NonZeros |= (1 << i);
3740 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003741 }
3742 }
3743
Dan Gohman7f321562007-06-25 16:23:39 +00003744 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003745 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003746 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003747 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003748
Chris Lattner67f453a2008-03-09 05:42:06 +00003749 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003750 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003751 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003752 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003753
Chris Lattner62098042008-03-09 01:05:04 +00003754 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3755 // the value are obviously zero, truncate the value to i32 and do the
3756 // insertion that way. Only do this if the value is non-constant or if the
3757 // value is a constant being inserted into element 0. It is cheaper to do
3758 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003759 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003760 (!IsAllConstants || Idx == 0)) {
3761 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3762 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3764 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003765
Chris Lattner62098042008-03-09 01:05:04 +00003766 // Truncate the value (which may itself be a constant) to i32, and
3767 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003768 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003769 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003770 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3771 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003772
Chris Lattner62098042008-03-09 01:05:04 +00003773 // Now we have our 32-bit value zero extended in the low element of
3774 // a vector. If Idx != 0, swizzle it into place.
3775 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003776 SmallVector<int, 4> Mask;
3777 Mask.push_back(Idx);
3778 for (unsigned i = 1; i != VecElts; ++i)
3779 Mask.push_back(i);
3780 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003781 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003782 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003783 }
Dale Johannesenace16102009-02-03 19:33:06 +00003784 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003785 }
3786 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003787
Chris Lattner19f79692008-03-08 22:59:52 +00003788 // If we have a constant or non-constant insertion into the low element of
3789 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3790 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003791 // depending on what the source datatype is.
3792 if (Idx == 0) {
3793 if (NumZero == 0) {
3794 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003795 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3796 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003797 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3798 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3799 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3800 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3802 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3803 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003804 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3805 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3806 Subtarget->hasSSE2(), DAG);
3807 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3808 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003809 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003810
3811 // Is it a vector logical left shift?
3812 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003813 X86::isZeroNode(Op.getOperand(0)) &&
3814 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003815 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003816 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003817 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003818 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003819 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003820 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003821
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003822 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003823 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003824
Chris Lattner19f79692008-03-08 22:59:52 +00003825 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3826 // is a non-constant being inserted into an element other than the low one,
3827 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3828 // movd/movss) to move this into the low element, then shuffle it into
3829 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003830 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003831 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003832
Evan Cheng0db9fe62006-04-25 20:13:52 +00003833 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003834 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3835 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003836 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003837 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003838 MaskVec.push_back(i == Idx ? 0 : 1);
3839 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003840 }
3841 }
3842
Chris Lattner67f453a2008-03-09 05:42:06 +00003843 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003844 if (Values.size() == 1) {
3845 if (EVTBits == 32) {
3846 // Instead of a shuffle like this:
3847 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3848 // Check if it's possible to issue this instead.
3849 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3850 unsigned Idx = CountTrailingZeros_32(NonZeros);
3851 SDValue Item = Op.getOperand(Idx);
3852 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3853 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3854 }
Dan Gohman475871a2008-07-27 21:46:04 +00003855 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003856 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003857
Dan Gohmana3941172007-07-24 22:55:08 +00003858 // A vector full of immediates; various special cases are already
3859 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003860 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003861 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003862
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003863 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003864 if (EVTBits == 64) {
3865 if (NumNonZero == 1) {
3866 // One half is zero or undef.
3867 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003868 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003869 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003870 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3871 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003872 }
Dan Gohman475871a2008-07-27 21:46:04 +00003873 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003874 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003875
3876 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003877 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003878 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003879 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003880 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003881 }
3882
Bill Wendling826f36f2007-03-28 00:57:11 +00003883 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003884 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003885 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003886 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003887 }
3888
3889 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003890 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003891 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003892 if (NumElems == 4 && NumZero > 0) {
3893 for (unsigned i = 0; i < 4; ++i) {
3894 bool isZero = !(NonZeros & (1 << i));
3895 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003896 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003897 else
Dale Johannesenace16102009-02-03 19:33:06 +00003898 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003899 }
3900
3901 for (unsigned i = 0; i < 2; ++i) {
3902 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3903 default: break;
3904 case 0:
3905 V[i] = V[i*2]; // Must be a zero vector.
3906 break;
3907 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003908 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003909 break;
3910 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003911 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003912 break;
3913 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003914 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003915 break;
3916 }
3917 }
3918
Nate Begeman9008ca62009-04-27 18:41:29 +00003919 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003920 bool Reverse = (NonZeros & 0x3) == 2;
3921 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003922 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003923 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3924 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003925 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3926 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003927 }
3928
Nate Begemanfdea31a2010-03-24 20:49:50 +00003929 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3930 // Check for a build vector of consecutive loads.
3931 for (unsigned i = 0; i < NumElems; ++i)
3932 V[i] = Op.getOperand(i);
3933
3934 // Check for elements which are consecutive loads.
3935 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
3936 if (LD.getNode())
3937 return LD;
3938
3939 // For SSE 4.1, use inserts into undef.
3940 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003941 V[0] = DAG.getUNDEF(VT);
3942 for (unsigned i = 0; i < NumElems; ++i)
3943 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3944 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3945 Op.getOperand(i), DAG.getIntPtrConstant(i));
3946 return V[0];
3947 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00003948
3949 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00003950 // e.g. for v4f32
3951 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3952 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3953 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003954 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003955 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003956 NumElems >>= 1;
3957 while (NumElems != 0) {
3958 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003959 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003960 NumElems >>= 1;
3961 }
3962 return V[0];
3963 }
Dan Gohman475871a2008-07-27 21:46:04 +00003964 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003965}
3966
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003967SDValue
3968X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3969 // We support concatenate two MMX registers and place them in a MMX
3970 // register. This is better than doing a stack convert.
3971 DebugLoc dl = Op.getDebugLoc();
3972 EVT ResVT = Op.getValueType();
3973 assert(Op.getNumOperands() == 2);
3974 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3975 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3976 int Mask[2];
3977 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3978 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3979 InVec = Op.getOperand(1);
3980 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3981 unsigned NumElts = ResVT.getVectorNumElements();
3982 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3983 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3984 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3985 } else {
3986 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3987 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3988 Mask[0] = 0; Mask[1] = 2;
3989 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3990 }
3991 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3992}
3993
Nate Begemanb9a47b82009-02-23 08:49:38 +00003994// v8i16 shuffles - Prefer shuffles in the following order:
3995// 1. [all] pshuflw, pshufhw, optional move
3996// 2. [ssse3] 1 x pshufb
3997// 3. [ssse3] 2 x pshufb + 1 x por
3998// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003999static
Nate Begeman9008ca62009-04-27 18:41:29 +00004000SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
4001 SelectionDAG &DAG, X86TargetLowering &TLI) {
4002 SDValue V1 = SVOp->getOperand(0);
4003 SDValue V2 = SVOp->getOperand(1);
4004 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004005 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004006
Nate Begemanb9a47b82009-02-23 08:49:38 +00004007 // Determine if more than 1 of the words in each of the low and high quadwords
4008 // of the result come from the same quadword of one of the two inputs. Undef
4009 // mask values count as coming from any quadword, for better codegen.
4010 SmallVector<unsigned, 4> LoQuad(4);
4011 SmallVector<unsigned, 4> HiQuad(4);
4012 BitVector InputQuads(4);
4013 for (unsigned i = 0; i < 8; ++i) {
4014 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004015 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004016 MaskVals.push_back(EltIdx);
4017 if (EltIdx < 0) {
4018 ++Quad[0];
4019 ++Quad[1];
4020 ++Quad[2];
4021 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004022 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004023 }
4024 ++Quad[EltIdx / 4];
4025 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004026 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004027
Nate Begemanb9a47b82009-02-23 08:49:38 +00004028 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004029 unsigned MaxQuad = 1;
4030 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004031 if (LoQuad[i] > MaxQuad) {
4032 BestLoQuad = i;
4033 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004034 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004035 }
4036
Nate Begemanb9a47b82009-02-23 08:49:38 +00004037 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004038 MaxQuad = 1;
4039 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004040 if (HiQuad[i] > MaxQuad) {
4041 BestHiQuad = i;
4042 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004043 }
4044 }
4045
Nate Begemanb9a47b82009-02-23 08:49:38 +00004046 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004047 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004048 // single pshufb instruction is necessary. If There are more than 2 input
4049 // quads, disable the next transformation since it does not help SSSE3.
4050 bool V1Used = InputQuads[0] || InputQuads[1];
4051 bool V2Used = InputQuads[2] || InputQuads[3];
4052 if (TLI.getSubtarget()->hasSSSE3()) {
4053 if (InputQuads.count() == 2 && V1Used && V2Used) {
4054 BestLoQuad = InputQuads.find_first();
4055 BestHiQuad = InputQuads.find_next(BestLoQuad);
4056 }
4057 if (InputQuads.count() > 2) {
4058 BestLoQuad = -1;
4059 BestHiQuad = -1;
4060 }
4061 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004062
Nate Begemanb9a47b82009-02-23 08:49:38 +00004063 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4064 // the shuffle mask. If a quad is scored as -1, that means that it contains
4065 // words from all 4 input quadwords.
4066 SDValue NewV;
4067 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004068 SmallVector<int, 8> MaskV;
4069 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4070 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004071 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004072 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4073 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4074 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004075
Nate Begemanb9a47b82009-02-23 08:49:38 +00004076 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4077 // source words for the shuffle, to aid later transformations.
4078 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004079 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004080 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004081 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004082 if (idx != (int)i)
4083 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004084 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004085 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004086 AllWordsInNewV = false;
4087 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004088 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004089
Nate Begemanb9a47b82009-02-23 08:49:38 +00004090 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4091 if (AllWordsInNewV) {
4092 for (int i = 0; i != 8; ++i) {
4093 int idx = MaskVals[i];
4094 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004095 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004096 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004097 if ((idx != i) && idx < 4)
4098 pshufhw = false;
4099 if ((idx != i) && idx > 3)
4100 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004101 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004102 V1 = NewV;
4103 V2Used = false;
4104 BestLoQuad = 0;
4105 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004106 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004107
Nate Begemanb9a47b82009-02-23 08:49:38 +00004108 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4109 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004110 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004111 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004112 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004113 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004114 }
Eric Christopherfd179292009-08-27 18:07:15 +00004115
Nate Begemanb9a47b82009-02-23 08:49:38 +00004116 // If we have SSSE3, and all words of the result are from 1 input vector,
4117 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4118 // is present, fall back to case 4.
4119 if (TLI.getSubtarget()->hasSSSE3()) {
4120 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004121
Nate Begemanb9a47b82009-02-23 08:49:38 +00004122 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004123 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004124 // mask, and elements that come from V1 in the V2 mask, so that the two
4125 // results can be OR'd together.
4126 bool TwoInputs = V1Used && V2Used;
4127 for (unsigned i = 0; i != 8; ++i) {
4128 int EltIdx = MaskVals[i] * 2;
4129 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004130 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4131 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004132 continue;
4133 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004134 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4135 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004136 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004137 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004138 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004139 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004140 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004141 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004142 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004143
Nate Begemanb9a47b82009-02-23 08:49:38 +00004144 // Calculate the shuffle mask for the second input, shuffle it, and
4145 // OR it with the first shuffled input.
4146 pshufbMask.clear();
4147 for (unsigned i = 0; i != 8; ++i) {
4148 int EltIdx = MaskVals[i] * 2;
4149 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004150 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4151 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004152 continue;
4153 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004154 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4155 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004156 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004158 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004159 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004160 MVT::v16i8, &pshufbMask[0], 16));
4161 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4162 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004163 }
4164
4165 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4166 // and update MaskVals with new element order.
4167 BitVector InOrder(8);
4168 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004169 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004170 for (int i = 0; i != 4; ++i) {
4171 int idx = MaskVals[i];
4172 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004173 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004174 InOrder.set(i);
4175 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004176 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004177 InOrder.set(i);
4178 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004179 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004180 }
4181 }
4182 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004183 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004184 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004185 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004186 }
Eric Christopherfd179292009-08-27 18:07:15 +00004187
Nate Begemanb9a47b82009-02-23 08:49:38 +00004188 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4189 // and update MaskVals with the new element order.
4190 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004191 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004192 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004193 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004194 for (unsigned i = 4; i != 8; ++i) {
4195 int idx = MaskVals[i];
4196 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004197 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004198 InOrder.set(i);
4199 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004200 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004201 InOrder.set(i);
4202 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004203 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004204 }
4205 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004206 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004207 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004208 }
Eric Christopherfd179292009-08-27 18:07:15 +00004209
Nate Begemanb9a47b82009-02-23 08:49:38 +00004210 // In case BestHi & BestLo were both -1, which means each quadword has a word
4211 // from each of the four input quadwords, calculate the InOrder bitvector now
4212 // before falling through to the insert/extract cleanup.
4213 if (BestLoQuad == -1 && BestHiQuad == -1) {
4214 NewV = V1;
4215 for (int i = 0; i != 8; ++i)
4216 if (MaskVals[i] < 0 || MaskVals[i] == i)
4217 InOrder.set(i);
4218 }
Eric Christopherfd179292009-08-27 18:07:15 +00004219
Nate Begemanb9a47b82009-02-23 08:49:38 +00004220 // The other elements are put in the right place using pextrw and pinsrw.
4221 for (unsigned i = 0; i != 8; ++i) {
4222 if (InOrder[i])
4223 continue;
4224 int EltIdx = MaskVals[i];
4225 if (EltIdx < 0)
4226 continue;
4227 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004228 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004229 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004230 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004231 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004232 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004233 DAG.getIntPtrConstant(i));
4234 }
4235 return NewV;
4236}
4237
4238// v16i8 shuffles - Prefer shuffles in the following order:
4239// 1. [ssse3] 1 x pshufb
4240// 2. [ssse3] 2 x pshufb + 1 x por
4241// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4242static
Nate Begeman9008ca62009-04-27 18:41:29 +00004243SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4244 SelectionDAG &DAG, X86TargetLowering &TLI) {
4245 SDValue V1 = SVOp->getOperand(0);
4246 SDValue V2 = SVOp->getOperand(1);
4247 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004248 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004249 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004250
Nate Begemanb9a47b82009-02-23 08:49:38 +00004251 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004252 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004253 // present, fall back to case 3.
4254 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4255 bool V1Only = true;
4256 bool V2Only = true;
4257 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004258 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004259 if (EltIdx < 0)
4260 continue;
4261 if (EltIdx < 16)
4262 V2Only = false;
4263 else
4264 V1Only = false;
4265 }
Eric Christopherfd179292009-08-27 18:07:15 +00004266
Nate Begemanb9a47b82009-02-23 08:49:38 +00004267 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4268 if (TLI.getSubtarget()->hasSSSE3()) {
4269 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004270
Nate Begemanb9a47b82009-02-23 08:49:38 +00004271 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004272 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004273 //
4274 // Otherwise, we have elements from both input vectors, and must zero out
4275 // elements that come from V2 in the first mask, and V1 in the second mask
4276 // so that we can OR them together.
4277 bool TwoInputs = !(V1Only || V2Only);
4278 for (unsigned i = 0; i != 16; ++i) {
4279 int EltIdx = MaskVals[i];
4280 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004281 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004282 continue;
4283 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004284 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004285 }
4286 // If all the elements are from V2, assign it to V1 and return after
4287 // building the first pshufb.
4288 if (V2Only)
4289 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004290 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004291 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004292 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004293 if (!TwoInputs)
4294 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004295
Nate Begemanb9a47b82009-02-23 08:49:38 +00004296 // Calculate the shuffle mask for the second input, shuffle it, and
4297 // OR it with the first shuffled input.
4298 pshufbMask.clear();
4299 for (unsigned i = 0; i != 16; ++i) {
4300 int EltIdx = MaskVals[i];
4301 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004302 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004303 continue;
4304 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004305 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004306 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004307 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004308 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004309 MVT::v16i8, &pshufbMask[0], 16));
4310 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004311 }
Eric Christopherfd179292009-08-27 18:07:15 +00004312
Nate Begemanb9a47b82009-02-23 08:49:38 +00004313 // No SSSE3 - Calculate in place words and then fix all out of place words
4314 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4315 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004316 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4317 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004318 SDValue NewV = V2Only ? V2 : V1;
4319 for (int i = 0; i != 8; ++i) {
4320 int Elt0 = MaskVals[i*2];
4321 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004322
Nate Begemanb9a47b82009-02-23 08:49:38 +00004323 // This word of the result is all undef, skip it.
4324 if (Elt0 < 0 && Elt1 < 0)
4325 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004326
Nate Begemanb9a47b82009-02-23 08:49:38 +00004327 // This word of the result is already in the correct place, skip it.
4328 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4329 continue;
4330 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4331 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004332
Nate Begemanb9a47b82009-02-23 08:49:38 +00004333 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4334 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4335 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004336
4337 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4338 // using a single extract together, load it and store it.
4339 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004340 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004341 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004342 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004343 DAG.getIntPtrConstant(i));
4344 continue;
4345 }
4346
Nate Begemanb9a47b82009-02-23 08:49:38 +00004347 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004348 // source byte is not also odd, shift the extracted word left 8 bits
4349 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004350 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004351 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004352 DAG.getIntPtrConstant(Elt1 / 2));
4353 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004354 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004355 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004356 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004357 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4358 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004359 }
4360 // If Elt0 is defined, extract it from the appropriate source. If the
4361 // source byte is not also even, shift the extracted word right 8 bits. If
4362 // Elt1 was also defined, OR the extracted values together before
4363 // inserting them in the result.
4364 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004365 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004366 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4367 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004368 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004369 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004370 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004371 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4372 DAG.getConstant(0x00FF, MVT::i16));
4373 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004374 : InsElt0;
4375 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004376 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004377 DAG.getIntPtrConstant(i));
4378 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004379 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004380}
4381
Evan Cheng7a831ce2007-12-15 03:00:47 +00004382/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4383/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4384/// done when every pair / quad of shuffle mask elements point to elements in
4385/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004386/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4387static
Nate Begeman9008ca62009-04-27 18:41:29 +00004388SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4389 SelectionDAG &DAG,
4390 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004391 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004392 SDValue V1 = SVOp->getOperand(0);
4393 SDValue V2 = SVOp->getOperand(1);
4394 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004395 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004396 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004397 EVT MaskEltVT = MaskVT.getVectorElementType();
4398 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004399 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004400 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004401 case MVT::v4f32: NewVT = MVT::v2f64; break;
4402 case MVT::v4i32: NewVT = MVT::v2i64; break;
4403 case MVT::v8i16: NewVT = MVT::v4i32; break;
4404 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004405 }
4406
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004407 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004408 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004409 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004410 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004411 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004412 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004413 int Scale = NumElems / NewWidth;
4414 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004415 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004416 int StartIdx = -1;
4417 for (int j = 0; j < Scale; ++j) {
4418 int EltIdx = SVOp->getMaskElt(i+j);
4419 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004420 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004421 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004422 StartIdx = EltIdx - (EltIdx % Scale);
4423 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004424 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004425 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004426 if (StartIdx == -1)
4427 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004428 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004429 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004430 }
4431
Dale Johannesenace16102009-02-03 19:33:06 +00004432 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4433 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004434 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004435}
4436
Evan Chengd880b972008-05-09 21:53:03 +00004437/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004438///
Owen Andersone50ed302009-08-10 22:56:29 +00004439static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004440 SDValue SrcOp, SelectionDAG &DAG,
4441 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004442 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004443 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004444 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004445 LD = dyn_cast<LoadSDNode>(SrcOp);
4446 if (!LD) {
4447 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4448 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004449 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4450 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004451 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4452 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004453 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004454 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004455 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004456 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4457 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4458 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4459 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004460 SrcOp.getOperand(0)
4461 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004462 }
4463 }
4464 }
4465
Dale Johannesenace16102009-02-03 19:33:06 +00004466 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4467 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004468 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004469 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004470}
4471
Evan Chengace3c172008-07-22 21:13:36 +00004472/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4473/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004474static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004475LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4476 SDValue V1 = SVOp->getOperand(0);
4477 SDValue V2 = SVOp->getOperand(1);
4478 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004479 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004480
Evan Chengace3c172008-07-22 21:13:36 +00004481 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004482 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004483 SmallVector<int, 8> Mask1(4U, -1);
4484 SmallVector<int, 8> PermMask;
4485 SVOp->getMask(PermMask);
4486
Evan Chengace3c172008-07-22 21:13:36 +00004487 unsigned NumHi = 0;
4488 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004489 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004490 int Idx = PermMask[i];
4491 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004492 Locs[i] = std::make_pair(-1, -1);
4493 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004494 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4495 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004496 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004497 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004498 NumLo++;
4499 } else {
4500 Locs[i] = std::make_pair(1, NumHi);
4501 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004502 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004503 NumHi++;
4504 }
4505 }
4506 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004507
Evan Chengace3c172008-07-22 21:13:36 +00004508 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004509 // If no more than two elements come from either vector. This can be
4510 // implemented with two shuffles. First shuffle gather the elements.
4511 // The second shuffle, which takes the first shuffle as both of its
4512 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004513 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004514
Nate Begeman9008ca62009-04-27 18:41:29 +00004515 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004516
Evan Chengace3c172008-07-22 21:13:36 +00004517 for (unsigned i = 0; i != 4; ++i) {
4518 if (Locs[i].first == -1)
4519 continue;
4520 else {
4521 unsigned Idx = (i < 2) ? 0 : 4;
4522 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004523 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004524 }
4525 }
4526
Nate Begeman9008ca62009-04-27 18:41:29 +00004527 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004528 } else if (NumLo == 3 || NumHi == 3) {
4529 // Otherwise, we must have three elements from one vector, call it X, and
4530 // one element from the other, call it Y. First, use a shufps to build an
4531 // intermediate vector with the one element from Y and the element from X
4532 // that will be in the same half in the final destination (the indexes don't
4533 // matter). Then, use a shufps to build the final vector, taking the half
4534 // containing the element from Y from the intermediate, and the other half
4535 // from X.
4536 if (NumHi == 3) {
4537 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004538 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004539 std::swap(V1, V2);
4540 }
4541
4542 // Find the element from V2.
4543 unsigned HiIndex;
4544 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004545 int Val = PermMask[HiIndex];
4546 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004547 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004548 if (Val >= 4)
4549 break;
4550 }
4551
Nate Begeman9008ca62009-04-27 18:41:29 +00004552 Mask1[0] = PermMask[HiIndex];
4553 Mask1[1] = -1;
4554 Mask1[2] = PermMask[HiIndex^1];
4555 Mask1[3] = -1;
4556 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004557
4558 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004559 Mask1[0] = PermMask[0];
4560 Mask1[1] = PermMask[1];
4561 Mask1[2] = HiIndex & 1 ? 6 : 4;
4562 Mask1[3] = HiIndex & 1 ? 4 : 6;
4563 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004564 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004565 Mask1[0] = HiIndex & 1 ? 2 : 0;
4566 Mask1[1] = HiIndex & 1 ? 0 : 2;
4567 Mask1[2] = PermMask[2];
4568 Mask1[3] = PermMask[3];
4569 if (Mask1[2] >= 0)
4570 Mask1[2] += 4;
4571 if (Mask1[3] >= 0)
4572 Mask1[3] += 4;
4573 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004574 }
Evan Chengace3c172008-07-22 21:13:36 +00004575 }
4576
4577 // Break it into (shuffle shuffle_hi, shuffle_lo).
4578 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004579 SmallVector<int,8> LoMask(4U, -1);
4580 SmallVector<int,8> HiMask(4U, -1);
4581
4582 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004583 unsigned MaskIdx = 0;
4584 unsigned LoIdx = 0;
4585 unsigned HiIdx = 2;
4586 for (unsigned i = 0; i != 4; ++i) {
4587 if (i == 2) {
4588 MaskPtr = &HiMask;
4589 MaskIdx = 1;
4590 LoIdx = 0;
4591 HiIdx = 2;
4592 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004593 int Idx = PermMask[i];
4594 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004595 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004596 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004597 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004598 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004599 LoIdx++;
4600 } else {
4601 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004602 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004603 HiIdx++;
4604 }
4605 }
4606
Nate Begeman9008ca62009-04-27 18:41:29 +00004607 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4608 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4609 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004610 for (unsigned i = 0; i != 4; ++i) {
4611 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004612 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004613 } else {
4614 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004615 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004616 }
4617 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004618 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004619}
4620
Dan Gohman475871a2008-07-27 21:46:04 +00004621SDValue
4622X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004623 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004624 SDValue V1 = Op.getOperand(0);
4625 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004626 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004627 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004628 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004629 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004630 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4631 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004632 bool V1IsSplat = false;
4633 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004634
Nate Begeman9008ca62009-04-27 18:41:29 +00004635 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004636 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004637
Nate Begeman9008ca62009-04-27 18:41:29 +00004638 // Promote splats to v4f32.
4639 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004640 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004641 return Op;
4642 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004643 }
4644
Evan Cheng7a831ce2007-12-15 03:00:47 +00004645 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4646 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004647 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004648 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004649 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004650 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004651 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004652 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004653 // FIXME: Figure out a cleaner way to do this.
4654 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004655 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004656 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004657 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004658 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4659 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4660 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004661 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004662 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004663 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4664 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004665 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004666 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004667 }
4668 }
Eric Christopherfd179292009-08-27 18:07:15 +00004669
Nate Begeman9008ca62009-04-27 18:41:29 +00004670 if (X86::isPSHUFDMask(SVOp))
4671 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004672
Evan Chengf26ffe92008-05-29 08:22:04 +00004673 // Check if this can be converted into a logical shift.
4674 bool isLeft = false;
4675 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004676 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004677 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004678 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004679 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004680 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004681 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004682 EVT EltVT = VT.getVectorElementType();
4683 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004684 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004685 }
Eric Christopherfd179292009-08-27 18:07:15 +00004686
Nate Begeman9008ca62009-04-27 18:41:29 +00004687 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004688 if (V1IsUndef)
4689 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004690 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004691 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004692 if (!isMMX)
4693 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004694 }
Eric Christopherfd179292009-08-27 18:07:15 +00004695
Nate Begeman9008ca62009-04-27 18:41:29 +00004696 // FIXME: fold these into legal mask.
4697 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4698 X86::isMOVSLDUPMask(SVOp) ||
4699 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004700 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004701 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004702 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004703
Nate Begeman9008ca62009-04-27 18:41:29 +00004704 if (ShouldXformToMOVHLPS(SVOp) ||
4705 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4706 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004707
Evan Chengf26ffe92008-05-29 08:22:04 +00004708 if (isShift) {
4709 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004710 EVT EltVT = VT.getVectorElementType();
4711 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004712 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004713 }
Eric Christopherfd179292009-08-27 18:07:15 +00004714
Evan Cheng9eca5e82006-10-25 21:49:50 +00004715 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004716 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4717 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004718 V1IsSplat = isSplatVector(V1.getNode());
4719 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004720
Chris Lattner8a594482007-11-25 00:24:49 +00004721 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004722 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004723 Op = CommuteVectorShuffle(SVOp, DAG);
4724 SVOp = cast<ShuffleVectorSDNode>(Op);
4725 V1 = SVOp->getOperand(0);
4726 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004727 std::swap(V1IsSplat, V2IsSplat);
4728 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004729 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004730 }
4731
Nate Begeman9008ca62009-04-27 18:41:29 +00004732 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4733 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004734 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004735 return V1;
4736 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4737 // the instruction selector will not match, so get a canonical MOVL with
4738 // swapped operands to undo the commute.
4739 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004740 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004741
Nate Begeman9008ca62009-04-27 18:41:29 +00004742 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4743 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4744 X86::isUNPCKLMask(SVOp) ||
4745 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004746 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004747
Evan Cheng9bbbb982006-10-25 20:48:19 +00004748 if (V2IsSplat) {
4749 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004750 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004751 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004752 SDValue NewMask = NormalizeMask(SVOp, DAG);
4753 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4754 if (NSVOp != SVOp) {
4755 if (X86::isUNPCKLMask(NSVOp, true)) {
4756 return NewMask;
4757 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4758 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004759 }
4760 }
4761 }
4762
Evan Cheng9eca5e82006-10-25 21:49:50 +00004763 if (Commuted) {
4764 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004765 // FIXME: this seems wrong.
4766 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4767 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4768 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4769 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4770 X86::isUNPCKLMask(NewSVOp) ||
4771 X86::isUNPCKHMask(NewSVOp))
4772 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004773 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004774
Nate Begemanb9a47b82009-02-23 08:49:38 +00004775 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004776
4777 // Normalize the node to match x86 shuffle ops if needed
4778 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4779 return CommuteVectorShuffle(SVOp, DAG);
4780
4781 // Check for legal shuffle and return?
4782 SmallVector<int, 16> PermMask;
4783 SVOp->getMask(PermMask);
4784 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004785 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004786
Evan Cheng14b32e12007-12-11 01:46:18 +00004787 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004788 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004789 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004790 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004791 return NewOp;
4792 }
4793
Owen Anderson825b72b2009-08-11 20:47:22 +00004794 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004795 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004796 if (NewOp.getNode())
4797 return NewOp;
4798 }
Eric Christopherfd179292009-08-27 18:07:15 +00004799
Evan Chengace3c172008-07-22 21:13:36 +00004800 // Handle all 4 wide cases with a number of shuffles except for MMX.
4801 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004802 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004803
Dan Gohman475871a2008-07-27 21:46:04 +00004804 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004805}
4806
Dan Gohman475871a2008-07-27 21:46:04 +00004807SDValue
4808X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004809 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004810 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004811 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004812 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004813 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004814 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004815 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004816 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004817 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004818 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004819 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4820 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4821 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004822 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4823 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004824 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004825 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004826 Op.getOperand(0)),
4827 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004828 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004829 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004830 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004831 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004832 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004833 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004834 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4835 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004836 // result has a single use which is a store or a bitcast to i32. And in
4837 // the case of a store, it's not worth it if the index is a constant 0,
4838 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004839 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004840 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004841 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004842 if ((User->getOpcode() != ISD::STORE ||
4843 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4844 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004845 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004846 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004847 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004848 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4849 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004850 Op.getOperand(0)),
4851 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004852 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4853 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004854 // ExtractPS works with constant index.
4855 if (isa<ConstantSDNode>(Op.getOperand(1)))
4856 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004857 }
Dan Gohman475871a2008-07-27 21:46:04 +00004858 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004859}
4860
4861
Dan Gohman475871a2008-07-27 21:46:04 +00004862SDValue
4863X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004864 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004865 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004866
Evan Cheng62a3f152008-03-24 21:52:23 +00004867 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004868 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004869 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004870 return Res;
4871 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004872
Owen Andersone50ed302009-08-10 22:56:29 +00004873 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004874 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004875 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004876 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004877 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004878 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004879 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004880 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4881 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004882 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004883 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004884 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004885 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004886 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004887 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004888 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004889 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004890 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004891 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004892 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004893 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004894 if (Idx == 0)
4895 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004896
Evan Cheng0db9fe62006-04-25 20:13:52 +00004897 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004898 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004899 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004900 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004901 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004902 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004903 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004904 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004905 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4906 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4907 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004908 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004909 if (Idx == 0)
4910 return Op;
4911
4912 // UNPCKHPD the element to the lowest double word, then movsd.
4913 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4914 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004915 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004916 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004917 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004918 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004919 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004920 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004921 }
4922
Dan Gohman475871a2008-07-27 21:46:04 +00004923 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004924}
4925
Dan Gohman475871a2008-07-27 21:46:04 +00004926SDValue
4927X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004928 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004929 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004930 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004931
Dan Gohman475871a2008-07-27 21:46:04 +00004932 SDValue N0 = Op.getOperand(0);
4933 SDValue N1 = Op.getOperand(1);
4934 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004935
Dan Gohman8a55ce42009-09-23 21:02:20 +00004936 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004937 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004938 unsigned Opc;
4939 if (VT == MVT::v8i16)
4940 Opc = X86ISD::PINSRW;
4941 else if (VT == MVT::v4i16)
4942 Opc = X86ISD::MMX_PINSRW;
4943 else if (VT == MVT::v16i8)
4944 Opc = X86ISD::PINSRB;
4945 else
4946 Opc = X86ISD::PINSRB;
4947
Nate Begeman14d12ca2008-02-11 04:19:36 +00004948 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4949 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004950 if (N1.getValueType() != MVT::i32)
4951 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4952 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004953 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004954 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004955 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004956 // Bits [7:6] of the constant are the source select. This will always be
4957 // zero here. The DAG Combiner may combine an extract_elt index into these
4958 // bits. For example (insert (extract, 3), 2) could be matched by putting
4959 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004960 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004961 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004962 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004963 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004964 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004965 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004966 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004967 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004968 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004969 // PINSR* works with constant index.
4970 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004971 }
Dan Gohman475871a2008-07-27 21:46:04 +00004972 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004973}
4974
Dan Gohman475871a2008-07-27 21:46:04 +00004975SDValue
4976X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004977 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004978 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004979
4980 if (Subtarget->hasSSE41())
4981 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4982
Dan Gohman8a55ce42009-09-23 21:02:20 +00004983 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004984 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004985
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004986 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004987 SDValue N0 = Op.getOperand(0);
4988 SDValue N1 = Op.getOperand(1);
4989 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004990
Dan Gohman8a55ce42009-09-23 21:02:20 +00004991 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004992 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4993 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004994 if (N1.getValueType() != MVT::i32)
4995 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4996 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004997 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004998 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
4999 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005000 }
Dan Gohman475871a2008-07-27 21:46:04 +00005001 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005002}
5003
Dan Gohman475871a2008-07-27 21:46:04 +00005004SDValue
5005X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005006 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005007 if (Op.getValueType() == MVT::v2f32)
5008 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
5009 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
5010 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00005011 Op.getOperand(0))));
5012
Owen Anderson825b72b2009-08-11 20:47:22 +00005013 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
5014 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005015
Owen Anderson825b72b2009-08-11 20:47:22 +00005016 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5017 EVT VT = MVT::v2i32;
5018 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005019 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005020 case MVT::v16i8:
5021 case MVT::v8i16:
5022 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005023 break;
5024 }
Dale Johannesenace16102009-02-03 19:33:06 +00005025 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5026 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005027}
5028
Bill Wendling056292f2008-09-16 21:48:12 +00005029// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5030// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5031// one of the above mentioned nodes. It has to be wrapped because otherwise
5032// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5033// be used to form addressing mode. These wrapped nodes will be selected
5034// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005035SDValue
5036X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005037 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005038
Chris Lattner41621a22009-06-26 19:22:52 +00005039 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5040 // global base reg.
5041 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005042 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005043 CodeModel::Model M = getTargetMachine().getCodeModel();
5044
Chris Lattner4f066492009-07-11 20:29:19 +00005045 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005046 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005047 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005048 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005049 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005050 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005051 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005052
Evan Cheng1606e8e2009-03-13 07:51:59 +00005053 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005054 CP->getAlignment(),
5055 CP->getOffset(), OpFlag);
5056 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005057 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005058 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005059 if (OpFlag) {
5060 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005061 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00005062 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005063 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005064 }
5065
5066 return Result;
5067}
5068
Chris Lattner18c59872009-06-27 04:16:01 +00005069SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
5070 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005071
Chris Lattner18c59872009-06-27 04:16:01 +00005072 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5073 // global base reg.
5074 unsigned char OpFlag = 0;
5075 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005076 CodeModel::Model M = getTargetMachine().getCodeModel();
5077
Chris Lattner4f066492009-07-11 20:29:19 +00005078 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005079 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005080 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005081 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005082 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005083 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005084 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005085
Chris Lattner18c59872009-06-27 04:16:01 +00005086 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5087 OpFlag);
5088 DebugLoc DL = JT->getDebugLoc();
5089 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005090
Chris Lattner18c59872009-06-27 04:16:01 +00005091 // With PIC, the address is actually $g + Offset.
5092 if (OpFlag) {
5093 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5094 DAG.getNode(X86ISD::GlobalBaseReg,
5095 DebugLoc::getUnknownLoc(), getPointerTy()),
5096 Result);
5097 }
Eric Christopherfd179292009-08-27 18:07:15 +00005098
Chris Lattner18c59872009-06-27 04:16:01 +00005099 return Result;
5100}
5101
5102SDValue
5103X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
5104 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005105
Chris Lattner18c59872009-06-27 04:16:01 +00005106 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5107 // global base reg.
5108 unsigned char OpFlag = 0;
5109 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005110 CodeModel::Model M = getTargetMachine().getCodeModel();
5111
Chris Lattner4f066492009-07-11 20:29:19 +00005112 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005113 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005114 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005115 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005116 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005117 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005118 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005119
Chris Lattner18c59872009-06-27 04:16:01 +00005120 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005121
Chris Lattner18c59872009-06-27 04:16:01 +00005122 DebugLoc DL = Op.getDebugLoc();
5123 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005124
5125
Chris Lattner18c59872009-06-27 04:16:01 +00005126 // With PIC, the address is actually $g + Offset.
5127 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005128 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005129 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5130 DAG.getNode(X86ISD::GlobalBaseReg,
5131 DebugLoc::getUnknownLoc(),
5132 getPointerTy()),
5133 Result);
5134 }
Eric Christopherfd179292009-08-27 18:07:15 +00005135
Chris Lattner18c59872009-06-27 04:16:01 +00005136 return Result;
5137}
5138
Dan Gohman475871a2008-07-27 21:46:04 +00005139SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005140X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005141 // Create the TargetBlockAddressAddress node.
5142 unsigned char OpFlags =
5143 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005144 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005145 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5146 DebugLoc dl = Op.getDebugLoc();
5147 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5148 /*isTarget=*/true, OpFlags);
5149
Dan Gohmanf705adb2009-10-30 01:28:02 +00005150 if (Subtarget->isPICStyleRIPRel() &&
5151 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005152 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5153 else
5154 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005155
Dan Gohman29cbade2009-11-20 23:18:13 +00005156 // With PIC, the address is actually $g + Offset.
5157 if (isGlobalRelativeToPICBase(OpFlags)) {
5158 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5159 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5160 Result);
5161 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005162
5163 return Result;
5164}
5165
5166SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005167X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005168 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005169 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005170 // Create the TargetGlobalAddress node, folding in the constant
5171 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005172 unsigned char OpFlags =
5173 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005174 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005175 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005176 if (OpFlags == X86II::MO_NO_FLAG &&
5177 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005178 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005179 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005180 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005181 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005182 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005183 }
Eric Christopherfd179292009-08-27 18:07:15 +00005184
Chris Lattner4f066492009-07-11 20:29:19 +00005185 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005186 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005187 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5188 else
5189 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005190
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005191 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005192 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005193 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5194 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005195 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005196 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005197
Chris Lattner36c25012009-07-10 07:34:39 +00005198 // For globals that require a load from a stub to get the address, emit the
5199 // load.
5200 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005201 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005202 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005203
Dan Gohman6520e202008-10-18 02:06:02 +00005204 // If there was a non-zero offset that we didn't fold, create an explicit
5205 // addition for it.
5206 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005207 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005208 DAG.getConstant(Offset, getPointerTy()));
5209
Evan Cheng0db9fe62006-04-25 20:13:52 +00005210 return Result;
5211}
5212
Evan Chengda43bcf2008-09-24 00:05:32 +00005213SDValue
5214X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5215 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005216 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005217 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005218}
5219
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005220static SDValue
5221GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005222 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005223 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005224 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005225 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005226 DebugLoc dl = GA->getDebugLoc();
5227 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5228 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005229 GA->getOffset(),
5230 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005231 if (InFlag) {
5232 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005233 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005234 } else {
5235 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005236 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005237 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005238
5239 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5240 MFI->setHasCalls(true);
5241
Rafael Espindola15f1b662009-04-24 12:59:40 +00005242 SDValue Flag = Chain.getValue(1);
5243 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005244}
5245
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005246// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005247static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005248LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005249 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005250 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005251 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5252 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005253 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005254 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005255 PtrVT), InFlag);
5256 InFlag = Chain.getValue(1);
5257
Chris Lattnerb903bed2009-06-26 21:20:29 +00005258 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005259}
5260
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005261// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005262static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005263LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005264 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005265 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5266 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005267}
5268
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005269// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5270// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005271static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005272 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005273 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005274 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005275 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005276 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5277 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005278 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005279 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005280
5281 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005282 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005283
Chris Lattnerb903bed2009-06-26 21:20:29 +00005284 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005285 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5286 // initialexec.
5287 unsigned WrapperKind = X86ISD::Wrapper;
5288 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005289 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005290 } else if (is64Bit) {
5291 assert(model == TLSModel::InitialExec);
5292 OperandFlags = X86II::MO_GOTTPOFF;
5293 WrapperKind = X86ISD::WrapperRIP;
5294 } else {
5295 assert(model == TLSModel::InitialExec);
5296 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005297 }
Eric Christopherfd179292009-08-27 18:07:15 +00005298
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005299 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5300 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005301 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005302 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005303 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005304
Rafael Espindola9a580232009-02-27 13:37:18 +00005305 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005306 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005307 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005308
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005309 // The address of the thread local variable is the add of the thread
5310 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005311 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005312}
5313
Dan Gohman475871a2008-07-27 21:46:04 +00005314SDValue
5315X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005316 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005317 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005318 assert(Subtarget->isTargetELF() &&
5319 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005320 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005321 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005322
Chris Lattnerb903bed2009-06-26 21:20:29 +00005323 // If GV is an alias then use the aliasee for determining
5324 // thread-localness.
5325 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5326 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005327
Chris Lattnerb903bed2009-06-26 21:20:29 +00005328 TLSModel::Model model = getTLSModel(GV,
5329 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005330
Chris Lattnerb903bed2009-06-26 21:20:29 +00005331 switch (model) {
5332 case TLSModel::GeneralDynamic:
5333 case TLSModel::LocalDynamic: // not implemented
5334 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005335 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005336 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005337
Chris Lattnerb903bed2009-06-26 21:20:29 +00005338 case TLSModel::InitialExec:
5339 case TLSModel::LocalExec:
5340 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5341 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005342 }
Eric Christopherfd179292009-08-27 18:07:15 +00005343
Torok Edwinc23197a2009-07-14 16:55:14 +00005344 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005345 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005346}
5347
Evan Cheng0db9fe62006-04-25 20:13:52 +00005348
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005349/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005350/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005351SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005352 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005353 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005354 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005355 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005356 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005357 SDValue ShOpLo = Op.getOperand(0);
5358 SDValue ShOpHi = Op.getOperand(1);
5359 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005360 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005361 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005362 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005363
Dan Gohman475871a2008-07-27 21:46:04 +00005364 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005365 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005366 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5367 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005368 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005369 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5370 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005371 }
Evan Chenge3413162006-01-09 18:33:28 +00005372
Owen Anderson825b72b2009-08-11 20:47:22 +00005373 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5374 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005375 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005376 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005377
Dan Gohman475871a2008-07-27 21:46:04 +00005378 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005379 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005380 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5381 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005382
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005383 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005384 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5385 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005386 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005387 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5388 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005389 }
5390
Dan Gohman475871a2008-07-27 21:46:04 +00005391 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005392 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005393}
Evan Chenga3195e82006-01-12 22:54:21 +00005394
Dan Gohman475871a2008-07-27 21:46:04 +00005395SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005396 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005397
5398 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005399 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005400 return Op;
5401 }
5402 return SDValue();
5403 }
5404
Owen Anderson825b72b2009-08-11 20:47:22 +00005405 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005406 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005407
Eli Friedman36df4992009-05-27 00:47:34 +00005408 // These are really Legal; return the operand so the caller accepts it as
5409 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005410 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005411 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005412 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005413 Subtarget->is64Bit()) {
5414 return Op;
5415 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005416
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005417 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005418 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005419 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005420 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005421 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005422 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005423 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005424 PseudoSourceValue::getFixedStack(SSFI), 0,
5425 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005426 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5427}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005428
Owen Andersone50ed302009-08-10 22:56:29 +00005429SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005430 SDValue StackSlot,
5431 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005432 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005433 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005434 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005435 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005436 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005437 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005438 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005439 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005440 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005441 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005442 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005443
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005444 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005445 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005446 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005447
5448 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5449 // shouldn't be necessary except that RFP cannot be live across
5450 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005451 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005452 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005453 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005454 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005455 SDValue Ops[] = {
5456 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5457 };
5458 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005459 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005460 PseudoSourceValue::getFixedStack(SSFI), 0,
5461 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005462 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005463
Evan Cheng0db9fe62006-04-25 20:13:52 +00005464 return Result;
5465}
5466
Bill Wendling8b8a6362009-01-17 03:56:04 +00005467// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5468SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5469 // This algorithm is not obvious. Here it is in C code, more or less:
5470 /*
5471 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5472 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5473 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005474
Bill Wendling8b8a6362009-01-17 03:56:04 +00005475 // Copy ints to xmm registers.
5476 __m128i xh = _mm_cvtsi32_si128( hi );
5477 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005478
Bill Wendling8b8a6362009-01-17 03:56:04 +00005479 // Combine into low half of a single xmm register.
5480 __m128i x = _mm_unpacklo_epi32( xh, xl );
5481 __m128d d;
5482 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005483
Bill Wendling8b8a6362009-01-17 03:56:04 +00005484 // Merge in appropriate exponents to give the integer bits the right
5485 // magnitude.
5486 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005487
Bill Wendling8b8a6362009-01-17 03:56:04 +00005488 // Subtract away the biases to deal with the IEEE-754 double precision
5489 // implicit 1.
5490 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005491
Bill Wendling8b8a6362009-01-17 03:56:04 +00005492 // All conversions up to here are exact. The correctly rounded result is
5493 // calculated using the current rounding mode using the following
5494 // horizontal add.
5495 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5496 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5497 // store doesn't really need to be here (except
5498 // maybe to zero the other double)
5499 return sd;
5500 }
5501 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005502
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005503 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005504 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005505
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005506 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005507 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005508 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5509 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5510 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5511 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005512 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005513 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005514
Bill Wendling8b8a6362009-01-17 03:56:04 +00005515 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005516 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005517 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005518 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005519 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005520 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005521 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005522
Owen Anderson825b72b2009-08-11 20:47:22 +00005523 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5524 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005525 Op.getOperand(0),
5526 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005527 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5528 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005529 Op.getOperand(0),
5530 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005531 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5532 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005533 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005534 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005535 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5536 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5537 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005538 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005539 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005540 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005541
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005542 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005543 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005544 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5545 DAG.getUNDEF(MVT::v2f64), ShufMask);
5546 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5547 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005548 DAG.getIntPtrConstant(0));
5549}
5550
Bill Wendling8b8a6362009-01-17 03:56:04 +00005551// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5552SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005553 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005554 // FP constant to bias correct the final result.
5555 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005556 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005557
5558 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005559 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5560 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005561 Op.getOperand(0),
5562 DAG.getIntPtrConstant(0)));
5563
Owen Anderson825b72b2009-08-11 20:47:22 +00005564 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5565 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005566 DAG.getIntPtrConstant(0));
5567
5568 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005569 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5570 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005571 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005572 MVT::v2f64, Load)),
5573 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005574 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005575 MVT::v2f64, Bias)));
5576 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5577 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005578 DAG.getIntPtrConstant(0));
5579
5580 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005581 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005582
5583 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005584 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005585
Owen Anderson825b72b2009-08-11 20:47:22 +00005586 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005587 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005588 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005589 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005590 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005591 }
5592
5593 // Handle final rounding.
5594 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005595}
5596
5597SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005598 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005599 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005600
Evan Chenga06ec9e2009-01-19 08:08:22 +00005601 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5602 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5603 // the optimization here.
5604 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005605 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005606
Owen Andersone50ed302009-08-10 22:56:29 +00005607 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005608 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005609 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005610 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005611 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005612
Bill Wendling8b8a6362009-01-17 03:56:04 +00005613 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005615 return LowerUINT_TO_FP_i32(Op, DAG);
5616 }
5617
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005619
5620 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005621 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005622 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5623 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5624 getPointerTy(), StackSlot, WordOff);
5625 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005626 StackSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005627 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00005628 OffsetSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005629 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005630}
5631
Dan Gohman475871a2008-07-27 21:46:04 +00005632std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005633FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005634 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005635
Owen Andersone50ed302009-08-10 22:56:29 +00005636 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005637
5638 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005639 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5640 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005641 }
5642
Owen Anderson825b72b2009-08-11 20:47:22 +00005643 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5644 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005645 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005646
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005647 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005648 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005649 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005650 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005651 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005652 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005653 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005654 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005655
Evan Cheng87c89352007-10-15 20:11:21 +00005656 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5657 // stack slot.
5658 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005659 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005660 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005661 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005662
Evan Cheng0db9fe62006-04-25 20:13:52 +00005663 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005664 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005665 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005666 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5667 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5668 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005669 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005670
Dan Gohman475871a2008-07-27 21:46:04 +00005671 SDValue Chain = DAG.getEntryNode();
5672 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005673 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005674 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005675 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005676 PseudoSourceValue::getFixedStack(SSFI), 0,
5677 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005678 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005679 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005680 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5681 };
Dale Johannesenace16102009-02-03 19:33:06 +00005682 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005683 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005684 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005685 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5686 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005687
Evan Cheng0db9fe62006-04-25 20:13:52 +00005688 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005689 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005690 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005691
Chris Lattner27a6c732007-11-24 07:07:01 +00005692 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005693}
5694
Dan Gohman475871a2008-07-27 21:46:04 +00005695SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005696 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005697 if (Op.getValueType() == MVT::v2i32 &&
5698 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005699 return Op;
5700 }
5701 return SDValue();
5702 }
5703
Eli Friedman948e95a2009-05-23 09:59:16 +00005704 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005705 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005706 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5707 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005708
Chris Lattner27a6c732007-11-24 07:07:01 +00005709 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005710 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005711 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005712}
5713
Eli Friedman948e95a2009-05-23 09:59:16 +00005714SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5715 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5716 SDValue FIST = Vals.first, StackSlot = Vals.second;
5717 assert(FIST.getNode() && "Unexpected failure");
5718
5719 // Load the result.
5720 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005721 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005722}
5723
Dan Gohman475871a2008-07-27 21:46:04 +00005724SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005725 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005726 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005727 EVT VT = Op.getValueType();
5728 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005729 if (VT.isVector())
5730 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005731 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005732 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005733 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005734 CV.push_back(C);
5735 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005736 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005737 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005738 CV.push_back(C);
5739 CV.push_back(C);
5740 CV.push_back(C);
5741 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005742 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005743 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005744 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005745 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005746 PseudoSourceValue::getConstantPool(), 0,
5747 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005748 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005749}
5750
Dan Gohman475871a2008-07-27 21:46:04 +00005751SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005752 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005753 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005754 EVT VT = Op.getValueType();
5755 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005756 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005757 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005758 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005759 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005760 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005761 CV.push_back(C);
5762 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005763 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005764 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005765 CV.push_back(C);
5766 CV.push_back(C);
5767 CV.push_back(C);
5768 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005769 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005770 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005771 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005772 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005773 PseudoSourceValue::getConstantPool(), 0,
5774 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005775 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005776 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005777 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5778 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005779 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005781 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005782 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005783 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005784}
5785
Dan Gohman475871a2008-07-27 21:46:04 +00005786SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005787 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005788 SDValue Op0 = Op.getOperand(0);
5789 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005790 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005791 EVT VT = Op.getValueType();
5792 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005793
5794 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005795 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005796 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005797 SrcVT = VT;
5798 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005799 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005800 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005801 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005802 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005803 }
5804
5805 // At this point the operands and the result should have the same
5806 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005807
Evan Cheng68c47cb2007-01-05 07:55:56 +00005808 // First get the sign bit of second operand.
5809 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005810 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005811 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5812 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005813 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005814 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5815 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5816 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5817 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005818 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005819 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005820 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005821 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005822 PseudoSourceValue::getConstantPool(), 0,
5823 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005824 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005825
5826 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005827 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005828 // Op0 is MVT::f32, Op1 is MVT::f64.
5829 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5830 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5831 DAG.getConstant(32, MVT::i32));
5832 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5833 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005834 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005835 }
5836
Evan Cheng73d6cf12007-01-05 21:37:56 +00005837 // Clear first operand sign bit.
5838 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005839 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005840 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5841 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005842 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005843 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5844 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5845 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5846 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005847 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005848 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005849 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005850 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005851 PseudoSourceValue::getConstantPool(), 0,
5852 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005853 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005854
5855 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005856 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005857}
5858
Dan Gohman076aee32009-03-04 19:44:21 +00005859/// Emit nodes that will be selected as "test Op0,Op0", or something
5860/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005861SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5862 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005863 DebugLoc dl = Op.getDebugLoc();
5864
Dan Gohman31125812009-03-07 01:58:32 +00005865 // CF and OF aren't always set the way we want. Determine which
5866 // of these we need.
5867 bool NeedCF = false;
5868 bool NeedOF = false;
5869 switch (X86CC) {
5870 case X86::COND_A: case X86::COND_AE:
5871 case X86::COND_B: case X86::COND_BE:
5872 NeedCF = true;
5873 break;
5874 case X86::COND_G: case X86::COND_GE:
5875 case X86::COND_L: case X86::COND_LE:
5876 case X86::COND_O: case X86::COND_NO:
5877 NeedOF = true;
5878 break;
5879 default: break;
5880 }
5881
Dan Gohman076aee32009-03-04 19:44:21 +00005882 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005883 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5884 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5885 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005886 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005887 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005888 switch (Op.getNode()->getOpcode()) {
5889 case ISD::ADD:
5890 // Due to an isel shortcoming, be conservative if this add is likely to
5891 // be selected as part of a load-modify-store instruction. When the root
5892 // node in a match is a store, isel doesn't know how to remap non-chain
5893 // non-flag uses of other nodes in the match, such as the ADD in this
5894 // case. This leads to the ADD being left around and reselected, with
5895 // the result being two adds in the output.
5896 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5897 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5898 if (UI->getOpcode() == ISD::STORE)
5899 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005900 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005901 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5902 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005903 if (C->getAPIntValue() == 1) {
5904 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005905 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005906 break;
5907 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005908 // An add of negative one (subtract of one) will be selected as a DEC.
5909 if (C->getAPIntValue().isAllOnesValue()) {
5910 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005911 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005912 break;
5913 }
5914 }
Dan Gohman076aee32009-03-04 19:44:21 +00005915 // Otherwise use a regular EFLAGS-setting add.
5916 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005917 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005918 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005919 case ISD::AND: {
5920 // If the primary and result isn't used, don't bother using X86ISD::AND,
5921 // because a TEST instruction will be better.
5922 bool NonFlagUse = false;
5923 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005924 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5925 SDNode *User = *UI;
5926 unsigned UOpNo = UI.getOperandNo();
5927 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5928 // Look pass truncate.
5929 UOpNo = User->use_begin().getOperandNo();
5930 User = *User->use_begin();
5931 }
5932 if (User->getOpcode() != ISD::BRCOND &&
5933 User->getOpcode() != ISD::SETCC &&
5934 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005935 NonFlagUse = true;
5936 break;
5937 }
Evan Cheng17751da2010-01-07 00:54:06 +00005938 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005939 if (!NonFlagUse)
5940 break;
5941 }
5942 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005943 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005944 case ISD::OR:
5945 case ISD::XOR:
5946 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005947 // likely to be selected as part of a load-modify-store instruction.
5948 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5949 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5950 if (UI->getOpcode() == ISD::STORE)
5951 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005952 // Otherwise use a regular EFLAGS-setting instruction.
5953 switch (Op.getNode()->getOpcode()) {
5954 case ISD::SUB: Opcode = X86ISD::SUB; break;
5955 case ISD::OR: Opcode = X86ISD::OR; break;
5956 case ISD::XOR: Opcode = X86ISD::XOR; break;
5957 case ISD::AND: Opcode = X86ISD::AND; break;
5958 default: llvm_unreachable("unexpected operator!");
5959 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005960 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005961 break;
5962 case X86ISD::ADD:
5963 case X86ISD::SUB:
5964 case X86ISD::INC:
5965 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005966 case X86ISD::OR:
5967 case X86ISD::XOR:
5968 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005969 return SDValue(Op.getNode(), 1);
5970 default:
5971 default_case:
5972 break;
5973 }
5974 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005975 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005976 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005977 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005978 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005979 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005980 DAG.ReplaceAllUsesWith(Op, New);
5981 return SDValue(New.getNode(), 1);
5982 }
5983 }
5984
5985 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005986 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005987 DAG.getConstant(0, Op.getValueType()));
5988}
5989
5990/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5991/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005992SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5993 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005994 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5995 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005996 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005997
5998 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005999 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006000}
6001
Evan Chengd40d03e2010-01-06 19:38:29 +00006002/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6003/// if it's possible.
Evan Cheng2c755ba2010-02-27 07:36:59 +00006004static SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00006005 DebugLoc dl, SelectionDAG &DAG) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006006 SDValue Op0 = And.getOperand(0);
6007 SDValue Op1 = And.getOperand(1);
6008 if (Op0.getOpcode() == ISD::TRUNCATE)
6009 Op0 = Op0.getOperand(0);
6010 if (Op1.getOpcode() == ISD::TRUNCATE)
6011 Op1 = Op1.getOperand(0);
6012
Evan Chengd40d03e2010-01-06 19:38:29 +00006013 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00006014 if (Op1.getOpcode() == ISD::SHL) {
6015 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
6016 if (And10C->getZExtValue() == 1) {
6017 LHS = Op0;
6018 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006019 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006020 } else if (Op0.getOpcode() == ISD::SHL) {
6021 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6022 if (And00C->getZExtValue() == 1) {
6023 LHS = Op1;
6024 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006025 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006026 } else if (Op1.getOpcode() == ISD::Constant) {
6027 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6028 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006029 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6030 LHS = AndLHS.getOperand(0);
6031 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006032 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006033 }
Evan Cheng0488db92007-09-25 01:57:46 +00006034
Evan Chengd40d03e2010-01-06 19:38:29 +00006035 if (LHS.getNode()) {
6036 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
6037 // instruction. Since the shift amount is in-range-or-undefined, we know
6038 // that doing a bittest on the i16 value is ok. We extend to i32 because
6039 // the encoding for the i16 version is larger than the i32 version.
6040 if (LHS.getValueType() == MVT::i8)
6041 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006042
Evan Chengd40d03e2010-01-06 19:38:29 +00006043 // If the operand types disagree, extend the shift amount to match. Since
6044 // BT ignores high bits (like shifts) we can use anyextend.
6045 if (LHS.getValueType() != RHS.getValueType())
6046 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006047
Evan Chengd40d03e2010-01-06 19:38:29 +00006048 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6049 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6050 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6051 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006052 }
6053
Evan Cheng54de3ea2010-01-05 06:52:31 +00006054 return SDValue();
6055}
6056
6057SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
6058 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6059 SDValue Op0 = Op.getOperand(0);
6060 SDValue Op1 = Op.getOperand(1);
6061 DebugLoc dl = Op.getDebugLoc();
6062 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6063
6064 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006065 // Lower (X & (1 << N)) == 0 to BT(X, N).
6066 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6067 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6068 if (Op0.getOpcode() == ISD::AND &&
6069 Op0.hasOneUse() &&
6070 Op1.getOpcode() == ISD::Constant &&
6071 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
6072 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6073 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6074 if (NewSetCC.getNode())
6075 return NewSetCC;
6076 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006077
Evan Cheng2c755ba2010-02-27 07:36:59 +00006078 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6079 if (Op0.getOpcode() == X86ISD::SETCC &&
6080 Op1.getOpcode() == ISD::Constant &&
6081 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6082 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6083 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6084 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6085 bool Invert = (CC == ISD::SETNE) ^
6086 cast<ConstantSDNode>(Op1)->isNullValue();
6087 if (Invert)
6088 CCode = X86::GetOppositeBranchCondition(CCode);
6089 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6090 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6091 }
6092
Chris Lattnere55484e2008-12-25 05:34:37 +00006093 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
6094 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006095 if (X86CC == X86::COND_INVALID)
6096 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006097
Dan Gohman31125812009-03-07 01:58:32 +00006098 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006099
6100 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006101 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006102 return DAG.getNode(ISD::AND, dl, MVT::i8,
6103 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6104 DAG.getConstant(X86CC, MVT::i8), Cond),
6105 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006106
Owen Anderson825b72b2009-08-11 20:47:22 +00006107 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6108 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006109}
6110
Dan Gohman475871a2008-07-27 21:46:04 +00006111SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
6112 SDValue Cond;
6113 SDValue Op0 = Op.getOperand(0);
6114 SDValue Op1 = Op.getOperand(1);
6115 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006116 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006117 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6118 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006119 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006120
6121 if (isFP) {
6122 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006123 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006124 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6125 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006126 bool Swap = false;
6127
6128 switch (SetCCOpcode) {
6129 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006130 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006131 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006132 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006133 case ISD::SETGT: Swap = true; // Fallthrough
6134 case ISD::SETLT:
6135 case ISD::SETOLT: SSECC = 1; break;
6136 case ISD::SETOGE:
6137 case ISD::SETGE: Swap = true; // Fallthrough
6138 case ISD::SETLE:
6139 case ISD::SETOLE: SSECC = 2; break;
6140 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006141 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006142 case ISD::SETNE: SSECC = 4; break;
6143 case ISD::SETULE: Swap = true;
6144 case ISD::SETUGE: SSECC = 5; break;
6145 case ISD::SETULT: Swap = true;
6146 case ISD::SETUGT: SSECC = 6; break;
6147 case ISD::SETO: SSECC = 7; break;
6148 }
6149 if (Swap)
6150 std::swap(Op0, Op1);
6151
Nate Begemanfb8ead02008-07-25 19:05:58 +00006152 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006153 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006154 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006155 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006156 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6157 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006158 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006159 }
6160 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006161 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006162 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6163 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006164 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006165 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006166 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006167 }
6168 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006169 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006170 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006171
Nate Begeman30a0de92008-07-17 16:51:19 +00006172 // We are handling one of the integer comparisons here. Since SSE only has
6173 // GT and EQ comparisons for integer, swapping operands and multiple
6174 // operations may be required for some comparisons.
6175 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6176 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006177
Owen Anderson825b72b2009-08-11 20:47:22 +00006178 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006179 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006180 case MVT::v8i8:
6181 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6182 case MVT::v4i16:
6183 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6184 case MVT::v2i32:
6185 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6186 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006187 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006188
Nate Begeman30a0de92008-07-17 16:51:19 +00006189 switch (SetCCOpcode) {
6190 default: break;
6191 case ISD::SETNE: Invert = true;
6192 case ISD::SETEQ: Opc = EQOpc; break;
6193 case ISD::SETLT: Swap = true;
6194 case ISD::SETGT: Opc = GTOpc; break;
6195 case ISD::SETGE: Swap = true;
6196 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6197 case ISD::SETULT: Swap = true;
6198 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6199 case ISD::SETUGE: Swap = true;
6200 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6201 }
6202 if (Swap)
6203 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006204
Nate Begeman30a0de92008-07-17 16:51:19 +00006205 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6206 // bits of the inputs before performing those operations.
6207 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006208 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006209 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6210 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006211 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006212 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6213 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006214 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6215 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006216 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006217
Dale Johannesenace16102009-02-03 19:33:06 +00006218 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006219
6220 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006221 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006222 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006223
Nate Begeman30a0de92008-07-17 16:51:19 +00006224 return Result;
6225}
Evan Cheng0488db92007-09-25 01:57:46 +00006226
Evan Cheng370e5342008-12-03 08:38:43 +00006227// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006228static bool isX86LogicalCmp(SDValue Op) {
6229 unsigned Opc = Op.getNode()->getOpcode();
6230 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6231 return true;
6232 if (Op.getResNo() == 1 &&
6233 (Opc == X86ISD::ADD ||
6234 Opc == X86ISD::SUB ||
6235 Opc == X86ISD::SMUL ||
6236 Opc == X86ISD::UMUL ||
6237 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006238 Opc == X86ISD::DEC ||
6239 Opc == X86ISD::OR ||
6240 Opc == X86ISD::XOR ||
6241 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006242 return true;
6243
6244 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006245}
6246
Dan Gohman475871a2008-07-27 21:46:04 +00006247SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006248 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006249 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006250 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006251 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006252
Dan Gohman1a492952009-10-20 16:22:37 +00006253 if (Cond.getOpcode() == ISD::SETCC) {
6254 SDValue NewCond = LowerSETCC(Cond, DAG);
6255 if (NewCond.getNode())
6256 Cond = NewCond;
6257 }
Evan Cheng734503b2006-09-11 02:19:56 +00006258
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006259 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6260 SDValue Op1 = Op.getOperand(1);
6261 SDValue Op2 = Op.getOperand(2);
6262 if (Cond.getOpcode() == X86ISD::SETCC &&
6263 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6264 SDValue Cmp = Cond.getOperand(1);
6265 if (Cmp.getOpcode() == X86ISD::CMP) {
6266 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6267 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6268 ConstantSDNode *RHSC =
6269 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6270 if (N1C && N1C->isAllOnesValue() &&
6271 N2C && N2C->isNullValue() &&
6272 RHSC && RHSC->isNullValue()) {
6273 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006274 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006275 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6276 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6277 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6278 }
6279 }
6280 }
6281
Evan Chengad9c0a32009-12-15 00:53:42 +00006282 // Look pass (and (setcc_carry (cmp ...)), 1).
6283 if (Cond.getOpcode() == ISD::AND &&
6284 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6285 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6286 if (C && C->getAPIntValue() == 1)
6287 Cond = Cond.getOperand(0);
6288 }
6289
Evan Cheng3f41d662007-10-08 22:16:29 +00006290 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6291 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006292 if (Cond.getOpcode() == X86ISD::SETCC ||
6293 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006294 CC = Cond.getOperand(0);
6295
Dan Gohman475871a2008-07-27 21:46:04 +00006296 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006297 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006298 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006299
Evan Cheng3f41d662007-10-08 22:16:29 +00006300 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006301 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006302 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006303 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006304
Chris Lattnerd1980a52009-03-12 06:52:53 +00006305 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6306 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006307 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006308 addTest = false;
6309 }
6310 }
6311
6312 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006313 // Look pass the truncate.
6314 if (Cond.getOpcode() == ISD::TRUNCATE)
6315 Cond = Cond.getOperand(0);
6316
6317 // We know the result of AND is compared against zero. Try to match
6318 // it to BT.
6319 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6320 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6321 if (NewSetCC.getNode()) {
6322 CC = NewSetCC.getOperand(0);
6323 Cond = NewSetCC.getOperand(1);
6324 addTest = false;
6325 }
6326 }
6327 }
6328
6329 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006330 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006331 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006332 }
6333
Evan Cheng0488db92007-09-25 01:57:46 +00006334 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6335 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006336 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6337 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006338 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006339}
6340
Evan Cheng370e5342008-12-03 08:38:43 +00006341// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6342// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6343// from the AND / OR.
6344static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6345 Opc = Op.getOpcode();
6346 if (Opc != ISD::OR && Opc != ISD::AND)
6347 return false;
6348 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6349 Op.getOperand(0).hasOneUse() &&
6350 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6351 Op.getOperand(1).hasOneUse());
6352}
6353
Evan Cheng961d6d42009-02-02 08:19:07 +00006354// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6355// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006356static bool isXor1OfSetCC(SDValue Op) {
6357 if (Op.getOpcode() != ISD::XOR)
6358 return false;
6359 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6360 if (N1C && N1C->getAPIntValue() == 1) {
6361 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6362 Op.getOperand(0).hasOneUse();
6363 }
6364 return false;
6365}
6366
Dan Gohman475871a2008-07-27 21:46:04 +00006367SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006368 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006369 SDValue Chain = Op.getOperand(0);
6370 SDValue Cond = Op.getOperand(1);
6371 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006372 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006373 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006374
Dan Gohman1a492952009-10-20 16:22:37 +00006375 if (Cond.getOpcode() == ISD::SETCC) {
6376 SDValue NewCond = LowerSETCC(Cond, DAG);
6377 if (NewCond.getNode())
6378 Cond = NewCond;
6379 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006380#if 0
6381 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006382 else if (Cond.getOpcode() == X86ISD::ADD ||
6383 Cond.getOpcode() == X86ISD::SUB ||
6384 Cond.getOpcode() == X86ISD::SMUL ||
6385 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006386 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006387#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006388
Evan Chengad9c0a32009-12-15 00:53:42 +00006389 // Look pass (and (setcc_carry (cmp ...)), 1).
6390 if (Cond.getOpcode() == ISD::AND &&
6391 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6392 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6393 if (C && C->getAPIntValue() == 1)
6394 Cond = Cond.getOperand(0);
6395 }
6396
Evan Cheng3f41d662007-10-08 22:16:29 +00006397 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6398 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006399 if (Cond.getOpcode() == X86ISD::SETCC ||
6400 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006401 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006402
Dan Gohman475871a2008-07-27 21:46:04 +00006403 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006404 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006405 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006406 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006407 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006408 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006409 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006410 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006411 default: break;
6412 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006413 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006414 // These can only come from an arithmetic instruction with overflow,
6415 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006416 Cond = Cond.getNode()->getOperand(1);
6417 addTest = false;
6418 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006419 }
Evan Cheng0488db92007-09-25 01:57:46 +00006420 }
Evan Cheng370e5342008-12-03 08:38:43 +00006421 } else {
6422 unsigned CondOpc;
6423 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6424 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006425 if (CondOpc == ISD::OR) {
6426 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6427 // two branches instead of an explicit OR instruction with a
6428 // separate test.
6429 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006430 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006431 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006432 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006433 Chain, Dest, CC, Cmp);
6434 CC = Cond.getOperand(1).getOperand(0);
6435 Cond = Cmp;
6436 addTest = false;
6437 }
6438 } else { // ISD::AND
6439 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6440 // two branches instead of an explicit AND instruction with a
6441 // separate test. However, we only do this if this block doesn't
6442 // have a fall-through edge, because this requires an explicit
6443 // jmp when the condition is false.
6444 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006445 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006446 Op.getNode()->hasOneUse()) {
6447 X86::CondCode CCode =
6448 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6449 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006450 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006451 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6452 // Look for an unconditional branch following this conditional branch.
6453 // We need this because we need to reverse the successors in order
6454 // to implement FCMP_OEQ.
6455 if (User.getOpcode() == ISD::BR) {
6456 SDValue FalseBB = User.getOperand(1);
6457 SDValue NewBR =
6458 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6459 assert(NewBR == User);
6460 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006461
Dale Johannesene4d209d2009-02-03 20:21:25 +00006462 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006463 Chain, Dest, CC, Cmp);
6464 X86::CondCode CCode =
6465 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6466 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006467 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006468 Cond = Cmp;
6469 addTest = false;
6470 }
6471 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006472 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006473 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6474 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6475 // It should be transformed during dag combiner except when the condition
6476 // is set by a arithmetics with overflow node.
6477 X86::CondCode CCode =
6478 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6479 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006480 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006481 Cond = Cond.getOperand(0).getOperand(1);
6482 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006483 }
Evan Cheng0488db92007-09-25 01:57:46 +00006484 }
6485
6486 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006487 // Look pass the truncate.
6488 if (Cond.getOpcode() == ISD::TRUNCATE)
6489 Cond = Cond.getOperand(0);
6490
6491 // We know the result of AND is compared against zero. Try to match
6492 // it to BT.
6493 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6494 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6495 if (NewSetCC.getNode()) {
6496 CC = NewSetCC.getOperand(0);
6497 Cond = NewSetCC.getOperand(1);
6498 addTest = false;
6499 }
6500 }
6501 }
6502
6503 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006504 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006505 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006506 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006507 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006508 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006509}
6510
Anton Korobeynikove060b532007-04-17 19:34:00 +00006511
6512// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6513// Calls to _alloca is needed to probe the stack when allocating more than 4k
6514// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6515// that the guard pages used by the OS virtual memory manager are allocated in
6516// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006517SDValue
6518X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006519 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006520 assert(Subtarget->isTargetCygMing() &&
6521 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006522 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006523
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006524 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006525 SDValue Chain = Op.getOperand(0);
6526 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006527 // FIXME: Ensure alignment here
6528
Dan Gohman475871a2008-07-27 21:46:04 +00006529 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006530
Owen Andersone50ed302009-08-10 22:56:29 +00006531 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006532 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006533
Dale Johannesendd64c412009-02-04 00:33:20 +00006534 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006535 Flag = Chain.getValue(1);
6536
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006537 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006538
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006539 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6540 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006541
Dale Johannesendd64c412009-02-04 00:33:20 +00006542 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006543
Dan Gohman475871a2008-07-27 21:46:04 +00006544 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006545 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006546}
6547
Dan Gohman475871a2008-07-27 21:46:04 +00006548SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006549X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006550 SDValue Chain,
6551 SDValue Dst, SDValue Src,
6552 SDValue Size, unsigned Align,
6553 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006554 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006555 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006556
Bill Wendling6f287b22008-09-30 21:22:07 +00006557 // If not DWORD aligned or size is more than the threshold, call the library.
6558 // The libc version is likely to be faster for these cases. It can use the
6559 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006560 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006561 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006562 ConstantSize->getZExtValue() >
6563 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006564 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006565
6566 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006567 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006568
Bill Wendling6158d842008-10-01 00:59:58 +00006569 if (const char *bzeroEntry = V &&
6570 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006571 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006572 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006573 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006574 TargetLowering::ArgListEntry Entry;
6575 Entry.Node = Dst;
6576 Entry.Ty = IntPtrTy;
6577 Args.push_back(Entry);
6578 Entry.Node = Size;
6579 Args.push_back(Entry);
6580 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006581 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6582 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006583 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling46ada192010-03-02 01:55:18 +00006584 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006585 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006586 }
6587
Dan Gohman707e0182008-04-12 04:36:06 +00006588 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006589 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006590 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006591
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006592 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006593 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006594 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006595 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006596 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006597 unsigned BytesLeft = 0;
6598 bool TwoRepStos = false;
6599 if (ValC) {
6600 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006601 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006602
Evan Cheng0db9fe62006-04-25 20:13:52 +00006603 // If the value is a constant, then we can potentially use larger sets.
6604 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006605 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006606 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006607 ValReg = X86::AX;
6608 Val = (Val << 8) | Val;
6609 break;
6610 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006611 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006612 ValReg = X86::EAX;
6613 Val = (Val << 8) | Val;
6614 Val = (Val << 16) | Val;
6615 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006616 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006617 ValReg = X86::RAX;
6618 Val = (Val << 32) | Val;
6619 }
6620 break;
6621 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006622 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006623 ValReg = X86::AL;
6624 Count = DAG.getIntPtrConstant(SizeVal);
6625 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006626 }
6627
Owen Anderson825b72b2009-08-11 20:47:22 +00006628 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006629 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006630 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6631 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006632 }
6633
Dale Johannesen0f502f62009-02-03 22:26:09 +00006634 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006635 InFlag);
6636 InFlag = Chain.getValue(1);
6637 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006638 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006639 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006640 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006641 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006642 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006643
Scott Michelfdc40a02009-02-17 22:15:04 +00006644 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006645 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006646 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006647 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006648 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006649 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006650 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006651 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006652
Owen Anderson825b72b2009-08-11 20:47:22 +00006653 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006654 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6655 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006656
Evan Cheng0db9fe62006-04-25 20:13:52 +00006657 if (TwoRepStos) {
6658 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006659 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006660 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006661 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006662 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6663 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006664 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006665 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006666 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006667 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006668 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6669 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006670 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006671 // Handle the last 1 - 7 bytes.
6672 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006673 EVT AddrVT = Dst.getValueType();
6674 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006675
Dale Johannesen0f502f62009-02-03 22:26:09 +00006676 Chain = DAG.getMemset(Chain, dl,
6677 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006678 DAG.getConstant(Offset, AddrVT)),
6679 Src,
6680 DAG.getConstant(BytesLeft, SizeVT),
Mon P Wange754d3f2010-04-02 18:43:02 +00006681 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006682 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006683
Dan Gohman707e0182008-04-12 04:36:06 +00006684 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006685 return Chain;
6686}
Evan Cheng11e15b32006-04-03 20:53:28 +00006687
Dan Gohman475871a2008-07-27 21:46:04 +00006688SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006689X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006690 SDValue Chain, SDValue Dst, SDValue Src,
6691 SDValue Size, unsigned Align,
Mon P Wange754d3f2010-04-02 18:43:02 +00006692 bool AlwaysInline,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006693 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006694 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006695 // This requires the copy size to be a constant, preferrably
6696 // within a subtarget-specific limit.
6697 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6698 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006699 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006700 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006701 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006702 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006703
Evan Cheng1887c1c2008-08-21 21:00:15 +00006704 /// If not DWORD aligned, call the library.
6705 if ((Align & 3) != 0)
6706 return SDValue();
6707
6708 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006709 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006710 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006711 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006712
Duncan Sands83ec4b62008-06-06 12:08:01 +00006713 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006714 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006715 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006716 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006717
Dan Gohman475871a2008-07-27 21:46:04 +00006718 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006719 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006720 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006721 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006722 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006723 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006724 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006725 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006726 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006727 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006728 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006729 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006730 InFlag = Chain.getValue(1);
6731
Owen Anderson825b72b2009-08-11 20:47:22 +00006732 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006733 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6734 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6735 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006736
Dan Gohman475871a2008-07-27 21:46:04 +00006737 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006738 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006739 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006740 // Handle the last 1 - 7 bytes.
6741 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006742 EVT DstVT = Dst.getValueType();
6743 EVT SrcVT = Src.getValueType();
6744 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006745 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006746 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006747 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006748 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006749 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006750 DAG.getConstant(BytesLeft, SizeVT),
Mon P Wange754d3f2010-04-02 18:43:02 +00006751 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006752 DstSV, DstSVOff + Offset,
6753 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006754 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006755
Owen Anderson825b72b2009-08-11 20:47:22 +00006756 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006757 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006758}
6759
Dan Gohman475871a2008-07-27 21:46:04 +00006760SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006761 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006762 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006763
Evan Cheng25ab6902006-09-08 06:48:29 +00006764 if (!Subtarget->is64Bit()) {
6765 // vastart just stores the address of the VarArgsFrameIndex slot into the
6766 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006767 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006768 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6769 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006770 }
6771
6772 // __va_list_tag:
6773 // gp_offset (0 - 6 * 8)
6774 // fp_offset (48 - 48 + 8 * 16)
6775 // overflow_arg_area (point to parameters coming in memory).
6776 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006777 SmallVector<SDValue, 8> MemOps;
6778 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006779 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006780 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
David Greene67c9d422010-02-15 16:53:33 +00006781 DAG.getConstant(VarArgsGPOffset, MVT::i32),
6782 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006783 MemOps.push_back(Store);
6784
6785 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006786 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006787 FIN, DAG.getIntPtrConstant(4));
6788 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006789 DAG.getConstant(VarArgsFPOffset, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006790 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006791 MemOps.push_back(Store);
6792
6793 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006794 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006795 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006796 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006797 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6798 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006799 MemOps.push_back(Store);
6800
6801 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006802 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006803 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006804 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006805 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6806 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006807 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006808 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006809 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006810}
6811
Dan Gohman475871a2008-07-27 21:46:04 +00006812SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006813 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6814 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006815 SDValue Chain = Op.getOperand(0);
6816 SDValue SrcPtr = Op.getOperand(1);
6817 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006818
Torok Edwindac237e2009-07-08 20:53:28 +00006819 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006820 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006821}
6822
Dan Gohman475871a2008-07-27 21:46:04 +00006823SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006824 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006825 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006826 SDValue Chain = Op.getOperand(0);
6827 SDValue DstPtr = Op.getOperand(1);
6828 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006829 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6830 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006831 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006832
Dale Johannesendd64c412009-02-04 00:33:20 +00006833 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wange754d3f2010-04-02 18:43:02 +00006834 DAG.getIntPtrConstant(24), 8, false,
6835 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006836}
6837
Dan Gohman475871a2008-07-27 21:46:04 +00006838SDValue
6839X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006840 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006841 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006842 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006843 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006844 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006845 case Intrinsic::x86_sse_comieq_ss:
6846 case Intrinsic::x86_sse_comilt_ss:
6847 case Intrinsic::x86_sse_comile_ss:
6848 case Intrinsic::x86_sse_comigt_ss:
6849 case Intrinsic::x86_sse_comige_ss:
6850 case Intrinsic::x86_sse_comineq_ss:
6851 case Intrinsic::x86_sse_ucomieq_ss:
6852 case Intrinsic::x86_sse_ucomilt_ss:
6853 case Intrinsic::x86_sse_ucomile_ss:
6854 case Intrinsic::x86_sse_ucomigt_ss:
6855 case Intrinsic::x86_sse_ucomige_ss:
6856 case Intrinsic::x86_sse_ucomineq_ss:
6857 case Intrinsic::x86_sse2_comieq_sd:
6858 case Intrinsic::x86_sse2_comilt_sd:
6859 case Intrinsic::x86_sse2_comile_sd:
6860 case Intrinsic::x86_sse2_comigt_sd:
6861 case Intrinsic::x86_sse2_comige_sd:
6862 case Intrinsic::x86_sse2_comineq_sd:
6863 case Intrinsic::x86_sse2_ucomieq_sd:
6864 case Intrinsic::x86_sse2_ucomilt_sd:
6865 case Intrinsic::x86_sse2_ucomile_sd:
6866 case Intrinsic::x86_sse2_ucomigt_sd:
6867 case Intrinsic::x86_sse2_ucomige_sd:
6868 case Intrinsic::x86_sse2_ucomineq_sd: {
6869 unsigned Opc = 0;
6870 ISD::CondCode CC = ISD::SETCC_INVALID;
6871 switch (IntNo) {
6872 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006873 case Intrinsic::x86_sse_comieq_ss:
6874 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006875 Opc = X86ISD::COMI;
6876 CC = ISD::SETEQ;
6877 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006878 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006879 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006880 Opc = X86ISD::COMI;
6881 CC = ISD::SETLT;
6882 break;
6883 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006884 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006885 Opc = X86ISD::COMI;
6886 CC = ISD::SETLE;
6887 break;
6888 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006889 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006890 Opc = X86ISD::COMI;
6891 CC = ISD::SETGT;
6892 break;
6893 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006894 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006895 Opc = X86ISD::COMI;
6896 CC = ISD::SETGE;
6897 break;
6898 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006899 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006900 Opc = X86ISD::COMI;
6901 CC = ISD::SETNE;
6902 break;
6903 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006904 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006905 Opc = X86ISD::UCOMI;
6906 CC = ISD::SETEQ;
6907 break;
6908 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006909 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006910 Opc = X86ISD::UCOMI;
6911 CC = ISD::SETLT;
6912 break;
6913 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006914 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006915 Opc = X86ISD::UCOMI;
6916 CC = ISD::SETLE;
6917 break;
6918 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006919 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006920 Opc = X86ISD::UCOMI;
6921 CC = ISD::SETGT;
6922 break;
6923 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006924 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006925 Opc = X86ISD::UCOMI;
6926 CC = ISD::SETGE;
6927 break;
6928 case Intrinsic::x86_sse_ucomineq_ss:
6929 case Intrinsic::x86_sse2_ucomineq_sd:
6930 Opc = X86ISD::UCOMI;
6931 CC = ISD::SETNE;
6932 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006933 }
Evan Cheng734503b2006-09-11 02:19:56 +00006934
Dan Gohman475871a2008-07-27 21:46:04 +00006935 SDValue LHS = Op.getOperand(1);
6936 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006937 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006938 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006939 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6940 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6941 DAG.getConstant(X86CC, MVT::i8), Cond);
6942 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006943 }
Eric Christopher71c67532009-07-29 00:28:05 +00006944 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006945 // an integer value, not just an instruction so lower it to the ptest
6946 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006947 case Intrinsic::x86_sse41_ptestz:
6948 case Intrinsic::x86_sse41_ptestc:
6949 case Intrinsic::x86_sse41_ptestnzc:{
6950 unsigned X86CC = 0;
6951 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006952 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006953 case Intrinsic::x86_sse41_ptestz:
6954 // ZF = 1
6955 X86CC = X86::COND_E;
6956 break;
6957 case Intrinsic::x86_sse41_ptestc:
6958 // CF = 1
6959 X86CC = X86::COND_B;
6960 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006961 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006962 // ZF and CF = 0
6963 X86CC = X86::COND_A;
6964 break;
6965 }
Eric Christopherfd179292009-08-27 18:07:15 +00006966
Eric Christopher71c67532009-07-29 00:28:05 +00006967 SDValue LHS = Op.getOperand(1);
6968 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006969 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6970 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6971 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6972 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006973 }
Evan Cheng5759f972008-05-04 09:15:50 +00006974
6975 // Fix vector shift instructions where the last operand is a non-immediate
6976 // i32 value.
6977 case Intrinsic::x86_sse2_pslli_w:
6978 case Intrinsic::x86_sse2_pslli_d:
6979 case Intrinsic::x86_sse2_pslli_q:
6980 case Intrinsic::x86_sse2_psrli_w:
6981 case Intrinsic::x86_sse2_psrli_d:
6982 case Intrinsic::x86_sse2_psrli_q:
6983 case Intrinsic::x86_sse2_psrai_w:
6984 case Intrinsic::x86_sse2_psrai_d:
6985 case Intrinsic::x86_mmx_pslli_w:
6986 case Intrinsic::x86_mmx_pslli_d:
6987 case Intrinsic::x86_mmx_pslli_q:
6988 case Intrinsic::x86_mmx_psrli_w:
6989 case Intrinsic::x86_mmx_psrli_d:
6990 case Intrinsic::x86_mmx_psrli_q:
6991 case Intrinsic::x86_mmx_psrai_w:
6992 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006993 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006994 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006995 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006996
6997 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006998 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006999 switch (IntNo) {
7000 case Intrinsic::x86_sse2_pslli_w:
7001 NewIntNo = Intrinsic::x86_sse2_psll_w;
7002 break;
7003 case Intrinsic::x86_sse2_pslli_d:
7004 NewIntNo = Intrinsic::x86_sse2_psll_d;
7005 break;
7006 case Intrinsic::x86_sse2_pslli_q:
7007 NewIntNo = Intrinsic::x86_sse2_psll_q;
7008 break;
7009 case Intrinsic::x86_sse2_psrli_w:
7010 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7011 break;
7012 case Intrinsic::x86_sse2_psrli_d:
7013 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7014 break;
7015 case Intrinsic::x86_sse2_psrli_q:
7016 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7017 break;
7018 case Intrinsic::x86_sse2_psrai_w:
7019 NewIntNo = Intrinsic::x86_sse2_psra_w;
7020 break;
7021 case Intrinsic::x86_sse2_psrai_d:
7022 NewIntNo = Intrinsic::x86_sse2_psra_d;
7023 break;
7024 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007025 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007026 switch (IntNo) {
7027 case Intrinsic::x86_mmx_pslli_w:
7028 NewIntNo = Intrinsic::x86_mmx_psll_w;
7029 break;
7030 case Intrinsic::x86_mmx_pslli_d:
7031 NewIntNo = Intrinsic::x86_mmx_psll_d;
7032 break;
7033 case Intrinsic::x86_mmx_pslli_q:
7034 NewIntNo = Intrinsic::x86_mmx_psll_q;
7035 break;
7036 case Intrinsic::x86_mmx_psrli_w:
7037 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7038 break;
7039 case Intrinsic::x86_mmx_psrli_d:
7040 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7041 break;
7042 case Intrinsic::x86_mmx_psrli_q:
7043 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7044 break;
7045 case Intrinsic::x86_mmx_psrai_w:
7046 NewIntNo = Intrinsic::x86_mmx_psra_w;
7047 break;
7048 case Intrinsic::x86_mmx_psrai_d:
7049 NewIntNo = Intrinsic::x86_mmx_psra_d;
7050 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007051 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007052 }
7053 break;
7054 }
7055 }
Mon P Wangefa42202009-09-03 19:56:25 +00007056
7057 // The vector shift intrinsics with scalars uses 32b shift amounts but
7058 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7059 // to be zero.
7060 SDValue ShOps[4];
7061 ShOps[0] = ShAmt;
7062 ShOps[1] = DAG.getConstant(0, MVT::i32);
7063 if (ShAmtVT == MVT::v4i32) {
7064 ShOps[2] = DAG.getUNDEF(MVT::i32);
7065 ShOps[3] = DAG.getUNDEF(MVT::i32);
7066 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7067 } else {
7068 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7069 }
7070
Owen Andersone50ed302009-08-10 22:56:29 +00007071 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007072 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007073 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007074 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007075 Op.getOperand(1), ShAmt);
7076 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007077 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007078}
Evan Cheng72261582005-12-20 06:22:03 +00007079
Dan Gohman475871a2008-07-27 21:46:04 +00007080SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00007081 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007082 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007083
7084 if (Depth > 0) {
7085 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7086 SDValue Offset =
7087 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007088 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007089 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007090 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007091 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007092 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007093 }
7094
7095 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007096 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007097 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007098 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007099}
7100
Dan Gohman475871a2008-07-27 21:46:04 +00007101SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00007102 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7103 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00007104 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007105 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007106 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7107 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007108 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007109 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007110 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7111 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007112 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007113}
7114
Dan Gohman475871a2008-07-27 21:46:04 +00007115SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00007116 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007117 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007118}
7119
Dan Gohman475871a2008-07-27 21:46:04 +00007120SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007121{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007122 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007123 SDValue Chain = Op.getOperand(0);
7124 SDValue Offset = Op.getOperand(1);
7125 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007126 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007127
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007128 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7129 getPointerTy());
7130 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007131
Dale Johannesene4d209d2009-02-03 20:21:25 +00007132 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007133 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007134 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007135 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007136 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007137 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007138
Dale Johannesene4d209d2009-02-03 20:21:25 +00007139 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007140 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007141 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007142}
7143
Dan Gohman475871a2008-07-27 21:46:04 +00007144SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00007145 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007146 SDValue Root = Op.getOperand(0);
7147 SDValue Trmp = Op.getOperand(1); // trampoline
7148 SDValue FPtr = Op.getOperand(2); // nested function
7149 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007150 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007151
Dan Gohman69de1932008-02-06 22:27:42 +00007152 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007153
7154 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007155 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007156
7157 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007158 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7159 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007160
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007161 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7162 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007163
7164 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7165
7166 // Load the pointer to the nested function into R11.
7167 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007168 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007169 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007170 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007171
Owen Anderson825b72b2009-08-11 20:47:22 +00007172 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7173 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007174 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7175 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007176
7177 // Load the 'nest' parameter value into R10.
7178 // R10 is specified in X86CallingConv.td
7179 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007180 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7181 DAG.getConstant(10, MVT::i64));
7182 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007183 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007184
Owen Anderson825b72b2009-08-11 20:47:22 +00007185 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7186 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007187 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7188 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007189
7190 // Jump to the nested function.
7191 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007192 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7193 DAG.getConstant(20, MVT::i64));
7194 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007195 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007196
7197 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007198 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7199 DAG.getConstant(22, MVT::i64));
7200 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007201 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007202
Dan Gohman475871a2008-07-27 21:46:04 +00007203 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007204 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007205 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007206 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007207 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007208 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007209 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007210 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007211
7212 switch (CC) {
7213 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007214 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007215 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007216 case CallingConv::X86_StdCall: {
7217 // Pass 'nest' parameter in ECX.
7218 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007219 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007220
7221 // Check that ECX wasn't needed by an 'inreg' parameter.
7222 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007223 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007224
Chris Lattner58d74912008-03-12 17:45:29 +00007225 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007226 unsigned InRegCount = 0;
7227 unsigned Idx = 1;
7228
7229 for (FunctionType::param_iterator I = FTy->param_begin(),
7230 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007231 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007232 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007233 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007234
7235 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007236 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007237 }
7238 }
7239 break;
7240 }
7241 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007242 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007243 // Pass 'nest' parameter in EAX.
7244 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007245 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007246 break;
7247 }
7248
Dan Gohman475871a2008-07-27 21:46:04 +00007249 SDValue OutChains[4];
7250 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007251
Owen Anderson825b72b2009-08-11 20:47:22 +00007252 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7253 DAG.getConstant(10, MVT::i32));
7254 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007255
Chris Lattnera62fe662010-02-05 19:20:30 +00007256 // This is storing the opcode for MOV32ri.
7257 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007258 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007259 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007260 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007261 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007262
Owen Anderson825b72b2009-08-11 20:47:22 +00007263 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7264 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007265 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7266 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007267
Chris Lattnera62fe662010-02-05 19:20:30 +00007268 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007269 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7270 DAG.getConstant(5, MVT::i32));
7271 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007272 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007273
Owen Anderson825b72b2009-08-11 20:47:22 +00007274 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7275 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007276 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7277 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007278
Dan Gohman475871a2008-07-27 21:46:04 +00007279 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007280 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007281 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007282 }
7283}
7284
Dan Gohman475871a2008-07-27 21:46:04 +00007285SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007286 /*
7287 The rounding mode is in bits 11:10 of FPSR, and has the following
7288 settings:
7289 00 Round to nearest
7290 01 Round to -inf
7291 10 Round to +inf
7292 11 Round to 0
7293
7294 FLT_ROUNDS, on the other hand, expects the following:
7295 -1 Undefined
7296 0 Round to 0
7297 1 Round to nearest
7298 2 Round to +inf
7299 3 Round to -inf
7300
7301 To perform the conversion, we do:
7302 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7303 */
7304
7305 MachineFunction &MF = DAG.getMachineFunction();
7306 const TargetMachine &TM = MF.getTarget();
7307 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7308 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007309 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007310 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007311
7312 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007313 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007314 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007315
Owen Anderson825b72b2009-08-11 20:47:22 +00007316 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007317 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007318
7319 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007320 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7321 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007322
7323 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007324 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007325 DAG.getNode(ISD::SRL, dl, MVT::i16,
7326 DAG.getNode(ISD::AND, dl, MVT::i16,
7327 CWD, DAG.getConstant(0x800, MVT::i16)),
7328 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007329 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007330 DAG.getNode(ISD::SRL, dl, MVT::i16,
7331 DAG.getNode(ISD::AND, dl, MVT::i16,
7332 CWD, DAG.getConstant(0x400, MVT::i16)),
7333 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007334
Dan Gohman475871a2008-07-27 21:46:04 +00007335 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007336 DAG.getNode(ISD::AND, dl, MVT::i16,
7337 DAG.getNode(ISD::ADD, dl, MVT::i16,
7338 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7339 DAG.getConstant(1, MVT::i16)),
7340 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007341
7342
Duncan Sands83ec4b62008-06-06 12:08:01 +00007343 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007344 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007345}
7346
Dan Gohman475871a2008-07-27 21:46:04 +00007347SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007348 EVT VT = Op.getValueType();
7349 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007350 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007351 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007352
7353 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007354 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007355 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007356 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007357 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007358 }
Evan Cheng18efe262007-12-14 02:13:44 +00007359
Evan Cheng152804e2007-12-14 08:30:15 +00007360 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007361 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007362 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007363
7364 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007365 SDValue Ops[] = {
7366 Op,
7367 DAG.getConstant(NumBits+NumBits-1, OpVT),
7368 DAG.getConstant(X86::COND_E, MVT::i8),
7369 Op.getValue(1)
7370 };
7371 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007372
7373 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007374 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007375
Owen Anderson825b72b2009-08-11 20:47:22 +00007376 if (VT == MVT::i8)
7377 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007378 return Op;
7379}
7380
Dan Gohman475871a2008-07-27 21:46:04 +00007381SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007382 EVT VT = Op.getValueType();
7383 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007384 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007385 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007386
7387 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007388 if (VT == MVT::i8) {
7389 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007390 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007391 }
Evan Cheng152804e2007-12-14 08:30:15 +00007392
7393 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007394 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007395 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007396
7397 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007398 SDValue Ops[] = {
7399 Op,
7400 DAG.getConstant(NumBits, OpVT),
7401 DAG.getConstant(X86::COND_E, MVT::i8),
7402 Op.getValue(1)
7403 };
7404 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007405
Owen Anderson825b72b2009-08-11 20:47:22 +00007406 if (VT == MVT::i8)
7407 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007408 return Op;
7409}
7410
Mon P Wangaf9b9522008-12-18 21:42:19 +00007411SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007412 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007413 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007414 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007415
Mon P Wangaf9b9522008-12-18 21:42:19 +00007416 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7417 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7418 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7419 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7420 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7421 //
7422 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7423 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7424 // return AloBlo + AloBhi + AhiBlo;
7425
7426 SDValue A = Op.getOperand(0);
7427 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007428
Dale Johannesene4d209d2009-02-03 20:21:25 +00007429 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007430 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7431 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007432 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007433 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7434 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007435 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007436 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007437 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007438 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007439 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007440 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007441 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007442 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007443 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007444 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007445 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7446 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007447 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007448 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7449 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007450 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7451 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007452 return Res;
7453}
7454
7455
Bill Wendling74c37652008-12-09 22:08:41 +00007456SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7457 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7458 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007459 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7460 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007461 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007462 SDValue LHS = N->getOperand(0);
7463 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007464 unsigned BaseOp = 0;
7465 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007466 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007467
7468 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007469 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007470 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007471 // A subtract of one will be selected as a INC. Note that INC doesn't
7472 // set CF, so we can't do this for UADDO.
7473 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7474 if (C->getAPIntValue() == 1) {
7475 BaseOp = X86ISD::INC;
7476 Cond = X86::COND_O;
7477 break;
7478 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007479 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007480 Cond = X86::COND_O;
7481 break;
7482 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007483 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007484 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007485 break;
7486 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007487 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7488 // set CF, so we can't do this for USUBO.
7489 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7490 if (C->getAPIntValue() == 1) {
7491 BaseOp = X86ISD::DEC;
7492 Cond = X86::COND_O;
7493 break;
7494 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007495 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007496 Cond = X86::COND_O;
7497 break;
7498 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007499 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007500 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007501 break;
7502 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007503 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007504 Cond = X86::COND_O;
7505 break;
7506 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007507 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007508 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007509 break;
7510 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007511
Bill Wendling61edeb52008-12-02 01:06:39 +00007512 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007513 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007514 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007515
Bill Wendling61edeb52008-12-02 01:06:39 +00007516 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007517 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007518 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007519
Bill Wendling61edeb52008-12-02 01:06:39 +00007520 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7521 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007522}
7523
Dan Gohman475871a2008-07-27 21:46:04 +00007524SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007525 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007526 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007527 unsigned Reg = 0;
7528 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007529 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007530 default:
7531 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007532 case MVT::i8: Reg = X86::AL; size = 1; break;
7533 case MVT::i16: Reg = X86::AX; size = 2; break;
7534 case MVT::i32: Reg = X86::EAX; size = 4; break;
7535 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007536 assert(Subtarget->is64Bit() && "Node not type legal!");
7537 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007538 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007539 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007540 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007541 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007542 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007543 Op.getOperand(1),
7544 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007545 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007546 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007547 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007548 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007549 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007550 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007551 return cpOut;
7552}
7553
Duncan Sands1607f052008-12-01 11:39:25 +00007554SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007555 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007556 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007557 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007558 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007559 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007560 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007561 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7562 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007563 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007564 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7565 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007566 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007567 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007568 rdx.getValue(1)
7569 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007570 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007571}
7572
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007573SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7574 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007575 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007576 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007577 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007578 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007579 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007580 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007581 Node->getOperand(0),
7582 Node->getOperand(1), negOp,
7583 cast<AtomicSDNode>(Node)->getSrcValue(),
7584 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007585}
7586
Evan Cheng0db9fe62006-04-25 20:13:52 +00007587/// LowerOperation - Provide custom lowering hooks for some operations.
7588///
Dan Gohman475871a2008-07-27 21:46:04 +00007589SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007590 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007591 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007592 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7593 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007594 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007595 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007596 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7597 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7598 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7599 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7600 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7601 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007602 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007603 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007604 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007605 case ISD::SHL_PARTS:
7606 case ISD::SRA_PARTS:
7607 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7608 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007609 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007610 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007611 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007612 case ISD::FABS: return LowerFABS(Op, DAG);
7613 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007614 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007615 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007616 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007617 case ISD::SELECT: return LowerSELECT(Op, DAG);
7618 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007619 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007620 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007621 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007622 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007623 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007624 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7625 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007626 case ISD::FRAME_TO_ARGS_OFFSET:
7627 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007628 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007629 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007630 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007631 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007632 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7633 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007634 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007635 case ISD::SADDO:
7636 case ISD::UADDO:
7637 case ISD::SSUBO:
7638 case ISD::USUBO:
7639 case ISD::SMULO:
7640 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007641 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007642 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007643}
7644
Duncan Sands1607f052008-12-01 11:39:25 +00007645void X86TargetLowering::
7646ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7647 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007648 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007649 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007650 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007651
7652 SDValue Chain = Node->getOperand(0);
7653 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007654 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007655 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007656 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007657 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007658 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007659 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007660 SDValue Result =
7661 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7662 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007663 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007664 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007665 Results.push_back(Result.getValue(2));
7666}
7667
Duncan Sands126d9072008-07-04 11:47:58 +00007668/// ReplaceNodeResults - Replace a node with an illegal result type
7669/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007670void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7671 SmallVectorImpl<SDValue>&Results,
7672 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007673 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007674 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007675 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007676 assert(false && "Do not know how to custom type legalize this operation!");
7677 return;
7678 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007679 std::pair<SDValue,SDValue> Vals =
7680 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007681 SDValue FIST = Vals.first, StackSlot = Vals.second;
7682 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007683 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007684 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007685 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7686 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007687 }
7688 return;
7689 }
7690 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007691 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007692 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007693 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007694 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007695 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007696 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007697 eax.getValue(2));
7698 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7699 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007700 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007701 Results.push_back(edx.getValue(1));
7702 return;
7703 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007704 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007705 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007706 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007707 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007708 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7709 DAG.getConstant(0, MVT::i32));
7710 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7711 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007712 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7713 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007714 cpInL.getValue(1));
7715 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007716 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7717 DAG.getConstant(0, MVT::i32));
7718 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7719 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007720 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007721 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007722 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007723 swapInL.getValue(1));
7724 SDValue Ops[] = { swapInH.getValue(0),
7725 N->getOperand(1),
7726 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007727 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007728 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007729 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007730 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007731 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007732 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007733 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007734 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007735 Results.push_back(cpOutH.getValue(1));
7736 return;
7737 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007738 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007739 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7740 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007741 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007742 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7743 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007744 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007745 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7746 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007747 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007748 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7749 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007750 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007751 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7752 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007753 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007754 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7755 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007756 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007757 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7758 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007759 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007760}
7761
Evan Cheng72261582005-12-20 06:22:03 +00007762const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7763 switch (Opcode) {
7764 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007765 case X86ISD::BSF: return "X86ISD::BSF";
7766 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007767 case X86ISD::SHLD: return "X86ISD::SHLD";
7768 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007769 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007770 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007771 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007772 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007773 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007774 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007775 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7776 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7777 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007778 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007779 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007780 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007781 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007782 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007783 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007784 case X86ISD::COMI: return "X86ISD::COMI";
7785 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007786 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007787 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007788 case X86ISD::CMOV: return "X86ISD::CMOV";
7789 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007790 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007791 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7792 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007793 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007794 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007795 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007796 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007797 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007798 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7799 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007800 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007801 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007802 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007803 case X86ISD::FMAX: return "X86ISD::FMAX";
7804 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007805 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7806 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007807 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007808 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007809 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007810 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007811 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007812 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7813 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007814 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7815 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7816 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7817 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7818 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7819 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007820 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7821 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007822 case X86ISD::VSHL: return "X86ISD::VSHL";
7823 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007824 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7825 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7826 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7827 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7828 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7829 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7830 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7831 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7832 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7833 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007834 case X86ISD::ADD: return "X86ISD::ADD";
7835 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007836 case X86ISD::SMUL: return "X86ISD::SMUL";
7837 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007838 case X86ISD::INC: return "X86ISD::INC";
7839 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007840 case X86ISD::OR: return "X86ISD::OR";
7841 case X86ISD::XOR: return "X86ISD::XOR";
7842 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007843 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007844 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007845 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007846 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007847 }
7848}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007849
Chris Lattnerc9addb72007-03-30 23:15:24 +00007850// isLegalAddressingMode - Return true if the addressing mode represented
7851// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007852bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007853 const Type *Ty) const {
7854 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007855 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007856
Chris Lattnerc9addb72007-03-30 23:15:24 +00007857 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007858 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007859 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007860
Chris Lattnerc9addb72007-03-30 23:15:24 +00007861 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007862 unsigned GVFlags =
7863 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007864
Chris Lattnerdfed4132009-07-10 07:38:24 +00007865 // If a reference to this global requires an extra load, we can't fold it.
7866 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007867 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007868
Chris Lattnerdfed4132009-07-10 07:38:24 +00007869 // If BaseGV requires a register for the PIC base, we cannot also have a
7870 // BaseReg specified.
7871 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007872 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007873
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007874 // If lower 4G is not available, then we must use rip-relative addressing.
7875 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7876 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007877 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007878
Chris Lattnerc9addb72007-03-30 23:15:24 +00007879 switch (AM.Scale) {
7880 case 0:
7881 case 1:
7882 case 2:
7883 case 4:
7884 case 8:
7885 // These scales always work.
7886 break;
7887 case 3:
7888 case 5:
7889 case 9:
7890 // These scales are formed with basereg+scalereg. Only accept if there is
7891 // no basereg yet.
7892 if (AM.HasBaseReg)
7893 return false;
7894 break;
7895 default: // Other stuff never works.
7896 return false;
7897 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007898
Chris Lattnerc9addb72007-03-30 23:15:24 +00007899 return true;
7900}
7901
7902
Evan Cheng2bd122c2007-10-26 01:56:11 +00007903bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007904 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007905 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007906 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7907 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007908 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007909 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007910 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007911}
7912
Owen Andersone50ed302009-08-10 22:56:29 +00007913bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007914 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007915 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007916 unsigned NumBits1 = VT1.getSizeInBits();
7917 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007918 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007919 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007920 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007921}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007922
Dan Gohman97121ba2009-04-08 00:15:30 +00007923bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007924 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007925 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007926}
7927
Owen Andersone50ed302009-08-10 22:56:29 +00007928bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007929 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007930 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007931}
7932
Owen Andersone50ed302009-08-10 22:56:29 +00007933bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007934 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007935 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007936}
7937
Evan Cheng60c07e12006-07-05 22:17:51 +00007938/// isShuffleMaskLegal - Targets can use this to indicate that they only
7939/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7940/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7941/// are assumed to be legal.
7942bool
Eric Christopherfd179292009-08-27 18:07:15 +00007943X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007944 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007945 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007946 if (VT.getSizeInBits() == 64)
7947 return false;
7948
Nate Begemana09008b2009-10-19 02:17:23 +00007949 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007950 return (VT.getVectorNumElements() == 2 ||
7951 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7952 isMOVLMask(M, VT) ||
7953 isSHUFPMask(M, VT) ||
7954 isPSHUFDMask(M, VT) ||
7955 isPSHUFHWMask(M, VT) ||
7956 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007957 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007958 isUNPCKLMask(M, VT) ||
7959 isUNPCKHMask(M, VT) ||
7960 isUNPCKL_v_undef_Mask(M, VT) ||
7961 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007962}
7963
Dan Gohman7d8143f2008-04-09 20:09:42 +00007964bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007965X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007966 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007967 unsigned NumElts = VT.getVectorNumElements();
7968 // FIXME: This collection of masks seems suspect.
7969 if (NumElts == 2)
7970 return true;
7971 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7972 return (isMOVLMask(Mask, VT) ||
7973 isCommutedMOVLMask(Mask, VT, true) ||
7974 isSHUFPMask(Mask, VT) ||
7975 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007976 }
7977 return false;
7978}
7979
7980//===----------------------------------------------------------------------===//
7981// X86 Scheduler Hooks
7982//===----------------------------------------------------------------------===//
7983
Mon P Wang63307c32008-05-05 19:05:59 +00007984// private utility function
7985MachineBasicBlock *
7986X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7987 MachineBasicBlock *MBB,
7988 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007989 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007990 unsigned LoadOpc,
7991 unsigned CXchgOpc,
7992 unsigned copyOpc,
7993 unsigned notOpc,
7994 unsigned EAXreg,
7995 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007996 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007997 // For the atomic bitwise operator, we generate
7998 // thisMBB:
7999 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008000 // ld t1 = [bitinstr.addr]
8001 // op t2 = t1, [bitinstr.val]
8002 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008003 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8004 // bz newMBB
8005 // fallthrough -->nextMBB
8006 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8007 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008008 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008009 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008010
Mon P Wang63307c32008-05-05 19:05:59 +00008011 /// First build the CFG
8012 MachineFunction *F = MBB->getParent();
8013 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008014 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8015 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8016 F->insert(MBBIter, newMBB);
8017 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008018
Mon P Wang63307c32008-05-05 19:05:59 +00008019 // Move all successors to thisMBB to nextMBB
8020 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008021
Mon P Wang63307c32008-05-05 19:05:59 +00008022 // Update thisMBB to fall through to newMBB
8023 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008024
Mon P Wang63307c32008-05-05 19:05:59 +00008025 // newMBB jumps to itself and fall through to nextMBB
8026 newMBB->addSuccessor(nextMBB);
8027 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008028
Mon P Wang63307c32008-05-05 19:05:59 +00008029 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008030 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008031 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008032 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008033 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008034 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008035 int numArgs = bInstr->getNumOperands() - 1;
8036 for (int i=0; i < numArgs; ++i)
8037 argOpers[i] = &bInstr->getOperand(i+1);
8038
8039 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008040 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8041 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008042
Dale Johannesen140be2d2008-08-19 18:47:28 +00008043 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008044 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008045 for (int i=0; i <= lastAddrIndx; ++i)
8046 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008047
Dale Johannesen140be2d2008-08-19 18:47:28 +00008048 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008049 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008050 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008051 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008052 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008053 tt = t1;
8054
Dale Johannesen140be2d2008-08-19 18:47:28 +00008055 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008056 assert((argOpers[valArgIndx]->isReg() ||
8057 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008058 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008059 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008060 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008061 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008062 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008063 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008064 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008065
Dale Johannesene4d209d2009-02-03 20:21:25 +00008066 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008067 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008068
Dale Johannesene4d209d2009-02-03 20:21:25 +00008069 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008070 for (int i=0; i <= lastAddrIndx; ++i)
8071 (*MIB).addOperand(*argOpers[i]);
8072 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008073 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008074 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8075 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008076
Dale Johannesene4d209d2009-02-03 20:21:25 +00008077 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008078 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008079
Mon P Wang63307c32008-05-05 19:05:59 +00008080 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008081 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008082
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008083 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008084 return nextMBB;
8085}
8086
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008087// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008088MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008089X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8090 MachineBasicBlock *MBB,
8091 unsigned regOpcL,
8092 unsigned regOpcH,
8093 unsigned immOpcL,
8094 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008095 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008096 // For the atomic bitwise operator, we generate
8097 // thisMBB (instructions are in pairs, except cmpxchg8b)
8098 // ld t1,t2 = [bitinstr.addr]
8099 // newMBB:
8100 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8101 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008102 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008103 // mov ECX, EBX <- t5, t6
8104 // mov EAX, EDX <- t1, t2
8105 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8106 // mov t3, t4 <- EAX, EDX
8107 // bz newMBB
8108 // result in out1, out2
8109 // fallthrough -->nextMBB
8110
8111 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8112 const unsigned LoadOpc = X86::MOV32rm;
8113 const unsigned copyOpc = X86::MOV32rr;
8114 const unsigned NotOpc = X86::NOT32r;
8115 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8116 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8117 MachineFunction::iterator MBBIter = MBB;
8118 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008119
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008120 /// First build the CFG
8121 MachineFunction *F = MBB->getParent();
8122 MachineBasicBlock *thisMBB = MBB;
8123 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8124 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8125 F->insert(MBBIter, newMBB);
8126 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008127
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008128 // Move all successors to thisMBB to nextMBB
8129 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008130
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008131 // Update thisMBB to fall through to newMBB
8132 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008133
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008134 // newMBB jumps to itself and fall through to nextMBB
8135 newMBB->addSuccessor(nextMBB);
8136 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008137
Dale Johannesene4d209d2009-02-03 20:21:25 +00008138 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008139 // Insert instructions into newMBB based on incoming instruction
8140 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008141 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008142 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008143 MachineOperand& dest1Oper = bInstr->getOperand(0);
8144 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008145 MachineOperand* argOpers[2 + X86AddrNumOperands];
8146 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008147 argOpers[i] = &bInstr->getOperand(i+2);
8148
Evan Chengad5b52f2010-01-08 19:14:57 +00008149 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008150 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008151
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008152 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008153 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008154 for (int i=0; i <= lastAddrIndx; ++i)
8155 (*MIB).addOperand(*argOpers[i]);
8156 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008157 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008158 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008159 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008160 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008161 MachineOperand newOp3 = *(argOpers[3]);
8162 if (newOp3.isImm())
8163 newOp3.setImm(newOp3.getImm()+4);
8164 else
8165 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008166 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008167 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008168
8169 // t3/4 are defined later, at the bottom of the loop
8170 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8171 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008172 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008173 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008174 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008175 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8176
Evan Cheng306b4ca2010-01-08 23:41:50 +00008177 // The subsequent operations should be using the destination registers of
8178 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008179 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008180 t1 = F->getRegInfo().createVirtualRegister(RC);
8181 t2 = F->getRegInfo().createVirtualRegister(RC);
8182 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8183 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008184 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008185 t1 = dest1Oper.getReg();
8186 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008187 }
8188
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008189 int valArgIndx = lastAddrIndx + 1;
8190 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008191 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008192 "invalid operand");
8193 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8194 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008195 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008196 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008197 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008198 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008199 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008200 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008201 (*MIB).addOperand(*argOpers[valArgIndx]);
8202 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008203 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008204 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008205 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008206 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008207 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008208 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008209 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008210 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008211 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008212 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008213
Dale Johannesene4d209d2009-02-03 20:21:25 +00008214 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008215 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008216 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008217 MIB.addReg(t2);
8218
Dale Johannesene4d209d2009-02-03 20:21:25 +00008219 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008220 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008221 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008222 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008223
Dale Johannesene4d209d2009-02-03 20:21:25 +00008224 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008225 for (int i=0; i <= lastAddrIndx; ++i)
8226 (*MIB).addOperand(*argOpers[i]);
8227
8228 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008229 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8230 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008231
Dale Johannesene4d209d2009-02-03 20:21:25 +00008232 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008233 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008234 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008235 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008236
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008237 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008238 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008239
8240 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8241 return nextMBB;
8242}
8243
8244// private utility function
8245MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008246X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8247 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008248 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008249 // For the atomic min/max operator, we generate
8250 // thisMBB:
8251 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008252 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008253 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008254 // cmp t1, t2
8255 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008256 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008257 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8258 // bz newMBB
8259 // fallthrough -->nextMBB
8260 //
8261 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8262 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008263 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008264 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008265
Mon P Wang63307c32008-05-05 19:05:59 +00008266 /// First build the CFG
8267 MachineFunction *F = MBB->getParent();
8268 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008269 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8270 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8271 F->insert(MBBIter, newMBB);
8272 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008273
Dan Gohmand6708ea2009-08-15 01:38:56 +00008274 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008275 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008276
Mon P Wang63307c32008-05-05 19:05:59 +00008277 // Update thisMBB to fall through to newMBB
8278 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008279
Mon P Wang63307c32008-05-05 19:05:59 +00008280 // newMBB jumps to newMBB and fall through to nextMBB
8281 newMBB->addSuccessor(nextMBB);
8282 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008283
Dale Johannesene4d209d2009-02-03 20:21:25 +00008284 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008285 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008286 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008287 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008288 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008289 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008290 int numArgs = mInstr->getNumOperands() - 1;
8291 for (int i=0; i < numArgs; ++i)
8292 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008293
Mon P Wang63307c32008-05-05 19:05:59 +00008294 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008295 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8296 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008297
Mon P Wangab3e7472008-05-05 22:56:23 +00008298 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008299 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008300 for (int i=0; i <= lastAddrIndx; ++i)
8301 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008302
Mon P Wang63307c32008-05-05 19:05:59 +00008303 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008304 assert((argOpers[valArgIndx]->isReg() ||
8305 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008306 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008307
8308 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008309 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008310 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008311 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008312 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008313 (*MIB).addOperand(*argOpers[valArgIndx]);
8314
Dale Johannesene4d209d2009-02-03 20:21:25 +00008315 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008316 MIB.addReg(t1);
8317
Dale Johannesene4d209d2009-02-03 20:21:25 +00008318 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008319 MIB.addReg(t1);
8320 MIB.addReg(t2);
8321
8322 // Generate movc
8323 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008324 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008325 MIB.addReg(t2);
8326 MIB.addReg(t1);
8327
8328 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008329 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008330 for (int i=0; i <= lastAddrIndx; ++i)
8331 (*MIB).addOperand(*argOpers[i]);
8332 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008333 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008334 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8335 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008336
Dale Johannesene4d209d2009-02-03 20:21:25 +00008337 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008338 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008339
Mon P Wang63307c32008-05-05 19:05:59 +00008340 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008341 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008342
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008343 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008344 return nextMBB;
8345}
8346
Eric Christopherf83a5de2009-08-27 18:08:16 +00008347// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8348// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008349MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008350X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008351 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008352
8353 MachineFunction *F = BB->getParent();
8354 DebugLoc dl = MI->getDebugLoc();
8355 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8356
8357 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008358 if (memArg)
8359 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8360 else
8361 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008362
8363 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8364
8365 for (unsigned i = 0; i < numArgs; ++i) {
8366 MachineOperand &Op = MI->getOperand(i+1);
8367
8368 if (!(Op.isReg() && Op.isImplicit()))
8369 MIB.addOperand(Op);
8370 }
8371
8372 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8373 .addReg(X86::XMM0);
8374
8375 F->DeleteMachineInstr(MI);
8376
8377 return BB;
8378}
8379
8380MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008381X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8382 MachineInstr *MI,
8383 MachineBasicBlock *MBB) const {
8384 // Emit code to save XMM registers to the stack. The ABI says that the
8385 // number of registers to save is given in %al, so it's theoretically
8386 // possible to do an indirect jump trick to avoid saving all of them,
8387 // however this code takes a simpler approach and just executes all
8388 // of the stores if %al is non-zero. It's less code, and it's probably
8389 // easier on the hardware branch predictor, and stores aren't all that
8390 // expensive anyway.
8391
8392 // Create the new basic blocks. One block contains all the XMM stores,
8393 // and one block is the final destination regardless of whether any
8394 // stores were performed.
8395 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8396 MachineFunction *F = MBB->getParent();
8397 MachineFunction::iterator MBBIter = MBB;
8398 ++MBBIter;
8399 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8400 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8401 F->insert(MBBIter, XMMSaveMBB);
8402 F->insert(MBBIter, EndMBB);
8403
8404 // Set up the CFG.
8405 // Move any original successors of MBB to the end block.
8406 EndMBB->transferSuccessors(MBB);
8407 // The original block will now fall through to the XMM save block.
8408 MBB->addSuccessor(XMMSaveMBB);
8409 // The XMMSaveMBB will fall through to the end block.
8410 XMMSaveMBB->addSuccessor(EndMBB);
8411
8412 // Now add the instructions.
8413 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8414 DebugLoc DL = MI->getDebugLoc();
8415
8416 unsigned CountReg = MI->getOperand(0).getReg();
8417 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8418 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8419
8420 if (!Subtarget->isTargetWin64()) {
8421 // If %al is 0, branch around the XMM save block.
8422 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008423 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008424 MBB->addSuccessor(EndMBB);
8425 }
8426
8427 // In the XMM save block, save all the XMM argument registers.
8428 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8429 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008430 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008431 F->getMachineMemOperand(
8432 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8433 MachineMemOperand::MOStore, Offset,
8434 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008435 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8436 .addFrameIndex(RegSaveFrameIndex)
8437 .addImm(/*Scale=*/1)
8438 .addReg(/*IndexReg=*/0)
8439 .addImm(/*Disp=*/Offset)
8440 .addReg(/*Segment=*/0)
8441 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008442 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008443 }
8444
8445 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8446
8447 return EndMBB;
8448}
Mon P Wang63307c32008-05-05 19:05:59 +00008449
Evan Cheng60c07e12006-07-05 22:17:51 +00008450MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008451X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008452 MachineBasicBlock *BB,
8453 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008454 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8455 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008456
Chris Lattner52600972009-09-02 05:57:00 +00008457 // To "insert" a SELECT_CC instruction, we actually have to insert the
8458 // diamond control-flow pattern. The incoming instruction knows the
8459 // destination vreg to set, the condition code register to branch on, the
8460 // true/false values to select between, and a branch opcode to use.
8461 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8462 MachineFunction::iterator It = BB;
8463 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008464
Chris Lattner52600972009-09-02 05:57:00 +00008465 // thisMBB:
8466 // ...
8467 // TrueVal = ...
8468 // cmpTY ccX, r1, r2
8469 // bCC copy1MBB
8470 // fallthrough --> copy0MBB
8471 MachineBasicBlock *thisMBB = BB;
8472 MachineFunction *F = BB->getParent();
8473 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8474 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8475 unsigned Opc =
8476 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8477 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8478 F->insert(It, copy0MBB);
8479 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008480 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008481 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008482 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008483 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008484 E = BB->succ_end(); I != E; ++I) {
8485 EM->insert(std::make_pair(*I, sinkMBB));
8486 sinkMBB->addSuccessor(*I);
8487 }
8488 // Next, remove all successors of the current block, and add the true
8489 // and fallthrough blocks as its successors.
8490 while (!BB->succ_empty())
8491 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008492 // Add the true and fallthrough blocks as its successors.
8493 BB->addSuccessor(copy0MBB);
8494 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008495
Chris Lattner52600972009-09-02 05:57:00 +00008496 // copy0MBB:
8497 // %FalseValue = ...
8498 // # fallthrough to sinkMBB
8499 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008500
Chris Lattner52600972009-09-02 05:57:00 +00008501 // Update machine-CFG edges
8502 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008503
Chris Lattner52600972009-09-02 05:57:00 +00008504 // sinkMBB:
8505 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8506 // ...
8507 BB = sinkMBB;
8508 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8509 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8510 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8511
8512 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8513 return BB;
8514}
8515
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008516MachineBasicBlock *
8517X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
8518 MachineBasicBlock *BB,
8519 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
8520 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8521 DebugLoc DL = MI->getDebugLoc();
8522 MachineFunction *F = BB->getParent();
8523
8524 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8525 // non-trivial part is impdef of ESP.
8526 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8527 // mingw-w64.
8528
8529 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8530 .addExternalSymbol("_alloca")
8531 .addReg(X86::EAX, RegState::Implicit)
8532 .addReg(X86::ESP, RegState::Implicit)
8533 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8534 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8535
8536 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8537 return BB;
8538}
Chris Lattner52600972009-09-02 05:57:00 +00008539
8540MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008541X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008542 MachineBasicBlock *BB,
8543 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008544 switch (MI->getOpcode()) {
8545 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008546 case X86::MINGW_ALLOCA:
8547 return EmitLoweredMingwAlloca(MI, BB, EM);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008548 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008549 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008550 case X86::CMOV_FR32:
8551 case X86::CMOV_FR64:
8552 case X86::CMOV_V4F32:
8553 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008554 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008555 case X86::CMOV_GR16:
8556 case X86::CMOV_GR32:
8557 case X86::CMOV_RFP32:
8558 case X86::CMOV_RFP64:
8559 case X86::CMOV_RFP80:
Evan Chengce319102009-09-19 09:51:03 +00008560 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008561
Dale Johannesen849f2142007-07-03 00:53:03 +00008562 case X86::FP32_TO_INT16_IN_MEM:
8563 case X86::FP32_TO_INT32_IN_MEM:
8564 case X86::FP32_TO_INT64_IN_MEM:
8565 case X86::FP64_TO_INT16_IN_MEM:
8566 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008567 case X86::FP64_TO_INT64_IN_MEM:
8568 case X86::FP80_TO_INT16_IN_MEM:
8569 case X86::FP80_TO_INT32_IN_MEM:
8570 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008571 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8572 DebugLoc DL = MI->getDebugLoc();
8573
Evan Cheng60c07e12006-07-05 22:17:51 +00008574 // Change the floating point control register to use "round towards zero"
8575 // mode when truncating to an integer value.
8576 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008577 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008578 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008579
8580 // Load the old value of the high byte of the control word...
8581 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008582 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008583 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008584 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008585
8586 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008587 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008588 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008589
8590 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008591 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008592
8593 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008594 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008595 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008596
8597 // Get the X86 opcode to use.
8598 unsigned Opc;
8599 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008600 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008601 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8602 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8603 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8604 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8605 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8606 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008607 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8608 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8609 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008610 }
8611
8612 X86AddressMode AM;
8613 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008614 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008615 AM.BaseType = X86AddressMode::RegBase;
8616 AM.Base.Reg = Op.getReg();
8617 } else {
8618 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008619 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008620 }
8621 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008622 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008623 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008624 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008625 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008626 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008627 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008628 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008629 AM.GV = Op.getGlobal();
8630 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008631 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008632 }
Chris Lattner52600972009-09-02 05:57:00 +00008633 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008634 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008635
8636 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008637 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008638
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008639 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008640 return BB;
8641 }
Dale Johannesenbfdf7f32010-03-10 22:13:47 +00008642 // DBG_VALUE. Only the frame index case is done here.
8643 case X86::DBG_VALUE: {
8644 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8645 DebugLoc DL = MI->getDebugLoc();
8646 X86AddressMode AM;
8647 MachineFunction *F = BB->getParent();
8648 AM.BaseType = X86AddressMode::FrameIndexBase;
8649 AM.Base.FrameIndex = MI->getOperand(0).getImm();
8650 addFullAddress(BuildMI(BB, DL, TII->get(X86::DBG_VALUE)), AM).
8651 addImm(MI->getOperand(1).getImm()).
8652 addMetadata(MI->getOperand(2).getMetadata());
8653 F->DeleteMachineInstr(MI); // Remove pseudo.
8654 return BB;
8655 }
8656
Eric Christopherb120ab42009-08-18 22:50:32 +00008657 // String/text processing lowering.
8658 case X86::PCMPISTRM128REG:
8659 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8660 case X86::PCMPISTRM128MEM:
8661 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8662 case X86::PCMPESTRM128REG:
8663 return EmitPCMP(MI, BB, 5, false /* in mem */);
8664 case X86::PCMPESTRM128MEM:
8665 return EmitPCMP(MI, BB, 5, true /* in mem */);
8666
8667 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008668 case X86::ATOMAND32:
8669 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008670 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008671 X86::LCMPXCHG32, X86::MOV32rr,
8672 X86::NOT32r, X86::EAX,
8673 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008674 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008675 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8676 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008677 X86::LCMPXCHG32, X86::MOV32rr,
8678 X86::NOT32r, X86::EAX,
8679 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008680 case X86::ATOMXOR32:
8681 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008682 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008683 X86::LCMPXCHG32, X86::MOV32rr,
8684 X86::NOT32r, X86::EAX,
8685 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008686 case X86::ATOMNAND32:
8687 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008688 X86::AND32ri, X86::MOV32rm,
8689 X86::LCMPXCHG32, X86::MOV32rr,
8690 X86::NOT32r, X86::EAX,
8691 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008692 case X86::ATOMMIN32:
8693 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8694 case X86::ATOMMAX32:
8695 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8696 case X86::ATOMUMIN32:
8697 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8698 case X86::ATOMUMAX32:
8699 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008700
8701 case X86::ATOMAND16:
8702 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8703 X86::AND16ri, X86::MOV16rm,
8704 X86::LCMPXCHG16, X86::MOV16rr,
8705 X86::NOT16r, X86::AX,
8706 X86::GR16RegisterClass);
8707 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008708 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008709 X86::OR16ri, X86::MOV16rm,
8710 X86::LCMPXCHG16, X86::MOV16rr,
8711 X86::NOT16r, X86::AX,
8712 X86::GR16RegisterClass);
8713 case X86::ATOMXOR16:
8714 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8715 X86::XOR16ri, X86::MOV16rm,
8716 X86::LCMPXCHG16, X86::MOV16rr,
8717 X86::NOT16r, X86::AX,
8718 X86::GR16RegisterClass);
8719 case X86::ATOMNAND16:
8720 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8721 X86::AND16ri, X86::MOV16rm,
8722 X86::LCMPXCHG16, X86::MOV16rr,
8723 X86::NOT16r, X86::AX,
8724 X86::GR16RegisterClass, true);
8725 case X86::ATOMMIN16:
8726 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8727 case X86::ATOMMAX16:
8728 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8729 case X86::ATOMUMIN16:
8730 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8731 case X86::ATOMUMAX16:
8732 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8733
8734 case X86::ATOMAND8:
8735 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8736 X86::AND8ri, X86::MOV8rm,
8737 X86::LCMPXCHG8, X86::MOV8rr,
8738 X86::NOT8r, X86::AL,
8739 X86::GR8RegisterClass);
8740 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008741 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008742 X86::OR8ri, X86::MOV8rm,
8743 X86::LCMPXCHG8, X86::MOV8rr,
8744 X86::NOT8r, X86::AL,
8745 X86::GR8RegisterClass);
8746 case X86::ATOMXOR8:
8747 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8748 X86::XOR8ri, X86::MOV8rm,
8749 X86::LCMPXCHG8, X86::MOV8rr,
8750 X86::NOT8r, X86::AL,
8751 X86::GR8RegisterClass);
8752 case X86::ATOMNAND8:
8753 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8754 X86::AND8ri, X86::MOV8rm,
8755 X86::LCMPXCHG8, X86::MOV8rr,
8756 X86::NOT8r, X86::AL,
8757 X86::GR8RegisterClass, true);
8758 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008759 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008760 case X86::ATOMAND64:
8761 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008762 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008763 X86::LCMPXCHG64, X86::MOV64rr,
8764 X86::NOT64r, X86::RAX,
8765 X86::GR64RegisterClass);
8766 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008767 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8768 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008769 X86::LCMPXCHG64, X86::MOV64rr,
8770 X86::NOT64r, X86::RAX,
8771 X86::GR64RegisterClass);
8772 case X86::ATOMXOR64:
8773 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008774 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008775 X86::LCMPXCHG64, X86::MOV64rr,
8776 X86::NOT64r, X86::RAX,
8777 X86::GR64RegisterClass);
8778 case X86::ATOMNAND64:
8779 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8780 X86::AND64ri32, X86::MOV64rm,
8781 X86::LCMPXCHG64, X86::MOV64rr,
8782 X86::NOT64r, X86::RAX,
8783 X86::GR64RegisterClass, true);
8784 case X86::ATOMMIN64:
8785 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8786 case X86::ATOMMAX64:
8787 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8788 case X86::ATOMUMIN64:
8789 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8790 case X86::ATOMUMAX64:
8791 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008792
8793 // This group does 64-bit operations on a 32-bit host.
8794 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008795 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008796 X86::AND32rr, X86::AND32rr,
8797 X86::AND32ri, X86::AND32ri,
8798 false);
8799 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008800 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008801 X86::OR32rr, X86::OR32rr,
8802 X86::OR32ri, X86::OR32ri,
8803 false);
8804 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008805 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008806 X86::XOR32rr, X86::XOR32rr,
8807 X86::XOR32ri, X86::XOR32ri,
8808 false);
8809 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008810 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008811 X86::AND32rr, X86::AND32rr,
8812 X86::AND32ri, X86::AND32ri,
8813 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008814 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008815 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008816 X86::ADD32rr, X86::ADC32rr,
8817 X86::ADD32ri, X86::ADC32ri,
8818 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008819 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008820 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008821 X86::SUB32rr, X86::SBB32rr,
8822 X86::SUB32ri, X86::SBB32ri,
8823 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008824 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008825 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008826 X86::MOV32rr, X86::MOV32rr,
8827 X86::MOV32ri, X86::MOV32ri,
8828 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008829 case X86::VASTART_SAVE_XMM_REGS:
8830 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008831 }
8832}
8833
8834//===----------------------------------------------------------------------===//
8835// X86 Optimization Hooks
8836//===----------------------------------------------------------------------===//
8837
Dan Gohman475871a2008-07-27 21:46:04 +00008838void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008839 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008840 APInt &KnownZero,
8841 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008842 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008843 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008844 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008845 assert((Opc >= ISD::BUILTIN_OP_END ||
8846 Opc == ISD::INTRINSIC_WO_CHAIN ||
8847 Opc == ISD::INTRINSIC_W_CHAIN ||
8848 Opc == ISD::INTRINSIC_VOID) &&
8849 "Should use MaskedValueIsZero if you don't know whether Op"
8850 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008851
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008852 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008853 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008854 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008855 case X86ISD::ADD:
8856 case X86ISD::SUB:
8857 case X86ISD::SMUL:
8858 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008859 case X86ISD::INC:
8860 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008861 case X86ISD::OR:
8862 case X86ISD::XOR:
8863 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008864 // These nodes' second result is a boolean.
8865 if (Op.getResNo() == 0)
8866 break;
8867 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008868 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008869 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8870 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008871 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008872 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008873}
Chris Lattner259e97c2006-01-31 19:43:35 +00008874
Evan Cheng206ee9d2006-07-07 08:33:52 +00008875/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008876/// node is a GlobalAddress + offset.
8877bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8878 GlobalValue* &GA, int64_t &Offset) const{
8879 if (N->getOpcode() == X86ISD::Wrapper) {
8880 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008881 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008882 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008883 return true;
8884 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008885 }
Evan Chengad4196b2008-05-12 19:56:52 +00008886 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008887}
8888
Evan Cheng206ee9d2006-07-07 08:33:52 +00008889/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8890/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8891/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008892/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008893static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008894 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008895 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008896 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008897 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008898
Eli Friedman7a5e5552009-06-07 06:52:44 +00008899 if (VT.getSizeInBits() != 128)
8900 return SDValue();
8901
Nate Begemanfdea31a2010-03-24 20:49:50 +00008902 SmallVector<SDValue, 16> Elts;
8903 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8904 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8905
8906 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008907}
Evan Chengd880b972008-05-09 21:53:03 +00008908
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008909/// PerformShuffleCombine - Detect vector gather/scatter index generation
8910/// and convert it from being a bunch of shuffles and extracts to a simple
8911/// store and scalar loads to extract the elements.
8912static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8913 const TargetLowering &TLI) {
8914 SDValue InputVector = N->getOperand(0);
8915
8916 // Only operate on vectors of 4 elements, where the alternative shuffling
8917 // gets to be more expensive.
8918 if (InputVector.getValueType() != MVT::v4i32)
8919 return SDValue();
8920
8921 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8922 // single use which is a sign-extend or zero-extend, and all elements are
8923 // used.
8924 SmallVector<SDNode *, 4> Uses;
8925 unsigned ExtractedElements = 0;
8926 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8927 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8928 if (UI.getUse().getResNo() != InputVector.getResNo())
8929 return SDValue();
8930
8931 SDNode *Extract = *UI;
8932 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8933 return SDValue();
8934
8935 if (Extract->getValueType(0) != MVT::i32)
8936 return SDValue();
8937 if (!Extract->hasOneUse())
8938 return SDValue();
8939 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8940 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8941 return SDValue();
8942 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8943 return SDValue();
8944
8945 // Record which element was extracted.
8946 ExtractedElements |=
8947 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8948
8949 Uses.push_back(Extract);
8950 }
8951
8952 // If not all the elements were used, this may not be worthwhile.
8953 if (ExtractedElements != 15)
8954 return SDValue();
8955
8956 // Ok, we've now decided to do the transformation.
8957 DebugLoc dl = InputVector.getDebugLoc();
8958
8959 // Store the value to a temporary stack slot.
8960 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
8961 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
8962 false, false, 0);
8963
8964 // Replace each use (extract) with a load of the appropriate element.
8965 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
8966 UE = Uses.end(); UI != UE; ++UI) {
8967 SDNode *Extract = *UI;
8968
8969 // Compute the element's address.
8970 SDValue Idx = Extract->getOperand(1);
8971 unsigned EltSize =
8972 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
8973 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
8974 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
8975
8976 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
8977
8978 // Load the scalar.
8979 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
8980 NULL, 0, false, false, 0);
8981
8982 // Replace the exact with the load.
8983 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
8984 }
8985
8986 // The replacement was made in place; don't return anything.
8987 return SDValue();
8988}
8989
Chris Lattner83e6c992006-10-04 06:57:07 +00008990/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008991static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008992 const X86Subtarget *Subtarget) {
8993 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008994 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008995 // Get the LHS/RHS of the select.
8996 SDValue LHS = N->getOperand(1);
8997 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008998
Dan Gohman670e5392009-09-21 18:03:22 +00008999 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009000 // instructions match the semantics of the common C idiom x<y?x:y but not
9001 // x<=y?x:y, because of how they handle negative zero (which can be
9002 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009003 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009004 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009005 Cond.getOpcode() == ISD::SETCC) {
9006 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009007
Chris Lattner47b4ce82009-03-11 05:48:52 +00009008 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009009 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009010 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9011 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009012 switch (CC) {
9013 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009014 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009015 // Converting this to a min would handle NaNs incorrectly, and swapping
9016 // the operands would cause it to handle comparisons between positive
9017 // and negative zero incorrectly.
9018 if (!FiniteOnlyFPMath() &&
9019 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9020 if (!UnsafeFPMath &&
9021 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9022 break;
9023 std::swap(LHS, RHS);
9024 }
Dan Gohman670e5392009-09-21 18:03:22 +00009025 Opcode = X86ISD::FMIN;
9026 break;
9027 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009028 // Converting this to a min would handle comparisons between positive
9029 // and negative zero incorrectly.
9030 if (!UnsafeFPMath &&
9031 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9032 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009033 Opcode = X86ISD::FMIN;
9034 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009035 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009036 // Converting this to a min would handle both negative zeros and NaNs
9037 // incorrectly, but we can swap the operands to fix both.
9038 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009039 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009040 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009041 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009042 Opcode = X86ISD::FMIN;
9043 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009044
Dan Gohman670e5392009-09-21 18:03:22 +00009045 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009046 // Converting this to a max would handle comparisons between positive
9047 // and negative zero incorrectly.
9048 if (!UnsafeFPMath &&
9049 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9050 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009051 Opcode = X86ISD::FMAX;
9052 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009053 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009054 // Converting this to a max would handle NaNs incorrectly, and swapping
9055 // the operands would cause it to handle comparisons between positive
9056 // and negative zero incorrectly.
9057 if (!FiniteOnlyFPMath() &&
9058 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9059 if (!UnsafeFPMath &&
9060 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9061 break;
9062 std::swap(LHS, RHS);
9063 }
Dan Gohman670e5392009-09-21 18:03:22 +00009064 Opcode = X86ISD::FMAX;
9065 break;
9066 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009067 // Converting this to a max would handle both negative zeros and NaNs
9068 // incorrectly, but we can swap the operands to fix both.
9069 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009070 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009071 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009072 case ISD::SETGE:
9073 Opcode = X86ISD::FMAX;
9074 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009075 }
Dan Gohman670e5392009-09-21 18:03:22 +00009076 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009077 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9078 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009079 switch (CC) {
9080 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009081 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009082 // Converting this to a min would handle comparisons between positive
9083 // and negative zero incorrectly, and swapping the operands would
9084 // cause it to handle NaNs incorrectly.
9085 if (!UnsafeFPMath &&
9086 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9087 if (!FiniteOnlyFPMath() &&
9088 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9089 break;
9090 std::swap(LHS, RHS);
9091 }
Dan Gohman670e5392009-09-21 18:03:22 +00009092 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009093 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009094 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009095 // Converting this to a min would handle NaNs incorrectly.
9096 if (!UnsafeFPMath &&
9097 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9098 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009099 Opcode = X86ISD::FMIN;
9100 break;
9101 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009102 // Converting this to a min would handle both negative zeros and NaNs
9103 // incorrectly, but we can swap the operands to fix both.
9104 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009105 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009106 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009107 case ISD::SETGE:
9108 Opcode = X86ISD::FMIN;
9109 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009110
Dan Gohman670e5392009-09-21 18:03:22 +00009111 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009112 // Converting this to a max would handle NaNs incorrectly.
9113 if (!FiniteOnlyFPMath() &&
9114 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9115 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009116 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009117 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009118 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009119 // Converting this to a max would handle comparisons between positive
9120 // and negative zero incorrectly, and swapping the operands would
9121 // cause it to handle NaNs incorrectly.
9122 if (!UnsafeFPMath &&
9123 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9124 if (!FiniteOnlyFPMath() &&
9125 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9126 break;
9127 std::swap(LHS, RHS);
9128 }
Dan Gohman670e5392009-09-21 18:03:22 +00009129 Opcode = X86ISD::FMAX;
9130 break;
9131 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009132 // Converting this to a max would handle both negative zeros and NaNs
9133 // incorrectly, but we can swap the operands to fix both.
9134 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009135 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009136 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009137 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009138 Opcode = X86ISD::FMAX;
9139 break;
9140 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009141 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009142
Chris Lattner47b4ce82009-03-11 05:48:52 +00009143 if (Opcode)
9144 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009145 }
Eric Christopherfd179292009-08-27 18:07:15 +00009146
Chris Lattnerd1980a52009-03-12 06:52:53 +00009147 // If this is a select between two integer constants, try to do some
9148 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009149 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9150 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009151 // Don't do this for crazy integer types.
9152 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9153 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009154 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009155 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009156
Chris Lattnercee56e72009-03-13 05:53:31 +00009157 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009158 // Efficiently invertible.
9159 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9160 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9161 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9162 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009163 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009164 }
Eric Christopherfd179292009-08-27 18:07:15 +00009165
Chris Lattnerd1980a52009-03-12 06:52:53 +00009166 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009167 if (FalseC->getAPIntValue() == 0 &&
9168 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009169 if (NeedsCondInvert) // Invert the condition if needed.
9170 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9171 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009172
Chris Lattnerd1980a52009-03-12 06:52:53 +00009173 // Zero extend the condition if needed.
9174 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009175
Chris Lattnercee56e72009-03-13 05:53:31 +00009176 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009177 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009178 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009179 }
Eric Christopherfd179292009-08-27 18:07:15 +00009180
Chris Lattner97a29a52009-03-13 05:22:11 +00009181 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009182 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009183 if (NeedsCondInvert) // Invert the condition if needed.
9184 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9185 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009186
Chris Lattner97a29a52009-03-13 05:22:11 +00009187 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009188 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9189 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009190 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009191 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009192 }
Eric Christopherfd179292009-08-27 18:07:15 +00009193
Chris Lattnercee56e72009-03-13 05:53:31 +00009194 // Optimize cases that will turn into an LEA instruction. This requires
9195 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009196 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009197 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009198 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009199
Chris Lattnercee56e72009-03-13 05:53:31 +00009200 bool isFastMultiplier = false;
9201 if (Diff < 10) {
9202 switch ((unsigned char)Diff) {
9203 default: break;
9204 case 1: // result = add base, cond
9205 case 2: // result = lea base( , cond*2)
9206 case 3: // result = lea base(cond, cond*2)
9207 case 4: // result = lea base( , cond*4)
9208 case 5: // result = lea base(cond, cond*4)
9209 case 8: // result = lea base( , cond*8)
9210 case 9: // result = lea base(cond, cond*8)
9211 isFastMultiplier = true;
9212 break;
9213 }
9214 }
Eric Christopherfd179292009-08-27 18:07:15 +00009215
Chris Lattnercee56e72009-03-13 05:53:31 +00009216 if (isFastMultiplier) {
9217 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9218 if (NeedsCondInvert) // Invert the condition if needed.
9219 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9220 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009221
Chris Lattnercee56e72009-03-13 05:53:31 +00009222 // Zero extend the condition if needed.
9223 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9224 Cond);
9225 // Scale the condition by the difference.
9226 if (Diff != 1)
9227 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9228 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009229
Chris Lattnercee56e72009-03-13 05:53:31 +00009230 // Add the base if non-zero.
9231 if (FalseC->getAPIntValue() != 0)
9232 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9233 SDValue(FalseC, 0));
9234 return Cond;
9235 }
Eric Christopherfd179292009-08-27 18:07:15 +00009236 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009237 }
9238 }
Eric Christopherfd179292009-08-27 18:07:15 +00009239
Dan Gohman475871a2008-07-27 21:46:04 +00009240 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009241}
9242
Chris Lattnerd1980a52009-03-12 06:52:53 +00009243/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9244static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9245 TargetLowering::DAGCombinerInfo &DCI) {
9246 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009247
Chris Lattnerd1980a52009-03-12 06:52:53 +00009248 // If the flag operand isn't dead, don't touch this CMOV.
9249 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9250 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009251
Chris Lattnerd1980a52009-03-12 06:52:53 +00009252 // If this is a select between two integer constants, try to do some
9253 // optimizations. Note that the operands are ordered the opposite of SELECT
9254 // operands.
9255 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9256 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9257 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9258 // larger than FalseC (the false value).
9259 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009260
Chris Lattnerd1980a52009-03-12 06:52:53 +00009261 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9262 CC = X86::GetOppositeBranchCondition(CC);
9263 std::swap(TrueC, FalseC);
9264 }
Eric Christopherfd179292009-08-27 18:07:15 +00009265
Chris Lattnerd1980a52009-03-12 06:52:53 +00009266 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009267 // This is efficient for any integer data type (including i8/i16) and
9268 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009269 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9270 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009271 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9272 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009273
Chris Lattnerd1980a52009-03-12 06:52:53 +00009274 // Zero extend the condition if needed.
9275 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009276
Chris Lattnerd1980a52009-03-12 06:52:53 +00009277 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9278 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009279 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009280 if (N->getNumValues() == 2) // Dead flag value?
9281 return DCI.CombineTo(N, Cond, SDValue());
9282 return Cond;
9283 }
Eric Christopherfd179292009-08-27 18:07:15 +00009284
Chris Lattnercee56e72009-03-13 05:53:31 +00009285 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9286 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009287 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9288 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009289 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9290 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009291
Chris Lattner97a29a52009-03-13 05:22:11 +00009292 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009293 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9294 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009295 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9296 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009297
Chris Lattner97a29a52009-03-13 05:22:11 +00009298 if (N->getNumValues() == 2) // Dead flag value?
9299 return DCI.CombineTo(N, Cond, SDValue());
9300 return Cond;
9301 }
Eric Christopherfd179292009-08-27 18:07:15 +00009302
Chris Lattnercee56e72009-03-13 05:53:31 +00009303 // Optimize cases that will turn into an LEA instruction. This requires
9304 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009305 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009306 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009307 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009308
Chris Lattnercee56e72009-03-13 05:53:31 +00009309 bool isFastMultiplier = false;
9310 if (Diff < 10) {
9311 switch ((unsigned char)Diff) {
9312 default: break;
9313 case 1: // result = add base, cond
9314 case 2: // result = lea base( , cond*2)
9315 case 3: // result = lea base(cond, cond*2)
9316 case 4: // result = lea base( , cond*4)
9317 case 5: // result = lea base(cond, cond*4)
9318 case 8: // result = lea base( , cond*8)
9319 case 9: // result = lea base(cond, cond*8)
9320 isFastMultiplier = true;
9321 break;
9322 }
9323 }
Eric Christopherfd179292009-08-27 18:07:15 +00009324
Chris Lattnercee56e72009-03-13 05:53:31 +00009325 if (isFastMultiplier) {
9326 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9327 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009328 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9329 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009330 // Zero extend the condition if needed.
9331 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9332 Cond);
9333 // Scale the condition by the difference.
9334 if (Diff != 1)
9335 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9336 DAG.getConstant(Diff, Cond.getValueType()));
9337
9338 // Add the base if non-zero.
9339 if (FalseC->getAPIntValue() != 0)
9340 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9341 SDValue(FalseC, 0));
9342 if (N->getNumValues() == 2) // Dead flag value?
9343 return DCI.CombineTo(N, Cond, SDValue());
9344 return Cond;
9345 }
Eric Christopherfd179292009-08-27 18:07:15 +00009346 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009347 }
9348 }
9349 return SDValue();
9350}
9351
9352
Evan Cheng0b0cd912009-03-28 05:57:29 +00009353/// PerformMulCombine - Optimize a single multiply with constant into two
9354/// in order to implement it with two cheaper instructions, e.g.
9355/// LEA + SHL, LEA + LEA.
9356static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9357 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009358 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9359 return SDValue();
9360
Owen Andersone50ed302009-08-10 22:56:29 +00009361 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009362 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009363 return SDValue();
9364
9365 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9366 if (!C)
9367 return SDValue();
9368 uint64_t MulAmt = C->getZExtValue();
9369 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9370 return SDValue();
9371
9372 uint64_t MulAmt1 = 0;
9373 uint64_t MulAmt2 = 0;
9374 if ((MulAmt % 9) == 0) {
9375 MulAmt1 = 9;
9376 MulAmt2 = MulAmt / 9;
9377 } else if ((MulAmt % 5) == 0) {
9378 MulAmt1 = 5;
9379 MulAmt2 = MulAmt / 5;
9380 } else if ((MulAmt % 3) == 0) {
9381 MulAmt1 = 3;
9382 MulAmt2 = MulAmt / 3;
9383 }
9384 if (MulAmt2 &&
9385 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9386 DebugLoc DL = N->getDebugLoc();
9387
9388 if (isPowerOf2_64(MulAmt2) &&
9389 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9390 // If second multiplifer is pow2, issue it first. We want the multiply by
9391 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9392 // is an add.
9393 std::swap(MulAmt1, MulAmt2);
9394
9395 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009396 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009397 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009398 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009399 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009400 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009401 DAG.getConstant(MulAmt1, VT));
9402
Eric Christopherfd179292009-08-27 18:07:15 +00009403 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009404 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009405 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009406 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009407 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009408 DAG.getConstant(MulAmt2, VT));
9409
9410 // Do not add new nodes to DAG combiner worklist.
9411 DCI.CombineTo(N, NewMul, false);
9412 }
9413 return SDValue();
9414}
9415
Evan Chengad9c0a32009-12-15 00:53:42 +00009416static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9417 SDValue N0 = N->getOperand(0);
9418 SDValue N1 = N->getOperand(1);
9419 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9420 EVT VT = N0.getValueType();
9421
9422 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9423 // since the result of setcc_c is all zero's or all ones.
9424 if (N1C && N0.getOpcode() == ISD::AND &&
9425 N0.getOperand(1).getOpcode() == ISD::Constant) {
9426 SDValue N00 = N0.getOperand(0);
9427 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9428 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9429 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9430 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9431 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9432 APInt ShAmt = N1C->getAPIntValue();
9433 Mask = Mask.shl(ShAmt);
9434 if (Mask != 0)
9435 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9436 N00, DAG.getConstant(Mask, VT));
9437 }
9438 }
9439
9440 return SDValue();
9441}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009442
Nate Begeman740ab032009-01-26 00:52:55 +00009443/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9444/// when possible.
9445static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9446 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009447 EVT VT = N->getValueType(0);
9448 if (!VT.isVector() && VT.isInteger() &&
9449 N->getOpcode() == ISD::SHL)
9450 return PerformSHLCombine(N, DAG);
9451
Nate Begeman740ab032009-01-26 00:52:55 +00009452 // On X86 with SSE2 support, we can transform this to a vector shift if
9453 // all elements are shifted by the same amount. We can't do this in legalize
9454 // because the a constant vector is typically transformed to a constant pool
9455 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009456 if (!Subtarget->hasSSE2())
9457 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009458
Owen Anderson825b72b2009-08-11 20:47:22 +00009459 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009460 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009461
Mon P Wang3becd092009-01-28 08:12:05 +00009462 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009463 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009464 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009465 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009466 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9467 unsigned NumElts = VT.getVectorNumElements();
9468 unsigned i = 0;
9469 for (; i != NumElts; ++i) {
9470 SDValue Arg = ShAmtOp.getOperand(i);
9471 if (Arg.getOpcode() == ISD::UNDEF) continue;
9472 BaseShAmt = Arg;
9473 break;
9474 }
9475 for (; i != NumElts; ++i) {
9476 SDValue Arg = ShAmtOp.getOperand(i);
9477 if (Arg.getOpcode() == ISD::UNDEF) continue;
9478 if (Arg != BaseShAmt) {
9479 return SDValue();
9480 }
9481 }
9482 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009483 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009484 SDValue InVec = ShAmtOp.getOperand(0);
9485 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9486 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9487 unsigned i = 0;
9488 for (; i != NumElts; ++i) {
9489 SDValue Arg = InVec.getOperand(i);
9490 if (Arg.getOpcode() == ISD::UNDEF) continue;
9491 BaseShAmt = Arg;
9492 break;
9493 }
9494 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9495 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009496 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009497 if (C->getZExtValue() == SplatIdx)
9498 BaseShAmt = InVec.getOperand(1);
9499 }
9500 }
9501 if (BaseShAmt.getNode() == 0)
9502 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9503 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009504 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009505 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009506
Mon P Wangefa42202009-09-03 19:56:25 +00009507 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009508 if (EltVT.bitsGT(MVT::i32))
9509 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9510 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009511 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009512
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009513 // The shift amount is identical so we can do a vector shift.
9514 SDValue ValOp = N->getOperand(0);
9515 switch (N->getOpcode()) {
9516 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009517 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009518 break;
9519 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009520 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009521 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009522 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009523 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009524 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009525 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009526 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009527 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009528 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009529 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009530 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009531 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009532 break;
9533 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009534 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009535 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009536 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009537 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009538 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009539 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009540 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009541 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009542 break;
9543 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009544 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009545 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009546 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009547 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009548 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009549 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009550 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009551 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009552 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009553 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009554 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009555 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009556 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009557 }
9558 return SDValue();
9559}
9560
Evan Cheng760d1942010-01-04 21:22:48 +00009561static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9562 const X86Subtarget *Subtarget) {
9563 EVT VT = N->getValueType(0);
9564 if (VT != MVT::i64 || !Subtarget->is64Bit())
9565 return SDValue();
9566
9567 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9568 SDValue N0 = N->getOperand(0);
9569 SDValue N1 = N->getOperand(1);
9570 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9571 std::swap(N0, N1);
9572 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9573 return SDValue();
9574
9575 SDValue ShAmt0 = N0.getOperand(1);
9576 if (ShAmt0.getValueType() != MVT::i8)
9577 return SDValue();
9578 SDValue ShAmt1 = N1.getOperand(1);
9579 if (ShAmt1.getValueType() != MVT::i8)
9580 return SDValue();
9581 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9582 ShAmt0 = ShAmt0.getOperand(0);
9583 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9584 ShAmt1 = ShAmt1.getOperand(0);
9585
9586 DebugLoc DL = N->getDebugLoc();
9587 unsigned Opc = X86ISD::SHLD;
9588 SDValue Op0 = N0.getOperand(0);
9589 SDValue Op1 = N1.getOperand(0);
9590 if (ShAmt0.getOpcode() == ISD::SUB) {
9591 Opc = X86ISD::SHRD;
9592 std::swap(Op0, Op1);
9593 std::swap(ShAmt0, ShAmt1);
9594 }
9595
9596 if (ShAmt1.getOpcode() == ISD::SUB) {
9597 SDValue Sum = ShAmt1.getOperand(0);
9598 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9599 if (SumC->getSExtValue() == 64 &&
9600 ShAmt1.getOperand(1) == ShAmt0)
9601 return DAG.getNode(Opc, DL, VT,
9602 Op0, Op1,
9603 DAG.getNode(ISD::TRUNCATE, DL,
9604 MVT::i8, ShAmt0));
9605 }
9606 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9607 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9608 if (ShAmt0C &&
9609 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9610 return DAG.getNode(Opc, DL, VT,
9611 N0.getOperand(0), N1.getOperand(0),
9612 DAG.getNode(ISD::TRUNCATE, DL,
9613 MVT::i8, ShAmt0));
9614 }
9615
9616 return SDValue();
9617}
9618
Chris Lattner149a4e52008-02-22 02:09:43 +00009619/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009620static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009621 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009622 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9623 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009624 // A preferable solution to the general problem is to figure out the right
9625 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009626
9627 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009628 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009629 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009630 if (VT.getSizeInBits() != 64)
9631 return SDValue();
9632
Devang Patel578efa92009-06-05 21:57:13 +00009633 const Function *F = DAG.getMachineFunction().getFunction();
9634 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009635 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009636 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009637 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009638 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009639 isa<LoadSDNode>(St->getValue()) &&
9640 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9641 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009642 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009643 LoadSDNode *Ld = 0;
9644 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009645 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009646 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009647 // Must be a store of a load. We currently handle two cases: the load
9648 // is a direct child, and it's under an intervening TokenFactor. It is
9649 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009650 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009651 Ld = cast<LoadSDNode>(St->getChain());
9652 else if (St->getValue().hasOneUse() &&
9653 ChainVal->getOpcode() == ISD::TokenFactor) {
9654 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009655 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009656 TokenFactorIndex = i;
9657 Ld = cast<LoadSDNode>(St->getValue());
9658 } else
9659 Ops.push_back(ChainVal->getOperand(i));
9660 }
9661 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009662
Evan Cheng536e6672009-03-12 05:59:15 +00009663 if (!Ld || !ISD::isNormalLoad(Ld))
9664 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009665
Evan Cheng536e6672009-03-12 05:59:15 +00009666 // If this is not the MMX case, i.e. we are just turning i64 load/store
9667 // into f64 load/store, avoid the transformation if there are multiple
9668 // uses of the loaded value.
9669 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9670 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009671
Evan Cheng536e6672009-03-12 05:59:15 +00009672 DebugLoc LdDL = Ld->getDebugLoc();
9673 DebugLoc StDL = N->getDebugLoc();
9674 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9675 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9676 // pair instead.
9677 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009678 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009679 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9680 Ld->getBasePtr(), Ld->getSrcValue(),
9681 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009682 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009683 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009684 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009685 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009686 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009687 Ops.size());
9688 }
Evan Cheng536e6672009-03-12 05:59:15 +00009689 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009690 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009691 St->isVolatile(), St->isNonTemporal(),
9692 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009693 }
Evan Cheng536e6672009-03-12 05:59:15 +00009694
9695 // Otherwise, lower to two pairs of 32-bit loads / stores.
9696 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009697 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9698 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009699
Owen Anderson825b72b2009-08-11 20:47:22 +00009700 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009701 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009702 Ld->isVolatile(), Ld->isNonTemporal(),
9703 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009704 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009705 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009706 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009707 MinAlign(Ld->getAlignment(), 4));
9708
9709 SDValue NewChain = LoLd.getValue(1);
9710 if (TokenFactorIndex != -1) {
9711 Ops.push_back(LoLd);
9712 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009713 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009714 Ops.size());
9715 }
9716
9717 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009718 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9719 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009720
9721 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9722 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009723 St->isVolatile(), St->isNonTemporal(),
9724 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009725 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9726 St->getSrcValue(),
9727 St->getSrcValueOffset() + 4,
9728 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009729 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009730 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009731 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009732 }
Dan Gohman475871a2008-07-27 21:46:04 +00009733 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009734}
9735
Chris Lattner6cf73262008-01-25 06:14:17 +00009736/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9737/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009738static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009739 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9740 // F[X]OR(0.0, x) -> x
9741 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009742 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9743 if (C->getValueAPF().isPosZero())
9744 return N->getOperand(1);
9745 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9746 if (C->getValueAPF().isPosZero())
9747 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009748 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009749}
9750
9751/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009752static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009753 // FAND(0.0, x) -> 0.0
9754 // FAND(x, 0.0) -> 0.0
9755 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9756 if (C->getValueAPF().isPosZero())
9757 return N->getOperand(0);
9758 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9759 if (C->getValueAPF().isPosZero())
9760 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009761 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009762}
9763
Dan Gohmane5af2d32009-01-29 01:59:02 +00009764static SDValue PerformBTCombine(SDNode *N,
9765 SelectionDAG &DAG,
9766 TargetLowering::DAGCombinerInfo &DCI) {
9767 // BT ignores high bits in the bit index operand.
9768 SDValue Op1 = N->getOperand(1);
9769 if (Op1.hasOneUse()) {
9770 unsigned BitWidth = Op1.getValueSizeInBits();
9771 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9772 APInt KnownZero, KnownOne;
9773 TargetLowering::TargetLoweringOpt TLO(DAG);
9774 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9775 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9776 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9777 DCI.CommitTargetLoweringOpt(TLO);
9778 }
9779 return SDValue();
9780}
Chris Lattner83e6c992006-10-04 06:57:07 +00009781
Eli Friedman7a5e5552009-06-07 06:52:44 +00009782static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9783 SDValue Op = N->getOperand(0);
9784 if (Op.getOpcode() == ISD::BIT_CONVERT)
9785 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009786 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009787 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009788 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009789 OpVT.getVectorElementType().getSizeInBits()) {
9790 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9791 }
9792 return SDValue();
9793}
9794
Owen Anderson99177002009-06-29 18:04:45 +00009795// On X86 and X86-64, atomic operations are lowered to locked instructions.
9796// Locked instructions, in turn, have implicit fence semantics (all memory
9797// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009798// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009799// fence-atomic-fence.
9800static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9801 SDValue atomic = N->getOperand(0);
9802 switch (atomic.getOpcode()) {
9803 case ISD::ATOMIC_CMP_SWAP:
9804 case ISD::ATOMIC_SWAP:
9805 case ISD::ATOMIC_LOAD_ADD:
9806 case ISD::ATOMIC_LOAD_SUB:
9807 case ISD::ATOMIC_LOAD_AND:
9808 case ISD::ATOMIC_LOAD_OR:
9809 case ISD::ATOMIC_LOAD_XOR:
9810 case ISD::ATOMIC_LOAD_NAND:
9811 case ISD::ATOMIC_LOAD_MIN:
9812 case ISD::ATOMIC_LOAD_MAX:
9813 case ISD::ATOMIC_LOAD_UMIN:
9814 case ISD::ATOMIC_LOAD_UMAX:
9815 break;
9816 default:
9817 return SDValue();
9818 }
Eric Christopherfd179292009-08-27 18:07:15 +00009819
Owen Anderson99177002009-06-29 18:04:45 +00009820 SDValue fence = atomic.getOperand(0);
9821 if (fence.getOpcode() != ISD::MEMBARRIER)
9822 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009823
Owen Anderson99177002009-06-29 18:04:45 +00009824 switch (atomic.getOpcode()) {
9825 case ISD::ATOMIC_CMP_SWAP:
9826 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9827 atomic.getOperand(1), atomic.getOperand(2),
9828 atomic.getOperand(3));
9829 case ISD::ATOMIC_SWAP:
9830 case ISD::ATOMIC_LOAD_ADD:
9831 case ISD::ATOMIC_LOAD_SUB:
9832 case ISD::ATOMIC_LOAD_AND:
9833 case ISD::ATOMIC_LOAD_OR:
9834 case ISD::ATOMIC_LOAD_XOR:
9835 case ISD::ATOMIC_LOAD_NAND:
9836 case ISD::ATOMIC_LOAD_MIN:
9837 case ISD::ATOMIC_LOAD_MAX:
9838 case ISD::ATOMIC_LOAD_UMIN:
9839 case ISD::ATOMIC_LOAD_UMAX:
9840 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9841 atomic.getOperand(1), atomic.getOperand(2));
9842 default:
9843 return SDValue();
9844 }
9845}
9846
Evan Cheng2e489c42009-12-16 00:53:11 +00009847static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9848 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9849 // (and (i32 x86isd::setcc_carry), 1)
9850 // This eliminates the zext. This transformation is necessary because
9851 // ISD::SETCC is always legalized to i8.
9852 DebugLoc dl = N->getDebugLoc();
9853 SDValue N0 = N->getOperand(0);
9854 EVT VT = N->getValueType(0);
9855 if (N0.getOpcode() == ISD::AND &&
9856 N0.hasOneUse() &&
9857 N0.getOperand(0).hasOneUse()) {
9858 SDValue N00 = N0.getOperand(0);
9859 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9860 return SDValue();
9861 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9862 if (!C || C->getZExtValue() != 1)
9863 return SDValue();
9864 return DAG.getNode(ISD::AND, dl, VT,
9865 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9866 N00.getOperand(0), N00.getOperand(1)),
9867 DAG.getConstant(1, VT));
9868 }
9869
9870 return SDValue();
9871}
9872
Dan Gohman475871a2008-07-27 21:46:04 +00009873SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009874 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009875 SelectionDAG &DAG = DCI.DAG;
9876 switch (N->getOpcode()) {
9877 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009878 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009879 case ISD::EXTRACT_VECTOR_ELT:
9880 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009881 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009882 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009883 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009884 case ISD::SHL:
9885 case ISD::SRA:
9886 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009887 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009888 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009889 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009890 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9891 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009892 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009893 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009894 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009895 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009896 }
9897
Dan Gohman475871a2008-07-27 21:46:04 +00009898 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009899}
9900
Evan Cheng60c07e12006-07-05 22:17:51 +00009901//===----------------------------------------------------------------------===//
9902// X86 Inline Assembly Support
9903//===----------------------------------------------------------------------===//
9904
Chris Lattnerb8105652009-07-20 17:51:36 +00009905static bool LowerToBSwap(CallInst *CI) {
9906 // FIXME: this should verify that we are targetting a 486 or better. If not,
9907 // we will turn this bswap into something that will be lowered to logical ops
9908 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9909 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009910
Chris Lattnerb8105652009-07-20 17:51:36 +00009911 // Verify this is a simple bswap.
9912 if (CI->getNumOperands() != 2 ||
9913 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009914 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009915 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009916
Chris Lattnerb8105652009-07-20 17:51:36 +00009917 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9918 if (!Ty || Ty->getBitWidth() % 16 != 0)
9919 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009920
Chris Lattnerb8105652009-07-20 17:51:36 +00009921 // Okay, we can do this xform, do so now.
9922 const Type *Tys[] = { Ty };
9923 Module *M = CI->getParent()->getParent()->getParent();
9924 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009925
Chris Lattnerb8105652009-07-20 17:51:36 +00009926 Value *Op = CI->getOperand(1);
9927 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009928
Chris Lattnerb8105652009-07-20 17:51:36 +00009929 CI->replaceAllUsesWith(Op);
9930 CI->eraseFromParent();
9931 return true;
9932}
9933
9934bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9935 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9936 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9937
9938 std::string AsmStr = IA->getAsmString();
9939
9940 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009941 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009942 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9943
9944 switch (AsmPieces.size()) {
9945 default: return false;
9946 case 1:
9947 AsmStr = AsmPieces[0];
9948 AsmPieces.clear();
9949 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9950
9951 // bswap $0
9952 if (AsmPieces.size() == 2 &&
9953 (AsmPieces[0] == "bswap" ||
9954 AsmPieces[0] == "bswapq" ||
9955 AsmPieces[0] == "bswapl") &&
9956 (AsmPieces[1] == "$0" ||
9957 AsmPieces[1] == "${0:q}")) {
9958 // No need to check constraints, nothing other than the equivalent of
9959 // "=r,0" would be valid here.
9960 return LowerToBSwap(CI);
9961 }
9962 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009963 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009964 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009965 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009966 AsmPieces[1] == "$$8," &&
9967 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009968 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
9969 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +00009970 const std::string &Constraints = IA->getConstraintString();
9971 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +00009972 std::sort(AsmPieces.begin(), AsmPieces.end());
9973 if (AsmPieces.size() == 4 &&
9974 AsmPieces[0] == "~{cc}" &&
9975 AsmPieces[1] == "~{dirflag}" &&
9976 AsmPieces[2] == "~{flags}" &&
9977 AsmPieces[3] == "~{fpsr}") {
9978 return LowerToBSwap(CI);
9979 }
Chris Lattnerb8105652009-07-20 17:51:36 +00009980 }
9981 break;
9982 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009983 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009984 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009985 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9986 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9987 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009988 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009989 SplitString(AsmPieces[0], Words, " \t");
9990 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9991 Words.clear();
9992 SplitString(AsmPieces[1], Words, " \t");
9993 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9994 Words.clear();
9995 SplitString(AsmPieces[2], Words, " \t,");
9996 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9997 Words[2] == "%edx") {
9998 return LowerToBSwap(CI);
9999 }
10000 }
10001 }
10002 }
10003 break;
10004 }
10005 return false;
10006}
10007
10008
10009
Chris Lattnerf4dff842006-07-11 02:54:03 +000010010/// getConstraintType - Given a constraint letter, return the type of
10011/// constraint it is for this target.
10012X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010013X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10014 if (Constraint.size() == 1) {
10015 switch (Constraint[0]) {
10016 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010017 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010018 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010019 case 'r':
10020 case 'R':
10021 case 'l':
10022 case 'q':
10023 case 'Q':
10024 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010025 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010026 case 'Y':
10027 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010028 case 'e':
10029 case 'Z':
10030 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010031 default:
10032 break;
10033 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010034 }
Chris Lattner4234f572007-03-25 02:14:49 +000010035 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010036}
10037
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010038/// LowerXConstraint - try to replace an X constraint, which matches anything,
10039/// with another that has more specific requirements based on the type of the
10040/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010041const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010042LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010043 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10044 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010045 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010046 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010047 return "Y";
10048 if (Subtarget->hasSSE1())
10049 return "x";
10050 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010051
Chris Lattner5e764232008-04-26 23:02:14 +000010052 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010053}
10054
Chris Lattner48884cd2007-08-25 00:47:38 +000010055/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10056/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010057void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010058 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +000010059 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +000010060 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010061 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010062 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010063
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010064 switch (Constraint) {
10065 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010066 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010067 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010068 if (C->getZExtValue() <= 31) {
10069 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010070 break;
10071 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010072 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010073 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010074 case 'J':
10075 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010076 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010077 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10078 break;
10079 }
10080 }
10081 return;
10082 case 'K':
10083 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010084 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010085 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10086 break;
10087 }
10088 }
10089 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010090 case 'N':
10091 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010092 if (C->getZExtValue() <= 255) {
10093 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010094 break;
10095 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010096 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010097 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010098 case 'e': {
10099 // 32-bit signed value
10100 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10101 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010102 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10103 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010104 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010105 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010106 break;
10107 }
10108 // FIXME gcc accepts some relocatable values here too, but only in certain
10109 // memory models; it's complicated.
10110 }
10111 return;
10112 }
10113 case 'Z': {
10114 // 32-bit unsigned value
10115 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10116 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010117 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10118 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010119 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10120 break;
10121 }
10122 }
10123 // FIXME gcc accepts some relocatable values here too, but only in certain
10124 // memory models; it's complicated.
10125 return;
10126 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010127 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010128 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010129 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010130 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010131 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010132 break;
10133 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010134
Chris Lattnerdc43a882007-05-03 16:52:29 +000010135 // If we are in non-pic codegen mode, we allow the address of a global (with
10136 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010137 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010138 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010139
Chris Lattner49921962009-05-08 18:23:14 +000010140 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10141 while (1) {
10142 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10143 Offset += GA->getOffset();
10144 break;
10145 } else if (Op.getOpcode() == ISD::ADD) {
10146 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10147 Offset += C->getZExtValue();
10148 Op = Op.getOperand(0);
10149 continue;
10150 }
10151 } else if (Op.getOpcode() == ISD::SUB) {
10152 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10153 Offset += -C->getZExtValue();
10154 Op = Op.getOperand(0);
10155 continue;
10156 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010157 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010158
Chris Lattner49921962009-05-08 18:23:14 +000010159 // Otherwise, this isn't something we can handle, reject it.
10160 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010161 }
Eric Christopherfd179292009-08-27 18:07:15 +000010162
Chris Lattner36c25012009-07-10 07:34:39 +000010163 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010164 // If we require an extra load to get this address, as in PIC mode, we
10165 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010166 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10167 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010168 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010169
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010170 if (hasMemory)
10171 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10172 else
10173 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010174 Result = Op;
10175 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010176 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010177 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010178
Gabor Greifba36cb52008-08-28 21:40:38 +000010179 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010180 Ops.push_back(Result);
10181 return;
10182 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010183 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10184 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010185}
10186
Chris Lattner259e97c2006-01-31 19:43:35 +000010187std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010188getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010189 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010190 if (Constraint.size() == 1) {
10191 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010192 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010193 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010194 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10195 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010196 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010197 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10198 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10199 X86::R10D,X86::R11D,X86::R12D,
10200 X86::R13D,X86::R14D,X86::R15D,
10201 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010202 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010203 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10204 X86::SI, X86::DI, X86::R8W,X86::R9W,
10205 X86::R10W,X86::R11W,X86::R12W,
10206 X86::R13W,X86::R14W,X86::R15W,
10207 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010208 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010209 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10210 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10211 X86::R10B,X86::R11B,X86::R12B,
10212 X86::R13B,X86::R14B,X86::R15B,
10213 X86::BPL, X86::SPL, 0);
10214
Owen Anderson825b72b2009-08-11 20:47:22 +000010215 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010216 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10217 X86::RSI, X86::RDI, X86::R8, X86::R9,
10218 X86::R10, X86::R11, X86::R12,
10219 X86::R13, X86::R14, X86::R15,
10220 X86::RBP, X86::RSP, 0);
10221
10222 break;
10223 }
Eric Christopherfd179292009-08-27 18:07:15 +000010224 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010225 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010226 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010227 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010228 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010229 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010230 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010231 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010232 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010233 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10234 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010235 }
10236 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010237
Chris Lattner1efa40f2006-02-22 00:56:39 +000010238 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010239}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010240
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010241std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010242X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010243 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010244 // First, see if this is a constraint that directly corresponds to an LLVM
10245 // register class.
10246 if (Constraint.size() == 1) {
10247 // GCC Constraint Letters
10248 switch (Constraint[0]) {
10249 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010250 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010251 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010252 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010253 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010254 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010255 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010256 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010257 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010258 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010259 case 'R': // LEGACY_REGS
10260 if (VT == MVT::i8)
10261 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10262 if (VT == MVT::i16)
10263 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10264 if (VT == MVT::i32 || !Subtarget->is64Bit())
10265 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10266 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010267 case 'f': // FP Stack registers.
10268 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10269 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010270 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010271 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010272 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010273 return std::make_pair(0U, X86::RFP64RegisterClass);
10274 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010275 case 'y': // MMX_REGS if MMX allowed.
10276 if (!Subtarget->hasMMX()) break;
10277 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010278 case 'Y': // SSE_REGS if SSE2 allowed
10279 if (!Subtarget->hasSSE2()) break;
10280 // FALL THROUGH.
10281 case 'x': // SSE_REGS if SSE1 allowed
10282 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010283
Owen Anderson825b72b2009-08-11 20:47:22 +000010284 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010285 default: break;
10286 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010287 case MVT::f32:
10288 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010289 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010290 case MVT::f64:
10291 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010292 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010293 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010294 case MVT::v16i8:
10295 case MVT::v8i16:
10296 case MVT::v4i32:
10297 case MVT::v2i64:
10298 case MVT::v4f32:
10299 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010300 return std::make_pair(0U, X86::VR128RegisterClass);
10301 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010302 break;
10303 }
10304 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010305
Chris Lattnerf76d1802006-07-31 23:26:50 +000010306 // Use the default implementation in TargetLowering to convert the register
10307 // constraint into a member of a register class.
10308 std::pair<unsigned, const TargetRegisterClass*> Res;
10309 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010310
10311 // Not found as a standard register?
10312 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010313 // Map st(0) -> st(7) -> ST0
10314 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10315 tolower(Constraint[1]) == 's' &&
10316 tolower(Constraint[2]) == 't' &&
10317 Constraint[3] == '(' &&
10318 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10319 Constraint[5] == ')' &&
10320 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010321
Chris Lattner56d77c72009-09-13 22:41:48 +000010322 Res.first = X86::ST0+Constraint[4]-'0';
10323 Res.second = X86::RFP80RegisterClass;
10324 return Res;
10325 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010326
Chris Lattner56d77c72009-09-13 22:41:48 +000010327 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010328 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010329 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010330 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010331 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010332 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010333
10334 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010335 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010336 Res.first = X86::EFLAGS;
10337 Res.second = X86::CCRRegisterClass;
10338 return Res;
10339 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010340
Dale Johannesen330169f2008-11-13 21:52:36 +000010341 // 'A' means EAX + EDX.
10342 if (Constraint == "A") {
10343 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010344 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010345 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010346 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010347 return Res;
10348 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010349
Chris Lattnerf76d1802006-07-31 23:26:50 +000010350 // Otherwise, check to see if this is a register class of the wrong value
10351 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10352 // turn into {ax},{dx}.
10353 if (Res.second->hasType(VT))
10354 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010355
Chris Lattnerf76d1802006-07-31 23:26:50 +000010356 // All of the single-register GCC register classes map their values onto
10357 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10358 // really want an 8-bit or 32-bit register, map to the appropriate register
10359 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010360 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010361 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010362 unsigned DestReg = 0;
10363 switch (Res.first) {
10364 default: break;
10365 case X86::AX: DestReg = X86::AL; break;
10366 case X86::DX: DestReg = X86::DL; break;
10367 case X86::CX: DestReg = X86::CL; break;
10368 case X86::BX: DestReg = X86::BL; break;
10369 }
10370 if (DestReg) {
10371 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010372 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010373 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010374 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010375 unsigned DestReg = 0;
10376 switch (Res.first) {
10377 default: break;
10378 case X86::AX: DestReg = X86::EAX; break;
10379 case X86::DX: DestReg = X86::EDX; break;
10380 case X86::CX: DestReg = X86::ECX; break;
10381 case X86::BX: DestReg = X86::EBX; break;
10382 case X86::SI: DestReg = X86::ESI; break;
10383 case X86::DI: DestReg = X86::EDI; break;
10384 case X86::BP: DestReg = X86::EBP; break;
10385 case X86::SP: DestReg = X86::ESP; break;
10386 }
10387 if (DestReg) {
10388 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010389 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010390 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010391 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010392 unsigned DestReg = 0;
10393 switch (Res.first) {
10394 default: break;
10395 case X86::AX: DestReg = X86::RAX; break;
10396 case X86::DX: DestReg = X86::RDX; break;
10397 case X86::CX: DestReg = X86::RCX; break;
10398 case X86::BX: DestReg = X86::RBX; break;
10399 case X86::SI: DestReg = X86::RSI; break;
10400 case X86::DI: DestReg = X86::RDI; break;
10401 case X86::BP: DestReg = X86::RBP; break;
10402 case X86::SP: DestReg = X86::RSP; break;
10403 }
10404 if (DestReg) {
10405 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010406 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010407 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010408 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010409 } else if (Res.second == X86::FR32RegisterClass ||
10410 Res.second == X86::FR64RegisterClass ||
10411 Res.second == X86::VR128RegisterClass) {
10412 // Handle references to XMM physical registers that got mapped into the
10413 // wrong class. This can happen with constraints like {xmm0} where the
10414 // target independent register mapper will just pick the first match it can
10415 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010416 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010417 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010418 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010419 Res.second = X86::FR64RegisterClass;
10420 else if (X86::VR128RegisterClass->hasType(VT))
10421 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010422 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010423
Chris Lattnerf76d1802006-07-31 23:26:50 +000010424 return Res;
10425}