blob: a03195d05f3f4a4eb8adea0d3d6168ec952f1588 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Evan Chengeaa192a2011-11-15 02:12:34 +000042def nImmVMOVF32 : Operand<i32> {
43 let PrintMethod = "printFPImmOperand";
44 let ParserMatchClass = FPImmOperand;
45}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000046def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
47def nImmSplatI64 : Operand<i32> {
48 let PrintMethod = "printNEONModImmOperand";
49 let ParserMatchClass = nImmSplatI64AsmOperand;
50}
Jim Grosbach0e387b22011-10-17 22:26:03 +000051
Jim Grosbach460a9052011-10-07 23:56:00 +000052def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
53def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
54def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
55def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
56 return ((uint64_t)Imm) < 8;
57}]> {
58 let ParserMatchClass = VectorIndex8Operand;
59 let PrintMethod = "printVectorIndex";
60 let MIOperandInfo = (ops i32imm);
61}
62def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
63 return ((uint64_t)Imm) < 4;
64}]> {
65 let ParserMatchClass = VectorIndex16Operand;
66 let PrintMethod = "printVectorIndex";
67 let MIOperandInfo = (ops i32imm);
68}
69def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
70 return ((uint64_t)Imm) < 2;
71}]> {
72 let ParserMatchClass = VectorIndex32Operand;
73 let PrintMethod = "printVectorIndex";
74 let MIOperandInfo = (ops i32imm);
75}
76
Jim Grosbachbd1cff52011-11-29 23:33:40 +000077// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000078def VecListOneDAsmOperand : AsmOperandClass {
79 let Name = "VecListOneD";
80 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000081 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000082}
83def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
84 let ParserMatchClass = VecListOneDAsmOperand;
85}
Jim Grosbach280dfad2011-10-21 18:54:25 +000086// Register list of two sequential D registers.
87def VecListTwoDAsmOperand : AsmOperandClass {
88 let Name = "VecListTwoD";
89 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000090 let RenderMethod = "addVecListOperands";
Jim Grosbach280dfad2011-10-21 18:54:25 +000091}
92def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
93 let ParserMatchClass = VecListTwoDAsmOperand;
94}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000095// Register list of three sequential D registers.
96def VecListThreeDAsmOperand : AsmOperandClass {
97 let Name = "VecListThreeD";
98 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000099 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100}
101def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
102 let ParserMatchClass = VecListThreeDAsmOperand;
103}
Jim Grosbachb6310312011-10-21 20:35:01 +0000104// Register list of four sequential D registers.
105def VecListFourDAsmOperand : AsmOperandClass {
106 let Name = "VecListFourD";
107 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000108 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000109}
110def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
111 let ParserMatchClass = VecListFourDAsmOperand;
112}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000113// Register list of two D registers spaced by 2 (two sequential Q registers).
114def VecListTwoQAsmOperand : AsmOperandClass {
115 let Name = "VecListTwoQ";
116 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000117 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118}
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000119def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwoSpaced"> {
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000120 let ParserMatchClass = VecListTwoQAsmOperand;
121}
Jim Grosbach862019c2011-10-18 23:02:30 +0000122
Jim Grosbach98b05a52011-11-30 01:09:44 +0000123// Register list of one D register, with "all lanes" subscripting.
124def VecListOneDAllLanesAsmOperand : AsmOperandClass {
125 let Name = "VecListOneDAllLanes";
126 let ParserMethod = "parseVectorList";
127 let RenderMethod = "addVecListOperands";
128}
129def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
130 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
131}
Jim Grosbach13af2222011-11-30 18:21:25 +0000132// Register list of two D registers, with "all lanes" subscripting.
133def VecListTwoDAllLanesAsmOperand : AsmOperandClass {
134 let Name = "VecListTwoDAllLanes";
135 let ParserMethod = "parseVectorList";
136 let RenderMethod = "addVecListOperands";
137}
138def VecListTwoDAllLanes : RegisterOperand<DPR, "printVectorListTwoAllLanes"> {
139 let ParserMatchClass = VecListTwoDAllLanesAsmOperand;
140}
Jim Grosbach98b05a52011-11-30 01:09:44 +0000141
Jim Grosbach7636bf62011-12-02 00:35:16 +0000142// Register list of one D register, with byte lane subscripting.
143def VecListOneDByteIndexAsmOperand : AsmOperandClass {
144 let Name = "VecListOneDByteIndexed";
145 let ParserMethod = "parseVectorList";
146 let RenderMethod = "addVecListIndexedOperands";
147}
148def VecListOneDByteIndexed : Operand<i32> {
149 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
150 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
151}
152
Bob Wilson5bafff32009-06-22 23:27:02 +0000153//===----------------------------------------------------------------------===//
154// NEON-specific DAG Nodes.
155//===----------------------------------------------------------------------===//
156
157def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000158def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000159
160def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000161def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000162def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000163def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
164def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000165def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
166def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000167def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
168def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000169def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
170def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
171
172// Types for vector shift by immediates. The "SHX" version is for long and
173// narrow operations where the source and destination vectors have different
174// types. The "SHINS" version is for shift and insert operations.
175def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
176 SDTCisVT<2, i32>]>;
177def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
178 SDTCisVT<2, i32>]>;
179def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
180 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
181
182def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
183def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
184def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
185def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
186def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
187def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
188def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
189
190def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
191def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
192def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
193
194def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
195def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
196def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
197def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
198def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
199def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
200
201def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
202def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
203def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
204
205def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
206def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
207
208def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
209 SDTCisVT<2, i32>]>;
210def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
211def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
212
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000213def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
214def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
215def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000216def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000217
Owen Andersond9668172010-11-03 22:44:51 +0000218def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
219 SDTCisVT<2, i32>]>;
220def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000221def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000222
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000223def NEONvbsl : SDNode<"ARMISD::VBSL",
224 SDTypeProfile<1, 3, [SDTCisVec<0>,
225 SDTCisSameAs<0, 1>,
226 SDTCisSameAs<0, 2>,
227 SDTCisSameAs<0, 3>]>>;
228
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000229def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
230
Bob Wilson0ce37102009-08-14 05:08:32 +0000231// VDUPLANE can produce a quad-register result from a double-register source,
232// so the result is not constrained to match the source.
233def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
234 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
235 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000236
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000237def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
238 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
239def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
240
Bob Wilsond8e17572009-08-12 22:31:50 +0000241def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
242def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
243def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
244def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
245
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000246def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000247 SDTCisSameAs<0, 2>,
248 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000249def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
250def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
251def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000252
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000253def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
254 SDTCisSameAs<1, 2>]>;
255def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
256def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
257
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000258def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
259 SDTCisSameAs<0, 2>]>;
260def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
261def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
262
Bob Wilsoncba270d2010-07-13 21:16:48 +0000263def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
264 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000265 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000266 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
267 return (EltBits == 32 && EltVal == 0);
268}]>;
269
270def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
271 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000272 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000273 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
274 return (EltBits == 8 && EltVal == 0xff);
275}]>;
276
Bob Wilson5bafff32009-06-22 23:27:02 +0000277//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000278// NEON load / store instructions
279//===----------------------------------------------------------------------===//
280
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000281// Use VLDM to load a Q register as a D register pair.
282// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000283def VLDMQIA
284 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
285 IIC_fpLoad_m, "",
286 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000287
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000288// Use VSTM to store a Q register as a D register pair.
289// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000290def VSTMQIA
291 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
292 IIC_fpStore_m, "",
293 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000294
Bob Wilsonffde0802010-09-02 16:00:54 +0000295// Classes for VLD* pseudo-instructions with multi-register operands.
296// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000297class VLDQPseudo<InstrItinClass itin>
298 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
299class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000300 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000301 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000302 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000303class VLDQWBfixedPseudo<InstrItinClass itin>
304 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
305 (ins addrmode6:$addr), itin,
306 "$addr.addr = $wb">;
307class VLDQWBregisterPseudo<InstrItinClass itin>
308 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
309 (ins addrmode6:$addr, rGPR:$offset), itin,
310 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000311
Bob Wilson9d84fb32010-09-14 20:59:49 +0000312class VLDQQPseudo<InstrItinClass itin>
313 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
314class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000315 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000316 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000317 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000318class VLDQQWBfixedPseudo<InstrItinClass itin>
319 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
320 (ins addrmode6:$addr), itin,
321 "$addr.addr = $wb">;
322class VLDQQWBregisterPseudo<InstrItinClass itin>
323 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
324 (ins addrmode6:$addr, rGPR:$offset), itin,
325 "$addr.addr = $wb">;
326
327
Bob Wilson7de68142011-02-07 17:43:15 +0000328class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000329 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
330 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000331class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000332 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000333 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000334 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000335
Bob Wilson2a0e9742010-11-27 06:35:16 +0000336let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
337
Bob Wilson205a5ca2009-07-08 18:11:30 +0000338// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000339class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000340 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000341 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000342 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000343 let Rm = 0b1111;
344 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000345 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000346}
Bob Wilson621f1952010-03-23 05:25:43 +0000347class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000348 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000349 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000350 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000351 let Rm = 0b1111;
352 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000353 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000354}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000355
Owen Andersond9aa7d32010-11-02 00:05:05 +0000356def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
357def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
358def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
359def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000360
Owen Andersond9aa7d32010-11-02 00:05:05 +0000361def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
362def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
363def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
364def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000365
Evan Chengd2ca8132010-10-09 01:03:04 +0000366def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
367def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
368def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
369def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000370
Bob Wilson99493b22010-03-20 17:59:03 +0000371// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000372multiclass VLD1DWB<bits<4> op7_4, string Dt> {
373 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
374 (ins addrmode6:$Rn), IIC_VLD1u,
375 "vld1", Dt, "$Vd, $Rn!",
376 "$Rn.addr = $wb", []> {
377 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
378 let Inst{4} = Rn{4};
379 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000380 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000381 }
382 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
383 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
384 "vld1", Dt, "$Vd, $Rn, $Rm",
385 "$Rn.addr = $wb", []> {
386 let Inst{4} = Rn{4};
387 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000388 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000389 }
Owen Andersone85bd772010-11-02 00:24:52 +0000390}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000391multiclass VLD1QWB<bits<4> op7_4, string Dt> {
392 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
393 (ins addrmode6:$Rn), IIC_VLD1x2u,
394 "vld1", Dt, "$Vd, $Rn!",
395 "$Rn.addr = $wb", []> {
396 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
397 let Inst{5-4} = Rn{5-4};
398 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000399 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000400 }
401 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
402 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
403 "vld1", Dt, "$Vd, $Rn, $Rm",
404 "$Rn.addr = $wb", []> {
405 let Inst{5-4} = Rn{5-4};
406 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000407 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000408 }
Owen Andersone85bd772010-11-02 00:24:52 +0000409}
Bob Wilson99493b22010-03-20 17:59:03 +0000410
Jim Grosbach10b90a92011-10-24 21:45:13 +0000411defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
412defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
413defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
414defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
415defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
416defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
417defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
418defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000419
Jim Grosbach10b90a92011-10-24 21:45:13 +0000420def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
421def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
422def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
423def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
424def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
425def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
426def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
427def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000428
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000429// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000430class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000431 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000432 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000433 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000434 let Rm = 0b1111;
435 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000436 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000437}
Jim Grosbach59216752011-10-24 23:26:05 +0000438multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
439 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
440 (ins addrmode6:$Rn), IIC_VLD1x2u,
441 "vld1", Dt, "$Vd, $Rn!",
442 "$Rn.addr = $wb", []> {
443 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000444 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000445 let DecoderMethod = "DecodeVLDInstruction";
446 let AsmMatchConverter = "cvtVLDwbFixed";
447 }
448 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
449 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
450 "vld1", Dt, "$Vd, $Rn, $Rm",
451 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000452 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000453 let DecoderMethod = "DecodeVLDInstruction";
454 let AsmMatchConverter = "cvtVLDwbRegister";
455 }
Owen Andersone85bd772010-11-02 00:24:52 +0000456}
Bob Wilson052ba452010-03-22 18:22:06 +0000457
Owen Andersone85bd772010-11-02 00:24:52 +0000458def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
459def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
460def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
461def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000462
Jim Grosbach59216752011-10-24 23:26:05 +0000463defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
464defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
465defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
466defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000467
Jim Grosbach59216752011-10-24 23:26:05 +0000468def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000469
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000470// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000471class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000472 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000473 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000474 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000475 let Rm = 0b1111;
476 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000477 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000478}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000479multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
480 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
481 (ins addrmode6:$Rn), IIC_VLD1x2u,
482 "vld1", Dt, "$Vd, $Rn!",
483 "$Rn.addr = $wb", []> {
484 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
485 let Inst{5-4} = Rn{5-4};
486 let DecoderMethod = "DecodeVLDInstruction";
487 let AsmMatchConverter = "cvtVLDwbFixed";
488 }
489 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
490 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
491 "vld1", Dt, "$Vd, $Rn, $Rm",
492 "$Rn.addr = $wb", []> {
493 let Inst{5-4} = Rn{5-4};
494 let DecoderMethod = "DecodeVLDInstruction";
495 let AsmMatchConverter = "cvtVLDwbRegister";
496 }
Owen Andersone85bd772010-11-02 00:24:52 +0000497}
Johnny Chend7283d92010-02-23 20:51:23 +0000498
Owen Andersone85bd772010-11-02 00:24:52 +0000499def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
500def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
501def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
502def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000503
Jim Grosbach399cdca2011-10-25 00:14:01 +0000504defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
505defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
506defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
507defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000508
Jim Grosbach399cdca2011-10-25 00:14:01 +0000509def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000510
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000511// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach2af50d92011-12-09 19:07:20 +0000512class VLD2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
513 InstrItinClass itin>
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000514 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Jim Grosbach2af50d92011-12-09 19:07:20 +0000515 (ins addrmode6:$Rn), itin,
Jim Grosbach224180e2011-10-21 23:58:57 +0000516 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000517 let Rm = 0b1111;
518 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000519 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000520}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000521
Jim Grosbach2af50d92011-12-09 19:07:20 +0000522def VLD2d8 : VLD2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2>;
523def VLD2d16 : VLD2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2>;
524def VLD2d32 : VLD2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000525
Jim Grosbach2af50d92011-12-09 19:07:20 +0000526def VLD2q8 : VLD2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2>;
527def VLD2q16 : VLD2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2>;
528def VLD2q32 : VLD2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000529
Bob Wilson9d84fb32010-09-14 20:59:49 +0000530def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
531def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
532def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000533
Evan Chengd2ca8132010-10-09 01:03:04 +0000534def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
535def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
536def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000537
Bob Wilson92cb9322010-03-20 20:10:51 +0000538// ...with address register writeback:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000539multiclass VLD2WB<bits<4> op11_8, bits<4> op7_4, string Dt,
540 RegisterOperand VdTy, InstrItinClass itin> {
541 def _fixed : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
542 (ins addrmode6:$Rn), itin,
543 "vld2", Dt, "$Vd, $Rn!",
544 "$Rn.addr = $wb", []> {
545 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
546 let Inst{5-4} = Rn{5-4};
547 let DecoderMethod = "DecodeVLDInstruction";
548 let AsmMatchConverter = "cvtVLDwbFixed";
549 }
550 def _register : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
551 (ins addrmode6:$Rn, rGPR:$Rm), itin,
552 "vld2", Dt, "$Vd, $Rn, $Rm",
553 "$Rn.addr = $wb", []> {
554 let Inst{5-4} = Rn{5-4};
555 let DecoderMethod = "DecodeVLDInstruction";
556 let AsmMatchConverter = "cvtVLDwbRegister";
557 }
Owen Andersoncf667be2010-11-02 01:24:55 +0000558}
Bob Wilson92cb9322010-03-20 20:10:51 +0000559
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000560defm VLD2d8wb : VLD2WB<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2u>;
561defm VLD2d16wb : VLD2WB<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2u>;
562defm VLD2d32wb : VLD2WB<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000563
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000564defm VLD2q8wb : VLD2WB<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2u>;
565defm VLD2q16wb : VLD2WB<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2u>;
566defm VLD2q32wb : VLD2WB<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000567
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000568def VLD2d8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
569def VLD2d16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
570def VLD2d32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
571def VLD2d8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
572def VLD2d16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
573def VLD2d32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000574
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000575def VLD2q8PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
576def VLD2q16PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
577def VLD2q32PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
578def VLD2q8PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
579def VLD2q16PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
580def VLD2q32PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000581
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000582// ...with double-spaced registers
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000583def VLD2b8 : VLD2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2>;
584def VLD2b16 : VLD2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2>;
585def VLD2b32 : VLD2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2>;
586defm VLD2b8wb : VLD2WB<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2u>;
587defm VLD2b16wb : VLD2WB<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2u>;
588defm VLD2b32wb : VLD2WB<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2u>;
Johnny Chend7283d92010-02-23 20:51:23 +0000589
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000590// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000591class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000592 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000593 (ins addrmode6:$Rn), IIC_VLD3,
594 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
595 let Rm = 0b1111;
596 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000597 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000598}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000599
Owen Andersoncf667be2010-11-02 01:24:55 +0000600def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
601def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
602def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000603
Bob Wilson9d84fb32010-09-14 20:59:49 +0000604def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
605def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
606def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000607
Bob Wilson92cb9322010-03-20 20:10:51 +0000608// ...with address register writeback:
609class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
610 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000611 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000612 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
613 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
614 "$Rn.addr = $wb", []> {
615 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000616 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000617}
Bob Wilson92cb9322010-03-20 20:10:51 +0000618
Owen Andersoncf667be2010-11-02 01:24:55 +0000619def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
620def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
621def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000622
Evan Cheng84f69e82010-10-09 01:45:34 +0000623def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
624def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
625def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000626
Bob Wilson7de68142011-02-07 17:43:15 +0000627// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000628def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
629def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
630def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
631def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
632def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
633def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000634
Evan Cheng84f69e82010-10-09 01:45:34 +0000635def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
636def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
637def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000638
Bob Wilson92cb9322010-03-20 20:10:51 +0000639// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000640def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
641def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
642def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
643
Evan Cheng84f69e82010-10-09 01:45:34 +0000644def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
645def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
646def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000647
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000648// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000649class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
650 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000651 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000652 (ins addrmode6:$Rn), IIC_VLD4,
653 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
654 let Rm = 0b1111;
655 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000656 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000657}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000658
Owen Andersoncf667be2010-11-02 01:24:55 +0000659def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
660def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
661def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000662
Bob Wilson9d84fb32010-09-14 20:59:49 +0000663def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
664def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
665def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000666
Bob Wilson92cb9322010-03-20 20:10:51 +0000667// ...with address register writeback:
668class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
669 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000670 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000671 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000672 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
673 "$Rn.addr = $wb", []> {
674 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000675 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000676}
Bob Wilson92cb9322010-03-20 20:10:51 +0000677
Owen Andersoncf667be2010-11-02 01:24:55 +0000678def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
679def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
680def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000681
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000682def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
683def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
684def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000685
Bob Wilson7de68142011-02-07 17:43:15 +0000686// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000687def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
688def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
689def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
690def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
691def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
692def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000693
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000694def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
695def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
696def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000697
Bob Wilson92cb9322010-03-20 20:10:51 +0000698// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000699def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
700def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
701def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
702
703def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
704def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
705def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000706
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000707} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
708
Bob Wilson8466fa12010-09-13 23:01:35 +0000709// Classes for VLD*LN pseudo-instructions with multi-register operands.
710// These are expanded to real instructions after register allocation.
711class VLDQLNPseudo<InstrItinClass itin>
712 : PseudoNLdSt<(outs QPR:$dst),
713 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
714 itin, "$src = $dst">;
715class VLDQLNWBPseudo<InstrItinClass itin>
716 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
717 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
718 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
719class VLDQQLNPseudo<InstrItinClass itin>
720 : PseudoNLdSt<(outs QQPR:$dst),
721 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
722 itin, "$src = $dst">;
723class VLDQQLNWBPseudo<InstrItinClass itin>
724 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
725 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
726 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
727class VLDQQQQLNPseudo<InstrItinClass itin>
728 : PseudoNLdSt<(outs QQQQPR:$dst),
729 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
730 itin, "$src = $dst">;
731class VLDQQQQLNWBPseudo<InstrItinClass itin>
732 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
733 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
734 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
735
Bob Wilsonb07c1712009-10-07 21:53:04 +0000736// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000737class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
738 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000739 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000740 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
741 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000742 "$src = $Vd",
743 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000744 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000745 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000746 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000747 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000748}
Mon P Wang183c6272011-05-09 17:47:27 +0000749class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
750 PatFrag LoadOp>
751 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
752 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
753 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
754 "$src = $Vd",
755 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
756 (i32 (LoadOp addrmode6oneL32:$Rn)),
757 imm:$lane))]> {
758 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000759 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000760}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000761class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
762 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
763 (i32 (LoadOp addrmode6:$addr)),
764 imm:$lane))];
765}
766
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000767def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
768 let Inst{7-5} = lane{2-0};
769}
770def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
771 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000772 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000773}
Mon P Wang183c6272011-05-09 17:47:27 +0000774def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000775 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000776 let Inst{5} = Rn{4};
777 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000778}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000779
780def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
781def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
782def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
783
Bob Wilson746fa172010-12-10 22:13:32 +0000784def : Pat<(vector_insert (v2f32 DPR:$src),
785 (f32 (load addrmode6:$addr)), imm:$lane),
786 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
787def : Pat<(vector_insert (v4f32 QPR:$src),
788 (f32 (load addrmode6:$addr)), imm:$lane),
789 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
790
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000791let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
792
793// ...with address register writeback:
794class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000795 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000796 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000797 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000798 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000799 "$src = $Vd, $Rn.addr = $wb", []> {
800 let DecoderMethod = "DecodeVLD1LN";
801}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000802
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000803def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
804 let Inst{7-5} = lane{2-0};
805}
806def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
807 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000808 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000809}
810def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
811 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000812 let Inst{5} = Rn{4};
813 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000814}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000815
816def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
817def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
818def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000819
Bob Wilson243fcc52009-09-01 04:26:28 +0000820// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000821class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000822 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000823 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
824 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000825 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000826 let Rm = 0b1111;
827 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000828 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000829}
Bob Wilson243fcc52009-09-01 04:26:28 +0000830
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000831def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
832 let Inst{7-5} = lane{2-0};
833}
834def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
835 let Inst{7-6} = lane{1-0};
836}
837def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
838 let Inst{7} = lane{0};
839}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000840
Evan Chengd2ca8132010-10-09 01:03:04 +0000841def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
842def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
843def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000844
Bob Wilson41315282010-03-20 20:39:53 +0000845// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000846def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
847 let Inst{7-6} = lane{1-0};
848}
849def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
850 let Inst{7} = lane{0};
851}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000852
Evan Chengd2ca8132010-10-09 01:03:04 +0000853def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
854def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000855
Bob Wilsona1023642010-03-20 20:47:18 +0000856// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000857class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000858 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000859 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000860 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000861 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
862 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
863 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000864 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000865}
Bob Wilsona1023642010-03-20 20:47:18 +0000866
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000867def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
868 let Inst{7-5} = lane{2-0};
869}
870def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
871 let Inst{7-6} = lane{1-0};
872}
873def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
874 let Inst{7} = lane{0};
875}
Bob Wilsona1023642010-03-20 20:47:18 +0000876
Evan Chengd2ca8132010-10-09 01:03:04 +0000877def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
878def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
879def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000880
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000881def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
882 let Inst{7-6} = lane{1-0};
883}
884def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
885 let Inst{7} = lane{0};
886}
Bob Wilsona1023642010-03-20 20:47:18 +0000887
Evan Chengd2ca8132010-10-09 01:03:04 +0000888def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
889def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000890
Bob Wilson243fcc52009-09-01 04:26:28 +0000891// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000892class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000893 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000894 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000895 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000896 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000897 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000898 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000899 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000900}
Bob Wilson243fcc52009-09-01 04:26:28 +0000901
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000902def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
903 let Inst{7-5} = lane{2-0};
904}
905def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
906 let Inst{7-6} = lane{1-0};
907}
908def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
909 let Inst{7} = lane{0};
910}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000911
Evan Cheng84f69e82010-10-09 01:45:34 +0000912def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
913def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
914def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000915
Bob Wilson41315282010-03-20 20:39:53 +0000916// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000917def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
918 let Inst{7-6} = lane{1-0};
919}
920def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
921 let Inst{7} = lane{0};
922}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000923
Evan Cheng84f69e82010-10-09 01:45:34 +0000924def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
925def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000926
Bob Wilsona1023642010-03-20 20:47:18 +0000927// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000928class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000929 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000930 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000931 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000932 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000933 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000934 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
935 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000936 []> {
937 let DecoderMethod = "DecodeVLD3LN";
938}
Bob Wilsona1023642010-03-20 20:47:18 +0000939
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000940def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
941 let Inst{7-5} = lane{2-0};
942}
943def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
944 let Inst{7-6} = lane{1-0};
945}
946def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
947 let Inst{7} = lane{0};
948}
Bob Wilsona1023642010-03-20 20:47:18 +0000949
Evan Cheng84f69e82010-10-09 01:45:34 +0000950def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
951def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
952def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000953
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000954def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
955 let Inst{7-6} = lane{1-0};
956}
957def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
958 let Inst{7} = lane{0};
959}
Bob Wilsona1023642010-03-20 20:47:18 +0000960
Evan Cheng84f69e82010-10-09 01:45:34 +0000961def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
962def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000963
Bob Wilson243fcc52009-09-01 04:26:28 +0000964// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000965class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000966 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000967 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000968 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000969 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000970 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000971 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000972 let Rm = 0b1111;
973 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000974 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000975}
Bob Wilson243fcc52009-09-01 04:26:28 +0000976
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000977def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
978 let Inst{7-5} = lane{2-0};
979}
980def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
981 let Inst{7-6} = lane{1-0};
982}
983def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
984 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000985 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000986}
Bob Wilson62e053e2009-10-08 22:53:57 +0000987
Evan Cheng10dc63f2010-10-09 04:07:58 +0000988def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
989def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
990def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000991
Bob Wilson41315282010-03-20 20:39:53 +0000992// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000993def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
994 let Inst{7-6} = lane{1-0};
995}
996def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
997 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000998 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000999}
Bob Wilson62e053e2009-10-08 22:53:57 +00001000
Evan Cheng10dc63f2010-10-09 04:07:58 +00001001def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
1002def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001003
Bob Wilsona1023642010-03-20 20:47:18 +00001004// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001005class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001006 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001007 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001008 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001009 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +00001010 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001011"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
1012"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001013 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001014 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001015 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001016}
Bob Wilsona1023642010-03-20 20:47:18 +00001017
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001018def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
1019 let Inst{7-5} = lane{2-0};
1020}
1021def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
1022 let Inst{7-6} = lane{1-0};
1023}
1024def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
1025 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001026 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001027}
Bob Wilsona1023642010-03-20 20:47:18 +00001028
Evan Cheng10dc63f2010-10-09 04:07:58 +00001029def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1030def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1031def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001032
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001033def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1034 let Inst{7-6} = lane{1-0};
1035}
1036def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
1037 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001038 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001039}
Bob Wilsona1023642010-03-20 20:47:18 +00001040
Evan Cheng10dc63f2010-10-09 04:07:58 +00001041def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1042def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001043
Bob Wilson2a0e9742010-11-27 06:35:16 +00001044} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1045
Bob Wilsonb07c1712009-10-07 21:53:04 +00001046// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001047class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001048 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1049 (ins addrmode6dup:$Rn),
1050 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1051 [(set VecListOneDAllLanes:$Vd,
1052 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001053 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001054 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001055 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001056}
1057class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1058 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001059 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001060}
1061
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001062def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1063def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1064def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001065
1066def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1067def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1068def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1069
Bob Wilson746fa172010-12-10 22:13:32 +00001070def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1071 (VLD1DUPd32 addrmode6:$addr)>;
1072def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1073 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1074
Bob Wilson2a0e9742010-11-27 06:35:16 +00001075let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1076
Bob Wilson20d55152010-12-10 22:13:24 +00001077class VLD1QDUP<bits<4> op7_4, string Dt>
Jim Grosbach13af2222011-11-30 18:21:25 +00001078 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListTwoDAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001079 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbach13af2222011-11-30 18:21:25 +00001080 "vld1", Dt, "$Vd, $Rn", "", []> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001081 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001082 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001083 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001084}
1085
Bob Wilson20d55152010-12-10 22:13:24 +00001086def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1087def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1088def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001089
1090// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001091multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1092 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1093 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1094 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1095 "vld1", Dt, "$Vd, $Rn!",
1096 "$Rn.addr = $wb", []> {
1097 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1098 let Inst{4} = Rn{4};
1099 let DecoderMethod = "DecodeVLD1DupInstruction";
1100 let AsmMatchConverter = "cvtVLDwbFixed";
1101 }
1102 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1103 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1104 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1105 "vld1", Dt, "$Vd, $Rn, $Rm",
1106 "$Rn.addr = $wb", []> {
1107 let Inst{4} = Rn{4};
1108 let DecoderMethod = "DecodeVLD1DupInstruction";
1109 let AsmMatchConverter = "cvtVLDwbRegister";
1110 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001111}
Jim Grosbach096334e2011-11-30 19:35:44 +00001112multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1113 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1114 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1115 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1116 "vld1", Dt, "$Vd, $Rn!",
1117 "$Rn.addr = $wb", []> {
1118 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1119 let Inst{4} = Rn{4};
1120 let DecoderMethod = "DecodeVLD1DupInstruction";
1121 let AsmMatchConverter = "cvtVLDwbFixed";
1122 }
1123 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1124 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1125 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1126 "vld1", Dt, "$Vd, $Rn, $Rm",
1127 "$Rn.addr = $wb", []> {
1128 let Inst{4} = Rn{4};
1129 let DecoderMethod = "DecodeVLD1DupInstruction";
1130 let AsmMatchConverter = "cvtVLDwbRegister";
1131 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001132}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001133
Jim Grosbach096334e2011-11-30 19:35:44 +00001134defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1135defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1136defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001137
Jim Grosbach096334e2011-11-30 19:35:44 +00001138defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1139defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1140defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001141
Jim Grosbach096334e2011-11-30 19:35:44 +00001142def VLD1DUPq8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1143def VLD1DUPq16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1144def VLD1DUPq32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1145def VLD1DUPq8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1146def VLD1DUPq16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1147def VLD1DUPq32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001148
Bob Wilsonb07c1712009-10-07 21:53:04 +00001149// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001150class VLD2DUP<bits<4> op7_4, string Dt>
1151 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001152 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001153 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1154 let Rm = 0b1111;
1155 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001156 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001157}
1158
1159def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1160def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1161def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1162
1163def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1164def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1165def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1166
1167// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001168def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1169def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1170def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001171
1172// ...with address register writeback:
1173class VLD2DUPWB<bits<4> op7_4, string Dt>
1174 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001175 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001176 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1177 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001178 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001179}
1180
1181def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1182def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1183def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1184
Bob Wilson173fb142010-11-30 00:00:38 +00001185def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1186def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1187def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001188
1189def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1190def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1191def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1192
Bob Wilsonb07c1712009-10-07 21:53:04 +00001193// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001194class VLD3DUP<bits<4> op7_4, string Dt>
1195 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001196 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001197 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1198 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001199 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001200 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001201}
1202
1203def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1204def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1205def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1206
1207def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1208def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1209def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1210
1211// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001212def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1213def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1214def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001215
1216// ...with address register writeback:
1217class VLD3DUPWB<bits<4> op7_4, string Dt>
1218 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001219 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001220 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1221 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001222 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001223 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001224}
1225
1226def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1227def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1228def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1229
Bob Wilson173fb142010-11-30 00:00:38 +00001230def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1231def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1232def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001233
1234def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1235def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1236def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1237
Bob Wilsonb07c1712009-10-07 21:53:04 +00001238// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001239class VLD4DUP<bits<4> op7_4, string Dt>
1240 : NLdSt<1, 0b10, 0b1111, op7_4,
1241 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001242 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001243 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1244 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001245 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001246 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001247}
1248
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001249def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1250def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1251def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001252
1253def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1254def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1255def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1256
1257// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001258def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1259def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1260def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001261
1262// ...with address register writeback:
1263class VLD4DUPWB<bits<4> op7_4, string Dt>
1264 : NLdSt<1, 0b10, 0b1111, op7_4,
1265 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001266 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001267 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001268 "$Rn.addr = $wb", []> {
1269 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001270 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001271}
1272
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001273def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1274def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1275def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1276
1277def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1278def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1279def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001280
1281def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1282def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1283def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1284
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001285} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001286
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001287let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001288
Bob Wilson709d5922010-08-25 23:27:42 +00001289// Classes for VST* pseudo-instructions with multi-register operands.
1290// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001291class VSTQPseudo<InstrItinClass itin>
1292 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1293class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001294 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001295 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001296 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001297class VSTQWBfixedPseudo<InstrItinClass itin>
1298 : PseudoNLdSt<(outs GPR:$wb),
1299 (ins addrmode6:$addr, QPR:$src), itin,
1300 "$addr.addr = $wb">;
1301class VSTQWBregisterPseudo<InstrItinClass itin>
1302 : PseudoNLdSt<(outs GPR:$wb),
1303 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1304 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001305class VSTQQPseudo<InstrItinClass itin>
1306 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1307class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001308 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001309 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001310 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001311class VSTQQQQPseudo<InstrItinClass itin>
1312 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001313class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001314 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001315 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001316 "$addr.addr = $wb">;
1317
Bob Wilson11d98992010-03-23 06:20:33 +00001318// VST1 : Vector Store (multiple single elements)
1319class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001320 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1321 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001322 let Rm = 0b1111;
1323 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001324 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001325}
Bob Wilson11d98992010-03-23 06:20:33 +00001326class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001327 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd),
1328 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001329 let Rm = 0b1111;
1330 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001331 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001332}
Bob Wilson11d98992010-03-23 06:20:33 +00001333
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001334def VST1d8 : VST1D<{0,0,0,?}, "8">;
1335def VST1d16 : VST1D<{0,1,0,?}, "16">;
1336def VST1d32 : VST1D<{1,0,0,?}, "32">;
1337def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001338
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001339def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1340def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1341def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1342def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001343
Evan Cheng60ff8792010-10-11 22:03:18 +00001344def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1345def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1346def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1347def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001348
Bob Wilson25eb5012010-03-20 20:54:36 +00001349// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001350multiclass VST1DWB<bits<4> op7_4, string Dt> {
1351 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1352 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1353 "vst1", Dt, "$Vd, $Rn!",
1354 "$Rn.addr = $wb", []> {
1355 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1356 let Inst{4} = Rn{4};
1357 let DecoderMethod = "DecodeVSTInstruction";
1358 let AsmMatchConverter = "cvtVSTwbFixed";
1359 }
1360 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1361 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1362 IIC_VLD1u,
1363 "vst1", Dt, "$Vd, $Rn, $Rm",
1364 "$Rn.addr = $wb", []> {
1365 let Inst{4} = Rn{4};
1366 let DecoderMethod = "DecodeVSTInstruction";
1367 let AsmMatchConverter = "cvtVSTwbRegister";
1368 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001369}
Jim Grosbach4334e032011-10-31 21:50:31 +00001370multiclass VST1QWB<bits<4> op7_4, string Dt> {
1371 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1372 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1373 "vst1", Dt, "$Vd, $Rn!",
1374 "$Rn.addr = $wb", []> {
1375 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1376 let Inst{5-4} = Rn{5-4};
1377 let DecoderMethod = "DecodeVSTInstruction";
1378 let AsmMatchConverter = "cvtVSTwbFixed";
1379 }
1380 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1381 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1382 IIC_VLD1x2u,
1383 "vst1", Dt, "$Vd, $Rn, $Rm",
1384 "$Rn.addr = $wb", []> {
1385 let Inst{5-4} = Rn{5-4};
1386 let DecoderMethod = "DecodeVSTInstruction";
1387 let AsmMatchConverter = "cvtVSTwbRegister";
1388 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001389}
Bob Wilson25eb5012010-03-20 20:54:36 +00001390
Jim Grosbach4334e032011-10-31 21:50:31 +00001391defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1392defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1393defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1394defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001395
Jim Grosbach4334e032011-10-31 21:50:31 +00001396defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1397defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1398defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1399defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001400
Jim Grosbach4334e032011-10-31 21:50:31 +00001401def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1402def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1403def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1404def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1405def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1406def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1407def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1408def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001409
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001410// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001411class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001412 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001413 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1414 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001415 let Rm = 0b1111;
1416 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001417 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001418}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001419multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1420 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1421 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1422 "vst1", Dt, "$Vd, $Rn!",
1423 "$Rn.addr = $wb", []> {
1424 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1425 let Inst{5-4} = Rn{5-4};
1426 let DecoderMethod = "DecodeVSTInstruction";
1427 let AsmMatchConverter = "cvtVSTwbFixed";
1428 }
1429 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1430 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1431 IIC_VLD1x3u,
1432 "vst1", Dt, "$Vd, $Rn, $Rm",
1433 "$Rn.addr = $wb", []> {
1434 let Inst{5-4} = Rn{5-4};
1435 let DecoderMethod = "DecodeVSTInstruction";
1436 let AsmMatchConverter = "cvtVSTwbRegister";
1437 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001438}
Bob Wilson052ba452010-03-22 18:22:06 +00001439
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001440def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1441def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1442def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1443def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001444
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001445defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1446defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1447defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1448defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001449
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001450def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1451def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1452def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001453
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001454// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001455class VST1D4<bits<4> op7_4, string Dt>
1456 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001457 (ins addrmode6:$Rn, VecListFourD:$Vd),
1458 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001459 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001460 let Rm = 0b1111;
1461 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001462 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001463}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001464multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1465 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1466 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1467 "vst1", Dt, "$Vd, $Rn!",
1468 "$Rn.addr = $wb", []> {
1469 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1470 let Inst{5-4} = Rn{5-4};
1471 let DecoderMethod = "DecodeVSTInstruction";
1472 let AsmMatchConverter = "cvtVSTwbFixed";
1473 }
1474 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1475 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1476 IIC_VLD1x4u,
1477 "vst1", Dt, "$Vd, $Rn, $Rm",
1478 "$Rn.addr = $wb", []> {
1479 let Inst{5-4} = Rn{5-4};
1480 let DecoderMethod = "DecodeVSTInstruction";
1481 let AsmMatchConverter = "cvtVSTwbRegister";
1482 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001483}
Bob Wilson25eb5012010-03-20 20:54:36 +00001484
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001485def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1486def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1487def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1488def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001489
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001490defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1491defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1492defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1493defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001494
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001495def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1496def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1497def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001498
Bob Wilsonb36ec862009-08-06 18:47:44 +00001499// VST2 : Vector Store (multiple 2-element structures)
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001500class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
1501 : NLdSt<0, 0b00, op11_8, op7_4, (outs), (ins addrmode6:$Rn, VdTy:$Vd),
1502 IIC_VST2, "vst2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001503 let Rm = 0b1111;
1504 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001505 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001506}
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001507class VST2Q<bits<4> op7_4, string Dt, RegisterOperand VdTy>
1508 : NLdSt<0, 0b00, 0b0011, op7_4, (outs), (ins addrmode6:$Rn, VdTy:$Vd),
1509 IIC_VST2x2, "vst2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001510 let Rm = 0b1111;
1511 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001512 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001513}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001514
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001515def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8", VecListTwoD>;
1516def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16", VecListTwoD>;
1517def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001518
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001519def VST2q8 : VST2Q<{0,0,?,?}, "8", VecListFourD>;
1520def VST2q16 : VST2Q<{0,1,?,?}, "16", VecListFourD>;
1521def VST2q32 : VST2Q<{1,0,?,?}, "32", VecListFourD>;
Bob Wilsond2855752009-10-07 18:47:39 +00001522
Evan Cheng60ff8792010-10-11 22:03:18 +00001523def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1524def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1525def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001526
Evan Cheng60ff8792010-10-11 22:03:18 +00001527def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1528def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1529def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001530
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001531// ...with address register writeback:
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001532class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001533 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001534 (ins addrmode6:$Rn, am6offset:$Rm, VdTy:$Vd),
1535 IIC_VST2u, "vst2", Dt, "$Vd, $Rn$Rm", "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001536 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001537 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001538}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001539class VST2QWB<bits<4> op7_4, string Dt>
1540 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001541 (ins addrmode6:$Rn, am6offset:$Rm, VecListFourD:$Vd), IIC_VST2x2u,
1542 "vst2", Dt, "$Vd, $Rn$Rm", "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001543 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001544 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001545}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001546
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001547def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
1548def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
1549def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001550
Owen Andersond2f37942010-11-02 21:16:58 +00001551def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1552def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1553def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001554
Evan Cheng60ff8792010-10-11 22:03:18 +00001555def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1556def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1557def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001558
Evan Cheng60ff8792010-10-11 22:03:18 +00001559def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1560def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1561def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001562
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001563// ...with double-spaced registers
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001564def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
1565def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
1566def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
1567def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
1568def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
1569def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001570
Bob Wilsonb36ec862009-08-06 18:47:44 +00001571// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001572class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1573 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001574 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1575 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1576 let Rm = 0b1111;
1577 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001578 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001579}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001580
Owen Andersona1a45fd2010-11-02 21:47:03 +00001581def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1582def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1583def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001584
Evan Cheng60ff8792010-10-11 22:03:18 +00001585def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1586def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1587def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001588
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001589// ...with address register writeback:
1590class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1591 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001592 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001593 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001594 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1595 "$Rn.addr = $wb", []> {
1596 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001597 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001598}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001599
Owen Andersona1a45fd2010-11-02 21:47:03 +00001600def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1601def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1602def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001603
Evan Cheng60ff8792010-10-11 22:03:18 +00001604def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1605def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1606def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001607
Bob Wilson7de68142011-02-07 17:43:15 +00001608// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001609def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1610def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1611def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1612def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1613def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1614def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001615
Evan Cheng60ff8792010-10-11 22:03:18 +00001616def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1617def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1618def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001619
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001620// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001621def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1622def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1623def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1624
Evan Cheng60ff8792010-10-11 22:03:18 +00001625def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1626def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1627def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001628
Bob Wilsonb36ec862009-08-06 18:47:44 +00001629// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001630class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1631 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001632 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1633 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001634 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001635 let Rm = 0b1111;
1636 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001637 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001638}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001639
Owen Andersona1a45fd2010-11-02 21:47:03 +00001640def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1641def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1642def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001643
Evan Cheng60ff8792010-10-11 22:03:18 +00001644def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1645def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1646def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001647
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001648// ...with address register writeback:
1649class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1650 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001651 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001652 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001653 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1654 "$Rn.addr = $wb", []> {
1655 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001656 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001657}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001658
Owen Andersona1a45fd2010-11-02 21:47:03 +00001659def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1660def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1661def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001662
Evan Cheng60ff8792010-10-11 22:03:18 +00001663def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1664def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1665def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001666
Bob Wilson7de68142011-02-07 17:43:15 +00001667// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001668def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1669def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1670def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1671def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1672def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1673def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001674
Evan Cheng60ff8792010-10-11 22:03:18 +00001675def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1676def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1677def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001678
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001679// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001680def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1681def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1682def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1683
Evan Cheng60ff8792010-10-11 22:03:18 +00001684def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1685def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1686def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001687
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001688} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1689
Bob Wilson8466fa12010-09-13 23:01:35 +00001690// Classes for VST*LN pseudo-instructions with multi-register operands.
1691// These are expanded to real instructions after register allocation.
1692class VSTQLNPseudo<InstrItinClass itin>
1693 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1694 itin, "">;
1695class VSTQLNWBPseudo<InstrItinClass itin>
1696 : PseudoNLdSt<(outs GPR:$wb),
1697 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1698 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1699class VSTQQLNPseudo<InstrItinClass itin>
1700 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1701 itin, "">;
1702class VSTQQLNWBPseudo<InstrItinClass itin>
1703 : PseudoNLdSt<(outs GPR:$wb),
1704 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1705 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1706class VSTQQQQLNPseudo<InstrItinClass itin>
1707 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1708 itin, "">;
1709class VSTQQQQLNWBPseudo<InstrItinClass itin>
1710 : PseudoNLdSt<(outs GPR:$wb),
1711 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1712 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1713
Bob Wilsonb07c1712009-10-07 21:53:04 +00001714// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001715class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1716 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001717 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001718 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001719 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1720 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001721 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001722 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001723}
Mon P Wang183c6272011-05-09 17:47:27 +00001724class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1725 PatFrag StoreOp, SDNode ExtractOp>
1726 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1727 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1728 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001729 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001730 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001731 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001732}
Bob Wilsond168cef2010-11-03 16:24:53 +00001733class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1734 : VSTQLNPseudo<IIC_VST1ln> {
1735 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1736 addrmode6:$addr)];
1737}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001738
Bob Wilsond168cef2010-11-03 16:24:53 +00001739def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1740 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001741 let Inst{7-5} = lane{2-0};
1742}
Bob Wilsond168cef2010-11-03 16:24:53 +00001743def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1744 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001745 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001746 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001747}
Mon P Wang183c6272011-05-09 17:47:27 +00001748
1749def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001750 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001751 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001752}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001753
Bob Wilsond168cef2010-11-03 16:24:53 +00001754def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1755def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1756def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001757
Bob Wilson746fa172010-12-10 22:13:32 +00001758def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1759 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1760def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1761 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1762
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001763// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001764class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1765 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001766 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001767 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001768 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001769 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001770 "$Rn.addr = $wb",
1771 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001772 addrmode6:$Rn, am6offset:$Rm))]> {
1773 let DecoderMethod = "DecodeVST1LN";
1774}
Bob Wilsonda525062011-02-25 06:42:42 +00001775class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1776 : VSTQLNWBPseudo<IIC_VST1lnu> {
1777 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1778 addrmode6:$addr, am6offset:$offset))];
1779}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001780
Bob Wilsonda525062011-02-25 06:42:42 +00001781def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1782 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001783 let Inst{7-5} = lane{2-0};
1784}
Bob Wilsonda525062011-02-25 06:42:42 +00001785def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1786 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001787 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001788 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001789}
Bob Wilsonda525062011-02-25 06:42:42 +00001790def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1791 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001792 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001793 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001794}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001795
Bob Wilsonda525062011-02-25 06:42:42 +00001796def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1797def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1798def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1799
1800let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001801
Bob Wilson8a3198b2009-09-01 18:51:56 +00001802// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001803class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001804 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001805 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1806 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001807 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001808 let Rm = 0b1111;
1809 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001810 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001811}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001812
Owen Andersonb20594f2010-11-02 22:18:18 +00001813def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1814 let Inst{7-5} = lane{2-0};
1815}
1816def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1817 let Inst{7-6} = lane{1-0};
1818}
1819def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1820 let Inst{7} = lane{0};
1821}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001822
Evan Cheng60ff8792010-10-11 22:03:18 +00001823def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1824def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1825def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001826
Bob Wilson41315282010-03-20 20:39:53 +00001827// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001828def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1829 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001830 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001831}
1832def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1833 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001834 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001835}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001836
Evan Cheng60ff8792010-10-11 22:03:18 +00001837def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1838def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001839
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001840// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001841class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001842 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001843 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001844 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001845 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001846 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001847 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001848 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001849}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001850
Owen Andersonb20594f2010-11-02 22:18:18 +00001851def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1852 let Inst{7-5} = lane{2-0};
1853}
1854def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1855 let Inst{7-6} = lane{1-0};
1856}
1857def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1858 let Inst{7} = lane{0};
1859}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001860
Evan Cheng60ff8792010-10-11 22:03:18 +00001861def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1862def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1863def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001864
Owen Andersonb20594f2010-11-02 22:18:18 +00001865def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1866 let Inst{7-6} = lane{1-0};
1867}
1868def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1869 let Inst{7} = lane{0};
1870}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001871
Evan Cheng60ff8792010-10-11 22:03:18 +00001872def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1873def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001874
Bob Wilson8a3198b2009-09-01 18:51:56 +00001875// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001876class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001877 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001878 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001879 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001880 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1881 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001882 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001883}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001884
Owen Andersonb20594f2010-11-02 22:18:18 +00001885def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1886 let Inst{7-5} = lane{2-0};
1887}
1888def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1889 let Inst{7-6} = lane{1-0};
1890}
1891def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1892 let Inst{7} = lane{0};
1893}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001894
Evan Cheng60ff8792010-10-11 22:03:18 +00001895def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1896def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1897def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001898
Bob Wilson41315282010-03-20 20:39:53 +00001899// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001900def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1901 let Inst{7-6} = lane{1-0};
1902}
1903def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1904 let Inst{7} = lane{0};
1905}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001906
Evan Cheng60ff8792010-10-11 22:03:18 +00001907def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1908def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001909
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001910// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001911class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001912 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001913 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001914 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001915 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001916 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001917 "$Rn.addr = $wb", []> {
1918 let DecoderMethod = "DecodeVST3LN";
1919}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001920
Owen Andersonb20594f2010-11-02 22:18:18 +00001921def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1922 let Inst{7-5} = lane{2-0};
1923}
1924def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1925 let Inst{7-6} = lane{1-0};
1926}
1927def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1928 let Inst{7} = lane{0};
1929}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001930
Evan Cheng60ff8792010-10-11 22:03:18 +00001931def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1932def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1933def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001934
Owen Andersonb20594f2010-11-02 22:18:18 +00001935def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1936 let Inst{7-6} = lane{1-0};
1937}
1938def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1939 let Inst{7} = lane{0};
1940}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001941
Evan Cheng60ff8792010-10-11 22:03:18 +00001942def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1943def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001944
Bob Wilson8a3198b2009-09-01 18:51:56 +00001945// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001946class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001947 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001948 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001949 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001950 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001951 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001952 let Rm = 0b1111;
1953 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001954 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001955}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001956
Owen Andersonb20594f2010-11-02 22:18:18 +00001957def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1958 let Inst{7-5} = lane{2-0};
1959}
1960def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1961 let Inst{7-6} = lane{1-0};
1962}
1963def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1964 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001965 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001966}
Bob Wilson56311392009-10-09 00:01:36 +00001967
Evan Cheng60ff8792010-10-11 22:03:18 +00001968def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1969def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1970def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001971
Bob Wilson41315282010-03-20 20:39:53 +00001972// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001973def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1974 let Inst{7-6} = lane{1-0};
1975}
1976def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1977 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001978 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001979}
Bob Wilson56311392009-10-09 00:01:36 +00001980
Evan Cheng60ff8792010-10-11 22:03:18 +00001981def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1982def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001983
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001984// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001985class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001986 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001987 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001988 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001989 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001990 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1991 "$Rn.addr = $wb", []> {
1992 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001993 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001994}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001995
Owen Andersonb20594f2010-11-02 22:18:18 +00001996def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1997 let Inst{7-5} = lane{2-0};
1998}
1999def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
2000 let Inst{7-6} = lane{1-0};
2001}
2002def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
2003 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002004 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002005}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002006
Evan Cheng60ff8792010-10-11 22:03:18 +00002007def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2008def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2009def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002010
Owen Andersonb20594f2010-11-02 22:18:18 +00002011def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
2012 let Inst{7-6} = lane{1-0};
2013}
2014def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
2015 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002016 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002017}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002018
Evan Cheng60ff8792010-10-11 22:03:18 +00002019def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2020def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002021
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002022} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002023
Bob Wilson205a5ca2009-07-08 18:11:30 +00002024
Bob Wilson5bafff32009-06-22 23:27:02 +00002025//===----------------------------------------------------------------------===//
2026// NEON pattern fragments
2027//===----------------------------------------------------------------------===//
2028
2029// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002030def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002031 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2032 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002033}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002034def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002035 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2036 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002037}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002038def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002039 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2040 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002041}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002042def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002043 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2044 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002045}]>;
2046
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002047// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002048def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002049 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2050 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002051}]>;
2052
Bob Wilson5bafff32009-06-22 23:27:02 +00002053// Translate lane numbers from Q registers to D subregs.
2054def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002055 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002056}]>;
2057def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002058 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002059}]>;
2060def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002061 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002062}]>;
2063
2064//===----------------------------------------------------------------------===//
2065// Instruction Classes
2066//===----------------------------------------------------------------------===//
2067
Bob Wilson4711d5c2010-12-13 23:02:37 +00002068// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002069class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002070 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2071 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002072 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2073 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2074 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002075class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002076 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2077 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002078 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2079 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2080 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002081
Bob Wilson69bfbd62010-02-17 22:42:54 +00002082// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002083class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002084 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002085 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002086 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002087 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2088 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2089 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002090class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002091 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002092 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002093 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002094 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2095 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2096 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002097
Bob Wilson973a0742010-08-30 20:02:30 +00002098// Narrow 2-register operations.
2099class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2100 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2101 InstrItinClass itin, string OpcodeStr, string Dt,
2102 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002103 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2104 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2105 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002106
Bob Wilson5bafff32009-06-22 23:27:02 +00002107// Narrow 2-register intrinsics.
2108class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2109 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002110 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002111 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002112 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2113 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2114 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002115
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002116// Long 2-register operations (currently only used for VMOVL).
2117class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2118 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2119 InstrItinClass itin, string OpcodeStr, string Dt,
2120 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002121 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2122 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2123 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002124
Bob Wilson04063562010-12-15 22:14:12 +00002125// Long 2-register intrinsics.
2126class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2127 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2128 InstrItinClass itin, string OpcodeStr, string Dt,
2129 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2130 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2131 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2132 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2133
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002134// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002135class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002136 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002137 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002138 OpcodeStr, Dt, "$Vd, $Vm",
2139 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002140class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002141 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002142 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2143 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2144 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002145
Bob Wilson4711d5c2010-12-13 23:02:37 +00002146// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002147class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002148 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002149 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002150 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002151 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2152 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2153 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002154 let isCommutable = Commutable;
2155}
2156// Same as N3VD but no data type.
2157class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2158 InstrItinClass itin, string OpcodeStr,
2159 ValueType ResTy, ValueType OpTy,
2160 SDNode OpNode, bit Commutable>
2161 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002162 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2163 OpcodeStr, "$Vd, $Vn, $Vm", "",
2164 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002165 let isCommutable = Commutable;
2166}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002167
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002168class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002169 InstrItinClass itin, string OpcodeStr, string Dt,
2170 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002171 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002172 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2173 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002174 [(set (Ty DPR:$Vd),
2175 (Ty (ShOp (Ty DPR:$Vn),
2176 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002177 let isCommutable = 0;
2178}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002179class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002180 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002181 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002182 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2183 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002184 [(set (Ty DPR:$Vd),
2185 (Ty (ShOp (Ty DPR:$Vn),
2186 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002187 let isCommutable = 0;
2188}
2189
Bob Wilson5bafff32009-06-22 23:27:02 +00002190class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002191 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002192 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002193 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002194 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2195 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2196 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002197 let isCommutable = Commutable;
2198}
2199class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2200 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002201 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002202 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002203 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2204 OpcodeStr, "$Vd, $Vn, $Vm", "",
2205 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002206 let isCommutable = Commutable;
2207}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002208class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002209 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002210 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002211 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002212 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2213 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002214 [(set (ResTy QPR:$Vd),
2215 (ResTy (ShOp (ResTy QPR:$Vn),
2216 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002217 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002218 let isCommutable = 0;
2219}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002220class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002221 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002222 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002223 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2224 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002225 [(set (ResTy QPR:$Vd),
2226 (ResTy (ShOp (ResTy QPR:$Vn),
2227 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002228 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002229 let isCommutable = 0;
2230}
Bob Wilson5bafff32009-06-22 23:27:02 +00002231
2232// Basic 3-register intrinsics, both double- and quad-register.
2233class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002234 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002235 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002236 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002237 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2238 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2239 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002240 let isCommutable = Commutable;
2241}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002242class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002243 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002244 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002245 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2246 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002247 [(set (Ty DPR:$Vd),
2248 (Ty (IntOp (Ty DPR:$Vn),
2249 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002250 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002251 let isCommutable = 0;
2252}
David Goodwin658ea602009-09-25 18:38:29 +00002253class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002254 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002255 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002256 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2257 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002258 [(set (Ty DPR:$Vd),
2259 (Ty (IntOp (Ty DPR:$Vn),
2260 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002261 let isCommutable = 0;
2262}
Owen Anderson3557d002010-10-26 20:56:57 +00002263class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2264 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002265 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002266 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2267 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2268 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2269 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002270 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002271}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002272
Bob Wilson5bafff32009-06-22 23:27:02 +00002273class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002274 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002275 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002276 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002277 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2278 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2279 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002280 let isCommutable = Commutable;
2281}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002282class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002283 string OpcodeStr, string Dt,
2284 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002285 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002286 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2287 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002288 [(set (ResTy QPR:$Vd),
2289 (ResTy (IntOp (ResTy QPR:$Vn),
2290 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002291 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002292 let isCommutable = 0;
2293}
David Goodwin658ea602009-09-25 18:38:29 +00002294class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002295 string OpcodeStr, string Dt,
2296 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002297 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002298 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2299 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002300 [(set (ResTy QPR:$Vd),
2301 (ResTy (IntOp (ResTy QPR:$Vn),
2302 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002303 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002304 let isCommutable = 0;
2305}
Owen Anderson3557d002010-10-26 20:56:57 +00002306class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2307 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002308 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002309 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2310 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2311 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2312 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002313 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002314}
Bob Wilson5bafff32009-06-22 23:27:02 +00002315
Bob Wilson4711d5c2010-12-13 23:02:37 +00002316// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002317class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002318 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002319 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002320 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002321 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2322 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2323 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2324 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2325
David Goodwin658ea602009-09-25 18:38:29 +00002326class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002327 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002328 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002329 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002330 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002331 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002332 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002333 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002334 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002335 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002336 (Ty (MulOp DPR:$Vn,
2337 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002338 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002339class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002340 string OpcodeStr, string Dt,
2341 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002342 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002343 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002344 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002345 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002346 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002347 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002348 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002349 (Ty (MulOp DPR:$Vn,
2350 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002351 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002352
Bob Wilson5bafff32009-06-22 23:27:02 +00002353class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002354 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002355 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002356 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002357 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2358 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2359 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2360 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002361class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002362 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002363 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002364 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002365 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002366 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002367 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002368 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002369 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002370 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002371 (ResTy (MulOp QPR:$Vn,
2372 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002373 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002374class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002375 string OpcodeStr, string Dt,
2376 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002377 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002378 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002379 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002380 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002381 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002382 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002383 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002384 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002385 (ResTy (MulOp QPR:$Vn,
2386 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002387 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002388
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002389// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2390class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2391 InstrItinClass itin, string OpcodeStr, string Dt,
2392 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2393 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002394 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2395 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2396 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2397 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002398class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2399 InstrItinClass itin, string OpcodeStr, string Dt,
2400 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2401 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002402 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2403 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2404 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2405 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002406
Bob Wilson5bafff32009-06-22 23:27:02 +00002407// Neon 3-argument intrinsics, both double- and quad-register.
2408// The destination register is also used as the first source operand register.
2409class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002410 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002411 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002412 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002413 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2414 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2415 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2416 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002417class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002418 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002419 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002420 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002421 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2422 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2423 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2424 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002425
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002426// Long Multiply-Add/Sub operations.
2427class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2428 InstrItinClass itin, string OpcodeStr, string Dt,
2429 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2430 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002431 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2432 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2433 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2434 (TyQ (MulOp (TyD DPR:$Vn),
2435 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002436class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2437 InstrItinClass itin, string OpcodeStr, string Dt,
2438 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002439 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002440 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002441 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002442 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002443 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002444 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002445 (TyQ (MulOp (TyD DPR:$Vn),
2446 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002447 imm:$lane))))))]>;
2448class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2449 InstrItinClass itin, string OpcodeStr, string Dt,
2450 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002451 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002452 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002453 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002454 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002455 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002456 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002457 (TyQ (MulOp (TyD DPR:$Vn),
2458 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002459 imm:$lane))))))]>;
2460
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002461// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2462class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2463 InstrItinClass itin, string OpcodeStr, string Dt,
2464 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2465 SDNode OpNode>
2466 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002467 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2468 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2469 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2470 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2471 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002472
Bob Wilson5bafff32009-06-22 23:27:02 +00002473// Neon Long 3-argument intrinsic. The destination register is
2474// a quad-register and is also used as the first source operand register.
2475class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002476 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002477 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002478 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002479 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2480 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2481 [(set QPR:$Vd,
2482 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002483class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002484 string OpcodeStr, string Dt,
2485 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002486 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002487 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002488 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002489 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002490 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002491 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002492 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002493 (OpTy DPR:$Vn),
2494 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002495 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002496class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2497 InstrItinClass itin, string OpcodeStr, string Dt,
2498 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002499 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002500 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002501 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002502 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002503 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002504 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002505 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002506 (OpTy DPR:$Vn),
2507 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002508 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002509
Bob Wilson5bafff32009-06-22 23:27:02 +00002510// Narrowing 3-register intrinsics.
2511class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002512 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002513 Intrinsic IntOp, bit Commutable>
2514 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002515 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2516 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2517 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002518 let isCommutable = Commutable;
2519}
2520
Bob Wilson04d6c282010-08-29 05:57:34 +00002521// Long 3-register operations.
2522class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2523 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002524 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2525 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002526 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2527 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2528 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002529 let isCommutable = Commutable;
2530}
2531class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2532 InstrItinClass itin, string OpcodeStr, string Dt,
2533 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002534 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002535 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2536 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002537 [(set QPR:$Vd,
2538 (TyQ (OpNode (TyD DPR:$Vn),
2539 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002540class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2541 InstrItinClass itin, string OpcodeStr, string Dt,
2542 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002543 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002544 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2545 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002546 [(set QPR:$Vd,
2547 (TyQ (OpNode (TyD DPR:$Vn),
2548 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002549
2550// Long 3-register operations with explicitly extended operands.
2551class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2552 InstrItinClass itin, string OpcodeStr, string Dt,
2553 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2554 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002555 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002556 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2557 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2558 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2559 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002560 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002561}
2562
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002563// Long 3-register intrinsics with explicit extend (VABDL).
2564class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2565 InstrItinClass itin, string OpcodeStr, string Dt,
2566 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2567 bit Commutable>
2568 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002569 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2570 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2571 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2572 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002573 let isCommutable = Commutable;
2574}
2575
Bob Wilson5bafff32009-06-22 23:27:02 +00002576// Long 3-register intrinsics.
2577class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002578 InstrItinClass itin, string OpcodeStr, string Dt,
2579 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002580 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002581 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2582 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2583 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002584 let isCommutable = Commutable;
2585}
David Goodwin658ea602009-09-25 18:38:29 +00002586class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002587 string OpcodeStr, string Dt,
2588 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002589 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002590 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2591 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002592 [(set (ResTy QPR:$Vd),
2593 (ResTy (IntOp (OpTy DPR:$Vn),
2594 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002595 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002596class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2597 InstrItinClass itin, string OpcodeStr, string Dt,
2598 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002599 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002600 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2601 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002602 [(set (ResTy QPR:$Vd),
2603 (ResTy (IntOp (OpTy DPR:$Vn),
2604 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002605 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002606
Bob Wilson04d6c282010-08-29 05:57:34 +00002607// Wide 3-register operations.
2608class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2609 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2610 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002611 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002612 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2613 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2614 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2615 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002616 let isCommutable = Commutable;
2617}
2618
2619// Pairwise long 2-register intrinsics, both double- and quad-register.
2620class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002621 bits<2> op17_16, bits<5> op11_7, bit op4,
2622 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002623 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002624 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2625 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2626 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002627class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002628 bits<2> op17_16, bits<5> op11_7, bit op4,
2629 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002630 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002631 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2632 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2633 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002634
2635// Pairwise long 2-register accumulate intrinsics,
2636// both double- and quad-register.
2637// The destination register is also used as the first source operand register.
2638class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002639 bits<2> op17_16, bits<5> op11_7, bit op4,
2640 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002641 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2642 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002643 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2644 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2645 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002646class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002647 bits<2> op17_16, bits<5> op11_7, bit op4,
2648 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002649 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2650 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002651 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2652 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2653 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002654
2655// Shift by immediate,
2656// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002657class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002658 Format f, InstrItinClass itin, Operand ImmTy,
2659 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002660 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002661 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002662 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2663 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002664class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002665 Format f, InstrItinClass itin, Operand ImmTy,
2666 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002667 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002668 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002669 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2670 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002671
Johnny Chen6c8648b2010-03-17 23:26:50 +00002672// Long shift by immediate.
2673class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2674 string OpcodeStr, string Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00002675 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Johnny Chen6c8648b2010-03-17 23:26:50 +00002676 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach4e413952011-12-07 00:02:17 +00002677 (outs QPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), N2RegVShLFrm,
Owen Andersonca6945e2010-12-01 00:28:25 +00002678 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2679 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002680 (i32 imm:$SIMM))))]>;
2681
Bob Wilson5bafff32009-06-22 23:27:02 +00002682// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002683class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002684 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002685 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002686 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002687 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002688 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2689 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002690 (i32 imm:$SIMM))))]>;
2691
2692// Shift right by immediate and accumulate,
2693// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002694class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002695 Operand ImmTy, string OpcodeStr, string Dt,
2696 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002697 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002698 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002699 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2700 [(set DPR:$Vd, (Ty (add DPR:$src1,
2701 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002702class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002703 Operand ImmTy, string OpcodeStr, string Dt,
2704 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002705 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002706 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002707 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2708 [(set QPR:$Vd, (Ty (add QPR:$src1,
2709 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002710
2711// Shift by immediate and insert,
2712// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002713class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002714 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2715 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002716 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002717 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002718 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2719 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002720class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002721 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2722 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002723 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002724 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002725 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2726 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002727
2728// Convert, with fractional bits immediate,
2729// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002730class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002731 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002732 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002733 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002734 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2735 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2736 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002737class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002738 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002739 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002740 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002741 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2742 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2743 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002744
2745//===----------------------------------------------------------------------===//
2746// Multiclasses
2747//===----------------------------------------------------------------------===//
2748
Bob Wilson916ac5b2009-10-03 04:44:16 +00002749// Abbreviations used in multiclass suffixes:
2750// Q = quarter int (8 bit) elements
2751// H = half int (16 bit) elements
2752// S = single int (32 bit) elements
2753// D = double int (64 bit) elements
2754
Bob Wilson094dd802010-12-18 00:42:58 +00002755// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002756
Bob Wilson094dd802010-12-18 00:42:58 +00002757// Neon 2-register comparisons.
2758// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002759multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2760 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002761 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002762 // 64-bit vector types.
2763 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002764 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002765 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002766 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002767 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002768 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002769 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002770 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002771 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002772 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002773 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002774 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002775 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002776 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002777 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002778 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002779 let Inst{10} = 1; // overwrite F = 1
2780 }
2781
2782 // 128-bit vector types.
2783 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002784 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002785 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002786 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002787 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002788 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002789 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002790 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002791 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002792 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002793 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002794 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002795 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002796 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002797 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002798 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002799 let Inst{10} = 1; // overwrite F = 1
2800 }
2801}
2802
Bob Wilson094dd802010-12-18 00:42:58 +00002803
2804// Neon 2-register vector intrinsics,
2805// element sizes of 8, 16 and 32 bits:
2806multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2807 bits<5> op11_7, bit op4,
2808 InstrItinClass itinD, InstrItinClass itinQ,
2809 string OpcodeStr, string Dt, Intrinsic IntOp> {
2810 // 64-bit vector types.
2811 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2812 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2813 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2814 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2815 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2816 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2817
2818 // 128-bit vector types.
2819 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2820 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2821 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2822 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2823 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2824 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2825}
2826
2827
2828// Neon Narrowing 2-register vector operations,
2829// source operand element sizes of 16, 32 and 64 bits:
2830multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2831 bits<5> op11_7, bit op6, bit op4,
2832 InstrItinClass itin, string OpcodeStr, string Dt,
2833 SDNode OpNode> {
2834 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2835 itin, OpcodeStr, !strconcat(Dt, "16"),
2836 v8i8, v8i16, OpNode>;
2837 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2838 itin, OpcodeStr, !strconcat(Dt, "32"),
2839 v4i16, v4i32, OpNode>;
2840 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2841 itin, OpcodeStr, !strconcat(Dt, "64"),
2842 v2i32, v2i64, OpNode>;
2843}
2844
2845// Neon Narrowing 2-register vector intrinsics,
2846// source operand element sizes of 16, 32 and 64 bits:
2847multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2848 bits<5> op11_7, bit op6, bit op4,
2849 InstrItinClass itin, string OpcodeStr, string Dt,
2850 Intrinsic IntOp> {
2851 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2852 itin, OpcodeStr, !strconcat(Dt, "16"),
2853 v8i8, v8i16, IntOp>;
2854 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2855 itin, OpcodeStr, !strconcat(Dt, "32"),
2856 v4i16, v4i32, IntOp>;
2857 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2858 itin, OpcodeStr, !strconcat(Dt, "64"),
2859 v2i32, v2i64, IntOp>;
2860}
2861
2862
2863// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2864// source operand element sizes of 16, 32 and 64 bits:
2865multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2866 string OpcodeStr, string Dt, SDNode OpNode> {
2867 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2868 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2869 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2870 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2871 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2872 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2873}
2874
2875
Bob Wilson5bafff32009-06-22 23:27:02 +00002876// Neon 3-register vector operations.
2877
2878// First with only element sizes of 8, 16 and 32 bits:
2879multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002880 InstrItinClass itinD16, InstrItinClass itinD32,
2881 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002882 string OpcodeStr, string Dt,
2883 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002884 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002885 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002886 OpcodeStr, !strconcat(Dt, "8"),
2887 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002888 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002889 OpcodeStr, !strconcat(Dt, "16"),
2890 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002891 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002892 OpcodeStr, !strconcat(Dt, "32"),
2893 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002894
2895 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002896 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002897 OpcodeStr, !strconcat(Dt, "8"),
2898 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002899 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002900 OpcodeStr, !strconcat(Dt, "16"),
2901 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002902 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002903 OpcodeStr, !strconcat(Dt, "32"),
2904 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002905}
2906
Jim Grosbach45755a72011-12-05 20:09:44 +00002907multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
Jim Grosbach422faab2011-12-05 20:12:26 +00002908 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, "i16", v4i16, ShOp>;
2909 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, "i32", v2i32, ShOp>;
Jim Grosbach45755a72011-12-05 20:09:44 +00002910 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, "i16", v8i16, v4i16, ShOp>;
Jim Grosbach422faab2011-12-05 20:12:26 +00002911 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, "i32",
Evan Chengac0869d2009-11-21 06:21:52 +00002912 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002913}
2914
Bob Wilson5bafff32009-06-22 23:27:02 +00002915// ....then also with element size 64 bits:
2916multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002917 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002918 string OpcodeStr, string Dt,
2919 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002920 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002921 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002922 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002923 OpcodeStr, !strconcat(Dt, "64"),
2924 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002925 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002926 OpcodeStr, !strconcat(Dt, "64"),
2927 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002928}
2929
2930
Bob Wilson5bafff32009-06-22 23:27:02 +00002931// Neon 3-register vector intrinsics.
2932
2933// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002934multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002935 InstrItinClass itinD16, InstrItinClass itinD32,
2936 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002937 string OpcodeStr, string Dt,
2938 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002939 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002940 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002941 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002942 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002943 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002944 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002945 v2i32, v2i32, IntOp, Commutable>;
2946
2947 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002948 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002949 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002950 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002951 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002952 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002953 v4i32, v4i32, IntOp, Commutable>;
2954}
Owen Anderson3557d002010-10-26 20:56:57 +00002955multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2956 InstrItinClass itinD16, InstrItinClass itinD32,
2957 InstrItinClass itinQ16, InstrItinClass itinQ32,
2958 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002959 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002960 // 64-bit vector types.
2961 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2962 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002963 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002964 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2965 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002966 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002967
2968 // 128-bit vector types.
2969 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2970 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002971 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002972 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2973 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002974 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002975}
Bob Wilson5bafff32009-06-22 23:27:02 +00002976
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002977multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002978 InstrItinClass itinD16, InstrItinClass itinD32,
2979 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002980 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002981 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002982 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002983 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002984 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002985 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002986 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002987 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002988 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002989}
2990
Bob Wilson5bafff32009-06-22 23:27:02 +00002991// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002992multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002993 InstrItinClass itinD16, InstrItinClass itinD32,
2994 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002995 string OpcodeStr, string Dt,
2996 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002997 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002998 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002999 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003000 OpcodeStr, !strconcat(Dt, "8"),
3001 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003002 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003003 OpcodeStr, !strconcat(Dt, "8"),
3004 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003005}
Owen Anderson3557d002010-10-26 20:56:57 +00003006multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3007 InstrItinClass itinD16, InstrItinClass itinD32,
3008 InstrItinClass itinQ16, InstrItinClass itinQ32,
3009 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003010 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003011 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003012 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003013 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3014 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003015 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003016 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3017 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003018 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003019}
3020
Bob Wilson5bafff32009-06-22 23:27:02 +00003021
3022// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003023multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003024 InstrItinClass itinD16, InstrItinClass itinD32,
3025 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003026 string OpcodeStr, string Dt,
3027 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003028 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003029 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003030 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003031 OpcodeStr, !strconcat(Dt, "64"),
3032 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003033 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003034 OpcodeStr, !strconcat(Dt, "64"),
3035 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003036}
Owen Anderson3557d002010-10-26 20:56:57 +00003037multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3038 InstrItinClass itinD16, InstrItinClass itinD32,
3039 InstrItinClass itinQ16, InstrItinClass itinQ32,
3040 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003041 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003042 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003043 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003044 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3045 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003046 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003047 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3048 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003049 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003050}
Bob Wilson5bafff32009-06-22 23:27:02 +00003051
Bob Wilson5bafff32009-06-22 23:27:02 +00003052// Neon Narrowing 3-register vector intrinsics,
3053// source operand element sizes of 16, 32 and 64 bits:
3054multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003055 string OpcodeStr, string Dt,
3056 Intrinsic IntOp, bit Commutable = 0> {
3057 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3058 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003059 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003060 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3061 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003062 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003063 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3064 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003065 v2i32, v2i64, IntOp, Commutable>;
3066}
3067
3068
Bob Wilson04d6c282010-08-29 05:57:34 +00003069// Neon Long 3-register vector operations.
3070
3071multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3072 InstrItinClass itin16, InstrItinClass itin32,
3073 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003074 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003075 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3076 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003077 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003078 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003079 OpcodeStr, !strconcat(Dt, "16"),
3080 v4i32, v4i16, OpNode, Commutable>;
3081 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3082 OpcodeStr, !strconcat(Dt, "32"),
3083 v2i64, v2i32, OpNode, Commutable>;
3084}
3085
3086multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3087 InstrItinClass itin, string OpcodeStr, string Dt,
3088 SDNode OpNode> {
3089 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3090 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3091 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3092 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3093}
3094
3095multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3096 InstrItinClass itin16, InstrItinClass itin32,
3097 string OpcodeStr, string Dt,
3098 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3099 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3100 OpcodeStr, !strconcat(Dt, "8"),
3101 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003102 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003103 OpcodeStr, !strconcat(Dt, "16"),
3104 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3105 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3106 OpcodeStr, !strconcat(Dt, "32"),
3107 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003108}
3109
Bob Wilson5bafff32009-06-22 23:27:02 +00003110// Neon Long 3-register vector intrinsics.
3111
3112// First with only element sizes of 16 and 32 bits:
3113multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003114 InstrItinClass itin16, InstrItinClass itin32,
3115 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003116 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003117 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003118 OpcodeStr, !strconcat(Dt, "16"),
3119 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003120 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003121 OpcodeStr, !strconcat(Dt, "32"),
3122 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003123}
3124
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003125multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003126 InstrItinClass itin, string OpcodeStr, string Dt,
3127 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003128 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003129 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003130 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003131 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003132}
3133
Bob Wilson5bafff32009-06-22 23:27:02 +00003134// ....then also with element size of 8 bits:
3135multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003136 InstrItinClass itin16, InstrItinClass itin32,
3137 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003138 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003139 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003140 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003141 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003142 OpcodeStr, !strconcat(Dt, "8"),
3143 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003144}
3145
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003146// ....with explicit extend (VABDL).
3147multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3148 InstrItinClass itin, string OpcodeStr, string Dt,
3149 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3150 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3151 OpcodeStr, !strconcat(Dt, "8"),
3152 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003153 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003154 OpcodeStr, !strconcat(Dt, "16"),
3155 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3156 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3157 OpcodeStr, !strconcat(Dt, "32"),
3158 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3159}
3160
Bob Wilson5bafff32009-06-22 23:27:02 +00003161
3162// Neon Wide 3-register vector intrinsics,
3163// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003164multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3165 string OpcodeStr, string Dt,
3166 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3167 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3168 OpcodeStr, !strconcat(Dt, "8"),
3169 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3170 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3171 OpcodeStr, !strconcat(Dt, "16"),
3172 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3173 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3174 OpcodeStr, !strconcat(Dt, "32"),
3175 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003176}
3177
3178
3179// Neon Multiply-Op vector operations,
3180// element sizes of 8, 16 and 32 bits:
3181multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003182 InstrItinClass itinD16, InstrItinClass itinD32,
3183 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003184 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003185 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003186 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003187 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003188 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003189 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003190 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003191 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003192
3193 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003194 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003195 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003196 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003197 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003198 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003199 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003200}
3201
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003202multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003203 InstrItinClass itinD16, InstrItinClass itinD32,
3204 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003205 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003206 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003207 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003208 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003209 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003210 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003211 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3212 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003213 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003214 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3215 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003216}
Bob Wilson5bafff32009-06-22 23:27:02 +00003217
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003218// Neon Intrinsic-Op vector operations,
3219// element sizes of 8, 16 and 32 bits:
3220multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3221 InstrItinClass itinD, InstrItinClass itinQ,
3222 string OpcodeStr, string Dt, Intrinsic IntOp,
3223 SDNode OpNode> {
3224 // 64-bit vector types.
3225 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3226 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3227 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3228 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3229 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3230 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3231
3232 // 128-bit vector types.
3233 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3234 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3235 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3236 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3237 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3238 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3239}
3240
Bob Wilson5bafff32009-06-22 23:27:02 +00003241// Neon 3-argument intrinsics,
3242// element sizes of 8, 16 and 32 bits:
3243multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003244 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003245 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003246 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003247 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003248 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003249 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003250 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003251 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003252 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003253
3254 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003255 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003256 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003257 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003258 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003259 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003260 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003261}
3262
3263
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003264// Neon Long Multiply-Op vector operations,
3265// element sizes of 8, 16 and 32 bits:
3266multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3267 InstrItinClass itin16, InstrItinClass itin32,
3268 string OpcodeStr, string Dt, SDNode MulOp,
3269 SDNode OpNode> {
3270 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3271 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3272 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3273 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3274 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3275 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3276}
3277
3278multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3279 string Dt, SDNode MulOp, SDNode OpNode> {
3280 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3281 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3282 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3283 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3284}
3285
3286
Bob Wilson5bafff32009-06-22 23:27:02 +00003287// Neon Long 3-argument intrinsics.
3288
3289// First with only element sizes of 16 and 32 bits:
3290multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003291 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003292 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003293 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003294 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003295 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003296 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003297}
3298
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003299multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003300 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003301 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003302 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003303 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003304 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003305}
3306
Bob Wilson5bafff32009-06-22 23:27:02 +00003307// ....then also with element size of 8 bits:
3308multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003309 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003310 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003311 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3312 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003313 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003314}
3315
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003316// ....with explicit extend (VABAL).
3317multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3318 InstrItinClass itin, string OpcodeStr, string Dt,
3319 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3320 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3321 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3322 IntOp, ExtOp, OpNode>;
3323 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3324 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3325 IntOp, ExtOp, OpNode>;
3326 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3327 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3328 IntOp, ExtOp, OpNode>;
3329}
3330
Bob Wilson5bafff32009-06-22 23:27:02 +00003331
Bob Wilson5bafff32009-06-22 23:27:02 +00003332// Neon Pairwise long 2-register intrinsics,
3333// element sizes of 8, 16 and 32 bits:
3334multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3335 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003336 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003337 // 64-bit vector types.
3338 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003339 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003340 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003341 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003342 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003343 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003344
3345 // 128-bit vector types.
3346 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003347 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003348 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003349 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003350 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003351 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003352}
3353
3354
3355// Neon Pairwise long 2-register accumulate intrinsics,
3356// element sizes of 8, 16 and 32 bits:
3357multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3358 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003359 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003360 // 64-bit vector types.
3361 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003362 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003363 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003364 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003365 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003366 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003367
3368 // 128-bit vector types.
3369 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003370 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003371 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003372 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003373 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003374 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003375}
3376
3377
3378// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003379// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003380// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003381multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3382 InstrItinClass itin, string OpcodeStr, string Dt,
3383 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003384 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003385 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003386 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003387 let Inst{21-19} = 0b001; // imm6 = 001xxx
3388 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003389 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003390 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003391 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3392 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003393 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003394 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003395 let Inst{21} = 0b1; // imm6 = 1xxxxx
3396 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003397 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003398 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003399 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003400
3401 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003402 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003403 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003404 let Inst{21-19} = 0b001; // imm6 = 001xxx
3405 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003406 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003407 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003408 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3409 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003410 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003411 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003412 let Inst{21} = 0b1; // imm6 = 1xxxxx
3413 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003414 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3415 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3416 // imm6 = xxxxxx
3417}
3418multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3419 InstrItinClass itin, string OpcodeStr, string Dt,
3420 SDNode OpNode> {
3421 // 64-bit vector types.
3422 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3423 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3424 let Inst{21-19} = 0b001; // imm6 = 001xxx
3425 }
3426 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3427 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3428 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3429 }
3430 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3431 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3432 let Inst{21} = 0b1; // imm6 = 1xxxxx
3433 }
3434 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3435 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3436 // imm6 = xxxxxx
3437
3438 // 128-bit vector types.
3439 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3440 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3441 let Inst{21-19} = 0b001; // imm6 = 001xxx
3442 }
3443 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3444 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3445 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3446 }
3447 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3448 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3449 let Inst{21} = 0b1; // imm6 = 1xxxxx
3450 }
3451 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003452 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003453 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003454}
3455
Bob Wilson5bafff32009-06-22 23:27:02 +00003456// Neon Shift-Accumulate vector operations,
3457// element sizes of 8, 16, 32 and 64 bits:
3458multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003459 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003460 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003461 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003462 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003463 let Inst{21-19} = 0b001; // imm6 = 001xxx
3464 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003465 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003466 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003467 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3468 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003469 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003470 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003471 let Inst{21} = 0b1; // imm6 = 1xxxxx
3472 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003473 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003474 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003475 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003476
3477 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003478 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003479 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003480 let Inst{21-19} = 0b001; // imm6 = 001xxx
3481 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003482 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003483 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003484 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3485 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003486 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003487 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003488 let Inst{21} = 0b1; // imm6 = 1xxxxx
3489 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003490 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003491 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003492 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003493}
3494
Bob Wilson5bafff32009-06-22 23:27:02 +00003495// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003496// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003497// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003498multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3499 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003500 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003501 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3502 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003503 let Inst{21-19} = 0b001; // imm6 = 001xxx
3504 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003505 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3506 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003507 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3508 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003509 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3510 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003511 let Inst{21} = 0b1; // imm6 = 1xxxxx
3512 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003513 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3514 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003515 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003516
3517 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003518 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3519 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003520 let Inst{21-19} = 0b001; // imm6 = 001xxx
3521 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003522 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3523 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003524 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3525 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003526 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3527 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003528 let Inst{21} = 0b1; // imm6 = 1xxxxx
3529 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003530 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3531 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3532 // imm6 = xxxxxx
3533}
3534multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3535 string OpcodeStr> {
3536 // 64-bit vector types.
3537 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3538 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3539 let Inst{21-19} = 0b001; // imm6 = 001xxx
3540 }
3541 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3542 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3543 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3544 }
3545 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3546 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3547 let Inst{21} = 0b1; // imm6 = 1xxxxx
3548 }
3549 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3550 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3551 // imm6 = xxxxxx
3552
3553 // 128-bit vector types.
3554 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3555 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3556 let Inst{21-19} = 0b001; // imm6 = 001xxx
3557 }
3558 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3559 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3560 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3561 }
3562 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3563 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3564 let Inst{21} = 0b1; // imm6 = 1xxxxx
3565 }
3566 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3567 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003568 // imm6 = xxxxxx
3569}
3570
3571// Neon Shift Long operations,
3572// element sizes of 8, 16, 32 bits:
3573multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003574 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003575 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003576 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, imm1_7, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003577 let Inst{21-19} = 0b001; // imm6 = 001xxx
3578 }
3579 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003580 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, imm1_15, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003581 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3582 }
3583 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003584 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, imm1_31, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003585 let Inst{21} = 0b1; // imm6 = 1xxxxx
3586 }
3587}
3588
3589// Neon Shift Narrow operations,
3590// element sizes of 16, 32, 64 bits:
3591multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003592 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003593 SDNode OpNode> {
3594 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003595 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003596 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003597 let Inst{21-19} = 0b001; // imm6 = 001xxx
3598 }
3599 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003600 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003601 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003602 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3603 }
3604 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003605 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003606 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003607 let Inst{21} = 0b1; // imm6 = 1xxxxx
3608 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003609}
3610
3611//===----------------------------------------------------------------------===//
3612// Instruction Definitions.
3613//===----------------------------------------------------------------------===//
3614
3615// Vector Add Operations.
3616
3617// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003618defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003619 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003620def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003621 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003622def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003623 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003624// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003625defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3626 "vaddl", "s", add, sext, 1>;
3627defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3628 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003629// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003630defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3631defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003632// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003633defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3634 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3635 "vhadd", "s", int_arm_neon_vhadds, 1>;
3636defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3637 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3638 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003639// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003640defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3641 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3642 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3643defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3644 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3645 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003646// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003647defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3648 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3649 "vqadd", "s", int_arm_neon_vqadds, 1>;
3650defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3651 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3652 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003653// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003654defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3655 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003656// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003657defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3658 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003659
3660// Vector Multiply Operations.
3661
3662// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003663defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003664 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003665def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3666 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3667def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3668 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003669def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003670 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003671def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003672 v4f32, v4f32, fmul, 1>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003673defm VMULsl : N3VSL_HS<0b1000, "vmul", mul>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00003674def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3675def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3676 v2f32, fmul>;
3677
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003678def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3679 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3680 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3681 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003682 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003683 (SubReg_i16_lane imm:$lane)))>;
3684def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3685 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3686 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3687 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003688 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003689 (SubReg_i32_lane imm:$lane)))>;
3690def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3691 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3692 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3693 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003694 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003695 (SubReg_i32_lane imm:$lane)))>;
3696
Bob Wilson5bafff32009-06-22 23:27:02 +00003697// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003698defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003699 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003700 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003701defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3702 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003703 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003704def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003705 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3706 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003707 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3708 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003709 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003710 (SubReg_i16_lane imm:$lane)))>;
3711def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003712 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3713 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003714 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3715 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003716 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003717 (SubReg_i32_lane imm:$lane)))>;
3718
Bob Wilson5bafff32009-06-22 23:27:02 +00003719// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003720defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3721 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003722 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003723defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3724 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003725 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003726def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003727 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3728 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003729 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3730 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003731 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003732 (SubReg_i16_lane imm:$lane)))>;
3733def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003734 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3735 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003736 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3737 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003738 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003739 (SubReg_i32_lane imm:$lane)))>;
3740
Bob Wilson5bafff32009-06-22 23:27:02 +00003741// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003742defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3743 "vmull", "s", NEONvmulls, 1>;
3744defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3745 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003746def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003747 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003748defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3749defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003750
Bob Wilson5bafff32009-06-22 23:27:02 +00003751// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003752defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3753 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3754defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3755 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003756
3757// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3758
3759// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003760defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003761 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3762def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003763 v2f32, fmul_su, fadd_mlx>,
3764 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003765def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003766 v4f32, fmul_su, fadd_mlx>,
3767 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003768defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003769 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3770def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003771 v2f32, fmul_su, fadd_mlx>,
3772 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003773def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003774 v4f32, v2f32, fmul_su, fadd_mlx>,
3775 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003776
3777def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003778 (mul (v8i16 QPR:$src2),
3779 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3780 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003781 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003782 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003783 (SubReg_i16_lane imm:$lane)))>;
3784
3785def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003786 (mul (v4i32 QPR:$src2),
3787 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3788 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003789 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003790 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003791 (SubReg_i32_lane imm:$lane)))>;
3792
Evan Cheng48575f62010-12-05 22:04:16 +00003793def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3794 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003795 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003796 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3797 (v4f32 QPR:$src2),
3798 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003799 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003800 (SubReg_i32_lane imm:$lane)))>,
3801 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003802
Bob Wilson5bafff32009-06-22 23:27:02 +00003803// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003804defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3805 "vmlal", "s", NEONvmulls, add>;
3806defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3807 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003808
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003809defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3810defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003811
Bob Wilson5bafff32009-06-22 23:27:02 +00003812// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003813defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003814 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003815defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003816
Bob Wilson5bafff32009-06-22 23:27:02 +00003817// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003818defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003819 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3820def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003821 v2f32, fmul_su, fsub_mlx>,
3822 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003823def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003824 v4f32, fmul_su, fsub_mlx>,
3825 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003826defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003827 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3828def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003829 v2f32, fmul_su, fsub_mlx>,
3830 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003831def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003832 v4f32, v2f32, fmul_su, fsub_mlx>,
3833 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003834
3835def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003836 (mul (v8i16 QPR:$src2),
3837 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3838 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003839 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003840 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003841 (SubReg_i16_lane imm:$lane)))>;
3842
3843def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003844 (mul (v4i32 QPR:$src2),
3845 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3846 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003847 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003848 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003849 (SubReg_i32_lane imm:$lane)))>;
3850
Evan Cheng48575f62010-12-05 22:04:16 +00003851def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3852 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003853 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3854 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003855 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003856 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003857 (SubReg_i32_lane imm:$lane)))>,
3858 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003859
Bob Wilson5bafff32009-06-22 23:27:02 +00003860// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003861defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3862 "vmlsl", "s", NEONvmulls, sub>;
3863defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3864 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003865
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003866defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3867defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003868
Bob Wilson5bafff32009-06-22 23:27:02 +00003869// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003870defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003871 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003872defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003873
3874// Vector Subtract Operations.
3875
3876// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003877defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003878 "vsub", "i", sub, 0>;
3879def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003880 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003881def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003882 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003883// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003884defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3885 "vsubl", "s", sub, sext, 0>;
3886defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3887 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003888// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003889defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3890defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003891// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003892defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003893 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003894 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003895defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003896 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003897 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003898// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003899defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003900 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003901 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003902defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003903 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003904 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003905// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003906defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3907 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003908// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003909defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3910 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003911
3912// Vector Comparisons.
3913
3914// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003915defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3916 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003917def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003918 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003919def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003920 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003921
Johnny Chen363ac582010-02-23 01:42:58 +00003922defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003923 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003924
Bob Wilson5bafff32009-06-22 23:27:02 +00003925// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003926defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3927 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003928defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003929 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003930def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3931 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003932def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003933 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003934
Johnny Chen363ac582010-02-23 01:42:58 +00003935defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003936 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003937defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003938 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003939
Bob Wilson5bafff32009-06-22 23:27:02 +00003940// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003941defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3942 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3943defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3944 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003945def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003946 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003947def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003948 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003949
Johnny Chen363ac582010-02-23 01:42:58 +00003950defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003951 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003952defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003953 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003954
Bob Wilson5bafff32009-06-22 23:27:02 +00003955// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003956def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3957 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3958def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3959 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003960// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003961def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3962 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3963def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3964 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003965// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003966defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003967 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003968
3969// Vector Bitwise Operations.
3970
Bob Wilsoncba270d2010-07-13 21:16:48 +00003971def vnotd : PatFrag<(ops node:$in),
3972 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3973def vnotq : PatFrag<(ops node:$in),
3974 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003975
3976
Bob Wilson5bafff32009-06-22 23:27:02 +00003977// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003978def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3979 v2i32, v2i32, and, 1>;
3980def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3981 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003982
3983// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003984def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3985 v2i32, v2i32, xor, 1>;
3986def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3987 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003988
3989// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003990def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3991 v2i32, v2i32, or, 1>;
3992def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3993 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003994
Owen Andersond9668172010-11-03 22:44:51 +00003995def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003996 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003997 IIC_VMOVImm,
3998 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3999 [(set DPR:$Vd,
4000 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
4001 let Inst{9} = SIMM{9};
4002}
4003
Owen Anderson080c0922010-11-05 19:27:46 +00004004def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004005 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004006 IIC_VMOVImm,
4007 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4008 [(set DPR:$Vd,
4009 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004010 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004011}
4012
4013def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004014 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004015 IIC_VMOVImm,
4016 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4017 [(set QPR:$Vd,
4018 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4019 let Inst{9} = SIMM{9};
4020}
4021
Owen Anderson080c0922010-11-05 19:27:46 +00004022def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004023 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004024 IIC_VMOVImm,
4025 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4026 [(set QPR:$Vd,
4027 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004028 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004029}
4030
4031
Bob Wilson5bafff32009-06-22 23:27:02 +00004032// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00004033def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4034 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4035 "vbic", "$Vd, $Vn, $Vm", "",
4036 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4037 (vnotd DPR:$Vm))))]>;
4038def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4039 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4040 "vbic", "$Vd, $Vn, $Vm", "",
4041 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4042 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004043
Owen Anderson080c0922010-11-05 19:27:46 +00004044def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004045 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004046 IIC_VMOVImm,
4047 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4048 [(set DPR:$Vd,
4049 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4050 let Inst{9} = SIMM{9};
4051}
4052
4053def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004054 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004055 IIC_VMOVImm,
4056 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4057 [(set DPR:$Vd,
4058 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4059 let Inst{10-9} = SIMM{10-9};
4060}
4061
4062def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004063 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004064 IIC_VMOVImm,
4065 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4066 [(set QPR:$Vd,
4067 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4068 let Inst{9} = SIMM{9};
4069}
4070
4071def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004072 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004073 IIC_VMOVImm,
4074 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4075 [(set QPR:$Vd,
4076 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4077 let Inst{10-9} = SIMM{10-9};
4078}
4079
Bob Wilson5bafff32009-06-22 23:27:02 +00004080// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004081def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4082 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4083 "vorn", "$Vd, $Vn, $Vm", "",
4084 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4085 (vnotd DPR:$Vm))))]>;
4086def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4087 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4088 "vorn", "$Vd, $Vn, $Vm", "",
4089 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4090 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004091
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004092// VMVN : Vector Bitwise NOT (Immediate)
4093
4094let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004095
Owen Andersonca6945e2010-12-01 00:28:25 +00004096def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004097 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004098 "vmvn", "i16", "$Vd, $SIMM", "",
4099 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004100 let Inst{9} = SIMM{9};
4101}
4102
Owen Andersonca6945e2010-12-01 00:28:25 +00004103def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004104 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004105 "vmvn", "i16", "$Vd, $SIMM", "",
4106 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004107 let Inst{9} = SIMM{9};
4108}
4109
Owen Andersonca6945e2010-12-01 00:28:25 +00004110def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004111 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004112 "vmvn", "i32", "$Vd, $SIMM", "",
4113 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004114 let Inst{11-8} = SIMM{11-8};
4115}
4116
Owen Andersonca6945e2010-12-01 00:28:25 +00004117def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004118 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004119 "vmvn", "i32", "$Vd, $SIMM", "",
4120 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004121 let Inst{11-8} = SIMM{11-8};
4122}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004123}
4124
Bob Wilson5bafff32009-06-22 23:27:02 +00004125// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004126def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004127 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4128 "vmvn", "$Vd, $Vm", "",
4129 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004130def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004131 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4132 "vmvn", "$Vd, $Vm", "",
4133 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004134def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4135def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004136
4137// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004138def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4139 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004140 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004141 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004142 [(set DPR:$Vd,
4143 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004144
4145def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4146 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4147 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4148
Owen Anderson4110b432010-10-25 20:13:13 +00004149def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4150 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004151 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004152 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004153 [(set QPR:$Vd,
4154 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004155
4156def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4157 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4158 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004159
4160// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004161// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004162// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004163def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004164 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004165 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004166 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004167 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004168def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004169 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004170 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004171 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004172 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004173
Bob Wilson5bafff32009-06-22 23:27:02 +00004174// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004175// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004176// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004177def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004178 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004179 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004180 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004181 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004182def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004183 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004184 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004185 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004186 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004187
4188// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004189// for equivalent operations with different register constraints; it just
4190// inserts copies.
4191
4192// Vector Absolute Differences.
4193
4194// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004195defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004196 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004197 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004198defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004199 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004200 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004201def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004202 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004203def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004204 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004205
4206// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004207defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4208 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4209defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4210 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004211
4212// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004213defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4214 "vaba", "s", int_arm_neon_vabds, add>;
4215defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4216 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004217
4218// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004219defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4220 "vabal", "s", int_arm_neon_vabds, zext, add>;
4221defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4222 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004223
4224// Vector Maximum and Minimum.
4225
4226// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004227defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004228 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004229 "vmax", "s", int_arm_neon_vmaxs, 1>;
4230defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004231 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004232 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004233def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4234 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004235 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004236def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4237 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004238 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4239
4240// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004241defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4242 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4243 "vmin", "s", int_arm_neon_vmins, 1>;
4244defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4245 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4246 "vmin", "u", int_arm_neon_vminu, 1>;
4247def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4248 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004249 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004250def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4251 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004252 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004253
4254// Vector Pairwise Operations.
4255
4256// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004257def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4258 "vpadd", "i8",
4259 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4260def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4261 "vpadd", "i16",
4262 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4263def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4264 "vpadd", "i32",
4265 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004266def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004267 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004268 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004269
4270// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004271defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004272 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004273defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004274 int_arm_neon_vpaddlu>;
4275
4276// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004277defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004278 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004279defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004280 int_arm_neon_vpadalu>;
4281
4282// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004283def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004284 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004285def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004286 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004287def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004288 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004289def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004290 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004291def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004292 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004293def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004294 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004295def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004296 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004297
4298// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004299def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004300 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004301def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004302 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004303def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004304 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004305def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004306 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004307def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004308 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004309def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004310 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004311def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004312 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004313
4314// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4315
4316// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004317def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004318 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004319 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004320def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004321 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004322 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004323def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004324 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004325 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004326def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004327 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004328 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004329
4330// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004331def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004332 IIC_VRECSD, "vrecps", "f32",
4333 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004334def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004335 IIC_VRECSQ, "vrecps", "f32",
4336 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004337
4338// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004339def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004340 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004341 v2i32, v2i32, int_arm_neon_vrsqrte>;
4342def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004343 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004344 v4i32, v4i32, int_arm_neon_vrsqrte>;
4345def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004346 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004347 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004348def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004349 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004350 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004351
4352// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004353def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004354 IIC_VRECSD, "vrsqrts", "f32",
4355 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004356def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004357 IIC_VRECSQ, "vrsqrts", "f32",
4358 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004359
4360// Vector Shifts.
4361
4362// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004363defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004364 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004365 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004366defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004367 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004368 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004369
Bob Wilson5bafff32009-06-22 23:27:02 +00004370// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004371defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4372
Bob Wilson5bafff32009-06-22 23:27:02 +00004373// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004374defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4375defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004376
4377// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004378defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4379defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004380
4381// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004382class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004383 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Jim Grosbach4e413952011-12-07 00:02:17 +00004384 ValueType OpTy, Operand ImmTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004385 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00004386 ResTy, OpTy, ImmTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004387 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004388 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004389}
Evan Chengf81bf152009-11-23 21:57:23 +00004390def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004391 v8i16, v8i8, imm8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004392def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004393 v4i32, v4i16, imm16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004394def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004395 v2i64, v2i32, imm32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004396
4397// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004398defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004399 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004400
4401// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004402defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004403 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004404 "vrshl", "s", int_arm_neon_vrshifts>;
4405defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004406 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004407 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004408// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004409defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4410defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004411
4412// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004413defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004414 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004415
4416// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004417defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004418 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004419 "vqshl", "s", int_arm_neon_vqshifts>;
4420defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004421 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004422 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004423// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004424defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4425defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4426
Bob Wilson5bafff32009-06-22 23:27:02 +00004427// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004428defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004429
4430// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004431defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004432 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004433defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004434 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004435
4436// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004437defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004438 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004439
4440// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004441defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004442 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004443 "vqrshl", "s", int_arm_neon_vqrshifts>;
4444defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004445 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004446 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004447
4448// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004449defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004450 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004451defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004452 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004453
4454// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004455defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004456 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004457
4458// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004459defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4460defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004461// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004462defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4463defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004464
4465// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004466defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4467
Bob Wilson5bafff32009-06-22 23:27:02 +00004468// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004469defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004470
4471// Vector Absolute and Saturating Absolute.
4472
4473// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004474defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004475 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004476 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004477def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004478 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004479 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004480def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004481 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004482 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004483
4484// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004485defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004486 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004487 int_arm_neon_vqabs>;
4488
4489// Vector Negate.
4490
Bob Wilsoncba270d2010-07-13 21:16:48 +00004491def vnegd : PatFrag<(ops node:$in),
4492 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4493def vnegq : PatFrag<(ops node:$in),
4494 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004495
Evan Chengf81bf152009-11-23 21:57:23 +00004496class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004497 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4498 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4499 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004500class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004501 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4502 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4503 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004504
Chris Lattner0a00ed92010-03-28 08:39:10 +00004505// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004506def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4507def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4508def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4509def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4510def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4511def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004512
4513// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004514def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004515 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4516 "vneg", "f32", "$Vd, $Vm", "",
4517 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004518def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004519 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4520 "vneg", "f32", "$Vd, $Vm", "",
4521 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004522
Bob Wilsoncba270d2010-07-13 21:16:48 +00004523def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4524def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4525def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4526def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4527def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4528def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004529
4530// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004531defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004532 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004533 int_arm_neon_vqneg>;
4534
4535// Vector Bit Counting Operations.
4536
4537// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004538defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004539 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004540 int_arm_neon_vcls>;
4541// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004542defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004543 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004544 int_arm_neon_vclz>;
4545// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004546def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004547 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004548 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004549def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004550 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004551 v16i8, v16i8, int_arm_neon_vcnt>;
4552
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004553// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004554def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004555 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4556 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004557def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004558 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4559 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004560
Bob Wilson5bafff32009-06-22 23:27:02 +00004561// Vector Move Operations.
4562
4563// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004564def : InstAlias<"vmov${p} $Vd, $Vm",
4565 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4566def : InstAlias<"vmov${p} $Vd, $Vm",
4567 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004568
Bob Wilson5bafff32009-06-22 23:27:02 +00004569// VMOV : Vector Move (Immediate)
4570
Evan Cheng47006be2010-05-17 21:54:50 +00004571let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004572def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004573 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004574 "vmov", "i8", "$Vd, $SIMM", "",
4575 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4576def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004577 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004578 "vmov", "i8", "$Vd, $SIMM", "",
4579 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004580
Owen Andersonca6945e2010-12-01 00:28:25 +00004581def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004582 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004583 "vmov", "i16", "$Vd, $SIMM", "",
4584 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004585 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004586}
4587
Owen Andersonca6945e2010-12-01 00:28:25 +00004588def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004589 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004590 "vmov", "i16", "$Vd, $SIMM", "",
4591 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004592 let Inst{9} = SIMM{9};
4593}
Bob Wilson5bafff32009-06-22 23:27:02 +00004594
Owen Andersonca6945e2010-12-01 00:28:25 +00004595def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004596 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004597 "vmov", "i32", "$Vd, $SIMM", "",
4598 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004599 let Inst{11-8} = SIMM{11-8};
4600}
4601
Owen Andersonca6945e2010-12-01 00:28:25 +00004602def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004603 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004604 "vmov", "i32", "$Vd, $SIMM", "",
4605 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004606 let Inst{11-8} = SIMM{11-8};
4607}
Bob Wilson5bafff32009-06-22 23:27:02 +00004608
Owen Andersonca6945e2010-12-01 00:28:25 +00004609def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004610 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004611 "vmov", "i64", "$Vd, $SIMM", "",
4612 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4613def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004614 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004615 "vmov", "i64", "$Vd, $SIMM", "",
4616 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004617
4618def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4619 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4620 "vmov", "f32", "$Vd, $SIMM", "",
4621 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4622def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4623 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4624 "vmov", "f32", "$Vd, $SIMM", "",
4625 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004626} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004627
4628// VMOV : Vector Get Lane (move scalar to ARM core register)
4629
Johnny Chen131c4a52009-11-23 17:48:17 +00004630def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004631 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4632 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004633 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4634 imm:$lane))]> {
4635 let Inst{21} = lane{2};
4636 let Inst{6-5} = lane{1-0};
4637}
Johnny Chen131c4a52009-11-23 17:48:17 +00004638def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004639 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4640 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004641 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4642 imm:$lane))]> {
4643 let Inst{21} = lane{1};
4644 let Inst{6} = lane{0};
4645}
Johnny Chen131c4a52009-11-23 17:48:17 +00004646def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004647 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4648 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004649 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4650 imm:$lane))]> {
4651 let Inst{21} = lane{2};
4652 let Inst{6-5} = lane{1-0};
4653}
Johnny Chen131c4a52009-11-23 17:48:17 +00004654def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004655 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4656 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004657 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4658 imm:$lane))]> {
4659 let Inst{21} = lane{1};
4660 let Inst{6} = lane{0};
4661}
Johnny Chen131c4a52009-11-23 17:48:17 +00004662def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004663 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4664 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004665 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4666 imm:$lane))]> {
4667 let Inst{21} = lane{0};
4668}
Bob Wilson5bafff32009-06-22 23:27:02 +00004669// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4670def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4671 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004672 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004673 (SubReg_i8_lane imm:$lane))>;
4674def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4675 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004676 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004677 (SubReg_i16_lane imm:$lane))>;
4678def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4679 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004680 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004681 (SubReg_i8_lane imm:$lane))>;
4682def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4683 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004684 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004685 (SubReg_i16_lane imm:$lane))>;
4686def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4687 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004688 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004689 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004690def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004691 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004692 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004693def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004694 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004695 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004696//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004697// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004698def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004699 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004700
4701
4702// VMOV : Vector Set Lane (move ARM core register to scalar)
4703
Owen Andersond2fbdb72010-10-27 21:28:09 +00004704let Constraints = "$src1 = $V" in {
4705def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004706 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4707 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004708 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4709 GPR:$R, imm:$lane))]> {
4710 let Inst{21} = lane{2};
4711 let Inst{6-5} = lane{1-0};
4712}
4713def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004714 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4715 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004716 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4717 GPR:$R, imm:$lane))]> {
4718 let Inst{21} = lane{1};
4719 let Inst{6} = lane{0};
4720}
4721def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004722 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4723 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004724 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4725 GPR:$R, imm:$lane))]> {
4726 let Inst{21} = lane{0};
4727}
Bob Wilson5bafff32009-06-22 23:27:02 +00004728}
4729def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004730 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004731 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004732 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004733 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004734 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004735def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004736 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004737 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004738 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004739 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004740 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004741def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004742 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004743 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004744 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004745 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004746 (DSubReg_i32_reg imm:$lane)))>;
4747
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004748def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004749 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4750 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004751def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004752 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4753 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004754
4755//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004756// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004757def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004758 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004759
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004760def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004761 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004762def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004763 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004764def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004765 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004766
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004767def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4768 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4769def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4770 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4771def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4772 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4773
4774def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4775 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4776 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004777 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004778def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4779 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4780 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004781 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004782def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4783 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4784 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004785 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004786
Bob Wilson5bafff32009-06-22 23:27:02 +00004787// VDUP : Vector Duplicate (from ARM core register to all elements)
4788
Evan Chengf81bf152009-11-23 21:57:23 +00004789class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004790 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4791 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4792 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004793class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004794 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4795 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4796 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004797
Evan Chengf81bf152009-11-23 21:57:23 +00004798def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4799def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4800def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4801def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4802def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4803def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004804
Jim Grosbach958108a2011-03-11 20:44:08 +00004805def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4806def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004807
4808// VDUP : Vector Duplicate Lane (from scalar to all elements)
4809
Johnny Chene4614f72010-03-25 17:01:27 +00004810class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004811 ValueType Ty, Operand IdxTy>
4812 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4813 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004814 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004815
Johnny Chene4614f72010-03-25 17:01:27 +00004816class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004817 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4818 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4819 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004820 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004821 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004822
Bob Wilson507df402009-10-21 02:15:46 +00004823// Inst{19-16} is partially specified depending on the element size.
4824
Jim Grosbach460a9052011-10-07 23:56:00 +00004825def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4826 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004827 let Inst{19-17} = lane{2-0};
4828}
Jim Grosbach460a9052011-10-07 23:56:00 +00004829def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4830 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004831 let Inst{19-18} = lane{1-0};
4832}
Jim Grosbach460a9052011-10-07 23:56:00 +00004833def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4834 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004835 let Inst{19} = lane{0};
4836}
Jim Grosbach460a9052011-10-07 23:56:00 +00004837def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4838 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004839 let Inst{19-17} = lane{2-0};
4840}
Jim Grosbach460a9052011-10-07 23:56:00 +00004841def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4842 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004843 let Inst{19-18} = lane{1-0};
4844}
Jim Grosbach460a9052011-10-07 23:56:00 +00004845def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4846 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004847 let Inst{19} = lane{0};
4848}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004849
4850def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4851 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4852
4853def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4854 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004855
Bob Wilson0ce37102009-08-14 05:08:32 +00004856def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4857 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4858 (DSubReg_i8_reg imm:$lane))),
4859 (SubReg_i8_lane imm:$lane)))>;
4860def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4861 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4862 (DSubReg_i16_reg imm:$lane))),
4863 (SubReg_i16_lane imm:$lane)))>;
4864def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4865 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4866 (DSubReg_i32_reg imm:$lane))),
4867 (SubReg_i32_lane imm:$lane)))>;
4868def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004869 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004870 (DSubReg_i32_reg imm:$lane))),
4871 (SubReg_i32_lane imm:$lane)))>;
4872
Jim Grosbach65dc3032010-10-06 21:16:16 +00004873def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004874 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004875def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004876 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004877
Bob Wilson5bafff32009-06-22 23:27:02 +00004878// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004879defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004880 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004881// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004882defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4883 "vqmovn", "s", int_arm_neon_vqmovns>;
4884defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4885 "vqmovn", "u", int_arm_neon_vqmovnu>;
4886defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4887 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004888// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004889defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4890defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004891
4892// Vector Conversions.
4893
Johnny Chen9e088762010-03-17 17:52:21 +00004894// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004895def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4896 v2i32, v2f32, fp_to_sint>;
4897def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4898 v2i32, v2f32, fp_to_uint>;
4899def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4900 v2f32, v2i32, sint_to_fp>;
4901def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4902 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004903
Johnny Chen6c8648b2010-03-17 23:26:50 +00004904def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4905 v4i32, v4f32, fp_to_sint>;
4906def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4907 v4i32, v4f32, fp_to_uint>;
4908def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4909 v4f32, v4i32, sint_to_fp>;
4910def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4911 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004912
4913// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00004914let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00004915def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004916 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004917def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004918 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004919def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004920 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004921def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004922 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00004923}
Bob Wilson5bafff32009-06-22 23:27:02 +00004924
Owen Andersonb589be92011-11-15 19:55:00 +00004925let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00004926def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004927 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004928def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004929 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004930def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004931 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004932def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004933 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00004934}
Bob Wilson5bafff32009-06-22 23:27:02 +00004935
Bob Wilson04063562010-12-15 22:14:12 +00004936// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4937def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4938 IIC_VUNAQ, "vcvt", "f16.f32",
4939 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4940 Requires<[HasNEON, HasFP16]>;
4941def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4942 IIC_VUNAQ, "vcvt", "f32.f16",
4943 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4944 Requires<[HasNEON, HasFP16]>;
4945
Bob Wilsond8e17572009-08-12 22:31:50 +00004946// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004947
4948// VREV64 : Vector Reverse elements within 64-bit doublewords
4949
Evan Chengf81bf152009-11-23 21:57:23 +00004950class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004951 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4952 (ins DPR:$Vm), IIC_VMOVD,
4953 OpcodeStr, Dt, "$Vd, $Vm", "",
4954 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004955class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004956 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4957 (ins QPR:$Vm), IIC_VMOVQ,
4958 OpcodeStr, Dt, "$Vd, $Vm", "",
4959 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004960
Evan Chengf81bf152009-11-23 21:57:23 +00004961def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4962def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4963def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004964def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004965
Evan Chengf81bf152009-11-23 21:57:23 +00004966def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4967def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4968def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004969def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004970
4971// VREV32 : Vector Reverse elements within 32-bit words
4972
Evan Chengf81bf152009-11-23 21:57:23 +00004973class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004974 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4975 (ins DPR:$Vm), IIC_VMOVD,
4976 OpcodeStr, Dt, "$Vd, $Vm", "",
4977 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004978class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004979 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4980 (ins QPR:$Vm), IIC_VMOVQ,
4981 OpcodeStr, Dt, "$Vd, $Vm", "",
4982 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004983
Evan Chengf81bf152009-11-23 21:57:23 +00004984def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4985def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004986
Evan Chengf81bf152009-11-23 21:57:23 +00004987def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4988def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004989
4990// VREV16 : Vector Reverse elements within 16-bit halfwords
4991
Evan Chengf81bf152009-11-23 21:57:23 +00004992class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004993 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4994 (ins DPR:$Vm), IIC_VMOVD,
4995 OpcodeStr, Dt, "$Vd, $Vm", "",
4996 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004997class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004998 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4999 (ins QPR:$Vm), IIC_VMOVQ,
5000 OpcodeStr, Dt, "$Vd, $Vm", "",
5001 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005002
Evan Chengf81bf152009-11-23 21:57:23 +00005003def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
5004def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005005
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005006// Other Vector Shuffles.
5007
Bob Wilson5e8b8332011-01-07 04:59:04 +00005008// Aligned extractions: really just dropping registers
5009
5010class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5011 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5012 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5013
5014def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5015
5016def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5017
5018def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5019
5020def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5021
5022def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5023
5024
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005025// VEXT : Vector Extract
5026
Jim Grosbach587f5062011-12-02 23:34:39 +00005027class VEXTd<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005028 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
Jim Grosbach587f5062011-12-02 23:34:39 +00005029 (ins DPR:$Vn, DPR:$Vm, immTy:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005030 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5031 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005032 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005033 bits<4> index;
5034 let Inst{11-8} = index{3-0};
5035}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005036
Jim Grosbach587f5062011-12-02 23:34:39 +00005037class VEXTq<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005038 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005039 (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005040 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5041 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005042 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005043 bits<4> index;
5044 let Inst{11-8} = index{3-0};
5045}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005046
Jim Grosbach587f5062011-12-02 23:34:39 +00005047def VEXTd8 : VEXTd<"vext", "8", v8i8, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005048 let Inst{11-8} = index{3-0};
5049}
Jim Grosbach587f5062011-12-02 23:34:39 +00005050def VEXTd16 : VEXTd<"vext", "16", v4i16, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005051 let Inst{11-9} = index{2-0};
5052 let Inst{8} = 0b0;
5053}
Jim Grosbach587f5062011-12-02 23:34:39 +00005054def VEXTd32 : VEXTd<"vext", "32", v2i32, imm0_1> {
Owen Anderson7a258252010-11-03 18:16:27 +00005055 let Inst{11-10} = index{1-0};
5056 let Inst{9-8} = 0b00;
5057}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005058def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5059 (v2f32 DPR:$Vm),
5060 (i32 imm:$index))),
5061 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005062
Jim Grosbach587f5062011-12-02 23:34:39 +00005063def VEXTq8 : VEXTq<"vext", "8", v16i8, imm0_15> {
Owen Anderson7a258252010-11-03 18:16:27 +00005064 let Inst{11-8} = index{3-0};
5065}
Jim Grosbach587f5062011-12-02 23:34:39 +00005066def VEXTq16 : VEXTq<"vext", "16", v8i16, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005067 let Inst{11-9} = index{2-0};
5068 let Inst{8} = 0b0;
5069}
Jim Grosbach587f5062011-12-02 23:34:39 +00005070def VEXTq32 : VEXTq<"vext", "32", v4i32, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005071 let Inst{11-10} = index{1-0};
5072 let Inst{9-8} = 0b00;
5073}
Jim Grosbach8759c3f2011-12-08 22:19:04 +00005074def VEXTq64 : VEXTq<"vext", "64", v2i64, imm0_1> {
Jim Grosbach587f5062011-12-02 23:34:39 +00005075 let Inst{11} = index{0};
5076 let Inst{10-8} = 0b000;
5077}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005078def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5079 (v4f32 QPR:$Vm),
5080 (i32 imm:$index))),
5081 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005082
Bob Wilson64efd902009-08-08 05:53:00 +00005083// VTRN : Vector Transpose
5084
Evan Chengf81bf152009-11-23 21:57:23 +00005085def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5086def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5087def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005088
Evan Chengf81bf152009-11-23 21:57:23 +00005089def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5090def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5091def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005092
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005093// VUZP : Vector Unzip (Deinterleave)
5094
Evan Chengf81bf152009-11-23 21:57:23 +00005095def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5096def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5097def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005098
Evan Chengf81bf152009-11-23 21:57:23 +00005099def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5100def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5101def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005102
5103// VZIP : Vector Zip (Interleave)
5104
Evan Chengf81bf152009-11-23 21:57:23 +00005105def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5106def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5107def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005108
Evan Chengf81bf152009-11-23 21:57:23 +00005109def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5110def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5111def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005112
Bob Wilson114a2662009-08-12 20:51:55 +00005113// Vector Table Lookup and Table Extension.
5114
5115// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005116let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005117def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005118 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005119 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5120 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5121 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005122let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005123def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005124 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
5125 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5126 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005127def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005128 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
5129 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5130 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005131def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005132 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
5133 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005134 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005135 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005136} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005137
Bob Wilsonbd916c52010-09-13 23:55:10 +00005138def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005139 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005140def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005141 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005142def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005143 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005144
Bob Wilson114a2662009-08-12 20:51:55 +00005145// VTBX : Vector Table Extension
5146def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005147 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005148 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5149 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005150 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005151 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005152let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005153def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005154 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
5155 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5156 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005157def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005158 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
5159 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005160 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005161 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
5162 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005163def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005164 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
5165 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5166 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
5167 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005168} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005169
Bob Wilsonbd916c52010-09-13 23:55:10 +00005170def VTBX2Pseudo
5171 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005172 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005173def VTBX3Pseudo
5174 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005175 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005176def VTBX4Pseudo
5177 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005178 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005179} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005180
Bob Wilson5bafff32009-06-22 23:27:02 +00005181//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005182// NEON instructions for single-precision FP math
5183//===----------------------------------------------------------------------===//
5184
Bob Wilson0e6d5402010-12-13 23:02:31 +00005185class N2VSPat<SDNode OpNode, NeonI Inst>
5186 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005187 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005188 (v2f32 (COPY_TO_REGCLASS (Inst
5189 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005190 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5191 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005192
5193class N3VSPat<SDNode OpNode, NeonI Inst>
5194 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005195 (EXTRACT_SUBREG
5196 (v2f32 (COPY_TO_REGCLASS (Inst
5197 (INSERT_SUBREG
5198 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5199 SPR:$a, ssub_0),
5200 (INSERT_SUBREG
5201 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5202 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005203
5204class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5205 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005206 (EXTRACT_SUBREG
5207 (v2f32 (COPY_TO_REGCLASS (Inst
5208 (INSERT_SUBREG
5209 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5210 SPR:$acc, ssub_0),
5211 (INSERT_SUBREG
5212 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5213 SPR:$a, ssub_0),
5214 (INSERT_SUBREG
5215 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5216 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005217
Bob Wilson4711d5c2010-12-13 23:02:37 +00005218def : N3VSPat<fadd, VADDfd>;
5219def : N3VSPat<fsub, VSUBfd>;
5220def : N3VSPat<fmul, VMULfd>;
5221def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005222 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005223def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005224 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005225def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005226def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005227def : N3VSPat<NEONfmax, VMAXfd>;
5228def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005229def : N2VSPat<arm_ftosi, VCVTf2sd>;
5230def : N2VSPat<arm_ftoui, VCVTf2ud>;
5231def : N2VSPat<arm_sitof, VCVTs2fd>;
5232def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005233
Evan Cheng1d2426c2009-08-07 19:30:41 +00005234//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005235// Non-Instruction Patterns
5236//===----------------------------------------------------------------------===//
5237
5238// bit_convert
5239def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5240def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5241def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5242def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5243def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5244def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5245def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5246def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5247def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5248def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5249def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5250def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5251def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5252def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5253def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5254def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5255def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5256def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5257def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5258def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5259def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5260def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5261def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5262def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5263def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5264def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5265def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5266def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5267def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5268def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5269
5270def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5271def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5272def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5273def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5274def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5275def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5276def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5277def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5278def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5279def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5280def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5281def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5282def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5283def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5284def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5285def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5286def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5287def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5288def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5289def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5290def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5291def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5292def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5293def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5294def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5295def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5296def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5297def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5298def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5299def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005300
5301
5302//===----------------------------------------------------------------------===//
5303// Assembler aliases
5304//
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005305
Jim Grosbach21d7fb82011-12-09 23:34:09 +00005306def : VFP2InstAlias<"fmdhr${p} $Dd, $Rn",
5307 (VSETLNi32 DPR:$Dd, GPR:$Rn, 1, pred:$p)>;
5308def : VFP2InstAlias<"fmdlr${p} $Dd, $Rn",
5309 (VSETLNi32 DPR:$Dd, GPR:$Rn, 0, pred:$p)>;
5310
Jim Grosbachef448762011-11-14 23:11:19 +00005311
Jim Grosbachd9004412011-12-07 22:52:54 +00005312// VADD two-operand aliases.
5313def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5314 (VADDv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5315def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5316 (VADDv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5317def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5318 (VADDv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5319def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5320 (VADDv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5321
5322def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5323 (VADDv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5324def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5325 (VADDv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5326def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5327 (VADDv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5328def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5329 (VADDv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5330
5331def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5332 (VADDfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5333def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5334 (VADDfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5335
Jim Grosbach12031342011-12-08 20:56:26 +00005336// VSUB two-operand aliases.
5337def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5338 (VSUBv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5339def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5340 (VSUBv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5341def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5342 (VSUBv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5343def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5344 (VSUBv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5345
5346def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5347 (VSUBv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5348def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5349 (VSUBv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5350def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5351 (VSUBv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5352def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5353 (VSUBv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5354
5355def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5356 (VSUBfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5357def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5358 (VSUBfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5359
Jim Grosbach30a264e2011-12-07 23:01:10 +00005360// VADDW two-operand aliases.
5361def : NEONInstAlias<"vaddw${p}.s8 $Vdn, $Vm",
5362 (VADDWsv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5363def : NEONInstAlias<"vaddw${p}.s16 $Vdn, $Vm",
5364 (VADDWsv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5365def : NEONInstAlias<"vaddw${p}.s32 $Vdn, $Vm",
5366 (VADDWsv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5367def : NEONInstAlias<"vaddw${p}.u8 $Vdn, $Vm",
5368 (VADDWuv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5369def : NEONInstAlias<"vaddw${p}.u16 $Vdn, $Vm",
5370 (VADDWuv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5371def : NEONInstAlias<"vaddw${p}.u32 $Vdn, $Vm",
5372 (VADDWuv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5373
Jim Grosbach43329832011-12-09 21:46:04 +00005374// VAND/VBIC/VEOR/VORR accept but do not require a type suffix.
Jim Grosbachef448762011-11-14 23:11:19 +00005375defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5376 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5377defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5378 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005379defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5380 (VBICd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5381defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5382 (VBICq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005383defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5384 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5385defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5386 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5387defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5388 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5389defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5390 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005391// ... two-operand aliases
5392def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5393 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5394def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5395 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005396def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5397 (VBICd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5398def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5399 (VBICq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005400def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5401 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5402def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5403 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005404def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005405 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005406def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005407 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5408
5409defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5410 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5411defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5412 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5413defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5414 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5415defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5416 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5417defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5418 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5419defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5420 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005421
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005422// VMUL two-operand aliases.
Jim Grosbach1c2c8a92011-12-08 20:42:35 +00005423def : NEONInstAlias<"vmul${p}.p8 $Qdn, $Qm",
5424 (VMULpq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5425def : NEONInstAlias<"vmul${p}.i8 $Qdn, $Qm",
5426 (VMULv16i8 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5427def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Qm",
5428 (VMULv8i16 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5429def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Qm",
5430 (VMULv4i32 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5431
5432def : NEONInstAlias<"vmul${p}.p8 $Ddn, $Dm",
5433 (VMULpd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5434def : NEONInstAlias<"vmul${p}.i8 $Ddn, $Dm",
5435 (VMULv8i8 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5436def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm",
5437 (VMULv4i16 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5438def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm",
5439 (VMULv2i32 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5440
Jim Grosbach2b8810c2011-12-08 00:59:47 +00005441def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Qm",
5442 (VMULfq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5443def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm",
5444 (VMULfd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5445
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005446def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm$lane",
5447 (VMULslv4i16 DPR:$Ddn, DPR:$Ddn, DPR_8:$Dm,
5448 VectorIndex16:$lane, pred:$p)>;
5449def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Dm$lane",
5450 (VMULslv8i16 QPR:$Qdn, QPR:$Qdn, DPR_8:$Dm,
5451 VectorIndex16:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005452
5453def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm$lane",
5454 (VMULslv2i32 DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5455 VectorIndex32:$lane, pred:$p)>;
5456def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Dm$lane",
5457 (VMULslv4i32 QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5458 VectorIndex32:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005459
5460def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm$lane",
5461 (VMULslfd DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5462 VectorIndex32:$lane, pred:$p)>;
5463def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Dm$lane",
5464 (VMULslfq QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5465 VectorIndex32:$lane, pred:$p)>;
5466
Jim Grosbach9e7b42a2011-12-08 20:49:43 +00005467// VQADD (register) two-operand aliases.
5468def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5469 (VQADDsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5470def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5471 (VQADDsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5472def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5473 (VQADDsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5474def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5475 (VQADDsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5476def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5477 (VQADDuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5478def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5479 (VQADDuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5480def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5481 (VQADDuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5482def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5483 (VQADDuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5484
5485def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5486 (VQADDsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5487def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5488 (VQADDsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5489def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5490 (VQADDsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5491def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5492 (VQADDsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5493def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5494 (VQADDuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5495def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5496 (VQADDuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5497def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5498 (VQADDuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5499def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5500 (VQADDuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5501
Jim Grosbach730fe6c2011-12-08 01:30:04 +00005502// VSHL (immediate) two-operand aliases.
5503def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5504 (VSHLiv8i8 DPR:$Vdn, DPR:$Vdn, imm0_7:$imm, pred:$p)>;
5505def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5506 (VSHLiv4i16 DPR:$Vdn, DPR:$Vdn, imm0_15:$imm, pred:$p)>;
5507def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5508 (VSHLiv2i32 DPR:$Vdn, DPR:$Vdn, imm0_31:$imm, pred:$p)>;
5509def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5510 (VSHLiv1i64 DPR:$Vdn, DPR:$Vdn, imm0_63:$imm, pred:$p)>;
5511
5512def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5513 (VSHLiv16i8 QPR:$Vdn, QPR:$Vdn, imm0_7:$imm, pred:$p)>;
5514def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5515 (VSHLiv8i16 QPR:$Vdn, QPR:$Vdn, imm0_15:$imm, pred:$p)>;
5516def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5517 (VSHLiv4i32 QPR:$Vdn, QPR:$Vdn, imm0_31:$imm, pred:$p)>;
5518def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5519 (VSHLiv2i64 QPR:$Vdn, QPR:$Vdn, imm0_63:$imm, pred:$p)>;
5520
Jim Grosbachff4cbb42011-12-08 01:12:35 +00005521// VSHL (register) two-operand aliases.
5522def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5523 (VSHLsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5524def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5525 (VSHLsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5526def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5527 (VSHLsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5528def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5529 (VSHLsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5530def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5531 (VSHLuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5532def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5533 (VSHLuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5534def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5535 (VSHLuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5536def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5537 (VSHLuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5538
5539def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5540 (VSHLsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5541def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5542 (VSHLsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5543def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5544 (VSHLsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5545def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5546 (VSHLsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5547def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5548 (VSHLuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5549def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5550 (VSHLuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5551def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5552 (VSHLuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5553def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5554 (VSHLuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5555
Jim Grosbach6b044c22011-12-08 22:06:06 +00005556// VSHL (immediate) two-operand aliases.
5557def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5558 (VSHRsv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5559def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5560 (VSHRsv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5561def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5562 (VSHRsv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5563def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5564 (VSHRsv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5565
5566def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5567 (VSHRsv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5568def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5569 (VSHRsv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5570def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5571 (VSHRsv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5572def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5573 (VSHRsv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5574
5575def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5576 (VSHRuv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5577def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5578 (VSHRuv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5579def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5580 (VSHRuv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5581def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5582 (VSHRuv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5583
5584def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5585 (VSHRuv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5586def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5587 (VSHRuv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5588def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5589 (VSHRuv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5590def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5591 (VSHRuv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5592
Jim Grosbach872eedb2011-12-02 22:01:52 +00005593// VLD1 single-lane pseudo-instructions. These need special handling for
5594// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005595defm VLD1LNdAsm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr",
5596 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5597defm VLD1LNdAsm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr",
5598 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5599defm VLD1LNdAsm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr",
5600 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005601
5602defm VLD1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr!",
5603 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5604defm VLD1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr!",
5605 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5606defm VLD1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr!",
5607 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5608defm VLD1LNdWB_register_Asm :
5609 NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
5610 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5611 rGPR:$Rm, pred:$p)>;
5612defm VLD1LNdWB_register_Asm :
5613 NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
5614 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5615 rGPR:$Rm, pred:$p)>;
5616defm VLD1LNdWB_register_Asm :
5617 NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
5618 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5619 rGPR:$Rm, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005620
5621
5622// VST1 single-lane pseudo-instructions. These need special handling for
5623// the lane index that an InstAlias can't handle, so we use these instead.
5624defm VST1LNdAsm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr",
5625 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5626defm VST1LNdAsm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr",
5627 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5628defm VST1LNdAsm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr",
5629 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5630
5631defm VST1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr!",
5632 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5633defm VST1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr!",
5634 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5635defm VST1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr!",
5636 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5637defm VST1LNdWB_register_Asm :
5638 NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
5639 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5640 rGPR:$Rm, pred:$p)>;
5641defm VST1LNdWB_register_Asm :
5642 NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
5643 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5644 rGPR:$Rm, pred:$p)>;
5645defm VST1LNdWB_register_Asm :
5646 NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
5647 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5648 rGPR:$Rm, pred:$p)>;
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005649
5650// VMOV takes an optional datatype suffix
5651defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5652 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
5653defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5654 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
5655
Jim Grosbach470855b2011-12-07 17:51:15 +00005656// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
5657// D-register versions.
5658def : NEONInstAlias<"vclt${p}.s8 $Dd, $Dn, $Dm",
5659 (VCGTsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5660def : NEONInstAlias<"vclt${p}.s16 $Dd, $Dn, $Dm",
5661 (VCGTsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5662def : NEONInstAlias<"vclt${p}.s32 $Dd, $Dn, $Dm",
5663 (VCGTsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5664def : NEONInstAlias<"vclt${p}.u8 $Dd, $Dn, $Dm",
5665 (VCGTuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5666def : NEONInstAlias<"vclt${p}.u16 $Dd, $Dn, $Dm",
5667 (VCGTuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5668def : NEONInstAlias<"vclt${p}.u32 $Dd, $Dn, $Dm",
5669 (VCGTuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5670def : NEONInstAlias<"vclt${p}.f32 $Dd, $Dn, $Dm",
5671 (VCGTfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5672// Q-register versions.
5673def : NEONInstAlias<"vclt${p}.s8 $Qd, $Qn, $Qm",
5674 (VCGTsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5675def : NEONInstAlias<"vclt${p}.s16 $Qd, $Qn, $Qm",
5676 (VCGTsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5677def : NEONInstAlias<"vclt${p}.s32 $Qd, $Qn, $Qm",
5678 (VCGTsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5679def : NEONInstAlias<"vclt${p}.u8 $Qd, $Qn, $Qm",
5680 (VCGTuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5681def : NEONInstAlias<"vclt${p}.u16 $Qd, $Qn, $Qm",
5682 (VCGTuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5683def : NEONInstAlias<"vclt${p}.u32 $Qd, $Qn, $Qm",
5684 (VCGTuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5685def : NEONInstAlias<"vclt${p}.f32 $Qd, $Qn, $Qm",
5686 (VCGTfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
Jim Grosbacha44f2c42011-12-08 00:43:47 +00005687
5688// Two-operand variants for VEXT
5689def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5690 (VEXTd8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_7:$imm, pred:$p)>;
5691def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5692 (VEXTd16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_3:$imm, pred:$p)>;
5693def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
5694 (VEXTd32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_1:$imm, pred:$p)>;
5695
5696def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5697 (VEXTq8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_15:$imm, pred:$p)>;
5698def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5699 (VEXTq16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_7:$imm, pred:$p)>;
5700def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
5701 (VEXTq32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_3:$imm, pred:$p)>;
5702def : NEONInstAlias<"vext${p}.64 $Vdn, $Vm, $imm",
5703 (VEXTq64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_1:$imm, pred:$p)>;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005704
Jim Grosbach0f293de2011-12-13 20:40:37 +00005705// Two-operand variants for VQDMULH
5706def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
5707 (VQDMULHv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5708def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
5709 (VQDMULHv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5710
5711def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
5712 (VQDMULHv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5713def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
5714 (VQDMULHv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5715
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005716// 'gas' compatibility aliases for quad-word instructions. Strictly speaking,
5717// these should restrict to just the Q register variants, but the register
5718// classes are enough to match correctly regardless, so we keep it simple
5719// and just use MnemonicAlias.
5720def : NEONMnemonicAlias<"vbicq", "vbic">;
5721def : NEONMnemonicAlias<"vandq", "vand">;
5722def : NEONMnemonicAlias<"veorq", "veor">;
5723def : NEONMnemonicAlias<"vorrq", "vorr">;
5724
5725def : NEONMnemonicAlias<"vmovq", "vmov">;
5726def : NEONMnemonicAlias<"vmvnq", "vmvn">;
5727
5728def : NEONMnemonicAlias<"vaddq", "vadd">;
5729def : NEONMnemonicAlias<"vsubq", "vsub">;
5730
5731def : NEONMnemonicAlias<"vminq", "vmin">;
5732def : NEONMnemonicAlias<"vmaxq", "vmax">;
5733
5734def : NEONMnemonicAlias<"vmulq", "vmul">;
5735
5736def : NEONMnemonicAlias<"vabsq", "vabs">;
5737
5738def : NEONMnemonicAlias<"vshlq", "vshl">;
5739def : NEONMnemonicAlias<"vshrq", "vshr">;
5740
5741def : NEONMnemonicAlias<"vcvtq", "vcvt">;
5742
5743def : NEONMnemonicAlias<"vcleq", "vcle">;
5744def : NEONMnemonicAlias<"vceqq", "vceq">;