blob: c593ed0ca1b9ea9b450a916c90866a6aba337d0e [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080062};
Jesse Barnes79e53942008-11-07 14:24:08 -080063
Jesse Barnes2377b742010-07-07 14:06:43 -070064/* FDI */
65#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
66
Daniel Vetterd2acd212012-10-20 20:57:43 +020067int
68intel_pch_rawclk(struct drm_device *dev)
69{
70 struct drm_i915_private *dev_priv = dev->dev_private;
71
72 WARN_ON(!HAS_PCH_SPLIT(dev));
73
74 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
75}
76
Chris Wilson021357a2010-09-07 20:54:59 +010077static inline u32 /* units of 100MHz */
78intel_fdi_link_freq(struct drm_device *dev)
79{
Chris Wilson8b99e682010-10-13 09:59:17 +010080 if (IS_GEN5(dev)) {
81 struct drm_i915_private *dev_priv = dev->dev_private;
82 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
83 } else
84 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010085}
86
Keith Packarde4b36692009-06-05 19:22:17 -070087static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -040088 .dot = { .min = 25000, .max = 350000 },
89 .vco = { .min = 930000, .max = 1400000 },
90 .n = { .min = 3, .max = 16 },
91 .m = { .min = 96, .max = 140 },
92 .m1 = { .min = 18, .max = 26 },
93 .m2 = { .min = 6, .max = 16 },
94 .p = { .min = 4, .max = 128 },
95 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -070096 .p2 = { .dot_limit = 165000,
97 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -070098};
99
100static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 .dot = { .min = 25000, .max = 350000 },
102 .vco = { .min = 930000, .max = 1400000 },
103 .n = { .min = 3, .max = 16 },
104 .m = { .min = 96, .max = 140 },
105 .m1 = { .min = 18, .max = 26 },
106 .m2 = { .min = 6, .max = 16 },
107 .p = { .min = 4, .max = 128 },
108 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700109 .p2 = { .dot_limit = 165000,
110 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700111};
Eric Anholt273e27c2011-03-30 13:01:10 -0700112
Keith Packarde4b36692009-06-05 19:22:17 -0700113static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 .dot = { .min = 20000, .max = 400000 },
115 .vco = { .min = 1400000, .max = 2800000 },
116 .n = { .min = 1, .max = 6 },
117 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100118 .m1 = { .min = 8, .max = 18 },
119 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .p = { .min = 5, .max = 80 },
121 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700122 .p2 = { .dot_limit = 200000,
123 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700124};
125
126static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 20000, .max = 400000 },
128 .vco = { .min = 1400000, .max = 2800000 },
129 .n = { .min = 1, .max = 6 },
130 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100131 .m1 = { .min = 8, .max = 18 },
132 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 .p = { .min = 7, .max = 98 },
134 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 112000,
136 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700137};
138
Eric Anholt273e27c2011-03-30 13:01:10 -0700139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700141 .dot = { .min = 25000, .max = 270000 },
142 .vco = { .min = 1750000, .max = 3500000},
143 .n = { .min = 1, .max = 4 },
144 .m = { .min = 104, .max = 138 },
145 .m1 = { .min = 17, .max = 23 },
146 .m2 = { .min = 5, .max = 11 },
147 .p = { .min = 10, .max = 30 },
148 .p1 = { .min = 1, .max = 3},
149 .p2 = { .dot_limit = 270000,
150 .p2_slow = 10,
151 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800152 },
Keith Packarde4b36692009-06-05 19:22:17 -0700153};
154
155static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .dot = { .min = 22000, .max = 400000 },
157 .vco = { .min = 1750000, .max = 3500000},
158 .n = { .min = 1, .max = 4 },
159 .m = { .min = 104, .max = 138 },
160 .m1 = { .min = 16, .max = 23 },
161 .m2 = { .min = 5, .max = 11 },
162 .p = { .min = 5, .max = 80 },
163 .p1 = { .min = 1, .max = 8},
164 .p2 = { .dot_limit = 165000,
165 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
168static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700169 .dot = { .min = 20000, .max = 115000 },
170 .vco = { .min = 1750000, .max = 3500000 },
171 .n = { .min = 1, .max = 3 },
172 .m = { .min = 104, .max = 138 },
173 .m1 = { .min = 17, .max = 23 },
174 .m2 = { .min = 5, .max = 11 },
175 .p = { .min = 28, .max = 112 },
176 .p1 = { .min = 2, .max = 8 },
177 .p2 = { .dot_limit = 0,
178 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800179 },
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
182static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .dot = { .min = 80000, .max = 224000 },
184 .vco = { .min = 1750000, .max = 3500000 },
185 .n = { .min = 1, .max = 3 },
186 .m = { .min = 104, .max = 138 },
187 .m1 = { .min = 17, .max = 23 },
188 .m2 = { .min = 5, .max = 11 },
189 .p = { .min = 14, .max = 42 },
190 .p1 = { .min = 2, .max = 6 },
191 .p2 = { .dot_limit = 0,
192 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800193 },
Keith Packarde4b36692009-06-05 19:22:17 -0700194};
195
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500196static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400197 .dot = { .min = 20000, .max = 400000},
198 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700199 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .n = { .min = 3, .max = 6 },
201 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700202 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400203 .m1 = { .min = 0, .max = 0 },
204 .m2 = { .min = 0, .max = 254 },
205 .p = { .min = 5, .max = 80 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 200000,
208 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500211static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 .dot = { .min = 20000, .max = 400000 },
213 .vco = { .min = 1700000, .max = 3500000 },
214 .n = { .min = 3, .max = 6 },
215 .m = { .min = 2, .max = 256 },
216 .m1 = { .min = 0, .max = 0 },
217 .m2 = { .min = 0, .max = 254 },
218 .p = { .min = 7, .max = 112 },
219 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 .p2 = { .dot_limit = 112000,
221 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
Eric Anholt273e27c2011-03-30 13:01:10 -0700224/* Ironlake / Sandybridge
225 *
226 * We calculate clock using (register_value + 2) for N/M1/M2, so here
227 * the range value for them is (actual_value - 2).
228 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800229static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 25000, .max = 350000 },
231 .vco = { .min = 1760000, .max = 3510000 },
232 .n = { .min = 1, .max = 5 },
233 .m = { .min = 79, .max = 127 },
234 .m1 = { .min = 12, .max = 22 },
235 .m2 = { .min = 5, .max = 9 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8 },
238 .p2 = { .dot_limit = 225000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800242static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 25000, .max = 350000 },
244 .vco = { .min = 1760000, .max = 3510000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 79, .max = 118 },
247 .m1 = { .min = 12, .max = 22 },
248 .m2 = { .min = 5, .max = 9 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 225000,
252 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253};
254
255static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 25000, .max = 350000 },
257 .vco = { .min = 1760000, .max = 3510000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 79, .max = 127 },
260 .m1 = { .min = 12, .max = 22 },
261 .m2 = { .min = 5, .max = 9 },
262 .p = { .min = 14, .max = 56 },
263 .p1 = { .min = 2, .max = 8 },
264 .p2 = { .dot_limit = 225000,
265 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800269static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 350000 },
271 .vco = { .min = 1760000, .max = 3510000 },
272 .n = { .min = 1, .max = 2 },
273 .m = { .min = 79, .max = 126 },
274 .m1 = { .min = 12, .max = 22 },
275 .m2 = { .min = 5, .max = 9 },
276 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 225000,
279 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800280};
281
282static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 25000, .max = 350000 },
284 .vco = { .min = 1760000, .max = 3510000 },
285 .n = { .min = 1, .max = 3 },
286 .m = { .min = 79, .max = 126 },
287 .m1 = { .min = 12, .max = 22 },
288 .m2 = { .min = 5, .max = 9 },
289 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 225000,
292 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800293};
294
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700295static const intel_limit_t intel_limits_vlv_dac = {
296 .dot = { .min = 25000, .max = 270000 },
297 .vco = { .min = 4000000, .max = 6000000 },
298 .n = { .min = 1, .max = 7 },
299 .m = { .min = 22, .max = 450 }, /* guess */
300 .m1 = { .min = 2, .max = 3 },
301 .m2 = { .min = 11, .max = 156 },
302 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200303 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700304 .p2 = { .dot_limit = 270000,
305 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700306};
307
308static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200309 .dot = { .min = 25000, .max = 270000 },
310 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700311 .n = { .min = 1, .max = 7 },
312 .m = { .min = 60, .max = 300 }, /* guess */
313 .m1 = { .min = 2, .max = 3 },
314 .m2 = { .min = 11, .max = 156 },
315 .p = { .min = 10, .max = 30 },
316 .p1 = { .min = 2, .max = 3 },
317 .p2 = { .dot_limit = 270000,
318 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700319};
320
321static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530322 .dot = { .min = 25000, .max = 270000 },
323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530325 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700326 .m1 = { .min = 2, .max = 3 },
327 .m2 = { .min = 11, .max = 156 },
328 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200329 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700330 .p2 = { .dot_limit = 270000,
331 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700332};
333
Chris Wilson1b894b52010-12-14 20:04:54 +0000334static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
335 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800336{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800338 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339
340 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100341 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000342 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343 limit = &intel_limits_ironlake_dual_lvds_100m;
344 else
345 limit = &intel_limits_ironlake_dual_lvds;
346 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000347 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348 limit = &intel_limits_ironlake_single_lvds_100m;
349 else
350 limit = &intel_limits_ironlake_single_lvds;
351 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200352 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800354
355 return limit;
356}
357
Ma Ling044c7c42009-03-18 20:13:23 +0800358static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
359{
360 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800361 const intel_limit_t *limit;
362
363 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100364 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700365 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800366 else
Keith Packarde4b36692009-06-05 19:22:17 -0700367 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800368 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
369 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700370 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800371 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700372 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800373 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700374 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800375
376 return limit;
377}
378
Chris Wilson1b894b52010-12-14 20:04:54 +0000379static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800380{
381 struct drm_device *dev = crtc->dev;
382 const intel_limit_t *limit;
383
Eric Anholtbad720f2009-10-22 16:11:14 -0700384 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000385 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800386 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800387 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500388 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800389 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500390 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800391 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500392 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700393 } else if (IS_VALLEYVIEW(dev)) {
394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
395 limit = &intel_limits_vlv_dac;
396 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
397 limit = &intel_limits_vlv_hdmi;
398 else
399 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100400 } else if (!IS_GEN2(dev)) {
401 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
402 limit = &intel_limits_i9xx_lvds;
403 else
404 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800405 } else {
406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800408 else
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800410 }
411 return limit;
412}
413
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414/* m1 is reserved as 0 in Pineview, n is a ring counter */
415static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800416{
Shaohua Li21778322009-02-23 15:19:16 +0800417 clock->m = clock->m2 + 2;
418 clock->p = clock->p1 * clock->p2;
419 clock->vco = refclk * clock->m / clock->n;
420 clock->dot = clock->vco / clock->p;
421}
422
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200423static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
424{
425 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
426}
427
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200428static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800429{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200430 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800431 clock->p = clock->p1 * clock->p2;
432 clock->vco = refclk * clock->m / (clock->n + 2);
433 clock->dot = clock->vco / clock->p;
434}
435
Jesse Barnes79e53942008-11-07 14:24:08 -0800436/**
437 * Returns whether any output on the specified pipe is of the specified type
438 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100439bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800440{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100441 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100442 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800443
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200444 for_each_encoder_on_crtc(dev, crtc, encoder)
445 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100446 return true;
447
448 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800449}
450
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800451#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800452/**
453 * Returns whether the given set of divisors are valid for a given refclk with
454 * the given connectors.
455 */
456
Chris Wilson1b894b52010-12-14 20:04:54 +0000457static bool intel_PLL_is_valid(struct drm_device *dev,
458 const intel_limit_t *limit,
459 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460{
Jesse Barnes79e53942008-11-07 14:24:08 -0800461 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400462 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800463 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400464 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800465 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800467 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400468 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500469 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400470 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800477 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
478 * connector, etc., rather than just a single range.
479 */
480 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482
483 return true;
484}
485
Ma Lingd4906092009-03-18 20:13:27 +0800486static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200487i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800488 int target, int refclk, intel_clock_t *match_clock,
489 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
491 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 int err = target;
494
Daniel Vettera210b022012-11-26 17:22:08 +0100495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100497 * For LVDS just rely on its current settings for dual-channel.
498 * We haven't figured out how to reliably set up different
499 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100501 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800502 clock.p2 = limit->p2.p2_fast;
503 else
504 clock.p2 = limit->p2.p2_slow;
505 } else {
506 if (target < limit->p2.dot_limit)
507 clock.p2 = limit->p2.p2_slow;
508 else
509 clock.p2 = limit->p2.p2_fast;
510 }
511
Akshay Joshi0206e352011-08-16 15:34:10 -0400512 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800513
Zhao Yakui42158662009-11-20 11:24:18 +0800514 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
515 clock.m1++) {
516 for (clock.m2 = limit->m2.min;
517 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200518 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800519 break;
520 for (clock.n = limit->n.min;
521 clock.n <= limit->n.max; clock.n++) {
522 for (clock.p1 = limit->p1.min;
523 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 int this_err;
525
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200526 i9xx_clock(refclk, &clock);
527 if (!intel_PLL_is_valid(dev, limit,
528 &clock))
529 continue;
530 if (match_clock &&
531 clock.p != match_clock->p)
532 continue;
533
534 this_err = abs(clock.dot - target);
535 if (this_err < err) {
536 *best_clock = clock;
537 err = this_err;
538 }
539 }
540 }
541 }
542 }
543
544 return (err != target);
545}
546
547static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200548pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
549 int target, int refclk, intel_clock_t *match_clock,
550 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200551{
552 struct drm_device *dev = crtc->dev;
553 intel_clock_t clock;
554 int err = target;
555
556 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
557 /*
558 * For LVDS just rely on its current settings for dual-channel.
559 * We haven't figured out how to reliably set up different
560 * single/dual channel state, if we even can.
561 */
562 if (intel_is_dual_link_lvds(dev))
563 clock.p2 = limit->p2.p2_fast;
564 else
565 clock.p2 = limit->p2.p2_slow;
566 } else {
567 if (target < limit->p2.dot_limit)
568 clock.p2 = limit->p2.p2_slow;
569 else
570 clock.p2 = limit->p2.p2_fast;
571 }
572
573 memset(best_clock, 0, sizeof(*best_clock));
574
575 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
576 clock.m1++) {
577 for (clock.m2 = limit->m2.min;
578 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200579 for (clock.n = limit->n.min;
580 clock.n <= limit->n.max; clock.n++) {
581 for (clock.p1 = limit->p1.min;
582 clock.p1 <= limit->p1.max; clock.p1++) {
583 int this_err;
584
585 pineview_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000586 if (!intel_PLL_is_valid(dev, limit,
587 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800589 if (match_clock &&
590 clock.p != match_clock->p)
591 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800592
593 this_err = abs(clock.dot - target);
594 if (this_err < err) {
595 *best_clock = clock;
596 err = this_err;
597 }
598 }
599 }
600 }
601 }
602
603 return (err != target);
604}
605
Ma Lingd4906092009-03-18 20:13:27 +0800606static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200607g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
608 int target, int refclk, intel_clock_t *match_clock,
609 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800610{
611 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800612 intel_clock_t clock;
613 int max_n;
614 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400615 /* approximately equals target * 0.00585 */
616 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800617 found = false;
618
619 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100620 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800621 clock.p2 = limit->p2.p2_fast;
622 else
623 clock.p2 = limit->p2.p2_slow;
624 } else {
625 if (target < limit->p2.dot_limit)
626 clock.p2 = limit->p2.p2_slow;
627 else
628 clock.p2 = limit->p2.p2_fast;
629 }
630
631 memset(best_clock, 0, sizeof(*best_clock));
632 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200633 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800634 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200635 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800636 for (clock.m1 = limit->m1.max;
637 clock.m1 >= limit->m1.min; clock.m1--) {
638 for (clock.m2 = limit->m2.max;
639 clock.m2 >= limit->m2.min; clock.m2--) {
640 for (clock.p1 = limit->p1.max;
641 clock.p1 >= limit->p1.min; clock.p1--) {
642 int this_err;
643
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200644 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000645 if (!intel_PLL_is_valid(dev, limit,
646 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800647 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000648
649 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800650 if (this_err < err_most) {
651 *best_clock = clock;
652 err_most = this_err;
653 max_n = clock.n;
654 found = true;
655 }
656 }
657 }
658 }
659 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800660 return found;
661}
Ma Lingd4906092009-03-18 20:13:27 +0800662
Zhenyu Wang2c072452009-06-05 15:38:42 +0800663static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
665 int target, int refclk, intel_clock_t *match_clock,
666 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700667{
668 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
669 u32 m, n, fastclk;
670 u32 updrate, minupdate, fracbits, p;
671 unsigned long bestppm, ppm, absppm;
672 int dotclk, flag;
673
Alan Coxaf447bd2012-07-25 13:49:18 +0100674 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700675 dotclk = target * 1000;
676 bestppm = 1000000;
677 ppm = absppm = 0;
678 fastclk = dotclk / (2*100);
679 updrate = 0;
680 minupdate = 19200;
681 fracbits = 1;
682 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
683 bestm1 = bestm2 = bestp1 = bestp2 = 0;
684
685 /* based on hardware requirement, prefer smaller n to precision */
686 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
687 updrate = refclk / n;
688 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
689 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
690 if (p2 > 10)
691 p2 = p2 - 1;
692 p = p1 * p2;
693 /* based on hardware requirement, prefer bigger m1,m2 values */
694 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
695 m2 = (((2*(fastclk * p * n / m1 )) +
696 refclk) / (2*refclk));
697 m = m1 * m2;
698 vco = updrate * m;
699 if (vco >= limit->vco.min && vco < limit->vco.max) {
700 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
701 absppm = (ppm > 0) ? ppm : (-ppm);
702 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
703 bestppm = 0;
704 flag = 1;
705 }
706 if (absppm < bestppm - 10) {
707 bestppm = absppm;
708 flag = 1;
709 }
710 if (flag) {
711 bestn = n;
712 bestm1 = m1;
713 bestm2 = m2;
714 bestp1 = p1;
715 bestp2 = p2;
716 flag = 0;
717 }
718 }
719 }
720 }
721 }
722 }
723 best_clock->n = bestn;
724 best_clock->m1 = bestm1;
725 best_clock->m2 = bestm2;
726 best_clock->p1 = bestp1;
727 best_clock->p2 = bestp2;
728
729 return true;
730}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700731
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200732enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
733 enum pipe pipe)
734{
735 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
Daniel Vetter3b117c82013-04-17 20:15:07 +0200738 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200739}
740
Paulo Zanonia928d532012-05-04 17:18:15 -0300741static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
742{
743 struct drm_i915_private *dev_priv = dev->dev_private;
744 u32 frame, frame_reg = PIPEFRAME(pipe);
745
746 frame = I915_READ(frame_reg);
747
748 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
749 DRM_DEBUG_KMS("vblank wait timed out\n");
750}
751
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700752/**
753 * intel_wait_for_vblank - wait for vblank on a given pipe
754 * @dev: drm device
755 * @pipe: pipe to wait for
756 *
757 * Wait for vblank to occur on a given pipe. Needed for various bits of
758 * mode setting code.
759 */
760void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800761{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700762 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800763 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700764
Paulo Zanonia928d532012-05-04 17:18:15 -0300765 if (INTEL_INFO(dev)->gen >= 5) {
766 ironlake_wait_for_vblank(dev, pipe);
767 return;
768 }
769
Chris Wilson300387c2010-09-05 20:25:43 +0100770 /* Clear existing vblank status. Note this will clear any other
771 * sticky status fields as well.
772 *
773 * This races with i915_driver_irq_handler() with the result
774 * that either function could miss a vblank event. Here it is not
775 * fatal, as we will either wait upon the next vblank interrupt or
776 * timeout. Generally speaking intel_wait_for_vblank() is only
777 * called during modeset at which time the GPU should be idle and
778 * should *not* be performing page flips and thus not waiting on
779 * vblanks...
780 * Currently, the result of us stealing a vblank from the irq
781 * handler is that a single frame will be skipped during swapbuffers.
782 */
783 I915_WRITE(pipestat_reg,
784 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
785
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700786 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100787 if (wait_for(I915_READ(pipestat_reg) &
788 PIPE_VBLANK_INTERRUPT_STATUS,
789 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700790 DRM_DEBUG_KMS("vblank wait timed out\n");
791}
792
Keith Packardab7ad7f2010-10-03 00:33:06 -0700793/*
794 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700795 * @dev: drm device
796 * @pipe: pipe to wait for
797 *
798 * After disabling a pipe, we can't wait for vblank in the usual way,
799 * spinning on the vblank interrupt status bit, since we won't actually
800 * see an interrupt when the pipe is disabled.
801 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700802 * On Gen4 and above:
803 * wait for the pipe register state bit to turn off
804 *
805 * Otherwise:
806 * wait for the display line value to settle (it usually
807 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100808 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100810void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700811{
812 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200813 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
814 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815
Keith Packardab7ad7f2010-10-03 00:33:06 -0700816 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200817 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700818
Keith Packardab7ad7f2010-10-03 00:33:06 -0700819 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100820 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
821 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200822 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300824 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100825 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700826 unsigned long timeout = jiffies + msecs_to_jiffies(100);
827
Paulo Zanoni837ba002012-05-04 17:18:14 -0300828 if (IS_GEN2(dev))
829 line_mask = DSL_LINEMASK_GEN2;
830 else
831 line_mask = DSL_LINEMASK_GEN3;
832
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833 /* Wait for the display line to settle */
834 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300835 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700836 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300837 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700838 time_after(timeout, jiffies));
839 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200840 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700841 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800842}
843
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000844/*
845 * ibx_digital_port_connected - is the specified port connected?
846 * @dev_priv: i915 private structure
847 * @port: the port to test
848 *
849 * Returns true if @port is connected, false otherwise.
850 */
851bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
852 struct intel_digital_port *port)
853{
854 u32 bit;
855
Damien Lespiauc36346e2012-12-13 16:09:03 +0000856 if (HAS_PCH_IBX(dev_priv->dev)) {
857 switch(port->port) {
858 case PORT_B:
859 bit = SDE_PORTB_HOTPLUG;
860 break;
861 case PORT_C:
862 bit = SDE_PORTC_HOTPLUG;
863 break;
864 case PORT_D:
865 bit = SDE_PORTD_HOTPLUG;
866 break;
867 default:
868 return true;
869 }
870 } else {
871 switch(port->port) {
872 case PORT_B:
873 bit = SDE_PORTB_HOTPLUG_CPT;
874 break;
875 case PORT_C:
876 bit = SDE_PORTC_HOTPLUG_CPT;
877 break;
878 case PORT_D:
879 bit = SDE_PORTD_HOTPLUG_CPT;
880 break;
881 default:
882 return true;
883 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000884 }
885
886 return I915_READ(SDEISR) & bit;
887}
888
Jesse Barnesb24e7172011-01-04 15:09:30 -0800889static const char *state_string(bool enabled)
890{
891 return enabled ? "on" : "off";
892}
893
894/* Only for pre-ILK configs */
895static void assert_pll(struct drm_i915_private *dev_priv,
896 enum pipe pipe, bool state)
897{
898 int reg;
899 u32 val;
900 bool cur_state;
901
902 reg = DPLL(pipe);
903 val = I915_READ(reg);
904 cur_state = !!(val & DPLL_VCO_ENABLE);
905 WARN(cur_state != state,
906 "PLL state assertion failure (expected %s, current %s)\n",
907 state_string(state), state_string(cur_state));
908}
909#define assert_pll_enabled(d, p) assert_pll(d, p, true)
910#define assert_pll_disabled(d, p) assert_pll(d, p, false)
911
Jesse Barnes040484a2011-01-03 12:14:26 -0800912/* For ILK+ */
913static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +0100914 struct intel_pch_pll *pll,
915 struct intel_crtc *crtc,
916 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800917{
Jesse Barnes040484a2011-01-03 12:14:26 -0800918 u32 val;
919 bool cur_state;
920
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300921 if (HAS_PCH_LPT(dev_priv->dev)) {
922 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
923 return;
924 }
925
Chris Wilson92b27b02012-05-20 18:10:50 +0100926 if (WARN (!pll,
927 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100928 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100929
Chris Wilson92b27b02012-05-20 18:10:50 +0100930 val = I915_READ(pll->pll_reg);
931 cur_state = !!(val & DPLL_VCO_ENABLE);
932 WARN(cur_state != state,
933 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
934 pll->pll_reg, state_string(state), state_string(cur_state), val);
935
936 /* Make sure the selected PLL is correctly attached to the transcoder */
937 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700938 u32 pch_dpll;
939
940 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +0100941 cur_state = pll->pll_reg == _PCH_DPLL_B;
942 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300943 "PLL[%d] not attached to this transcoder %c: %08x\n",
944 cur_state, pipe_name(crtc->pipe), pch_dpll)) {
Chris Wilson92b27b02012-05-20 18:10:50 +0100945 cur_state = !!(val >> (4*crtc->pipe + 3));
946 WARN(cur_state != state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300947 "PLL[%d] not %s on this transcoder %c: %08x\n",
Chris Wilson92b27b02012-05-20 18:10:50 +0100948 pll->pll_reg == _PCH_DPLL_B,
949 state_string(state),
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300950 pipe_name(crtc->pipe),
Chris Wilson92b27b02012-05-20 18:10:50 +0100951 val);
952 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700953 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800954}
Chris Wilson92b27b02012-05-20 18:10:50 +0100955#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
956#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -0800957
958static void assert_fdi_tx(struct drm_i915_private *dev_priv,
959 enum pipe pipe, bool state)
960{
961 int reg;
962 u32 val;
963 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200964 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
965 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800966
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200967 if (HAS_DDI(dev_priv->dev)) {
968 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200969 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300970 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200971 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300972 } else {
973 reg = FDI_TX_CTL(pipe);
974 val = I915_READ(reg);
975 cur_state = !!(val & FDI_TX_ENABLE);
976 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800977 WARN(cur_state != state,
978 "FDI TX state assertion failure (expected %s, current %s)\n",
979 state_string(state), state_string(cur_state));
980}
981#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
982#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
983
984static void assert_fdi_rx(struct drm_i915_private *dev_priv,
985 enum pipe pipe, bool state)
986{
987 int reg;
988 u32 val;
989 bool cur_state;
990
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200991 reg = FDI_RX_CTL(pipe);
992 val = I915_READ(reg);
993 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -0800994 WARN(cur_state != state,
995 "FDI RX state assertion failure (expected %s, current %s)\n",
996 state_string(state), state_string(cur_state));
997}
998#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
999#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1000
1001static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1002 enum pipe pipe)
1003{
1004 int reg;
1005 u32 val;
1006
1007 /* ILK FDI PLL is always enabled */
1008 if (dev_priv->info->gen == 5)
1009 return;
1010
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001011 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001012 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001013 return;
1014
Jesse Barnes040484a2011-01-03 12:14:26 -08001015 reg = FDI_TX_CTL(pipe);
1016 val = I915_READ(reg);
1017 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1018}
1019
1020static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1021 enum pipe pipe)
1022{
1023 int reg;
1024 u32 val;
1025
1026 reg = FDI_RX_CTL(pipe);
1027 val = I915_READ(reg);
1028 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1029}
1030
Jesse Barnesea0760c2011-01-04 15:09:32 -08001031static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1032 enum pipe pipe)
1033{
1034 int pp_reg, lvds_reg;
1035 u32 val;
1036 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001037 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001038
1039 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1040 pp_reg = PCH_PP_CONTROL;
1041 lvds_reg = PCH_LVDS;
1042 } else {
1043 pp_reg = PP_CONTROL;
1044 lvds_reg = LVDS;
1045 }
1046
1047 val = I915_READ(pp_reg);
1048 if (!(val & PANEL_POWER_ON) ||
1049 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1050 locked = false;
1051
1052 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1053 panel_pipe = PIPE_B;
1054
1055 WARN(panel_pipe == pipe && locked,
1056 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001057 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001058}
1059
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001060void assert_pipe(struct drm_i915_private *dev_priv,
1061 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001062{
1063 int reg;
1064 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001065 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001066 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1067 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001068
Daniel Vetter8e636782012-01-22 01:36:48 +01001069 /* if we need the pipe A quirk it must be always on */
1070 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1071 state = true;
1072
Paulo Zanonib97186f2013-05-03 12:15:36 -03001073 if (!intel_display_power_enabled(dev_priv->dev,
1074 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001075 cur_state = false;
1076 } else {
1077 reg = PIPECONF(cpu_transcoder);
1078 val = I915_READ(reg);
1079 cur_state = !!(val & PIPECONF_ENABLE);
1080 }
1081
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001082 WARN(cur_state != state,
1083 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001084 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001085}
1086
Chris Wilson931872f2012-01-16 23:01:13 +00001087static void assert_plane(struct drm_i915_private *dev_priv,
1088 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001089{
1090 int reg;
1091 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001092 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001093
1094 reg = DSPCNTR(plane);
1095 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001096 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1097 WARN(cur_state != state,
1098 "plane %c assertion failure (expected %s, current %s)\n",
1099 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001100}
1101
Chris Wilson931872f2012-01-16 23:01:13 +00001102#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1103#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1104
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1106 enum pipe pipe)
1107{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001108 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001109 int reg, i;
1110 u32 val;
1111 int cur_pipe;
1112
Ville Syrjälä653e1022013-06-04 13:49:05 +03001113 /* Primary planes are fixed to pipes on gen4+ */
1114 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001115 reg = DSPCNTR(pipe);
1116 val = I915_READ(reg);
1117 WARN((val & DISPLAY_PLANE_ENABLE),
1118 "plane %c assertion failure, should be disabled but not\n",
1119 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001120 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001121 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001122
Jesse Barnesb24e7172011-01-04 15:09:30 -08001123 /* Need to check both planes against the pipe */
Ville Syrjälä653e1022013-06-04 13:49:05 +03001124 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001125 reg = DSPCNTR(i);
1126 val = I915_READ(reg);
1127 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1128 DISPPLANE_SEL_PIPE_SHIFT;
1129 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001130 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1131 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001132 }
1133}
1134
Jesse Barnes19332d72013-03-28 09:55:38 -07001135static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1136 enum pipe pipe)
1137{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001138 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001139 int reg, i;
1140 u32 val;
1141
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001142 if (IS_VALLEYVIEW(dev)) {
1143 for (i = 0; i < dev_priv->num_plane; i++) {
1144 reg = SPCNTR(pipe, i);
1145 val = I915_READ(reg);
1146 WARN((val & SP_ENABLE),
1147 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1148 sprite_name(pipe, i), pipe_name(pipe));
1149 }
1150 } else if (INTEL_INFO(dev)->gen >= 7) {
1151 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001152 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001153 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001154 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001155 plane_name(pipe), pipe_name(pipe));
1156 } else if (INTEL_INFO(dev)->gen >= 5) {
1157 reg = DVSCNTR(pipe);
1158 val = I915_READ(reg);
1159 WARN((val & DVS_ENABLE),
1160 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1161 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001162 }
1163}
1164
Jesse Barnes92f25842011-01-04 15:09:34 -08001165static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1166{
1167 u32 val;
1168 bool enabled;
1169
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001170 if (HAS_PCH_LPT(dev_priv->dev)) {
1171 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1172 return;
1173 }
1174
Jesse Barnes92f25842011-01-04 15:09:34 -08001175 val = I915_READ(PCH_DREF_CONTROL);
1176 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1177 DREF_SUPERSPREAD_SOURCE_MASK));
1178 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1179}
1180
Daniel Vetterab9412b2013-05-03 11:49:46 +02001181static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1182 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001183{
1184 int reg;
1185 u32 val;
1186 bool enabled;
1187
Daniel Vetterab9412b2013-05-03 11:49:46 +02001188 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001189 val = I915_READ(reg);
1190 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001191 WARN(enabled,
1192 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1193 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001194}
1195
Keith Packard4e634382011-08-06 10:39:45 -07001196static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1197 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001198{
1199 if ((val & DP_PORT_EN) == 0)
1200 return false;
1201
1202 if (HAS_PCH_CPT(dev_priv->dev)) {
1203 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1204 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1205 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1206 return false;
1207 } else {
1208 if ((val & DP_PIPE_MASK) != (pipe << 30))
1209 return false;
1210 }
1211 return true;
1212}
1213
Keith Packard1519b992011-08-06 10:35:34 -07001214static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1215 enum pipe pipe, u32 val)
1216{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001217 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001218 return false;
1219
1220 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001221 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001222 return false;
1223 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001224 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001225 return false;
1226 }
1227 return true;
1228}
1229
1230static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe, u32 val)
1232{
1233 if ((val & LVDS_PORT_EN) == 0)
1234 return false;
1235
1236 if (HAS_PCH_CPT(dev_priv->dev)) {
1237 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1238 return false;
1239 } else {
1240 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1241 return false;
1242 }
1243 return true;
1244}
1245
1246static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1247 enum pipe pipe, u32 val)
1248{
1249 if ((val & ADPA_DAC_ENABLE) == 0)
1250 return false;
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1253 return false;
1254 } else {
1255 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1256 return false;
1257 }
1258 return true;
1259}
1260
Jesse Barnes291906f2011-02-02 12:28:03 -08001261static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001262 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001263{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001264 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001265 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001266 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001267 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001268
Daniel Vetter75c5da22012-09-10 21:58:29 +02001269 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1270 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001271 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001272}
1273
1274static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1275 enum pipe pipe, int reg)
1276{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001277 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001278 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001279 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001280 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001281
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001282 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001283 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001284 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001285}
1286
1287static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1288 enum pipe pipe)
1289{
1290 int reg;
1291 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001292
Keith Packardf0575e92011-07-25 22:12:43 -07001293 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1294 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1295 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001296
1297 reg = PCH_ADPA;
1298 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001299 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001300 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001301 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001302
1303 reg = PCH_LVDS;
1304 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001305 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001306 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001307 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001308
Paulo Zanonie2debe92013-02-18 19:00:27 -03001309 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1310 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1311 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001312}
1313
Jesse Barnesb24e7172011-01-04 15:09:30 -08001314/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001315 * intel_enable_pll - enable a PLL
1316 * @dev_priv: i915 private structure
1317 * @pipe: pipe PLL to enable
1318 *
1319 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1320 * make sure the PLL reg is writable first though, since the panel write
1321 * protect mechanism may be enabled.
1322 *
1323 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001324 *
1325 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001326 */
1327static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1328{
1329 int reg;
1330 u32 val;
1331
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001332 assert_pipe_disabled(dev_priv, pipe);
1333
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001334 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001335 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001336
1337 /* PLL is protected by panel, make sure we can write it */
1338 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1339 assert_panel_unlocked(dev_priv, pipe);
1340
1341 reg = DPLL(pipe);
1342 val = I915_READ(reg);
1343 val |= DPLL_VCO_ENABLE;
1344
1345 /* We do this three times for luck */
1346 I915_WRITE(reg, val);
1347 POSTING_READ(reg);
1348 udelay(150); /* wait for warmup */
1349 I915_WRITE(reg, val);
1350 POSTING_READ(reg);
1351 udelay(150); /* wait for warmup */
1352 I915_WRITE(reg, val);
1353 POSTING_READ(reg);
1354 udelay(150); /* wait for warmup */
1355}
1356
1357/**
1358 * intel_disable_pll - disable a PLL
1359 * @dev_priv: i915 private structure
1360 * @pipe: pipe PLL to disable
1361 *
1362 * Disable the PLL for @pipe, making sure the pipe is off first.
1363 *
1364 * Note! This is for pre-ILK only.
1365 */
1366static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1367{
1368 int reg;
1369 u32 val;
1370
1371 /* Don't disable pipe A or pipe A PLLs if needed */
1372 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1373 return;
1374
1375 /* Make sure the pipe isn't still relying on us */
1376 assert_pipe_disabled(dev_priv, pipe);
1377
1378 reg = DPLL(pipe);
1379 val = I915_READ(reg);
1380 val &= ~DPLL_VCO_ENABLE;
1381 I915_WRITE(reg, val);
1382 POSTING_READ(reg);
1383}
1384
Jesse Barnes89b667f2013-04-18 14:51:36 -07001385void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1386{
1387 u32 port_mask;
1388
1389 if (!port)
1390 port_mask = DPLL_PORTB_READY_MASK;
1391 else
1392 port_mask = DPLL_PORTC_READY_MASK;
1393
1394 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1395 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1396 'B' + port, I915_READ(DPLL(0)));
1397}
1398
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001399/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001400 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001401 * @dev_priv: i915 private structure
1402 * @pipe: pipe PLL to enable
1403 *
1404 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1405 * drives the transcoder clock.
1406 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001407static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001408{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001409 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001410 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001411 int reg;
1412 u32 val;
1413
Chris Wilson48da64a2012-05-13 20:16:12 +01001414 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001415 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001416 pll = intel_crtc->pch_pll;
1417 if (pll == NULL)
1418 return;
1419
1420 if (WARN_ON(pll->refcount == 0))
1421 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001422
1423 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1424 pll->pll_reg, pll->active, pll->on,
1425 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001426
1427 /* PCH refclock must be enabled first */
1428 assert_pch_refclk_enabled(dev_priv);
1429
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001430 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001431 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001432 return;
1433 }
1434
1435 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1436
1437 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001438 val = I915_READ(reg);
1439 val |= DPLL_VCO_ENABLE;
1440 I915_WRITE(reg, val);
1441 POSTING_READ(reg);
1442 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001443
1444 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001445}
1446
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001447static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001448{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001449 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1450 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001451 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001452 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001453
Jesse Barnes92f25842011-01-04 15:09:34 -08001454 /* PCH only available on ILK+ */
1455 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001456 if (pll == NULL)
1457 return;
1458
Chris Wilson48da64a2012-05-13 20:16:12 +01001459 if (WARN_ON(pll->refcount == 0))
1460 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001461
1462 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1463 pll->pll_reg, pll->active, pll->on,
1464 intel_crtc->base.base.id);
1465
Chris Wilson48da64a2012-05-13 20:16:12 +01001466 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001467 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001468 return;
1469 }
1470
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001471 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001472 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001473 return;
1474 }
1475
1476 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001477
1478 /* Make sure transcoder isn't still depending on us */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001479 assert_pch_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001480
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001481 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001482 val = I915_READ(reg);
1483 val &= ~DPLL_VCO_ENABLE;
1484 I915_WRITE(reg, val);
1485 POSTING_READ(reg);
1486 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001487
1488 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001489}
1490
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001491static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1492 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001493{
Daniel Vetter23670b322012-11-01 09:15:30 +01001494 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001495 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001496 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001497
1498 /* PCH only available on ILK+ */
1499 BUG_ON(dev_priv->info->gen < 5);
1500
1501 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001502 assert_pch_pll_enabled(dev_priv,
1503 to_intel_crtc(crtc)->pch_pll,
1504 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001505
1506 /* FDI must be feeding us bits for PCH ports */
1507 assert_fdi_tx_enabled(dev_priv, pipe);
1508 assert_fdi_rx_enabled(dev_priv, pipe);
1509
Daniel Vetter23670b322012-11-01 09:15:30 +01001510 if (HAS_PCH_CPT(dev)) {
1511 /* Workaround: Set the timing override bit before enabling the
1512 * pch transcoder. */
1513 reg = TRANS_CHICKEN2(pipe);
1514 val = I915_READ(reg);
1515 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1516 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001517 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001518
Daniel Vetterab9412b2013-05-03 11:49:46 +02001519 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001520 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001521 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001522
1523 if (HAS_PCH_IBX(dev_priv->dev)) {
1524 /*
1525 * make the BPC in transcoder be consistent with
1526 * that in pipeconf reg.
1527 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001528 val &= ~PIPECONF_BPC_MASK;
1529 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001530 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001531
1532 val &= ~TRANS_INTERLACE_MASK;
1533 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001534 if (HAS_PCH_IBX(dev_priv->dev) &&
1535 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1536 val |= TRANS_LEGACY_INTERLACED_ILK;
1537 else
1538 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001539 else
1540 val |= TRANS_PROGRESSIVE;
1541
Jesse Barnes040484a2011-01-03 12:14:26 -08001542 I915_WRITE(reg, val | TRANS_ENABLE);
1543 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001544 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001545}
1546
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001547static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001548 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001549{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001550 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001551
1552 /* PCH only available on ILK+ */
1553 BUG_ON(dev_priv->info->gen < 5);
1554
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001555 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001556 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001557 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001558
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001559 /* Workaround: set timing override bit. */
1560 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001561 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001562 I915_WRITE(_TRANSA_CHICKEN2, val);
1563
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001564 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001565 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001566
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001567 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1568 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001569 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001570 else
1571 val |= TRANS_PROGRESSIVE;
1572
Daniel Vetterab9412b2013-05-03 11:49:46 +02001573 I915_WRITE(LPT_TRANSCONF, val);
1574 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001575 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001576}
1577
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001578static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1579 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001580{
Daniel Vetter23670b322012-11-01 09:15:30 +01001581 struct drm_device *dev = dev_priv->dev;
1582 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001583
1584 /* FDI relies on the transcoder */
1585 assert_fdi_tx_disabled(dev_priv, pipe);
1586 assert_fdi_rx_disabled(dev_priv, pipe);
1587
Jesse Barnes291906f2011-02-02 12:28:03 -08001588 /* Ports must be off as well */
1589 assert_pch_ports_disabled(dev_priv, pipe);
1590
Daniel Vetterab9412b2013-05-03 11:49:46 +02001591 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001592 val = I915_READ(reg);
1593 val &= ~TRANS_ENABLE;
1594 I915_WRITE(reg, val);
1595 /* wait for PCH transcoder off, transcoder state */
1596 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001597 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001598
1599 if (!HAS_PCH_IBX(dev)) {
1600 /* Workaround: Clear the timing override chicken bit again. */
1601 reg = TRANS_CHICKEN2(pipe);
1602 val = I915_READ(reg);
1603 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1604 I915_WRITE(reg, val);
1605 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001606}
1607
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001608static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001609{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001610 u32 val;
1611
Daniel Vetterab9412b2013-05-03 11:49:46 +02001612 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001613 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001614 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001615 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001616 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001617 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001618
1619 /* Workaround: clear timing override bit. */
1620 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001621 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001622 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001623}
1624
1625/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001626 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001627 * @dev_priv: i915 private structure
1628 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001629 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001630 *
1631 * Enable @pipe, making sure that various hardware specific requirements
1632 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1633 *
1634 * @pipe should be %PIPE_A or %PIPE_B.
1635 *
1636 * Will wait until the pipe is actually running (i.e. first vblank) before
1637 * returning.
1638 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001639static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1640 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001641{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001642 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1643 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001644 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001645 int reg;
1646 u32 val;
1647
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001648 assert_planes_disabled(dev_priv, pipe);
1649 assert_sprites_disabled(dev_priv, pipe);
1650
Paulo Zanoni681e5812012-12-06 11:12:38 -02001651 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001652 pch_transcoder = TRANSCODER_A;
1653 else
1654 pch_transcoder = pipe;
1655
Jesse Barnesb24e7172011-01-04 15:09:30 -08001656 /*
1657 * A pipe without a PLL won't actually be able to drive bits from
1658 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1659 * need the check.
1660 */
1661 if (!HAS_PCH_SPLIT(dev_priv->dev))
1662 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001663 else {
1664 if (pch_port) {
1665 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001666 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001667 assert_fdi_tx_pll_enabled(dev_priv,
1668 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001669 }
1670 /* FIXME: assert CPU port conditions for SNB+ */
1671 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001672
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001673 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001674 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001675 if (val & PIPECONF_ENABLE)
1676 return;
1677
1678 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001679 intel_wait_for_vblank(dev_priv->dev, pipe);
1680}
1681
1682/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001683 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001684 * @dev_priv: i915 private structure
1685 * @pipe: pipe to disable
1686 *
1687 * Disable @pipe, making sure that various hardware specific requirements
1688 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1689 *
1690 * @pipe should be %PIPE_A or %PIPE_B.
1691 *
1692 * Will wait until the pipe has shut down before returning.
1693 */
1694static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1695 enum pipe pipe)
1696{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001697 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1698 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001699 int reg;
1700 u32 val;
1701
1702 /*
1703 * Make sure planes won't keep trying to pump pixels to us,
1704 * or we might hang the display.
1705 */
1706 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001707 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001708
1709 /* Don't disable pipe A or pipe A PLLs if needed */
1710 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1711 return;
1712
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001713 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001714 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001715 if ((val & PIPECONF_ENABLE) == 0)
1716 return;
1717
1718 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001719 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1720}
1721
Keith Packardd74362c2011-07-28 14:47:14 -07001722/*
1723 * Plane regs are double buffered, going from enabled->disabled needs a
1724 * trigger in order to latch. The display address reg provides this.
1725 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001726void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001727 enum plane plane)
1728{
Damien Lespiau14f86142012-10-29 15:24:49 +00001729 if (dev_priv->info->gen >= 4)
1730 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1731 else
1732 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001733}
1734
Jesse Barnesb24e7172011-01-04 15:09:30 -08001735/**
1736 * intel_enable_plane - enable a display plane on a given pipe
1737 * @dev_priv: i915 private structure
1738 * @plane: plane to enable
1739 * @pipe: pipe being fed
1740 *
1741 * Enable @plane on @pipe, making sure that @pipe is running first.
1742 */
1743static void intel_enable_plane(struct drm_i915_private *dev_priv,
1744 enum plane plane, enum pipe pipe)
1745{
1746 int reg;
1747 u32 val;
1748
1749 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1750 assert_pipe_enabled(dev_priv, pipe);
1751
1752 reg = DSPCNTR(plane);
1753 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001754 if (val & DISPLAY_PLANE_ENABLE)
1755 return;
1756
1757 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001758 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001759 intel_wait_for_vblank(dev_priv->dev, pipe);
1760}
1761
Jesse Barnesb24e7172011-01-04 15:09:30 -08001762/**
1763 * intel_disable_plane - disable a display plane
1764 * @dev_priv: i915 private structure
1765 * @plane: plane to disable
1766 * @pipe: pipe consuming the data
1767 *
1768 * Disable @plane; should be an independent operation.
1769 */
1770static void intel_disable_plane(struct drm_i915_private *dev_priv,
1771 enum plane plane, enum pipe pipe)
1772{
1773 int reg;
1774 u32 val;
1775
1776 reg = DSPCNTR(plane);
1777 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001778 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1779 return;
1780
1781 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001782 intel_flush_display_plane(dev_priv, plane);
1783 intel_wait_for_vblank(dev_priv->dev, pipe);
1784}
1785
Chris Wilson693db182013-03-05 14:52:39 +00001786static bool need_vtd_wa(struct drm_device *dev)
1787{
1788#ifdef CONFIG_INTEL_IOMMU
1789 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1790 return true;
1791#endif
1792 return false;
1793}
1794
Chris Wilson127bd2a2010-07-23 23:32:05 +01001795int
Chris Wilson48b956c2010-09-14 12:50:34 +01001796intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001797 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001798 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001799{
Chris Wilsonce453d82011-02-21 14:43:56 +00001800 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001801 u32 alignment;
1802 int ret;
1803
Chris Wilson05394f32010-11-08 19:18:58 +00001804 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001805 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001806 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1807 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001808 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001809 alignment = 4 * 1024;
1810 else
1811 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001812 break;
1813 case I915_TILING_X:
1814 /* pin() will align the object as required by fence */
1815 alignment = 0;
1816 break;
1817 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001818 /* Despite that we check this in framebuffer_init userspace can
1819 * screw us over and change the tiling after the fact. Only
1820 * pinned buffers can't change their tiling. */
1821 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001822 return -EINVAL;
1823 default:
1824 BUG();
1825 }
1826
Chris Wilson693db182013-03-05 14:52:39 +00001827 /* Note that the w/a also requires 64 PTE of padding following the
1828 * bo. We currently fill all unused PTE with the shadow page and so
1829 * we should always have valid PTE following the scanout preventing
1830 * the VT-d warning.
1831 */
1832 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1833 alignment = 256 * 1024;
1834
Chris Wilsonce453d82011-02-21 14:43:56 +00001835 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001836 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001837 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001838 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001839
1840 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1841 * fence, whereas 965+ only requires a fence if using
1842 * framebuffer compression. For simplicity, we always install
1843 * a fence as the cost is not that onerous.
1844 */
Chris Wilson06d98132012-04-17 15:31:24 +01001845 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001846 if (ret)
1847 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001848
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001849 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001850
Chris Wilsonce453d82011-02-21 14:43:56 +00001851 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001852 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001853
1854err_unpin:
1855 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001856err_interruptible:
1857 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001858 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001859}
1860
Chris Wilson1690e1e2011-12-14 13:57:08 +01001861void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1862{
1863 i915_gem_object_unpin_fence(obj);
1864 i915_gem_object_unpin(obj);
1865}
1866
Daniel Vetterc2c75132012-07-05 12:17:30 +02001867/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1868 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001869unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1870 unsigned int tiling_mode,
1871 unsigned int cpp,
1872 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001873{
Chris Wilsonbc752862013-02-21 20:04:31 +00001874 if (tiling_mode != I915_TILING_NONE) {
1875 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001876
Chris Wilsonbc752862013-02-21 20:04:31 +00001877 tile_rows = *y / 8;
1878 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001879
Chris Wilsonbc752862013-02-21 20:04:31 +00001880 tiles = *x / (512/cpp);
1881 *x %= 512/cpp;
1882
1883 return tile_rows * pitch * 8 + tiles * 4096;
1884 } else {
1885 unsigned int offset;
1886
1887 offset = *y * pitch + *x * cpp;
1888 *y = 0;
1889 *x = (offset & 4095) / cpp;
1890 return offset & -4096;
1891 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001892}
1893
Jesse Barnes17638cd2011-06-24 12:19:23 -07001894static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1895 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001896{
1897 struct drm_device *dev = crtc->dev;
1898 struct drm_i915_private *dev_priv = dev->dev_private;
1899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1900 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001901 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001902 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001903 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001904 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001905 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001906
1907 switch (plane) {
1908 case 0:
1909 case 1:
1910 break;
1911 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001912 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001913 return -EINVAL;
1914 }
1915
1916 intel_fb = to_intel_framebuffer(fb);
1917 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001918
Chris Wilson5eddb702010-09-11 13:48:45 +01001919 reg = DSPCNTR(plane);
1920 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001921 /* Mask out pixel format bits in case we change it */
1922 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001923 switch (fb->pixel_format) {
1924 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001925 dspcntr |= DISPPLANE_8BPP;
1926 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001927 case DRM_FORMAT_XRGB1555:
1928 case DRM_FORMAT_ARGB1555:
1929 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001930 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001931 case DRM_FORMAT_RGB565:
1932 dspcntr |= DISPPLANE_BGRX565;
1933 break;
1934 case DRM_FORMAT_XRGB8888:
1935 case DRM_FORMAT_ARGB8888:
1936 dspcntr |= DISPPLANE_BGRX888;
1937 break;
1938 case DRM_FORMAT_XBGR8888:
1939 case DRM_FORMAT_ABGR8888:
1940 dspcntr |= DISPPLANE_RGBX888;
1941 break;
1942 case DRM_FORMAT_XRGB2101010:
1943 case DRM_FORMAT_ARGB2101010:
1944 dspcntr |= DISPPLANE_BGRX101010;
1945 break;
1946 case DRM_FORMAT_XBGR2101010:
1947 case DRM_FORMAT_ABGR2101010:
1948 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001949 break;
1950 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001951 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001952 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001953
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001954 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001955 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001956 dspcntr |= DISPPLANE_TILED;
1957 else
1958 dspcntr &= ~DISPPLANE_TILED;
1959 }
1960
Chris Wilson5eddb702010-09-11 13:48:45 +01001961 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001962
Daniel Vettere506a0c2012-07-05 12:17:29 +02001963 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001964
Daniel Vetterc2c75132012-07-05 12:17:30 +02001965 if (INTEL_INFO(dev)->gen >= 4) {
1966 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00001967 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
1968 fb->bits_per_pixel / 8,
1969 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02001970 linear_offset -= intel_crtc->dspaddr_offset;
1971 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02001972 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001973 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02001974
1975 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
1976 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001977 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001978 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02001979 I915_MODIFY_DISPBASE(DSPSURF(plane),
1980 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001981 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02001982 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001983 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02001984 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001985 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001986
Jesse Barnes17638cd2011-06-24 12:19:23 -07001987 return 0;
1988}
1989
1990static int ironlake_update_plane(struct drm_crtc *crtc,
1991 struct drm_framebuffer *fb, int x, int y)
1992{
1993 struct drm_device *dev = crtc->dev;
1994 struct drm_i915_private *dev_priv = dev->dev_private;
1995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1996 struct intel_framebuffer *intel_fb;
1997 struct drm_i915_gem_object *obj;
1998 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001999 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002000 u32 dspcntr;
2001 u32 reg;
2002
2003 switch (plane) {
2004 case 0:
2005 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002006 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002007 break;
2008 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002009 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002010 return -EINVAL;
2011 }
2012
2013 intel_fb = to_intel_framebuffer(fb);
2014 obj = intel_fb->obj;
2015
2016 reg = DSPCNTR(plane);
2017 dspcntr = I915_READ(reg);
2018 /* Mask out pixel format bits in case we change it */
2019 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002020 switch (fb->pixel_format) {
2021 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002022 dspcntr |= DISPPLANE_8BPP;
2023 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002024 case DRM_FORMAT_RGB565:
2025 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002026 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002027 case DRM_FORMAT_XRGB8888:
2028 case DRM_FORMAT_ARGB8888:
2029 dspcntr |= DISPPLANE_BGRX888;
2030 break;
2031 case DRM_FORMAT_XBGR8888:
2032 case DRM_FORMAT_ABGR8888:
2033 dspcntr |= DISPPLANE_RGBX888;
2034 break;
2035 case DRM_FORMAT_XRGB2101010:
2036 case DRM_FORMAT_ARGB2101010:
2037 dspcntr |= DISPPLANE_BGRX101010;
2038 break;
2039 case DRM_FORMAT_XBGR2101010:
2040 case DRM_FORMAT_ABGR2101010:
2041 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002042 break;
2043 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002044 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002045 }
2046
2047 if (obj->tiling_mode != I915_TILING_NONE)
2048 dspcntr |= DISPPLANE_TILED;
2049 else
2050 dspcntr &= ~DISPPLANE_TILED;
2051
2052 /* must disable */
2053 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2054
2055 I915_WRITE(reg, dspcntr);
2056
Daniel Vettere506a0c2012-07-05 12:17:29 +02002057 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002058 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002059 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2060 fb->bits_per_pixel / 8,
2061 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002062 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002063
Daniel Vettere506a0c2012-07-05 12:17:29 +02002064 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2065 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002066 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002067 I915_MODIFY_DISPBASE(DSPSURF(plane),
2068 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002069 if (IS_HASWELL(dev)) {
2070 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2071 } else {
2072 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2073 I915_WRITE(DSPLINOFF(plane), linear_offset);
2074 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002075 POSTING_READ(reg);
2076
2077 return 0;
2078}
2079
2080/* Assume fb object is pinned & idle & fenced and just update base pointers */
2081static int
2082intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2083 int x, int y, enum mode_set_atomic state)
2084{
2085 struct drm_device *dev = crtc->dev;
2086 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002087
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002088 if (dev_priv->display.disable_fbc)
2089 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002090 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002091
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002092 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002093}
2094
Ville Syrjälä96a02912013-02-18 19:08:49 +02002095void intel_display_handle_reset(struct drm_device *dev)
2096{
2097 struct drm_i915_private *dev_priv = dev->dev_private;
2098 struct drm_crtc *crtc;
2099
2100 /*
2101 * Flips in the rings have been nuked by the reset,
2102 * so complete all pending flips so that user space
2103 * will get its events and not get stuck.
2104 *
2105 * Also update the base address of all primary
2106 * planes to the the last fb to make sure we're
2107 * showing the correct fb after a reset.
2108 *
2109 * Need to make two loops over the crtcs so that we
2110 * don't try to grab a crtc mutex before the
2111 * pending_flip_queue really got woken up.
2112 */
2113
2114 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2116 enum plane plane = intel_crtc->plane;
2117
2118 intel_prepare_page_flip(dev, plane);
2119 intel_finish_page_flip_plane(dev, plane);
2120 }
2121
2122 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2124
2125 mutex_lock(&crtc->mutex);
2126 if (intel_crtc->active)
2127 dev_priv->display.update_plane(crtc, crtc->fb,
2128 crtc->x, crtc->y);
2129 mutex_unlock(&crtc->mutex);
2130 }
2131}
2132
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002133static int
Chris Wilson14667a42012-04-03 17:58:35 +01002134intel_finish_fb(struct drm_framebuffer *old_fb)
2135{
2136 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2137 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2138 bool was_interruptible = dev_priv->mm.interruptible;
2139 int ret;
2140
Chris Wilson14667a42012-04-03 17:58:35 +01002141 /* Big Hammer, we also need to ensure that any pending
2142 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2143 * current scanout is retired before unpinning the old
2144 * framebuffer.
2145 *
2146 * This should only fail upon a hung GPU, in which case we
2147 * can safely continue.
2148 */
2149 dev_priv->mm.interruptible = false;
2150 ret = i915_gem_object_finish_gpu(obj);
2151 dev_priv->mm.interruptible = was_interruptible;
2152
2153 return ret;
2154}
2155
Ville Syrjälä198598d2012-10-31 17:50:24 +02002156static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2157{
2158 struct drm_device *dev = crtc->dev;
2159 struct drm_i915_master_private *master_priv;
2160 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2161
2162 if (!dev->primary->master)
2163 return;
2164
2165 master_priv = dev->primary->master->driver_priv;
2166 if (!master_priv->sarea_priv)
2167 return;
2168
2169 switch (intel_crtc->pipe) {
2170 case 0:
2171 master_priv->sarea_priv->pipeA_x = x;
2172 master_priv->sarea_priv->pipeA_y = y;
2173 break;
2174 case 1:
2175 master_priv->sarea_priv->pipeB_x = x;
2176 master_priv->sarea_priv->pipeB_y = y;
2177 break;
2178 default:
2179 break;
2180 }
2181}
2182
Chris Wilson14667a42012-04-03 17:58:35 +01002183static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002184intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002185 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002186{
2187 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002188 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002190 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002191 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002192
2193 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002194 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002195 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002196 return 0;
2197 }
2198
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002199 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002200 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2201 plane_name(intel_crtc->plane),
2202 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002203 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002204 }
2205
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002206 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002207 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002208 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002209 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002210 if (ret != 0) {
2211 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002212 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002213 return ret;
2214 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002215
Daniel Vetter94352cf2012-07-05 22:51:56 +02002216 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002217 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002218 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002219 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002220 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002221 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002222 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002223
Daniel Vetter94352cf2012-07-05 22:51:56 +02002224 old_fb = crtc->fb;
2225 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002226 crtc->x = x;
2227 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002228
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002229 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002230 if (intel_crtc->active && old_fb != fb)
2231 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002232 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002233 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002234
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002235 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002236 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002237
Ville Syrjälä198598d2012-10-31 17:50:24 +02002238 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002239
2240 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002241}
2242
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002243static void intel_fdi_normal_train(struct drm_crtc *crtc)
2244{
2245 struct drm_device *dev = crtc->dev;
2246 struct drm_i915_private *dev_priv = dev->dev_private;
2247 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2248 int pipe = intel_crtc->pipe;
2249 u32 reg, temp;
2250
2251 /* enable normal train */
2252 reg = FDI_TX_CTL(pipe);
2253 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002254 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002255 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2256 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002257 } else {
2258 temp &= ~FDI_LINK_TRAIN_NONE;
2259 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002260 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002261 I915_WRITE(reg, temp);
2262
2263 reg = FDI_RX_CTL(pipe);
2264 temp = I915_READ(reg);
2265 if (HAS_PCH_CPT(dev)) {
2266 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2267 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2268 } else {
2269 temp &= ~FDI_LINK_TRAIN_NONE;
2270 temp |= FDI_LINK_TRAIN_NONE;
2271 }
2272 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2273
2274 /* wait one idle pattern time */
2275 POSTING_READ(reg);
2276 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002277
2278 /* IVB wants error correction enabled */
2279 if (IS_IVYBRIDGE(dev))
2280 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2281 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002282}
2283
Daniel Vetter1e833f42013-02-19 22:31:57 +01002284static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2285{
2286 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2287}
2288
Daniel Vetter01a415f2012-10-27 15:58:40 +02002289static void ivb_modeset_global_resources(struct drm_device *dev)
2290{
2291 struct drm_i915_private *dev_priv = dev->dev_private;
2292 struct intel_crtc *pipe_B_crtc =
2293 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2294 struct intel_crtc *pipe_C_crtc =
2295 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2296 uint32_t temp;
2297
Daniel Vetter1e833f42013-02-19 22:31:57 +01002298 /*
2299 * When everything is off disable fdi C so that we could enable fdi B
2300 * with all lanes. Note that we don't care about enabled pipes without
2301 * an enabled pch encoder.
2302 */
2303 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2304 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002305 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2306 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2307
2308 temp = I915_READ(SOUTH_CHICKEN1);
2309 temp &= ~FDI_BC_BIFURCATION_SELECT;
2310 DRM_DEBUG_KMS("disabling fdi C rx\n");
2311 I915_WRITE(SOUTH_CHICKEN1, temp);
2312 }
2313}
2314
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002315/* The FDI link training functions for ILK/Ibexpeak. */
2316static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2317{
2318 struct drm_device *dev = crtc->dev;
2319 struct drm_i915_private *dev_priv = dev->dev_private;
2320 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2321 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002322 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002323 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002324
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002325 /* FDI needs bits from pipe & plane first */
2326 assert_pipe_enabled(dev_priv, pipe);
2327 assert_plane_enabled(dev_priv, plane);
2328
Adam Jacksone1a44742010-06-25 15:32:14 -04002329 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2330 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002331 reg = FDI_RX_IMR(pipe);
2332 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002333 temp &= ~FDI_RX_SYMBOL_LOCK;
2334 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002335 I915_WRITE(reg, temp);
2336 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002337 udelay(150);
2338
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002339 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002340 reg = FDI_TX_CTL(pipe);
2341 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002342 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2343 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002344 temp &= ~FDI_LINK_TRAIN_NONE;
2345 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002346 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002347
Chris Wilson5eddb702010-09-11 13:48:45 +01002348 reg = FDI_RX_CTL(pipe);
2349 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002350 temp &= ~FDI_LINK_TRAIN_NONE;
2351 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002352 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2353
2354 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002355 udelay(150);
2356
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002357 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002358 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2359 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2360 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002361
Chris Wilson5eddb702010-09-11 13:48:45 +01002362 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002363 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002364 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002365 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2366
2367 if ((temp & FDI_RX_BIT_LOCK)) {
2368 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002369 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002370 break;
2371 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002372 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002373 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002374 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002375
2376 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002377 reg = FDI_TX_CTL(pipe);
2378 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002379 temp &= ~FDI_LINK_TRAIN_NONE;
2380 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002381 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002382
Chris Wilson5eddb702010-09-11 13:48:45 +01002383 reg = FDI_RX_CTL(pipe);
2384 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002385 temp &= ~FDI_LINK_TRAIN_NONE;
2386 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002387 I915_WRITE(reg, temp);
2388
2389 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002390 udelay(150);
2391
Chris Wilson5eddb702010-09-11 13:48:45 +01002392 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002393 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002394 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2396
2397 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002398 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002399 DRM_DEBUG_KMS("FDI train 2 done.\n");
2400 break;
2401 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002402 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002403 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002404 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002405
2406 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002407
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002408}
2409
Akshay Joshi0206e352011-08-16 15:34:10 -04002410static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002411 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2412 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2413 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2414 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2415};
2416
2417/* The FDI link training functions for SNB/Cougarpoint. */
2418static void gen6_fdi_link_train(struct drm_crtc *crtc)
2419{
2420 struct drm_device *dev = crtc->dev;
2421 struct drm_i915_private *dev_priv = dev->dev_private;
2422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2423 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002424 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002425
Adam Jacksone1a44742010-06-25 15:32:14 -04002426 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2427 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 reg = FDI_RX_IMR(pipe);
2429 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002430 temp &= ~FDI_RX_SYMBOL_LOCK;
2431 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002432 I915_WRITE(reg, temp);
2433
2434 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002435 udelay(150);
2436
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002437 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002438 reg = FDI_TX_CTL(pipe);
2439 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002440 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2441 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002442 temp &= ~FDI_LINK_TRAIN_NONE;
2443 temp |= FDI_LINK_TRAIN_PATTERN_1;
2444 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2445 /* SNB-B */
2446 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002447 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002448
Daniel Vetterd74cf322012-10-26 10:58:13 +02002449 I915_WRITE(FDI_RX_MISC(pipe),
2450 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2451
Chris Wilson5eddb702010-09-11 13:48:45 +01002452 reg = FDI_RX_CTL(pipe);
2453 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002454 if (HAS_PCH_CPT(dev)) {
2455 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2456 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2457 } else {
2458 temp &= ~FDI_LINK_TRAIN_NONE;
2459 temp |= FDI_LINK_TRAIN_PATTERN_1;
2460 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002461 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2462
2463 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002464 udelay(150);
2465
Akshay Joshi0206e352011-08-16 15:34:10 -04002466 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002467 reg = FDI_TX_CTL(pipe);
2468 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002469 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2470 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002471 I915_WRITE(reg, temp);
2472
2473 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002474 udelay(500);
2475
Sean Paulfa37d392012-03-02 12:53:39 -05002476 for (retry = 0; retry < 5; retry++) {
2477 reg = FDI_RX_IIR(pipe);
2478 temp = I915_READ(reg);
2479 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2480 if (temp & FDI_RX_BIT_LOCK) {
2481 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2482 DRM_DEBUG_KMS("FDI train 1 done.\n");
2483 break;
2484 }
2485 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002486 }
Sean Paulfa37d392012-03-02 12:53:39 -05002487 if (retry < 5)
2488 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002489 }
2490 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002491 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002492
2493 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002494 reg = FDI_TX_CTL(pipe);
2495 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002496 temp &= ~FDI_LINK_TRAIN_NONE;
2497 temp |= FDI_LINK_TRAIN_PATTERN_2;
2498 if (IS_GEN6(dev)) {
2499 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2500 /* SNB-B */
2501 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2502 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002503 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002504
Chris Wilson5eddb702010-09-11 13:48:45 +01002505 reg = FDI_RX_CTL(pipe);
2506 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002507 if (HAS_PCH_CPT(dev)) {
2508 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2509 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2510 } else {
2511 temp &= ~FDI_LINK_TRAIN_NONE;
2512 temp |= FDI_LINK_TRAIN_PATTERN_2;
2513 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002514 I915_WRITE(reg, temp);
2515
2516 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002517 udelay(150);
2518
Akshay Joshi0206e352011-08-16 15:34:10 -04002519 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 reg = FDI_TX_CTL(pipe);
2521 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002522 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2523 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002524 I915_WRITE(reg, temp);
2525
2526 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002527 udelay(500);
2528
Sean Paulfa37d392012-03-02 12:53:39 -05002529 for (retry = 0; retry < 5; retry++) {
2530 reg = FDI_RX_IIR(pipe);
2531 temp = I915_READ(reg);
2532 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2533 if (temp & FDI_RX_SYMBOL_LOCK) {
2534 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2535 DRM_DEBUG_KMS("FDI train 2 done.\n");
2536 break;
2537 }
2538 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002539 }
Sean Paulfa37d392012-03-02 12:53:39 -05002540 if (retry < 5)
2541 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002542 }
2543 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002544 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002545
2546 DRM_DEBUG_KMS("FDI train done.\n");
2547}
2548
Jesse Barnes357555c2011-04-28 15:09:55 -07002549/* Manual link training for Ivy Bridge A0 parts */
2550static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2551{
2552 struct drm_device *dev = crtc->dev;
2553 struct drm_i915_private *dev_priv = dev->dev_private;
2554 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2555 int pipe = intel_crtc->pipe;
2556 u32 reg, temp, i;
2557
2558 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2559 for train result */
2560 reg = FDI_RX_IMR(pipe);
2561 temp = I915_READ(reg);
2562 temp &= ~FDI_RX_SYMBOL_LOCK;
2563 temp &= ~FDI_RX_BIT_LOCK;
2564 I915_WRITE(reg, temp);
2565
2566 POSTING_READ(reg);
2567 udelay(150);
2568
Daniel Vetter01a415f2012-10-27 15:58:40 +02002569 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2570 I915_READ(FDI_RX_IIR(pipe)));
2571
Jesse Barnes357555c2011-04-28 15:09:55 -07002572 /* enable CPU FDI TX and PCH FDI RX */
2573 reg = FDI_TX_CTL(pipe);
2574 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002575 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2576 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002577 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2578 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2579 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2580 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002581 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002582 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2583
Daniel Vetterd74cf322012-10-26 10:58:13 +02002584 I915_WRITE(FDI_RX_MISC(pipe),
2585 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2586
Jesse Barnes357555c2011-04-28 15:09:55 -07002587 reg = FDI_RX_CTL(pipe);
2588 temp = I915_READ(reg);
2589 temp &= ~FDI_LINK_TRAIN_AUTO;
2590 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2591 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002592 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002593 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2594
2595 POSTING_READ(reg);
2596 udelay(150);
2597
Akshay Joshi0206e352011-08-16 15:34:10 -04002598 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002599 reg = FDI_TX_CTL(pipe);
2600 temp = I915_READ(reg);
2601 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2602 temp |= snb_b_fdi_train_param[i];
2603 I915_WRITE(reg, temp);
2604
2605 POSTING_READ(reg);
2606 udelay(500);
2607
2608 reg = FDI_RX_IIR(pipe);
2609 temp = I915_READ(reg);
2610 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2611
2612 if (temp & FDI_RX_BIT_LOCK ||
2613 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2614 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002615 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002616 break;
2617 }
2618 }
2619 if (i == 4)
2620 DRM_ERROR("FDI train 1 fail!\n");
2621
2622 /* Train 2 */
2623 reg = FDI_TX_CTL(pipe);
2624 temp = I915_READ(reg);
2625 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2626 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2627 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2628 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2629 I915_WRITE(reg, temp);
2630
2631 reg = FDI_RX_CTL(pipe);
2632 temp = I915_READ(reg);
2633 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2634 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2635 I915_WRITE(reg, temp);
2636
2637 POSTING_READ(reg);
2638 udelay(150);
2639
Akshay Joshi0206e352011-08-16 15:34:10 -04002640 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002641 reg = FDI_TX_CTL(pipe);
2642 temp = I915_READ(reg);
2643 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2644 temp |= snb_b_fdi_train_param[i];
2645 I915_WRITE(reg, temp);
2646
2647 POSTING_READ(reg);
2648 udelay(500);
2649
2650 reg = FDI_RX_IIR(pipe);
2651 temp = I915_READ(reg);
2652 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2653
2654 if (temp & FDI_RX_SYMBOL_LOCK) {
2655 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002656 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002657 break;
2658 }
2659 }
2660 if (i == 4)
2661 DRM_ERROR("FDI train 2 fail!\n");
2662
2663 DRM_DEBUG_KMS("FDI train done.\n");
2664}
2665
Daniel Vetter88cefb62012-08-12 19:27:14 +02002666static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002667{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002668 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002669 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002670 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002671 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002672
Jesse Barnesc64e3112010-09-10 11:27:03 -07002673
Jesse Barnes0e23b992010-09-10 11:10:00 -07002674 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002675 reg = FDI_RX_CTL(pipe);
2676 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002677 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2678 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002679 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002680 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2681
2682 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002683 udelay(200);
2684
2685 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002686 temp = I915_READ(reg);
2687 I915_WRITE(reg, temp | FDI_PCDCLK);
2688
2689 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002690 udelay(200);
2691
Paulo Zanoni20749732012-11-23 15:30:38 -02002692 /* Enable CPU FDI TX PLL, always on for Ironlake */
2693 reg = FDI_TX_CTL(pipe);
2694 temp = I915_READ(reg);
2695 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2696 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002697
Paulo Zanoni20749732012-11-23 15:30:38 -02002698 POSTING_READ(reg);
2699 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002700 }
2701}
2702
Daniel Vetter88cefb62012-08-12 19:27:14 +02002703static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2704{
2705 struct drm_device *dev = intel_crtc->base.dev;
2706 struct drm_i915_private *dev_priv = dev->dev_private;
2707 int pipe = intel_crtc->pipe;
2708 u32 reg, temp;
2709
2710 /* Switch from PCDclk to Rawclk */
2711 reg = FDI_RX_CTL(pipe);
2712 temp = I915_READ(reg);
2713 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2714
2715 /* Disable CPU FDI TX PLL */
2716 reg = FDI_TX_CTL(pipe);
2717 temp = I915_READ(reg);
2718 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2719
2720 POSTING_READ(reg);
2721 udelay(100);
2722
2723 reg = FDI_RX_CTL(pipe);
2724 temp = I915_READ(reg);
2725 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2726
2727 /* Wait for the clocks to turn off. */
2728 POSTING_READ(reg);
2729 udelay(100);
2730}
2731
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002732static void ironlake_fdi_disable(struct drm_crtc *crtc)
2733{
2734 struct drm_device *dev = crtc->dev;
2735 struct drm_i915_private *dev_priv = dev->dev_private;
2736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2737 int pipe = intel_crtc->pipe;
2738 u32 reg, temp;
2739
2740 /* disable CPU FDI tx and PCH FDI rx */
2741 reg = FDI_TX_CTL(pipe);
2742 temp = I915_READ(reg);
2743 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2744 POSTING_READ(reg);
2745
2746 reg = FDI_RX_CTL(pipe);
2747 temp = I915_READ(reg);
2748 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002749 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002750 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2751
2752 POSTING_READ(reg);
2753 udelay(100);
2754
2755 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002756 if (HAS_PCH_IBX(dev)) {
2757 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002758 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002759
2760 /* still set train pattern 1 */
2761 reg = FDI_TX_CTL(pipe);
2762 temp = I915_READ(reg);
2763 temp &= ~FDI_LINK_TRAIN_NONE;
2764 temp |= FDI_LINK_TRAIN_PATTERN_1;
2765 I915_WRITE(reg, temp);
2766
2767 reg = FDI_RX_CTL(pipe);
2768 temp = I915_READ(reg);
2769 if (HAS_PCH_CPT(dev)) {
2770 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2771 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2772 } else {
2773 temp &= ~FDI_LINK_TRAIN_NONE;
2774 temp |= FDI_LINK_TRAIN_PATTERN_1;
2775 }
2776 /* BPC in FDI rx is consistent with that in PIPECONF */
2777 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002778 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002779 I915_WRITE(reg, temp);
2780
2781 POSTING_READ(reg);
2782 udelay(100);
2783}
2784
Chris Wilson5bb61642012-09-27 21:25:58 +01002785static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2786{
2787 struct drm_device *dev = crtc->dev;
2788 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002789 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002790 unsigned long flags;
2791 bool pending;
2792
Ville Syrjälä10d83732013-01-29 18:13:34 +02002793 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2794 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002795 return false;
2796
2797 spin_lock_irqsave(&dev->event_lock, flags);
2798 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2799 spin_unlock_irqrestore(&dev->event_lock, flags);
2800
2801 return pending;
2802}
2803
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002804static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2805{
Chris Wilson0f911282012-04-17 10:05:38 +01002806 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002807 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002808
2809 if (crtc->fb == NULL)
2810 return;
2811
Daniel Vetter2c10d572012-12-20 21:24:07 +01002812 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2813
Chris Wilson5bb61642012-09-27 21:25:58 +01002814 wait_event(dev_priv->pending_flip_queue,
2815 !intel_crtc_has_pending_flip(crtc));
2816
Chris Wilson0f911282012-04-17 10:05:38 +01002817 mutex_lock(&dev->struct_mutex);
2818 intel_finish_fb(crtc->fb);
2819 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002820}
2821
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002822/* Program iCLKIP clock to the desired frequency */
2823static void lpt_program_iclkip(struct drm_crtc *crtc)
2824{
2825 struct drm_device *dev = crtc->dev;
2826 struct drm_i915_private *dev_priv = dev->dev_private;
2827 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2828 u32 temp;
2829
Daniel Vetter09153002012-12-12 14:06:44 +01002830 mutex_lock(&dev_priv->dpio_lock);
2831
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002832 /* It is necessary to ungate the pixclk gate prior to programming
2833 * the divisors, and gate it back when it is done.
2834 */
2835 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2836
2837 /* Disable SSCCTL */
2838 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002839 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2840 SBI_SSCCTL_DISABLE,
2841 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002842
2843 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2844 if (crtc->mode.clock == 20000) {
2845 auxdiv = 1;
2846 divsel = 0x41;
2847 phaseinc = 0x20;
2848 } else {
2849 /* The iCLK virtual clock root frequency is in MHz,
2850 * but the crtc->mode.clock in in KHz. To get the divisors,
2851 * it is necessary to divide one by another, so we
2852 * convert the virtual clock precision to KHz here for higher
2853 * precision.
2854 */
2855 u32 iclk_virtual_root_freq = 172800 * 1000;
2856 u32 iclk_pi_range = 64;
2857 u32 desired_divisor, msb_divisor_value, pi_value;
2858
2859 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2860 msb_divisor_value = desired_divisor / iclk_pi_range;
2861 pi_value = desired_divisor % iclk_pi_range;
2862
2863 auxdiv = 0;
2864 divsel = msb_divisor_value - 2;
2865 phaseinc = pi_value;
2866 }
2867
2868 /* This should not happen with any sane values */
2869 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2870 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2871 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2872 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2873
2874 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2875 crtc->mode.clock,
2876 auxdiv,
2877 divsel,
2878 phasedir,
2879 phaseinc);
2880
2881 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002882 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002883 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2884 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2885 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2886 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2887 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2888 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002889 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002890
2891 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002892 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002893 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2894 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002895 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002896
2897 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002898 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002899 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002900 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002901
2902 /* Wait for initialization time */
2903 udelay(24);
2904
2905 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002906
2907 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002908}
2909
Daniel Vetter275f01b22013-05-03 11:49:47 +02002910static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2911 enum pipe pch_transcoder)
2912{
2913 struct drm_device *dev = crtc->base.dev;
2914 struct drm_i915_private *dev_priv = dev->dev_private;
2915 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2916
2917 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2918 I915_READ(HTOTAL(cpu_transcoder)));
2919 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2920 I915_READ(HBLANK(cpu_transcoder)));
2921 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2922 I915_READ(HSYNC(cpu_transcoder)));
2923
2924 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2925 I915_READ(VTOTAL(cpu_transcoder)));
2926 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2927 I915_READ(VBLANK(cpu_transcoder)));
2928 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2929 I915_READ(VSYNC(cpu_transcoder)));
2930 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2931 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2932}
2933
Jesse Barnesf67a5592011-01-05 10:31:48 -08002934/*
2935 * Enable PCH resources required for PCH ports:
2936 * - PCH PLLs
2937 * - FDI training & RX/TX
2938 * - update transcoder timings
2939 * - DP transcoding bits
2940 * - transcoder
2941 */
2942static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002943{
2944 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002945 struct drm_i915_private *dev_priv = dev->dev_private;
2946 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2947 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002948 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002949
Daniel Vetterab9412b2013-05-03 11:49:46 +02002950 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01002951
Daniel Vettercd986ab2012-10-26 10:58:12 +02002952 /* Write the TU size bits before fdi link training, so that error
2953 * detection works. */
2954 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2955 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2956
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002957 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002958 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002959
Daniel Vetter572deb32012-10-27 18:46:14 +02002960 /* XXX: pch pll's can be enabled any time before we enable the PCH
2961 * transcoder, and we actually should do this to not upset any PCH
2962 * transcoder that already use the clock when we share it.
2963 *
2964 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
2965 * unconditionally resets the pll - we need that to have the right LVDS
2966 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02002967 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01002968
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002969 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002970 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002971
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002972 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002973 switch (pipe) {
2974 default:
2975 case 0:
2976 temp |= TRANSA_DPLL_ENABLE;
2977 sel = TRANSA_DPLLB_SEL;
2978 break;
2979 case 1:
2980 temp |= TRANSB_DPLL_ENABLE;
2981 sel = TRANSB_DPLLB_SEL;
2982 break;
2983 case 2:
2984 temp |= TRANSC_DPLL_ENABLE;
2985 sel = TRANSC_DPLLB_SEL;
2986 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07002987 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002988 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
2989 temp |= sel;
2990 else
2991 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002992 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002993 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002994
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002995 /* set transcoder timing, panel must allow it */
2996 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02002997 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002998
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002999 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003000
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003001 /* For PCH DP, enable TRANS_DP_CTL */
3002 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003003 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3004 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003005 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003006 reg = TRANS_DP_CTL(pipe);
3007 temp = I915_READ(reg);
3008 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003009 TRANS_DP_SYNC_MASK |
3010 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003011 temp |= (TRANS_DP_OUTPUT_ENABLE |
3012 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003013 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003014
3015 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003016 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003017 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003018 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003019
3020 switch (intel_trans_dp_port_sel(crtc)) {
3021 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003022 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003023 break;
3024 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003025 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003026 break;
3027 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003028 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003029 break;
3030 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003031 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003032 }
3033
Chris Wilson5eddb702010-09-11 13:48:45 +01003034 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003035 }
3036
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003037 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003038}
3039
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003040static void lpt_pch_enable(struct drm_crtc *crtc)
3041{
3042 struct drm_device *dev = crtc->dev;
3043 struct drm_i915_private *dev_priv = dev->dev_private;
3044 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003045 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003046
Daniel Vetterab9412b2013-05-03 11:49:46 +02003047 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003048
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003049 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003050
Paulo Zanoni0540e482012-10-31 18:12:40 -02003051 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003052 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003053
Paulo Zanoni937bb612012-10-31 18:12:47 -02003054 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003055}
3056
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003057static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3058{
3059 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3060
3061 if (pll == NULL)
3062 return;
3063
3064 if (pll->refcount == 0) {
3065 WARN(1, "bad PCH PLL refcount\n");
3066 return;
3067 }
3068
3069 --pll->refcount;
3070 intel_crtc->pch_pll = NULL;
3071}
3072
3073static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3074{
3075 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3076 struct intel_pch_pll *pll;
3077 int i;
3078
3079 pll = intel_crtc->pch_pll;
3080 if (pll) {
3081 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3082 intel_crtc->base.base.id, pll->pll_reg);
3083 goto prepare;
3084 }
3085
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003086 if (HAS_PCH_IBX(dev_priv->dev)) {
3087 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3088 i = intel_crtc->pipe;
3089 pll = &dev_priv->pch_plls[i];
3090
3091 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3092 intel_crtc->base.base.id, pll->pll_reg);
3093
3094 goto found;
3095 }
3096
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003097 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3098 pll = &dev_priv->pch_plls[i];
3099
3100 /* Only want to check enabled timings first */
3101 if (pll->refcount == 0)
3102 continue;
3103
3104 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3105 fp == I915_READ(pll->fp0_reg)) {
3106 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3107 intel_crtc->base.base.id,
3108 pll->pll_reg, pll->refcount, pll->active);
3109
3110 goto found;
3111 }
3112 }
3113
3114 /* Ok no matching timings, maybe there's a free one? */
3115 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3116 pll = &dev_priv->pch_plls[i];
3117 if (pll->refcount == 0) {
3118 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3119 intel_crtc->base.base.id, pll->pll_reg);
3120 goto found;
3121 }
3122 }
3123
3124 return NULL;
3125
3126found:
3127 intel_crtc->pch_pll = pll;
3128 pll->refcount++;
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003129 DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(intel_crtc->pipe));
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003130prepare: /* separate function? */
3131 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003132
Chris Wilsone04c7352012-05-02 20:43:56 +01003133 /* Wait for the clocks to stabilize before rewriting the regs */
3134 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003135 POSTING_READ(pll->pll_reg);
3136 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003137
3138 I915_WRITE(pll->fp0_reg, fp);
3139 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003140 pll->on = false;
3141 return pll;
3142}
3143
Daniel Vettera1520312013-05-03 11:49:50 +02003144static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003145{
3146 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003147 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003148 u32 temp;
3149
3150 temp = I915_READ(dslreg);
3151 udelay(500);
3152 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003153 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003154 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003155 }
3156}
3157
Jesse Barnesb074cec2013-04-25 12:55:02 -07003158static void ironlake_pfit_enable(struct intel_crtc *crtc)
3159{
3160 struct drm_device *dev = crtc->base.dev;
3161 struct drm_i915_private *dev_priv = dev->dev_private;
3162 int pipe = crtc->pipe;
3163
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003164 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003165 /* Force use of hard-coded filter coefficients
3166 * as some pre-programmed values are broken,
3167 * e.g. x201.
3168 */
3169 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3170 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3171 PF_PIPE_SEL_IVB(pipe));
3172 else
3173 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3174 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3175 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3176 }
3177}
3178
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003179static void intel_enable_planes(struct drm_crtc *crtc)
3180{
3181 struct drm_device *dev = crtc->dev;
3182 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3183 struct intel_plane *intel_plane;
3184
3185 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3186 if (intel_plane->pipe == pipe)
3187 intel_plane_restore(&intel_plane->base);
3188}
3189
3190static void intel_disable_planes(struct drm_crtc *crtc)
3191{
3192 struct drm_device *dev = crtc->dev;
3193 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3194 struct intel_plane *intel_plane;
3195
3196 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3197 if (intel_plane->pipe == pipe)
3198 intel_plane_disable(&intel_plane->base);
3199}
3200
Jesse Barnesf67a5592011-01-05 10:31:48 -08003201static void ironlake_crtc_enable(struct drm_crtc *crtc)
3202{
3203 struct drm_device *dev = crtc->dev;
3204 struct drm_i915_private *dev_priv = dev->dev_private;
3205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003206 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003207 int pipe = intel_crtc->pipe;
3208 int plane = intel_crtc->plane;
3209 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003210
Daniel Vetter08a48462012-07-02 11:43:47 +02003211 WARN_ON(!crtc->enabled);
3212
Jesse Barnesf67a5592011-01-05 10:31:48 -08003213 if (intel_crtc->active)
3214 return;
3215
3216 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003217
3218 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3219 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3220
Jesse Barnesf67a5592011-01-05 10:31:48 -08003221 intel_update_watermarks(dev);
3222
3223 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3224 temp = I915_READ(PCH_LVDS);
3225 if ((temp & LVDS_PORT_EN) == 0)
3226 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3227 }
3228
Jesse Barnesf67a5592011-01-05 10:31:48 -08003229
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003230 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003231 /* Note: FDI PLL enabling _must_ be done before we enable the
3232 * cpu pipes, hence this is separate from all the other fdi/pch
3233 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003234 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003235 } else {
3236 assert_fdi_tx_disabled(dev_priv, pipe);
3237 assert_fdi_rx_disabled(dev_priv, pipe);
3238 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003239
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003240 for_each_encoder_on_crtc(dev, crtc, encoder)
3241 if (encoder->pre_enable)
3242 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003243
3244 /* Enable panel fitting for LVDS */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003245 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003246
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003247 /*
3248 * On ILK+ LUT must be loaded before the pipe is running but with
3249 * clocks enabled
3250 */
3251 intel_crtc_load_lut(crtc);
3252
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003253 intel_enable_pipe(dev_priv, pipe,
3254 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003255 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003256 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003257 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003258
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003259 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003260 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003261
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003262 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003263 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003264 mutex_unlock(&dev->struct_mutex);
3265
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003266 for_each_encoder_on_crtc(dev, crtc, encoder)
3267 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003268
3269 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003270 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003271
3272 /*
3273 * There seems to be a race in PCH platform hw (at least on some
3274 * outputs) where an enabled pipe still completes any pageflip right
3275 * away (as if the pipe is off) instead of waiting for vblank. As soon
3276 * as the first vblank happend, everything works as expected. Hence just
3277 * wait for one vblank before returning to avoid strange things
3278 * happening.
3279 */
3280 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003281}
3282
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003283/* IPS only exists on ULT machines and is tied to pipe A. */
3284static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3285{
3286 return IS_ULT(crtc->base.dev) && crtc->pipe == PIPE_A;
3287}
3288
3289static void hsw_enable_ips(struct intel_crtc *crtc)
3290{
3291 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3292
3293 if (!crtc->config.ips_enabled)
3294 return;
3295
3296 /* We can only enable IPS after we enable a plane and wait for a vblank.
3297 * We guarantee that the plane is enabled by calling intel_enable_ips
3298 * only after intel_enable_plane. And intel_enable_plane already waits
3299 * for a vblank, so all we need to do here is to enable the IPS bit. */
3300 assert_plane_enabled(dev_priv, crtc->plane);
3301 I915_WRITE(IPS_CTL, IPS_ENABLE);
3302}
3303
3304static void hsw_disable_ips(struct intel_crtc *crtc)
3305{
3306 struct drm_device *dev = crtc->base.dev;
3307 struct drm_i915_private *dev_priv = dev->dev_private;
3308
3309 if (!crtc->config.ips_enabled)
3310 return;
3311
3312 assert_plane_enabled(dev_priv, crtc->plane);
3313 I915_WRITE(IPS_CTL, 0);
3314
3315 /* We need to wait for a vblank before we can disable the plane. */
3316 intel_wait_for_vblank(dev, crtc->pipe);
3317}
3318
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003319static void haswell_crtc_enable(struct drm_crtc *crtc)
3320{
3321 struct drm_device *dev = crtc->dev;
3322 struct drm_i915_private *dev_priv = dev->dev_private;
3323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3324 struct intel_encoder *encoder;
3325 int pipe = intel_crtc->pipe;
3326 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003327
3328 WARN_ON(!crtc->enabled);
3329
3330 if (intel_crtc->active)
3331 return;
3332
3333 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003334
3335 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3336 if (intel_crtc->config.has_pch_encoder)
3337 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3338
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003339 intel_update_watermarks(dev);
3340
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003341 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003342 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003343
3344 for_each_encoder_on_crtc(dev, crtc, encoder)
3345 if (encoder->pre_enable)
3346 encoder->pre_enable(encoder);
3347
Paulo Zanoni1f544382012-10-24 11:32:00 -02003348 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003349
Paulo Zanoni1f544382012-10-24 11:32:00 -02003350 /* Enable panel fitting for eDP */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003351 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003352
3353 /*
3354 * On ILK+ LUT must be loaded before the pipe is running but with
3355 * clocks enabled
3356 */
3357 intel_crtc_load_lut(crtc);
3358
Paulo Zanoni1f544382012-10-24 11:32:00 -02003359 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003360 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003361
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003362 intel_enable_pipe(dev_priv, pipe,
3363 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003364 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003365 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003366 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003367
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003368 hsw_enable_ips(intel_crtc);
3369
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003370 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003371 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003372
3373 mutex_lock(&dev->struct_mutex);
3374 intel_update_fbc(dev);
3375 mutex_unlock(&dev->struct_mutex);
3376
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003377 for_each_encoder_on_crtc(dev, crtc, encoder)
3378 encoder->enable(encoder);
3379
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003380 /*
3381 * There seems to be a race in PCH platform hw (at least on some
3382 * outputs) where an enabled pipe still completes any pageflip right
3383 * away (as if the pipe is off) instead of waiting for vblank. As soon
3384 * as the first vblank happend, everything works as expected. Hence just
3385 * wait for one vblank before returning to avoid strange things
3386 * happening.
3387 */
3388 intel_wait_for_vblank(dev, intel_crtc->pipe);
3389}
3390
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003391static void ironlake_pfit_disable(struct intel_crtc *crtc)
3392{
3393 struct drm_device *dev = crtc->base.dev;
3394 struct drm_i915_private *dev_priv = dev->dev_private;
3395 int pipe = crtc->pipe;
3396
3397 /* To avoid upsetting the power well on haswell only disable the pfit if
3398 * it's in use. The hw state code will make sure we get this right. */
3399 if (crtc->config.pch_pfit.size) {
3400 I915_WRITE(PF_CTL(pipe), 0);
3401 I915_WRITE(PF_WIN_POS(pipe), 0);
3402 I915_WRITE(PF_WIN_SZ(pipe), 0);
3403 }
3404}
3405
Jesse Barnes6be4a602010-09-10 10:26:01 -07003406static void ironlake_crtc_disable(struct drm_crtc *crtc)
3407{
3408 struct drm_device *dev = crtc->dev;
3409 struct drm_i915_private *dev_priv = dev->dev_private;
3410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003411 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003412 int pipe = intel_crtc->pipe;
3413 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003414 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003415
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003416
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003417 if (!intel_crtc->active)
3418 return;
3419
Daniel Vetterea9d7582012-07-10 10:42:52 +02003420 for_each_encoder_on_crtc(dev, crtc, encoder)
3421 encoder->disable(encoder);
3422
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003423 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003424 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003425
Chris Wilson973d04f2011-07-08 12:22:37 +01003426 if (dev_priv->cfb_plane == plane)
3427 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003428
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003429 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003430 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003431 intel_disable_plane(dev_priv, plane, pipe);
3432
Paulo Zanoni86642812013-04-12 17:57:57 -03003433 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003434 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003435
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003436 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003437
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003438 for_each_encoder_on_crtc(dev, crtc, encoder)
3439 if (encoder->post_disable)
3440 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003441
Chris Wilson5eddb702010-09-11 13:48:45 +01003442 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003443
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003444 ironlake_disable_pch_transcoder(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03003445 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003446
3447 if (HAS_PCH_CPT(dev)) {
3448 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003449 reg = TRANS_DP_CTL(pipe);
3450 temp = I915_READ(reg);
3451 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003452 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003454
3455 /* disable DPLL_SEL */
3456 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003457 switch (pipe) {
3458 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003459 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003460 break;
3461 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003462 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003463 break;
3464 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003465 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003466 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003467 break;
3468 default:
3469 BUG(); /* wtf */
3470 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003471 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003472 }
3473
3474 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003475 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003476
Daniel Vetter88cefb62012-08-12 19:27:14 +02003477 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003478
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003479 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003480 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003481
3482 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003483 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003484 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003485}
3486
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003487static void haswell_crtc_disable(struct drm_crtc *crtc)
3488{
3489 struct drm_device *dev = crtc->dev;
3490 struct drm_i915_private *dev_priv = dev->dev_private;
3491 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3492 struct intel_encoder *encoder;
3493 int pipe = intel_crtc->pipe;
3494 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003495 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003496
3497 if (!intel_crtc->active)
3498 return;
3499
3500 for_each_encoder_on_crtc(dev, crtc, encoder)
3501 encoder->disable(encoder);
3502
3503 intel_crtc_wait_for_pending_flips(crtc);
3504 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003505
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003506 /* FBC must be disabled before disabling the plane on HSW. */
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003507 if (dev_priv->cfb_plane == plane)
3508 intel_disable_fbc(dev);
3509
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003510 hsw_disable_ips(intel_crtc);
3511
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003512 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003513 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003514 intel_disable_plane(dev_priv, plane, pipe);
3515
Paulo Zanoni86642812013-04-12 17:57:57 -03003516 if (intel_crtc->config.has_pch_encoder)
3517 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003518 intel_disable_pipe(dev_priv, pipe);
3519
Paulo Zanoniad80a812012-10-24 16:06:19 -02003520 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003521
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003522 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003523
Paulo Zanoni1f544382012-10-24 11:32:00 -02003524 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003525
3526 for_each_encoder_on_crtc(dev, crtc, encoder)
3527 if (encoder->post_disable)
3528 encoder->post_disable(encoder);
3529
Daniel Vetter88adfff2013-03-28 10:42:01 +01003530 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003531 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003532 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003533 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003534 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003535
3536 intel_crtc->active = false;
3537 intel_update_watermarks(dev);
3538
3539 mutex_lock(&dev->struct_mutex);
3540 intel_update_fbc(dev);
3541 mutex_unlock(&dev->struct_mutex);
3542}
3543
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003544static void ironlake_crtc_off(struct drm_crtc *crtc)
3545{
3546 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3547 intel_put_pch_pll(intel_crtc);
3548}
3549
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003550static void haswell_crtc_off(struct drm_crtc *crtc)
3551{
3552 intel_ddi_put_crtc_pll(crtc);
3553}
3554
Daniel Vetter02e792f2009-09-15 22:57:34 +02003555static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3556{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003557 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003558 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003559 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003560
Chris Wilson23f09ce2010-08-12 13:53:37 +01003561 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003562 dev_priv->mm.interruptible = false;
3563 (void) intel_overlay_switch_off(intel_crtc->overlay);
3564 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003565 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003566 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003567
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003568 /* Let userspace switch the overlay on again. In most cases userspace
3569 * has to recompute where to put it anyway.
3570 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003571}
3572
Egbert Eich61bc95c2013-03-04 09:24:38 -05003573/**
3574 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3575 * cursor plane briefly if not already running after enabling the display
3576 * plane.
3577 * This workaround avoids occasional blank screens when self refresh is
3578 * enabled.
3579 */
3580static void
3581g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3582{
3583 u32 cntl = I915_READ(CURCNTR(pipe));
3584
3585 if ((cntl & CURSOR_MODE) == 0) {
3586 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3587
3588 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3589 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3590 intel_wait_for_vblank(dev_priv->dev, pipe);
3591 I915_WRITE(CURCNTR(pipe), cntl);
3592 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3593 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3594 }
3595}
3596
Jesse Barnes2dd24552013-04-25 12:55:01 -07003597static void i9xx_pfit_enable(struct intel_crtc *crtc)
3598{
3599 struct drm_device *dev = crtc->base.dev;
3600 struct drm_i915_private *dev_priv = dev->dev_private;
3601 struct intel_crtc_config *pipe_config = &crtc->config;
3602
Daniel Vetter328d8e82013-05-08 10:36:31 +02003603 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003604 return;
3605
Daniel Vetterc0b03412013-05-28 12:05:54 +02003606 /*
3607 * The panel fitter should only be adjusted whilst the pipe is disabled,
3608 * according to register description and PRM.
3609 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003610 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3611 assert_pipe_disabled(dev_priv, crtc->pipe);
3612
Jesse Barnesb074cec2013-04-25 12:55:02 -07003613 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3614 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003615
3616 /* Border color in case we don't scale up to the full screen. Black by
3617 * default, change to something else for debugging. */
3618 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003619}
3620
Jesse Barnes89b667f2013-04-18 14:51:36 -07003621static void valleyview_crtc_enable(struct drm_crtc *crtc)
3622{
3623 struct drm_device *dev = crtc->dev;
3624 struct drm_i915_private *dev_priv = dev->dev_private;
3625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3626 struct intel_encoder *encoder;
3627 int pipe = intel_crtc->pipe;
3628 int plane = intel_crtc->plane;
3629
3630 WARN_ON(!crtc->enabled);
3631
3632 if (intel_crtc->active)
3633 return;
3634
3635 intel_crtc->active = true;
3636 intel_update_watermarks(dev);
3637
3638 mutex_lock(&dev_priv->dpio_lock);
3639
3640 for_each_encoder_on_crtc(dev, crtc, encoder)
3641 if (encoder->pre_pll_enable)
3642 encoder->pre_pll_enable(encoder);
3643
3644 intel_enable_pll(dev_priv, pipe);
3645
3646 for_each_encoder_on_crtc(dev, crtc, encoder)
3647 if (encoder->pre_enable)
3648 encoder->pre_enable(encoder);
3649
3650 /* VLV wants encoder enabling _before_ the pipe is up. */
3651 for_each_encoder_on_crtc(dev, crtc, encoder)
3652 encoder->enable(encoder);
3653
Jesse Barnes2dd24552013-04-25 12:55:01 -07003654 /* Enable panel fitting for eDP */
3655 i9xx_pfit_enable(intel_crtc);
3656
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003657 intel_crtc_load_lut(crtc);
3658
Jesse Barnes89b667f2013-04-18 14:51:36 -07003659 intel_enable_pipe(dev_priv, pipe, false);
3660 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003661 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003662 intel_crtc_update_cursor(crtc, true);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003663
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003664 intel_update_fbc(dev);
3665
Jesse Barnes89b667f2013-04-18 14:51:36 -07003666 mutex_unlock(&dev_priv->dpio_lock);
3667}
3668
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003669static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003670{
3671 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003672 struct drm_i915_private *dev_priv = dev->dev_private;
3673 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003674 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003675 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003676 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003677
Daniel Vetter08a48462012-07-02 11:43:47 +02003678 WARN_ON(!crtc->enabled);
3679
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003680 if (intel_crtc->active)
3681 return;
3682
3683 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003684 intel_update_watermarks(dev);
3685
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003686 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003687
3688 for_each_encoder_on_crtc(dev, crtc, encoder)
3689 if (encoder->pre_enable)
3690 encoder->pre_enable(encoder);
3691
Jesse Barnes2dd24552013-04-25 12:55:01 -07003692 /* Enable panel fitting for LVDS */
3693 i9xx_pfit_enable(intel_crtc);
3694
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003695 intel_crtc_load_lut(crtc);
3696
Jesse Barnes040484a2011-01-03 12:14:26 -08003697 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003698 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003699 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003700 intel_crtc_update_cursor(crtc, true);
Egbert Eich61bc95c2013-03-04 09:24:38 -05003701 if (IS_G4X(dev))
3702 g4x_fixup_plane(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003703
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003704 /* Give the overlay scaler a chance to enable if it's on this pipe */
3705 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003706
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003707 intel_update_fbc(dev);
3708
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003709 for_each_encoder_on_crtc(dev, crtc, encoder)
3710 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003711}
3712
Daniel Vetter87476d62013-04-11 16:29:06 +02003713static void i9xx_pfit_disable(struct intel_crtc *crtc)
3714{
3715 struct drm_device *dev = crtc->base.dev;
3716 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003717
3718 if (!crtc->config.gmch_pfit.control)
3719 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003720
3721 assert_pipe_disabled(dev_priv, crtc->pipe);
3722
Daniel Vetter328d8e82013-05-08 10:36:31 +02003723 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3724 I915_READ(PFIT_CONTROL));
3725 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003726}
3727
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003728static void i9xx_crtc_disable(struct drm_crtc *crtc)
3729{
3730 struct drm_device *dev = crtc->dev;
3731 struct drm_i915_private *dev_priv = dev->dev_private;
3732 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003733 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003734 int pipe = intel_crtc->pipe;
3735 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003736
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003737 if (!intel_crtc->active)
3738 return;
3739
Daniel Vetterea9d7582012-07-10 10:42:52 +02003740 for_each_encoder_on_crtc(dev, crtc, encoder)
3741 encoder->disable(encoder);
3742
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003743 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003744 intel_crtc_wait_for_pending_flips(crtc);
3745 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003746
Chris Wilson973d04f2011-07-08 12:22:37 +01003747 if (dev_priv->cfb_plane == plane)
3748 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003749
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003750 intel_crtc_dpms_overlay(intel_crtc, false);
3751 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003752 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003753 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003754
Jesse Barnesb24e7172011-01-04 15:09:30 -08003755 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003756
Daniel Vetter87476d62013-04-11 16:29:06 +02003757 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003758
Jesse Barnes89b667f2013-04-18 14:51:36 -07003759 for_each_encoder_on_crtc(dev, crtc, encoder)
3760 if (encoder->post_disable)
3761 encoder->post_disable(encoder);
3762
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003763 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003764
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003765 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003766 intel_update_fbc(dev);
3767 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003768}
3769
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003770static void i9xx_crtc_off(struct drm_crtc *crtc)
3771{
3772}
3773
Daniel Vetter976f8a22012-07-08 22:34:21 +02003774static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3775 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003776{
3777 struct drm_device *dev = crtc->dev;
3778 struct drm_i915_master_private *master_priv;
3779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3780 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003781
3782 if (!dev->primary->master)
3783 return;
3784
3785 master_priv = dev->primary->master->driver_priv;
3786 if (!master_priv->sarea_priv)
3787 return;
3788
Jesse Barnes79e53942008-11-07 14:24:08 -08003789 switch (pipe) {
3790 case 0:
3791 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3792 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3793 break;
3794 case 1:
3795 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3796 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3797 break;
3798 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003799 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003800 break;
3801 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003802}
3803
Daniel Vetter976f8a22012-07-08 22:34:21 +02003804/**
3805 * Sets the power management mode of the pipe and plane.
3806 */
3807void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003808{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003809 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003810 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003811 struct intel_encoder *intel_encoder;
3812 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003813
Daniel Vetter976f8a22012-07-08 22:34:21 +02003814 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3815 enable |= intel_encoder->connectors_active;
3816
3817 if (enable)
3818 dev_priv->display.crtc_enable(crtc);
3819 else
3820 dev_priv->display.crtc_disable(crtc);
3821
3822 intel_crtc_update_sarea(crtc, enable);
3823}
3824
Daniel Vetter976f8a22012-07-08 22:34:21 +02003825static void intel_crtc_disable(struct drm_crtc *crtc)
3826{
3827 struct drm_device *dev = crtc->dev;
3828 struct drm_connector *connector;
3829 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003831
3832 /* crtc should still be enabled when we disable it. */
3833 WARN_ON(!crtc->enabled);
3834
3835 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003836 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003837 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003838 dev_priv->display.off(crtc);
3839
Chris Wilson931872f2012-01-16 23:01:13 +00003840 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3841 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003842
3843 if (crtc->fb) {
3844 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003845 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003846 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003847 crtc->fb = NULL;
3848 }
3849
3850 /* Update computed state. */
3851 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3852 if (!connector->encoder || !connector->encoder->crtc)
3853 continue;
3854
3855 if (connector->encoder->crtc != crtc)
3856 continue;
3857
3858 connector->dpms = DRM_MODE_DPMS_OFF;
3859 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003860 }
3861}
3862
Daniel Vettera261b242012-07-26 19:21:47 +02003863void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003864{
Daniel Vettera261b242012-07-26 19:21:47 +02003865 struct drm_crtc *crtc;
3866
3867 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3868 if (crtc->enabled)
3869 intel_crtc_disable(crtc);
3870 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003871}
3872
Chris Wilsonea5b2132010-08-04 13:50:23 +01003873void intel_encoder_destroy(struct drm_encoder *encoder)
3874{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003875 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003876
Chris Wilsonea5b2132010-08-04 13:50:23 +01003877 drm_encoder_cleanup(encoder);
3878 kfree(intel_encoder);
3879}
3880
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003881/* Simple dpms helper for encodres with just one connector, no cloning and only
3882 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3883 * state of the entire output pipe. */
3884void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3885{
3886 if (mode == DRM_MODE_DPMS_ON) {
3887 encoder->connectors_active = true;
3888
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003889 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003890 } else {
3891 encoder->connectors_active = false;
3892
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003893 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003894 }
3895}
3896
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003897/* Cross check the actual hw state with our own modeset state tracking (and it's
3898 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003899static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003900{
3901 if (connector->get_hw_state(connector)) {
3902 struct intel_encoder *encoder = connector->encoder;
3903 struct drm_crtc *crtc;
3904 bool encoder_enabled;
3905 enum pipe pipe;
3906
3907 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3908 connector->base.base.id,
3909 drm_get_connector_name(&connector->base));
3910
3911 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3912 "wrong connector dpms state\n");
3913 WARN(connector->base.encoder != &encoder->base,
3914 "active connector not linked to encoder\n");
3915 WARN(!encoder->connectors_active,
3916 "encoder->connectors_active not set\n");
3917
3918 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3919 WARN(!encoder_enabled, "encoder not enabled\n");
3920 if (WARN_ON(!encoder->base.crtc))
3921 return;
3922
3923 crtc = encoder->base.crtc;
3924
3925 WARN(!crtc->enabled, "crtc not enabled\n");
3926 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3927 WARN(pipe != to_intel_crtc(crtc)->pipe,
3928 "encoder active on the wrong pipe\n");
3929 }
3930}
3931
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003932/* Even simpler default implementation, if there's really no special case to
3933 * consider. */
3934void intel_connector_dpms(struct drm_connector *connector, int mode)
3935{
3936 struct intel_encoder *encoder = intel_attached_encoder(connector);
3937
3938 /* All the simple cases only support two dpms states. */
3939 if (mode != DRM_MODE_DPMS_ON)
3940 mode = DRM_MODE_DPMS_OFF;
3941
3942 if (mode == connector->dpms)
3943 return;
3944
3945 connector->dpms = mode;
3946
3947 /* Only need to change hw state when actually enabled */
3948 if (encoder->base.crtc)
3949 intel_encoder_dpms(encoder, mode);
3950 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003951 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003952
Daniel Vetterb9805142012-08-31 17:37:33 +02003953 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003954}
3955
Daniel Vetterf0947c32012-07-02 13:10:34 +02003956/* Simple connector->get_hw_state implementation for encoders that support only
3957 * one connector and no cloning and hence the encoder state determines the state
3958 * of the connector. */
3959bool intel_connector_get_hw_state(struct intel_connector *connector)
3960{
Daniel Vetter24929352012-07-02 20:28:59 +02003961 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003962 struct intel_encoder *encoder = connector->encoder;
3963
3964 return encoder->get_hw_state(encoder, &pipe);
3965}
3966
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003967static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3968 struct intel_crtc_config *pipe_config)
3969{
3970 struct drm_i915_private *dev_priv = dev->dev_private;
3971 struct intel_crtc *pipe_B_crtc =
3972 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3973
3974 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3975 pipe_name(pipe), pipe_config->fdi_lanes);
3976 if (pipe_config->fdi_lanes > 4) {
3977 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
3978 pipe_name(pipe), pipe_config->fdi_lanes);
3979 return false;
3980 }
3981
3982 if (IS_HASWELL(dev)) {
3983 if (pipe_config->fdi_lanes > 2) {
3984 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
3985 pipe_config->fdi_lanes);
3986 return false;
3987 } else {
3988 return true;
3989 }
3990 }
3991
3992 if (INTEL_INFO(dev)->num_pipes == 2)
3993 return true;
3994
3995 /* Ivybridge 3 pipe is really complicated */
3996 switch (pipe) {
3997 case PIPE_A:
3998 return true;
3999 case PIPE_B:
4000 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4001 pipe_config->fdi_lanes > 2) {
4002 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4003 pipe_name(pipe), pipe_config->fdi_lanes);
4004 return false;
4005 }
4006 return true;
4007 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004008 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004009 pipe_B_crtc->config.fdi_lanes <= 2) {
4010 if (pipe_config->fdi_lanes > 2) {
4011 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4012 pipe_name(pipe), pipe_config->fdi_lanes);
4013 return false;
4014 }
4015 } else {
4016 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4017 return false;
4018 }
4019 return true;
4020 default:
4021 BUG();
4022 }
4023}
4024
Daniel Vettere29c22c2013-02-21 00:00:16 +01004025#define RETRY 1
4026static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4027 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004028{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004029 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004030 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004031 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004032 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004033
Daniel Vettere29c22c2013-02-21 00:00:16 +01004034retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004035 /* FDI is a binary signal running at ~2.7GHz, encoding
4036 * each output octet as 10 bits. The actual frequency
4037 * is stored as a divider into a 100MHz clock, and the
4038 * mode pixel clock is stored in units of 1KHz.
4039 * Hence the bw of each lane in terms of the mode signal
4040 * is:
4041 */
4042 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4043
Daniel Vetterff9a6752013-06-01 17:16:21 +02004044 fdi_dotclock = adjusted_mode->clock;
Daniel Vetteref1b4602013-06-01 17:17:04 +02004045 fdi_dotclock /= pipe_config->pixel_multiplier;
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004046
4047 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004048 pipe_config->pipe_bpp);
4049
4050 pipe_config->fdi_lanes = lane;
4051
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004052 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004053 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004054
Daniel Vettere29c22c2013-02-21 00:00:16 +01004055 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4056 intel_crtc->pipe, pipe_config);
4057 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4058 pipe_config->pipe_bpp -= 2*3;
4059 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4060 pipe_config->pipe_bpp);
4061 needs_recompute = true;
4062 pipe_config->bw_constrained = true;
4063
4064 goto retry;
4065 }
4066
4067 if (needs_recompute)
4068 return RETRY;
4069
4070 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004071}
4072
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004073static void hsw_compute_ips_config(struct intel_crtc *crtc,
4074 struct intel_crtc_config *pipe_config)
4075{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004076 pipe_config->ips_enabled = i915_enable_ips &&
4077 hsw_crtc_supports_ips(crtc) &&
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004078 pipe_config->pipe_bpp == 24;
4079}
4080
Daniel Vettere29c22c2013-02-21 00:00:16 +01004081static int intel_crtc_compute_config(struct drm_crtc *crtc,
4082 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004083{
Zhenyu Wang2c072452009-06-05 15:38:42 +08004084 struct drm_device *dev = crtc->dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004085 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004086 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson89749352010-09-12 18:25:19 +01004087
Eric Anholtbad720f2009-10-22 16:11:14 -07004088 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004089 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004090 if (pipe_config->requested_mode.clock * 3
4091 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004092 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004093 }
Chris Wilson89749352010-09-12 18:25:19 +01004094
Daniel Vetterf9bef082012-04-15 19:53:19 +02004095 /* All interlaced capable intel hw wants timings in frames. Note though
4096 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4097 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004098 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004099 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004100
Damien Lespiau8693a822013-05-03 18:48:11 +01004101 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4102 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004103 */
4104 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4105 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004106 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004107
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004108 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004109 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004110 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004111 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4112 * for lvds. */
4113 pipe_config->pipe_bpp = 8*3;
4114 }
4115
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004116 if (IS_HASWELL(dev))
4117 hsw_compute_ips_config(intel_crtc, pipe_config);
4118
Daniel Vetter877d48d2013-04-19 11:24:43 +02004119 if (pipe_config->has_pch_encoder)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004120 return ironlake_fdi_compute_config(intel_crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004121
Daniel Vettere29c22c2013-02-21 00:00:16 +01004122 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004123}
4124
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004125static int valleyview_get_display_clock_speed(struct drm_device *dev)
4126{
4127 return 400000; /* FIXME */
4128}
4129
Jesse Barnese70236a2009-09-21 10:42:27 -07004130static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004131{
Jesse Barnese70236a2009-09-21 10:42:27 -07004132 return 400000;
4133}
Jesse Barnes79e53942008-11-07 14:24:08 -08004134
Jesse Barnese70236a2009-09-21 10:42:27 -07004135static int i915_get_display_clock_speed(struct drm_device *dev)
4136{
4137 return 333000;
4138}
Jesse Barnes79e53942008-11-07 14:24:08 -08004139
Jesse Barnese70236a2009-09-21 10:42:27 -07004140static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4141{
4142 return 200000;
4143}
Jesse Barnes79e53942008-11-07 14:24:08 -08004144
Jesse Barnese70236a2009-09-21 10:42:27 -07004145static int i915gm_get_display_clock_speed(struct drm_device *dev)
4146{
4147 u16 gcfgc = 0;
4148
4149 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4150
4151 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004152 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004153 else {
4154 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4155 case GC_DISPLAY_CLOCK_333_MHZ:
4156 return 333000;
4157 default:
4158 case GC_DISPLAY_CLOCK_190_200_MHZ:
4159 return 190000;
4160 }
4161 }
4162}
Jesse Barnes79e53942008-11-07 14:24:08 -08004163
Jesse Barnese70236a2009-09-21 10:42:27 -07004164static int i865_get_display_clock_speed(struct drm_device *dev)
4165{
4166 return 266000;
4167}
4168
4169static int i855_get_display_clock_speed(struct drm_device *dev)
4170{
4171 u16 hpllcc = 0;
4172 /* Assume that the hardware is in the high speed state. This
4173 * should be the default.
4174 */
4175 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4176 case GC_CLOCK_133_200:
4177 case GC_CLOCK_100_200:
4178 return 200000;
4179 case GC_CLOCK_166_250:
4180 return 250000;
4181 case GC_CLOCK_100_133:
4182 return 133000;
4183 }
4184
4185 /* Shouldn't happen */
4186 return 0;
4187}
4188
4189static int i830_get_display_clock_speed(struct drm_device *dev)
4190{
4191 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004192}
4193
Zhenyu Wang2c072452009-06-05 15:38:42 +08004194static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004195intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004196{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004197 while (*num > DATA_LINK_M_N_MASK ||
4198 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004199 *num >>= 1;
4200 *den >>= 1;
4201 }
4202}
4203
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004204static void compute_m_n(unsigned int m, unsigned int n,
4205 uint32_t *ret_m, uint32_t *ret_n)
4206{
4207 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4208 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4209 intel_reduce_m_n_ratio(ret_m, ret_n);
4210}
4211
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004212void
4213intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4214 int pixel_clock, int link_clock,
4215 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004216{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004217 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004218
4219 compute_m_n(bits_per_pixel * pixel_clock,
4220 link_clock * nlanes * 8,
4221 &m_n->gmch_m, &m_n->gmch_n);
4222
4223 compute_m_n(pixel_clock, link_clock,
4224 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004225}
4226
Chris Wilsona7615032011-01-12 17:04:08 +00004227static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4228{
Keith Packard72bbe582011-09-26 16:09:45 -07004229 if (i915_panel_use_ssc >= 0)
4230 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004231 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004232 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004233}
4234
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004235static int vlv_get_refclk(struct drm_crtc *crtc)
4236{
4237 struct drm_device *dev = crtc->dev;
4238 struct drm_i915_private *dev_priv = dev->dev_private;
4239 int refclk = 27000; /* for DP & HDMI */
4240
4241 return 100000; /* only one validated so far */
4242
4243 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4244 refclk = 96000;
4245 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4246 if (intel_panel_use_ssc(dev_priv))
4247 refclk = 100000;
4248 else
4249 refclk = 96000;
4250 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4251 refclk = 100000;
4252 }
4253
4254 return refclk;
4255}
4256
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004257static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4258{
4259 struct drm_device *dev = crtc->dev;
4260 struct drm_i915_private *dev_priv = dev->dev_private;
4261 int refclk;
4262
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004263 if (IS_VALLEYVIEW(dev)) {
4264 refclk = vlv_get_refclk(crtc);
4265 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004266 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004267 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004268 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4269 refclk / 1000);
4270 } else if (!IS_GEN2(dev)) {
4271 refclk = 96000;
4272 } else {
4273 refclk = 48000;
4274 }
4275
4276 return refclk;
4277}
4278
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004279static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4280{
4281 return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
4282}
4283
4284static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4285{
4286 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4287}
4288
Daniel Vetterf47709a2013-03-28 10:42:02 +01004289static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004290 intel_clock_t *reduced_clock)
4291{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004292 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004293 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004294 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004295 u32 fp, fp2 = 0;
4296
4297 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004298 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004299 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004300 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004301 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004302 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004303 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004304 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004305 }
4306
4307 I915_WRITE(FP0(pipe), fp);
4308
Daniel Vetterf47709a2013-03-28 10:42:02 +01004309 crtc->lowfreq_avail = false;
4310 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004311 reduced_clock && i915_powersave) {
4312 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004313 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004314 } else {
4315 I915_WRITE(FP1(pipe), fp);
4316 }
4317}
4318
Jesse Barnes89b667f2013-04-18 14:51:36 -07004319static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4320{
4321 u32 reg_val;
4322
4323 /*
4324 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4325 * and set it to a reasonable value instead.
4326 */
Jani Nikulaae992582013-05-22 15:36:19 +03004327 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004328 reg_val &= 0xffffff00;
4329 reg_val |= 0x00000030;
Jani Nikulaae992582013-05-22 15:36:19 +03004330 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004331
Jani Nikulaae992582013-05-22 15:36:19 +03004332 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004333 reg_val &= 0x8cffffff;
4334 reg_val = 0x8c000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004335 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004336
Jani Nikulaae992582013-05-22 15:36:19 +03004337 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004338 reg_val &= 0xffffff00;
Jani Nikulaae992582013-05-22 15:36:19 +03004339 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004340
Jani Nikulaae992582013-05-22 15:36:19 +03004341 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004342 reg_val &= 0x00ffffff;
4343 reg_val |= 0xb0000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004344 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004345}
4346
Daniel Vetterb5518422013-05-03 11:49:48 +02004347static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4348 struct intel_link_m_n *m_n)
4349{
4350 struct drm_device *dev = crtc->base.dev;
4351 struct drm_i915_private *dev_priv = dev->dev_private;
4352 int pipe = crtc->pipe;
4353
Daniel Vettere3b95f12013-05-03 11:49:49 +02004354 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4355 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4356 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4357 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004358}
4359
4360static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4361 struct intel_link_m_n *m_n)
4362{
4363 struct drm_device *dev = crtc->base.dev;
4364 struct drm_i915_private *dev_priv = dev->dev_private;
4365 int pipe = crtc->pipe;
4366 enum transcoder transcoder = crtc->config.cpu_transcoder;
4367
4368 if (INTEL_INFO(dev)->gen >= 5) {
4369 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4370 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4371 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4372 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4373 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004374 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4375 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4376 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4377 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004378 }
4379}
4380
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004381static void intel_dp_set_m_n(struct intel_crtc *crtc)
4382{
4383 if (crtc->config.has_pch_encoder)
4384 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4385 else
4386 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4387}
4388
Daniel Vetterf47709a2013-03-28 10:42:02 +01004389static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004390{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004391 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004392 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004393 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004394 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004395 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004396 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004397 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004398 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004399
Daniel Vetter09153002012-12-12 14:06:44 +01004400 mutex_lock(&dev_priv->dpio_lock);
4401
Jesse Barnes89b667f2013-04-18 14:51:36 -07004402 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004403
Daniel Vetterf47709a2013-03-28 10:42:02 +01004404 bestn = crtc->config.dpll.n;
4405 bestm1 = crtc->config.dpll.m1;
4406 bestm2 = crtc->config.dpll.m2;
4407 bestp1 = crtc->config.dpll.p1;
4408 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004409
Jesse Barnes89b667f2013-04-18 14:51:36 -07004410 /* See eDP HDMI DPIO driver vbios notes doc */
4411
4412 /* PLL B needs special handling */
4413 if (pipe)
4414 vlv_pllb_recal_opamp(dev_priv);
4415
4416 /* Set up Tx target for periodic Rcomp update */
Jani Nikulaae992582013-05-22 15:36:19 +03004417 vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004418
4419 /* Disable target IRef on PLL */
Jani Nikulaae992582013-05-22 15:36:19 +03004420 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004421 reg_val &= 0x00ffffff;
Jani Nikulaae992582013-05-22 15:36:19 +03004422 vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004423
4424 /* Disable fast lock */
Jani Nikulaae992582013-05-22 15:36:19 +03004425 vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004426
4427 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004428 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4429 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4430 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004431 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004432
4433 /*
4434 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4435 * but we don't support that).
4436 * Note: don't use the DAC post divider as it seems unstable.
4437 */
4438 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jani Nikulaae992582013-05-22 15:36:19 +03004439 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004440
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004441 mdiv |= DPIO_ENABLE_CALIBRATION;
Jani Nikulaae992582013-05-22 15:36:19 +03004442 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004443
Jesse Barnes89b667f2013-04-18 14:51:36 -07004444 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004445 if (crtc->config.port_clock == 162000 ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004446 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Jani Nikulaae992582013-05-22 15:36:19 +03004447 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004448 0x005f0021);
4449 else
Jani Nikulaae992582013-05-22 15:36:19 +03004450 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004451 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004452
Jesse Barnes89b667f2013-04-18 14:51:36 -07004453 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4454 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4455 /* Use SSC source */
4456 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004457 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004458 0x0df40000);
4459 else
Jani Nikulaae992582013-05-22 15:36:19 +03004460 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004461 0x0df70000);
4462 } else { /* HDMI or VGA */
4463 /* Use bend source */
4464 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004465 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004466 0x0df70000);
4467 else
Jani Nikulaae992582013-05-22 15:36:19 +03004468 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004469 0x0df40000);
4470 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004471
Jani Nikulaae992582013-05-22 15:36:19 +03004472 coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004473 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4474 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4475 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4476 coreclk |= 0x01000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004477 vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004478
Jani Nikulaae992582013-05-22 15:36:19 +03004479 vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004480
4481 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4482 if (encoder->pre_pll_enable)
4483 encoder->pre_pll_enable(encoder);
4484
4485 /* Enable DPIO clock input */
4486 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4487 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4488 if (pipe)
4489 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004490
4491 dpll |= DPLL_VCO_ENABLE;
4492 I915_WRITE(DPLL(pipe), dpll);
4493 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004494 udelay(150);
4495
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004496 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4497 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4498
Daniel Vetteref1b4602013-06-01 17:17:04 +02004499 dpll_md = (crtc->config.pixel_multiplier - 1)
4500 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004501 I915_WRITE(DPLL_MD(pipe), dpll_md);
4502 POSTING_READ(DPLL_MD(pipe));
Daniel Vetterf47709a2013-03-28 10:42:02 +01004503
Jesse Barnes89b667f2013-04-18 14:51:36 -07004504 if (crtc->config.has_dp_encoder)
4505 intel_dp_set_m_n(crtc);
Daniel Vetter09153002012-12-12 14:06:44 +01004506
4507 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004508}
4509
Daniel Vetterf47709a2013-03-28 10:42:02 +01004510static void i9xx_update_pll(struct intel_crtc *crtc,
4511 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004512 int num_connectors)
4513{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004514 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004515 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004516 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004517 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004518 u32 dpll;
4519 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004520 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004521
Daniel Vetterf47709a2013-03-28 10:42:02 +01004522 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304523
Daniel Vetterf47709a2013-03-28 10:42:02 +01004524 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4525 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004526
4527 dpll = DPLL_VGA_MODE_DIS;
4528
Daniel Vetterf47709a2013-03-28 10:42:02 +01004529 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004530 dpll |= DPLLB_MODE_LVDS;
4531 else
4532 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004533
Daniel Vetteref1b4602013-06-01 17:17:04 +02004534 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004535 dpll |= (crtc->config.pixel_multiplier - 1)
4536 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004537 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004538
4539 if (is_sdvo)
4540 dpll |= DPLL_DVO_HIGH_SPEED;
4541
Daniel Vetterf47709a2013-03-28 10:42:02 +01004542 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004543 dpll |= DPLL_DVO_HIGH_SPEED;
4544
4545 /* compute bitmask from p1 value */
4546 if (IS_PINEVIEW(dev))
4547 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4548 else {
4549 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4550 if (IS_G4X(dev) && reduced_clock)
4551 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4552 }
4553 switch (clock->p2) {
4554 case 5:
4555 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4556 break;
4557 case 7:
4558 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4559 break;
4560 case 10:
4561 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4562 break;
4563 case 14:
4564 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4565 break;
4566 }
4567 if (INTEL_INFO(dev)->gen >= 4)
4568 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4569
Daniel Vetter09ede542013-04-30 14:01:45 +02004570 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004571 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004572 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004573 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4574 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4575 else
4576 dpll |= PLL_REF_INPUT_DREFCLK;
4577
4578 dpll |= DPLL_VCO_ENABLE;
4579 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4580 POSTING_READ(DPLL(pipe));
4581 udelay(150);
4582
Daniel Vetterf47709a2013-03-28 10:42:02 +01004583 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004584 if (encoder->pre_pll_enable)
4585 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004586
Daniel Vetterf47709a2013-03-28 10:42:02 +01004587 if (crtc->config.has_dp_encoder)
4588 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004589
4590 I915_WRITE(DPLL(pipe), dpll);
4591
4592 /* Wait for the clocks to stabilize. */
4593 POSTING_READ(DPLL(pipe));
4594 udelay(150);
4595
4596 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004597 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4598 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004599 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004600 } else {
4601 /* The pixel multiplier can only be updated once the
4602 * DPLL is enabled and the clocks are stable.
4603 *
4604 * So write it again.
4605 */
4606 I915_WRITE(DPLL(pipe), dpll);
4607 }
4608}
4609
Daniel Vetterf47709a2013-03-28 10:42:02 +01004610static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004611 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004612 int num_connectors)
4613{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004614 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004615 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004616 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004617 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004618 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004619 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004620
Daniel Vetterf47709a2013-03-28 10:42:02 +01004621 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304622
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004623 dpll = DPLL_VGA_MODE_DIS;
4624
Daniel Vetterf47709a2013-03-28 10:42:02 +01004625 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004626 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4627 } else {
4628 if (clock->p1 == 2)
4629 dpll |= PLL_P1_DIVIDE_BY_TWO;
4630 else
4631 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4632 if (clock->p2 == 4)
4633 dpll |= PLL_P2_DIVIDE_BY_4;
4634 }
4635
Daniel Vetterf47709a2013-03-28 10:42:02 +01004636 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004637 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4638 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4639 else
4640 dpll |= PLL_REF_INPUT_DREFCLK;
4641
4642 dpll |= DPLL_VCO_ENABLE;
4643 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4644 POSTING_READ(DPLL(pipe));
4645 udelay(150);
4646
Daniel Vetterf47709a2013-03-28 10:42:02 +01004647 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004648 if (encoder->pre_pll_enable)
4649 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004650
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004651 I915_WRITE(DPLL(pipe), dpll);
4652
4653 /* Wait for the clocks to stabilize. */
4654 POSTING_READ(DPLL(pipe));
4655 udelay(150);
4656
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004657 /* The pixel multiplier can only be updated once the
4658 * DPLL is enabled and the clocks are stable.
4659 *
4660 * So write it again.
4661 */
4662 I915_WRITE(DPLL(pipe), dpll);
4663}
4664
Daniel Vetter8a654f32013-06-01 17:16:22 +02004665static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004666{
4667 struct drm_device *dev = intel_crtc->base.dev;
4668 struct drm_i915_private *dev_priv = dev->dev_private;
4669 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004670 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004671 struct drm_display_mode *adjusted_mode =
4672 &intel_crtc->config.adjusted_mode;
4673 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004674 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4675
4676 /* We need to be careful not to changed the adjusted mode, for otherwise
4677 * the hw state checker will get angry at the mismatch. */
4678 crtc_vtotal = adjusted_mode->crtc_vtotal;
4679 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004680
4681 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4682 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004683 crtc_vtotal -= 1;
4684 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004685 vsyncshift = adjusted_mode->crtc_hsync_start
4686 - adjusted_mode->crtc_htotal / 2;
4687 } else {
4688 vsyncshift = 0;
4689 }
4690
4691 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004692 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004693
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004694 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004695 (adjusted_mode->crtc_hdisplay - 1) |
4696 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004697 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004698 (adjusted_mode->crtc_hblank_start - 1) |
4699 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004700 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004701 (adjusted_mode->crtc_hsync_start - 1) |
4702 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4703
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004704 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004705 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004706 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004707 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004708 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004709 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004710 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004711 (adjusted_mode->crtc_vsync_start - 1) |
4712 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4713
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004714 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4715 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4716 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4717 * bits. */
4718 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4719 (pipe == PIPE_B || pipe == PIPE_C))
4720 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4721
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004722 /* pipesrc controls the size that is scaled from, which should
4723 * always be the user's requested size.
4724 */
4725 I915_WRITE(PIPESRC(pipe),
4726 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4727}
4728
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004729static void intel_get_pipe_timings(struct intel_crtc *crtc,
4730 struct intel_crtc_config *pipe_config)
4731{
4732 struct drm_device *dev = crtc->base.dev;
4733 struct drm_i915_private *dev_priv = dev->dev_private;
4734 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4735 uint32_t tmp;
4736
4737 tmp = I915_READ(HTOTAL(cpu_transcoder));
4738 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4739 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4740 tmp = I915_READ(HBLANK(cpu_transcoder));
4741 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4742 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4743 tmp = I915_READ(HSYNC(cpu_transcoder));
4744 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4745 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4746
4747 tmp = I915_READ(VTOTAL(cpu_transcoder));
4748 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4749 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4750 tmp = I915_READ(VBLANK(cpu_transcoder));
4751 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4752 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4753 tmp = I915_READ(VSYNC(cpu_transcoder));
4754 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4755 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4756
4757 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4758 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4759 pipe_config->adjusted_mode.crtc_vtotal += 1;
4760 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4761 }
4762
4763 tmp = I915_READ(PIPESRC(crtc->pipe));
4764 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4765 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4766}
4767
Daniel Vetter84b046f2013-02-19 18:48:54 +01004768static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4769{
4770 struct drm_device *dev = intel_crtc->base.dev;
4771 struct drm_i915_private *dev_priv = dev->dev_private;
4772 uint32_t pipeconf;
4773
4774 pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
4775
4776 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4777 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4778 * core speed.
4779 *
4780 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4781 * pipe == 0 check?
4782 */
4783 if (intel_crtc->config.requested_mode.clock >
4784 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4785 pipeconf |= PIPECONF_DOUBLE_WIDE;
4786 else
4787 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4788 }
4789
Daniel Vetterff9ce462013-04-24 14:57:17 +02004790 /* only g4x and later have fancy bpc/dither controls */
4791 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
4792 pipeconf &= ~(PIPECONF_BPC_MASK |
4793 PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetter84b046f2013-02-19 18:48:54 +01004794
Daniel Vetterff9ce462013-04-24 14:57:17 +02004795 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4796 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4797 pipeconf |= PIPECONF_DITHER_EN |
4798 PIPECONF_DITHER_TYPE_SP;
4799
4800 switch (intel_crtc->config.pipe_bpp) {
4801 case 18:
4802 pipeconf |= PIPECONF_6BPC;
4803 break;
4804 case 24:
4805 pipeconf |= PIPECONF_8BPC;
4806 break;
4807 case 30:
4808 pipeconf |= PIPECONF_10BPC;
4809 break;
4810 default:
4811 /* Case prevented by intel_choose_pipe_bpp_dither. */
4812 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004813 }
4814 }
4815
4816 if (HAS_PIPE_CXSR(dev)) {
4817 if (intel_crtc->lowfreq_avail) {
4818 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4819 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4820 } else {
4821 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4822 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4823 }
4824 }
4825
4826 pipeconf &= ~PIPECONF_INTERLACE_MASK;
4827 if (!IS_GEN2(dev) &&
4828 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4829 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4830 else
4831 pipeconf |= PIPECONF_PROGRESSIVE;
4832
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004833 if (IS_VALLEYVIEW(dev)) {
4834 if (intel_crtc->config.limited_color_range)
4835 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4836 else
4837 pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
4838 }
4839
Daniel Vetter84b046f2013-02-19 18:48:54 +01004840 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4841 POSTING_READ(PIPECONF(intel_crtc->pipe));
4842}
4843
Eric Anholtf564048e2011-03-30 13:01:02 -07004844static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004845 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004846 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004847{
4848 struct drm_device *dev = crtc->dev;
4849 struct drm_i915_private *dev_priv = dev->dev_private;
4850 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004851 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004852 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004853 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004854 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004855 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004856 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02004857 bool ok, has_reduced_clock = false;
4858 bool is_lvds = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004859 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004860 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004861 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004862
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004863 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004864 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004865 case INTEL_OUTPUT_LVDS:
4866 is_lvds = true;
4867 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004868 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004869
Eric Anholtc751ce42010-03-25 11:48:48 -07004870 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004871 }
4872
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004873 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004874
Ma Lingd4906092009-03-18 20:13:27 +08004875 /*
4876 * Returns a set of divisors for the desired target clock with the given
4877 * refclk, or FALSE. The returned values represent the clock equation:
4878 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4879 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004880 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02004881 ok = dev_priv->display.find_dpll(limit, crtc,
4882 intel_crtc->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004883 refclk, NULL, &clock);
4884 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004885 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004886 return -EINVAL;
4887 }
4888
4889 /* Ensure that the cursor is valid for the new mode before changing... */
4890 intel_crtc_update_cursor(crtc, true);
4891
4892 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004893 /*
4894 * Ensure we match the reduced clock's P to the target clock.
4895 * If the clocks don't match, we can't switch the display clock
4896 * by using the FP0/FP1. In such case we will disable the LVDS
4897 * downclock feature.
4898 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02004899 has_reduced_clock =
4900 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004901 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004902 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004903 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004904 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004905 /* Compat-code for transition, will disappear. */
4906 if (!intel_crtc->config.clock_set) {
4907 intel_crtc->config.dpll.n = clock.n;
4908 intel_crtc->config.dpll.m1 = clock.m1;
4909 intel_crtc->config.dpll.m2 = clock.m2;
4910 intel_crtc->config.dpll.p1 = clock.p1;
4911 intel_crtc->config.dpll.p2 = clock.p2;
4912 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004913
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004914 if (IS_GEN2(dev))
Daniel Vetter8a654f32013-06-01 17:16:22 +02004915 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304916 has_reduced_clock ? &reduced_clock : NULL,
4917 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004918 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004919 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004920 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004921 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004922 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004923 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004924
Eric Anholtf564048e2011-03-30 13:01:02 -07004925 /* Set up the display plane register */
4926 dspcntr = DISPPLANE_GAMMA_ENABLE;
4927
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004928 if (!IS_VALLEYVIEW(dev)) {
4929 if (pipe == 0)
4930 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4931 else
4932 dspcntr |= DISPPLANE_SEL_PIPE_B;
4933 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004934
Daniel Vetter8a654f32013-06-01 17:16:22 +02004935 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004936
4937 /* pipesrc and dspsize control the size that is scaled from,
4938 * which should always be the user's requested size.
4939 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004940 I915_WRITE(DSPSIZE(plane),
4941 ((mode->vdisplay - 1) << 16) |
4942 (mode->hdisplay - 1));
4943 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004944
Daniel Vetter84b046f2013-02-19 18:48:54 +01004945 i9xx_set_pipeconf(intel_crtc);
4946
Eric Anholtf564048e2011-03-30 13:01:02 -07004947 I915_WRITE(DSPCNTR(plane), dspcntr);
4948 POSTING_READ(DSPCNTR(plane));
4949
Daniel Vetter94352cf2012-07-05 22:51:56 +02004950 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004951
4952 intel_update_watermarks(dev);
4953
Eric Anholtf564048e2011-03-30 13:01:02 -07004954 return ret;
4955}
4956
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004957static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4958 struct intel_crtc_config *pipe_config)
4959{
4960 struct drm_device *dev = crtc->base.dev;
4961 struct drm_i915_private *dev_priv = dev->dev_private;
4962 uint32_t tmp;
4963
4964 tmp = I915_READ(PFIT_CONTROL);
4965
4966 if (INTEL_INFO(dev)->gen < 4) {
4967 if (crtc->pipe != PIPE_B)
4968 return;
4969
4970 /* gen2/3 store dither state in pfit control, needs to match */
4971 pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
4972 } else {
4973 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
4974 return;
4975 }
4976
4977 if (!(tmp & PFIT_ENABLE))
4978 return;
4979
4980 pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
4981 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
4982 if (INTEL_INFO(dev)->gen < 5)
4983 pipe_config->gmch_pfit.lvds_border_bits =
4984 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
4985}
4986
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004987static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4988 struct intel_crtc_config *pipe_config)
4989{
4990 struct drm_device *dev = crtc->base.dev;
4991 struct drm_i915_private *dev_priv = dev->dev_private;
4992 uint32_t tmp;
4993
Daniel Vettereccb1402013-05-22 00:50:22 +02004994 pipe_config->cpu_transcoder = crtc->pipe;
4995
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004996 tmp = I915_READ(PIPECONF(crtc->pipe));
4997 if (!(tmp & PIPECONF_ENABLE))
4998 return false;
4999
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005000 intel_get_pipe_timings(crtc, pipe_config);
5001
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005002 i9xx_get_pfit_config(crtc, pipe_config);
5003
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005004 return true;
5005}
5006
Paulo Zanonidde86e22012-12-01 12:04:25 -02005007static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005008{
5009 struct drm_i915_private *dev_priv = dev->dev_private;
5010 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005011 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005012 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005013 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005014 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005015 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005016 bool has_ck505 = false;
5017 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005018
5019 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005020 list_for_each_entry(encoder, &mode_config->encoder_list,
5021 base.head) {
5022 switch (encoder->type) {
5023 case INTEL_OUTPUT_LVDS:
5024 has_panel = true;
5025 has_lvds = true;
5026 break;
5027 case INTEL_OUTPUT_EDP:
5028 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005029 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005030 has_cpu_edp = true;
5031 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005032 }
5033 }
5034
Keith Packard99eb6a02011-09-26 14:29:12 -07005035 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005036 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005037 can_ssc = has_ck505;
5038 } else {
5039 has_ck505 = false;
5040 can_ssc = true;
5041 }
5042
Imre Deak2de69052013-05-08 13:14:04 +03005043 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5044 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005045
5046 /* Ironlake: try to setup display ref clock before DPLL
5047 * enabling. This is only under driver's control after
5048 * PCH B stepping, previous chipset stepping should be
5049 * ignoring this setting.
5050 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005051 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005052
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005053 /* As we must carefully and slowly disable/enable each source in turn,
5054 * compute the final state we want first and check if we need to
5055 * make any changes at all.
5056 */
5057 final = val;
5058 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005059 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005060 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005061 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005062 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5063
5064 final &= ~DREF_SSC_SOURCE_MASK;
5065 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5066 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005067
Keith Packard199e5d72011-09-22 12:01:57 -07005068 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005069 final |= DREF_SSC_SOURCE_ENABLE;
5070
5071 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5072 final |= DREF_SSC1_ENABLE;
5073
5074 if (has_cpu_edp) {
5075 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5076 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5077 else
5078 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5079 } else
5080 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5081 } else {
5082 final |= DREF_SSC_SOURCE_DISABLE;
5083 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5084 }
5085
5086 if (final == val)
5087 return;
5088
5089 /* Always enable nonspread source */
5090 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5091
5092 if (has_ck505)
5093 val |= DREF_NONSPREAD_CK505_ENABLE;
5094 else
5095 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5096
5097 if (has_panel) {
5098 val &= ~DREF_SSC_SOURCE_MASK;
5099 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005100
Keith Packard199e5d72011-09-22 12:01:57 -07005101 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005102 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005103 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005104 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005105 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005106 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005107
5108 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005109 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005110 POSTING_READ(PCH_DREF_CONTROL);
5111 udelay(200);
5112
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005113 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005114
5115 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005116 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005117 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005118 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005119 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005120 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005121 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005122 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005123 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005124 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005125
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005126 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005127 POSTING_READ(PCH_DREF_CONTROL);
5128 udelay(200);
5129 } else {
5130 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5131
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005132 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005133
5134 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005135 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005136
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005137 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005138 POSTING_READ(PCH_DREF_CONTROL);
5139 udelay(200);
5140
5141 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005142 val &= ~DREF_SSC_SOURCE_MASK;
5143 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005144
5145 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005146 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005147
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005148 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005149 POSTING_READ(PCH_DREF_CONTROL);
5150 udelay(200);
5151 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005152
5153 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005154}
5155
Paulo Zanonidde86e22012-12-01 12:04:25 -02005156/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5157static void lpt_init_pch_refclk(struct drm_device *dev)
5158{
5159 struct drm_i915_private *dev_priv = dev->dev_private;
5160 struct drm_mode_config *mode_config = &dev->mode_config;
5161 struct intel_encoder *encoder;
5162 bool has_vga = false;
5163 bool is_sdv = false;
5164 u32 tmp;
5165
5166 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5167 switch (encoder->type) {
5168 case INTEL_OUTPUT_ANALOG:
5169 has_vga = true;
5170 break;
5171 }
5172 }
5173
5174 if (!has_vga)
5175 return;
5176
Daniel Vetterc00db242013-01-22 15:33:27 +01005177 mutex_lock(&dev_priv->dpio_lock);
5178
Paulo Zanonidde86e22012-12-01 12:04:25 -02005179 /* XXX: Rip out SDV support once Haswell ships for real. */
5180 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5181 is_sdv = true;
5182
5183 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5184 tmp &= ~SBI_SSCCTL_DISABLE;
5185 tmp |= SBI_SSCCTL_PATHALT;
5186 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5187
5188 udelay(24);
5189
5190 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5191 tmp &= ~SBI_SSCCTL_PATHALT;
5192 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5193
5194 if (!is_sdv) {
5195 tmp = I915_READ(SOUTH_CHICKEN2);
5196 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5197 I915_WRITE(SOUTH_CHICKEN2, tmp);
5198
5199 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5200 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5201 DRM_ERROR("FDI mPHY reset assert timeout\n");
5202
5203 tmp = I915_READ(SOUTH_CHICKEN2);
5204 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5205 I915_WRITE(SOUTH_CHICKEN2, tmp);
5206
5207 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5208 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5209 100))
5210 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5211 }
5212
5213 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5214 tmp &= ~(0xFF << 24);
5215 tmp |= (0x12 << 24);
5216 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5217
Paulo Zanonidde86e22012-12-01 12:04:25 -02005218 if (is_sdv) {
5219 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5220 tmp |= 0x7FFF;
5221 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5222 }
5223
5224 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5225 tmp |= (1 << 11);
5226 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5227
5228 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5229 tmp |= (1 << 11);
5230 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5231
5232 if (is_sdv) {
5233 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5234 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5235 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5236
5237 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5238 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5239 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5240
5241 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5242 tmp |= (0x3F << 8);
5243 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5244
5245 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5246 tmp |= (0x3F << 8);
5247 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5248 }
5249
5250 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5251 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5252 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5253
5254 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5255 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5256 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5257
5258 if (!is_sdv) {
5259 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5260 tmp &= ~(7 << 13);
5261 tmp |= (5 << 13);
5262 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5263
5264 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5265 tmp &= ~(7 << 13);
5266 tmp |= (5 << 13);
5267 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5268 }
5269
5270 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5271 tmp &= ~0xFF;
5272 tmp |= 0x1C;
5273 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5274
5275 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5276 tmp &= ~0xFF;
5277 tmp |= 0x1C;
5278 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5279
5280 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5281 tmp &= ~(0xFF << 16);
5282 tmp |= (0x1C << 16);
5283 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5284
5285 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5286 tmp &= ~(0xFF << 16);
5287 tmp |= (0x1C << 16);
5288 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5289
5290 if (!is_sdv) {
5291 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5292 tmp |= (1 << 27);
5293 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5294
5295 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5296 tmp |= (1 << 27);
5297 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5298
5299 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5300 tmp &= ~(0xF << 28);
5301 tmp |= (4 << 28);
5302 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5303
5304 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5305 tmp &= ~(0xF << 28);
5306 tmp |= (4 << 28);
5307 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5308 }
5309
5310 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5311 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5312 tmp |= SBI_DBUFF0_ENABLE;
5313 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005314
5315 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005316}
5317
5318/*
5319 * Initialize reference clocks when the driver loads
5320 */
5321void intel_init_pch_refclk(struct drm_device *dev)
5322{
5323 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5324 ironlake_init_pch_refclk(dev);
5325 else if (HAS_PCH_LPT(dev))
5326 lpt_init_pch_refclk(dev);
5327}
5328
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005329static int ironlake_get_refclk(struct drm_crtc *crtc)
5330{
5331 struct drm_device *dev = crtc->dev;
5332 struct drm_i915_private *dev_priv = dev->dev_private;
5333 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005334 int num_connectors = 0;
5335 bool is_lvds = false;
5336
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005337 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005338 switch (encoder->type) {
5339 case INTEL_OUTPUT_LVDS:
5340 is_lvds = true;
5341 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005342 }
5343 num_connectors++;
5344 }
5345
5346 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5347 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005348 dev_priv->vbt.lvds_ssc_freq);
5349 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005350 }
5351
5352 return 120000;
5353}
5354
Daniel Vetter6ff93602013-04-19 11:24:36 +02005355static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005356{
5357 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5359 int pipe = intel_crtc->pipe;
5360 uint32_t val;
5361
5362 val = I915_READ(PIPECONF(pipe));
5363
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005364 val &= ~PIPECONF_BPC_MASK;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005365 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005366 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005367 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005368 break;
5369 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005370 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005371 break;
5372 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005373 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005374 break;
5375 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005376 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005377 break;
5378 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005379 /* Case prevented by intel_choose_pipe_bpp_dither. */
5380 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005381 }
5382
5383 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005384 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005385 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5386
5387 val &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005388 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005389 val |= PIPECONF_INTERLACED_ILK;
5390 else
5391 val |= PIPECONF_PROGRESSIVE;
5392
Daniel Vetter50f3b012013-03-27 00:44:56 +01005393 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005394 val |= PIPECONF_COLOR_RANGE_SELECT;
5395 else
5396 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5397
Paulo Zanonic8203562012-09-12 10:06:29 -03005398 I915_WRITE(PIPECONF(pipe), val);
5399 POSTING_READ(PIPECONF(pipe));
5400}
5401
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005402/*
5403 * Set up the pipe CSC unit.
5404 *
5405 * Currently only full range RGB to limited range RGB conversion
5406 * is supported, but eventually this should handle various
5407 * RGB<->YCbCr scenarios as well.
5408 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005409static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005410{
5411 struct drm_device *dev = crtc->dev;
5412 struct drm_i915_private *dev_priv = dev->dev_private;
5413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5414 int pipe = intel_crtc->pipe;
5415 uint16_t coeff = 0x7800; /* 1.0 */
5416
5417 /*
5418 * TODO: Check what kind of values actually come out of the pipe
5419 * with these coeff/postoff values and adjust to get the best
5420 * accuracy. Perhaps we even need to take the bpc value into
5421 * consideration.
5422 */
5423
Daniel Vetter50f3b012013-03-27 00:44:56 +01005424 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005425 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5426
5427 /*
5428 * GY/GU and RY/RU should be the other way around according
5429 * to BSpec, but reality doesn't agree. Just set them up in
5430 * a way that results in the correct picture.
5431 */
5432 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5433 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5434
5435 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5436 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5437
5438 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5439 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5440
5441 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5442 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5443 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5444
5445 if (INTEL_INFO(dev)->gen > 6) {
5446 uint16_t postoff = 0;
5447
Daniel Vetter50f3b012013-03-27 00:44:56 +01005448 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005449 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5450
5451 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5452 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5453 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5454
5455 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5456 } else {
5457 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5458
Daniel Vetter50f3b012013-03-27 00:44:56 +01005459 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005460 mode |= CSC_BLACK_SCREEN_OFFSET;
5461
5462 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5463 }
5464}
5465
Daniel Vetter6ff93602013-04-19 11:24:36 +02005466static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005467{
5468 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5469 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005470 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005471 uint32_t val;
5472
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005473 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005474
5475 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005476 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005477 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5478
5479 val &= ~PIPECONF_INTERLACE_MASK_HSW;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005480 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005481 val |= PIPECONF_INTERLACED_ILK;
5482 else
5483 val |= PIPECONF_PROGRESSIVE;
5484
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005485 I915_WRITE(PIPECONF(cpu_transcoder), val);
5486 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005487}
5488
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005489static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005490 intel_clock_t *clock,
5491 bool *has_reduced_clock,
5492 intel_clock_t *reduced_clock)
5493{
5494 struct drm_device *dev = crtc->dev;
5495 struct drm_i915_private *dev_priv = dev->dev_private;
5496 struct intel_encoder *intel_encoder;
5497 int refclk;
5498 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02005499 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005500
5501 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5502 switch (intel_encoder->type) {
5503 case INTEL_OUTPUT_LVDS:
5504 is_lvds = true;
5505 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005506 }
5507 }
5508
5509 refclk = ironlake_get_refclk(crtc);
5510
5511 /*
5512 * Returns a set of divisors for the desired target clock with the given
5513 * refclk, or FALSE. The returned values represent the clock equation:
5514 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5515 */
5516 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005517 ret = dev_priv->display.find_dpll(limit, crtc,
5518 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005519 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005520 if (!ret)
5521 return false;
5522
5523 if (is_lvds && dev_priv->lvds_downclock_avail) {
5524 /*
5525 * Ensure we match the reduced clock's P to the target clock.
5526 * If the clocks don't match, we can't switch the display clock
5527 * by using the FP0/FP1. In such case we will disable the LVDS
5528 * downclock feature.
5529 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005530 *has_reduced_clock =
5531 dev_priv->display.find_dpll(limit, crtc,
5532 dev_priv->lvds_downclock,
5533 refclk, clock,
5534 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005535 }
5536
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005537 return true;
5538}
5539
Daniel Vetter01a415f2012-10-27 15:58:40 +02005540static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5541{
5542 struct drm_i915_private *dev_priv = dev->dev_private;
5543 uint32_t temp;
5544
5545 temp = I915_READ(SOUTH_CHICKEN1);
5546 if (temp & FDI_BC_BIFURCATION_SELECT)
5547 return;
5548
5549 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5550 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5551
5552 temp |= FDI_BC_BIFURCATION_SELECT;
5553 DRM_DEBUG_KMS("enabling fdi C rx\n");
5554 I915_WRITE(SOUTH_CHICKEN1, temp);
5555 POSTING_READ(SOUTH_CHICKEN1);
5556}
5557
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005558static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
5559{
5560 struct drm_device *dev = intel_crtc->base.dev;
5561 struct drm_i915_private *dev_priv = dev->dev_private;
5562
5563 switch (intel_crtc->pipe) {
5564 case PIPE_A:
5565 break;
5566 case PIPE_B:
5567 if (intel_crtc->config.fdi_lanes > 2)
5568 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5569 else
5570 cpt_enable_fdi_bc_bifurcation(dev);
5571
5572 break;
5573 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005574 cpt_enable_fdi_bc_bifurcation(dev);
5575
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005576 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005577 default:
5578 BUG();
5579 }
5580}
5581
Paulo Zanonid4b19312012-11-29 11:29:32 -02005582int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5583{
5584 /*
5585 * Account for spread spectrum to avoid
5586 * oversubscribing the link. Max center spread
5587 * is 2.5%; use 5% for safety's sake.
5588 */
5589 u32 bps = target_clock * bpp * 21 / 20;
5590 return bps / (link_bw * 8) + 1;
5591}
5592
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005593static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5594{
5595 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5596}
5597
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005598static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005599 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005600 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005601{
5602 struct drm_crtc *crtc = &intel_crtc->base;
5603 struct drm_device *dev = crtc->dev;
5604 struct drm_i915_private *dev_priv = dev->dev_private;
5605 struct intel_encoder *intel_encoder;
5606 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005607 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005608 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005609
5610 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5611 switch (intel_encoder->type) {
5612 case INTEL_OUTPUT_LVDS:
5613 is_lvds = true;
5614 break;
5615 case INTEL_OUTPUT_SDVO:
5616 case INTEL_OUTPUT_HDMI:
5617 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005618 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005619 }
5620
5621 num_connectors++;
5622 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005623
Chris Wilsonc1858122010-12-03 21:35:48 +00005624 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005625 factor = 21;
5626 if (is_lvds) {
5627 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005628 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005629 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005630 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005631 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005632 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005633
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005634 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005635 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005636
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005637 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5638 *fp2 |= FP_CB_TUNE;
5639
Chris Wilson5eddb702010-09-11 13:48:45 +01005640 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005641
Eric Anholta07d6782011-03-30 13:01:08 -07005642 if (is_lvds)
5643 dpll |= DPLLB_MODE_LVDS;
5644 else
5645 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005646
Daniel Vetteref1b4602013-06-01 17:17:04 +02005647 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5648 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005649
5650 if (is_sdvo)
5651 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005652 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005653 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005654
Eric Anholta07d6782011-03-30 13:01:08 -07005655 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005656 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005657 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005658 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005659
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005660 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005661 case 5:
5662 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5663 break;
5664 case 7:
5665 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5666 break;
5667 case 10:
5668 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5669 break;
5670 case 14:
5671 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5672 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005673 }
5674
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005675 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005676 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005677 else
5678 dpll |= PLL_REF_INPUT_DREFCLK;
5679
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005680 return dpll;
5681}
5682
Jesse Barnes79e53942008-11-07 14:24:08 -08005683static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005684 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005685 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005686{
5687 struct drm_device *dev = crtc->dev;
5688 struct drm_i915_private *dev_priv = dev->dev_private;
5689 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5690 int pipe = intel_crtc->pipe;
5691 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005692 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005693 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005694 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005695 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005696 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005697 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005698 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005699
5700 for_each_encoder_on_crtc(dev, crtc, encoder) {
5701 switch (encoder->type) {
5702 case INTEL_OUTPUT_LVDS:
5703 is_lvds = true;
5704 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005705 }
5706
5707 num_connectors++;
5708 }
5709
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005710 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5711 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5712
Daniel Vetterff9a6752013-06-01 17:16:21 +02005713 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005714 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005715 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005716 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5717 return -EINVAL;
5718 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005719 /* Compat-code for transition, will disappear. */
5720 if (!intel_crtc->config.clock_set) {
5721 intel_crtc->config.dpll.n = clock.n;
5722 intel_crtc->config.dpll.m1 = clock.m1;
5723 intel_crtc->config.dpll.m2 = clock.m2;
5724 intel_crtc->config.dpll.p1 = clock.p1;
5725 intel_crtc->config.dpll.p2 = clock.p2;
5726 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005727
5728 /* Ensure that the cursor is valid for the new mode before changing... */
5729 intel_crtc_update_cursor(crtc, true);
5730
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005731 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005732 if (intel_crtc->config.has_pch_encoder) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005733 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005734
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005735 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005736 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005737 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005738
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005739 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005740 &fp, &reduced_clock,
5741 has_reduced_clock ? &fp2 : NULL);
5742
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005743 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5744 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005745 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5746 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005747 return -EINVAL;
5748 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005749 } else
5750 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005751
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005752 if (intel_crtc->config.has_dp_encoder)
5753 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005754
Daniel Vetterdafd2262012-11-26 17:22:07 +01005755 for_each_encoder_on_crtc(dev, crtc, encoder)
5756 if (encoder->pre_pll_enable)
5757 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005758
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005759 if (intel_crtc->pch_pll) {
5760 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005761
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005762 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005763 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005764 udelay(150);
5765
Eric Anholt8febb292011-03-30 13:01:07 -07005766 /* The pixel multiplier can only be updated once the
5767 * DPLL is enabled and the clocks are stable.
5768 *
5769 * So write it again.
5770 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005771 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005772 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005773
Chris Wilson5eddb702010-09-11 13:48:45 +01005774 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005775 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005776 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005777 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005778 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005779 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005780 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005781 }
5782 }
5783
Daniel Vetter8a654f32013-06-01 17:16:22 +02005784 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005785
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005786 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005787 intel_cpu_transcoder_set_m_n(intel_crtc,
5788 &intel_crtc->config.fdi_m_n);
5789 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005790
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005791 if (IS_IVYBRIDGE(dev))
5792 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005793
Daniel Vetter6ff93602013-04-19 11:24:36 +02005794 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005795
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005796 /* Set up the display plane register */
5797 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005798 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005799
Daniel Vetter94352cf2012-07-05 22:51:56 +02005800 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005801
5802 intel_update_watermarks(dev);
5803
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005804 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005805}
5806
Daniel Vetter72419202013-04-04 13:28:53 +02005807static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5808 struct intel_crtc_config *pipe_config)
5809{
5810 struct drm_device *dev = crtc->base.dev;
5811 struct drm_i915_private *dev_priv = dev->dev_private;
5812 enum transcoder transcoder = pipe_config->cpu_transcoder;
5813
5814 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5815 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5816 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5817 & ~TU_SIZE_MASK;
5818 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5819 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5820 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5821}
5822
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005823static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5824 struct intel_crtc_config *pipe_config)
5825{
5826 struct drm_device *dev = crtc->base.dev;
5827 struct drm_i915_private *dev_priv = dev->dev_private;
5828 uint32_t tmp;
5829
5830 tmp = I915_READ(PF_CTL(crtc->pipe));
5831
5832 if (tmp & PF_ENABLE) {
5833 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5834 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005835
5836 /* We currently do not free assignements of panel fitters on
5837 * ivb/hsw (since we don't use the higher upscaling modes which
5838 * differentiates them) so just WARN about this case for now. */
5839 if (IS_GEN7(dev)) {
5840 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5841 PF_PIPE_SEL_IVB(crtc->pipe));
5842 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005843 }
5844}
5845
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005846static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5847 struct intel_crtc_config *pipe_config)
5848{
5849 struct drm_device *dev = crtc->base.dev;
5850 struct drm_i915_private *dev_priv = dev->dev_private;
5851 uint32_t tmp;
5852
Daniel Vettereccb1402013-05-22 00:50:22 +02005853 pipe_config->cpu_transcoder = crtc->pipe;
5854
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005855 tmp = I915_READ(PIPECONF(crtc->pipe));
5856 if (!(tmp & PIPECONF_ENABLE))
5857 return false;
5858
Daniel Vetterab9412b2013-05-03 11:49:46 +02005859 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005860 pipe_config->has_pch_encoder = true;
5861
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005862 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5863 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5864 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005865
5866 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005867 }
5868
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005869 intel_get_pipe_timings(crtc, pipe_config);
5870
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005871 ironlake_get_pfit_config(crtc, pipe_config);
5872
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005873 return true;
5874}
5875
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005876static void haswell_modeset_global_resources(struct drm_device *dev)
5877{
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005878 bool enable = false;
5879 struct intel_crtc *crtc;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005880
5881 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Daniel Vettere7a639c2013-05-31 17:49:17 +02005882 if (!crtc->base.enabled)
5883 continue;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005884
Daniel Vettere7a639c2013-05-31 17:49:17 +02005885 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
5886 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005887 enable = true;
5888 }
5889
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005890 intel_set_power_well(dev, enable);
5891}
5892
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005893static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005894 int x, int y,
5895 struct drm_framebuffer *fb)
5896{
5897 struct drm_device *dev = crtc->dev;
5898 struct drm_i915_private *dev_priv = dev->dev_private;
5899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005900 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005901 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005902
Daniel Vetterff9a6752013-06-01 17:16:21 +02005903 if (!intel_ddi_pll_mode_set(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005904 return -EINVAL;
5905
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005906 /* Ensure that the cursor is valid for the new mode before changing... */
5907 intel_crtc_update_cursor(crtc, true);
5908
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005909 if (intel_crtc->config.has_dp_encoder)
5910 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005911
5912 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005913
Daniel Vetter8a654f32013-06-01 17:16:22 +02005914 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005915
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005916 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005917 intel_cpu_transcoder_set_m_n(intel_crtc,
5918 &intel_crtc->config.fdi_m_n);
5919 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005920
Daniel Vetter6ff93602013-04-19 11:24:36 +02005921 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005922
Daniel Vetter50f3b012013-03-27 00:44:56 +01005923 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005924
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005925 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005926 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005927 POSTING_READ(DSPCNTR(plane));
5928
5929 ret = intel_pipe_set_base(crtc, x, y, fb);
5930
5931 intel_update_watermarks(dev);
5932
Jesse Barnes79e53942008-11-07 14:24:08 -08005933 return ret;
5934}
5935
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005936static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5937 struct intel_crtc_config *pipe_config)
5938{
5939 struct drm_device *dev = crtc->base.dev;
5940 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005941 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005942 uint32_t tmp;
5943
Daniel Vettereccb1402013-05-22 00:50:22 +02005944 pipe_config->cpu_transcoder = crtc->pipe;
5945 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
5946 if (tmp & TRANS_DDI_FUNC_ENABLE) {
5947 enum pipe trans_edp_pipe;
5948 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
5949 default:
5950 WARN(1, "unknown pipe linked to edp transcoder\n");
5951 case TRANS_DDI_EDP_INPUT_A_ONOFF:
5952 case TRANS_DDI_EDP_INPUT_A_ON:
5953 trans_edp_pipe = PIPE_A;
5954 break;
5955 case TRANS_DDI_EDP_INPUT_B_ONOFF:
5956 trans_edp_pipe = PIPE_B;
5957 break;
5958 case TRANS_DDI_EDP_INPUT_C_ONOFF:
5959 trans_edp_pipe = PIPE_C;
5960 break;
5961 }
5962
5963 if (trans_edp_pipe == crtc->pipe)
5964 pipe_config->cpu_transcoder = TRANSCODER_EDP;
5965 }
5966
Paulo Zanonib97186f2013-05-03 12:15:36 -03005967 if (!intel_display_power_enabled(dev,
Daniel Vettereccb1402013-05-22 00:50:22 +02005968 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03005969 return false;
5970
Daniel Vettereccb1402013-05-22 00:50:22 +02005971 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005972 if (!(tmp & PIPECONF_ENABLE))
5973 return false;
5974
Daniel Vetter88adfff2013-03-28 10:42:01 +01005975 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03005976 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01005977 * DDI E. So just check whether this pipe is wired to DDI E and whether
5978 * the PCH transcoder is on.
5979 */
Daniel Vettereccb1402013-05-22 00:50:22 +02005980 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01005981 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02005982 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005983 pipe_config->has_pch_encoder = true;
5984
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005985 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
5986 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5987 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005988
5989 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005990 }
5991
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005992 intel_get_pipe_timings(crtc, pipe_config);
5993
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005994 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
5995 if (intel_display_power_enabled(dev, pfit_domain))
5996 ironlake_get_pfit_config(crtc, pipe_config);
5997
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005998 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
5999 (I915_READ(IPS_CTL) & IPS_ENABLE);
6000
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006001 return true;
6002}
6003
Eric Anholtf564048e2011-03-30 13:01:02 -07006004static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006005 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006006 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07006007{
6008 struct drm_device *dev = crtc->dev;
6009 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01006010 struct drm_encoder_helper_funcs *encoder_funcs;
6011 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07006012 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006013 struct drm_display_mode *adjusted_mode =
6014 &intel_crtc->config.adjusted_mode;
6015 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07006016 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006017 int ret;
6018
Eric Anholt0b701d22011-03-30 13:01:03 -07006019 drm_vblank_pre_modeset(dev, pipe);
6020
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006021 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6022
Jesse Barnes79e53942008-11-07 14:24:08 -08006023 drm_vblank_post_modeset(dev, pipe);
6024
Daniel Vetter9256aa12012-10-31 19:26:13 +01006025 if (ret != 0)
6026 return ret;
6027
6028 for_each_encoder_on_crtc(dev, crtc, encoder) {
6029 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6030 encoder->base.base.id,
6031 drm_get_encoder_name(&encoder->base),
6032 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006033 if (encoder->mode_set) {
6034 encoder->mode_set(encoder);
6035 } else {
6036 encoder_funcs = encoder->base.helper_private;
6037 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
6038 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01006039 }
6040
6041 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006042}
6043
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006044static bool intel_eld_uptodate(struct drm_connector *connector,
6045 int reg_eldv, uint32_t bits_eldv,
6046 int reg_elda, uint32_t bits_elda,
6047 int reg_edid)
6048{
6049 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6050 uint8_t *eld = connector->eld;
6051 uint32_t i;
6052
6053 i = I915_READ(reg_eldv);
6054 i &= bits_eldv;
6055
6056 if (!eld[0])
6057 return !i;
6058
6059 if (!i)
6060 return false;
6061
6062 i = I915_READ(reg_elda);
6063 i &= ~bits_elda;
6064 I915_WRITE(reg_elda, i);
6065
6066 for (i = 0; i < eld[2]; i++)
6067 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6068 return false;
6069
6070 return true;
6071}
6072
Wu Fengguange0dac652011-09-05 14:25:34 +08006073static void g4x_write_eld(struct drm_connector *connector,
6074 struct drm_crtc *crtc)
6075{
6076 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6077 uint8_t *eld = connector->eld;
6078 uint32_t eldv;
6079 uint32_t len;
6080 uint32_t i;
6081
6082 i = I915_READ(G4X_AUD_VID_DID);
6083
6084 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6085 eldv = G4X_ELDV_DEVCL_DEVBLC;
6086 else
6087 eldv = G4X_ELDV_DEVCTG;
6088
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006089 if (intel_eld_uptodate(connector,
6090 G4X_AUD_CNTL_ST, eldv,
6091 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6092 G4X_HDMIW_HDMIEDID))
6093 return;
6094
Wu Fengguange0dac652011-09-05 14:25:34 +08006095 i = I915_READ(G4X_AUD_CNTL_ST);
6096 i &= ~(eldv | G4X_ELD_ADDR);
6097 len = (i >> 9) & 0x1f; /* ELD buffer size */
6098 I915_WRITE(G4X_AUD_CNTL_ST, i);
6099
6100 if (!eld[0])
6101 return;
6102
6103 len = min_t(uint8_t, eld[2], len);
6104 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6105 for (i = 0; i < len; i++)
6106 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6107
6108 i = I915_READ(G4X_AUD_CNTL_ST);
6109 i |= eldv;
6110 I915_WRITE(G4X_AUD_CNTL_ST, i);
6111}
6112
Wang Xingchao83358c852012-08-16 22:43:37 +08006113static void haswell_write_eld(struct drm_connector *connector,
6114 struct drm_crtc *crtc)
6115{
6116 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6117 uint8_t *eld = connector->eld;
6118 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006119 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006120 uint32_t eldv;
6121 uint32_t i;
6122 int len;
6123 int pipe = to_intel_crtc(crtc)->pipe;
6124 int tmp;
6125
6126 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6127 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6128 int aud_config = HSW_AUD_CFG(pipe);
6129 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6130
6131
6132 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6133
6134 /* Audio output enable */
6135 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6136 tmp = I915_READ(aud_cntrl_st2);
6137 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6138 I915_WRITE(aud_cntrl_st2, tmp);
6139
6140 /* Wait for 1 vertical blank */
6141 intel_wait_for_vblank(dev, pipe);
6142
6143 /* Set ELD valid state */
6144 tmp = I915_READ(aud_cntrl_st2);
6145 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6146 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6147 I915_WRITE(aud_cntrl_st2, tmp);
6148 tmp = I915_READ(aud_cntrl_st2);
6149 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6150
6151 /* Enable HDMI mode */
6152 tmp = I915_READ(aud_config);
6153 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6154 /* clear N_programing_enable and N_value_index */
6155 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6156 I915_WRITE(aud_config, tmp);
6157
6158 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6159
6160 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006161 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006162
6163 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6164 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6165 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6166 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6167 } else
6168 I915_WRITE(aud_config, 0);
6169
6170 if (intel_eld_uptodate(connector,
6171 aud_cntrl_st2, eldv,
6172 aud_cntl_st, IBX_ELD_ADDRESS,
6173 hdmiw_hdmiedid))
6174 return;
6175
6176 i = I915_READ(aud_cntrl_st2);
6177 i &= ~eldv;
6178 I915_WRITE(aud_cntrl_st2, i);
6179
6180 if (!eld[0])
6181 return;
6182
6183 i = I915_READ(aud_cntl_st);
6184 i &= ~IBX_ELD_ADDRESS;
6185 I915_WRITE(aud_cntl_st, i);
6186 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6187 DRM_DEBUG_DRIVER("port num:%d\n", i);
6188
6189 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6190 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6191 for (i = 0; i < len; i++)
6192 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6193
6194 i = I915_READ(aud_cntrl_st2);
6195 i |= eldv;
6196 I915_WRITE(aud_cntrl_st2, i);
6197
6198}
6199
Wu Fengguange0dac652011-09-05 14:25:34 +08006200static void ironlake_write_eld(struct drm_connector *connector,
6201 struct drm_crtc *crtc)
6202{
6203 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6204 uint8_t *eld = connector->eld;
6205 uint32_t eldv;
6206 uint32_t i;
6207 int len;
6208 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006209 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006210 int aud_cntl_st;
6211 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006212 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006213
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006214 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006215 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6216 aud_config = IBX_AUD_CFG(pipe);
6217 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006218 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006219 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006220 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6221 aud_config = CPT_AUD_CFG(pipe);
6222 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006223 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006224 }
6225
Wang Xingchao9b138a82012-08-09 16:52:18 +08006226 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006227
6228 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006229 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006230 if (!i) {
6231 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6232 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006233 eldv = IBX_ELD_VALIDB;
6234 eldv |= IBX_ELD_VALIDB << 4;
6235 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006236 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006237 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006238 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006239 }
6240
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006241 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6242 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6243 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006244 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6245 } else
6246 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006247
6248 if (intel_eld_uptodate(connector,
6249 aud_cntrl_st2, eldv,
6250 aud_cntl_st, IBX_ELD_ADDRESS,
6251 hdmiw_hdmiedid))
6252 return;
6253
Wu Fengguange0dac652011-09-05 14:25:34 +08006254 i = I915_READ(aud_cntrl_st2);
6255 i &= ~eldv;
6256 I915_WRITE(aud_cntrl_st2, i);
6257
6258 if (!eld[0])
6259 return;
6260
Wu Fengguange0dac652011-09-05 14:25:34 +08006261 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006262 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006263 I915_WRITE(aud_cntl_st, i);
6264
6265 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6266 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6267 for (i = 0; i < len; i++)
6268 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6269
6270 i = I915_READ(aud_cntrl_st2);
6271 i |= eldv;
6272 I915_WRITE(aud_cntrl_st2, i);
6273}
6274
6275void intel_write_eld(struct drm_encoder *encoder,
6276 struct drm_display_mode *mode)
6277{
6278 struct drm_crtc *crtc = encoder->crtc;
6279 struct drm_connector *connector;
6280 struct drm_device *dev = encoder->dev;
6281 struct drm_i915_private *dev_priv = dev->dev_private;
6282
6283 connector = drm_select_eld(encoder, mode);
6284 if (!connector)
6285 return;
6286
6287 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6288 connector->base.id,
6289 drm_get_connector_name(connector),
6290 connector->encoder->base.id,
6291 drm_get_encoder_name(connector->encoder));
6292
6293 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6294
6295 if (dev_priv->display.write_eld)
6296 dev_priv->display.write_eld(connector, crtc);
6297}
6298
Jesse Barnes79e53942008-11-07 14:24:08 -08006299/** Loads the palette/gamma unit for the CRTC with the prepared values */
6300void intel_crtc_load_lut(struct drm_crtc *crtc)
6301{
6302 struct drm_device *dev = crtc->dev;
6303 struct drm_i915_private *dev_priv = dev->dev_private;
6304 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006305 enum pipe pipe = intel_crtc->pipe;
6306 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006307 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006308 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006309
6310 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006311 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006312 return;
6313
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006314 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006315 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006316 palreg = LGC_PALETTE(pipe);
6317
6318 /* Workaround : Do not read or write the pipe palette/gamma data while
6319 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6320 */
6321 if (intel_crtc->config.ips_enabled &&
6322 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6323 GAMMA_MODE_MODE_SPLIT)) {
6324 hsw_disable_ips(intel_crtc);
6325 reenable_ips = true;
6326 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006327
Jesse Barnes79e53942008-11-07 14:24:08 -08006328 for (i = 0; i < 256; i++) {
6329 I915_WRITE(palreg + 4 * i,
6330 (intel_crtc->lut_r[i] << 16) |
6331 (intel_crtc->lut_g[i] << 8) |
6332 intel_crtc->lut_b[i]);
6333 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006334
6335 if (reenable_ips)
6336 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006337}
6338
Chris Wilson560b85b2010-08-07 11:01:38 +01006339static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6340{
6341 struct drm_device *dev = crtc->dev;
6342 struct drm_i915_private *dev_priv = dev->dev_private;
6343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6344 bool visible = base != 0;
6345 u32 cntl;
6346
6347 if (intel_crtc->cursor_visible == visible)
6348 return;
6349
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006350 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006351 if (visible) {
6352 /* On these chipsets we can only modify the base whilst
6353 * the cursor is disabled.
6354 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006355 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006356
6357 cntl &= ~(CURSOR_FORMAT_MASK);
6358 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6359 cntl |= CURSOR_ENABLE |
6360 CURSOR_GAMMA_ENABLE |
6361 CURSOR_FORMAT_ARGB;
6362 } else
6363 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006364 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006365
6366 intel_crtc->cursor_visible = visible;
6367}
6368
6369static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6370{
6371 struct drm_device *dev = crtc->dev;
6372 struct drm_i915_private *dev_priv = dev->dev_private;
6373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6374 int pipe = intel_crtc->pipe;
6375 bool visible = base != 0;
6376
6377 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006378 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006379 if (base) {
6380 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6381 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6382 cntl |= pipe << 28; /* Connect to correct pipe */
6383 } else {
6384 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6385 cntl |= CURSOR_MODE_DISABLE;
6386 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006387 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006388
6389 intel_crtc->cursor_visible = visible;
6390 }
6391 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006392 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006393}
6394
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006395static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6396{
6397 struct drm_device *dev = crtc->dev;
6398 struct drm_i915_private *dev_priv = dev->dev_private;
6399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6400 int pipe = intel_crtc->pipe;
6401 bool visible = base != 0;
6402
6403 if (intel_crtc->cursor_visible != visible) {
6404 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6405 if (base) {
6406 cntl &= ~CURSOR_MODE;
6407 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6408 } else {
6409 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6410 cntl |= CURSOR_MODE_DISABLE;
6411 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006412 if (IS_HASWELL(dev))
6413 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006414 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6415
6416 intel_crtc->cursor_visible = visible;
6417 }
6418 /* and commit changes on next vblank */
6419 I915_WRITE(CURBASE_IVB(pipe), base);
6420}
6421
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006422/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006423static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6424 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006425{
6426 struct drm_device *dev = crtc->dev;
6427 struct drm_i915_private *dev_priv = dev->dev_private;
6428 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6429 int pipe = intel_crtc->pipe;
6430 int x = intel_crtc->cursor_x;
6431 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006432 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006433 bool visible;
6434
6435 pos = 0;
6436
Chris Wilson6b383a72010-09-13 13:54:26 +01006437 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006438 base = intel_crtc->cursor_addr;
6439 if (x > (int) crtc->fb->width)
6440 base = 0;
6441
6442 if (y > (int) crtc->fb->height)
6443 base = 0;
6444 } else
6445 base = 0;
6446
6447 if (x < 0) {
6448 if (x + intel_crtc->cursor_width < 0)
6449 base = 0;
6450
6451 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6452 x = -x;
6453 }
6454 pos |= x << CURSOR_X_SHIFT;
6455
6456 if (y < 0) {
6457 if (y + intel_crtc->cursor_height < 0)
6458 base = 0;
6459
6460 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6461 y = -y;
6462 }
6463 pos |= y << CURSOR_Y_SHIFT;
6464
6465 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006466 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006467 return;
6468
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006469 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006470 I915_WRITE(CURPOS_IVB(pipe), pos);
6471 ivb_update_cursor(crtc, base);
6472 } else {
6473 I915_WRITE(CURPOS(pipe), pos);
6474 if (IS_845G(dev) || IS_I865G(dev))
6475 i845_update_cursor(crtc, base);
6476 else
6477 i9xx_update_cursor(crtc, base);
6478 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006479}
6480
Jesse Barnes79e53942008-11-07 14:24:08 -08006481static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006482 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006483 uint32_t handle,
6484 uint32_t width, uint32_t height)
6485{
6486 struct drm_device *dev = crtc->dev;
6487 struct drm_i915_private *dev_priv = dev->dev_private;
6488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006489 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006490 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006491 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006492
Jesse Barnes79e53942008-11-07 14:24:08 -08006493 /* if we want to turn off the cursor ignore width and height */
6494 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006495 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006496 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006497 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006498 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006499 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006500 }
6501
6502 /* Currently we only support 64x64 cursors */
6503 if (width != 64 || height != 64) {
6504 DRM_ERROR("we currently only support 64x64 cursors\n");
6505 return -EINVAL;
6506 }
6507
Chris Wilson05394f32010-11-08 19:18:58 +00006508 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006509 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006510 return -ENOENT;
6511
Chris Wilson05394f32010-11-08 19:18:58 +00006512 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006513 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006514 ret = -ENOMEM;
6515 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006516 }
6517
Dave Airlie71acb5e2008-12-30 20:31:46 +10006518 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006519 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006520 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006521 unsigned alignment;
6522
Chris Wilsond9e86c02010-11-10 16:40:20 +00006523 if (obj->tiling_mode) {
6524 DRM_ERROR("cursor cannot be tiled\n");
6525 ret = -EINVAL;
6526 goto fail_locked;
6527 }
6528
Chris Wilson693db182013-03-05 14:52:39 +00006529 /* Note that the w/a also requires 2 PTE of padding following
6530 * the bo. We currently fill all unused PTE with the shadow
6531 * page and so we should always have valid PTE following the
6532 * cursor preventing the VT-d warning.
6533 */
6534 alignment = 0;
6535 if (need_vtd_wa(dev))
6536 alignment = 64*1024;
6537
6538 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006539 if (ret) {
6540 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006541 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006542 }
6543
Chris Wilsond9e86c02010-11-10 16:40:20 +00006544 ret = i915_gem_object_put_fence(obj);
6545 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006546 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006547 goto fail_unpin;
6548 }
6549
Chris Wilson05394f32010-11-08 19:18:58 +00006550 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006551 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006552 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006553 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006554 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6555 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006556 if (ret) {
6557 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006558 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006559 }
Chris Wilson05394f32010-11-08 19:18:58 +00006560 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006561 }
6562
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006563 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006564 I915_WRITE(CURSIZE, (height << 12) | width);
6565
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006566 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006567 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006568 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006569 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006570 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6571 } else
6572 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006573 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006574 }
Jesse Barnes80824002009-09-10 15:28:06 -07006575
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006576 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006577
6578 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006579 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006580 intel_crtc->cursor_width = width;
6581 intel_crtc->cursor_height = height;
6582
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006583 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006584
Jesse Barnes79e53942008-11-07 14:24:08 -08006585 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006586fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006587 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006588fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006589 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006590fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006591 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006592 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006593}
6594
6595static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6596{
Jesse Barnes79e53942008-11-07 14:24:08 -08006597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006598
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006599 intel_crtc->cursor_x = x;
6600 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006601
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006602 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006603
6604 return 0;
6605}
6606
6607/** Sets the color ramps on behalf of RandR */
6608void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6609 u16 blue, int regno)
6610{
6611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6612
6613 intel_crtc->lut_r[regno] = red >> 8;
6614 intel_crtc->lut_g[regno] = green >> 8;
6615 intel_crtc->lut_b[regno] = blue >> 8;
6616}
6617
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006618void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6619 u16 *blue, int regno)
6620{
6621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6622
6623 *red = intel_crtc->lut_r[regno] << 8;
6624 *green = intel_crtc->lut_g[regno] << 8;
6625 *blue = intel_crtc->lut_b[regno] << 8;
6626}
6627
Jesse Barnes79e53942008-11-07 14:24:08 -08006628static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006629 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006630{
James Simmons72034252010-08-03 01:33:19 +01006631 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006633
James Simmons72034252010-08-03 01:33:19 +01006634 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006635 intel_crtc->lut_r[i] = red[i] >> 8;
6636 intel_crtc->lut_g[i] = green[i] >> 8;
6637 intel_crtc->lut_b[i] = blue[i] >> 8;
6638 }
6639
6640 intel_crtc_load_lut(crtc);
6641}
6642
Jesse Barnes79e53942008-11-07 14:24:08 -08006643/* VESA 640x480x72Hz mode to set on the pipe */
6644static struct drm_display_mode load_detect_mode = {
6645 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6646 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6647};
6648
Chris Wilsond2dff872011-04-19 08:36:26 +01006649static struct drm_framebuffer *
6650intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006651 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006652 struct drm_i915_gem_object *obj)
6653{
6654 struct intel_framebuffer *intel_fb;
6655 int ret;
6656
6657 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6658 if (!intel_fb) {
6659 drm_gem_object_unreference_unlocked(&obj->base);
6660 return ERR_PTR(-ENOMEM);
6661 }
6662
6663 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6664 if (ret) {
6665 drm_gem_object_unreference_unlocked(&obj->base);
6666 kfree(intel_fb);
6667 return ERR_PTR(ret);
6668 }
6669
6670 return &intel_fb->base;
6671}
6672
6673static u32
6674intel_framebuffer_pitch_for_width(int width, int bpp)
6675{
6676 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6677 return ALIGN(pitch, 64);
6678}
6679
6680static u32
6681intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6682{
6683 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6684 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6685}
6686
6687static struct drm_framebuffer *
6688intel_framebuffer_create_for_mode(struct drm_device *dev,
6689 struct drm_display_mode *mode,
6690 int depth, int bpp)
6691{
6692 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006693 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006694
6695 obj = i915_gem_alloc_object(dev,
6696 intel_framebuffer_size_for_mode(mode, bpp));
6697 if (obj == NULL)
6698 return ERR_PTR(-ENOMEM);
6699
6700 mode_cmd.width = mode->hdisplay;
6701 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006702 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6703 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006704 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006705
6706 return intel_framebuffer_create(dev, &mode_cmd, obj);
6707}
6708
6709static struct drm_framebuffer *
6710mode_fits_in_fbdev(struct drm_device *dev,
6711 struct drm_display_mode *mode)
6712{
6713 struct drm_i915_private *dev_priv = dev->dev_private;
6714 struct drm_i915_gem_object *obj;
6715 struct drm_framebuffer *fb;
6716
6717 if (dev_priv->fbdev == NULL)
6718 return NULL;
6719
6720 obj = dev_priv->fbdev->ifb.obj;
6721 if (obj == NULL)
6722 return NULL;
6723
6724 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006725 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6726 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006727 return NULL;
6728
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006729 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006730 return NULL;
6731
6732 return fb;
6733}
6734
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006735bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006736 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006737 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006738{
6739 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006740 struct intel_encoder *intel_encoder =
6741 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006742 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006743 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006744 struct drm_crtc *crtc = NULL;
6745 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006746 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006747 int i = -1;
6748
Chris Wilsond2dff872011-04-19 08:36:26 +01006749 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6750 connector->base.id, drm_get_connector_name(connector),
6751 encoder->base.id, drm_get_encoder_name(encoder));
6752
Jesse Barnes79e53942008-11-07 14:24:08 -08006753 /*
6754 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006755 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006756 * - if the connector already has an assigned crtc, use it (but make
6757 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006758 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006759 * - try to find the first unused crtc that can drive this connector,
6760 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006761 */
6762
6763 /* See if we already have a CRTC for this connector */
6764 if (encoder->crtc) {
6765 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006766
Daniel Vetter7b240562012-12-12 00:35:33 +01006767 mutex_lock(&crtc->mutex);
6768
Daniel Vetter24218aa2012-08-12 19:27:11 +02006769 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006770 old->load_detect_temp = false;
6771
6772 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006773 if (connector->dpms != DRM_MODE_DPMS_ON)
6774 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006775
Chris Wilson71731882011-04-19 23:10:58 +01006776 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006777 }
6778
6779 /* Find an unused one (if possible) */
6780 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6781 i++;
6782 if (!(encoder->possible_crtcs & (1 << i)))
6783 continue;
6784 if (!possible_crtc->enabled) {
6785 crtc = possible_crtc;
6786 break;
6787 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006788 }
6789
6790 /*
6791 * If we didn't find an unused CRTC, don't use any.
6792 */
6793 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006794 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6795 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006796 }
6797
Daniel Vetter7b240562012-12-12 00:35:33 +01006798 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006799 intel_encoder->new_crtc = to_intel_crtc(crtc);
6800 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006801
6802 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006803 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006804 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006805 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006806
Chris Wilson64927112011-04-20 07:25:26 +01006807 if (!mode)
6808 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006809
Chris Wilsond2dff872011-04-19 08:36:26 +01006810 /* We need a framebuffer large enough to accommodate all accesses
6811 * that the plane may generate whilst we perform load detection.
6812 * We can not rely on the fbcon either being present (we get called
6813 * during its initialisation to detect all boot displays, or it may
6814 * not even exist) or that it is large enough to satisfy the
6815 * requested mode.
6816 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006817 fb = mode_fits_in_fbdev(dev, mode);
6818 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006819 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006820 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6821 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006822 } else
6823 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006824 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006825 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006826 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006827 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006828 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006829
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006830 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006831 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006832 if (old->release_fb)
6833 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006834 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006835 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006836 }
Chris Wilson71731882011-04-19 23:10:58 +01006837
Jesse Barnes79e53942008-11-07 14:24:08 -08006838 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006839 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006840 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006841}
6842
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006843void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006844 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006845{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006846 struct intel_encoder *intel_encoder =
6847 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006848 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006849 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006850
Chris Wilsond2dff872011-04-19 08:36:26 +01006851 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6852 connector->base.id, drm_get_connector_name(connector),
6853 encoder->base.id, drm_get_encoder_name(encoder));
6854
Chris Wilson8261b192011-04-19 23:18:09 +01006855 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006856 to_intel_connector(connector)->new_encoder = NULL;
6857 intel_encoder->new_crtc = NULL;
6858 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006859
Daniel Vetter36206362012-12-10 20:42:17 +01006860 if (old->release_fb) {
6861 drm_framebuffer_unregister_private(old->release_fb);
6862 drm_framebuffer_unreference(old->release_fb);
6863 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006864
Daniel Vetter67c96402013-01-23 16:25:09 +00006865 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006866 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006867 }
6868
Eric Anholtc751ce42010-03-25 11:48:48 -07006869 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006870 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6871 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006872
6873 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006874}
6875
6876/* Returns the clock of the currently programmed mode of the given pipe. */
6877static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6878{
6879 struct drm_i915_private *dev_priv = dev->dev_private;
6880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6881 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006882 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006883 u32 fp;
6884 intel_clock_t clock;
6885
6886 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006887 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006888 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006889 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006890
6891 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006892 if (IS_PINEVIEW(dev)) {
6893 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6894 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006895 } else {
6896 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6897 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6898 }
6899
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006900 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006901 if (IS_PINEVIEW(dev))
6902 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6903 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006904 else
6905 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006906 DPLL_FPA01_P1_POST_DIV_SHIFT);
6907
6908 switch (dpll & DPLL_MODE_MASK) {
6909 case DPLLB_MODE_DAC_SERIAL:
6910 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6911 5 : 10;
6912 break;
6913 case DPLLB_MODE_LVDS:
6914 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6915 7 : 14;
6916 break;
6917 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006918 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006919 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6920 return 0;
6921 }
6922
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006923 if (IS_PINEVIEW(dev))
6924 pineview_clock(96000, &clock);
6925 else
6926 i9xx_clock(96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006927 } else {
6928 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6929
6930 if (is_lvds) {
6931 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6932 DPLL_FPA01_P1_POST_DIV_SHIFT);
6933 clock.p2 = 14;
6934
6935 if ((dpll & PLL_REF_INPUT_MASK) ==
6936 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6937 /* XXX: might not be 66MHz */
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006938 i9xx_clock(66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006939 } else
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006940 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006941 } else {
6942 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6943 clock.p1 = 2;
6944 else {
6945 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6946 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6947 }
6948 if (dpll & PLL_P2_DIVIDE_BY_4)
6949 clock.p2 = 4;
6950 else
6951 clock.p2 = 2;
6952
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006953 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006954 }
6955 }
6956
6957 /* XXX: It would be nice to validate the clocks, but we can't reuse
6958 * i830PllIsValid() because it relies on the xf86_config connector
6959 * configuration being accurate, which it isn't necessarily.
6960 */
6961
6962 return clock.dot;
6963}
6964
6965/** Returns the currently programmed mode of the given pipe. */
6966struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6967 struct drm_crtc *crtc)
6968{
Jesse Barnes548f2452011-02-17 10:40:53 -08006969 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02006971 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006972 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006973 int htot = I915_READ(HTOTAL(cpu_transcoder));
6974 int hsync = I915_READ(HSYNC(cpu_transcoder));
6975 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6976 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006977
6978 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6979 if (!mode)
6980 return NULL;
6981
6982 mode->clock = intel_crtc_clock_get(dev, crtc);
6983 mode->hdisplay = (htot & 0xffff) + 1;
6984 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6985 mode->hsync_start = (hsync & 0xffff) + 1;
6986 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6987 mode->vdisplay = (vtot & 0xffff) + 1;
6988 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6989 mode->vsync_start = (vsync & 0xffff) + 1;
6990 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6991
6992 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006993
6994 return mode;
6995}
6996
Daniel Vetter3dec0092010-08-20 21:40:52 +02006997static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006998{
6999 struct drm_device *dev = crtc->dev;
7000 drm_i915_private_t *dev_priv = dev->dev_private;
7001 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7002 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007003 int dpll_reg = DPLL(pipe);
7004 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007005
Eric Anholtbad720f2009-10-22 16:11:14 -07007006 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007007 return;
7008
7009 if (!dev_priv->lvds_downclock_avail)
7010 return;
7011
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007012 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007013 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007014 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007015
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007016 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007017
7018 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7019 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007020 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007021
Jesse Barnes652c3932009-08-17 13:31:43 -07007022 dpll = I915_READ(dpll_reg);
7023 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007024 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007025 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007026}
7027
7028static void intel_decrease_pllclock(struct drm_crtc *crtc)
7029{
7030 struct drm_device *dev = crtc->dev;
7031 drm_i915_private_t *dev_priv = dev->dev_private;
7032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007033
Eric Anholtbad720f2009-10-22 16:11:14 -07007034 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007035 return;
7036
7037 if (!dev_priv->lvds_downclock_avail)
7038 return;
7039
7040 /*
7041 * Since this is called by a timer, we should never get here in
7042 * the manual case.
7043 */
7044 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007045 int pipe = intel_crtc->pipe;
7046 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007047 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007048
Zhao Yakui44d98a62009-10-09 11:39:40 +08007049 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007050
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007051 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007052
Chris Wilson074b5e12012-05-02 12:07:06 +01007053 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007054 dpll |= DISPLAY_RATE_SELECT_FPA1;
7055 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007056 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007057 dpll = I915_READ(dpll_reg);
7058 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007059 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007060 }
7061
7062}
7063
Chris Wilsonf047e392012-07-21 12:31:41 +01007064void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007065{
Chris Wilsonf047e392012-07-21 12:31:41 +01007066 i915_update_gfx_val(dev->dev_private);
7067}
7068
7069void intel_mark_idle(struct drm_device *dev)
7070{
Chris Wilson725a5b52013-01-08 11:02:57 +00007071 struct drm_crtc *crtc;
7072
7073 if (!i915_powersave)
7074 return;
7075
7076 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7077 if (!crtc->fb)
7078 continue;
7079
7080 intel_decrease_pllclock(crtc);
7081 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007082}
7083
7084void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
7085{
7086 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007087 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007088
7089 if (!i915_powersave)
7090 return;
7091
Jesse Barnes652c3932009-08-17 13:31:43 -07007092 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007093 if (!crtc->fb)
7094 continue;
7095
Chris Wilsonf047e392012-07-21 12:31:41 +01007096 if (to_intel_framebuffer(crtc->fb)->obj == obj)
7097 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007098 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007099}
7100
Jesse Barnes79e53942008-11-07 14:24:08 -08007101static void intel_crtc_destroy(struct drm_crtc *crtc)
7102{
7103 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007104 struct drm_device *dev = crtc->dev;
7105 struct intel_unpin_work *work;
7106 unsigned long flags;
7107
7108 spin_lock_irqsave(&dev->event_lock, flags);
7109 work = intel_crtc->unpin_work;
7110 intel_crtc->unpin_work = NULL;
7111 spin_unlock_irqrestore(&dev->event_lock, flags);
7112
7113 if (work) {
7114 cancel_work_sync(&work->work);
7115 kfree(work);
7116 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007117
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007118 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7119
Jesse Barnes79e53942008-11-07 14:24:08 -08007120 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007121
Jesse Barnes79e53942008-11-07 14:24:08 -08007122 kfree(intel_crtc);
7123}
7124
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007125static void intel_unpin_work_fn(struct work_struct *__work)
7126{
7127 struct intel_unpin_work *work =
7128 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007129 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007130
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007131 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007132 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007133 drm_gem_object_unreference(&work->pending_flip_obj->base);
7134 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007135
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007136 intel_update_fbc(dev);
7137 mutex_unlock(&dev->struct_mutex);
7138
7139 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7140 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7141
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007142 kfree(work);
7143}
7144
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007145static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007146 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007147{
7148 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007149 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7150 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007151 unsigned long flags;
7152
7153 /* Ignore early vblank irqs */
7154 if (intel_crtc == NULL)
7155 return;
7156
7157 spin_lock_irqsave(&dev->event_lock, flags);
7158 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007159
7160 /* Ensure we don't miss a work->pending update ... */
7161 smp_rmb();
7162
7163 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007164 spin_unlock_irqrestore(&dev->event_lock, flags);
7165 return;
7166 }
7167
Chris Wilsone7d841c2012-12-03 11:36:30 +00007168 /* and that the unpin work is consistent wrt ->pending. */
7169 smp_rmb();
7170
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007171 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007172
Rob Clark45a066e2012-10-08 14:50:40 -05007173 if (work->event)
7174 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007175
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007176 drm_vblank_put(dev, intel_crtc->pipe);
7177
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007178 spin_unlock_irqrestore(&dev->event_lock, flags);
7179
Daniel Vetter2c10d572012-12-20 21:24:07 +01007180 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007181
7182 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007183
7184 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007185}
7186
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007187void intel_finish_page_flip(struct drm_device *dev, int pipe)
7188{
7189 drm_i915_private_t *dev_priv = dev->dev_private;
7190 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7191
Mario Kleiner49b14a52010-12-09 07:00:07 +01007192 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007193}
7194
7195void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7196{
7197 drm_i915_private_t *dev_priv = dev->dev_private;
7198 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7199
Mario Kleiner49b14a52010-12-09 07:00:07 +01007200 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007201}
7202
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007203void intel_prepare_page_flip(struct drm_device *dev, int plane)
7204{
7205 drm_i915_private_t *dev_priv = dev->dev_private;
7206 struct intel_crtc *intel_crtc =
7207 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7208 unsigned long flags;
7209
Chris Wilsone7d841c2012-12-03 11:36:30 +00007210 /* NB: An MMIO update of the plane base pointer will also
7211 * generate a page-flip completion irq, i.e. every modeset
7212 * is also accompanied by a spurious intel_prepare_page_flip().
7213 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007214 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007215 if (intel_crtc->unpin_work)
7216 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007217 spin_unlock_irqrestore(&dev->event_lock, flags);
7218}
7219
Chris Wilsone7d841c2012-12-03 11:36:30 +00007220inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7221{
7222 /* Ensure that the work item is consistent when activating it ... */
7223 smp_wmb();
7224 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7225 /* and that it is marked active as soon as the irq could fire. */
7226 smp_wmb();
7227}
7228
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007229static int intel_gen2_queue_flip(struct drm_device *dev,
7230 struct drm_crtc *crtc,
7231 struct drm_framebuffer *fb,
7232 struct drm_i915_gem_object *obj)
7233{
7234 struct drm_i915_private *dev_priv = dev->dev_private;
7235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007236 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007237 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007238 int ret;
7239
Daniel Vetter6d90c952012-04-26 23:28:05 +02007240 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007241 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007242 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007243
Daniel Vetter6d90c952012-04-26 23:28:05 +02007244 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007245 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007246 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007247
7248 /* Can't queue multiple flips, so wait for the previous
7249 * one to finish before executing the next.
7250 */
7251 if (intel_crtc->plane)
7252 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7253 else
7254 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007255 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7256 intel_ring_emit(ring, MI_NOOP);
7257 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7258 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7259 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007260 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007261 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007262
7263 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007264 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007265 return 0;
7266
7267err_unpin:
7268 intel_unpin_fb_obj(obj);
7269err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007270 return ret;
7271}
7272
7273static int intel_gen3_queue_flip(struct drm_device *dev,
7274 struct drm_crtc *crtc,
7275 struct drm_framebuffer *fb,
7276 struct drm_i915_gem_object *obj)
7277{
7278 struct drm_i915_private *dev_priv = dev->dev_private;
7279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007280 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007281 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007282 int ret;
7283
Daniel Vetter6d90c952012-04-26 23:28:05 +02007284 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007285 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007286 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007287
Daniel Vetter6d90c952012-04-26 23:28:05 +02007288 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007289 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007290 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007291
7292 if (intel_crtc->plane)
7293 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7294 else
7295 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007296 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7297 intel_ring_emit(ring, MI_NOOP);
7298 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7299 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7300 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007301 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007302 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007303
Chris Wilsone7d841c2012-12-03 11:36:30 +00007304 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007305 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007306 return 0;
7307
7308err_unpin:
7309 intel_unpin_fb_obj(obj);
7310err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007311 return ret;
7312}
7313
7314static int intel_gen4_queue_flip(struct drm_device *dev,
7315 struct drm_crtc *crtc,
7316 struct drm_framebuffer *fb,
7317 struct drm_i915_gem_object *obj)
7318{
7319 struct drm_i915_private *dev_priv = dev->dev_private;
7320 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7321 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007322 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007323 int ret;
7324
Daniel Vetter6d90c952012-04-26 23:28:05 +02007325 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007326 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007327 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007328
Daniel Vetter6d90c952012-04-26 23:28:05 +02007329 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007330 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007331 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007332
7333 /* i965+ uses the linear or tiled offsets from the
7334 * Display Registers (which do not change across a page-flip)
7335 * so we need only reprogram the base address.
7336 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007337 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7338 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7339 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007340 intel_ring_emit(ring,
7341 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7342 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007343
7344 /* XXX Enabling the panel-fitter across page-flip is so far
7345 * untested on non-native modes, so ignore it for now.
7346 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7347 */
7348 pf = 0;
7349 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007350 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007351
7352 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007353 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007354 return 0;
7355
7356err_unpin:
7357 intel_unpin_fb_obj(obj);
7358err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007359 return ret;
7360}
7361
7362static int intel_gen6_queue_flip(struct drm_device *dev,
7363 struct drm_crtc *crtc,
7364 struct drm_framebuffer *fb,
7365 struct drm_i915_gem_object *obj)
7366{
7367 struct drm_i915_private *dev_priv = dev->dev_private;
7368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007369 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007370 uint32_t pf, pipesrc;
7371 int ret;
7372
Daniel Vetter6d90c952012-04-26 23:28:05 +02007373 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007374 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007375 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007376
Daniel Vetter6d90c952012-04-26 23:28:05 +02007377 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007378 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007379 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007380
Daniel Vetter6d90c952012-04-26 23:28:05 +02007381 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7382 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7383 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007384 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007385
Chris Wilson99d9acd2012-04-17 20:37:00 +01007386 /* Contrary to the suggestions in the documentation,
7387 * "Enable Panel Fitter" does not seem to be required when page
7388 * flipping with a non-native mode, and worse causes a normal
7389 * modeset to fail.
7390 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7391 */
7392 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007393 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007394 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007395
7396 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007397 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007398 return 0;
7399
7400err_unpin:
7401 intel_unpin_fb_obj(obj);
7402err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007403 return ret;
7404}
7405
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007406/*
7407 * On gen7 we currently use the blit ring because (in early silicon at least)
7408 * the render ring doesn't give us interrpts for page flip completion, which
7409 * means clients will hang after the first flip is queued. Fortunately the
7410 * blit ring generates interrupts properly, so use it instead.
7411 */
7412static int intel_gen7_queue_flip(struct drm_device *dev,
7413 struct drm_crtc *crtc,
7414 struct drm_framebuffer *fb,
7415 struct drm_i915_gem_object *obj)
7416{
7417 struct drm_i915_private *dev_priv = dev->dev_private;
7418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7419 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007420 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007421 int ret;
7422
7423 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7424 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007425 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007426
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007427 switch(intel_crtc->plane) {
7428 case PLANE_A:
7429 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7430 break;
7431 case PLANE_B:
7432 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7433 break;
7434 case PLANE_C:
7435 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7436 break;
7437 default:
7438 WARN_ONCE(1, "unknown plane in flip command\n");
7439 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007440 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007441 }
7442
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007443 ret = intel_ring_begin(ring, 4);
7444 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007445 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007446
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007447 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007448 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007449 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007450 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007451
7452 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007453 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007454 return 0;
7455
7456err_unpin:
7457 intel_unpin_fb_obj(obj);
7458err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007459 return ret;
7460}
7461
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007462static int intel_default_queue_flip(struct drm_device *dev,
7463 struct drm_crtc *crtc,
7464 struct drm_framebuffer *fb,
7465 struct drm_i915_gem_object *obj)
7466{
7467 return -ENODEV;
7468}
7469
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007470static int intel_crtc_page_flip(struct drm_crtc *crtc,
7471 struct drm_framebuffer *fb,
7472 struct drm_pending_vblank_event *event)
7473{
7474 struct drm_device *dev = crtc->dev;
7475 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007476 struct drm_framebuffer *old_fb = crtc->fb;
7477 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007478 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7479 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007480 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007481 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007482
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007483 /* Can't change pixel format via MI display flips. */
7484 if (fb->pixel_format != crtc->fb->pixel_format)
7485 return -EINVAL;
7486
7487 /*
7488 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7489 * Note that pitch changes could also affect these register.
7490 */
7491 if (INTEL_INFO(dev)->gen > 3 &&
7492 (fb->offsets[0] != crtc->fb->offsets[0] ||
7493 fb->pitches[0] != crtc->fb->pitches[0]))
7494 return -EINVAL;
7495
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007496 work = kzalloc(sizeof *work, GFP_KERNEL);
7497 if (work == NULL)
7498 return -ENOMEM;
7499
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007500 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007501 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007502 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007503 INIT_WORK(&work->work, intel_unpin_work_fn);
7504
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007505 ret = drm_vblank_get(dev, intel_crtc->pipe);
7506 if (ret)
7507 goto free_work;
7508
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007509 /* We borrow the event spin lock for protecting unpin_work */
7510 spin_lock_irqsave(&dev->event_lock, flags);
7511 if (intel_crtc->unpin_work) {
7512 spin_unlock_irqrestore(&dev->event_lock, flags);
7513 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007514 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007515
7516 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007517 return -EBUSY;
7518 }
7519 intel_crtc->unpin_work = work;
7520 spin_unlock_irqrestore(&dev->event_lock, flags);
7521
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007522 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7523 flush_workqueue(dev_priv->wq);
7524
Chris Wilson79158102012-05-23 11:13:58 +01007525 ret = i915_mutex_lock_interruptible(dev);
7526 if (ret)
7527 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007528
Jesse Barnes75dfca82010-02-10 15:09:44 -08007529 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007530 drm_gem_object_reference(&work->old_fb_obj->base);
7531 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007532
7533 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007534
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007535 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007536
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007537 work->enable_stall_check = true;
7538
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007539 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007540 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007541
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007542 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7543 if (ret)
7544 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007545
Chris Wilson7782de32011-07-08 12:22:41 +01007546 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007547 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007548 mutex_unlock(&dev->struct_mutex);
7549
Jesse Barnese5510fa2010-07-01 16:48:37 -07007550 trace_i915_flip_request(intel_crtc->plane, obj);
7551
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007552 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007553
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007554cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007555 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007556 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007557 drm_gem_object_unreference(&work->old_fb_obj->base);
7558 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007559 mutex_unlock(&dev->struct_mutex);
7560
Chris Wilson79158102012-05-23 11:13:58 +01007561cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007562 spin_lock_irqsave(&dev->event_lock, flags);
7563 intel_crtc->unpin_work = NULL;
7564 spin_unlock_irqrestore(&dev->event_lock, flags);
7565
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007566 drm_vblank_put(dev, intel_crtc->pipe);
7567free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007568 kfree(work);
7569
7570 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007571}
7572
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007573static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007574 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7575 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007576};
7577
Daniel Vetter50f56112012-07-02 09:35:43 +02007578static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7579 struct drm_crtc *crtc)
7580{
7581 struct drm_device *dev;
7582 struct drm_crtc *tmp;
7583 int crtc_mask = 1;
7584
7585 WARN(!crtc, "checking null crtc?\n");
7586
7587 dev = crtc->dev;
7588
7589 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7590 if (tmp == crtc)
7591 break;
7592 crtc_mask <<= 1;
7593 }
7594
7595 if (encoder->possible_crtcs & crtc_mask)
7596 return true;
7597 return false;
7598}
7599
Daniel Vetter9a935852012-07-05 22:34:27 +02007600/**
7601 * intel_modeset_update_staged_output_state
7602 *
7603 * Updates the staged output configuration state, e.g. after we've read out the
7604 * current hw state.
7605 */
7606static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7607{
7608 struct intel_encoder *encoder;
7609 struct intel_connector *connector;
7610
7611 list_for_each_entry(connector, &dev->mode_config.connector_list,
7612 base.head) {
7613 connector->new_encoder =
7614 to_intel_encoder(connector->base.encoder);
7615 }
7616
7617 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7618 base.head) {
7619 encoder->new_crtc =
7620 to_intel_crtc(encoder->base.crtc);
7621 }
7622}
7623
7624/**
7625 * intel_modeset_commit_output_state
7626 *
7627 * This function copies the stage display pipe configuration to the real one.
7628 */
7629static void intel_modeset_commit_output_state(struct drm_device *dev)
7630{
7631 struct intel_encoder *encoder;
7632 struct intel_connector *connector;
7633
7634 list_for_each_entry(connector, &dev->mode_config.connector_list,
7635 base.head) {
7636 connector->base.encoder = &connector->new_encoder->base;
7637 }
7638
7639 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7640 base.head) {
7641 encoder->base.crtc = &encoder->new_crtc->base;
7642 }
7643}
7644
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007645static void
7646connected_sink_compute_bpp(struct intel_connector * connector,
7647 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007648{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007649 int bpp = pipe_config->pipe_bpp;
7650
7651 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
7652 connector->base.base.id,
7653 drm_get_connector_name(&connector->base));
7654
7655 /* Don't use an invalid EDID bpc value */
7656 if (connector->base.display_info.bpc &&
7657 connector->base.display_info.bpc * 3 < bpp) {
7658 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7659 bpp, connector->base.display_info.bpc*3);
7660 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
7661 }
7662
7663 /* Clamp bpp to 8 on screens without EDID 1.4 */
7664 if (connector->base.display_info.bpc == 0 && bpp > 24) {
7665 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7666 bpp);
7667 pipe_config->pipe_bpp = 24;
7668 }
7669}
7670
7671static int
7672compute_baseline_pipe_bpp(struct intel_crtc *crtc,
7673 struct drm_framebuffer *fb,
7674 struct intel_crtc_config *pipe_config)
7675{
7676 struct drm_device *dev = crtc->base.dev;
7677 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007678 int bpp;
7679
Daniel Vetterd42264b2013-03-28 16:38:08 +01007680 switch (fb->pixel_format) {
7681 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007682 bpp = 8*3; /* since we go through a colormap */
7683 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007684 case DRM_FORMAT_XRGB1555:
7685 case DRM_FORMAT_ARGB1555:
7686 /* checked in intel_framebuffer_init already */
7687 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7688 return -EINVAL;
7689 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007690 bpp = 6*3; /* min is 18bpp */
7691 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007692 case DRM_FORMAT_XBGR8888:
7693 case DRM_FORMAT_ABGR8888:
7694 /* checked in intel_framebuffer_init already */
7695 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7696 return -EINVAL;
7697 case DRM_FORMAT_XRGB8888:
7698 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007699 bpp = 8*3;
7700 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007701 case DRM_FORMAT_XRGB2101010:
7702 case DRM_FORMAT_ARGB2101010:
7703 case DRM_FORMAT_XBGR2101010:
7704 case DRM_FORMAT_ABGR2101010:
7705 /* checked in intel_framebuffer_init already */
7706 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007707 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007708 bpp = 10*3;
7709 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007710 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007711 default:
7712 DRM_DEBUG_KMS("unsupported depth\n");
7713 return -EINVAL;
7714 }
7715
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007716 pipe_config->pipe_bpp = bpp;
7717
7718 /* Clamp display bpp to EDID value */
7719 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007720 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02007721 if (!connector->new_encoder ||
7722 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007723 continue;
7724
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007725 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007726 }
7727
7728 return bpp;
7729}
7730
Daniel Vetterc0b03412013-05-28 12:05:54 +02007731static void intel_dump_pipe_config(struct intel_crtc *crtc,
7732 struct intel_crtc_config *pipe_config,
7733 const char *context)
7734{
7735 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
7736 context, pipe_name(crtc->pipe));
7737
7738 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
7739 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
7740 pipe_config->pipe_bpp, pipe_config->dither);
7741 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
7742 pipe_config->has_pch_encoder,
7743 pipe_config->fdi_lanes,
7744 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
7745 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
7746 pipe_config->fdi_m_n.tu);
7747 DRM_DEBUG_KMS("requested mode:\n");
7748 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
7749 DRM_DEBUG_KMS("adjusted mode:\n");
7750 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
7751 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
7752 pipe_config->gmch_pfit.control,
7753 pipe_config->gmch_pfit.pgm_ratios,
7754 pipe_config->gmch_pfit.lvds_border_bits);
7755 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
7756 pipe_config->pch_pfit.pos,
7757 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007758 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02007759}
7760
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007761static bool check_encoder_cloning(struct drm_crtc *crtc)
7762{
7763 int num_encoders = 0;
7764 bool uncloneable_encoders = false;
7765 struct intel_encoder *encoder;
7766
7767 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
7768 base.head) {
7769 if (&encoder->new_crtc->base != crtc)
7770 continue;
7771
7772 num_encoders++;
7773 if (!encoder->cloneable)
7774 uncloneable_encoders = true;
7775 }
7776
7777 return !(num_encoders > 1 && uncloneable_encoders);
7778}
7779
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007780static struct intel_crtc_config *
7781intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007782 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007783 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007784{
7785 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007786 struct drm_encoder_helper_funcs *encoder_funcs;
7787 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007788 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01007789 int plane_bpp, ret = -EINVAL;
7790 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02007791
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007792 if (!check_encoder_cloning(crtc)) {
7793 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
7794 return ERR_PTR(-EINVAL);
7795 }
7796
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007797 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7798 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007799 return ERR_PTR(-ENOMEM);
7800
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007801 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7802 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettereccb1402013-05-22 00:50:22 +02007803 pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007804
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007805 /* Compute a starting value for pipe_config->pipe_bpp taking the source
7806 * plane pixel format and any sink constraints into account. Returns the
7807 * source plane bpp so that dithering can be selected on mismatches
7808 * after encoders and crtc also have had their say. */
7809 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
7810 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007811 if (plane_bpp < 0)
7812 goto fail;
7813
Daniel Vettere29c22c2013-02-21 00:00:16 +01007814encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02007815 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02007816 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02007817 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02007818
Daniel Vetter7758a112012-07-08 19:40:39 +02007819 /* Pass our mode to the connectors and the CRTC to give them a chance to
7820 * adjust it according to limitations or connector properties, and also
7821 * a chance to reject the mode entirely.
7822 */
7823 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7824 base.head) {
7825
7826 if (&encoder->new_crtc->base != crtc)
7827 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007828
7829 if (encoder->compute_config) {
7830 if (!(encoder->compute_config(encoder, pipe_config))) {
7831 DRM_DEBUG_KMS("Encoder config failure\n");
7832 goto fail;
7833 }
7834
7835 continue;
7836 }
7837
Daniel Vetter7758a112012-07-08 19:40:39 +02007838 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007839 if (!(encoder_funcs->mode_fixup(&encoder->base,
7840 &pipe_config->requested_mode,
7841 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007842 DRM_DEBUG_KMS("Encoder fixup failed\n");
7843 goto fail;
7844 }
7845 }
7846
Daniel Vetterff9a6752013-06-01 17:16:21 +02007847 /* Set default port clock if not overwritten by the encoder. Needs to be
7848 * done afterwards in case the encoder adjusts the mode. */
7849 if (!pipe_config->port_clock)
7850 pipe_config->port_clock = pipe_config->adjusted_mode.clock;
7851
Daniel Vettere29c22c2013-02-21 00:00:16 +01007852 ret = intel_crtc_compute_config(crtc, pipe_config);
7853 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007854 DRM_DEBUG_KMS("CRTC fixup failed\n");
7855 goto fail;
7856 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01007857
7858 if (ret == RETRY) {
7859 if (WARN(!retry, "loop in pipe configuration computation\n")) {
7860 ret = -EINVAL;
7861 goto fail;
7862 }
7863
7864 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
7865 retry = false;
7866 goto encoder_retry;
7867 }
7868
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007869 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7870 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7871 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7872
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007873 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007874fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007875 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007876 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02007877}
7878
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007879/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7880 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7881static void
7882intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7883 unsigned *prepare_pipes, unsigned *disable_pipes)
7884{
7885 struct intel_crtc *intel_crtc;
7886 struct drm_device *dev = crtc->dev;
7887 struct intel_encoder *encoder;
7888 struct intel_connector *connector;
7889 struct drm_crtc *tmp_crtc;
7890
7891 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7892
7893 /* Check which crtcs have changed outputs connected to them, these need
7894 * to be part of the prepare_pipes mask. We don't (yet) support global
7895 * modeset across multiple crtcs, so modeset_pipes will only have one
7896 * bit set at most. */
7897 list_for_each_entry(connector, &dev->mode_config.connector_list,
7898 base.head) {
7899 if (connector->base.encoder == &connector->new_encoder->base)
7900 continue;
7901
7902 if (connector->base.encoder) {
7903 tmp_crtc = connector->base.encoder->crtc;
7904
7905 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7906 }
7907
7908 if (connector->new_encoder)
7909 *prepare_pipes |=
7910 1 << connector->new_encoder->new_crtc->pipe;
7911 }
7912
7913 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7914 base.head) {
7915 if (encoder->base.crtc == &encoder->new_crtc->base)
7916 continue;
7917
7918 if (encoder->base.crtc) {
7919 tmp_crtc = encoder->base.crtc;
7920
7921 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7922 }
7923
7924 if (encoder->new_crtc)
7925 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7926 }
7927
7928 /* Check for any pipes that will be fully disabled ... */
7929 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7930 base.head) {
7931 bool used = false;
7932
7933 /* Don't try to disable disabled crtcs. */
7934 if (!intel_crtc->base.enabled)
7935 continue;
7936
7937 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7938 base.head) {
7939 if (encoder->new_crtc == intel_crtc)
7940 used = true;
7941 }
7942
7943 if (!used)
7944 *disable_pipes |= 1 << intel_crtc->pipe;
7945 }
7946
7947
7948 /* set_mode is also used to update properties on life display pipes. */
7949 intel_crtc = to_intel_crtc(crtc);
7950 if (crtc->enabled)
7951 *prepare_pipes |= 1 << intel_crtc->pipe;
7952
Daniel Vetterb6c51642013-04-12 18:48:43 +02007953 /*
7954 * For simplicity do a full modeset on any pipe where the output routing
7955 * changed. We could be more clever, but that would require us to be
7956 * more careful with calling the relevant encoder->mode_set functions.
7957 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007958 if (*prepare_pipes)
7959 *modeset_pipes = *prepare_pipes;
7960
7961 /* ... and mask these out. */
7962 *modeset_pipes &= ~(*disable_pipes);
7963 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02007964
7965 /*
7966 * HACK: We don't (yet) fully support global modesets. intel_set_config
7967 * obies this rule, but the modeset restore mode of
7968 * intel_modeset_setup_hw_state does not.
7969 */
7970 *modeset_pipes &= 1 << intel_crtc->pipe;
7971 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02007972
7973 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7974 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007975}
7976
Daniel Vetterea9d7582012-07-10 10:42:52 +02007977static bool intel_crtc_in_use(struct drm_crtc *crtc)
7978{
7979 struct drm_encoder *encoder;
7980 struct drm_device *dev = crtc->dev;
7981
7982 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7983 if (encoder->crtc == crtc)
7984 return true;
7985
7986 return false;
7987}
7988
7989static void
7990intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7991{
7992 struct intel_encoder *intel_encoder;
7993 struct intel_crtc *intel_crtc;
7994 struct drm_connector *connector;
7995
7996 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7997 base.head) {
7998 if (!intel_encoder->base.crtc)
7999 continue;
8000
8001 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8002
8003 if (prepare_pipes & (1 << intel_crtc->pipe))
8004 intel_encoder->connectors_active = false;
8005 }
8006
8007 intel_modeset_commit_output_state(dev);
8008
8009 /* Update computed state. */
8010 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8011 base.head) {
8012 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8013 }
8014
8015 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8016 if (!connector->encoder || !connector->encoder->crtc)
8017 continue;
8018
8019 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8020
8021 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008022 struct drm_property *dpms_property =
8023 dev->mode_config.dpms_property;
8024
Daniel Vetterea9d7582012-07-10 10:42:52 +02008025 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008026 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008027 dpms_property,
8028 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008029
8030 intel_encoder = to_intel_encoder(connector->encoder);
8031 intel_encoder->connectors_active = true;
8032 }
8033 }
8034
8035}
8036
Daniel Vetter25c5b262012-07-08 22:08:04 +02008037#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8038 list_for_each_entry((intel_crtc), \
8039 &(dev)->mode_config.crtc_list, \
8040 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008041 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008042
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008043static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008044intel_pipe_config_compare(struct drm_device *dev,
8045 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008046 struct intel_crtc_config *pipe_config)
8047{
Daniel Vetter08a24032013-04-19 11:25:34 +02008048#define PIPE_CONF_CHECK_I(name) \
8049 if (current_config->name != pipe_config->name) { \
8050 DRM_ERROR("mismatch in " #name " " \
8051 "(expected %i, found %i)\n", \
8052 current_config->name, \
8053 pipe_config->name); \
8054 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008055 }
8056
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008057#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8058 if ((current_config->name ^ pipe_config->name) & (mask)) { \
8059 DRM_ERROR("mismatch in " #name " " \
8060 "(expected %i, found %i)\n", \
8061 current_config->name & (mask), \
8062 pipe_config->name & (mask)); \
8063 return false; \
8064 }
8065
Daniel Vettereccb1402013-05-22 00:50:22 +02008066 PIPE_CONF_CHECK_I(cpu_transcoder);
8067
Daniel Vetter08a24032013-04-19 11:25:34 +02008068 PIPE_CONF_CHECK_I(has_pch_encoder);
8069 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008070 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8071 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8072 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8073 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8074 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008075
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008076 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8077 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8078 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8079 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8080 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8081 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8082
8083 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8084 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8085 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8086 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8087 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8088 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8089
8090 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8091 DRM_MODE_FLAG_INTERLACE);
8092
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008093 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8094 DRM_MODE_FLAG_PHSYNC);
8095 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8096 DRM_MODE_FLAG_NHSYNC);
8097 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8098 DRM_MODE_FLAG_PVSYNC);
8099 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8100 DRM_MODE_FLAG_NVSYNC);
8101
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008102 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8103 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8104
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008105 PIPE_CONF_CHECK_I(gmch_pfit.control);
8106 /* pfit ratios are autocomputed by the hw on gen4+ */
8107 if (INTEL_INFO(dev)->gen < 4)
8108 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8109 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8110 PIPE_CONF_CHECK_I(pch_pfit.pos);
8111 PIPE_CONF_CHECK_I(pch_pfit.size);
8112
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008113 PIPE_CONF_CHECK_I(ips_enabled);
8114
Daniel Vetter08a24032013-04-19 11:25:34 +02008115#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008116#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008117
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008118 return true;
8119}
8120
Daniel Vetterb9805142012-08-31 17:37:33 +02008121void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008122intel_modeset_check_state(struct drm_device *dev)
8123{
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008124 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008125 struct intel_crtc *crtc;
8126 struct intel_encoder *encoder;
8127 struct intel_connector *connector;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008128 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008129
8130 list_for_each_entry(connector, &dev->mode_config.connector_list,
8131 base.head) {
8132 /* This also checks the encoder/connector hw state with the
8133 * ->get_hw_state callbacks. */
8134 intel_connector_check_state(connector);
8135
8136 WARN(&connector->new_encoder->base != connector->base.encoder,
8137 "connector's staged encoder doesn't match current encoder\n");
8138 }
8139
8140 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8141 base.head) {
8142 bool enabled = false;
8143 bool active = false;
8144 enum pipe pipe, tracked_pipe;
8145
8146 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8147 encoder->base.base.id,
8148 drm_get_encoder_name(&encoder->base));
8149
8150 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8151 "encoder's stage crtc doesn't match current crtc\n");
8152 WARN(encoder->connectors_active && !encoder->base.crtc,
8153 "encoder's active_connectors set, but no crtc\n");
8154
8155 list_for_each_entry(connector, &dev->mode_config.connector_list,
8156 base.head) {
8157 if (connector->base.encoder != &encoder->base)
8158 continue;
8159 enabled = true;
8160 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8161 active = true;
8162 }
8163 WARN(!!encoder->base.crtc != enabled,
8164 "encoder's enabled state mismatch "
8165 "(expected %i, found %i)\n",
8166 !!encoder->base.crtc, enabled);
8167 WARN(active && !encoder->base.crtc,
8168 "active encoder with no crtc\n");
8169
8170 WARN(encoder->connectors_active != active,
8171 "encoder's computed active state doesn't match tracked active state "
8172 "(expected %i, found %i)\n", active, encoder->connectors_active);
8173
8174 active = encoder->get_hw_state(encoder, &pipe);
8175 WARN(active != encoder->connectors_active,
8176 "encoder's hw state doesn't match sw tracking "
8177 "(expected %i, found %i)\n",
8178 encoder->connectors_active, active);
8179
8180 if (!encoder->base.crtc)
8181 continue;
8182
8183 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8184 WARN(active && pipe != tracked_pipe,
8185 "active encoder's pipe doesn't match"
8186 "(expected %i, found %i)\n",
8187 tracked_pipe, pipe);
8188
8189 }
8190
8191 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8192 base.head) {
8193 bool enabled = false;
8194 bool active = false;
8195
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008196 memset(&pipe_config, 0, sizeof(pipe_config));
8197
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008198 DRM_DEBUG_KMS("[CRTC:%d]\n",
8199 crtc->base.base.id);
8200
8201 WARN(crtc->active && !crtc->base.enabled,
8202 "active crtc, but not enabled in sw tracking\n");
8203
8204 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8205 base.head) {
8206 if (encoder->base.crtc != &crtc->base)
8207 continue;
8208 enabled = true;
8209 if (encoder->connectors_active)
8210 active = true;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008211 if (encoder->get_config)
8212 encoder->get_config(encoder, &pipe_config);
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008213 }
8214 WARN(active != crtc->active,
8215 "crtc's computed active state doesn't match tracked active state "
8216 "(expected %i, found %i)\n", active, crtc->active);
8217 WARN(enabled != crtc->base.enabled,
8218 "crtc's computed enabled state doesn't match tracked enabled state "
8219 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8220
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008221 active = dev_priv->display.get_pipe_config(crtc,
8222 &pipe_config);
8223 WARN(crtc->active != active,
8224 "crtc active state doesn't match with hw state "
8225 "(expected %i, found %i)\n", crtc->active, active);
8226
Daniel Vetterc0b03412013-05-28 12:05:54 +02008227 if (active &&
8228 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8229 WARN(1, "pipe state doesn't match!\n");
8230 intel_dump_pipe_config(crtc, &pipe_config,
8231 "[hw state]");
8232 intel_dump_pipe_config(crtc, &crtc->config,
8233 "[sw state]");
8234 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008235 }
8236}
8237
Daniel Vetterf30da182013-04-11 20:22:50 +02008238static int __intel_set_mode(struct drm_crtc *crtc,
8239 struct drm_display_mode *mode,
8240 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008241{
8242 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008243 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008244 struct drm_display_mode *saved_mode, *saved_hwmode;
8245 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008246 struct intel_crtc *intel_crtc;
8247 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008248 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008249
Tim Gardner3ac18232012-12-07 07:54:26 -07008250 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008251 if (!saved_mode)
8252 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008253 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008254
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008255 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008256 &prepare_pipes, &disable_pipes);
8257
Tim Gardner3ac18232012-12-07 07:54:26 -07008258 *saved_hwmode = crtc->hwmode;
8259 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008260
Daniel Vetter25c5b262012-07-08 22:08:04 +02008261 /* Hack: Because we don't (yet) support global modeset on multiple
8262 * crtcs, we don't keep track of the new mode for more than one crtc.
8263 * Hence simply check whether any bit is set in modeset_pipes in all the
8264 * pieces of code that are not yet converted to deal with mutliple crtcs
8265 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008266 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008267 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008268 if (IS_ERR(pipe_config)) {
8269 ret = PTR_ERR(pipe_config);
8270 pipe_config = NULL;
8271
Tim Gardner3ac18232012-12-07 07:54:26 -07008272 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008273 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008274 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8275 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008276 }
8277
Daniel Vetter460da9162013-03-27 00:44:51 +01008278 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8279 intel_crtc_disable(&intel_crtc->base);
8280
Daniel Vetterea9d7582012-07-10 10:42:52 +02008281 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8282 if (intel_crtc->base.enabled)
8283 dev_priv->display.crtc_disable(&intel_crtc->base);
8284 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008285
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008286 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8287 * to set it here already despite that we pass it down the callchain.
8288 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008289 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008290 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008291 /* mode_set/enable/disable functions rely on a correct pipe
8292 * config. */
8293 to_intel_crtc(crtc)->config = *pipe_config;
8294 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008295
Daniel Vetterea9d7582012-07-10 10:42:52 +02008296 /* Only after disabling all output pipelines that will be changed can we
8297 * update the the output configuration. */
8298 intel_modeset_update_state(dev, prepare_pipes);
8299
Daniel Vetter47fab732012-10-26 10:58:18 +02008300 if (dev_priv->display.modeset_global_resources)
8301 dev_priv->display.modeset_global_resources(dev);
8302
Daniel Vettera6778b32012-07-02 09:56:42 +02008303 /* Set up the DPLL and any encoders state that needs to adjust or depend
8304 * on the DPLL.
8305 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008306 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008307 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008308 x, y, fb);
8309 if (ret)
8310 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008311 }
8312
8313 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008314 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8315 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008316
Daniel Vetter25c5b262012-07-08 22:08:04 +02008317 if (modeset_pipes) {
8318 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008319 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008320
Daniel Vetter25c5b262012-07-08 22:08:04 +02008321 /* Calculate and store various constants which
8322 * are later needed by vblank and swap-completion
8323 * timestamping. They are derived from true hwmode.
8324 */
8325 drm_calc_timestamping_constants(crtc);
8326 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008327
8328 /* FIXME: add subpixel order */
8329done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008330 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008331 crtc->hwmode = *saved_hwmode;
8332 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008333 }
8334
Tim Gardner3ac18232012-12-07 07:54:26 -07008335out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008336 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008337 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008338 return ret;
8339}
8340
Daniel Vetterf30da182013-04-11 20:22:50 +02008341int intel_set_mode(struct drm_crtc *crtc,
8342 struct drm_display_mode *mode,
8343 int x, int y, struct drm_framebuffer *fb)
8344{
8345 int ret;
8346
8347 ret = __intel_set_mode(crtc, mode, x, y, fb);
8348
8349 if (ret == 0)
8350 intel_modeset_check_state(crtc->dev);
8351
8352 return ret;
8353}
8354
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008355void intel_crtc_restore_mode(struct drm_crtc *crtc)
8356{
8357 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8358}
8359
Daniel Vetter25c5b262012-07-08 22:08:04 +02008360#undef for_each_intel_crtc_masked
8361
Daniel Vetterd9e55602012-07-04 22:16:09 +02008362static void intel_set_config_free(struct intel_set_config *config)
8363{
8364 if (!config)
8365 return;
8366
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008367 kfree(config->save_connector_encoders);
8368 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008369 kfree(config);
8370}
8371
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008372static int intel_set_config_save_state(struct drm_device *dev,
8373 struct intel_set_config *config)
8374{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008375 struct drm_encoder *encoder;
8376 struct drm_connector *connector;
8377 int count;
8378
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008379 config->save_encoder_crtcs =
8380 kcalloc(dev->mode_config.num_encoder,
8381 sizeof(struct drm_crtc *), GFP_KERNEL);
8382 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008383 return -ENOMEM;
8384
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008385 config->save_connector_encoders =
8386 kcalloc(dev->mode_config.num_connector,
8387 sizeof(struct drm_encoder *), GFP_KERNEL);
8388 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008389 return -ENOMEM;
8390
8391 /* Copy data. Note that driver private data is not affected.
8392 * Should anything bad happen only the expected state is
8393 * restored, not the drivers personal bookkeeping.
8394 */
8395 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008396 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008397 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008398 }
8399
8400 count = 0;
8401 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008402 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008403 }
8404
8405 return 0;
8406}
8407
8408static void intel_set_config_restore_state(struct drm_device *dev,
8409 struct intel_set_config *config)
8410{
Daniel Vetter9a935852012-07-05 22:34:27 +02008411 struct intel_encoder *encoder;
8412 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008413 int count;
8414
8415 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008416 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8417 encoder->new_crtc =
8418 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008419 }
8420
8421 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008422 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8423 connector->new_encoder =
8424 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008425 }
8426}
8427
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008428static void
8429intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8430 struct intel_set_config *config)
8431{
8432
8433 /* We should be able to check here if the fb has the same properties
8434 * and then just flip_or_move it */
8435 if (set->crtc->fb != set->fb) {
8436 /* If we have no fb then treat it as a full mode set */
8437 if (set->crtc->fb == NULL) {
8438 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8439 config->mode_changed = true;
8440 } else if (set->fb == NULL) {
8441 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008442 } else if (set->fb->pixel_format !=
8443 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008444 config->mode_changed = true;
8445 } else
8446 config->fb_changed = true;
8447 }
8448
Daniel Vetter835c5872012-07-10 18:11:08 +02008449 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008450 config->fb_changed = true;
8451
8452 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8453 DRM_DEBUG_KMS("modes are different, full mode set\n");
8454 drm_mode_debug_printmodeline(&set->crtc->mode);
8455 drm_mode_debug_printmodeline(set->mode);
8456 config->mode_changed = true;
8457 }
8458}
8459
Daniel Vetter2e431052012-07-04 22:42:15 +02008460static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008461intel_modeset_stage_output_state(struct drm_device *dev,
8462 struct drm_mode_set *set,
8463 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008464{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008465 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008466 struct intel_connector *connector;
8467 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008468 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008469
Damien Lespiau9abdda72013-02-13 13:29:23 +00008470 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008471 * of connectors. For paranoia, double-check this. */
8472 WARN_ON(!set->fb && (set->num_connectors != 0));
8473 WARN_ON(set->fb && (set->num_connectors == 0));
8474
Daniel Vetter50f56112012-07-02 09:35:43 +02008475 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008476 list_for_each_entry(connector, &dev->mode_config.connector_list,
8477 base.head) {
8478 /* Otherwise traverse passed in connector list and get encoders
8479 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008480 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008481 if (set->connectors[ro] == &connector->base) {
8482 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008483 break;
8484 }
8485 }
8486
Daniel Vetter9a935852012-07-05 22:34:27 +02008487 /* If we disable the crtc, disable all its connectors. Also, if
8488 * the connector is on the changing crtc but not on the new
8489 * connector list, disable it. */
8490 if ((!set->fb || ro == set->num_connectors) &&
8491 connector->base.encoder &&
8492 connector->base.encoder->crtc == set->crtc) {
8493 connector->new_encoder = NULL;
8494
8495 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8496 connector->base.base.id,
8497 drm_get_connector_name(&connector->base));
8498 }
8499
8500
8501 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008502 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008503 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008504 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008505 }
8506 /* connector->new_encoder is now updated for all connectors. */
8507
8508 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008509 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008510 list_for_each_entry(connector, &dev->mode_config.connector_list,
8511 base.head) {
8512 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008513 continue;
8514
Daniel Vetter9a935852012-07-05 22:34:27 +02008515 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008516
8517 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008518 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008519 new_crtc = set->crtc;
8520 }
8521
8522 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008523 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8524 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008525 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008526 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008527 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8528
8529 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8530 connector->base.base.id,
8531 drm_get_connector_name(&connector->base),
8532 new_crtc->base.id);
8533 }
8534
8535 /* Check for any encoders that needs to be disabled. */
8536 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8537 base.head) {
8538 list_for_each_entry(connector,
8539 &dev->mode_config.connector_list,
8540 base.head) {
8541 if (connector->new_encoder == encoder) {
8542 WARN_ON(!connector->new_encoder->new_crtc);
8543
8544 goto next_encoder;
8545 }
8546 }
8547 encoder->new_crtc = NULL;
8548next_encoder:
8549 /* Only now check for crtc changes so we don't miss encoders
8550 * that will be disabled. */
8551 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008552 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008553 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008554 }
8555 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008556 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008557
Daniel Vetter2e431052012-07-04 22:42:15 +02008558 return 0;
8559}
8560
8561static int intel_crtc_set_config(struct drm_mode_set *set)
8562{
8563 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008564 struct drm_mode_set save_set;
8565 struct intel_set_config *config;
8566 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008567
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008568 BUG_ON(!set);
8569 BUG_ON(!set->crtc);
8570 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008571
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008572 /* Enforce sane interface api - has been abused by the fb helper. */
8573 BUG_ON(!set->mode && set->fb);
8574 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008575
Daniel Vetter2e431052012-07-04 22:42:15 +02008576 if (set->fb) {
8577 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8578 set->crtc->base.id, set->fb->base.id,
8579 (int)set->num_connectors, set->x, set->y);
8580 } else {
8581 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008582 }
8583
8584 dev = set->crtc->dev;
8585
8586 ret = -ENOMEM;
8587 config = kzalloc(sizeof(*config), GFP_KERNEL);
8588 if (!config)
8589 goto out_config;
8590
8591 ret = intel_set_config_save_state(dev, config);
8592 if (ret)
8593 goto out_config;
8594
8595 save_set.crtc = set->crtc;
8596 save_set.mode = &set->crtc->mode;
8597 save_set.x = set->crtc->x;
8598 save_set.y = set->crtc->y;
8599 save_set.fb = set->crtc->fb;
8600
8601 /* Compute whether we need a full modeset, only an fb base update or no
8602 * change at all. In the future we might also check whether only the
8603 * mode changed, e.g. for LVDS where we only change the panel fitter in
8604 * such cases. */
8605 intel_set_config_compute_mode_changes(set, config);
8606
Daniel Vetter9a935852012-07-05 22:34:27 +02008607 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008608 if (ret)
8609 goto fail;
8610
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008611 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008612 ret = intel_set_mode(set->crtc, set->mode,
8613 set->x, set->y, set->fb);
8614 if (ret) {
8615 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8616 set->crtc->base.id, ret);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008617 goto fail;
8618 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008619 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008620 intel_crtc_wait_for_pending_flips(set->crtc);
8621
Daniel Vetter4f660f42012-07-02 09:47:37 +02008622 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008623 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008624 }
8625
Daniel Vetterd9e55602012-07-04 22:16:09 +02008626 intel_set_config_free(config);
8627
Daniel Vetter50f56112012-07-02 09:35:43 +02008628 return 0;
8629
8630fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008631 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008632
8633 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008634 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008635 intel_set_mode(save_set.crtc, save_set.mode,
8636 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008637 DRM_ERROR("failed to restore config after modeset failure\n");
8638
Daniel Vetterd9e55602012-07-04 22:16:09 +02008639out_config:
8640 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008641 return ret;
8642}
8643
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008644static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008645 .cursor_set = intel_crtc_cursor_set,
8646 .cursor_move = intel_crtc_cursor_move,
8647 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008648 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008649 .destroy = intel_crtc_destroy,
8650 .page_flip = intel_crtc_page_flip,
8651};
8652
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008653static void intel_cpu_pll_init(struct drm_device *dev)
8654{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008655 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008656 intel_ddi_pll_init(dev);
8657}
8658
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008659static void intel_pch_pll_init(struct drm_device *dev)
8660{
8661 drm_i915_private_t *dev_priv = dev->dev_private;
8662 int i;
8663
8664 if (dev_priv->num_pch_pll == 0) {
8665 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8666 return;
8667 }
8668
8669 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8670 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8671 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8672 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8673 }
8674}
8675
Hannes Ederb358d0a2008-12-18 21:18:47 +01008676static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008677{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008678 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008679 struct intel_crtc *intel_crtc;
8680 int i;
8681
8682 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8683 if (intel_crtc == NULL)
8684 return;
8685
8686 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8687
8688 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008689 for (i = 0; i < 256; i++) {
8690 intel_crtc->lut_r[i] = i;
8691 intel_crtc->lut_g[i] = i;
8692 intel_crtc->lut_b[i] = i;
8693 }
8694
Jesse Barnes80824002009-09-10 15:28:06 -07008695 /* Swap pipes & planes for FBC on pre-965 */
8696 intel_crtc->pipe = pipe;
8697 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008698 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008699 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008700 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008701 }
8702
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008703 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8704 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8705 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8706 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8707
Jesse Barnes79e53942008-11-07 14:24:08 -08008708 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008709}
8710
Carl Worth08d7b3d2009-04-29 14:43:54 -07008711int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008712 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008713{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008714 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008715 struct drm_mode_object *drmmode_obj;
8716 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008717
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008718 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8719 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008720
Daniel Vetterc05422d2009-08-11 16:05:30 +02008721 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8722 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008723
Daniel Vetterc05422d2009-08-11 16:05:30 +02008724 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008725 DRM_ERROR("no such CRTC id\n");
8726 return -EINVAL;
8727 }
8728
Daniel Vetterc05422d2009-08-11 16:05:30 +02008729 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8730 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008731
Daniel Vetterc05422d2009-08-11 16:05:30 +02008732 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008733}
8734
Daniel Vetter66a92782012-07-12 20:08:18 +02008735static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008736{
Daniel Vetter66a92782012-07-12 20:08:18 +02008737 struct drm_device *dev = encoder->base.dev;
8738 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008739 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008740 int entry = 0;
8741
Daniel Vetter66a92782012-07-12 20:08:18 +02008742 list_for_each_entry(source_encoder,
8743 &dev->mode_config.encoder_list, base.head) {
8744
8745 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008746 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008747
8748 /* Intel hw has only one MUX where enocoders could be cloned. */
8749 if (encoder->cloneable && source_encoder->cloneable)
8750 index_mask |= (1 << entry);
8751
Jesse Barnes79e53942008-11-07 14:24:08 -08008752 entry++;
8753 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008754
Jesse Barnes79e53942008-11-07 14:24:08 -08008755 return index_mask;
8756}
8757
Chris Wilson4d302442010-12-14 19:21:29 +00008758static bool has_edp_a(struct drm_device *dev)
8759{
8760 struct drm_i915_private *dev_priv = dev->dev_private;
8761
8762 if (!IS_MOBILE(dev))
8763 return false;
8764
8765 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8766 return false;
8767
8768 if (IS_GEN5(dev) &&
8769 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8770 return false;
8771
8772 return true;
8773}
8774
Jesse Barnes79e53942008-11-07 14:24:08 -08008775static void intel_setup_outputs(struct drm_device *dev)
8776{
Eric Anholt725e30a2009-01-22 13:01:02 -08008777 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008778 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008779 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008780 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008781
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008782 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008783 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8784 /* disable the panel fitter on everything but LVDS */
8785 I915_WRITE(PFIT_CONTROL, 0);
8786 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008787
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008788 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008789 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008790
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008791 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008792 int found;
8793
8794 /* Haswell uses DDI functions to detect digital outputs */
8795 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8796 /* DDI A only supports eDP */
8797 if (found)
8798 intel_ddi_init(dev, PORT_A);
8799
8800 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8801 * register */
8802 found = I915_READ(SFUSE_STRAP);
8803
8804 if (found & SFUSE_STRAP_DDIB_DETECTED)
8805 intel_ddi_init(dev, PORT_B);
8806 if (found & SFUSE_STRAP_DDIC_DETECTED)
8807 intel_ddi_init(dev, PORT_C);
8808 if (found & SFUSE_STRAP_DDID_DETECTED)
8809 intel_ddi_init(dev, PORT_D);
8810 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008811 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008812 dpd_is_edp = intel_dpd_is_edp(dev);
8813
8814 if (has_edp_a(dev))
8815 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008816
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008817 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008818 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008819 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008820 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008821 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008822 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008823 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008824 }
8825
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008826 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008827 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008828
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008829 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008830 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008831
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008832 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008833 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008834
Daniel Vetter270b3042012-10-27 15:52:05 +02008835 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008836 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008837 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308838 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008839 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8840 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308841
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008842 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008843 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8844 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008845 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8846 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008847 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08008848 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008849 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008850
Paulo Zanonie2debe92013-02-18 19:00:27 -03008851 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008852 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008853 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008854 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8855 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008856 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008857 }
Ma Ling27185ae2009-08-24 13:50:23 +08008858
Imre Deake7281ea2013-05-08 13:14:08 +03008859 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008860 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08008861 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008862
8863 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008864
Paulo Zanonie2debe92013-02-18 19:00:27 -03008865 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008866 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008867 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008868 }
Ma Ling27185ae2009-08-24 13:50:23 +08008869
Paulo Zanonie2debe92013-02-18 19:00:27 -03008870 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008871
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008872 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8873 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008874 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008875 }
Imre Deake7281ea2013-05-08 13:14:08 +03008876 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008877 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08008878 }
Ma Ling27185ae2009-08-24 13:50:23 +08008879
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008880 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03008881 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008882 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07008883 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008884 intel_dvo_init(dev);
8885
Zhenyu Wang103a1962009-11-27 11:44:36 +08008886 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008887 intel_tv_init(dev);
8888
Chris Wilson4ef69c72010-09-09 15:14:28 +01008889 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8890 encoder->base.possible_crtcs = encoder->crtc_mask;
8891 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008892 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008893 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008894
Paulo Zanonidde86e22012-12-01 12:04:25 -02008895 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008896
8897 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008898}
8899
8900static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8901{
8902 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008903
8904 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008905 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008906
8907 kfree(intel_fb);
8908}
8909
8910static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008911 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008912 unsigned int *handle)
8913{
8914 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008915 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008916
Chris Wilson05394f32010-11-08 19:18:58 +00008917 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008918}
8919
8920static const struct drm_framebuffer_funcs intel_fb_funcs = {
8921 .destroy = intel_user_framebuffer_destroy,
8922 .create_handle = intel_user_framebuffer_create_handle,
8923};
8924
Dave Airlie38651672010-03-30 05:34:13 +00008925int intel_framebuffer_init(struct drm_device *dev,
8926 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008927 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008928 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008929{
Jesse Barnes79e53942008-11-07 14:24:08 -08008930 int ret;
8931
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008932 if (obj->tiling_mode == I915_TILING_Y) {
8933 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008934 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008935 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008936
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008937 if (mode_cmd->pitches[0] & 63) {
8938 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8939 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008940 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008941 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008942
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008943 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008944 if (mode_cmd->pitches[0] > 32768) {
8945 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
8946 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008947 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008948 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008949
8950 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008951 mode_cmd->pitches[0] != obj->stride) {
8952 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
8953 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008954 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008955 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008956
Ville Syrjälä57779d02012-10-31 17:50:14 +02008957 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008958 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008959 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008960 case DRM_FORMAT_RGB565:
8961 case DRM_FORMAT_XRGB8888:
8962 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008963 break;
8964 case DRM_FORMAT_XRGB1555:
8965 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008966 if (INTEL_INFO(dev)->gen > 3) {
8967 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008968 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008969 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02008970 break;
8971 case DRM_FORMAT_XBGR8888:
8972 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008973 case DRM_FORMAT_XRGB2101010:
8974 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008975 case DRM_FORMAT_XBGR2101010:
8976 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008977 if (INTEL_INFO(dev)->gen < 4) {
8978 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008979 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008980 }
Jesse Barnesb5626742011-06-24 12:19:27 -07008981 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008982 case DRM_FORMAT_YUYV:
8983 case DRM_FORMAT_UYVY:
8984 case DRM_FORMAT_YVYU:
8985 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008986 if (INTEL_INFO(dev)->gen < 5) {
8987 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008988 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008989 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008990 break;
8991 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008992 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008993 return -EINVAL;
8994 }
8995
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008996 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8997 if (mode_cmd->offsets[0] != 0)
8998 return -EINVAL;
8999
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009000 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9001 intel_fb->obj = obj;
9002
Jesse Barnes79e53942008-11-07 14:24:08 -08009003 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9004 if (ret) {
9005 DRM_ERROR("framebuffer init failed %d\n", ret);
9006 return ret;
9007 }
9008
Jesse Barnes79e53942008-11-07 14:24:08 -08009009 return 0;
9010}
9011
Jesse Barnes79e53942008-11-07 14:24:08 -08009012static struct drm_framebuffer *
9013intel_user_framebuffer_create(struct drm_device *dev,
9014 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009015 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009016{
Chris Wilson05394f32010-11-08 19:18:58 +00009017 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009018
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009019 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9020 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009021 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009022 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009023
Chris Wilsond2dff872011-04-19 08:36:26 +01009024 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009025}
9026
Jesse Barnes79e53942008-11-07 14:24:08 -08009027static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009028 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009029 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009030};
9031
Jesse Barnese70236a2009-09-21 10:42:27 -07009032/* Set up chip specific display functions */
9033static void intel_init_display(struct drm_device *dev)
9034{
9035 struct drm_i915_private *dev_priv = dev->dev_private;
9036
Daniel Vetteree9300b2013-06-03 22:40:22 +02009037 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9038 dev_priv->display.find_dpll = g4x_find_best_dpll;
9039 else if (IS_VALLEYVIEW(dev))
9040 dev_priv->display.find_dpll = vlv_find_best_dpll;
9041 else if (IS_PINEVIEW(dev))
9042 dev_priv->display.find_dpll = pnv_find_best_dpll;
9043 else
9044 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9045
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009046 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009047 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009048 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009049 dev_priv->display.crtc_enable = haswell_crtc_enable;
9050 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009051 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009052 dev_priv->display.update_plane = ironlake_update_plane;
9053 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009054 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009055 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009056 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9057 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009058 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009059 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009060 } else if (IS_VALLEYVIEW(dev)) {
9061 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9062 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9063 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9064 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9065 dev_priv->display.off = i9xx_crtc_off;
9066 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009067 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009068 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009069 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009070 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9071 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009072 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009073 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009074 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009075
Jesse Barnese70236a2009-09-21 10:42:27 -07009076 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009077 if (IS_VALLEYVIEW(dev))
9078 dev_priv->display.get_display_clock_speed =
9079 valleyview_get_display_clock_speed;
9080 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009081 dev_priv->display.get_display_clock_speed =
9082 i945_get_display_clock_speed;
9083 else if (IS_I915G(dev))
9084 dev_priv->display.get_display_clock_speed =
9085 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009086 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009087 dev_priv->display.get_display_clock_speed =
9088 i9xx_misc_get_display_clock_speed;
9089 else if (IS_I915GM(dev))
9090 dev_priv->display.get_display_clock_speed =
9091 i915gm_get_display_clock_speed;
9092 else if (IS_I865G(dev))
9093 dev_priv->display.get_display_clock_speed =
9094 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009095 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009096 dev_priv->display.get_display_clock_speed =
9097 i855_get_display_clock_speed;
9098 else /* 852, 830 */
9099 dev_priv->display.get_display_clock_speed =
9100 i830_get_display_clock_speed;
9101
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009102 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009103 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009104 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009105 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009106 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009107 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009108 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009109 } else if (IS_IVYBRIDGE(dev)) {
9110 /* FIXME: detect B0+ stepping and use auto training */
9111 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009112 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009113 dev_priv->display.modeset_global_resources =
9114 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009115 } else if (IS_HASWELL(dev)) {
9116 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009117 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009118 dev_priv->display.modeset_global_resources =
9119 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009120 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009121 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009122 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009123 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009124
9125 /* Default just returns -ENODEV to indicate unsupported */
9126 dev_priv->display.queue_flip = intel_default_queue_flip;
9127
9128 switch (INTEL_INFO(dev)->gen) {
9129 case 2:
9130 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9131 break;
9132
9133 case 3:
9134 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9135 break;
9136
9137 case 4:
9138 case 5:
9139 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9140 break;
9141
9142 case 6:
9143 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9144 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009145 case 7:
9146 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9147 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009148 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009149}
9150
Jesse Barnesb690e962010-07-19 13:53:12 -07009151/*
9152 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9153 * resume, or other times. This quirk makes sure that's the case for
9154 * affected systems.
9155 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009156static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009157{
9158 struct drm_i915_private *dev_priv = dev->dev_private;
9159
9160 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009161 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009162}
9163
Keith Packard435793d2011-07-12 14:56:22 -07009164/*
9165 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9166 */
9167static void quirk_ssc_force_disable(struct drm_device *dev)
9168{
9169 struct drm_i915_private *dev_priv = dev->dev_private;
9170 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009171 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009172}
9173
Carsten Emde4dca20e2012-03-15 15:56:26 +01009174/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009175 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9176 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009177 */
9178static void quirk_invert_brightness(struct drm_device *dev)
9179{
9180 struct drm_i915_private *dev_priv = dev->dev_private;
9181 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009182 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009183}
9184
9185struct intel_quirk {
9186 int device;
9187 int subsystem_vendor;
9188 int subsystem_device;
9189 void (*hook)(struct drm_device *dev);
9190};
9191
Egbert Eich5f85f1762012-10-14 15:46:38 +02009192/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9193struct intel_dmi_quirk {
9194 void (*hook)(struct drm_device *dev);
9195 const struct dmi_system_id (*dmi_id_list)[];
9196};
9197
9198static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9199{
9200 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9201 return 1;
9202}
9203
9204static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9205 {
9206 .dmi_id_list = &(const struct dmi_system_id[]) {
9207 {
9208 .callback = intel_dmi_reverse_brightness,
9209 .ident = "NCR Corporation",
9210 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9211 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9212 },
9213 },
9214 { } /* terminating entry */
9215 },
9216 .hook = quirk_invert_brightness,
9217 },
9218};
9219
Ben Widawskyc43b5632012-04-16 14:07:40 -07009220static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009221 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009222 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009223
Jesse Barnesb690e962010-07-19 13:53:12 -07009224 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9225 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9226
Jesse Barnesb690e962010-07-19 13:53:12 -07009227 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9228 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9229
Daniel Vetterccd0d362012-10-10 23:13:59 +02009230 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009231 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009232 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009233
9234 /* Lenovo U160 cannot use SSC on LVDS */
9235 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009236
9237 /* Sony Vaio Y cannot use SSC on LVDS */
9238 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009239
9240 /* Acer Aspire 5734Z must invert backlight brightness */
9241 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009242
9243 /* Acer/eMachines G725 */
9244 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009245
9246 /* Acer/eMachines e725 */
9247 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009248
9249 /* Acer/Packard Bell NCL20 */
9250 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009251
9252 /* Acer Aspire 4736Z */
9253 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009254};
9255
9256static void intel_init_quirks(struct drm_device *dev)
9257{
9258 struct pci_dev *d = dev->pdev;
9259 int i;
9260
9261 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9262 struct intel_quirk *q = &intel_quirks[i];
9263
9264 if (d->device == q->device &&
9265 (d->subsystem_vendor == q->subsystem_vendor ||
9266 q->subsystem_vendor == PCI_ANY_ID) &&
9267 (d->subsystem_device == q->subsystem_device ||
9268 q->subsystem_device == PCI_ANY_ID))
9269 q->hook(dev);
9270 }
Egbert Eich5f85f1762012-10-14 15:46:38 +02009271 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9272 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9273 intel_dmi_quirks[i].hook(dev);
9274 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009275}
9276
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009277/* Disable the VGA plane that we never use */
9278static void i915_disable_vga(struct drm_device *dev)
9279{
9280 struct drm_i915_private *dev_priv = dev->dev_private;
9281 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009282 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009283
9284 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009285 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009286 sr1 = inb(VGA_SR_DATA);
9287 outb(sr1 | 1<<5, VGA_SR_DATA);
9288 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9289 udelay(300);
9290
9291 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9292 POSTING_READ(vga_reg);
9293}
9294
Daniel Vetterf8175862012-04-10 15:50:11 +02009295void intel_modeset_init_hw(struct drm_device *dev)
9296{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009297 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009298
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009299 intel_prepare_ddi(dev);
9300
Daniel Vetterf8175862012-04-10 15:50:11 +02009301 intel_init_clock_gating(dev);
9302
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009303 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009304 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009305 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009306}
9307
Imre Deak7d708ee2013-04-17 14:04:50 +03009308void intel_modeset_suspend_hw(struct drm_device *dev)
9309{
9310 intel_suspend_hw(dev);
9311}
9312
Jesse Barnes79e53942008-11-07 14:24:08 -08009313void intel_modeset_init(struct drm_device *dev)
9314{
Jesse Barnes652c3932009-08-17 13:31:43 -07009315 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009316 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009317
9318 drm_mode_config_init(dev);
9319
9320 dev->mode_config.min_width = 0;
9321 dev->mode_config.min_height = 0;
9322
Dave Airlie019d96c2011-09-29 16:20:42 +01009323 dev->mode_config.preferred_depth = 24;
9324 dev->mode_config.prefer_shadow = 1;
9325
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009326 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009327
Jesse Barnesb690e962010-07-19 13:53:12 -07009328 intel_init_quirks(dev);
9329
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009330 intel_init_pm(dev);
9331
Ben Widawskye3c74752013-04-05 13:12:39 -07009332 if (INTEL_INFO(dev)->num_pipes == 0)
9333 return;
9334
Jesse Barnese70236a2009-09-21 10:42:27 -07009335 intel_init_display(dev);
9336
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009337 if (IS_GEN2(dev)) {
9338 dev->mode_config.max_width = 2048;
9339 dev->mode_config.max_height = 2048;
9340 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009341 dev->mode_config.max_width = 4096;
9342 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009343 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009344 dev->mode_config.max_width = 8192;
9345 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009346 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009347 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009348
Zhao Yakui28c97732009-10-09 11:39:41 +08009349 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009350 INTEL_INFO(dev)->num_pipes,
9351 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009352
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009353 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009354 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009355 for (j = 0; j < dev_priv->num_plane; j++) {
9356 ret = intel_plane_init(dev, i, j);
9357 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009358 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9359 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009360 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009361 }
9362
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009363 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009364 intel_pch_pll_init(dev);
9365
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009366 /* Just disable it once at startup */
9367 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009368 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009369
9370 /* Just in case the BIOS is doing something questionable. */
9371 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009372}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009373
Daniel Vetter24929352012-07-02 20:28:59 +02009374static void
9375intel_connector_break_all_links(struct intel_connector *connector)
9376{
9377 connector->base.dpms = DRM_MODE_DPMS_OFF;
9378 connector->base.encoder = NULL;
9379 connector->encoder->connectors_active = false;
9380 connector->encoder->base.crtc = NULL;
9381}
9382
Daniel Vetter7fad7982012-07-04 17:51:47 +02009383static void intel_enable_pipe_a(struct drm_device *dev)
9384{
9385 struct intel_connector *connector;
9386 struct drm_connector *crt = NULL;
9387 struct intel_load_detect_pipe load_detect_temp;
9388
9389 /* We can't just switch on the pipe A, we need to set things up with a
9390 * proper mode and output configuration. As a gross hack, enable pipe A
9391 * by enabling the load detect pipe once. */
9392 list_for_each_entry(connector,
9393 &dev->mode_config.connector_list,
9394 base.head) {
9395 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9396 crt = &connector->base;
9397 break;
9398 }
9399 }
9400
9401 if (!crt)
9402 return;
9403
9404 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9405 intel_release_load_detect_pipe(crt, &load_detect_temp);
9406
9407
9408}
9409
Daniel Vetterfa555832012-10-10 23:14:00 +02009410static bool
9411intel_check_plane_mapping(struct intel_crtc *crtc)
9412{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009413 struct drm_device *dev = crtc->base.dev;
9414 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009415 u32 reg, val;
9416
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009417 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009418 return true;
9419
9420 reg = DSPCNTR(!crtc->plane);
9421 val = I915_READ(reg);
9422
9423 if ((val & DISPLAY_PLANE_ENABLE) &&
9424 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9425 return false;
9426
9427 return true;
9428}
9429
Daniel Vetter24929352012-07-02 20:28:59 +02009430static void intel_sanitize_crtc(struct intel_crtc *crtc)
9431{
9432 struct drm_device *dev = crtc->base.dev;
9433 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009434 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009435
Daniel Vetter24929352012-07-02 20:28:59 +02009436 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009437 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009438 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9439
9440 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009441 * disable the crtc (and hence change the state) if it is wrong. Note
9442 * that gen4+ has a fixed plane -> pipe mapping. */
9443 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009444 struct intel_connector *connector;
9445 bool plane;
9446
Daniel Vetter24929352012-07-02 20:28:59 +02009447 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9448 crtc->base.base.id);
9449
9450 /* Pipe has the wrong plane attached and the plane is active.
9451 * Temporarily change the plane mapping and disable everything
9452 * ... */
9453 plane = crtc->plane;
9454 crtc->plane = !plane;
9455 dev_priv->display.crtc_disable(&crtc->base);
9456 crtc->plane = plane;
9457
9458 /* ... and break all links. */
9459 list_for_each_entry(connector, &dev->mode_config.connector_list,
9460 base.head) {
9461 if (connector->encoder->base.crtc != &crtc->base)
9462 continue;
9463
9464 intel_connector_break_all_links(connector);
9465 }
9466
9467 WARN_ON(crtc->active);
9468 crtc->base.enabled = false;
9469 }
Daniel Vetter24929352012-07-02 20:28:59 +02009470
Daniel Vetter7fad7982012-07-04 17:51:47 +02009471 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9472 crtc->pipe == PIPE_A && !crtc->active) {
9473 /* BIOS forgot to enable pipe A, this mostly happens after
9474 * resume. Force-enable the pipe to fix this, the update_dpms
9475 * call below we restore the pipe to the right state, but leave
9476 * the required bits on. */
9477 intel_enable_pipe_a(dev);
9478 }
9479
Daniel Vetter24929352012-07-02 20:28:59 +02009480 /* Adjust the state of the output pipe according to whether we
9481 * have active connectors/encoders. */
9482 intel_crtc_update_dpms(&crtc->base);
9483
9484 if (crtc->active != crtc->base.enabled) {
9485 struct intel_encoder *encoder;
9486
9487 /* This can happen either due to bugs in the get_hw_state
9488 * functions or because the pipe is force-enabled due to the
9489 * pipe A quirk. */
9490 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9491 crtc->base.base.id,
9492 crtc->base.enabled ? "enabled" : "disabled",
9493 crtc->active ? "enabled" : "disabled");
9494
9495 crtc->base.enabled = crtc->active;
9496
9497 /* Because we only establish the connector -> encoder ->
9498 * crtc links if something is active, this means the
9499 * crtc is now deactivated. Break the links. connector
9500 * -> encoder links are only establish when things are
9501 * actually up, hence no need to break them. */
9502 WARN_ON(crtc->active);
9503
9504 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9505 WARN_ON(encoder->connectors_active);
9506 encoder->base.crtc = NULL;
9507 }
9508 }
9509}
9510
9511static void intel_sanitize_encoder(struct intel_encoder *encoder)
9512{
9513 struct intel_connector *connector;
9514 struct drm_device *dev = encoder->base.dev;
9515
9516 /* We need to check both for a crtc link (meaning that the
9517 * encoder is active and trying to read from a pipe) and the
9518 * pipe itself being active. */
9519 bool has_active_crtc = encoder->base.crtc &&
9520 to_intel_crtc(encoder->base.crtc)->active;
9521
9522 if (encoder->connectors_active && !has_active_crtc) {
9523 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9524 encoder->base.base.id,
9525 drm_get_encoder_name(&encoder->base));
9526
9527 /* Connector is active, but has no active pipe. This is
9528 * fallout from our resume register restoring. Disable
9529 * the encoder manually again. */
9530 if (encoder->base.crtc) {
9531 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9532 encoder->base.base.id,
9533 drm_get_encoder_name(&encoder->base));
9534 encoder->disable(encoder);
9535 }
9536
9537 /* Inconsistent output/port/pipe state happens presumably due to
9538 * a bug in one of the get_hw_state functions. Or someplace else
9539 * in our code, like the register restore mess on resume. Clamp
9540 * things to off as a safer default. */
9541 list_for_each_entry(connector,
9542 &dev->mode_config.connector_list,
9543 base.head) {
9544 if (connector->encoder != encoder)
9545 continue;
9546
9547 intel_connector_break_all_links(connector);
9548 }
9549 }
9550 /* Enabled encoders without active connectors will be fixed in
9551 * the crtc fixup. */
9552}
9553
Daniel Vetter44cec742013-01-25 17:53:21 +01009554void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009555{
9556 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009557 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009558
9559 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9560 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009561 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009562 }
9563}
9564
Daniel Vetter24929352012-07-02 20:28:59 +02009565/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9566 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009567void intel_modeset_setup_hw_state(struct drm_device *dev,
9568 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009569{
9570 struct drm_i915_private *dev_priv = dev->dev_private;
9571 enum pipe pipe;
Jesse Barnesb5644d02013-03-26 13:25:27 -07009572 struct drm_plane *plane;
Daniel Vetter24929352012-07-02 20:28:59 +02009573 struct intel_crtc *crtc;
9574 struct intel_encoder *encoder;
9575 struct intel_connector *connector;
9576
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009577 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9578 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01009579 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009580
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009581 crtc->active = dev_priv->display.get_pipe_config(crtc,
9582 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009583
9584 crtc->base.enabled = crtc->active;
9585
9586 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9587 crtc->base.base.id,
9588 crtc->active ? "enabled" : "disabled");
9589 }
9590
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009591 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009592 intel_ddi_setup_hw_pll_state(dev);
9593
Daniel Vetter24929352012-07-02 20:28:59 +02009594 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9595 base.head) {
9596 pipe = 0;
9597
9598 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009599 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9600 encoder->base.crtc = &crtc->base;
9601 if (encoder->get_config)
9602 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009603 } else {
9604 encoder->base.crtc = NULL;
9605 }
9606
9607 encoder->connectors_active = false;
9608 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9609 encoder->base.base.id,
9610 drm_get_encoder_name(&encoder->base),
9611 encoder->base.crtc ? "enabled" : "disabled",
9612 pipe);
9613 }
9614
9615 list_for_each_entry(connector, &dev->mode_config.connector_list,
9616 base.head) {
9617 if (connector->get_hw_state(connector)) {
9618 connector->base.dpms = DRM_MODE_DPMS_ON;
9619 connector->encoder->connectors_active = true;
9620 connector->base.encoder = &connector->encoder->base;
9621 } else {
9622 connector->base.dpms = DRM_MODE_DPMS_OFF;
9623 connector->base.encoder = NULL;
9624 }
9625 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9626 connector->base.base.id,
9627 drm_get_connector_name(&connector->base),
9628 connector->base.encoder ? "enabled" : "disabled");
9629 }
9630
9631 /* HW state is read out, now we need to sanitize this mess. */
9632 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9633 base.head) {
9634 intel_sanitize_encoder(encoder);
9635 }
9636
9637 for_each_pipe(pipe) {
9638 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9639 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009640 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +02009641 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009642
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009643 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009644 /*
9645 * We need to use raw interfaces for restoring state to avoid
9646 * checking (bogus) intermediate states.
9647 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009648 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009649 struct drm_crtc *crtc =
9650 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009651
9652 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9653 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009654 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009655 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9656 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009657
9658 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009659 } else {
9660 intel_modeset_update_staged_output_state(dev);
9661 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009662
9663 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009664
9665 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009666}
9667
9668void intel_modeset_gem_init(struct drm_device *dev)
9669{
Chris Wilson1833b132012-05-09 11:56:28 +01009670 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009671
9672 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009673
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009674 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009675}
9676
9677void intel_modeset_cleanup(struct drm_device *dev)
9678{
Jesse Barnes652c3932009-08-17 13:31:43 -07009679 struct drm_i915_private *dev_priv = dev->dev_private;
9680 struct drm_crtc *crtc;
9681 struct intel_crtc *intel_crtc;
9682
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009683 /*
9684 * Interrupts and polling as the first thing to avoid creating havoc.
9685 * Too much stuff here (turning of rps, connectors, ...) would
9686 * experience fancy races otherwise.
9687 */
9688 drm_irq_uninstall(dev);
9689 cancel_work_sync(&dev_priv->hotplug_work);
9690 /*
9691 * Due to the hpd irq storm handling the hotplug work can re-arm the
9692 * poll handlers. Hence disable polling after hpd handling is shut down.
9693 */
Keith Packardf87ea762010-10-03 19:36:26 -07009694 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009695
Jesse Barnes652c3932009-08-17 13:31:43 -07009696 mutex_lock(&dev->struct_mutex);
9697
Jesse Barnes723bfd72010-10-07 16:01:13 -07009698 intel_unregister_dsm_handler();
9699
Jesse Barnes652c3932009-08-17 13:31:43 -07009700 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9701 /* Skip inactive CRTCs */
9702 if (!crtc->fb)
9703 continue;
9704
9705 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009706 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009707 }
9708
Chris Wilson973d04f2011-07-08 12:22:37 +01009709 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009710
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009711 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009712
Daniel Vetter930ebb42012-06-29 23:32:16 +02009713 ironlake_teardown_rc6(dev);
9714
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009715 mutex_unlock(&dev->struct_mutex);
9716
Chris Wilson1630fe72011-07-08 12:22:42 +01009717 /* flush any delayed tasks or pending work */
9718 flush_scheduled_work();
9719
Jani Nikuladc652f92013-04-12 15:18:38 +03009720 /* destroy backlight, if any, before the connectors */
9721 intel_panel_destroy_backlight(dev);
9722
Jesse Barnes79e53942008-11-07 14:24:08 -08009723 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009724
9725 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009726}
9727
Dave Airlie28d52042009-09-21 14:33:58 +10009728/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009729 * Return which encoder is currently attached for connector.
9730 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009731struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009732{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009733 return &intel_attached_encoder(connector)->base;
9734}
Jesse Barnes79e53942008-11-07 14:24:08 -08009735
Chris Wilsondf0e9242010-09-09 16:20:55 +01009736void intel_connector_attach_encoder(struct intel_connector *connector,
9737 struct intel_encoder *encoder)
9738{
9739 connector->encoder = encoder;
9740 drm_mode_connector_attach_encoder(&connector->base,
9741 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009742}
Dave Airlie28d52042009-09-21 14:33:58 +10009743
9744/*
9745 * set vga decode state - true == enable VGA decode
9746 */
9747int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9748{
9749 struct drm_i915_private *dev_priv = dev->dev_private;
9750 u16 gmch_ctrl;
9751
9752 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9753 if (state)
9754 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9755 else
9756 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9757 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9758 return 0;
9759}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009760
9761#ifdef CONFIG_DEBUG_FS
9762#include <linux/seq_file.h>
9763
9764struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009765
9766 u32 power_well_driver;
9767
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009768 struct intel_cursor_error_state {
9769 u32 control;
9770 u32 position;
9771 u32 base;
9772 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009773 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009774
9775 struct intel_pipe_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009776 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009777 u32 conf;
9778 u32 source;
9779
9780 u32 htotal;
9781 u32 hblank;
9782 u32 hsync;
9783 u32 vtotal;
9784 u32 vblank;
9785 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009786 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009787
9788 struct intel_plane_error_state {
9789 u32 control;
9790 u32 stride;
9791 u32 size;
9792 u32 pos;
9793 u32 addr;
9794 u32 surface;
9795 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009796 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009797};
9798
9799struct intel_display_error_state *
9800intel_display_capture_error_state(struct drm_device *dev)
9801{
Akshay Joshi0206e352011-08-16 15:34:10 -04009802 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009803 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009804 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009805 int i;
9806
9807 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9808 if (error == NULL)
9809 return NULL;
9810
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009811 if (HAS_POWER_WELL(dev))
9812 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
9813
Damien Lespiau52331302012-08-15 19:23:25 +01009814 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009815 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009816 error->pipe[i].cpu_transcoder = cpu_transcoder;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009817
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009818 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9819 error->cursor[i].control = I915_READ(CURCNTR(i));
9820 error->cursor[i].position = I915_READ(CURPOS(i));
9821 error->cursor[i].base = I915_READ(CURBASE(i));
9822 } else {
9823 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9824 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9825 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9826 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009827
9828 error->plane[i].control = I915_READ(DSPCNTR(i));
9829 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009830 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009831 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009832 error->plane[i].pos = I915_READ(DSPPOS(i));
9833 }
Paulo Zanonica291362013-03-06 20:03:14 -03009834 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9835 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009836 if (INTEL_INFO(dev)->gen >= 4) {
9837 error->plane[i].surface = I915_READ(DSPSURF(i));
9838 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9839 }
9840
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009841 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009842 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009843 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9844 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9845 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9846 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9847 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9848 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009849 }
9850
Paulo Zanoni12d217c2013-05-03 12:15:38 -03009851 /* In the code above we read the registers without checking if the power
9852 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
9853 * prevent the next I915_WRITE from detecting it and printing an error
9854 * message. */
9855 if (HAS_POWER_WELL(dev))
9856 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
9857
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009858 return error;
9859}
9860
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009861#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
9862
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009863void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009864intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009865 struct drm_device *dev,
9866 struct intel_display_error_state *error)
9867{
9868 int i;
9869
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009870 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009871 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009872 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009873 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +01009874 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009875 err_printf(m, "Pipe [%d]:\n", i);
9876 err_printf(m, " CPU transcoder: %c\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009877 transcoder_name(error->pipe[i].cpu_transcoder));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009878 err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9879 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
9880 err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9881 err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9882 err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9883 err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9884 err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9885 err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009886
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009887 err_printf(m, "Plane [%d]:\n", i);
9888 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
9889 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009890 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009891 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
9892 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009893 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -03009894 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009895 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009896 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009897 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
9898 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009899 }
9900
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009901 err_printf(m, "Cursor [%d]:\n", i);
9902 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9903 err_printf(m, " POS: %08x\n", error->cursor[i].position);
9904 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009905 }
9906}
9907#endif